You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 

13683 lines
1.0 MiB

  1. /**
  2. ******************************************************************************
  3. * @file stm32wb5mxx.h
  4. * @author MCD Application Team
  5. * @brief CMSIS Cortex Device Peripheral Access Layer Header File.
  6. * This file contains all the peripheral register's definitions, bits
  7. * definitions and memory mapping for stm32wb5mxx devices.
  8. *
  9. * This file contains:
  10. * - Data structures and the address mapping for all peripherals
  11. * - Peripheral's registers declarations and bits definition
  12. * - Macros to access peripheral's registers hardware
  13. *
  14. ******************************************************************************
  15. * @attention
  16. *
  17. * <h2><center>&copy; Copyright (c) 2019 STMicroelectronics.
  18. * All rights reserved.</center></h2>
  19. *
  20. * This software component is licensed by ST under BSD 3-Clause license,
  21. * the "License"; You may not use this file except in compliance with the
  22. * License. You may obtain a copy of the License at:
  23. * opensource.org/licenses/BSD-3-Clause
  24. *
  25. ******************************************************************************
  26. */
  27. /** @addtogroup CMSIS_Device
  28. * @{
  29. */
  30. /** @addtogroup stm32wb5mxx
  31. * @{
  32. */
  33. #ifndef __STM32WB5Mxx_H
  34. #define __STM32WB5Mxx_H
  35. #ifdef __cplusplus
  36. extern "C" {
  37. #endif /* __cplusplus */
  38. /** @addtogroup Configuration_section_for_CMSIS
  39. * @{
  40. */
  41. /**
  42. * @brief Configuration of the Cortex-M4 Processor and Core Peripherals
  43. */
  44. #define __CM4_REV 1U /*!< Core Revision r0p1 */
  45. #define __MPU_PRESENT 1U /*!< M4 provides an MPU */
  46. #define __VTOR_PRESENT 1U /*!< Vector Table Register supported */
  47. #define __NVIC_PRIO_BITS 4U /*!< STM32WBxx uses 4 Bits for the Priority Levels */
  48. #define __Vendor_SysTickConfig 0U /*!< Set to 1 if different SysTick Config is used */
  49. #define __FPU_PRESENT 1U /*!< FPU present */
  50. /**
  51. * @}
  52. */
  53. /** @addtogroup Peripheral_interrupt_number_definition
  54. * @{
  55. */
  56. /**
  57. * @brief stm32wb5mxx Interrupt Number Definition, according to the selected device
  58. * in @ref Library_configuration_section
  59. */
  60. /*!< Interrupt Number Definition for M4 */
  61. typedef enum
  62. {
  63. /****** Cortex-M4 Processor Exceptions Numbers ****************************************************************/
  64. NonMaskableInt_IRQn = -14, /*!< Non Maskable Interrupt */
  65. HardFault_IRQn = -13, /*!< Cortex-M4 Hard Fault Interrupt */
  66. MemoryManagement_IRQn = -12, /*!< Cortex-M4 Memory Management Interrupt */
  67. BusFault_IRQn = -11, /*!< Cortex-M4 Bus Fault Interrupt */
  68. UsageFault_IRQn = -10, /*!< Cortex-M4 Usage Fault Interrupt */
  69. SVCall_IRQn = -5, /*!< Cortex-M4 SV Call Interrupt */
  70. DebugMonitor_IRQn = -4, /*!< Cortex-M4 Debug Monitor Interrupt */
  71. PendSV_IRQn = -2, /*!< Cortex-M4 Pend SV Interrupt */
  72. SysTick_IRQn = -1, /*!< Cortex-M4 System Tick Interrupt */
  73. /************* STM32WBxx specific Interrupt Numbers on M4 core ************************************************/
  74. WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
  75. PVD_PVM_IRQn = 1, /*!< PVD and PVM detector */
  76. TAMP_STAMP_LSECSS_IRQn = 2, /*!< RTC Tamper and TimeStamp Interrupts and LSECSS Interrupts */
  77. RTC_WKUP_IRQn = 3, /*!< RTC Wakeup Interrupt */
  78. FLASH_IRQn = 4, /*!< FLASH (CFI) global Interrupt */
  79. RCC_IRQn = 5, /*!< RCC Interrupt */
  80. EXTI0_IRQn = 6, /*!< EXTI Line 0 Interrupt */
  81. EXTI1_IRQn = 7, /*!< EXTI Line 1 Interrupt */
  82. EXTI2_IRQn = 8, /*!< EXTI Line 2 Interrupt */
  83. EXTI3_IRQn = 9, /*!< EXTI Line 3 Interrupt */
  84. EXTI4_IRQn = 10, /*!< EXTI Line 4 Interrupt */
  85. DMA1_Channel1_IRQn = 11, /*!< DMA1 Channel 1 Interrupt */
  86. DMA1_Channel2_IRQn = 12, /*!< DMA1 Channel 2 Interrupt */
  87. DMA1_Channel3_IRQn = 13, /*!< DMA1 Channel 3 Interrupt */
  88. DMA1_Channel4_IRQn = 14, /*!< DMA1 Channel 4 Interrupt */
  89. DMA1_Channel5_IRQn = 15, /*!< DMA1 Channel 5 Interrupt */
  90. DMA1_Channel6_IRQn = 16, /*!< DMA1 Channel 6 Interrupt */
  91. DMA1_Channel7_IRQn = 17, /*!< DMA1 Channel 7 Interrupt */
  92. ADC1_IRQn = 18, /*!< ADC1 Interrupt */
  93. USB_HP_IRQn = 19, /*!< USB High Priority Interrupt */
  94. USB_LP_IRQn = 20, /*!< USB Low Priority Interrupt (including USB wakeup) */
  95. C2SEV_PWR_C2H_IRQn = 21, /*!< CPU2 SEV Interrupt */
  96. COMP_IRQn = 22, /*!< COMP1 and COMP2 Interrupts */
  97. EXTI9_5_IRQn = 23, /*!< EXTI Lines [9:5] Interrupt */
  98. TIM1_BRK_IRQn = 24, /*!< TIM1 Break Interrupt */
  99. TIM1_UP_TIM16_IRQn = 25, /*!< TIM1 Update and TIM16 global Interrupts */
  100. TIM1_TRG_COM_TIM17_IRQn = 26, /*!< TIM1 Trigger and Communication and TIM17 global Interrupts */
  101. TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */
  102. TIM2_IRQn = 28, /*!< TIM2 Global Interrupt */
  103. PKA_IRQn = 29, /*!< PKA Interrupt */
  104. I2C1_EV_IRQn = 30, /*!< I2C1 Event Interrupt */
  105. I2C1_ER_IRQn = 31, /*!< I2C1 Error Interrupt */
  106. I2C3_EV_IRQn = 32, /*!< I2C3 Event Interrupt */
  107. I2C3_ER_IRQn = 33, /*!< I2C3 Error Interrupt */
  108. SPI1_IRQn = 34, /*!< SPI1 Interrupt */
  109. SPI2_IRQn = 35, /*!< SPI2 Interrupt */
  110. USART1_IRQn = 36, /*!< USART1 Interrupt */
  111. LPUART1_IRQn = 37, /*!< LPUART1 Interrupt */
  112. SAI1_IRQn = 38, /*!< SAI1 A and B global interrupt */
  113. TSC_IRQn = 39, /*!< TSC Interrupt */
  114. EXTI15_10_IRQn = 40, /*!< EXTI Lines1[15:10 ]Interrupts */
  115. RTC_Alarm_IRQn = 41, /*!< RTC Alarms (A and B) Interrupt */
  116. CRS_IRQn = 42, /*!< CRS interrupt */
  117. PWR_SOTF_BLEACT_802ACT_RFPHASE_IRQn = 43, /*!< PWR switching on the fly interrupt
  118. PWR end of BLE activity interrupt
  119. PWR end of 802.15.4 (Zigbee) activity interrupt
  120. PWR end of critical radio phase interrupt */
  121. IPCC_C1_RX_IRQn = 44, /*!< IPCC RX Occupied Interrupt */
  122. IPCC_C1_TX_IRQn = 45, /*!< IPCC TX Free Interrupt */
  123. HSEM_IRQn = 46, /*!< HSEM Interrupt */
  124. LPTIM1_IRQn = 47, /*!< LPTIM1 Interrupt */
  125. LPTIM2_IRQn = 48, /*!< LPTIM2 Interrupt */
  126. LCD_IRQn = 49, /*!< LCD Interrupt */
  127. QUADSPI_IRQn = 50, /*!< QUADSPI Interrupt */
  128. AES1_IRQn = 51, /*!< AES1 Interrupt */
  129. AES2_IRQn = 52, /*!< AES2 Interrupt */
  130. RNG_IRQn = 53, /*!< RNG Interrupt */
  131. FPU_IRQn = 54, /*!< FPU Interrupt */
  132. DMA2_Channel1_IRQn = 55, /*!< DMA2 Channel 1 Interrupt */
  133. DMA2_Channel2_IRQn = 56, /*!< DMA2 Channel 2 Interrupt */
  134. DMA2_Channel3_IRQn = 57, /*!< DMA2 Channel 3 Interrupt */
  135. DMA2_Channel4_IRQn = 58, /*!< DMA2 Channel 4 Interrupt */
  136. DMA2_Channel5_IRQn = 59, /*!< DMA2 Channel 5 Interrupt */
  137. DMA2_Channel6_IRQn = 60, /*!< DMA2 Channel 6 Interrupt */
  138. DMA2_Channel7_IRQn = 61, /*!< DMA2 Channel 7 Interrupt */
  139. DMAMUX1_OVR_IRQn = 62 /*!< DMAMUX1 overrun Interrupt */
  140. } IRQn_Type;
  141. /**
  142. * @}
  143. */
  144. #include "core_cm4.h" /* Cortex-M4 processor and core peripherals */
  145. #include "system_stm32wbxx.h"
  146. #include <stdint.h>
  147. /** @addtogroup Peripheral_registers_structures
  148. * @{
  149. */
  150. /**
  151. * @brief Analog to Digital Converter
  152. */
  153. typedef struct
  154. {
  155. __IO uint32_t ISR; /*!< ADC interrupt and status register, Address offset: 0x00 */
  156. __IO uint32_t IER; /*!< ADC interrupt enable register, Address offset: 0x04 */
  157. __IO uint32_t CR; /*!< ADC control register, Address offset: 0x08 */
  158. __IO uint32_t CFGR; /*!< ADC configuration register 1, Address offset: 0x0C */
  159. __IO uint32_t CFGR2; /*!< ADC configuration register 2, Address offset: 0x10 */
  160. __IO uint32_t SMPR1; /*!< ADC sampling time register 1, Address offset: 0x14 */
  161. __IO uint32_t SMPR2; /*!< ADC sampling time register 2, Address offset: 0x18 */
  162. uint32_t RESERVED1; /*!< Reserved, 0x1C */
  163. __IO uint32_t TR1; /*!< ADC analog watchdog 1 threshold register, Address offset: 0x20 */
  164. __IO uint32_t TR2; /*!< ADC analog watchdog 2 threshold register, Address offset: 0x24 */
  165. __IO uint32_t TR3; /*!< ADC analog watchdog 3 threshold register, Address offset: 0x28 */
  166. uint32_t RESERVED2; /*!< Reserved, 0x2C */
  167. __IO uint32_t SQR1; /*!< ADC group regular sequencer register 1, Address offset: 0x30 */
  168. __IO uint32_t SQR2; /*!< ADC group regular sequencer register 2, Address offset: 0x34 */
  169. __IO uint32_t SQR3; /*!< ADC group regular sequencer register 3, Address offset: 0x38 */
  170. __IO uint32_t SQR4; /*!< ADC group regular sequencer register 4, Address offset: 0x3C */
  171. __IO uint32_t DR; /*!< ADC group regular data register, Address offset: 0x40 */
  172. uint32_t RESERVED3; /*!< Reserved, 0x44 */
  173. uint32_t RESERVED4; /*!< Reserved, 0x48 */
  174. __IO uint32_t JSQR; /*!< ADC group injected sequencer register, Address offset: 0x4C */
  175. uint32_t RESERVED5[4]; /*!< Reserved, 0x50 - 0x5C */
  176. __IO uint32_t OFR1; /*!< ADC offset register 1, Address offset: 0x60 */
  177. __IO uint32_t OFR2; /*!< ADC offset register 2, Address offset: 0x64 */
  178. __IO uint32_t OFR3; /*!< ADC offset register 3, Address offset: 0x68 */
  179. __IO uint32_t OFR4; /*!< ADC offset register 4, Address offset: 0x6C */
  180. uint32_t RESERVED6[4]; /*!< Reserved, 0x70 - 0x7C */
  181. __IO uint32_t JDR1; /*!< ADC group injected rank 1 data register, Address offset: 0x80 */
  182. __IO uint32_t JDR2; /*!< ADC group injected rank 2 data register, Address offset: 0x84 */
  183. __IO uint32_t JDR3; /*!< ADC group injected rank 3 data register, Address offset: 0x88 */
  184. __IO uint32_t JDR4; /*!< ADC group injected rank 4 data register, Address offset: 0x8C */
  185. uint32_t RESERVED7[4]; /*!< Reserved, 0x090 - 0x09C */
  186. __IO uint32_t AWD2CR; /*!< ADC analog watchdog 1 configuration register, Address offset: 0xA0 */
  187. __IO uint32_t AWD3CR; /*!< ADC analog watchdog 3 Configuration Register, Address offset: 0xA4 */
  188. uint32_t RESERVED8; /*!< Reserved, 0x0A8 */
  189. uint32_t RESERVED9; /*!< Reserved, 0x0AC */
  190. __IO uint32_t DIFSEL; /*!< ADC differential mode selection register, Address offset: 0xB0 */
  191. __IO uint32_t CALFACT; /*!< ADC calibration factors, Address offset: 0xB4 */
  192. } ADC_TypeDef;
  193. typedef struct
  194. {
  195. uint32_t RESERVED1; /*!< Reserved, Address offset: ADC1 base address + 0x300 */
  196. uint32_t RESERVED2; /*!< Reserved, Address offset: ADC1 base address + 0x304 */
  197. __IO uint32_t CCR; /*!< ADC common configuration register, Address offset: ADC1 base address + 0x308 */
  198. uint32_t RESERVED3; /*!< Reserved, Address offset: ADC1 base address + 0x30C */
  199. } ADC_Common_TypeDef;
  200. /**
  201. * @brief Comparator
  202. */
  203. typedef struct
  204. {
  205. __IO uint32_t CSR; /*!< COMP control and status register, Address offset: 0x00 */
  206. } COMP_TypeDef;
  207. typedef struct
  208. {
  209. __IO uint32_t CSR; /*!< COMP control and status register, used for bits common to several COMP instances, Address offset: 0x00 */
  210. } COMP_Common_TypeDef;
  211. /**
  212. * @brief CRC calculation unit
  213. */
  214. typedef struct
  215. {
  216. __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
  217. __IO uint32_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
  218. __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
  219. uint32_t RESERVED2; /*!< Reserved, 0x0C */
  220. __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */
  221. __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */
  222. } CRC_TypeDef;
  223. /**
  224. * @brief Debug MCU
  225. */
  226. typedef struct
  227. {
  228. __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
  229. __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */
  230. uint32_t RESERVED1[13]; /*!< Reserved, 0x08-0x38 */
  231. __IO uint32_t APB1FZR1; /*!< Debug MCU CPU1 APB1 freeze register, Address offset: 0x3C */
  232. __IO uint32_t C2APB1FZR1; /*!< Debug MCU CPU2 APB1 freeze register, Address offset: 0x40 */
  233. __IO uint32_t APB1FZR2; /*!< Debug MCU CPU1 APB1 freeze register, Address offset: 0x44 */
  234. __IO uint32_t C2APB1FZR2; /*!< Debug MCU CPU2 APB1 freeze register, Address offset: 0x48 */
  235. __IO uint32_t APB2FZR; /*!< Debug MCU CPU1 APB2 freeze register, Address offset: 0x4C */
  236. __IO uint32_t C2APB2FZR; /*!< Debug MCU CPU2 APB2 freeze register, Address offset: 0x50 */
  237. } DBGMCU_TypeDef;
  238. /**
  239. * @brief DMA Controller
  240. */
  241. typedef struct
  242. {
  243. __IO uint32_t CCR; /*!< DMA channel x configuration register 0x00 */
  244. __IO uint32_t CNDTR; /*!< DMA channel x number of data register 0x04 */
  245. __IO uint32_t CPAR; /*!< DMA channel x peripheral address register 0x08 */
  246. __IO uint32_t CMAR; /*!< DMA channel x memory address register 0x0C */
  247. uint32_t RESERVED; /*!< Reserved, 0x10 */
  248. } DMA_Channel_TypeDef;
  249. typedef struct
  250. {
  251. __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */
  252. __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */
  253. } DMA_TypeDef;
  254. /**
  255. * @brief DMA Multiplexer
  256. */
  257. typedef struct
  258. {
  259. __IO uint32_t CCR; /*!< DMA Multiplexer Channel x Control Register Address offset: 0x0004 * (channel x) */
  260. }DMAMUX_Channel_TypeDef;
  261. typedef struct
  262. {
  263. __IO uint32_t CSR; /*!< DMA Channel Status Register Address offset: 0x0080 */
  264. __IO uint32_t CFR; /*!< DMA Channel Clear Flag Register Address offset: 0x0084 */
  265. }DMAMUX_ChannelStatus_TypeDef;
  266. typedef struct
  267. {
  268. __IO uint32_t RGCR; /*!< DMA Request Generator x Control Register Address offset: 0x0100 + 0x0004 * (Req Gen x) */
  269. }DMAMUX_RequestGen_TypeDef;
  270. typedef struct
  271. {
  272. __IO uint32_t RGSR; /*!< DMA Request Generator Status Register Address offset: 0x0140 */
  273. __IO uint32_t RGCFR; /*!< DMA Request Generator Clear Flag Register Address offset: 0x0144 */
  274. }DMAMUX_RequestGenStatus_TypeDef;
  275. /**
  276. * @brief FLASH Registers
  277. */
  278. typedef struct
  279. {
  280. __IO uint32_t ACR; /*!< FLASH Access control register, Address offset: 0x00 */
  281. __IO uint32_t RESERVED; /*!< Reserved, Address offset: 0x04 */
  282. __IO uint32_t KEYR; /*!< FLASH Key register, Address offset: 0x08 */
  283. __IO uint32_t OPTKEYR; /*!< FLASH Option Key register, Address offset: 0x0C */
  284. __IO uint32_t SR; /*!< FLASH Status register, Address offset: 0x10 */
  285. __IO uint32_t CR; /*!< FLASH Control register, Address offset: 0x14 */
  286. __IO uint32_t ECCR; /*!< FLASH ECC register, Address offset: 0x18 */
  287. uint32_t RESERVED1; /*!< Reserved, Address offset: 0x1C */
  288. __IO uint32_t OPTR; /*!< FLASH Option register, Address offset: 0x20 */
  289. __IO uint32_t PCROP1ASR; /*!< FLASH Bank 1 PCROP area A Start address register, Address offset: 0x24 */
  290. __IO uint32_t PCROP1AER; /*!< FLASH Bank 1 PCROP area A End address register, Address offset: 0x28 */
  291. __IO uint32_t WRP1AR; /*!< FLASH Bank 1 WRP area A address register, Address offset: 0x2C */
  292. __IO uint32_t WRP1BR; /*!< FLASH Bank 1 WRP area B address register, Address offset: 0x30 */
  293. __IO uint32_t PCROP1BSR; /*!< FLASH Bank 1 PCROP area B Start address register, Address offset: 0x34 */
  294. __IO uint32_t PCROP1BER; /*!< FLASH Bank 1 PCROP area B End address register, Address offset: 0x38 */
  295. __IO uint32_t IPCCBR; /*!< FLASH IPCC data buffer address, Address offset: 0x3C */
  296. uint32_t RESERVED2[7]; /*!< Reserved, Address offset: 0x40-0x58 */
  297. __IO uint32_t C2ACR; /*!< FLASH Core MO+ Access Control Register , Address offset: 0x5C */
  298. __IO uint32_t C2SR; /*!< FLASH Core MO+ Status Register, Address offset: 0x60 */
  299. __IO uint32_t C2CR; /*!< FLASH Core MO+ Control register, Address offset: 0x64 */
  300. uint32_t RESERVED3[6]; /*!< Reserved, Address offset: 0x68-0x7C */
  301. __IO uint32_t SFR; /*!< FLASH secure start address, Address offset: 0x80 */
  302. __IO uint32_t SRRVR; /*!< FlASH secure SRAM2 start addr and CPU2 reset vector Address offset: 0x84 */
  303. } FLASH_TypeDef;
  304. /**
  305. * @brief General Purpose I/O
  306. */
  307. typedef struct
  308. {
  309. __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
  310. __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
  311. __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
  312. __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
  313. __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
  314. __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
  315. __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */
  316. __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
  317. __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */
  318. __IO uint32_t BRR; /*!< GPIO Bit Reset register, Address offset: 0x28 */
  319. } GPIO_TypeDef;
  320. /**
  321. * @brief Inter-integrated Circuit Interface
  322. */
  323. typedef struct
  324. {
  325. __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
  326. __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
  327. __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */
  328. __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */
  329. __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */
  330. __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */
  331. __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */
  332. __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */
  333. __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */
  334. __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */
  335. __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */
  336. } I2C_TypeDef;
  337. /**
  338. * @brief Independent WATCHDOG
  339. */
  340. typedef struct
  341. {
  342. __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
  343. __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
  344. __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
  345. __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
  346. __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */
  347. } IWDG_TypeDef;
  348. /**
  349. * @brief LPTIMER
  350. */
  351. typedef struct
  352. {
  353. __IO uint32_t ISR; /*!< LPTIM Interrupt and Status register, Address offset: 0x00 */
  354. __IO uint32_t ICR; /*!< LPTIM Interrupt Clear register, Address offset: 0x04 */
  355. __IO uint32_t IER; /*!< LPTIM Interrupt Enable register, Address offset: 0x08 */
  356. __IO uint32_t CFGR; /*!< LPTIM Configuration register, Address offset: 0x0C */
  357. __IO uint32_t CR; /*!< LPTIM Control register, Address offset: 0x10 */
  358. __IO uint32_t CMP; /*!< LPTIM Compare register, Address offset: 0x14 */
  359. __IO uint32_t ARR; /*!< LPTIM Autoreload register, Address offset: 0x18 */
  360. __IO uint32_t CNT; /*!< LPTIM Counter register, Address offset: 0x1C */
  361. __IO uint32_t OR; /*!< LPTIM Option register, Address offset: 0x20 */
  362. } LPTIM_TypeDef;
  363. /**
  364. * @brief Power Control
  365. */
  366. typedef struct
  367. {
  368. __IO uint32_t CR1; /*!< PWR Power Control Register 1, Address offset: 0x00 */
  369. __IO uint32_t CR2; /*!< PWR Power Control Register 2, Address offset: 0x04 */
  370. __IO uint32_t CR3; /*!< PWR Power Control Register 3, Address offset: 0x08 */
  371. __IO uint32_t CR4; /*!< PWR Power Control Register 4, Address offset: 0x0C */
  372. __IO uint32_t SR1; /*!< PWR Power Status Register 1, Address offset: 0x10 */
  373. __IO uint32_t SR2; /*!< PWR Power Status Register 2, Address offset: 0x14 */
  374. __IO uint32_t SCR; /*!< PWR Power Status Reset Register, Address offset: 0x18 */
  375. __IO uint32_t CR5; /*!< PWR Power Control Register 5, Address offset: 0x1C */
  376. __IO uint32_t PUCRA; /*!< PWR Pull-Up Control Register of port A, Address offset: 0x20 */
  377. __IO uint32_t PDCRA; /*!< PWR Pull-Down Control Register of port A, Address offset: 0x24 */
  378. __IO uint32_t PUCRB; /*!< PWR Pull-Up Control Register of port B, Address offset: 0x28 */
  379. __IO uint32_t PDCRB; /*!< PWR Pull-Down Control Register of port B, Address offset: 0x2C */
  380. __IO uint32_t PUCRC; /*!< PWR Pull-Up Control Register of port C, Address offset: 0x30 */
  381. __IO uint32_t PDCRC; /*!< PWR Pull-Down Control Register of port C, Address offset: 0x34 */
  382. __IO uint32_t PUCRD; /*!< PWR Pull-Up Control Register of port D, Address offset: 0x38 */
  383. __IO uint32_t PDCRD; /*!< PWR Pull-Down Control Register of port D, Address offset: 0x3C */
  384. __IO uint32_t PUCRE; /*!< PWR Pull-Up Control Register of port E, Address offset: 0x40 */
  385. __IO uint32_t PDCRE; /*!< PWR Pull-Down Control Register of port E, Address offset: 0x44 */
  386. uint32_t RESERVED0[4]; /*!< Reserved, Address offset: 0x48-0x54 */
  387. __IO uint32_t PUCRH; /*!< PWR Pull-Up Control Register of port H, Address offset: 0x58 */
  388. __IO uint32_t PDCRH; /*!< PWR Pull-Down Control Register of port H, Address offset: 0x5C */
  389. uint32_t RESERVED1[8]; /*!< Reserved, Address offset: 0x60-0x7C */
  390. __IO uint32_t C2CR1; /*!< PWR Power Control Register 1 for CPU2, Address offset: 0x80 */
  391. __IO uint32_t C2CR3; /*!< PWR Power Control Register 3 for CPU2, Address offset: 0x84 */
  392. __IO uint32_t EXTSCR; /*!< PWR Power Status Reset Register for CPU2, Address offset: 0x88 */
  393. } PWR_TypeDef;
  394. /**
  395. * @brief QUAD Serial Peripheral Interface
  396. */
  397. typedef struct
  398. {
  399. __IO uint32_t CR; /*!< QUADSPI Control register, Address offset: 0x00 */
  400. __IO uint32_t DCR; /*!< QUADSPI Device Configuration register, Address offset: 0x04 */
  401. __IO uint32_t SR; /*!< QUADSPI Status register, Address offset: 0x08 */
  402. __IO uint32_t FCR; /*!< QUADSPI Flag Clear register, Address offset: 0x0C */
  403. __IO uint32_t DLR; /*!< QUADSPI Data Length register, Address offset: 0x10 */
  404. __IO uint32_t CCR; /*!< QUADSPI Communication Configuration register, Address offset: 0x14 */
  405. __IO uint32_t AR; /*!< QUADSPI Address register, Address offset: 0x18 */
  406. __IO uint32_t ABR; /*!< QUADSPI Alternate Bytes register, Address offset: 0x1C */
  407. __IO uint32_t DR; /*!< QUADSPI Data register, Address offset: 0x20 */
  408. __IO uint32_t PSMKR; /*!< QUADSPI Polling Status Mask register, Address offset: 0x24 */
  409. __IO uint32_t PSMAR; /*!< QUADSPI Polling Status Match register, Address offset: 0x28 */
  410. __IO uint32_t PIR; /*!< QUADSPI Polling Interval register, Address offset: 0x2C */
  411. __IO uint32_t LPTR; /*!< QUADSPI Low Power Timeout register, Address offset: 0x30 */
  412. } QUADSPI_TypeDef;
  413. /**
  414. * @brief Reset and Clock Control
  415. */
  416. typedef struct
  417. {
  418. __IO uint32_t CR; /*!< RCC clock Control Register, Address offset: 0x00 */
  419. __IO uint32_t ICSCR; /*!< RCC Internal Clock Sources Calibration Register, Address offset: 0x04 */
  420. __IO uint32_t CFGR; /*!< RCC Clocks Configuration Register, Address offset: 0x08 */
  421. __IO uint32_t PLLCFGR; /*!< RCC System PLL configuration Register, Address offset: 0x0C */
  422. __IO uint32_t PLLSAI1CFGR; /*!< RCC PLL SAI1 configuration Register, Address offset: 0x10 */
  423. uint32_t RESERVED0; /*!< Reserved, Address offset: 0x14 */
  424. __IO uint32_t CIER; /*!< RCC Clock Interrupt Enable Register, Address offset: 0x18 */
  425. __IO uint32_t CIFR; /*!< RCC Clock Interrupt Flag Register, Address offset: 0x1C */
  426. __IO uint32_t CICR; /*!< RCC Clock Interrupt Clear Register, Address offset: 0x20 */
  427. __IO uint32_t SMPSCR; /*!< RCC SMPS step-down converter control register, Address offset: 0x24 */
  428. __IO uint32_t AHB1RSTR; /*!< RCC AHB1 peripheral reset register, Address offset: 0x28 */
  429. __IO uint32_t AHB2RSTR; /*!< RCC AHB2 peripheral reset register, Address offset: 0x2C */
  430. __IO uint32_t AHB3RSTR; /*!< RCC AHB3 & AHB4 peripheral reset register, Address offset: 0x30 */
  431. uint32_t RESERVED1; /*!< Reserved, Address offset: 0x34 */
  432. __IO uint32_t APB1RSTR1; /*!< RCC APB1 peripheral reset register 1, Address offset: 0x38 */
  433. __IO uint32_t APB1RSTR2; /*!< RCC APB1 peripheral reset register 2, Address offset: 0x3C */
  434. __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x40 */
  435. __IO uint32_t APB3RSTR; /*!< RCC APB3 peripheral reset register, Address offset: 0x44 */
  436. __IO uint32_t AHB1ENR; /*!< RCC AHB1 peripheral clocks enable register, Address offset: 0x48 */
  437. __IO uint32_t AHB2ENR; /*!< RCC AHB2 peripheral clocks enable register, Address offset: 0x4C */
  438. __IO uint32_t AHB3ENR; /*!< RCC AHB3 & AHB4 peripheral clocks enable register, Address offset: 0x50 */
  439. uint32_t RESERVED2; /*!< Reserved, Address offset: 0x54 */
  440. __IO uint32_t APB1ENR1; /*!< RCC APB1 peripheral clocks enable register 1, Address offset: 0x58 */
  441. __IO uint32_t APB1ENR2; /*!< RCC APB1 peripheral clocks enable register 2, Address offset: 0x5C */
  442. __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clocks enable register, Address offset: 0x60 */
  443. uint32_t RESERVED3; /*!< Reserved, Address offset: 0x64 */
  444. __IO uint32_t AHB1SMENR; /*!< RCC AHB1 peripheral clocks enable in sleep and stop modes register, Address offset: 0x68 */
  445. __IO uint32_t AHB2SMENR; /*!< RCC AHB2 peripheral clocks enable in sleep and stop modes register, Address offset: 0x6C */
  446. __IO uint32_t AHB3SMENR; /*!< RCC AHB3 & AHB4 peripheral clocks enable in sleep and stop modes register, Address offset: 0x70 */
  447. uint32_t RESERVED4; /*!< Reserved, Address offset: 0x74 */
  448. __IO uint32_t APB1SMENR1; /*!< RCC APB1 peripheral clocks enable in sleep mode and stop modes register 1, Address offset: 0x78 */
  449. __IO uint32_t APB1SMENR2; /*!< RCC APB1 peripheral clocks enable in sleep mode and stop modes register 2, Address offset: 0x7C */
  450. __IO uint32_t APB2SMENR; /*!< RCC APB2 peripheral clocks enable in sleep mode and stop modes register, Address offset: 0x80 */
  451. uint32_t RESERVED5; /*!< Reserved, Address offset: 0x84 */
  452. __IO uint32_t CCIPR; /*!< RCC Peripherals Clock Configuration Independent Register, Address offset: 0x88 */
  453. uint32_t RESERVED6; /*!< Reserved, Address offset: 0x8C */
  454. __IO uint32_t BDCR; /*!< RCC Backup Domain Control Register, Address offset: 0x90 */
  455. __IO uint32_t CSR; /*!< RCC Control and Status Register, Address offset: 0x94 */
  456. __IO uint32_t CRRCR; /*!< RCC Clock Recovery RC Register, Address offset: 0x98 */
  457. __IO uint32_t HSECR; /*!< RCC HSE Clock Register, Address offset: 0x9C */
  458. uint32_t RESERVED7[26]; /*!< Reserved, Address offset: 0xA0-0x104 */
  459. __IO uint32_t EXTCFGR; /*!< RCC Extended Clock Recovery Register, Address offset: 0x108 */
  460. uint32_t RESERVED8[15]; /*!< Reserved, Address offset: 0x10C-0x144 */
  461. __IO uint32_t C2AHB1ENR; /*!< RRCC AHB1 peripheral CPU2 clocks enable register, Address offset: 0x148 */
  462. __IO uint32_t C2AHB2ENR; /*!< RCC AHB2 peripheral CPU2 clocks enable register, Address offset: 0x14C */
  463. __IO uint32_t C2AHB3ENR; /*!< RCC AHB3 & AHB4 peripheral CPU2 clocks enable register,, Address offset: 0x150 */
  464. uint32_t RESERVED9; /*!< Reserved, Address offset: 0x154 */
  465. __IO uint32_t C2APB1ENR1; /*!< RCC APB1 peripheral CPU2 clocks enable register 1, Address offset: 0x158 */
  466. __IO uint32_t C2APB1ENR2; /*!< RCC APB1 peripheral CPU2 clocks enable register 2, Address offset: 0x15C */
  467. __IO uint32_t C2APB2ENR; /*!< RCC APB2 peripheral CPU2 clocks enable register 1, Address offset: 0x160 */
  468. __IO uint32_t C2APB3ENR; /*!< RCC APB3 peripheral CPU2 clocks enable register 1, Address offset: 0x164 */
  469. __IO uint32_t C2AHB1SMENR; /*!< RCC AHB1 peripheral CPU2 clocks enable in sleep and stop modes register, Address offset: 0x168 */
  470. __IO uint32_t C2AHB2SMENR; /*!< RCC AHB2 peripheral CPU2 clocks enable in sleep and stop modes register, Address offset: 0x16C */
  471. __IO uint32_t C2AHB3SMENR; /*!< RCC AHB3 & AHB4 peripheral CPU2 clocks enable in sleep and stop modes register, Address offset: 0x170 */
  472. uint32_t RESERVED10; /*!< Reserved, */
  473. __IO uint32_t C2APB1SMENR1; /*!< RCC APB1 peripheral CPU2 clocks enable in sleep mode and stop modes register 1, Address offset: 0x178 */
  474. __IO uint32_t C2APB1SMENR2; /*!< RCC APB1 peripheral CPU2 clocks enable in sleep mode and stop modes register 2, Address offset: 0x17C */
  475. __IO uint32_t C2APB2SMENR; /*!< RCC APB2 peripheral CPU2 clocks enable in sleep mode and stop modes register, Address offset: 0x180 */
  476. __IO uint32_t C2APB3SMENR; /*!< RCC APB3 peripheral CPU2 clocks enable in sleep mode and stop modes register, Address offset: 0x184 */
  477. } RCC_TypeDef;
  478. /**
  479. * @brief Real-Time Clock
  480. */
  481. typedef struct
  482. {
  483. __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
  484. __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
  485. __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */
  486. __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */
  487. __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
  488. __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */
  489. uint32_t RESERVED; /*!< Reserved, Address offset: 0x18 */
  490. __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */
  491. __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */
  492. __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
  493. __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */
  494. __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */
  495. __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
  496. __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
  497. __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */
  498. __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */
  499. __IO uint32_t TAMPCR; /*!< RTC tamper configuration register, Address offset: 0x40 */
  500. __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */
  501. __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x48 */
  502. __IO uint32_t OR; /*!< RTC option register, Address offset 0x4C */
  503. __IO uint32_t BKP0R; /*!< RTC backup register 0, Address offset: 0x50 */
  504. __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */
  505. __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */
  506. __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */
  507. __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */
  508. __IO uint32_t BKP5R; /*!< RTC backup register 5, Address offset: 0x64 */
  509. __IO uint32_t BKP6R; /*!< RTC backup register 6, Address offset: 0x68 */
  510. __IO uint32_t BKP7R; /*!< RTC backup register 7, Address offset: 0x6C */
  511. __IO uint32_t BKP8R; /*!< RTC backup register 8, Address offset: 0x70 */
  512. __IO uint32_t BKP9R; /*!< RTC backup register 9, Address offset: 0x74 */
  513. __IO uint32_t BKP10R; /*!< RTC backup register 10, Address offset: 0x78 */
  514. __IO uint32_t BKP11R; /*!< RTC backup register 11, Address offset: 0x7C */
  515. __IO uint32_t BKP12R; /*!< RTC backup register 12, Address offset: 0x80 */
  516. __IO uint32_t BKP13R; /*!< RTC backup register 13, Address offset: 0x84 */
  517. __IO uint32_t BKP14R; /*!< RTC backup register 14, Address offset: 0x88 */
  518. __IO uint32_t BKP15R; /*!< RTC backup register 15, Address offset: 0x8C */
  519. __IO uint32_t BKP16R; /*!< RTC backup register 16, Address offset: 0x90 */
  520. __IO uint32_t BKP17R; /*!< RTC backup register 17, Address offset: 0x94 */
  521. __IO uint32_t BKP18R; /*!< RTC backup register 18, Address offset: 0x98 */
  522. __IO uint32_t BKP19R; /*!< RTC backup register 19, Address offset: 0x9C */
  523. } RTC_TypeDef;
  524. /**
  525. * @brief Serial Peripheral Interface
  526. */
  527. typedef struct
  528. {
  529. __IO uint32_t CR1; /*!< SPI Control register 1, Address offset: 0x00 */
  530. __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */
  531. __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */
  532. __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
  533. __IO uint32_t CRCPR; /*!< SPI CRC polynomial register, Address offset: 0x10 */
  534. __IO uint32_t RXCRCR; /*!< SPI Rx CRC register, Address offset: 0x14 */
  535. __IO uint32_t TXCRCR; /*!< SPI Tx CRC register, Address offset: 0x18 */
  536. } SPI_TypeDef;
  537. /**
  538. * @brief System configuration controller
  539. */
  540. typedef struct
  541. {
  542. __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register Address offset: 0x00 */
  543. __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x04 */
  544. __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */
  545. __IO uint32_t SCSR; /*!< SYSCFG SRAM2 control and status register, Address offset: 0x18 */
  546. __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x1C */
  547. __IO uint32_t SWPR1; /*!< SYSCFG SRAM2 write protection register part 1, Address offset: 0x20 */
  548. __IO uint32_t SKR; /*!< SYSCFG SRAM2 key register, Address offset: 0x24 */
  549. __IO uint32_t SWPR2; /*!< SYSCFG write protection register part 2, Address offset: 0x28 */
  550. uint32_t RESERVED1[53]; /*!< Reserved, Address offset: 0x2C-0xFC */
  551. __IO uint32_t IMR1; /*!< SYSCFG CPU1 (CORTEX M4) interrupt masks control-status register part 1, Address offset: 0x100 */
  552. __IO uint32_t IMR2; /*!< SYSCFG CPU1 (CORTEX M4) interrupt masks control-status register part 2, Address offset: 0x104 */
  553. __IO uint32_t C2IMR1; /*!< SYSCFG CPU2 (CORTEX M0) interrupt masks control-status register part 1, Address offset: 0x108 */
  554. __IO uint32_t C2IMR2; /*!< SYSCFG CPU2 (CORTEX M0) interrupt masks control-status register part 2, Address offset: 0x10C */
  555. __IO uint32_t SIPCR; /*!< SYSCFG secure IP control register, Address offset: 0x110 */
  556. } SYSCFG_TypeDef;
  557. /**
  558. * @brief VREFBUF
  559. */
  560. typedef struct
  561. {
  562. __IO uint32_t CSR; /*!< VREFBUF control and status register, Address offset: 0x00 */
  563. __IO uint32_t CCR; /*!< VREFBUF calibration and control register, Address offset: 0x04 */
  564. } VREFBUF_TypeDef;
  565. /**
  566. * @brief TIM
  567. */
  568. typedef struct
  569. {
  570. __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
  571. __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
  572. __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */
  573. __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
  574. __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
  575. __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
  576. __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
  577. __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
  578. __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
  579. __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
  580. __IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */
  581. __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
  582. __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
  583. __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
  584. __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
  585. __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
  586. __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
  587. __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
  588. __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
  589. __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
  590. __IO uint32_t OR; /*!< TIM option register Address offset: 0x50 */
  591. __IO uint32_t CCMR3; /*!< TIM capture/compare mode register 3, Address offset: 0x54 */
  592. __IO uint32_t CCR5; /*!< TIM capture/compare register5, Address offset: 0x58 */
  593. __IO uint32_t CCR6; /*!< TIM capture/compare register6, Address offset: 0x5C */
  594. __IO uint32_t AF1; /*!< TIM Alternate function option register 1, Address offset: 0x60 */
  595. __IO uint32_t AF2; /*!< TIM Alternate function option register 2, Address offset: 0x64 */
  596. } TIM_TypeDef;
  597. /**
  598. * @brief Universal Synchronous Asynchronous Receiver Transmitter
  599. */
  600. typedef struct
  601. {
  602. __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */
  603. __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */
  604. __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */
  605. __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */
  606. __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */
  607. __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */
  608. __IO uint32_t RQR; /*!< USART Request register, Address offset: 0x18 */
  609. __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */
  610. __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */
  611. __IO uint32_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */
  612. __IO uint32_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */
  613. __IO uint32_t PRESC; /*!< USART Prescaler register, Address offset: 0x2C */
  614. } USART_TypeDef;
  615. /**
  616. * @brief Window WATCHDOG
  617. */
  618. typedef struct
  619. {
  620. __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
  621. __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
  622. __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
  623. } WWDG_TypeDef;
  624. /**
  625. * @brief AES hardware accelerator
  626. */
  627. typedef struct
  628. {
  629. __IO uint32_t CR; /*!< AES control register, Address offset: 0x00 */
  630. __IO uint32_t SR; /*!< AES status register, Address offset: 0x04 */
  631. __IO uint32_t DINR; /*!< AES data input register, Address offset: 0x08 */
  632. __IO uint32_t DOUTR; /*!< AES data output register, Address offset: 0x0C */
  633. __IO uint32_t KEYR0; /*!< AES key register 0, Address offset: 0x10 */
  634. __IO uint32_t KEYR1; /*!< AES key register 1, Address offset: 0x14 */
  635. __IO uint32_t KEYR2; /*!< AES key register 2, Address offset: 0x18 */
  636. __IO uint32_t KEYR3; /*!< AES key register 3, Address offset: 0x1C */
  637. __IO uint32_t IVR0; /*!< AES initialization vector register 0, Address offset: 0x20 */
  638. __IO uint32_t IVR1; /*!< AES initialization vector register 1, Address offset: 0x24 */
  639. __IO uint32_t IVR2; /*!< AES initialization vector register 2, Address offset: 0x28 */
  640. __IO uint32_t IVR3; /*!< AES initialization vector register 3, Address offset: 0x2C */
  641. __IO uint32_t KEYR4; /*!< AES key register 4, Address offset: 0x30 */
  642. __IO uint32_t KEYR5; /*!< AES key register 5, Address offset: 0x34 */
  643. __IO uint32_t KEYR6; /*!< AES key register 6, Address offset: 0x38 */
  644. __IO uint32_t KEYR7; /*!< AES key register 7, Address offset: 0x3C */
  645. __IO uint32_t SUSP0R; /*!< AES Suspend register 0, Address offset: 0x40 */
  646. __IO uint32_t SUSP1R; /*!< AES Suspend register 1, Address offset: 0x44 */
  647. __IO uint32_t SUSP2R; /*!< AES Suspend register 2, Address offset: 0x48 */
  648. __IO uint32_t SUSP3R; /*!< AES Suspend register 3, Address offset: 0x4C */
  649. __IO uint32_t SUSP4R; /*!< AES Suspend register 4, Address offset: 0x50 */
  650. __IO uint32_t SUSP5R; /*!< AES Suspend register 5, Address offset: 0x54 */
  651. __IO uint32_t SUSP6R; /*!< AES Suspend register 6, Address offset: 0x58 */
  652. __IO uint32_t SUSP7R; /*!< AES Suspend register 7, Address offset: 0x6C */
  653. } AES_TypeDef;
  654. /**
  655. * @brief RNG
  656. */
  657. typedef struct
  658. {
  659. __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */
  660. __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */
  661. __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */
  662. } RNG_TypeDef;
  663. /**
  664. * @brief Touch Sensing Controller (TSC)
  665. */
  666. typedef struct
  667. {
  668. __IO uint32_t CR; /*!< TSC control register, Address offset: 0x00 */
  669. __IO uint32_t IER; /*!< TSC interrupt enable register, Address offset: 0x04 */
  670. __IO uint32_t ICR; /*!< TSC interrupt clear register, Address offset: 0x08 */
  671. __IO uint32_t ISR; /*!< TSC interrupt status register, Address offset: 0x0C */
  672. __IO uint32_t IOHCR; /*!< TSC I/O hysteresis control register, Address offset: 0x10 */
  673. uint32_t RESERVED1; /*!< Reserved, Address offset: 0x14 */
  674. __IO uint32_t IOASCR; /*!< TSC I/O analog switch control register, Address offset: 0x18 */
  675. uint32_t RESERVED2; /*!< Reserved, Address offset: 0x1C */
  676. __IO uint32_t IOSCR; /*!< TSC I/O sampling control register, Address offset: 0x20 */
  677. uint32_t RESERVED3; /*!< Reserved, Address offset: 0x24 */
  678. __IO uint32_t IOCCR; /*!< TSC I/O channel control register, Address offset: 0x28 */
  679. uint32_t RESERVED4; /*!< Reserved, Address offset: 0x2C */
  680. __IO uint32_t IOGCSR; /*!< TSC I/O group control status register, Address offset: 0x30 */
  681. __IO uint32_t IOGXCR[7]; /*!< TSC I/O group x counter register, Address offset: 0x34-4C */
  682. } TSC_TypeDef;
  683. /**
  684. * @brief LCD
  685. */
  686. typedef struct
  687. {
  688. __IO uint32_t CR; /*!< LCD control register, Address offset: 0x00 */
  689. __IO uint32_t FCR; /*!< LCD frame control register, Address offset: 0x04 */
  690. __IO uint32_t SR; /*!< LCD status register, Address offset: 0x08 */
  691. __IO uint32_t CLR; /*!< LCD clear register, Address offset: 0x0C */
  692. uint32_t RESERVED; /*!< Reserved, Address offset: 0x10 */
  693. __IO uint32_t RAM[16]; /*!< LCD display memory, Address offset: 0x14-0x50 */
  694. } LCD_TypeDef;
  695. /**
  696. * @brief Universal Serial Bus Full Speed Device
  697. */
  698. typedef struct
  699. {
  700. __IO uint16_t EP0R; /*!< USB Endpoint 0 register, Address offset: 0x00 */
  701. __IO uint16_t RESERVED0; /*!< Reserved */
  702. __IO uint16_t EP1R; /*!< USB Endpoint 1 register, Address offset: 0x04 */
  703. __IO uint16_t RESERVED1; /*!< Reserved */
  704. __IO uint16_t EP2R; /*!< USB Endpoint 2 register, Address offset: 0x08 */
  705. __IO uint16_t RESERVED2; /*!< Reserved */
  706. __IO uint16_t EP3R; /*!< USB Endpoint 3 register, Address offset: 0x0C */
  707. __IO uint16_t RESERVED3; /*!< Reserved */
  708. __IO uint16_t EP4R; /*!< USB Endpoint 4 register, Address offset: 0x10 */
  709. __IO uint16_t RESERVED4; /*!< Reserved */
  710. __IO uint16_t EP5R; /*!< USB Endpoint 5 register, Address offset: 0x14 */
  711. __IO uint16_t RESERVED5; /*!< Reserved */
  712. __IO uint16_t EP6R; /*!< USB Endpoint 6 register, Address offset: 0x18 */
  713. __IO uint16_t RESERVED6; /*!< Reserved */
  714. __IO uint16_t EP7R; /*!< USB Endpoint 7 register, Address offset: 0x1C */
  715. __IO uint16_t RESERVED7[17]; /*!< Reserved */
  716. __IO uint16_t CNTR; /*!< Control register, Address offset: 0x40 */
  717. __IO uint16_t RESERVED8; /*!< Reserved */
  718. __IO uint16_t ISTR; /*!< Interrupt status register, Address offset: 0x44 */
  719. __IO uint16_t RESERVED9; /*!< Reserved */
  720. __IO uint16_t FNR; /*!< Frame number register, Address offset: 0x48 */
  721. __IO uint16_t RESERVEDA; /*!< Reserved */
  722. __IO uint16_t DADDR; /*!< Device address register, Address offset: 0x4C */
  723. __IO uint16_t RESERVEDB; /*!< Reserved */
  724. __IO uint16_t BTABLE; /*!< Buffer Table address register, Address offset: 0x50 */
  725. __IO uint16_t RESERVEDC; /*!< Reserved */
  726. __IO uint16_t LPMCSR; /*!< LPM Control and Status register, Address offset: 0x54 */
  727. __IO uint16_t RESERVEDD; /*!< Reserved */
  728. __IO uint16_t BCDR; /*!< Battery Charging detector register, Address offset: 0x58 */
  729. __IO uint16_t RESERVEDE; /*!< Reserved */
  730. } USB_TypeDef;
  731. /**
  732. * @brief Clock Recovery System
  733. */
  734. typedef struct
  735. {
  736. __IO uint32_t CR; /*!< CRS control register, Address offset: 0x00 */
  737. __IO uint32_t CFGR; /*!< CRS configuration register, Address offset: 0x04 */
  738. __IO uint32_t ISR; /*!< CRS interrupt and status register, Address offset: 0x08 */
  739. __IO uint32_t ICR; /*!< CRS interrupt flag clear register, Address offset: 0x0C */
  740. } CRS_TypeDef;
  741. /**
  742. * @brief Inter-Processor Communication
  743. */
  744. typedef struct
  745. {
  746. __IO uint32_t C1CR; /*!< Inter-Processor Communication: C1 control register, Address offset: 0x000 */
  747. __IO uint32_t C1MR ; /*!< Inter-Processor Communication: C1 mask register, Address offset: 0x004 */
  748. __IO uint32_t C1SCR; /*!< Inter-Processor Communication: C1 status set clear register, Address offset: 0x008 */
  749. __IO uint32_t C1TOC2SR; /*!< Inter-Processor Communication: C1 to processor M4 status register, Address offset: 0x00C */
  750. __IO uint32_t C2CR; /*!< Inter-Processor Communication: C2 control register, Address offset: 0x010 */
  751. __IO uint32_t C2MR ; /*!< Inter-Processor Communication: C2 mask register, Address offset: 0x014 */
  752. __IO uint32_t C2SCR; /*!< Inter-Processor Communication: C2 status set clear register, Address offset: 0x018 */
  753. __IO uint32_t C2TOC1SR; /*!< Inter-Processor Communication: C2 to processor M4 status register, Address offset: 0x01C */
  754. } IPCC_TypeDef;
  755. typedef struct
  756. {
  757. __IO uint32_t CR; /*!< Control register, Address offset: 0x000 */
  758. __IO uint32_t MR; /*!< Mask register, Address offset: 0x004 */
  759. __IO uint32_t SCR; /*!< Status set clear register, Address offset: 0x008 */
  760. __IO uint32_t SR; /*!< Status register, Address offset: 0x00C */
  761. } IPCC_CommonTypeDef;
  762. /**
  763. * @brief Async Interrupts and Events Controller
  764. */
  765. typedef struct
  766. {
  767. __IO uint32_t RTSR1; /*!< EXTI rising trigger selection register [31:0], Address offset: 0x00 */
  768. __IO uint32_t FTSR1; /*!< EXTI falling trigger selection register [31:0], Address offset: 0x04 */
  769. __IO uint32_t SWIER1; /*!< EXTI software interrupt event register [31:0], Address offset: 0x08 */
  770. __IO uint32_t PR1; /*!< EXTI pending register [31:0], Address offset: 0x0C */
  771. __IO uint32_t RESERVED1[4]; /*!< Reserved, Address offset: 0x10 - 0x1C */
  772. __IO uint32_t RTSR2; /*!< EXTI rising trigger selection register [31:0], Address offset: 0x20 */
  773. __IO uint32_t FTSR2; /*!< EXTI falling trigger selection register [31:0], Address offset: 0x24 */
  774. __IO uint32_t SWIER2; /*!< EXTI software interrupt event register [31:0], Address offset: 0x28 */
  775. __IO uint32_t PR2; /*!< EXTI pending register [31:0], Address offset: 0x2C */
  776. __IO uint32_t RESERVED2[4]; /*!< Reserved, Address offset: 0x30 - 0x3C */
  777. __IO uint32_t RESERVED3[8]; /*!< Reserved, Address offset: 0x40 - 0x5C */
  778. __IO uint32_t RESERVED4[8]; /*!< Reserved, Address offset: 0x60 - 0x7C */
  779. __IO uint32_t IMR1; /*!< EXTI wakeup with interrupt mask register for cpu1 [31:0], Address offset: 0x80 */
  780. __IO uint32_t EMR1; /*!< EXTI wakeup with event mask register for cpu1 [31:0], Address offset: 0x84 */
  781. __IO uint32_t RESERVED5[2]; /*!< Reserved, Address offset: 0x88 - 0x8C */
  782. __IO uint32_t IMR2; /*!< EXTI wakeup with interrupt mask register for cpu1 [31:0], Address offset: 0x90 */
  783. __IO uint32_t EMR2; /*!< EXTI wakeup with event mask register for cpu1 [31:0], Address offset: 0x94 */
  784. __IO uint32_t RESERVED8[10]; /*!< Reserved, Address offset: 0x98 - 0xBC */
  785. __IO uint32_t C2IMR1; /*!< EXTI wakeup with interrupt mask register for cpu2 [31:0], Address offset: 0xC0 */
  786. __IO uint32_t C2EMR1; /*!< EXTI wakeup with event mask register for cpu2 [31:0], Address offset: 0xC4 */
  787. __IO uint32_t RESERVED9[2]; /*!< Reserved, Address offset: 0xC8 - 0xCC */
  788. __IO uint32_t C2IMR2; /*!< EXTI wakeup with interrupt mask register for cpu2 [31:0], Address offset: 0xD0 */
  789. __IO uint32_t C2EMR2; /*!< EXTI wakeup with event mask register for cpu2 [31:0], Address offset: 0xD4 */
  790. }EXTI_TypeDef;
  791. /**
  792. * @brief Serial Audio Interface
  793. */
  794. typedef struct
  795. {
  796. __IO uint32_t GCR; /*!< SAI global configuration register, Address offset: 0x00 */
  797. uint32_t RESERVED[16]; /*!< Reserved, Address offset: 0x04 to 0x40 */
  798. __IO uint32_t PDMCR; /*!< SAI PDM control register, Address offset: 0x44 */
  799. __IO uint32_t PDMDLY; /*!< SAI PDM delay register, Address offset: 0x48 */
  800. } SAI_TypeDef;
  801. typedef struct
  802. {
  803. __IO uint32_t CR1; /*!< SAI block x configuration register 1, Address offset: 0x04 */
  804. __IO uint32_t CR2; /*!< SAI block x configuration register 2, Address offset: 0x08 */
  805. __IO uint32_t FRCR; /*!< SAI block x frame configuration register, Address offset: 0x0C */
  806. __IO uint32_t SLOTR; /*!< SAI block x slot register, Address offset: 0x10 */
  807. __IO uint32_t IMR; /*!< SAI block x interrupt mask register, Address offset: 0x14 */
  808. __IO uint32_t SR; /*!< SAI block x status register, Address offset: 0x18 */
  809. __IO uint32_t CLRFR; /*!< SAI block x clear flag register, Address offset: 0x1C */
  810. __IO uint32_t DR; /*!< SAI block x data register, Address offset: 0x20 */
  811. } SAI_Block_TypeDef;
  812. /**
  813. * @brief Public Key Accelerator (PKA)
  814. */
  815. typedef struct
  816. {
  817. __IO uint32_t CR; /*!< PKA control register, Address offset: 0x00 */
  818. __IO uint32_t SR; /*!< PKA status register, Address offset: 0x04 */
  819. __IO uint32_t CLRFR; /*!< PKA clear flag register, Address offset: 0x08 */
  820. uint32_t Reserved1[253]; /*!< Reserved Address offset: 0x000C-0x03FC*/
  821. __IO uint32_t RAM[894]; /*!< PKA RAM, Address offset: 0x0400-0x11F4 */
  822. } PKA_TypeDef;
  823. /**
  824. * @brief HW Semaphore HSEM
  825. */
  826. typedef struct
  827. {
  828. __IO uint32_t R[32]; /*!< HSEM 2-step write lock and read back registers, Address offset: 00h-7Ch */
  829. __IO uint32_t RLR[32]; /*!< HSEM 1-step read lock registers, Address offset: 80h-FCh */
  830. __IO uint32_t C1IER; /*!< HSEM CPU1 interrupt enable register , Address offset: 100h */
  831. __IO uint32_t C1ICR; /*!< HSEM CPU1 interrupt clear register , Address offset: 104h */
  832. __IO uint32_t C1ISR; /*!< HSEM CPU1 interrupt status register , Address offset: 108h */
  833. __IO uint32_t C1MISR; /*!< HSEM CPU1 masked interrupt status register , Address offset: 10Ch */
  834. __IO uint32_t C2IER; /*!< HSEM CPU2 interrupt enable register , Address offset: 110h */
  835. __IO uint32_t C2ICR; /*!< HSEM CPU2 interrupt clear register , Address offset: 114h */
  836. __IO uint32_t C2ISR; /*!< HSEM CPU2 interrupt status register , Address offset: 118h */
  837. __IO uint32_t C2MISR; /*!< HSEM CPU2 masked interrupt status register , Address offset: 11Ch */
  838. uint32_t Reserved[8]; /*!< Reserved Address offset: 120h-13Ch*/
  839. __IO uint32_t CR; /*!< HSEM Semaphore clear register , Address offset: 140h */
  840. __IO uint32_t KEYR; /*!< HSEM Semaphore clear key register , Address offset: 144h */
  841. } HSEM_TypeDef;
  842. typedef struct
  843. {
  844. __IO uint32_t IER; /*!< HSEM interrupt enable register , Address offset: 0h */
  845. __IO uint32_t ICR; /*!< HSEM interrupt clear register , Address offset: 4h */
  846. __IO uint32_t ISR; /*!< HSEM interrupt status register , Address offset: 8h */
  847. __IO uint32_t MISR; /*!< HSEM masked interrupt status register , Address offset: Ch */
  848. } HSEM_Common_TypeDef;
  849. /**
  850. * @}
  851. */
  852. /** @addtogroup Peripheral_memory_map
  853. * @{
  854. */
  855. /*!< Boundary memory map */
  856. #define FLASH_BASE (0x08000000UL)/*!< FLASH(up to 1 MB) base address */
  857. #define SRAM_BASE (0x20000000UL)/*!< SRAM(up to 256 KB) base address */
  858. #define PERIPH_BASE (0x40000000UL)/*!< Peripheral base address */
  859. /*!< Memory, OTP and Option bytes */
  860. /* Base addresses */
  861. #define SYSTEM_MEMORY_BASE (0x1FFF0000UL) /*!< System Memory : 28Kb (0x1FFF0000 - 0x1FFF6FFF) */
  862. #define OTP_AREA_BASE (0x1FFF7000UL) /*!< OTP area : 1kB (0x1FFF7000 - 0x1FFF73FF) */
  863. #define OPTION_BYTE_BASE (0x1FFF8000UL) /*!< Option Bytes : 4kB (0x1FFF8000 - 0x1FFF8FFF) */
  864. #define ENGI_BYTE_BASE (0x1FFF7400UL) /*!< Engi Bytes : 3kB (0x1FFF7400 - 0x1FFF7FFF) */
  865. #define SRAM1_BASE SRAM_BASE /*!< SRAM1(up to 192 KB) base address */
  866. #define SRAM2A_BASE (SRAM_BASE + 0x00030000UL)/*!< SRAM2A(32 KB) base address */
  867. #define SRAM2B_BASE (SRAM_BASE + 0x00038000UL)/*!< SRAM2B(32 KB) base address */
  868. /* Memory Size */
  869. #define FLASH_SIZE (((uint32_t)(*((uint16_t *)FLASHSIZE_BASE)) & (0x07FFUL)) << 10U)
  870. #define SRAM1_SIZE 0x00030000UL /*!< SRAM1 default size : 192 kB */
  871. #define SRAM2A_SIZE 0x00008000UL /*!< SRAM2a default size : 32 kB */
  872. #define SRAM2B_SIZE 0x00008000UL /*!< SRAM2b default size : 32 kB */
  873. /* End addresses */
  874. #define SRAM1_END_ADDR (0x2002FFFFUL) /*!< SRAM1 : 192KB (0x20000000 - 0x2002FFFF) */
  875. #define SRAM2A_END_ADDR (0x20037FFFUL) /*!< SRAM2a (backup) : 32KB (0x20030000 - 0x20037FFF) */
  876. #define SRAM2B_END_ADDR (0x2003FFFFUL) /*!< SRAM2b (non-backup) : 32KB (0x20038000 - 0x2003FFFF) */
  877. #define SYSTEM_MEMORY_END_ADDR (0x1FFF6FFFUL) /*!< System Memory : 28KB (0x1FFF0000 - 0x1FFF6FFF) */
  878. #define OTP_AREA_END_ADDR (0x1FFF73FFUL) /*!< OTP area : 1KB (0x1FFF7000 - 0x1FFF73FF) */
  879. #define OPTION_BYTE_END_ADDR (0x1FFF8FFFUL) /*!< Option Bytes : 4KB (0x1FFF8000 - 0x1FFF8FFF) */
  880. #define ENGI_BYTE_END_ADDR (0x1FFF7FFFUL) /*!< Engi Bytes : 3kB (0x1FFF7400 - 0x1FFF7FFF) */
  881. /*!< Peripheral memory map */
  882. #define APB1PERIPH_BASE PERIPH_BASE
  883. #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL)
  884. #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL)
  885. #define AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000UL)
  886. #define AHB4PERIPH_BASE (PERIPH_BASE + 0x18000000UL)
  887. #define APB3PERIPH_BASE (PERIPH_BASE + 0x20000000UL)
  888. #define AHB3PERIPH_BASE (PERIPH_BASE + 0x50000000UL)
  889. /*!< APB1 peripherals */
  890. #define TIM2_BASE (APB1PERIPH_BASE + 0x00000000UL)
  891. #define LCD_BASE (APB1PERIPH_BASE + 0x00002400UL)
  892. #define RTC_BASE (APB1PERIPH_BASE + 0x00002800UL)
  893. #define WWDG_BASE (APB1PERIPH_BASE + 0x00002C00UL)
  894. #define IWDG_BASE (APB1PERIPH_BASE + 0x00003000UL)
  895. #define SPI2_BASE (APB1PERIPH_BASE + 0x00003800UL)
  896. #define I2C1_BASE (APB1PERIPH_BASE + 0x00005400UL)
  897. #define I2C3_BASE (APB1PERIPH_BASE + 0x00005C00UL)
  898. #define CRS_BASE (APB1PERIPH_BASE + 0x00006000UL)
  899. #define USB1_BASE (APB1PERIPH_BASE + 0x00006800UL)
  900. #define USB1_PMAADDR (APB1PERIPH_BASE + 0x00006C00UL)
  901. #define LPTIM1_BASE (APB1PERIPH_BASE + 0x00007C00UL)
  902. #define LPUART1_BASE (APB1PERIPH_BASE + 0x00008000UL)
  903. #define LPTIM2_BASE (APB1PERIPH_BASE + 0x00009400UL)
  904. /*!< APB2 peripherals */
  905. #define SYSCFG_BASE (APB2PERIPH_BASE + 0x00000000UL)
  906. #define VREFBUF_BASE (APB2PERIPH_BASE + 0x00000030UL)
  907. #define COMP1_BASE (APB2PERIPH_BASE + 0x00000200UL)
  908. #define COMP2_BASE (APB2PERIPH_BASE + 0x00000204UL)
  909. #define TIM1_BASE (APB2PERIPH_BASE + 0x00002C00UL)
  910. #define SPI1_BASE (APB2PERIPH_BASE + 0x00003000UL)
  911. #define USART1_BASE (APB2PERIPH_BASE + 0x00003800UL)
  912. #define TIM16_BASE (APB2PERIPH_BASE + 0x00004400UL)
  913. #define TIM17_BASE (APB2PERIPH_BASE + 0x00004800UL)
  914. #define SAI1_BASE (APB2PERIPH_BASE + 0x00005400UL)
  915. #define SAI1_Block_A_BASE (SAI1_BASE + 0x0000004UL)
  916. #define SAI1_Block_B_BASE (SAI1_BASE + 0x0000024UL)
  917. /*!< AHB1 peripherals */
  918. #define DMA1_BASE (AHB1PERIPH_BASE + 0x00000000UL)
  919. #define DMA2_BASE (AHB1PERIPH_BASE + 0x00000400UL)
  920. #define DMAMUX1_BASE (AHB1PERIPH_BASE + 0x00000800UL)
  921. #define CRC_BASE (AHB1PERIPH_BASE + 0x00003000UL)
  922. #define TSC_BASE (AHB1PERIPH_BASE + 0x00004000UL)
  923. #define DMA1_Channel1_BASE (DMA1_BASE + 0x00000008UL)
  924. #define DMA1_Channel2_BASE (DMA1_BASE + 0x0000001CUL)
  925. #define DMA1_Channel3_BASE (DMA1_BASE + 0x00000030UL)
  926. #define DMA1_Channel4_BASE (DMA1_BASE + 0x00000044UL)
  927. #define DMA1_Channel5_BASE (DMA1_BASE + 0x00000058UL)
  928. #define DMA1_Channel6_BASE (DMA1_BASE + 0x0000006CUL)
  929. #define DMA1_Channel7_BASE (DMA1_BASE + 0x00000080UL)
  930. #define DMA2_Channel1_BASE (DMA2_BASE + 0x00000008UL)
  931. #define DMA2_Channel2_BASE (DMA2_BASE + 0x0000001CUL)
  932. #define DMA2_Channel3_BASE (DMA2_BASE + 0x00000030UL)
  933. #define DMA2_Channel4_BASE (DMA2_BASE + 0x00000044UL)
  934. #define DMA2_Channel5_BASE (DMA2_BASE + 0x00000058UL)
  935. #define DMA2_Channel6_BASE (DMA2_BASE + 0x0000006CUL)
  936. #define DMA2_Channel7_BASE (DMA2_BASE + 0x00000080UL)
  937. #define DMAMUX1_Channel0_BASE (DMAMUX1_BASE)
  938. #define DMAMUX1_Channel1_BASE (DMAMUX1_BASE + 0x00000004UL)
  939. #define DMAMUX1_Channel2_BASE (DMAMUX1_BASE + 0x00000008UL)
  940. #define DMAMUX1_Channel3_BASE (DMAMUX1_BASE + 0x0000000CUL)
  941. #define DMAMUX1_Channel4_BASE (DMAMUX1_BASE + 0x00000010UL)
  942. #define DMAMUX1_Channel5_BASE (DMAMUX1_BASE + 0x00000014UL)
  943. #define DMAMUX1_Channel6_BASE (DMAMUX1_BASE + 0x00000018UL)
  944. #define DMAMUX1_Channel7_BASE (DMAMUX1_BASE + 0x0000001CUL)
  945. #define DMAMUX1_Channel8_BASE (DMAMUX1_BASE + 0x00000020UL)
  946. #define DMAMUX1_Channel9_BASE (DMAMUX1_BASE + 0x00000024UL)
  947. #define DMAMUX1_Channel10_BASE (DMAMUX1_BASE + 0x00000028UL)
  948. #define DMAMUX1_Channel11_BASE (DMAMUX1_BASE + 0x0000002CUL)
  949. #define DMAMUX1_Channel12_BASE (DMAMUX1_BASE + 0x00000030UL)
  950. #define DMAMUX1_Channel13_BASE (DMAMUX1_BASE + 0x00000034UL)
  951. #define DMAMUX1_RequestGenerator0_BASE (DMAMUX1_BASE + 0x00000100UL)
  952. #define DMAMUX1_RequestGenerator1_BASE (DMAMUX1_BASE + 0x00000104UL)
  953. #define DMAMUX1_RequestGenerator2_BASE (DMAMUX1_BASE + 0x00000108UL)
  954. #define DMAMUX1_RequestGenerator3_BASE (DMAMUX1_BASE + 0x0000010CUL)
  955. #define DMAMUX1_ChannelStatus_BASE (DMAMUX1_BASE + 0x00000080UL)
  956. #define DMAMUX1_RequestGenStatus_BASE (DMAMUX1_BASE + 0x00000140UL)
  957. /*!< AHB2 peripherals */
  958. #define IOPORT_BASE (AHB2PERIPH_BASE + 0x00000000UL)
  959. #define GPIOA_BASE (IOPORT_BASE + 0x00000000UL)
  960. #define GPIOB_BASE (IOPORT_BASE + 0x00000400UL)
  961. #define GPIOC_BASE (IOPORT_BASE + 0x00000800UL)
  962. #define GPIOD_BASE (IOPORT_BASE + 0x00000C00UL)
  963. #define GPIOE_BASE (IOPORT_BASE + 0x00001000UL)
  964. #define GPIOH_BASE (IOPORT_BASE + 0x00001C00UL)
  965. #define ADC1_BASE (AHB2PERIPH_BASE + 0x08040000UL)
  966. #define ADC1_COMMON_BASE (AHB2PERIPH_BASE + 0x08040300UL)
  967. #define AES1_BASE (AHB2PERIPH_BASE + 0x08060000UL)
  968. /*!< AHB Shared peripherals */
  969. #define RCC_BASE (AHB4PERIPH_BASE + 0x00000000UL)
  970. #define PWR_BASE (AHB4PERIPH_BASE + 0x00000400UL)
  971. #define EXTI_BASE (AHB4PERIPH_BASE + 0x00000800UL)
  972. #define IPCC_BASE (AHB4PERIPH_BASE + 0x00000C00UL)
  973. #define RNG_BASE (AHB4PERIPH_BASE + 0x00001000UL)
  974. #define HSEM_BASE (AHB4PERIPH_BASE + 0x00001400UL)
  975. #define AES2_BASE (AHB4PERIPH_BASE + 0x00001800UL)
  976. #define PKA_BASE (AHB4PERIPH_BASE + 0x00002000UL)
  977. #define FLASH_REG_BASE (AHB4PERIPH_BASE + 0x00004000UL)
  978. /* Debug MCU registers base address */
  979. #define DBGMCU_BASE (0xE0042000UL)
  980. /*!< AHB3 peripherals */
  981. #define QUADSPI_BASE (AHB3PERIPH_BASE + 0x00000000UL) /*!< QUADSPI memories accessible over AHB base address */
  982. #define QUADSPI_R_BASE (AHB3PERIPH_BASE + 0x10001000UL) /*!< QUADSPI control registers base address */
  983. /*!< Device Electronic Signature */
  984. #define PACKAGE_BASE ((uint32_t)0x1FFF7500UL) /*!< Package data register base address */
  985. #define UID64_BASE ((uint32_t)0x1FFF7580UL) /*!< 64-bit Unique device Identification */
  986. #define UID_BASE ((uint32_t)0x1FFF7590UL) /*!< Unique device ID register base address */
  987. #define FLASHSIZE_BASE ((uint32_t)0x1FFF75E0UL) /*!< Flash size data register base address */
  988. /**
  989. * @}
  990. */
  991. /** @addtogroup Peripheral_declaration
  992. * @{
  993. */
  994. /* Peripherals available on APB1 bus */
  995. #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
  996. #define LCD ((LCD_TypeDef *) LCD_BASE)
  997. #define RTC ((RTC_TypeDef *) RTC_BASE)
  998. #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
  999. #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
  1000. #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
  1001. #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
  1002. #define I2C3 ((I2C_TypeDef *) I2C3_BASE)
  1003. #define USB ((USB_TypeDef *) USB1_BASE)
  1004. #define CRS ((CRS_TypeDef *) CRS_BASE)
  1005. #define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE)
  1006. #define LPUART1 ((USART_TypeDef *) LPUART1_BASE)
  1007. #define LPTIM2 ((LPTIM_TypeDef *) LPTIM2_BASE)
  1008. /* Peripherals available on APB2 bus */
  1009. #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
  1010. #define VREFBUF ((VREFBUF_TypeDef *) VREFBUF_BASE)
  1011. #define COMP1 ((COMP_TypeDef *) COMP1_BASE)
  1012. #define COMP2 ((COMP_TypeDef *) COMP2_BASE)
  1013. #define COMP12_COMMON ((COMP_Common_TypeDef *) COMP2_BASE)
  1014. #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
  1015. #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
  1016. #define USART1 ((USART_TypeDef *) USART1_BASE)
  1017. #define TIM16 ((TIM_TypeDef *) TIM16_BASE)
  1018. #define TIM17 ((TIM_TypeDef *) TIM17_BASE)
  1019. #define SAI1 ((SAI_TypeDef *) SAI1_BASE)
  1020. #define SAI1_Block_A ((SAI_Block_TypeDef *)SAI1_Block_A_BASE)
  1021. #define SAI1_Block_B ((SAI_Block_TypeDef *)SAI1_Block_B_BASE)
  1022. /* Peripherals available on AHB1 bus */
  1023. #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
  1024. #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE)
  1025. #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE)
  1026. #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE)
  1027. #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE)
  1028. #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE)
  1029. #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE)
  1030. #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE)
  1031. #define DMA2 ((DMA_TypeDef *) DMA2_BASE)
  1032. #define DMA2_Channel1 ((DMA_Channel_TypeDef *) DMA2_Channel1_BASE)
  1033. #define DMA2_Channel2 ((DMA_Channel_TypeDef *) DMA2_Channel2_BASE)
  1034. #define DMA2_Channel3 ((DMA_Channel_TypeDef *) DMA2_Channel3_BASE)
  1035. #define DMA2_Channel4 ((DMA_Channel_TypeDef *) DMA2_Channel4_BASE)
  1036. #define DMA2_Channel5 ((DMA_Channel_TypeDef *) DMA2_Channel5_BASE)
  1037. #define DMA2_Channel6 ((DMA_Channel_TypeDef *) DMA2_Channel6_BASE)
  1038. #define DMA2_Channel7 ((DMA_Channel_TypeDef *) DMA2_Channel7_BASE)
  1039. #define DMAMUX1 ((DMAMUX_Channel_TypeDef *) DMAMUX1_BASE)
  1040. #define DMAMUX1_Channel0 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel0_BASE)
  1041. #define DMAMUX1_Channel1 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel1_BASE)
  1042. #define DMAMUX1_Channel2 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel2_BASE)
  1043. #define DMAMUX1_Channel3 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel3_BASE)
  1044. #define DMAMUX1_Channel4 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel4_BASE)
  1045. #define DMAMUX1_Channel5 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel5_BASE)
  1046. #define DMAMUX1_Channel6 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel6_BASE)
  1047. #define DMAMUX1_Channel7 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel7_BASE)
  1048. #define DMAMUX1_Channel8 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel8_BASE)
  1049. #define DMAMUX1_Channel9 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel9_BASE)
  1050. #define DMAMUX1_Channel10 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel10_BASE)
  1051. #define DMAMUX1_Channel11 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel11_BASE)
  1052. #define DMAMUX1_Channel12 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel12_BASE)
  1053. #define DMAMUX1_Channel13 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel13_BASE)
  1054. #define DMAMUX1_RequestGenerator0 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator0_BASE)
  1055. #define DMAMUX1_RequestGenerator1 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator1_BASE)
  1056. #define DMAMUX1_RequestGenerator2 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator2_BASE)
  1057. #define DMAMUX1_RequestGenerator3 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator3_BASE)
  1058. #define DMAMUX1_ChannelStatus ((DMAMUX_ChannelStatus_TypeDef *) DMAMUX1_ChannelStatus_BASE)
  1059. #define DMAMUX1_RequestGenStatus ((DMAMUX_RequestGenStatus_TypeDef *) DMAMUX1_RequestGenStatus_BASE)
  1060. #define CRC ((CRC_TypeDef *) CRC_BASE)
  1061. #define TSC ((TSC_TypeDef *) TSC_BASE)
  1062. /* Peripherals available on AHB2 bus */
  1063. #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
  1064. #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
  1065. #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
  1066. #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
  1067. #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE)
  1068. #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE)
  1069. #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
  1070. #define ADC1_COMMON ((ADC_Common_TypeDef *) ADC1_COMMON_BASE)
  1071. #define AES1 ((AES_TypeDef *) AES1_BASE)
  1072. /* Peripherals available on AHB shared bus */
  1073. #define RCC ((RCC_TypeDef *) RCC_BASE)
  1074. #define PWR ((PWR_TypeDef *) PWR_BASE)
  1075. #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
  1076. #define IPCC ((IPCC_TypeDef *) IPCC_BASE)
  1077. #define IPCC_C1 ((IPCC_CommonTypeDef *) IPCC_BASE)
  1078. #define IPCC_C2 ((IPCC_CommonTypeDef *) (IPCC_BASE + 0x10U))
  1079. #define RNG ((RNG_TypeDef *) RNG_BASE)
  1080. #define HSEM ((HSEM_TypeDef *) HSEM_BASE)
  1081. #define HSEM_COMMON ((HSEM_Common_TypeDef *) (HSEM_BASE + 0x100U))
  1082. #define AES2 ((AES_TypeDef *) AES2_BASE)
  1083. #define PKA ((PKA_TypeDef *) PKA_BASE)
  1084. #define FLASH ((FLASH_TypeDef *) FLASH_REG_BASE)
  1085. /* Peripherals available on AHB3 bus */
  1086. #define QUADSPI ((QUADSPI_TypeDef *) QUADSPI_R_BASE)
  1087. #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
  1088. /**
  1089. * @}
  1090. */
  1091. /** @addtogroup Exported_constants
  1092. * @{
  1093. */
  1094. /** @addtogroup Peripheral_Registers_Bits_Definition
  1095. * @{
  1096. */
  1097. /******************************************************************************/
  1098. /* Peripheral Registers Bits Definition */
  1099. /******************************************************************************/
  1100. /******************************************************************************/
  1101. /* */
  1102. /* Analog to Digital Converter (ADC) */
  1103. /* */
  1104. /******************************************************************************/
  1105. #define ADC_SUPPORT_5_MSPS /* ADC sampling rate 5 Msamples/sec */
  1106. /******************** Bit definition for ADC_ISR register *******************/
  1107. #define ADC_ISR_ADRDY_Pos (0U)
  1108. #define ADC_ISR_ADRDY_Msk (0x1UL << ADC_ISR_ADRDY_Pos) /*!< 0x00000001 */
  1109. #define ADC_ISR_ADRDY ADC_ISR_ADRDY_Msk /*!< ADC ready flag */
  1110. #define ADC_ISR_EOSMP_Pos (1U)
  1111. #define ADC_ISR_EOSMP_Msk (0x1UL << ADC_ISR_EOSMP_Pos) /*!< 0x00000002 */
  1112. #define ADC_ISR_EOSMP ADC_ISR_EOSMP_Msk /*!< ADC group regular end of sampling flag */
  1113. #define ADC_ISR_EOC_Pos (2U)
  1114. #define ADC_ISR_EOC_Msk (0x1UL << ADC_ISR_EOC_Pos) /*!< 0x00000004 */
  1115. #define ADC_ISR_EOC ADC_ISR_EOC_Msk /*!< ADC group regular end of unitary conversion flag */
  1116. #define ADC_ISR_EOS_Pos (3U)
  1117. #define ADC_ISR_EOS_Msk (0x1UL << ADC_ISR_EOS_Pos) /*!< 0x00000008 */
  1118. #define ADC_ISR_EOS ADC_ISR_EOS_Msk /*!< ADC group regular end of sequence conversions flag */
  1119. #define ADC_ISR_OVR_Pos (4U)
  1120. #define ADC_ISR_OVR_Msk (0x1UL << ADC_ISR_OVR_Pos) /*!< 0x00000010 */
  1121. #define ADC_ISR_OVR ADC_ISR_OVR_Msk /*!< ADC group regular overrun flag */
  1122. #define ADC_ISR_JEOC_Pos (5U)
  1123. #define ADC_ISR_JEOC_Msk (0x1UL << ADC_ISR_JEOC_Pos) /*!< 0x00000020 */
  1124. #define ADC_ISR_JEOC ADC_ISR_JEOC_Msk /*!< ADC group injected end of unitary conversion flag */
  1125. #define ADC_ISR_JEOS_Pos (6U)
  1126. #define ADC_ISR_JEOS_Msk (0x1UL << ADC_ISR_JEOS_Pos) /*!< 0x00000040 */
  1127. #define ADC_ISR_JEOS ADC_ISR_JEOS_Msk /*!< ADC group injected end of sequence conversions flag */
  1128. #define ADC_ISR_AWD1_Pos (7U)
  1129. #define ADC_ISR_AWD1_Msk (0x1UL << ADC_ISR_AWD1_Pos) /*!< 0x00000080 */
  1130. #define ADC_ISR_AWD1 ADC_ISR_AWD1_Msk /*!< ADC analog watchdog 1 flag */
  1131. #define ADC_ISR_AWD2_Pos (8U)
  1132. #define ADC_ISR_AWD2_Msk (0x1UL << ADC_ISR_AWD2_Pos) /*!< 0x00000100 */
  1133. #define ADC_ISR_AWD2 ADC_ISR_AWD2_Msk /*!< ADC analog watchdog 2 flag */
  1134. #define ADC_ISR_AWD3_Pos (9U)
  1135. #define ADC_ISR_AWD3_Msk (0x1UL << ADC_ISR_AWD3_Pos) /*!< 0x00000200 */
  1136. #define ADC_ISR_AWD3 ADC_ISR_AWD3_Msk /*!< ADC analog watchdog 3 flag */
  1137. #define ADC_ISR_JQOVF_Pos (10U)
  1138. #define ADC_ISR_JQOVF_Msk (0x1UL << ADC_ISR_JQOVF_Pos) /*!< 0x00000400 */
  1139. #define ADC_ISR_JQOVF ADC_ISR_JQOVF_Msk /*!< ADC group injected contexts queue overflow flag */
  1140. /******************** Bit definition for ADC_IER register *******************/
  1141. #define ADC_IER_ADRDYIE_Pos (0U)
  1142. #define ADC_IER_ADRDYIE_Msk (0x1UL << ADC_IER_ADRDYIE_Pos) /*!< 0x00000001 */
  1143. #define ADC_IER_ADRDYIE ADC_IER_ADRDYIE_Msk /*!< ADC ready interrupt */
  1144. #define ADC_IER_EOSMPIE_Pos (1U)
  1145. #define ADC_IER_EOSMPIE_Msk (0x1UL << ADC_IER_EOSMPIE_Pos) /*!< 0x00000002 */
  1146. #define ADC_IER_EOSMPIE ADC_IER_EOSMPIE_Msk /*!< ADC group regular end of sampling interrupt */
  1147. #define ADC_IER_EOCIE_Pos (2U)
  1148. #define ADC_IER_EOCIE_Msk (0x1UL << ADC_IER_EOCIE_Pos) /*!< 0x00000004 */
  1149. #define ADC_IER_EOCIE ADC_IER_EOCIE_Msk /*!< ADC group regular end of unitary conversion interrupt */
  1150. #define ADC_IER_EOSIE_Pos (3U)
  1151. #define ADC_IER_EOSIE_Msk (0x1UL << ADC_IER_EOSIE_Pos) /*!< 0x00000008 */
  1152. #define ADC_IER_EOSIE ADC_IER_EOSIE_Msk /*!< ADC group regular end of sequence conversions interrupt */
  1153. #define ADC_IER_OVRIE_Pos (4U)
  1154. #define ADC_IER_OVRIE_Msk (0x1UL << ADC_IER_OVRIE_Pos) /*!< 0x00000010 */
  1155. #define ADC_IER_OVRIE ADC_IER_OVRIE_Msk /*!< ADC group regular overrun interrupt */
  1156. #define ADC_IER_JEOCIE_Pos (5U)
  1157. #define ADC_IER_JEOCIE_Msk (0x1UL << ADC_IER_JEOCIE_Pos) /*!< 0x00000020 */
  1158. #define ADC_IER_JEOCIE ADC_IER_JEOCIE_Msk /*!< ADC group injected end of unitary conversion interrupt */
  1159. #define ADC_IER_JEOSIE_Pos (6U)
  1160. #define ADC_IER_JEOSIE_Msk (0x1UL << ADC_IER_JEOSIE_Pos) /*!< 0x00000040 */
  1161. #define ADC_IER_JEOSIE ADC_IER_JEOSIE_Msk /*!< ADC group injected end of sequence conversions interrupt */
  1162. #define ADC_IER_AWD1IE_Pos (7U)
  1163. #define ADC_IER_AWD1IE_Msk (0x1UL << ADC_IER_AWD1IE_Pos) /*!< 0x00000080 */
  1164. #define ADC_IER_AWD1IE ADC_IER_AWD1IE_Msk /*!< ADC analog watchdog 1 interrupt */
  1165. #define ADC_IER_AWD2IE_Pos (8U)
  1166. #define ADC_IER_AWD2IE_Msk (0x1UL << ADC_IER_AWD2IE_Pos) /*!< 0x00000100 */
  1167. #define ADC_IER_AWD2IE ADC_IER_AWD2IE_Msk /*!< ADC analog watchdog 2 interrupt */
  1168. #define ADC_IER_AWD3IE_Pos (9U)
  1169. #define ADC_IER_AWD3IE_Msk (0x1UL << ADC_IER_AWD3IE_Pos) /*!< 0x00000200 */
  1170. #define ADC_IER_AWD3IE ADC_IER_AWD3IE_Msk /*!< ADC analog watchdog 3 interrupt */
  1171. #define ADC_IER_JQOVFIE_Pos (10U)
  1172. #define ADC_IER_JQOVFIE_Msk (0x1UL << ADC_IER_JQOVFIE_Pos) /*!< 0x00000400 */
  1173. #define ADC_IER_JQOVFIE ADC_IER_JQOVFIE_Msk /*!< ADC group injected contexts queue overflow interrupt */
  1174. /******************** Bit definition for ADC_CR register ********************/
  1175. #define ADC_CR_ADEN_Pos (0U)
  1176. #define ADC_CR_ADEN_Msk (0x1UL << ADC_CR_ADEN_Pos) /*!< 0x00000001 */
  1177. #define ADC_CR_ADEN ADC_CR_ADEN_Msk /*!< ADC enable */
  1178. #define ADC_CR_ADDIS_Pos (1U)
  1179. #define ADC_CR_ADDIS_Msk (0x1UL << ADC_CR_ADDIS_Pos) /*!< 0x00000002 */
  1180. #define ADC_CR_ADDIS ADC_CR_ADDIS_Msk /*!< ADC disable */
  1181. #define ADC_CR_ADSTART_Pos (2U)
  1182. #define ADC_CR_ADSTART_Msk (0x1UL << ADC_CR_ADSTART_Pos) /*!< 0x00000004 */
  1183. #define ADC_CR_ADSTART ADC_CR_ADSTART_Msk /*!< ADC group regular conversion start */
  1184. #define ADC_CR_JADSTART_Pos (3U)
  1185. #define ADC_CR_JADSTART_Msk (0x1UL << ADC_CR_JADSTART_Pos) /*!< 0x00000008 */
  1186. #define ADC_CR_JADSTART ADC_CR_JADSTART_Msk /*!< ADC group injected conversion start */
  1187. #define ADC_CR_ADSTP_Pos (4U)
  1188. #define ADC_CR_ADSTP_Msk (0x1UL << ADC_CR_ADSTP_Pos) /*!< 0x00000010 */
  1189. #define ADC_CR_ADSTP ADC_CR_ADSTP_Msk /*!< ADC group regular conversion stop */
  1190. #define ADC_CR_JADSTP_Pos (5U)
  1191. #define ADC_CR_JADSTP_Msk (0x1UL << ADC_CR_JADSTP_Pos) /*!< 0x00000020 */
  1192. #define ADC_CR_JADSTP ADC_CR_JADSTP_Msk /*!< ADC group injected conversion stop */
  1193. #define ADC_CR_ADVREGEN_Pos (28U)
  1194. #define ADC_CR_ADVREGEN_Msk (0x1UL << ADC_CR_ADVREGEN_Pos) /*!< 0x10000000 */
  1195. #define ADC_CR_ADVREGEN ADC_CR_ADVREGEN_Msk /*!< ADC voltage regulator enable */
  1196. #define ADC_CR_DEEPPWD_Pos (29U)
  1197. #define ADC_CR_DEEPPWD_Msk (0x1UL << ADC_CR_DEEPPWD_Pos) /*!< 0x20000000 */
  1198. #define ADC_CR_DEEPPWD ADC_CR_DEEPPWD_Msk /*!< ADC deep power down enable */
  1199. #define ADC_CR_ADCALDIF_Pos (30U)
  1200. #define ADC_CR_ADCALDIF_Msk (0x1UL << ADC_CR_ADCALDIF_Pos) /*!< 0x40000000 */
  1201. #define ADC_CR_ADCALDIF ADC_CR_ADCALDIF_Msk /*!< ADC differential mode for calibration */
  1202. #define ADC_CR_ADCAL_Pos (31U)
  1203. #define ADC_CR_ADCAL_Msk (0x1UL << ADC_CR_ADCAL_Pos) /*!< 0x80000000 */
  1204. #define ADC_CR_ADCAL ADC_CR_ADCAL_Msk /*!< ADC calibration */
  1205. /******************** Bit definition for ADC_CFGR1 register *****************/
  1206. #define ADC_CFGR_DMAEN_Pos (0U)
  1207. #define ADC_CFGR_DMAEN_Msk (0x1UL << ADC_CFGR_DMAEN_Pos) /*!< 0x00000001 */
  1208. #define ADC_CFGR_DMAEN ADC_CFGR_DMAEN_Msk /*!< ADC DMA enable */
  1209. #define ADC_CFGR_DMACFG_Pos (1U)
  1210. #define ADC_CFGR_DMACFG_Msk (0x1UL << ADC_CFGR_DMACFG_Pos) /*!< 0x00000002 */
  1211. #define ADC_CFGR_DMACFG ADC_CFGR_DMACFG_Msk /*!< ADC DMA configuration */
  1212. #define ADC_CFGR_RES_Pos (3U)
  1213. #define ADC_CFGR_RES_Msk (0x3UL << ADC_CFGR_RES_Pos) /*!< 0x00000018 */
  1214. #define ADC_CFGR_RES ADC_CFGR_RES_Msk /*!< ADC data resolution */
  1215. #define ADC_CFGR_RES_0 (0x1UL << ADC_CFGR_RES_Pos) /*!< 0x00000008 */
  1216. #define ADC_CFGR_RES_1 (0x2UL << ADC_CFGR_RES_Pos) /*!< 0x00000010 */
  1217. #define ADC_CFGR_ALIGN_Pos (5U)
  1218. #define ADC_CFGR_ALIGN_Msk (0x1UL << ADC_CFGR_ALIGN_Pos) /*!< 0x00000020 */
  1219. #define ADC_CFGR_ALIGN ADC_CFGR_ALIGN_Msk /*!< ADC data alignement */
  1220. #define ADC_CFGR_EXTSEL_Pos (6U)
  1221. #define ADC_CFGR_EXTSEL_Msk (0xFUL << ADC_CFGR_EXTSEL_Pos) /*!< 0x000003C0 */
  1222. #define ADC_CFGR_EXTSEL ADC_CFGR_EXTSEL_Msk /*!< ADC group regular external trigger source */
  1223. #define ADC_CFGR_EXTSEL_0 (0x1UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000040 */
  1224. #define ADC_CFGR_EXTSEL_1 (0x2UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000080 */
  1225. #define ADC_CFGR_EXTSEL_2 (0x4UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000100 */
  1226. #define ADC_CFGR_EXTSEL_3 (0x8UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000200 */
  1227. #define ADC_CFGR_EXTEN_Pos (10U)
  1228. #define ADC_CFGR_EXTEN_Msk (0x3UL << ADC_CFGR_EXTEN_Pos) /*!< 0x00000C00 */
  1229. #define ADC_CFGR_EXTEN ADC_CFGR_EXTEN_Msk /*!< ADC group regular external trigger polarity */
  1230. #define ADC_CFGR_EXTEN_0 (0x1UL << ADC_CFGR_EXTEN_Pos) /*!< 0x00000400 */
  1231. #define ADC_CFGR_EXTEN_1 (0x2UL << ADC_CFGR_EXTEN_Pos) /*!< 0x00000800 */
  1232. #define ADC_CFGR_OVRMOD_Pos (12U)
  1233. #define ADC_CFGR_OVRMOD_Msk (0x1UL << ADC_CFGR_OVRMOD_Pos) /*!< 0x00001000 */
  1234. #define ADC_CFGR_OVRMOD ADC_CFGR_OVRMOD_Msk /*!< ADC group regular overrun configuration */
  1235. #define ADC_CFGR_CONT_Pos (13U)
  1236. #define ADC_CFGR_CONT_Msk (0x1UL << ADC_CFGR_CONT_Pos) /*!< 0x00002000 */
  1237. #define ADC_CFGR_CONT ADC_CFGR_CONT_Msk /*!< ADC group regular continuous conversion mode */
  1238. #define ADC_CFGR_AUTDLY_Pos (14U)
  1239. #define ADC_CFGR_AUTDLY_Msk (0x1UL << ADC_CFGR_AUTDLY_Pos) /*!< 0x00004000 */
  1240. #define ADC_CFGR_AUTDLY ADC_CFGR_AUTDLY_Msk /*!< ADC low power auto wait */
  1241. #define ADC_CFGR_DISCEN_Pos (16U)
  1242. #define ADC_CFGR_DISCEN_Msk (0x1UL << ADC_CFGR_DISCEN_Pos) /*!< 0x00010000 */
  1243. #define ADC_CFGR_DISCEN ADC_CFGR_DISCEN_Msk /*!< ADC group regular sequencer discontinuous mode */
  1244. #define ADC_CFGR_DISCNUM_Pos (17U)
  1245. #define ADC_CFGR_DISCNUM_Msk (0x7UL << ADC_CFGR_DISCNUM_Pos) /*!< 0x000E0000 */
  1246. #define ADC_CFGR_DISCNUM ADC_CFGR_DISCNUM_Msk /*!< ADC Discontinuous mode channel count */
  1247. #define ADC_CFGR_DISCNUM_0 (0x1UL << ADC_CFGR_DISCNUM_Pos) /*!< 0x00020000 */
  1248. #define ADC_CFGR_DISCNUM_1 (0x2UL << ADC_CFGR_DISCNUM_Pos) /*!< 0x00040000 */
  1249. #define ADC_CFGR_DISCNUM_2 (0x4UL << ADC_CFGR_DISCNUM_Pos) /*!< 0x00080000 */
  1250. #define ADC_CFGR_JDISCEN_Pos (20U)
  1251. #define ADC_CFGR_JDISCEN_Msk (0x1UL << ADC_CFGR_JDISCEN_Pos) /*!< 0x00100000 */
  1252. #define ADC_CFGR_JDISCEN ADC_CFGR_JDISCEN_Msk /*!< ADC Discontinuous mode on injected channels */
  1253. #define ADC_CFGR_JQM_Pos (21U)
  1254. #define ADC_CFGR_JQM_Msk (0x1UL << ADC_CFGR_JQM_Pos) /*!< 0x00200000 */
  1255. #define ADC_CFGR_JQM ADC_CFGR_JQM_Msk /*!< ADC group injected contexts queue mode */
  1256. #define ADC_CFGR_AWD1SGL_Pos (22U)
  1257. #define ADC_CFGR_AWD1SGL_Msk (0x1UL << ADC_CFGR_AWD1SGL_Pos) /*!< 0x00400000 */
  1258. #define ADC_CFGR_AWD1SGL ADC_CFGR_AWD1SGL_Msk /*!< ADC analog watchdog 1 monitoring a single channel or all channels */
  1259. #define ADC_CFGR_AWD1EN_Pos (23U)
  1260. #define ADC_CFGR_AWD1EN_Msk (0x1UL << ADC_CFGR_AWD1EN_Pos) /*!< 0x00800000 */
  1261. #define ADC_CFGR_AWD1EN ADC_CFGR_AWD1EN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group regular */
  1262. #define ADC_CFGR_JAWD1EN_Pos (24U)
  1263. #define ADC_CFGR_JAWD1EN_Msk (0x1UL << ADC_CFGR_JAWD1EN_Pos) /*!< 0x01000000 */
  1264. #define ADC_CFGR_JAWD1EN ADC_CFGR_JAWD1EN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group injected */
  1265. #define ADC_CFGR_JAUTO_Pos (25U)
  1266. #define ADC_CFGR_JAUTO_Msk (0x1UL << ADC_CFGR_JAUTO_Pos) /*!< 0x02000000 */
  1267. #define ADC_CFGR_JAUTO ADC_CFGR_JAUTO_Msk /*!< ADC group injected automatic trigger mode */
  1268. #define ADC_CFGR_AWD1CH_Pos (26U)
  1269. #define ADC_CFGR_AWD1CH_Msk (0x1FUL << ADC_CFGR_AWD1CH_Pos) /*!< 0x7C000000 */
  1270. #define ADC_CFGR_AWD1CH ADC_CFGR_AWD1CH_Msk /*!< ADC analog watchdog 1 monitored channel selection */
  1271. #define ADC_CFGR_AWD1CH_0 (0x01UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x04000000 */
  1272. #define ADC_CFGR_AWD1CH_1 (0x02UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x08000000 */
  1273. #define ADC_CFGR_AWD1CH_2 (0x04UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x10000000 */
  1274. #define ADC_CFGR_AWD1CH_3 (0x08UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x20000000 */
  1275. #define ADC_CFGR_AWD1CH_4 (0x10UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x40000000 */
  1276. #define ADC_CFGR_JQDIS_Pos (31U)
  1277. #define ADC_CFGR_JQDIS_Msk (0x1UL << ADC_CFGR_JQDIS_Pos) /*!< 0x00800000 */
  1278. #define ADC_CFGR_JQDIS ADC_CFGR_JQDIS_Msk /*!< ADC group injected contexts queue disable */
  1279. /******************** Bit definition for ADC_CFGR2 register *****************/
  1280. #define ADC_CFGR2_ROVSE_Pos (0U)
  1281. #define ADC_CFGR2_ROVSE_Msk (0x1UL << ADC_CFGR2_ROVSE_Pos) /*!< 0x00000001 */
  1282. #define ADC_CFGR2_ROVSE ADC_CFGR2_ROVSE_Msk /*!< ADC oversampler enable on scope ADC group regular */
  1283. #define ADC_CFGR2_JOVSE_Pos (1U)
  1284. #define ADC_CFGR2_JOVSE_Msk (0x1UL << ADC_CFGR2_JOVSE_Pos) /*!< 0x00000002 */
  1285. #define ADC_CFGR2_JOVSE ADC_CFGR2_JOVSE_Msk /*!< ADC oversampler enable on scope ADC group injected */
  1286. #define ADC_CFGR2_OVSR_Pos (2U)
  1287. #define ADC_CFGR2_OVSR_Msk (0x7UL << ADC_CFGR2_OVSR_Pos) /*!< 0x0000001C */
  1288. #define ADC_CFGR2_OVSR ADC_CFGR2_OVSR_Msk /*!< ADC oversampling ratio */
  1289. #define ADC_CFGR2_OVSR_0 (0x1UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00000004 */
  1290. #define ADC_CFGR2_OVSR_1 (0x2UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00000008 */
  1291. #define ADC_CFGR2_OVSR_2 (0x4UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00000010 */
  1292. #define ADC_CFGR2_OVSS_Pos (5U)
  1293. #define ADC_CFGR2_OVSS_Msk (0xFUL << ADC_CFGR2_OVSS_Pos) /*!< 0x000001E0 */
  1294. #define ADC_CFGR2_OVSS ADC_CFGR2_OVSS_Msk /*!< ADC oversampling shift */
  1295. #define ADC_CFGR2_OVSS_0 (0x1UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000020 */
  1296. #define ADC_CFGR2_OVSS_1 (0x2UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000040 */
  1297. #define ADC_CFGR2_OVSS_2 (0x4UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000080 */
  1298. #define ADC_CFGR2_OVSS_3 (0x8UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000100 */
  1299. #define ADC_CFGR2_TROVS_Pos (9U)
  1300. #define ADC_CFGR2_TROVS_Msk (0x1UL << ADC_CFGR2_TROVS_Pos) /*!< 0x00000200 */
  1301. #define ADC_CFGR2_TROVS ADC_CFGR2_TROVS_Msk /*!< ADC oversampling discontinuous mode (triggered mode) for ADC group regular */
  1302. #define ADC_CFGR2_ROVSM_Pos (10U)
  1303. #define ADC_CFGR2_ROVSM_Msk (0x1UL << ADC_CFGR2_ROVSM_Pos) /*!< 0x00000400 */
  1304. #define ADC_CFGR2_ROVSM ADC_CFGR2_ROVSM_Msk /*!< ADC oversampling mode managing interlaced conversions of ADC group regular and group injected */
  1305. /******************** Bit definition for ADC_SMPR1 register *****************/
  1306. #define ADC_SMPR1_SMP0_Pos (0U)
  1307. #define ADC_SMPR1_SMP0_Msk (0x7UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000007 */
  1308. #define ADC_SMPR1_SMP0 ADC_SMPR1_SMP0_Msk /*!< ADC channel 0 sampling time selection */
  1309. #define ADC_SMPR1_SMP0_0 (0x1UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000001 */
  1310. #define ADC_SMPR1_SMP0_1 (0x2UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000002 */
  1311. #define ADC_SMPR1_SMP0_2 (0x4UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000004 */
  1312. #define ADC_SMPR1_SMP1_Pos (3U)
  1313. #define ADC_SMPR1_SMP1_Msk (0x7UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000038 */
  1314. #define ADC_SMPR1_SMP1 ADC_SMPR1_SMP1_Msk /*!< ADC channel 1 sampling time selection */
  1315. #define ADC_SMPR1_SMP1_0 (0x1UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000008 */
  1316. #define ADC_SMPR1_SMP1_1 (0x2UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000010 */
  1317. #define ADC_SMPR1_SMP1_2 (0x4UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000020 */
  1318. #define ADC_SMPR1_SMP2_Pos (6U)
  1319. #define ADC_SMPR1_SMP2_Msk (0x7UL << ADC_SMPR1_SMP2_Pos) /*!< 0x000001C0 */
  1320. #define ADC_SMPR1_SMP2 ADC_SMPR1_SMP2_Msk /*!< ADC channel 2 sampling time selection */
  1321. #define ADC_SMPR1_SMP2_0 (0x1UL << ADC_SMPR1_SMP2_Pos) /*!< 0x00000040 */
  1322. #define ADC_SMPR1_SMP2_1 (0x2UL << ADC_SMPR1_SMP2_Pos) /*!< 0x00000080 */
  1323. #define ADC_SMPR1_SMP2_2 (0x4UL << ADC_SMPR1_SMP2_Pos) /*!< 0x00000100 */
  1324. #define ADC_SMPR1_SMP3_Pos (9U)
  1325. #define ADC_SMPR1_SMP3_Msk (0x7UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000E00 */
  1326. #define ADC_SMPR1_SMP3 ADC_SMPR1_SMP3_Msk /*!< ADC channel 3 sampling time selection */
  1327. #define ADC_SMPR1_SMP3_0 (0x1UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000200 */
  1328. #define ADC_SMPR1_SMP3_1 (0x2UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000400 */
  1329. #define ADC_SMPR1_SMP3_2 (0x4UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000800 */
  1330. #define ADC_SMPR1_SMP4_Pos (12U)
  1331. #define ADC_SMPR1_SMP4_Msk (0x7UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00007000 */
  1332. #define ADC_SMPR1_SMP4 ADC_SMPR1_SMP4_Msk /*!< ADC channel 4 sampling time selection */
  1333. #define ADC_SMPR1_SMP4_0 (0x1UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00001000 */
  1334. #define ADC_SMPR1_SMP4_1 (0x2UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00002000 */
  1335. #define ADC_SMPR1_SMP4_2 (0x4UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00004000 */
  1336. #define ADC_SMPR1_SMP5_Pos (15U)
  1337. #define ADC_SMPR1_SMP5_Msk (0x7UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00038000 */
  1338. #define ADC_SMPR1_SMP5 ADC_SMPR1_SMP5_Msk /*!< ADC channel 5 sampling time selection */
  1339. #define ADC_SMPR1_SMP5_0 (0x1UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00008000 */
  1340. #define ADC_SMPR1_SMP5_1 (0x2UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00010000 */
  1341. #define ADC_SMPR1_SMP5_2 (0x4UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00020000 */
  1342. #define ADC_SMPR1_SMP6_Pos (18U)
  1343. #define ADC_SMPR1_SMP6_Msk (0x7UL << ADC_SMPR1_SMP6_Pos) /*!< 0x001C0000 */
  1344. #define ADC_SMPR1_SMP6 ADC_SMPR1_SMP6_Msk /*!< ADC channel 6 sampling time selection */
  1345. #define ADC_SMPR1_SMP6_0 (0x1UL << ADC_SMPR1_SMP6_Pos) /*!< 0x00040000 */
  1346. #define ADC_SMPR1_SMP6_1 (0x2UL << ADC_SMPR1_SMP6_Pos) /*!< 0x00080000 */
  1347. #define ADC_SMPR1_SMP6_2 (0x4UL << ADC_SMPR1_SMP6_Pos) /*!< 0x00100000 */
  1348. #define ADC_SMPR1_SMP7_Pos (21U)
  1349. #define ADC_SMPR1_SMP7_Msk (0x7UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00E00000 */
  1350. #define ADC_SMPR1_SMP7 ADC_SMPR1_SMP7_Msk /*!< ADC channel 7 sampling time selection */
  1351. #define ADC_SMPR1_SMP7_0 (0x1UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00200000 */
  1352. #define ADC_SMPR1_SMP7_1 (0x2UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00400000 */
  1353. #define ADC_SMPR1_SMP7_2 (0x4UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00800000 */
  1354. #define ADC_SMPR1_SMP8_Pos (24U)
  1355. #define ADC_SMPR1_SMP8_Msk (0x7UL << ADC_SMPR1_SMP8_Pos) /*!< 0x07000000 */
  1356. #define ADC_SMPR1_SMP8 ADC_SMPR1_SMP8_Msk /*!< ADC channel 8 sampling time selection */
  1357. #define ADC_SMPR1_SMP8_0 (0x1UL << ADC_SMPR1_SMP8_Pos) /*!< 0x01000000 */
  1358. #define ADC_SMPR1_SMP8_1 (0x2UL << ADC_SMPR1_SMP8_Pos) /*!< 0x02000000 */
  1359. #define ADC_SMPR1_SMP8_2 (0x4UL << ADC_SMPR1_SMP8_Pos) /*!< 0x04000000 */
  1360. #define ADC_SMPR1_SMP9_Pos (27U)
  1361. #define ADC_SMPR1_SMP9_Msk (0x7UL << ADC_SMPR1_SMP9_Pos) /*!< 0x38000000 */
  1362. #define ADC_SMPR1_SMP9 ADC_SMPR1_SMP9_Msk /*!< ADC channel 9 sampling time selection */
  1363. #define ADC_SMPR1_SMP9_0 (0x1UL << ADC_SMPR1_SMP9_Pos) /*!< 0x08000000 */
  1364. #define ADC_SMPR1_SMP9_1 (0x2UL << ADC_SMPR1_SMP9_Pos) /*!< 0x10000000 */
  1365. #define ADC_SMPR1_SMP9_2 (0x4UL << ADC_SMPR1_SMP9_Pos) /*!< 0x20000000 */
  1366. /******************** Bit definition for ADC_SMPR2 register *****************/
  1367. #define ADC_SMPR2_SMP10_Pos (0U)
  1368. #define ADC_SMPR2_SMP10_Msk (0x7UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000007 */
  1369. #define ADC_SMPR2_SMP10 ADC_SMPR2_SMP10_Msk /*!< ADC channel 10 sampling time selection */
  1370. #define ADC_SMPR2_SMP10_0 (0x1UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000001 */
  1371. #define ADC_SMPR2_SMP10_1 (0x2UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000002 */
  1372. #define ADC_SMPR2_SMP10_2 (0x4UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000004 */
  1373. #define ADC_SMPR2_SMP11_Pos (3U)
  1374. #define ADC_SMPR2_SMP11_Msk (0x7UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000038 */
  1375. #define ADC_SMPR2_SMP11 ADC_SMPR2_SMP11_Msk /*!< ADC channel 11 sampling time selection */
  1376. #define ADC_SMPR2_SMP11_0 (0x1UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000008 */
  1377. #define ADC_SMPR2_SMP11_1 (0x2UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000010 */
  1378. #define ADC_SMPR2_SMP11_2 (0x4UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000020 */
  1379. #define ADC_SMPR2_SMP12_Pos (6U)
  1380. #define ADC_SMPR2_SMP12_Msk (0x7UL << ADC_SMPR2_SMP12_Pos) /*!< 0x000001C0 */
  1381. #define ADC_SMPR2_SMP12 ADC_SMPR2_SMP12_Msk /*!< ADC channel 12 sampling time selection */
  1382. #define ADC_SMPR2_SMP12_0 (0x1UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000040 */
  1383. #define ADC_SMPR2_SMP12_1 (0x2UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000080 */
  1384. #define ADC_SMPR2_SMP12_2 (0x4UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000100 */
  1385. #define ADC_SMPR2_SMP13_Pos (9U)
  1386. #define ADC_SMPR2_SMP13_Msk (0x7UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000E00 */
  1387. #define ADC_SMPR2_SMP13 ADC_SMPR2_SMP13_Msk /*!< ADC channel 13 sampling time selection */
  1388. #define ADC_SMPR2_SMP13_0 (0x1UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000200 */
  1389. #define ADC_SMPR2_SMP13_1 (0x2UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000400 */
  1390. #define ADC_SMPR2_SMP13_2 (0x4UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000800 */
  1391. #define ADC_SMPR2_SMP14_Pos (12U)
  1392. #define ADC_SMPR2_SMP14_Msk (0x7UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00007000 */
  1393. #define ADC_SMPR2_SMP14 ADC_SMPR2_SMP14_Msk /*!< ADC channel 14 sampling time selection */
  1394. #define ADC_SMPR2_SMP14_0 (0x1UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00001000 */
  1395. #define ADC_SMPR2_SMP14_1 (0x2UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00002000 */
  1396. #define ADC_SMPR2_SMP14_2 (0x4UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00004000 */
  1397. #define ADC_SMPR2_SMP15_Pos (15U)
  1398. #define ADC_SMPR2_SMP15_Msk (0x7UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00038000 */
  1399. #define ADC_SMPR2_SMP15 ADC_SMPR2_SMP15_Msk /*!< ADC channel 15 sampling time selection */
  1400. #define ADC_SMPR2_SMP15_0 (0x1UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00008000 */
  1401. #define ADC_SMPR2_SMP15_1 (0x2UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00010000 */
  1402. #define ADC_SMPR2_SMP15_2 (0x4UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00020000 */
  1403. #define ADC_SMPR2_SMP16_Pos (18U)
  1404. #define ADC_SMPR2_SMP16_Msk (0x7UL << ADC_SMPR2_SMP16_Pos) /*!< 0x001C0000 */
  1405. #define ADC_SMPR2_SMP16 ADC_SMPR2_SMP16_Msk /*!< ADC channel 16 sampling time selection */
  1406. #define ADC_SMPR2_SMP16_0 (0x1UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00040000 */
  1407. #define ADC_SMPR2_SMP16_1 (0x2UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00080000 */
  1408. #define ADC_SMPR2_SMP16_2 (0x4UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00100000 */
  1409. #define ADC_SMPR2_SMP17_Pos (21U)
  1410. #define ADC_SMPR2_SMP17_Msk (0x7UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00E00000 */
  1411. #define ADC_SMPR2_SMP17 ADC_SMPR2_SMP17_Msk /*!< ADC channel 17 sampling time selection */
  1412. #define ADC_SMPR2_SMP17_0 (0x1UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00200000 */
  1413. #define ADC_SMPR2_SMP17_1 (0x2UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00400000 */
  1414. #define ADC_SMPR2_SMP17_2 (0x4UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00800000 */
  1415. #define ADC_SMPR2_SMP18_Pos (24U)
  1416. #define ADC_SMPR2_SMP18_Msk (0x7UL << ADC_SMPR2_SMP18_Pos) /*!< 0x07000000 */
  1417. #define ADC_SMPR2_SMP18 ADC_SMPR2_SMP18_Msk /*!< ADC channel 18 sampling time selection */
  1418. #define ADC_SMPR2_SMP18_0 (0x1UL << ADC_SMPR2_SMP18_Pos) /*!< 0x01000000 */
  1419. #define ADC_SMPR2_SMP18_1 (0x2UL << ADC_SMPR2_SMP18_Pos) /*!< 0x02000000 */
  1420. #define ADC_SMPR2_SMP18_2 (0x4UL << ADC_SMPR2_SMP18_Pos) /*!< 0x04000000 */
  1421. /******************** Bit definition for ADC_TR1 register *******************/
  1422. #define ADC_TR1_LT1_Pos (0U)
  1423. #define ADC_TR1_LT1_Msk (0xFFFUL << ADC_TR1_LT1_Pos) /*!< 0x00000FFF */
  1424. #define ADC_TR1_LT1 ADC_TR1_LT1_Msk /*!< ADC analog watchdog 1 threshold low */
  1425. #define ADC_TR1_LT1_0 (0x001UL << ADC_TR1_LT1_Pos) /*!< 0x00000001 */
  1426. #define ADC_TR1_LT1_1 (0x002UL << ADC_TR1_LT1_Pos) /*!< 0x00000002 */
  1427. #define ADC_TR1_LT1_2 (0x004UL << ADC_TR1_LT1_Pos) /*!< 0x00000004 */
  1428. #define ADC_TR1_LT1_3 (0x008UL << ADC_TR1_LT1_Pos) /*!< 0x00000008 */
  1429. #define ADC_TR1_LT1_4 (0x010UL << ADC_TR1_LT1_Pos) /*!< 0x00000010 */
  1430. #define ADC_TR1_LT1_5 (0x020UL << ADC_TR1_LT1_Pos) /*!< 0x00000020 */
  1431. #define ADC_TR1_LT1_6 (0x040UL << ADC_TR1_LT1_Pos) /*!< 0x00000040 */
  1432. #define ADC_TR1_LT1_7 (0x080UL << ADC_TR1_LT1_Pos) /*!< 0x00000080 */
  1433. #define ADC_TR1_LT1_8 (0x100UL << ADC_TR1_LT1_Pos) /*!< 0x00000100 */
  1434. #define ADC_TR1_LT1_9 (0x200UL << ADC_TR1_LT1_Pos) /*!< 0x00000200 */
  1435. #define ADC_TR1_LT1_10 (0x400UL << ADC_TR1_LT1_Pos) /*!< 0x00000400 */
  1436. #define ADC_TR1_LT1_11 (0x800UL << ADC_TR1_LT1_Pos) /*!< 0x00000800 */
  1437. #define ADC_TR1_HT1_Pos (16U)
  1438. #define ADC_TR1_HT1_Msk (0xFFFUL << ADC_TR1_HT1_Pos) /*!< 0x0FFF0000 */
  1439. #define ADC_TR1_HT1 ADC_TR1_HT1_Msk /*!< ADC Analog watchdog 1 threshold high */
  1440. #define ADC_TR1_HT1_0 (0x001UL << ADC_TR1_HT1_Pos) /*!< 0x00010000 */
  1441. #define ADC_TR1_HT1_1 (0x002UL << ADC_TR1_HT1_Pos) /*!< 0x00020000 */
  1442. #define ADC_TR1_HT1_2 (0x004UL << ADC_TR1_HT1_Pos) /*!< 0x00040000 */
  1443. #define ADC_TR1_HT1_3 (0x008UL << ADC_TR1_HT1_Pos) /*!< 0x00080000 */
  1444. #define ADC_TR1_HT1_4 (0x010UL << ADC_TR1_HT1_Pos) /*!< 0x00100000 */
  1445. #define ADC_TR1_HT1_5 (0x020UL << ADC_TR1_HT1_Pos) /*!< 0x00200000 */
  1446. #define ADC_TR1_HT1_6 (0x040UL << ADC_TR1_HT1_Pos) /*!< 0x00400000 */
  1447. #define ADC_TR1_HT1_7 (0x080UL << ADC_TR1_HT1_Pos) /*!< 0x00800000 */
  1448. #define ADC_TR1_HT1_8 (0x100UL << ADC_TR1_HT1_Pos) /*!< 0x01000000 */
  1449. #define ADC_TR1_HT1_9 (0x200UL << ADC_TR1_HT1_Pos) /*!< 0x02000000 */
  1450. #define ADC_TR1_HT1_10 (0x400UL << ADC_TR1_HT1_Pos) /*!< 0x04000000 */
  1451. #define ADC_TR1_HT1_11 (0x800UL << ADC_TR1_HT1_Pos) /*!< 0x08000000 */
  1452. /******************** Bit definition for ADC_TR2 register *******************/
  1453. #define ADC_TR2_LT2_Pos (0U)
  1454. #define ADC_TR2_LT2_Msk (0xFFUL << ADC_TR2_LT2_Pos) /*!< 0x000000FF */
  1455. #define ADC_TR2_LT2 ADC_TR2_LT2_Msk /*!< ADC analog watchdog 2 threshold low */
  1456. #define ADC_TR2_LT2_0 (0x01UL << ADC_TR2_LT2_Pos) /*!< 0x00000001 */
  1457. #define ADC_TR2_LT2_1 (0x02UL << ADC_TR2_LT2_Pos) /*!< 0x00000002 */
  1458. #define ADC_TR2_LT2_2 (0x04UL << ADC_TR2_LT2_Pos) /*!< 0x00000004 */
  1459. #define ADC_TR2_LT2_3 (0x08UL << ADC_TR2_LT2_Pos) /*!< 0x00000008 */
  1460. #define ADC_TR2_LT2_4 (0x10UL << ADC_TR2_LT2_Pos) /*!< 0x00000010 */
  1461. #define ADC_TR2_LT2_5 (0x20UL << ADC_TR2_LT2_Pos) /*!< 0x00000020 */
  1462. #define ADC_TR2_LT2_6 (0x40UL << ADC_TR2_LT2_Pos) /*!< 0x00000040 */
  1463. #define ADC_TR2_LT2_7 (0x80UL << ADC_TR2_LT2_Pos) /*!< 0x00000080 */
  1464. #define ADC_TR2_HT2_Pos (16U)
  1465. #define ADC_TR2_HT2_Msk (0xFFUL << ADC_TR2_HT2_Pos) /*!< 0x00FF0000 */
  1466. #define ADC_TR2_HT2 ADC_TR2_HT2_Msk /*!< ADC analog watchdog 2 threshold high */
  1467. #define ADC_TR2_HT2_0 (0x01UL << ADC_TR2_HT2_Pos) /*!< 0x00010000 */
  1468. #define ADC_TR2_HT2_1 (0x02UL << ADC_TR2_HT2_Pos) /*!< 0x00020000 */
  1469. #define ADC_TR2_HT2_2 (0x04UL << ADC_TR2_HT2_Pos) /*!< 0x00040000 */
  1470. #define ADC_TR2_HT2_3 (0x08UL << ADC_TR2_HT2_Pos) /*!< 0x00080000 */
  1471. #define ADC_TR2_HT2_4 (0x10UL << ADC_TR2_HT2_Pos) /*!< 0x00100000 */
  1472. #define ADC_TR2_HT2_5 (0x20UL << ADC_TR2_HT2_Pos) /*!< 0x00200000 */
  1473. #define ADC_TR2_HT2_6 (0x40UL << ADC_TR2_HT2_Pos) /*!< 0x00400000 */
  1474. #define ADC_TR2_HT2_7 (0x80UL << ADC_TR2_HT2_Pos) /*!< 0x00800000 */
  1475. /******************** Bit definition for ADC_TR3 register *******************/
  1476. #define ADC_TR3_LT3_Pos (0U)
  1477. #define ADC_TR3_LT3_Msk (0xFFUL << ADC_TR3_LT3_Pos) /*!< 0x000000FF */
  1478. #define ADC_TR3_LT3 ADC_TR3_LT3_Msk /*!< ADC analog watchdog 3 threshold low */
  1479. #define ADC_TR3_LT3_0 (0x01UL << ADC_TR3_LT3_Pos) /*!< 0x00000001 */
  1480. #define ADC_TR3_LT3_1 (0x02UL << ADC_TR3_LT3_Pos) /*!< 0x00000002 */
  1481. #define ADC_TR3_LT3_2 (0x04UL << ADC_TR3_LT3_Pos) /*!< 0x00000004 */
  1482. #define ADC_TR3_LT3_3 (0x08UL << ADC_TR3_LT3_Pos) /*!< 0x00000008 */
  1483. #define ADC_TR3_LT3_4 (0x10UL << ADC_TR3_LT3_Pos) /*!< 0x00000010 */
  1484. #define ADC_TR3_LT3_5 (0x20UL << ADC_TR3_LT3_Pos) /*!< 0x00000020 */
  1485. #define ADC_TR3_LT3_6 (0x40UL << ADC_TR3_LT3_Pos) /*!< 0x00000040 */
  1486. #define ADC_TR3_LT3_7 (0x80UL << ADC_TR3_LT3_Pos) /*!< 0x00000080 */
  1487. #define ADC_TR3_HT3_Pos (16U)
  1488. #define ADC_TR3_HT3_Msk (0xFFUL << ADC_TR3_HT3_Pos) /*!< 0x00FF0000 */
  1489. #define ADC_TR3_HT3 ADC_TR3_HT3_Msk /*!< ADC analog watchdog 3 threshold high */
  1490. #define ADC_TR3_HT3_0 (0x01UL << ADC_TR3_HT3_Pos) /*!< 0x00010000 */
  1491. #define ADC_TR3_HT3_1 (0x02UL << ADC_TR3_HT3_Pos) /*!< 0x00020000 */
  1492. #define ADC_TR3_HT3_2 (0x04UL << ADC_TR3_HT3_Pos) /*!< 0x00040000 */
  1493. #define ADC_TR3_HT3_3 (0x08UL << ADC_TR3_HT3_Pos) /*!< 0x00080000 */
  1494. #define ADC_TR3_HT3_4 (0x10UL << ADC_TR3_HT3_Pos) /*!< 0x00100000 */
  1495. #define ADC_TR3_HT3_5 (0x20UL << ADC_TR3_HT3_Pos) /*!< 0x00200000 */
  1496. #define ADC_TR3_HT3_6 (0x40UL << ADC_TR3_HT3_Pos) /*!< 0x00400000 */
  1497. #define ADC_TR3_HT3_7 (0x80UL << ADC_TR3_HT3_Pos) /*!< 0x00800000 */
  1498. /******************** Bit definition for ADC_SQR1 register ******************/
  1499. #define ADC_SQR1_L_Pos (0U)
  1500. #define ADC_SQR1_L_Msk (0xFUL << ADC_SQR1_L_Pos) /*!< 0x0000000F */
  1501. #define ADC_SQR1_L ADC_SQR1_L_Msk /*!< ADC group regular sequencer scan length */
  1502. #define ADC_SQR1_L_0 (0x1UL << ADC_SQR1_L_Pos) /*!< 0x00000001 */
  1503. #define ADC_SQR1_L_1 (0x2UL << ADC_SQR1_L_Pos) /*!< 0x00000002 */
  1504. #define ADC_SQR1_L_2 (0x4UL << ADC_SQR1_L_Pos) /*!< 0x00000004 */
  1505. #define ADC_SQR1_L_3 (0x8UL << ADC_SQR1_L_Pos) /*!< 0x00000008 */
  1506. #define ADC_SQR1_SQ1_Pos (6U)
  1507. #define ADC_SQR1_SQ1_Msk (0x1FUL << ADC_SQR1_SQ1_Pos) /*!< 0x000007C0 */
  1508. #define ADC_SQR1_SQ1 ADC_SQR1_SQ1_Msk /*!< ADC group regular sequencer rank 1 */
  1509. #define ADC_SQR1_SQ1_0 (0x01UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000040 */
  1510. #define ADC_SQR1_SQ1_1 (0x02UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000080 */
  1511. #define ADC_SQR1_SQ1_2 (0x04UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000100 */
  1512. #define ADC_SQR1_SQ1_3 (0x08UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000200 */
  1513. #define ADC_SQR1_SQ1_4 (0x10UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000400 */
  1514. #define ADC_SQR1_SQ2_Pos (12U)
  1515. #define ADC_SQR1_SQ2_Msk (0x1FUL << ADC_SQR1_SQ2_Pos) /*!< 0x0001F000 */
  1516. #define ADC_SQR1_SQ2 ADC_SQR1_SQ2_Msk /*!< ADC group regular sequencer rank 2 */
  1517. #define ADC_SQR1_SQ2_0 (0x01UL << ADC_SQR1_SQ2_Pos) /*!< 0x00001000 */
  1518. #define ADC_SQR1_SQ2_1 (0x02UL << ADC_SQR1_SQ2_Pos) /*!< 0x00002000 */
  1519. #define ADC_SQR1_SQ2_2 (0x04UL << ADC_SQR1_SQ2_Pos) /*!< 0x00004000 */
  1520. #define ADC_SQR1_SQ2_3 (0x08UL << ADC_SQR1_SQ2_Pos) /*!< 0x00008000 */
  1521. #define ADC_SQR1_SQ2_4 (0x10UL << ADC_SQR1_SQ2_Pos) /*!< 0x00010000 */
  1522. #define ADC_SQR1_SQ3_Pos (18U)
  1523. #define ADC_SQR1_SQ3_Msk (0x1FUL << ADC_SQR1_SQ3_Pos) /*!< 0x007C0000 */
  1524. #define ADC_SQR1_SQ3 ADC_SQR1_SQ3_Msk /*!< ADC group regular sequencer rank 3 */
  1525. #define ADC_SQR1_SQ3_0 (0x01UL << ADC_SQR1_SQ3_Pos) /*!< 0x00040000 */
  1526. #define ADC_SQR1_SQ3_1 (0x02UL << ADC_SQR1_SQ3_Pos) /*!< 0x00080000 */
  1527. #define ADC_SQR1_SQ3_2 (0x04UL << ADC_SQR1_SQ3_Pos) /*!< 0x00100000 */
  1528. #define ADC_SQR1_SQ3_3 (0x08UL << ADC_SQR1_SQ3_Pos) /*!< 0x00200000 */
  1529. #define ADC_SQR1_SQ3_4 (0x10UL << ADC_SQR1_SQ3_Pos) /*!< 0x00400000 */
  1530. #define ADC_SQR1_SQ4_Pos (24U)
  1531. #define ADC_SQR1_SQ4_Msk (0x1FUL << ADC_SQR1_SQ4_Pos) /*!< 0x1F000000 */
  1532. #define ADC_SQR1_SQ4 ADC_SQR1_SQ4_Msk /*!< ADC group regular sequencer rank 4 */
  1533. #define ADC_SQR1_SQ4_0 (0x01UL << ADC_SQR1_SQ4_Pos) /*!< 0x01000000 */
  1534. #define ADC_SQR1_SQ4_1 (0x02UL << ADC_SQR1_SQ4_Pos) /*!< 0x02000000 */
  1535. #define ADC_SQR1_SQ4_2 (0x04UL << ADC_SQR1_SQ4_Pos) /*!< 0x04000000 */
  1536. #define ADC_SQR1_SQ4_3 (0x08UL << ADC_SQR1_SQ4_Pos) /*!< 0x08000000 */
  1537. #define ADC_SQR1_SQ4_4 (0x10UL << ADC_SQR1_SQ4_Pos) /*!< 0x10000000 */
  1538. /******************** Bit definition for ADC_SQR2 register ******************/
  1539. #define ADC_SQR2_SQ5_Pos (0U)
  1540. #define ADC_SQR2_SQ5_Msk (0x1FUL << ADC_SQR2_SQ5_Pos) /*!< 0x0000001F */
  1541. #define ADC_SQR2_SQ5 ADC_SQR2_SQ5_Msk /*!< ADC group regular sequencer rank 5 */
  1542. #define ADC_SQR2_SQ5_0 (0x01UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000001 */
  1543. #define ADC_SQR2_SQ5_1 (0x02UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000002 */
  1544. #define ADC_SQR2_SQ5_2 (0x04UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000004 */
  1545. #define ADC_SQR2_SQ5_3 (0x08UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000008 */
  1546. #define ADC_SQR2_SQ5_4 (0x10UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000010 */
  1547. #define ADC_SQR2_SQ6_Pos (6U)
  1548. #define ADC_SQR2_SQ6_Msk (0x1FUL << ADC_SQR2_SQ6_Pos) /*!< 0x000007C0 */
  1549. #define ADC_SQR2_SQ6 ADC_SQR2_SQ6_Msk /*!< ADC group regular sequencer rank 6 */
  1550. #define ADC_SQR2_SQ6_0 (0x01UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000040 */
  1551. #define ADC_SQR2_SQ6_1 (0x02UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000080 */
  1552. #define ADC_SQR2_SQ6_2 (0x04UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000100 */
  1553. #define ADC_SQR2_SQ6_3 (0x08UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000200 */
  1554. #define ADC_SQR2_SQ6_4 (0x10UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000400 */
  1555. #define ADC_SQR2_SQ7_Pos (12U)
  1556. #define ADC_SQR2_SQ7_Msk (0x1FUL << ADC_SQR2_SQ7_Pos) /*!< 0x0001F000 */
  1557. #define ADC_SQR2_SQ7 ADC_SQR2_SQ7_Msk /*!< ADC group regular sequencer rank 7 */
  1558. #define ADC_SQR2_SQ7_0 (0x01UL << ADC_SQR2_SQ7_Pos) /*!< 0x00001000 */
  1559. #define ADC_SQR2_SQ7_1 (0x02UL << ADC_SQR2_SQ7_Pos) /*!< 0x00002000 */
  1560. #define ADC_SQR2_SQ7_2 (0x04UL << ADC_SQR2_SQ7_Pos) /*!< 0x00004000 */
  1561. #define ADC_SQR2_SQ7_3 (0x08UL << ADC_SQR2_SQ7_Pos) /*!< 0x00008000 */
  1562. #define ADC_SQR2_SQ7_4 (0x10UL << ADC_SQR2_SQ7_Pos) /*!< 0x00010000 */
  1563. #define ADC_SQR2_SQ8_Pos (18U)
  1564. #define ADC_SQR2_SQ8_Msk (0x1FUL << ADC_SQR2_SQ8_Pos) /*!< 0x007C0000 */
  1565. #define ADC_SQR2_SQ8 ADC_SQR2_SQ8_Msk /*!< ADC group regular sequencer rank 8 */
  1566. #define ADC_SQR2_SQ8_0 (0x01UL << ADC_SQR2_SQ8_Pos) /*!< 0x00040000 */
  1567. #define ADC_SQR2_SQ8_1 (0x02UL << ADC_SQR2_SQ8_Pos) /*!< 0x00080000 */
  1568. #define ADC_SQR2_SQ8_2 (0x04UL << ADC_SQR2_SQ8_Pos) /*!< 0x00100000 */
  1569. #define ADC_SQR2_SQ8_3 (0x08UL << ADC_SQR2_SQ8_Pos) /*!< 0x00200000 */
  1570. #define ADC_SQR2_SQ8_4 (0x10UL << ADC_SQR2_SQ8_Pos) /*!< 0x00400000 */
  1571. #define ADC_SQR2_SQ9_Pos (24U)
  1572. #define ADC_SQR2_SQ9_Msk (0x1FUL << ADC_SQR2_SQ9_Pos) /*!< 0x1F000000 */
  1573. #define ADC_SQR2_SQ9 ADC_SQR2_SQ9_Msk /*!< ADC group regular sequencer rank 9 */
  1574. #define ADC_SQR2_SQ9_0 (0x01UL << ADC_SQR2_SQ9_Pos) /*!< 0x01000000 */
  1575. #define ADC_SQR2_SQ9_1 (0x02UL << ADC_SQR2_SQ9_Pos) /*!< 0x02000000 */
  1576. #define ADC_SQR2_SQ9_2 (0x04UL << ADC_SQR2_SQ9_Pos) /*!< 0x04000000 */
  1577. #define ADC_SQR2_SQ9_3 (0x08UL << ADC_SQR2_SQ9_Pos) /*!< 0x08000000 */
  1578. #define ADC_SQR2_SQ9_4 (0x10UL << ADC_SQR2_SQ9_Pos) /*!< 0x10000000 */
  1579. /******************** Bit definition for ADC_SQR3 register ******************/
  1580. #define ADC_SQR3_SQ10_Pos (0U)
  1581. #define ADC_SQR3_SQ10_Msk (0x1FUL << ADC_SQR3_SQ10_Pos) /*!< 0x0000001F */
  1582. #define ADC_SQR3_SQ10 ADC_SQR3_SQ10_Msk /*!< ADC group regular sequencer rank 10 */
  1583. #define ADC_SQR3_SQ10_0 (0x01UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000001 */
  1584. #define ADC_SQR3_SQ10_1 (0x02UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000002 */
  1585. #define ADC_SQR3_SQ10_2 (0x04UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000004 */
  1586. #define ADC_SQR3_SQ10_3 (0x08UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000008 */
  1587. #define ADC_SQR3_SQ10_4 (0x10UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000010 */
  1588. #define ADC_SQR3_SQ11_Pos (6U)
  1589. #define ADC_SQR3_SQ11_Msk (0x1FUL << ADC_SQR3_SQ11_Pos) /*!< 0x000007C0 */
  1590. #define ADC_SQR3_SQ11 ADC_SQR3_SQ11_Msk /*!< ADC group regular sequencer rank 11 */
  1591. #define ADC_SQR3_SQ11_0 (0x01UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000040 */
  1592. #define ADC_SQR3_SQ11_1 (0x02UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000080 */
  1593. #define ADC_SQR3_SQ11_2 (0x04UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000100 */
  1594. #define ADC_SQR3_SQ11_3 (0x08UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000200 */
  1595. #define ADC_SQR3_SQ11_4 (0x10UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000400 */
  1596. #define ADC_SQR3_SQ12_Pos (12U)
  1597. #define ADC_SQR3_SQ12_Msk (0x1FUL << ADC_SQR3_SQ12_Pos) /*!< 0x0001F000 */
  1598. #define ADC_SQR3_SQ12 ADC_SQR3_SQ12_Msk /*!< ADC group regular sequencer rank 12 */
  1599. #define ADC_SQR3_SQ12_0 (0x01UL << ADC_SQR3_SQ12_Pos) /*!< 0x00001000 */
  1600. #define ADC_SQR3_SQ12_1 (0x02UL << ADC_SQR3_SQ12_Pos) /*!< 0x00002000 */
  1601. #define ADC_SQR3_SQ12_2 (0x04UL << ADC_SQR3_SQ12_Pos) /*!< 0x00004000 */
  1602. #define ADC_SQR3_SQ12_3 (0x08UL << ADC_SQR3_SQ12_Pos) /*!< 0x00008000 */
  1603. #define ADC_SQR3_SQ12_4 (0x10UL << ADC_SQR3_SQ12_Pos) /*!< 0x00010000 */
  1604. #define ADC_SQR3_SQ13_Pos (18U)
  1605. #define ADC_SQR3_SQ13_Msk (0x1FUL << ADC_SQR3_SQ13_Pos) /*!< 0x007C0000 */
  1606. #define ADC_SQR3_SQ13 ADC_SQR3_SQ13_Msk /*!< ADC group regular sequencer rank 13 */
  1607. #define ADC_SQR3_SQ13_0 (0x01UL << ADC_SQR3_SQ13_Pos) /*!< 0x00040000 */
  1608. #define ADC_SQR3_SQ13_1 (0x02UL << ADC_SQR3_SQ13_Pos) /*!< 0x00080000 */
  1609. #define ADC_SQR3_SQ13_2 (0x04UL << ADC_SQR3_SQ13_Pos) /*!< 0x00100000 */
  1610. #define ADC_SQR3_SQ13_3 (0x08UL << ADC_SQR3_SQ13_Pos) /*!< 0x00200000 */
  1611. #define ADC_SQR3_SQ13_4 (0x10UL << ADC_SQR3_SQ13_Pos) /*!< 0x00400000 */
  1612. #define ADC_SQR3_SQ14_Pos (24U)
  1613. #define ADC_SQR3_SQ14_Msk (0x1FUL << ADC_SQR3_SQ14_Pos) /*!< 0x1F000000 */
  1614. #define ADC_SQR3_SQ14 ADC_SQR3_SQ14_Msk /*!< ADC group regular sequencer rank 14 */
  1615. #define ADC_SQR3_SQ14_0 (0x01UL << ADC_SQR3_SQ14_Pos) /*!< 0x01000000 */
  1616. #define ADC_SQR3_SQ14_1 (0x02UL << ADC_SQR3_SQ14_Pos) /*!< 0x02000000 */
  1617. #define ADC_SQR3_SQ14_2 (0x04UL << ADC_SQR3_SQ14_Pos) /*!< 0x04000000 */
  1618. #define ADC_SQR3_SQ14_3 (0x08UL << ADC_SQR3_SQ14_Pos) /*!< 0x08000000 */
  1619. #define ADC_SQR3_SQ14_4 (0x10UL << ADC_SQR3_SQ14_Pos) /*!< 0x10000000 */
  1620. /******************** Bit definition for ADC_SQR4 register ******************/
  1621. #define ADC_SQR4_SQ15_Pos (0U)
  1622. #define ADC_SQR4_SQ15_Msk (0x1FUL << ADC_SQR4_SQ15_Pos) /*!< 0x0000001F */
  1623. #define ADC_SQR4_SQ15 ADC_SQR4_SQ15_Msk /*!< ADC group regular sequencer rank 15 */
  1624. #define ADC_SQR4_SQ15_0 (0x01UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000001 */
  1625. #define ADC_SQR4_SQ15_1 (0x02UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000002 */
  1626. #define ADC_SQR4_SQ15_2 (0x04UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000004 */
  1627. #define ADC_SQR4_SQ15_3 (0x08UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000008 */
  1628. #define ADC_SQR4_SQ15_4 (0x10UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000010 */
  1629. #define ADC_SQR4_SQ16_Pos (6U)
  1630. #define ADC_SQR4_SQ16_Msk (0x1FUL << ADC_SQR4_SQ16_Pos) /*!< 0x000007C0 */
  1631. #define ADC_SQR4_SQ16 ADC_SQR4_SQ16_Msk /*!< ADC group regular sequencer rank 16 */
  1632. #define ADC_SQR4_SQ16_0 (0x01UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000040 */
  1633. #define ADC_SQR4_SQ16_1 (0x02UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000080 */
  1634. #define ADC_SQR4_SQ16_2 (0x04UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000100 */
  1635. #define ADC_SQR4_SQ16_3 (0x08UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000200 */
  1636. #define ADC_SQR4_SQ16_4 (0x10UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000400 */
  1637. /******************** Bit definition for ADC_DR register ********************/
  1638. #define ADC_DR_RDATA_Pos (0U)
  1639. #define ADC_DR_RDATA_Msk (0xFFFFUL << ADC_DR_RDATA_Pos) /*!< 0x0000FFFF */
  1640. #define ADC_DR_RDATA ADC_DR_RDATA_Msk /*!< ADC group regular conversion data */
  1641. #define ADC_DR_RDATA_0 (0x0001UL << ADC_DR_RDATA_Pos) /*!< 0x00000001 */
  1642. #define ADC_DR_RDATA_1 (0x0002UL << ADC_DR_RDATA_Pos) /*!< 0x00000002 */
  1643. #define ADC_DR_RDATA_2 (0x0004UL << ADC_DR_RDATA_Pos) /*!< 0x00000004 */
  1644. #define ADC_DR_RDATA_3 (0x0008UL << ADC_DR_RDATA_Pos) /*!< 0x00000008 */
  1645. #define ADC_DR_RDATA_4 (0x0010UL << ADC_DR_RDATA_Pos) /*!< 0x00000010 */
  1646. #define ADC_DR_RDATA_5 (0x0020UL << ADC_DR_RDATA_Pos) /*!< 0x00000020 */
  1647. #define ADC_DR_RDATA_6 (0x0040UL << ADC_DR_RDATA_Pos) /*!< 0x00000040 */
  1648. #define ADC_DR_RDATA_7 (0x0080UL << ADC_DR_RDATA_Pos) /*!< 0x00000080 */
  1649. #define ADC_DR_RDATA_8 (0x0100UL << ADC_DR_RDATA_Pos) /*!< 0x00000100 */
  1650. #define ADC_DR_RDATA_9 (0x0200UL << ADC_DR_RDATA_Pos) /*!< 0x00000200 */
  1651. #define ADC_DR_RDATA_10 (0x0400UL << ADC_DR_RDATA_Pos) /*!< 0x00000400 */
  1652. #define ADC_DR_RDATA_11 (0x0800UL << ADC_DR_RDATA_Pos) /*!< 0x00000800 */
  1653. #define ADC_DR_RDATA_12 (0x1000UL << ADC_DR_RDATA_Pos) /*!< 0x00001000 */
  1654. #define ADC_DR_RDATA_13 (0x2000UL << ADC_DR_RDATA_Pos) /*!< 0x00002000 */
  1655. #define ADC_DR_RDATA_14 (0x4000UL << ADC_DR_RDATA_Pos) /*!< 0x00004000 */
  1656. #define ADC_DR_RDATA_15 (0x8000UL << ADC_DR_RDATA_Pos) /*!< 0x00008000 */
  1657. /******************** Bit definition for ADC_JSQR register ******************/
  1658. #define ADC_JSQR_JL_Pos (0U)
  1659. #define ADC_JSQR_JL_Msk (0x3UL << ADC_JSQR_JL_Pos) /*!< 0x00000003 */
  1660. #define ADC_JSQR_JL ADC_JSQR_JL_Msk /*!< ADC group injected sequencer scan length */
  1661. #define ADC_JSQR_JL_0 (0x1UL << ADC_JSQR_JL_Pos) /*!< 0x00000001 */
  1662. #define ADC_JSQR_JL_1 (0x2UL << ADC_JSQR_JL_Pos) /*!< 0x00000002 */
  1663. #define ADC_JSQR_JEXTSEL_Pos (2U)
  1664. #define ADC_JSQR_JEXTSEL_Msk (0xFUL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x0000003C */
  1665. #define ADC_JSQR_JEXTSEL ADC_JSQR_JEXTSEL_Msk /*!< ADC group injected external trigger source */
  1666. #define ADC_JSQR_JEXTSEL_0 (0x1UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000004 */
  1667. #define ADC_JSQR_JEXTSEL_1 (0x2UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000008 */
  1668. #define ADC_JSQR_JEXTSEL_2 (0x4UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000010 */
  1669. #define ADC_JSQR_JEXTSEL_3 (0x8UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000020 */
  1670. #define ADC_JSQR_JEXTEN_Pos (6U)
  1671. #define ADC_JSQR_JEXTEN_Msk (0x3UL << ADC_JSQR_JEXTEN_Pos) /*!< 0x000000C0 */
  1672. #define ADC_JSQR_JEXTEN ADC_JSQR_JEXTEN_Msk /*!< ADC group injected external trigger polarity */
  1673. #define ADC_JSQR_JEXTEN_0 (0x1UL << ADC_JSQR_JEXTEN_Pos) /*!< 0x00000040 */
  1674. #define ADC_JSQR_JEXTEN_1 (0x2UL << ADC_JSQR_JEXTEN_Pos) /*!< 0x00000080 */
  1675. #define ADC_JSQR_JSQ1_Pos (8U)
  1676. #define ADC_JSQR_JSQ1_Msk (0x1FUL << ADC_JSQR_JSQ1_Pos) /*!< 0x00001F00 */
  1677. #define ADC_JSQR_JSQ1 ADC_JSQR_JSQ1_Msk /*!< ADC group injected sequencer rank 1 */
  1678. #define ADC_JSQR_JSQ1_0 (0x01UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000100 */
  1679. #define ADC_JSQR_JSQ1_1 (0x02UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000200 */
  1680. #define ADC_JSQR_JSQ1_2 (0x04UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000400 */
  1681. #define ADC_JSQR_JSQ1_3 (0x08UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000800 */
  1682. #define ADC_JSQR_JSQ1_4 (0x10UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00001000 */
  1683. #define ADC_JSQR_JSQ2_Pos (14U)
  1684. #define ADC_JSQR_JSQ2_Msk (0x1FUL << ADC_JSQR_JSQ2_Pos) /*!< 0x0007C000 */
  1685. #define ADC_JSQR_JSQ2 ADC_JSQR_JSQ2_Msk /*!< ADC group injected sequencer rank 2 */
  1686. #define ADC_JSQR_JSQ2_0 (0x01UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00004000 */
  1687. #define ADC_JSQR_JSQ2_1 (0x02UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00008000 */
  1688. #define ADC_JSQR_JSQ2_2 (0x04UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00010000 */
  1689. #define ADC_JSQR_JSQ2_3 (0x08UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00020000 */
  1690. #define ADC_JSQR_JSQ2_4 (0x10UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00040000 */
  1691. #define ADC_JSQR_JSQ3_Pos (20U)
  1692. #define ADC_JSQR_JSQ3_Msk (0x1FUL << ADC_JSQR_JSQ3_Pos) /*!< 0x01F00000 */
  1693. #define ADC_JSQR_JSQ3 ADC_JSQR_JSQ3_Msk /*!< ADC group injected sequencer rank 3 */
  1694. #define ADC_JSQR_JSQ3_0 (0x01UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00100000 */
  1695. #define ADC_JSQR_JSQ3_1 (0x02UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00200000 */
  1696. #define ADC_JSQR_JSQ3_2 (0x04UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00400000 */
  1697. #define ADC_JSQR_JSQ3_3 (0x08UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00800000 */
  1698. #define ADC_JSQR_JSQ3_4 (0x10UL << ADC_JSQR_JSQ3_Pos) /*!< 0x01000000 */
  1699. #define ADC_JSQR_JSQ4_Pos (26U)
  1700. #define ADC_JSQR_JSQ4_Msk (0x1FUL << ADC_JSQR_JSQ4_Pos) /*!< 0x7C000000 */
  1701. #define ADC_JSQR_JSQ4 ADC_JSQR_JSQ4_Msk /*!< ADC group injected sequencer rank 4 */
  1702. #define ADC_JSQR_JSQ4_0 (0x01UL << ADC_JSQR_JSQ4_Pos) /*!< 0x04000000 */
  1703. #define ADC_JSQR_JSQ4_1 (0x02UL << ADC_JSQR_JSQ4_Pos) /*!< 0x08000000 */
  1704. #define ADC_JSQR_JSQ4_2 (0x04UL << ADC_JSQR_JSQ4_Pos) /*!< 0x10000000 */
  1705. #define ADC_JSQR_JSQ4_3 (0x08UL << ADC_JSQR_JSQ4_Pos) /*!< 0x20000000 */
  1706. #define ADC_JSQR_JSQ4_4 (0x10UL << ADC_JSQR_JSQ4_Pos) /*!< 0x40000000 */
  1707. /******************** Bit definition for ADC_OFR1 register ******************/
  1708. #define ADC_OFR1_OFFSET1_Pos (0U)
  1709. #define ADC_OFR1_OFFSET1_Msk (0xFFFUL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000FFF */
  1710. #define ADC_OFR1_OFFSET1 ADC_OFR1_OFFSET1_Msk /*!< ADC offset number 1 offset level */
  1711. #define ADC_OFR1_OFFSET1_0 (0x001UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000001 */
  1712. #define ADC_OFR1_OFFSET1_1 (0x002UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000002 */
  1713. #define ADC_OFR1_OFFSET1_2 (0x004UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000004 */
  1714. #define ADC_OFR1_OFFSET1_3 (0x008UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000008 */
  1715. #define ADC_OFR1_OFFSET1_4 (0x010UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000010 */
  1716. #define ADC_OFR1_OFFSET1_5 (0x020UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000020 */
  1717. #define ADC_OFR1_OFFSET1_6 (0x040UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000040 */
  1718. #define ADC_OFR1_OFFSET1_7 (0x080UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000080 */
  1719. #define ADC_OFR1_OFFSET1_8 (0x100UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000100 */
  1720. #define ADC_OFR1_OFFSET1_9 (0x200UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000200 */
  1721. #define ADC_OFR1_OFFSET1_10 (0x400UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000400 */
  1722. #define ADC_OFR1_OFFSET1_11 (0x800UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000800 */
  1723. #define ADC_OFR1_OFFSET1_CH_Pos (26U)
  1724. #define ADC_OFR1_OFFSET1_CH_Msk (0x1FUL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x7C000000 */
  1725. #define ADC_OFR1_OFFSET1_CH ADC_OFR1_OFFSET1_CH_Msk /*!< ADC offset number 1 channel selection */
  1726. #define ADC_OFR1_OFFSET1_CH_0 (0x01UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x04000000 */
  1727. #define ADC_OFR1_OFFSET1_CH_1 (0x02UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x08000000 */
  1728. #define ADC_OFR1_OFFSET1_CH_2 (0x04UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x10000000 */
  1729. #define ADC_OFR1_OFFSET1_CH_3 (0x08UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x20000000 */
  1730. #define ADC_OFR1_OFFSET1_CH_4 (0x10UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x40000000 */
  1731. #define ADC_OFR1_OFFSET1_EN_Pos (31U)
  1732. #define ADC_OFR1_OFFSET1_EN_Msk (0x1UL << ADC_OFR1_OFFSET1_EN_Pos) /*!< 0x80000000 */
  1733. #define ADC_OFR1_OFFSET1_EN ADC_OFR1_OFFSET1_EN_Msk /*!< ADC offset number 1 enable */
  1734. /******************** Bit definition for ADC_OFR2 register ******************/
  1735. #define ADC_OFR2_OFFSET2_Pos (0U)
  1736. #define ADC_OFR2_OFFSET2_Msk (0xFFFUL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000FFF */
  1737. #define ADC_OFR2_OFFSET2 ADC_OFR2_OFFSET2_Msk /*!< ADC offset number 2 offset level */
  1738. #define ADC_OFR2_OFFSET2_0 (0x001UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000001 */
  1739. #define ADC_OFR2_OFFSET2_1 (0x002UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000002 */
  1740. #define ADC_OFR2_OFFSET2_2 (0x004UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000004 */
  1741. #define ADC_OFR2_OFFSET2_3 (0x008UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000008 */
  1742. #define ADC_OFR2_OFFSET2_4 (0x010UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000010 */
  1743. #define ADC_OFR2_OFFSET2_5 (0x020UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000020 */
  1744. #define ADC_OFR2_OFFSET2_6 (0x040UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000040 */
  1745. #define ADC_OFR2_OFFSET2_7 (0x080UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000080 */
  1746. #define ADC_OFR2_OFFSET2_8 (0x100UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000100 */
  1747. #define ADC_OFR2_OFFSET2_9 (0x200UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000200 */
  1748. #define ADC_OFR2_OFFSET2_10 (0x400UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000400 */
  1749. #define ADC_OFR2_OFFSET2_11 (0x800UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000800 */
  1750. #define ADC_OFR2_OFFSET2_CH_Pos (26U)
  1751. #define ADC_OFR2_OFFSET2_CH_Msk (0x1FUL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x7C000000 */
  1752. #define ADC_OFR2_OFFSET2_CH ADC_OFR2_OFFSET2_CH_Msk /*!< ADC offset number 2 channel selection */
  1753. #define ADC_OFR2_OFFSET2_CH_0 (0x01UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x04000000 */
  1754. #define ADC_OFR2_OFFSET2_CH_1 (0x02UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x08000000 */
  1755. #define ADC_OFR2_OFFSET2_CH_2 (0x04UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x10000000 */
  1756. #define ADC_OFR2_OFFSET2_CH_3 (0x08UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x20000000 */
  1757. #define ADC_OFR2_OFFSET2_CH_4 (0x10UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x40000000 */
  1758. #define ADC_OFR2_OFFSET2_EN_Pos (31U)
  1759. #define ADC_OFR2_OFFSET2_EN_Msk (0x1UL << ADC_OFR2_OFFSET2_EN_Pos) /*!< 0x80000000 */
  1760. #define ADC_OFR2_OFFSET2_EN ADC_OFR2_OFFSET2_EN_Msk /*!< ADC offset number 2 enable */
  1761. /******************** Bit definition for ADC_OFR3 register ******************/
  1762. #define ADC_OFR3_OFFSET3_Pos (0U)
  1763. #define ADC_OFR3_OFFSET3_Msk (0xFFFUL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000FFF */
  1764. #define ADC_OFR3_OFFSET3 ADC_OFR3_OFFSET3_Msk /*!< ADC offset number 3 offset level */
  1765. #define ADC_OFR3_OFFSET3_0 (0x001UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000001 */
  1766. #define ADC_OFR3_OFFSET3_1 (0x002UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000002 */
  1767. #define ADC_OFR3_OFFSET3_2 (0x004UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000004 */
  1768. #define ADC_OFR3_OFFSET3_3 (0x008UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000008 */
  1769. #define ADC_OFR3_OFFSET3_4 (0x010UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000010 */
  1770. #define ADC_OFR3_OFFSET3_5 (0x020UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000020 */
  1771. #define ADC_OFR3_OFFSET3_6 (0x040UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000040 */
  1772. #define ADC_OFR3_OFFSET3_7 (0x080UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000080 */
  1773. #define ADC_OFR3_OFFSET3_8 (0x100UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000100 */
  1774. #define ADC_OFR3_OFFSET3_9 (0x200UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000200 */
  1775. #define ADC_OFR3_OFFSET3_10 (0x400UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000400 */
  1776. #define ADC_OFR3_OFFSET3_11 (0x800UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000800 */
  1777. #define ADC_OFR3_OFFSET3_CH_Pos (26U)
  1778. #define ADC_OFR3_OFFSET3_CH_Msk (0x1FUL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x7C000000 */
  1779. #define ADC_OFR3_OFFSET3_CH ADC_OFR3_OFFSET3_CH_Msk /*!< ADC offset number 3 channel selection */
  1780. #define ADC_OFR3_OFFSET3_CH_0 (0x01UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x04000000 */
  1781. #define ADC_OFR3_OFFSET3_CH_1 (0x02UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x08000000 */
  1782. #define ADC_OFR3_OFFSET3_CH_2 (0x04UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x10000000 */
  1783. #define ADC_OFR3_OFFSET3_CH_3 (0x08UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x20000000 */
  1784. #define ADC_OFR3_OFFSET3_CH_4 (0x10UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x40000000 */
  1785. #define ADC_OFR3_OFFSET3_EN_Pos (31U)
  1786. #define ADC_OFR3_OFFSET3_EN_Msk (0x1UL << ADC_OFR3_OFFSET3_EN_Pos) /*!< 0x80000000 */
  1787. #define ADC_OFR3_OFFSET3_EN ADC_OFR3_OFFSET3_EN_Msk /*!< ADC offset number 3 enable */
  1788. /******************** Bit definition for ADC_OFR4 register ******************/
  1789. #define ADC_OFR4_OFFSET4_Pos (0U)
  1790. #define ADC_OFR4_OFFSET4_Msk (0xFFFUL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000FFF */
  1791. #define ADC_OFR4_OFFSET4 ADC_OFR4_OFFSET4_Msk /*!< ADC offset number 4 offset level */
  1792. #define ADC_OFR4_OFFSET4_0 (0x001UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000001 */
  1793. #define ADC_OFR4_OFFSET4_1 (0x002UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000002 */
  1794. #define ADC_OFR4_OFFSET4_2 (0x004UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000004 */
  1795. #define ADC_OFR4_OFFSET4_3 (0x008UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000008 */
  1796. #define ADC_OFR4_OFFSET4_4 (0x010UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000010 */
  1797. #define ADC_OFR4_OFFSET4_5 (0x020UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000020 */
  1798. #define ADC_OFR4_OFFSET4_6 (0x040UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000040 */
  1799. #define ADC_OFR4_OFFSET4_7 (0x080UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000080 */
  1800. #define ADC_OFR4_OFFSET4_8 (0x100UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000100 */
  1801. #define ADC_OFR4_OFFSET4_9 (0x200UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000200 */
  1802. #define ADC_OFR4_OFFSET4_10 (0x400UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000400 */
  1803. #define ADC_OFR4_OFFSET4_11 (0x800UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000800 */
  1804. #define ADC_OFR4_OFFSET4_CH_Pos (26U)
  1805. #define ADC_OFR4_OFFSET4_CH_Msk (0x1FUL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x7C000000 */
  1806. #define ADC_OFR4_OFFSET4_CH ADC_OFR4_OFFSET4_CH_Msk /*!< ADC offset number 4 channel selection */
  1807. #define ADC_OFR4_OFFSET4_CH_0 (0x01UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x04000000 */
  1808. #define ADC_OFR4_OFFSET4_CH_1 (0x02UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x08000000 */
  1809. #define ADC_OFR4_OFFSET4_CH_2 (0x04UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x10000000 */
  1810. #define ADC_OFR4_OFFSET4_CH_3 (0x08UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x20000000 */
  1811. #define ADC_OFR4_OFFSET4_CH_4 (0x10UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x40000000 */
  1812. #define ADC_OFR4_OFFSET4_EN_Pos (31U)
  1813. #define ADC_OFR4_OFFSET4_EN_Msk (0x1UL << ADC_OFR4_OFFSET4_EN_Pos) /*!< 0x80000000 */
  1814. #define ADC_OFR4_OFFSET4_EN ADC_OFR4_OFFSET4_EN_Msk /*!< ADC offset number 4 enable */
  1815. /******************** Bit definition for ADC_JDR1 register ******************/
  1816. #define ADC_JDR1_JDATA_Pos (0U)
  1817. #define ADC_JDR1_JDATA_Msk (0xFFFFUL << ADC_JDR1_JDATA_Pos) /*!< 0x0000FFFF */
  1818. #define ADC_JDR1_JDATA ADC_JDR1_JDATA_Msk /*!< ADC group injected sequencer rank 1 conversion data */
  1819. #define ADC_JDR1_JDATA_0 (0x0001UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000001 */
  1820. #define ADC_JDR1_JDATA_1 (0x0002UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000002 */
  1821. #define ADC_JDR1_JDATA_2 (0x0004UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000004 */
  1822. #define ADC_JDR1_JDATA_3 (0x0008UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000008 */
  1823. #define ADC_JDR1_JDATA_4 (0x0010UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000010 */
  1824. #define ADC_JDR1_JDATA_5 (0x0020UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000020 */
  1825. #define ADC_JDR1_JDATA_6 (0x0040UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000040 */
  1826. #define ADC_JDR1_JDATA_7 (0x0080UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000080 */
  1827. #define ADC_JDR1_JDATA_8 (0x0100UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000100 */
  1828. #define ADC_JDR1_JDATA_9 (0x0200UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000200 */
  1829. #define ADC_JDR1_JDATA_10 (0x0400UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000400 */
  1830. #define ADC_JDR1_JDATA_11 (0x0800UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000800 */
  1831. #define ADC_JDR1_JDATA_12 (0x1000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00001000 */
  1832. #define ADC_JDR1_JDATA_13 (0x2000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00002000 */
  1833. #define ADC_JDR1_JDATA_14 (0x4000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00004000 */
  1834. #define ADC_JDR1_JDATA_15 (0x8000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00008000 */
  1835. /******************** Bit definition for ADC_JDR2 register ******************/
  1836. #define ADC_JDR2_JDATA_Pos (0U)
  1837. #define ADC_JDR2_JDATA_Msk (0xFFFFUL << ADC_JDR2_JDATA_Pos) /*!< 0x0000FFFF */
  1838. #define ADC_JDR2_JDATA ADC_JDR2_JDATA_Msk /*!< ADC group injected sequencer rank 2 conversion data */
  1839. #define ADC_JDR2_JDATA_0 (0x0001UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000001 */
  1840. #define ADC_JDR2_JDATA_1 (0x0002UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000002 */
  1841. #define ADC_JDR2_JDATA_2 (0x0004UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000004 */
  1842. #define ADC_JDR2_JDATA_3 (0x0008UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000008 */
  1843. #define ADC_JDR2_JDATA_4 (0x0010UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000010 */
  1844. #define ADC_JDR2_JDATA_5 (0x0020UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000020 */
  1845. #define ADC_JDR2_JDATA_6 (0x0040UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000040 */
  1846. #define ADC_JDR2_JDATA_7 (0x0080UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000080 */
  1847. #define ADC_JDR2_JDATA_8 (0x0100UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000100 */
  1848. #define ADC_JDR2_JDATA_9 (0x0200UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000200 */
  1849. #define ADC_JDR2_JDATA_10 (0x0400UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000400 */
  1850. #define ADC_JDR2_JDATA_11 (0x0800UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000800 */
  1851. #define ADC_JDR2_JDATA_12 (0x1000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00001000 */
  1852. #define ADC_JDR2_JDATA_13 (0x2000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00002000 */
  1853. #define ADC_JDR2_JDATA_14 (0x4000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00004000 */
  1854. #define ADC_JDR2_JDATA_15 (0x8000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00008000 */
  1855. /******************** Bit definition for ADC_JDR3 register ******************/
  1856. #define ADC_JDR3_JDATA_Pos (0U)
  1857. #define ADC_JDR3_JDATA_Msk (0xFFFFUL << ADC_JDR3_JDATA_Pos) /*!< 0x0000FFFF */
  1858. #define ADC_JDR3_JDATA ADC_JDR3_JDATA_Msk /*!< ADC group injected sequencer rank 3 conversion data */
  1859. #define ADC_JDR3_JDATA_0 (0x0001UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000001 */
  1860. #define ADC_JDR3_JDATA_1 (0x0002UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000002 */
  1861. #define ADC_JDR3_JDATA_2 (0x0004UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000004 */
  1862. #define ADC_JDR3_JDATA_3 (0x0008UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000008 */
  1863. #define ADC_JDR3_JDATA_4 (0x0010UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000010 */
  1864. #define ADC_JDR3_JDATA_5 (0x0020UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000020 */
  1865. #define ADC_JDR3_JDATA_6 (0x0040UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000040 */
  1866. #define ADC_JDR3_JDATA_7 (0x0080UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000080 */
  1867. #define ADC_JDR3_JDATA_8 (0x0100UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000100 */
  1868. #define ADC_JDR3_JDATA_9 (0x0200UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000200 */
  1869. #define ADC_JDR3_JDATA_10 (0x0400UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000400 */
  1870. #define ADC_JDR3_JDATA_11 (0x0800UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000800 */
  1871. #define ADC_JDR3_JDATA_12 (0x1000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00001000 */
  1872. #define ADC_JDR3_JDATA_13 (0x2000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00002000 */
  1873. #define ADC_JDR3_JDATA_14 (0x4000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00004000 */
  1874. #define ADC_JDR3_JDATA_15 (0x8000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00008000 */
  1875. /******************** Bit definition for ADC_JDR4 register ******************/
  1876. #define ADC_JDR4_JDATA_Pos (0U)
  1877. #define ADC_JDR4_JDATA_Msk (0xFFFFUL << ADC_JDR4_JDATA_Pos) /*!< 0x0000FFFF */
  1878. #define ADC_JDR4_JDATA ADC_JDR4_JDATA_Msk /*!< ADC group injected sequencer rank 4 conversion data */
  1879. #define ADC_JDR4_JDATA_0 (0x0001UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000001 */
  1880. #define ADC_JDR4_JDATA_1 (0x0002UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000002 */
  1881. #define ADC_JDR4_JDATA_2 (0x0004UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000004 */
  1882. #define ADC_JDR4_JDATA_3 (0x0008UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000008 */
  1883. #define ADC_JDR4_JDATA_4 (0x0010UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000010 */
  1884. #define ADC_JDR4_JDATA_5 (0x0020UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000020 */
  1885. #define ADC_JDR4_JDATA_6 (0x0040UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000040 */
  1886. #define ADC_JDR4_JDATA_7 (0x0080UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000080 */
  1887. #define ADC_JDR4_JDATA_8 (0x0100UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000100 */
  1888. #define ADC_JDR4_JDATA_9 (0x0200UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000200 */
  1889. #define ADC_JDR4_JDATA_10 (0x0400UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000400 */
  1890. #define ADC_JDR4_JDATA_11 (0x0800UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000800 */
  1891. #define ADC_JDR4_JDATA_12 (0x1000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00001000 */
  1892. #define ADC_JDR4_JDATA_13 (0x2000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00002000 */
  1893. #define ADC_JDR4_JDATA_14 (0x4000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00004000 */
  1894. #define ADC_JDR4_JDATA_15 (0x8000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00008000 */
  1895. /******************** Bit definition for ADC_AWD2CR register ****************/
  1896. #define ADC_AWD2CR_AWD2CH_Pos (0U)
  1897. #define ADC_AWD2CR_AWD2CH_Msk (0x7FFFFUL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x0007FFFF */
  1898. #define ADC_AWD2CR_AWD2CH ADC_AWD2CR_AWD2CH_Msk /*!< ADC analog watchdog 2 monitored channel selection */
  1899. #define ADC_AWD2CR_AWD2CH_0 (0x00001UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000001 */
  1900. #define ADC_AWD2CR_AWD2CH_1 (0x00002UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000002 */
  1901. #define ADC_AWD2CR_AWD2CH_2 (0x00004UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000004 */
  1902. #define ADC_AWD2CR_AWD2CH_3 (0x00008UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000008 */
  1903. #define ADC_AWD2CR_AWD2CH_4 (0x00010UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000010 */
  1904. #define ADC_AWD2CR_AWD2CH_5 (0x00020UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000020 */
  1905. #define ADC_AWD2CR_AWD2CH_6 (0x00040UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000040 */
  1906. #define ADC_AWD2CR_AWD2CH_7 (0x00080UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000080 */
  1907. #define ADC_AWD2CR_AWD2CH_8 (0x00100UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000100 */
  1908. #define ADC_AWD2CR_AWD2CH_9 (0x00200UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000200 */
  1909. #define ADC_AWD2CR_AWD2CH_10 (0x00400UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000400 */
  1910. #define ADC_AWD2CR_AWD2CH_11 (0x00800UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000800 */
  1911. #define ADC_AWD2CR_AWD2CH_12 (0x01000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00001000 */
  1912. #define ADC_AWD2CR_AWD2CH_13 (0x02000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00002000 */
  1913. #define ADC_AWD2CR_AWD2CH_14 (0x04000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00004000 */
  1914. #define ADC_AWD2CR_AWD2CH_15 (0x08000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00008000 */
  1915. #define ADC_AWD2CR_AWD2CH_16 (0x10000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00010000 */
  1916. #define ADC_AWD2CR_AWD2CH_17 (0x20000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00020000 */
  1917. #define ADC_AWD2CR_AWD2CH_18 (0x40000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00040000 */
  1918. /******************** Bit definition for ADC_AWD3CR register ****************/
  1919. #define ADC_AWD3CR_AWD3CH_Pos (0U)
  1920. #define ADC_AWD3CR_AWD3CH_Msk (0x7FFFFUL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x0007FFFF */
  1921. #define ADC_AWD3CR_AWD3CH ADC_AWD3CR_AWD3CH_Msk /*!< ADC analog watchdog 3 monitored channel selection */
  1922. #define ADC_AWD3CR_AWD3CH_0 (0x00001UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000001 */
  1923. #define ADC_AWD3CR_AWD3CH_1 (0x00002UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000002 */
  1924. #define ADC_AWD3CR_AWD3CH_2 (0x00004UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000004 */
  1925. #define ADC_AWD3CR_AWD3CH_3 (0x00008UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000008 */
  1926. #define ADC_AWD3CR_AWD3CH_4 (0x00010UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000010 */
  1927. #define ADC_AWD3CR_AWD3CH_5 (0x00020UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000020 */
  1928. #define ADC_AWD3CR_AWD3CH_6 (0x00040UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000040 */
  1929. #define ADC_AWD3CR_AWD3CH_7 (0x00080UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000080 */
  1930. #define ADC_AWD3CR_AWD3CH_8 (0x00100UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000100 */
  1931. #define ADC_AWD3CR_AWD3CH_9 (0x00200UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000200 */
  1932. #define ADC_AWD3CR_AWD3CH_10 (0x00400UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000400 */
  1933. #define ADC_AWD3CR_AWD3CH_11 (0x00800UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000800 */
  1934. #define ADC_AWD3CR_AWD3CH_12 (0x01000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00001000 */
  1935. #define ADC_AWD3CR_AWD3CH_13 (0x02000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00002000 */
  1936. #define ADC_AWD3CR_AWD3CH_14 (0x04000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00004000 */
  1937. #define ADC_AWD3CR_AWD3CH_15 (0x08000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00008000 */
  1938. #define ADC_AWD3CR_AWD3CH_16 (0x10000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00010000 */
  1939. #define ADC_AWD3CR_AWD3CH_17 (0x20000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00020000 */
  1940. #define ADC_AWD3CR_AWD3CH_18 (0x40000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00040000 */
  1941. /******************** Bit definition for ADC_DIFSEL register ****************/
  1942. #define ADC_DIFSEL_DIFSEL_Pos (0U)
  1943. #define ADC_DIFSEL_DIFSEL_Msk (0x7FFFFUL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x0007FFFF */
  1944. #define ADC_DIFSEL_DIFSEL ADC_DIFSEL_DIFSEL_Msk /*!< ADC channel differential or single-ended mode */
  1945. #define ADC_DIFSEL_DIFSEL_0 (0x00001UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000001 */
  1946. #define ADC_DIFSEL_DIFSEL_1 (0x00002UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000002 */
  1947. #define ADC_DIFSEL_DIFSEL_2 (0x00004UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000004 */
  1948. #define ADC_DIFSEL_DIFSEL_3 (0x00008UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000008 */
  1949. #define ADC_DIFSEL_DIFSEL_4 (0x00010UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000010 */
  1950. #define ADC_DIFSEL_DIFSEL_5 (0x00020UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000020 */
  1951. #define ADC_DIFSEL_DIFSEL_6 (0x00040UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000040 */
  1952. #define ADC_DIFSEL_DIFSEL_7 (0x00080UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000080 */
  1953. #define ADC_DIFSEL_DIFSEL_8 (0x00100UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000100 */
  1954. #define ADC_DIFSEL_DIFSEL_9 (0x00200UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000200 */
  1955. #define ADC_DIFSEL_DIFSEL_10 (0x00400UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000400 */
  1956. #define ADC_DIFSEL_DIFSEL_11 (0x00800UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000800 */
  1957. #define ADC_DIFSEL_DIFSEL_12 (0x01000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00001000 */
  1958. #define ADC_DIFSEL_DIFSEL_13 (0x02000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00002000 */
  1959. #define ADC_DIFSEL_DIFSEL_14 (0x04000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00004000 */
  1960. #define ADC_DIFSEL_DIFSEL_15 (0x08000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00008000 */
  1961. #define ADC_DIFSEL_DIFSEL_16 (0x10000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00010000 */
  1962. #define ADC_DIFSEL_DIFSEL_17 (0x20000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00020000 */
  1963. #define ADC_DIFSEL_DIFSEL_18 (0x40000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00040000 */
  1964. /******************** Bit definition for ADC_CALFACT register ***************/
  1965. #define ADC_CALFACT_CALFACT_S_Pos (0U)
  1966. #define ADC_CALFACT_CALFACT_S_Msk (0x7FUL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x0000007F */
  1967. #define ADC_CALFACT_CALFACT_S ADC_CALFACT_CALFACT_S_Msk /*!< ADC calibration factor in single-ended mode */
  1968. #define ADC_CALFACT_CALFACT_S_0 (0x01UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000001 */
  1969. #define ADC_CALFACT_CALFACT_S_1 (0x02UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000002 */
  1970. #define ADC_CALFACT_CALFACT_S_2 (0x04UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000004 */
  1971. #define ADC_CALFACT_CALFACT_S_3 (0x08UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000008 */
  1972. #define ADC_CALFACT_CALFACT_S_4 (0x10UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000010 */
  1973. #define ADC_CALFACT_CALFACT_S_5 (0x20UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000020 */
  1974. #define ADC_CALFACT_CALFACT_S_6 (0x40UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000040 */
  1975. #define ADC_CALFACT_CALFACT_D_Pos (16U)
  1976. #define ADC_CALFACT_CALFACT_D_Msk (0x7FUL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x007F0000 */
  1977. #define ADC_CALFACT_CALFACT_D ADC_CALFACT_CALFACT_D_Msk /*!< ADC calibration factor in differential mode */
  1978. #define ADC_CALFACT_CALFACT_D_0 (0x01UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00010000 */
  1979. #define ADC_CALFACT_CALFACT_D_1 (0x02UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00020000 */
  1980. #define ADC_CALFACT_CALFACT_D_2 (0x04UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00040000 */
  1981. #define ADC_CALFACT_CALFACT_D_3 (0x08UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00080000 */
  1982. #define ADC_CALFACT_CALFACT_D_4 (0x10UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00100000 */
  1983. #define ADC_CALFACT_CALFACT_D_5 (0x20UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00200000 */
  1984. #define ADC_CALFACT_CALFACT_D_6 (0x40UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00400000 */
  1985. /************************* ADC Common registers *****************************/
  1986. /******************** Bit definition for ADC_CCR register *******************/
  1987. #define ADC_CCR_DUAL_Pos (0U)
  1988. #define ADC_CCR_DUAL_Msk (0x1FUL << ADC_CCR_DUAL_Pos) /*!< 0x0000001F */
  1989. #define ADC_CCR_DUAL ADC_CCR_DUAL_Msk /*!< ADC multimode mode selection */
  1990. #define ADC_CCR_DUAL_0 (0x01UL << ADC_CCR_DUAL_Pos) /*!< 0x00000001 */
  1991. #define ADC_CCR_DUAL_1 (0x02UL << ADC_CCR_DUAL_Pos) /*!< 0x00000002 */
  1992. #define ADC_CCR_DUAL_2 (0x04UL << ADC_CCR_DUAL_Pos) /*!< 0x00000004 */
  1993. #define ADC_CCR_DUAL_3 (0x08UL << ADC_CCR_DUAL_Pos) /*!< 0x00000008 */
  1994. #define ADC_CCR_DUAL_4 (0x10UL << ADC_CCR_DUAL_Pos) /*!< 0x00000010 */
  1995. #define ADC_CCR_DELAY_Pos (8U)
  1996. #define ADC_CCR_DELAY_Msk (0xFUL << ADC_CCR_DELAY_Pos) /*!< 0x00000F00 */
  1997. #define ADC_CCR_DELAY ADC_CCR_DELAY_Msk /*!< ADC multimode delay between 2 sampling phases */
  1998. #define ADC_CCR_DELAY_0 (0x1UL << ADC_CCR_DELAY_Pos) /*!< 0x00000100 */
  1999. #define ADC_CCR_DELAY_1 (0x2UL << ADC_CCR_DELAY_Pos) /*!< 0x00000200 */
  2000. #define ADC_CCR_DELAY_2 (0x4UL << ADC_CCR_DELAY_Pos) /*!< 0x00000400 */
  2001. #define ADC_CCR_DELAY_3 (0x8UL << ADC_CCR_DELAY_Pos) /*!< 0x00000800 */
  2002. #define ADC_CCR_DMACFG_Pos (13U)
  2003. #define ADC_CCR_DMACFG_Msk (0x1UL << ADC_CCR_DMACFG_Pos) /*!< 0x00002000 */
  2004. #define ADC_CCR_DMACFG ADC_CCR_DMACFG_Msk /*!< ADC multimode DMA transfer configuration */
  2005. #define ADC_CCR_MDMA_Pos (14U)
  2006. #define ADC_CCR_MDMA_Msk (0x3UL << ADC_CCR_MDMA_Pos) /*!< 0x0000C000 */
  2007. #define ADC_CCR_MDMA ADC_CCR_MDMA_Msk /*!< ADC multimode DMA transfer enable */
  2008. #define ADC_CCR_MDMA_0 (0x1UL << ADC_CCR_MDMA_Pos) /*!< 0x00004000 */
  2009. #define ADC_CCR_MDMA_1 (0x2UL << ADC_CCR_MDMA_Pos) /*!< 0x00008000 */
  2010. #define ADC_CCR_CKMODE_Pos (16U)
  2011. #define ADC_CCR_CKMODE_Msk (0x3UL << ADC_CCR_CKMODE_Pos) /*!< 0x00030000 */
  2012. #define ADC_CCR_CKMODE ADC_CCR_CKMODE_Msk /*!< ADC common clock source and prescaler (prescaler only for clock source synchronous) */
  2013. #define ADC_CCR_CKMODE_0 (0x1UL << ADC_CCR_CKMODE_Pos) /*!< 0x00010000 */
  2014. #define ADC_CCR_CKMODE_1 (0x2UL << ADC_CCR_CKMODE_Pos) /*!< 0x00020000 */
  2015. #define ADC_CCR_PRESC_Pos (18U)
  2016. #define ADC_CCR_PRESC_Msk (0xFUL << ADC_CCR_PRESC_Pos) /*!< 0x003A0000 */
  2017. #define ADC_CCR_PRESC ADC_CCR_PRESC_Msk /*!< ADC common clock prescaler, only for clock source asynchronous */
  2018. #define ADC_CCR_PRESC_0 (0x1UL << ADC_CCR_PRESC_Pos) /*!< 0x00000100 */
  2019. #define ADC_CCR_PRESC_1 (0x2UL << ADC_CCR_PRESC_Pos) /*!< 0x00000200 */
  2020. #define ADC_CCR_PRESC_2 (0x4UL << ADC_CCR_PRESC_Pos) /*!< 0x00000400 */
  2021. #define ADC_CCR_PRESC_3 (0x8UL << ADC_CCR_PRESC_Pos) /*!< 0x00000800 */
  2022. #define ADC_CCR_VREFEN_Pos (22U)
  2023. #define ADC_CCR_VREFEN_Msk (0x1UL << ADC_CCR_VREFEN_Pos) /*!< 0x00400000 */
  2024. #define ADC_CCR_VREFEN ADC_CCR_VREFEN_Msk /*!< ADC internal path to VrefInt enable */
  2025. #define ADC_CCR_TSEN_Pos (23U)
  2026. #define ADC_CCR_TSEN_Msk (0x1UL << ADC_CCR_TSEN_Pos) /*!< 0x00800000 */
  2027. #define ADC_CCR_TSEN ADC_CCR_TSEN_Msk /*!< ADC internal path to temperature sensor enable */
  2028. #define ADC_CCR_VBATEN_Pos (24U)
  2029. #define ADC_CCR_VBATEN_Msk (0x1UL << ADC_CCR_VBATEN_Pos) /*!< 0x01000000 */
  2030. #define ADC_CCR_VBATEN ADC_CCR_VBATEN_Msk /*!< ADC internal path to battery voltage enable */
  2031. /* Legacy defines */
  2032. #define ADC_CCR_MULTI (ADC_CCR_DUAL)
  2033. #define ADC_CCR_MULTI_0 (ADC_CCR_DUAL_0)
  2034. #define ADC_CCR_MULTI_1 (ADC_CCR_DUAL_1)
  2035. #define ADC_CCR_MULTI_2 (ADC_CCR_DUAL_2)
  2036. #define ADC_CCR_MULTI_3 (ADC_CCR_DUAL_3)
  2037. #define ADC_CCR_MULTI_4 (ADC_CCR_DUAL_4)
  2038. /******************************************************************************/
  2039. /* */
  2040. /* Analog Comparators (COMP) */
  2041. /* */
  2042. /******************************************************************************/
  2043. /********************** Bit definition for COMP_CSR register ***************/
  2044. #define COMP_CSR_EN_Pos (0U)
  2045. #define COMP_CSR_EN_Msk (0x1UL << COMP_CSR_EN_Pos) /*!< 0x00000001 */
  2046. #define COMP_CSR_EN COMP_CSR_EN_Msk /*!< Comparator enable */
  2047. #define COMP_CSR_PWRMODE_Pos (2U)
  2048. #define COMP_CSR_PWRMODE_Msk (0x3UL << COMP_CSR_PWRMODE_Pos) /*!< 0x0000000C */
  2049. #define COMP_CSR_PWRMODE COMP_CSR_PWRMODE_Msk /*!< Comparator power mode */
  2050. #define COMP_CSR_PWRMODE_0 (0x1UL << COMP_CSR_PWRMODE_Pos) /*!< 0x00000004 */
  2051. #define COMP_CSR_PWRMODE_1 (0x2UL << COMP_CSR_PWRMODE_Pos) /*!< 0x00000008 */
  2052. #define COMP_CSR_INMSEL_Pos (4U)
  2053. #define COMP_CSR_INMSEL_Msk (0x7UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000070 */
  2054. #define COMP_CSR_INMSEL COMP_CSR_INMSEL_Msk /*!< Comparator input minus selection */
  2055. #define COMP_CSR_INMSEL_0 (0x1UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000010 */
  2056. #define COMP_CSR_INMSEL_1 (0x2UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000020 */
  2057. #define COMP_CSR_INMSEL_2 (0x4UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000040 */
  2058. #define COMP_CSR_INPSEL_Pos (7U)
  2059. #define COMP_CSR_INPSEL_Msk (0x3UL << COMP_CSR_INPSEL_Pos) /*!< 0x00000180 */
  2060. #define COMP_CSR_INPSEL COMP_CSR_INPSEL_Msk /*!< Comparator input plus selection */
  2061. #define COMP_CSR_INPSEL_0 (0x1UL << COMP_CSR_INPSEL_Pos) /*!< 0x00000080 */
  2062. #define COMP_CSR_INPSEL_1 (0x2UL << COMP_CSR_INPSEL_Pos) /*!< 0x00000100 */
  2063. #define COMP_CSR_WINMODE_Pos (9U)
  2064. #define COMP_CSR_WINMODE_Msk (0x1UL << COMP_CSR_WINMODE_Pos) /*!< 0x00000200 */
  2065. #define COMP_CSR_WINMODE COMP_CSR_WINMODE_Msk /*!< Pair of comparators window mode. Bit intended to be used with COMP common instance (COMP_Common_TypeDef) */
  2066. #define COMP_CSR_POLARITY_Pos (15U)
  2067. #define COMP_CSR_POLARITY_Msk (0x1UL << COMP_CSR_POLARITY_Pos) /*!< 0x00008000 */
  2068. #define COMP_CSR_POLARITY COMP_CSR_POLARITY_Msk /*!< Comparator output polarity */
  2069. #define COMP_CSR_HYST_Pos (16U)
  2070. #define COMP_CSR_HYST_Msk (0x3UL << COMP_CSR_HYST_Pos) /*!< 0x00030000 */
  2071. #define COMP_CSR_HYST COMP_CSR_HYST_Msk /*!< Comparator hysteresis */
  2072. #define COMP_CSR_HYST_0 (0x1UL << COMP_CSR_HYST_Pos) /*!< 0x00010000 */
  2073. #define COMP_CSR_HYST_1 (0x2UL << COMP_CSR_HYST_Pos) /*!< 0x00020000 */
  2074. #define COMP_CSR_BLANKING_Pos (18U)
  2075. #define COMP_CSR_BLANKING_Msk (0x7UL << COMP_CSR_BLANKING_Pos) /*!< 0x001C0000 */
  2076. #define COMP_CSR_BLANKING COMP_CSR_BLANKING_Msk /*!< Comparator blanking source */
  2077. #define COMP_CSR_BLANKING_0 (0x1UL << COMP_CSR_BLANKING_Pos) /*!< 0x00040000 */
  2078. #define COMP_CSR_BLANKING_1 (0x2UL << COMP_CSR_BLANKING_Pos) /*!< 0x00080000 */
  2079. #define COMP_CSR_BLANKING_2 (0x4UL << COMP_CSR_BLANKING_Pos) /*!< 0x00100000 */
  2080. #define COMP_CSR_BRGEN_Pos (22U)
  2081. #define COMP_CSR_BRGEN_Msk (0x1UL << COMP_CSR_BRGEN_Pos) /*!< 0x00400000 */
  2082. #define COMP_CSR_BRGEN COMP_CSR_BRGEN_Msk /*!< Comparator voltage scaler enable */
  2083. #define COMP_CSR_SCALEN_Pos (23U)
  2084. #define COMP_CSR_SCALEN_Msk (0x1UL << COMP_CSR_SCALEN_Pos) /*!< 0x00800000 */
  2085. #define COMP_CSR_SCALEN COMP_CSR_SCALEN_Msk /*!< Comparator scaler bridge enable */
  2086. #define COMP_CSR_INMESEL_Pos (25U)
  2087. #define COMP_CSR_INMESEL_Msk (0x3UL << COMP_CSR_INMESEL_Pos) /*!< 0x06000000 */
  2088. #define COMP_CSR_INMESEL COMP_CSR_INMESEL_Msk /*!< Comparator input minus extended selection */
  2089. #define COMP_CSR_INMESEL_0 (0x1UL << COMP_CSR_INMESEL_Pos) /*!< 0x02000000 */
  2090. #define COMP_CSR_INMESEL_1 (0x2UL << COMP_CSR_INMESEL_Pos) /*!< 0x04000000 */
  2091. #define COMP_CSR_VALUE_Pos (30U)
  2092. #define COMP_CSR_VALUE_Msk (0x1UL << COMP_CSR_VALUE_Pos) /*!< 0x40000000 */
  2093. #define COMP_CSR_VALUE COMP_CSR_VALUE_Msk /*!< Comparator output level */
  2094. #define COMP_CSR_LOCK_Pos (31U)
  2095. #define COMP_CSR_LOCK_Msk (0x1UL << COMP_CSR_LOCK_Pos) /*!< 0x80000000 */
  2096. #define COMP_CSR_LOCK COMP_CSR_LOCK_Msk /*!< Comparator lock */
  2097. /******************************************************************************/
  2098. /* */
  2099. /* CRC calculation unit */
  2100. /* */
  2101. /******************************************************************************/
  2102. /******************* Bit definition for CRC_DR register *********************/
  2103. #define CRC_DR_DR_Pos (0U)
  2104. #define CRC_DR_DR_Msk (0xFFFFFFFFUL << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */
  2105. #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */
  2106. /******************* Bit definition for CRC_IDR register ********************/
  2107. #define CRC_IDR_IDR_Pos (0U)
  2108. #define CRC_IDR_IDR_Msk (0xFFFFFFFFUL << CRC_IDR_IDR_Pos) /*!< 0x000000FF */
  2109. #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 8-bits data register bits */
  2110. /******************** Bit definition for CRC_CR register ********************/
  2111. #define CRC_CR_RESET_Pos (0U)
  2112. #define CRC_CR_RESET_Msk (0x1UL << CRC_CR_RESET_Pos) /*!< 0x00000001 */
  2113. #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET the CRC computation unit bit */
  2114. #define CRC_CR_POLYSIZE_Pos (3U)
  2115. #define CRC_CR_POLYSIZE_Msk (0x3UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000018 */
  2116. #define CRC_CR_POLYSIZE CRC_CR_POLYSIZE_Msk /*!< Polynomial size bits */
  2117. #define CRC_CR_POLYSIZE_0 (0x1U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000008 */
  2118. #define CRC_CR_POLYSIZE_1 (0x2U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000010 */
  2119. #define CRC_CR_REV_IN_Pos (5U)
  2120. #define CRC_CR_REV_IN_Msk (0x3UL << CRC_CR_REV_IN_Pos) /*!< 0x00000060 */
  2121. #define CRC_CR_REV_IN CRC_CR_REV_IN_Msk /*!< REV_IN Reverse Input Data bits */
  2122. #define CRC_CR_REV_IN_0 (0x1U << CRC_CR_REV_IN_Pos) /*!< 0x00000020 */
  2123. #define CRC_CR_REV_IN_1 (0x2U << CRC_CR_REV_IN_Pos) /*!< 0x00000040 */
  2124. #define CRC_CR_REV_OUT_Pos (7U)
  2125. #define CRC_CR_REV_OUT_Msk (0x1UL << CRC_CR_REV_OUT_Pos) /*!< 0x00000080 */
  2126. #define CRC_CR_REV_OUT CRC_CR_REV_OUT_Msk /*!< REV_OUT Reverse Output Data bits */
  2127. /******************* Bit definition for CRC_INIT register *******************/
  2128. #define CRC_INIT_INIT_Pos (0U)
  2129. #define CRC_INIT_INIT_Msk (0xFFFFFFFFUL << CRC_INIT_INIT_Pos) /*!< 0xFFFFFFFF */
  2130. #define CRC_INIT_INIT CRC_INIT_INIT_Msk /*!< Initial CRC value bits */
  2131. /******************* Bit definition for CRC_POL register ********************/
  2132. #define CRC_POL_POL_Pos (0U)
  2133. #define CRC_POL_POL_Msk (0xFFFFFFFFUL << CRC_POL_POL_Pos) /*!< 0xFFFFFFFF */
  2134. #define CRC_POL_POL CRC_POL_POL_Msk /*!< Coefficients of the polynomial */
  2135. /******************************************************************************/
  2136. /* */
  2137. /* Advanced Encryption Standard (AES) */
  2138. /* */
  2139. /******************************************************************************/
  2140. /******************* Bit definition for AES_CR register *********************/
  2141. #define AES_CR_EN_Pos (0U)
  2142. #define AES_CR_EN_Msk (0x1UL << AES_CR_EN_Pos) /*!< 0x00000001 */
  2143. #define AES_CR_EN AES_CR_EN_Msk /*!< AES Enable */
  2144. #define AES_CR_DATATYPE_Pos (1U)
  2145. #define AES_CR_DATATYPE_Msk (0x3UL << AES_CR_DATATYPE_Pos) /*!< 0x00000006 */
  2146. #define AES_CR_DATATYPE AES_CR_DATATYPE_Msk /*!< Data type selection */
  2147. #define AES_CR_DATATYPE_0 (0x1U << AES_CR_DATATYPE_Pos) /*!< 0x00000002 */
  2148. #define AES_CR_DATATYPE_1 (0x2U << AES_CR_DATATYPE_Pos) /*!< 0x00000004 */
  2149. #define AES_CR_MODE_Pos (3U)
  2150. #define AES_CR_MODE_Msk (0x3UL << AES_CR_MODE_Pos) /*!< 0x00000018 */
  2151. #define AES_CR_MODE AES_CR_MODE_Msk /*!< AES Mode Of Operation */
  2152. #define AES_CR_MODE_0 (0x1U << AES_CR_MODE_Pos) /*!< 0x00000008 */
  2153. #define AES_CR_MODE_1 (0x2U << AES_CR_MODE_Pos) /*!< 0x00000010 */
  2154. #define AES_CR_CHMOD_Pos (5U)
  2155. #define AES_CR_CHMOD_Msk (0x803UL << AES_CR_CHMOD_Pos) /*!< 0x00010060 */
  2156. #define AES_CR_CHMOD AES_CR_CHMOD_Msk /*!< AES Chaining Mode */
  2157. #define AES_CR_CHMOD_0 (0x001U << AES_CR_CHMOD_Pos) /*!< 0x00000020 */
  2158. #define AES_CR_CHMOD_1 (0x002U << AES_CR_CHMOD_Pos) /*!< 0x00000040 */
  2159. #define AES_CR_CHMOD_2 (0x800U << AES_CR_CHMOD_Pos) /*!< 0x00010000 */
  2160. #define AES_CR_CCFC_Pos (7U)
  2161. #define AES_CR_CCFC_Msk (0x1UL << AES_CR_CCFC_Pos) /*!< 0x00000080 */
  2162. #define AES_CR_CCFC AES_CR_CCFC_Msk /*!< Computation Complete Flag Clear */
  2163. #define AES_CR_ERRC_Pos (8U)
  2164. #define AES_CR_ERRC_Msk (0x1UL << AES_CR_ERRC_Pos) /*!< 0x00000100 */
  2165. #define AES_CR_ERRC AES_CR_ERRC_Msk /*!< Error Clear */
  2166. #define AES_CR_CCFIE_Pos (9U)
  2167. #define AES_CR_CCFIE_Msk (0x1UL << AES_CR_CCFIE_Pos) /*!< 0x00000200 */
  2168. #define AES_CR_CCFIE AES_CR_CCFIE_Msk /*!< Computation Complete Flag Interrupt Enable */
  2169. #define AES_CR_ERRIE_Pos (10U)
  2170. #define AES_CR_ERRIE_Msk (0x1UL << AES_CR_ERRIE_Pos) /*!< 0x00000400 */
  2171. #define AES_CR_ERRIE AES_CR_ERRIE_Msk /*!< Error Interrupt Enable */
  2172. #define AES_CR_DMAINEN_Pos (11U)
  2173. #define AES_CR_DMAINEN_Msk (0x1UL << AES_CR_DMAINEN_Pos) /*!< 0x00000800 */
  2174. #define AES_CR_DMAINEN AES_CR_DMAINEN_Msk /*!< Enable data input phase DMA management */
  2175. #define AES_CR_DMAOUTEN_Pos (12U)
  2176. #define AES_CR_DMAOUTEN_Msk (0x1UL << AES_CR_DMAOUTEN_Pos) /*!< 0x00001000 */
  2177. #define AES_CR_DMAOUTEN AES_CR_DMAOUTEN_Msk /*!< Enable data output phase DMA management */
  2178. #define AES_CR_GCMPH_Pos (13U)
  2179. #define AES_CR_GCMPH_Msk (0x3UL << AES_CR_GCMPH_Pos) /*!< 0x00006000 */
  2180. #define AES_CR_GCMPH AES_CR_GCMPH_Msk /*!< GCM Phase */
  2181. #define AES_CR_GCMPH_0 (0x1U << AES_CR_GCMPH_Pos) /*!< 0x00002000 */
  2182. #define AES_CR_GCMPH_1 (0x2U << AES_CR_GCMPH_Pos) /*!< 0x00004000 */
  2183. #define AES_CR_KEYSIZE_Pos (18U)
  2184. #define AES_CR_KEYSIZE_Msk (0x1UL << AES_CR_KEYSIZE_Pos) /*!< 0x00040000 */
  2185. #define AES_CR_KEYSIZE AES_CR_KEYSIZE_Msk /*!< Key size selection */
  2186. #define AES_CR_NPBLB_Pos (20U)
  2187. #define AES_CR_NPBLB_Msk (0xFUL << AES_CR_NPBLB_Pos) /*!< 0x00F00000 */
  2188. #define AES_CR_NPBLB AES_CR_NPBLB_Msk /*!< Number of padding bytes in last payload block */
  2189. #define AES_CR_NPBLB_0 (0x1U << AES_CR_NPBLB_Pos) /*!< 0x00100000 */
  2190. #define AES_CR_NPBLB_1 (0x2U << AES_CR_NPBLB_Pos) /*!< 0x00200000 */
  2191. #define AES_CR_NPBLB_2 (0x4U << AES_CR_NPBLB_Pos) /*!< 0x00400000 */
  2192. #define AES_CR_NPBLB_3 (0x8U << AES_CR_NPBLB_Pos) /*!< 0x00800000 */
  2193. /******************* Bit definition for AES_SR register *********************/
  2194. #define AES_SR_CCF_Pos (0U)
  2195. #define AES_SR_CCF_Msk (0x1UL << AES_SR_CCF_Pos) /*!< 0x00000001 */
  2196. #define AES_SR_CCF AES_SR_CCF_Msk /*!< Computation Complete Flag */
  2197. #define AES_SR_RDERR_Pos (1U)
  2198. #define AES_SR_RDERR_Msk (0x1UL << AES_SR_RDERR_Pos) /*!< 0x00000002 */
  2199. #define AES_SR_RDERR AES_SR_RDERR_Msk /*!< Read Error Flag */
  2200. #define AES_SR_WRERR_Pos (2U)
  2201. #define AES_SR_WRERR_Msk (0x1UL << AES_SR_WRERR_Pos) /*!< 0x00000004 */
  2202. #define AES_SR_WRERR AES_SR_WRERR_Msk /*!< Write Error Flag */
  2203. #define AES_SR_BUSY_Pos (3U)
  2204. #define AES_SR_BUSY_Msk (0x1UL << AES_SR_BUSY_Pos) /*!< 0x00000008 */
  2205. #define AES_SR_BUSY AES_SR_BUSY_Msk /*!< Busy Flag */
  2206. /******************* Bit definition for AES_DINR register *******************/
  2207. #define AES_DINR_Pos (0U)
  2208. #define AES_DINR_Msk (0xFFFFFFFFUL << AES_DINR_Pos) /*!< 0xFFFFFFFF */
  2209. #define AES_DINR AES_DINR_Msk /*!< AES Data Input Register */
  2210. /******************* Bit definition for AES_DOUTR register ******************/
  2211. #define AES_DOUTR_Pos (0U)
  2212. #define AES_DOUTR_Msk (0xFFFFFFFFUL << AES_DOUTR_Pos) /*!< 0xFFFFFFFF */
  2213. #define AES_DOUTR AES_DOUTR_Msk /*!< AES Data Output Register */
  2214. /******************* Bit definition for AES_KEYR0 register ******************/
  2215. #define AES_KEYR0_Pos (0U)
  2216. #define AES_KEYR0_Msk (0xFFFFFFFFUL << AES_KEYR0_Pos) /*!< 0xFFFFFFFF */
  2217. #define AES_KEYR0 AES_KEYR0_Msk /*!< AES Key Register 0 */
  2218. /******************* Bit definition for AES_KEYR1 register ******************/
  2219. #define AES_KEYR1_Pos (0U)
  2220. #define AES_KEYR1_Msk (0xFFFFFFFFUL << AES_KEYR1_Pos) /*!< 0xFFFFFFFF */
  2221. #define AES_KEYR1 AES_KEYR1_Msk /*!< AES Key Register 1 */
  2222. /******************* Bit definition for AES_KEYR2 register ******************/
  2223. #define AES_KEYR2_Pos (0U)
  2224. #define AES_KEYR2_Msk (0xFFFFFFFFUL << AES_KEYR2_Pos) /*!< 0xFFFFFFFF */
  2225. #define AES_KEYR2 AES_KEYR2_Msk /*!< AES Key Register 2 */
  2226. /******************* Bit definition for AES_KEYR3 register ******************/
  2227. #define AES_KEYR3_Pos (0U)
  2228. #define AES_KEYR3_Msk (0xFFFFFFFFUL << AES_KEYR3_Pos) /*!< 0xFFFFFFFF */
  2229. #define AES_KEYR3 AES_KEYR3_Msk /*!< AES Key Register 3 */
  2230. /******************* Bit definition for AES_KEYR4 register ******************/
  2231. #define AES_KEYR4_Pos (0U)
  2232. #define AES_KEYR4_Msk (0xFFFFFFFFUL << AES_KEYR4_Pos) /*!< 0xFFFFFFFF */
  2233. #define AES_KEYR4 AES_KEYR4_Msk /*!< AES Key Register 4 */
  2234. /******************* Bit definition for AES_KEYR5 register ******************/
  2235. #define AES_KEYR5_Pos (0U)
  2236. #define AES_KEYR5_Msk (0xFFFFFFFFUL << AES_KEYR5_Pos) /*!< 0xFFFFFFFF */
  2237. #define AES_KEYR5 AES_KEYR5_Msk /*!< AES Key Register 5 */
  2238. /******************* Bit definition for AES_KEYR6 register ******************/
  2239. #define AES_KEYR6_Pos (0U)
  2240. #define AES_KEYR6_Msk (0xFFFFFFFFUL << AES_KEYR6_Pos) /*!< 0xFFFFFFFF */
  2241. #define AES_KEYR6 AES_KEYR6_Msk /*!< AES Key Register 6 */
  2242. /******************* Bit definition for AES_KEYR7 register ******************/
  2243. #define AES_KEYR7_Pos (0U)
  2244. #define AES_KEYR7_Msk (0xFFFFFFFFUL << AES_KEYR7_Pos) /*!< 0xFFFFFFFF */
  2245. #define AES_KEYR7 AES_KEYR7_Msk /*!< AES Key Register 7 */
  2246. /******************* Bit definition for AES_IVR0 register ******************/
  2247. #define AES_IVR0_Pos (0U)
  2248. #define AES_IVR0_Msk (0xFFFFFFFFUL << AES_IVR0_Pos) /*!< 0xFFFFFFFF */
  2249. #define AES_IVR0 AES_IVR0_Msk /*!< AES Initialization Vector Register 0 */
  2250. /******************* Bit definition for AES_IVR1 register ******************/
  2251. #define AES_IVR1_Pos (0U)
  2252. #define AES_IVR1_Msk (0xFFFFFFFFUL << AES_IVR1_Pos) /*!< 0xFFFFFFFF */
  2253. #define AES_IVR1 AES_IVR1_Msk /*!< AES Initialization Vector Register 1 */
  2254. /******************* Bit definition for AES_IVR2 register ******************/
  2255. #define AES_IVR2_Pos (0U)
  2256. #define AES_IVR2_Msk (0xFFFFFFFFUL << AES_IVR2_Pos) /*!< 0xFFFFFFFF */
  2257. #define AES_IVR2 AES_IVR2_Msk /*!< AES Initialization Vector Register 2 */
  2258. /******************* Bit definition for AES_IVR3 register ******************/
  2259. #define AES_IVR3_Pos (0U)
  2260. #define AES_IVR3_Msk (0xFFFFFFFFUL << AES_IVR3_Pos) /*!< 0xFFFFFFFF */
  2261. #define AES_IVR3 AES_IVR3_Msk /*!< AES Initialization Vector Register 3 */
  2262. /******************* Bit definition for AES_SUSP0R register ******************/
  2263. #define AES_SUSP0R_Pos (0U)
  2264. #define AES_SUSP0R_Msk (0xFFFFFFFFUL << AES_SUSP0R_Pos) /*!< 0xFFFFFFFF */
  2265. #define AES_SUSP0R AES_SUSP0R_Msk /*!< AES Suspend registers 0 */
  2266. /******************* Bit definition for AES_SUSP1R register ******************/
  2267. #define AES_SUSP1R_Pos (0U)
  2268. #define AES_SUSP1R_Msk (0xFFFFFFFFUL << AES_SUSP1R_Pos) /*!< 0xFFFFFFFF */
  2269. #define AES_SUSP1R AES_SUSP1R_Msk /*!< AES Suspend registers 1 */
  2270. /******************* Bit definition for AES_SUSP2R register ******************/
  2271. #define AES_SUSP2R_Pos (0U)
  2272. #define AES_SUSP2R_Msk (0xFFFFFFFFUL << AES_SUSP2R_Pos) /*!< 0xFFFFFFFF */
  2273. #define AES_SUSP2R AES_SUSP2R_Msk /*!< AES Suspend registers 2 */
  2274. /******************* Bit definition for AES_SUSP3R register ******************/
  2275. #define AES_SUSP3R_Pos (0U)
  2276. #define AES_SUSP3R_Msk (0xFFFFFFFFUL << AES_SUSP3R_Pos) /*!< 0xFFFFFFFF */
  2277. #define AES_SUSP3R AES_SUSP3R_Msk /*!< AES Suspend registers 3 */
  2278. /******************* Bit definition for AES_SUSP4R register ******************/
  2279. #define AES_SUSP4R_Pos (0U)
  2280. #define AES_SUSP4R_Msk (0xFFFFFFFFUL << AES_SUSP4R_Pos) /*!< 0xFFFFFFFF */
  2281. #define AES_SUSP4R AES_SUSP4R_Msk /*!< AES Suspend registers 4 */
  2282. /******************* Bit definition for AES_SUSP5R register ******************/
  2283. #define AES_SUSP5R_Pos (0U)
  2284. #define AES_SUSP5R_Msk (0xFFFFFFFFUL << AES_SUSP5R_Pos) /*!< 0xFFFFFFFF */
  2285. #define AES_SUSP5R AES_SUSP5R_Msk /*!< AES Suspend registers 5 */
  2286. /******************* Bit definition for AES_SUSP6R register ******************/
  2287. #define AES_SUSP6R_Pos (0U)
  2288. #define AES_SUSP6R_Msk (0xFFFFFFFFUL << AES_SUSP6R_Pos) /*!< 0xFFFFFFFF */
  2289. #define AES_SUSP6R AES_SUSP6R_Msk /*!< AES Suspend registers 6 */
  2290. /******************* Bit definition for AES_SUSP7R register ******************/
  2291. #define AES_SUSP7R_Pos (0U)
  2292. #define AES_SUSP7R_Msk (0xFFFFFFFFUL << AES_SUSP7R_Pos) /*!< 0xFFFFFFFF */
  2293. #define AES_SUSP7R AES_SUSP7R_Msk /*!< AES Suspend registers 7 */
  2294. /******************************************************************************/
  2295. /* */
  2296. /* DMA Controller (DMA) */
  2297. /* */
  2298. /******************************************************************************/
  2299. /******************* Bit definition for DMA_ISR register ********************/
  2300. #define DMA_ISR_GIF1_Pos (0U)
  2301. #define DMA_ISR_GIF1_Msk (0x1UL << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */
  2302. #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */
  2303. #define DMA_ISR_TCIF1_Pos (1U)
  2304. #define DMA_ISR_TCIF1_Msk (0x1UL << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */
  2305. #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */
  2306. #define DMA_ISR_HTIF1_Pos (2U)
  2307. #define DMA_ISR_HTIF1_Msk (0x1UL << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */
  2308. #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */
  2309. #define DMA_ISR_TEIF1_Pos (3U)
  2310. #define DMA_ISR_TEIF1_Msk (0x1UL << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */
  2311. #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */
  2312. #define DMA_ISR_GIF2_Pos (4U)
  2313. #define DMA_ISR_GIF2_Msk (0x1UL << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */
  2314. #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */
  2315. #define DMA_ISR_TCIF2_Pos (5U)
  2316. #define DMA_ISR_TCIF2_Msk (0x1UL << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */
  2317. #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */
  2318. #define DMA_ISR_HTIF2_Pos (6U)
  2319. #define DMA_ISR_HTIF2_Msk (0x1UL << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */
  2320. #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */
  2321. #define DMA_ISR_TEIF2_Pos (7U)
  2322. #define DMA_ISR_TEIF2_Msk (0x1UL << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */
  2323. #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */
  2324. #define DMA_ISR_GIF3_Pos (8U)
  2325. #define DMA_ISR_GIF3_Msk (0x1UL << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */
  2326. #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */
  2327. #define DMA_ISR_TCIF3_Pos (9U)
  2328. #define DMA_ISR_TCIF3_Msk (0x1UL << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */
  2329. #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */
  2330. #define DMA_ISR_HTIF3_Pos (10U)
  2331. #define DMA_ISR_HTIF3_Msk (0x1UL << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */
  2332. #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */
  2333. #define DMA_ISR_TEIF3_Pos (11U)
  2334. #define DMA_ISR_TEIF3_Msk (0x1UL << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */
  2335. #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */
  2336. #define DMA_ISR_GIF4_Pos (12U)
  2337. #define DMA_ISR_GIF4_Msk (0x1UL << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */
  2338. #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */
  2339. #define DMA_ISR_TCIF4_Pos (13U)
  2340. #define DMA_ISR_TCIF4_Msk (0x1UL << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */
  2341. #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */
  2342. #define DMA_ISR_HTIF4_Pos (14U)
  2343. #define DMA_ISR_HTIF4_Msk (0x1UL << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */
  2344. #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */
  2345. #define DMA_ISR_TEIF4_Pos (15U)
  2346. #define DMA_ISR_TEIF4_Msk (0x1UL << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */
  2347. #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */
  2348. #define DMA_ISR_GIF5_Pos (16U)
  2349. #define DMA_ISR_GIF5_Msk (0x1UL << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */
  2350. #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */
  2351. #define DMA_ISR_TCIF5_Pos (17U)
  2352. #define DMA_ISR_TCIF5_Msk (0x1UL << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */
  2353. #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */
  2354. #define DMA_ISR_HTIF5_Pos (18U)
  2355. #define DMA_ISR_HTIF5_Msk (0x1UL << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */
  2356. #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */
  2357. #define DMA_ISR_TEIF5_Pos (19U)
  2358. #define DMA_ISR_TEIF5_Msk (0x1UL << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */
  2359. #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */
  2360. #define DMA_ISR_GIF6_Pos (20U)
  2361. #define DMA_ISR_GIF6_Msk (0x1UL << DMA_ISR_GIF6_Pos) /*!< 0x00100000 */
  2362. #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk /*!< Channel 6 Global interrupt flag */
  2363. #define DMA_ISR_TCIF6_Pos (21U)
  2364. #define DMA_ISR_TCIF6_Msk (0x1UL << DMA_ISR_TCIF6_Pos) /*!< 0x00200000 */
  2365. #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk /*!< Channel 6 Transfer Complete flag */
  2366. #define DMA_ISR_HTIF6_Pos (22U)
  2367. #define DMA_ISR_HTIF6_Msk (0x1UL << DMA_ISR_HTIF6_Pos) /*!< 0x00400000 */
  2368. #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk /*!< Channel 6 Half Transfer flag */
  2369. #define DMA_ISR_TEIF6_Pos (23U)
  2370. #define DMA_ISR_TEIF6_Msk (0x1UL << DMA_ISR_TEIF6_Pos) /*!< 0x00800000 */
  2371. #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk /*!< Channel 6 Transfer Error flag */
  2372. #define DMA_ISR_GIF7_Pos (24U)
  2373. #define DMA_ISR_GIF7_Msk (0x1UL << DMA_ISR_GIF7_Pos) /*!< 0x01000000 */
  2374. #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk /*!< Channel 7 Global interrupt flag */
  2375. #define DMA_ISR_TCIF7_Pos (25U)
  2376. #define DMA_ISR_TCIF7_Msk (0x1UL << DMA_ISR_TCIF7_Pos) /*!< 0x02000000 */
  2377. #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk /*!< Channel 7 Transfer Complete flag */
  2378. #define DMA_ISR_HTIF7_Pos (26U)
  2379. #define DMA_ISR_HTIF7_Msk (0x1UL << DMA_ISR_HTIF7_Pos) /*!< 0x04000000 */
  2380. #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk /*!< Channel 7 Half Transfer flag */
  2381. #define DMA_ISR_TEIF7_Pos (27U)
  2382. #define DMA_ISR_TEIF7_Msk (0x1UL << DMA_ISR_TEIF7_Pos) /*!< 0x08000000 */
  2383. #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk /*!< Channel 7 Transfer Error flag */
  2384. /******************* Bit definition for DMA_IFCR register *******************/
  2385. #define DMA_IFCR_CGIF1_Pos (0U)
  2386. #define DMA_IFCR_CGIF1_Msk (0x1UL << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */
  2387. #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clear */
  2388. #define DMA_IFCR_CTCIF1_Pos (1U)
  2389. #define DMA_IFCR_CTCIF1_Msk (0x1UL << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */
  2390. #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */
  2391. #define DMA_IFCR_CHTIF1_Pos (2U)
  2392. #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
  2393. #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */
  2394. #define DMA_IFCR_CTEIF1_Pos (3U)
  2395. #define DMA_IFCR_CTEIF1_Msk (0x1UL << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */
  2396. #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */
  2397. #define DMA_IFCR_CGIF2_Pos (4U)
  2398. #define DMA_IFCR_CGIF2_Msk (0x1UL << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */
  2399. #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */
  2400. #define DMA_IFCR_CTCIF2_Pos (5U)
  2401. #define DMA_IFCR_CTCIF2_Msk (0x1UL << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */
  2402. #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */
  2403. #define DMA_IFCR_CHTIF2_Pos (6U)
  2404. #define DMA_IFCR_CHTIF2_Msk (0x1UL << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */
  2405. #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */
  2406. #define DMA_IFCR_CTEIF2_Pos (7U)
  2407. #define DMA_IFCR_CTEIF2_Msk (0x1UL << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */
  2408. #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */
  2409. #define DMA_IFCR_CGIF3_Pos (8U)
  2410. #define DMA_IFCR_CGIF3_Msk (0x1UL << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */
  2411. #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */
  2412. #define DMA_IFCR_CTCIF3_Pos (9U)
  2413. #define DMA_IFCR_CTCIF3_Msk (0x1UL << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */
  2414. #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */
  2415. #define DMA_IFCR_CHTIF3_Pos (10U)
  2416. #define DMA_IFCR_CHTIF3_Msk (0x1UL << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */
  2417. #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */
  2418. #define DMA_IFCR_CTEIF3_Pos (11U)
  2419. #define DMA_IFCR_CTEIF3_Msk (0x1UL << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */
  2420. #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */
  2421. #define DMA_IFCR_CGIF4_Pos (12U)
  2422. #define DMA_IFCR_CGIF4_Msk (0x1UL << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */
  2423. #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */
  2424. #define DMA_IFCR_CTCIF4_Pos (13U)
  2425. #define DMA_IFCR_CTCIF4_Msk (0x1UL << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */
  2426. #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */
  2427. #define DMA_IFCR_CHTIF4_Pos (14U)
  2428. #define DMA_IFCR_CHTIF4_Msk (0x1UL << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */
  2429. #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */
  2430. #define DMA_IFCR_CTEIF4_Pos (15U)
  2431. #define DMA_IFCR_CTEIF4_Msk (0x1UL << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */
  2432. #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */
  2433. #define DMA_IFCR_CGIF5_Pos (16U)
  2434. #define DMA_IFCR_CGIF5_Msk (0x1UL << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */
  2435. #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */
  2436. #define DMA_IFCR_CTCIF5_Pos (17U)
  2437. #define DMA_IFCR_CTCIF5_Msk (0x1UL << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */
  2438. #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */
  2439. #define DMA_IFCR_CHTIF5_Pos (18U)
  2440. #define DMA_IFCR_CHTIF5_Msk (0x1UL << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */
  2441. #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */
  2442. #define DMA_IFCR_CTEIF5_Pos (19U)
  2443. #define DMA_IFCR_CTEIF5_Msk (0x1UL << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */
  2444. #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */
  2445. #define DMA_IFCR_CGIF6_Pos (20U)
  2446. #define DMA_IFCR_CGIF6_Msk (0x1UL << DMA_IFCR_CGIF6_Pos) /*!< 0x00100000 */
  2447. #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk /*!< Channel 6 Global interrupt clear */
  2448. #define DMA_IFCR_CTCIF6_Pos (21U)
  2449. #define DMA_IFCR_CTCIF6_Msk (0x1UL << DMA_IFCR_CTCIF6_Pos) /*!< 0x00200000 */
  2450. #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk /*!< Channel 6 Transfer Complete clear */
  2451. #define DMA_IFCR_CHTIF6_Pos (22U)
  2452. #define DMA_IFCR_CHTIF6_Msk (0x1UL << DMA_IFCR_CHTIF6_Pos) /*!< 0x00400000 */
  2453. #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk /*!< Channel 6 Half Transfer clear */
  2454. #define DMA_IFCR_CTEIF6_Pos (23U)
  2455. #define DMA_IFCR_CTEIF6_Msk (0x1UL << DMA_IFCR_CTEIF6_Pos) /*!< 0x00800000 */
  2456. #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk /*!< Channel 6 Transfer Error clear */
  2457. #define DMA_IFCR_CGIF7_Pos (24U)
  2458. #define DMA_IFCR_CGIF7_Msk (0x1UL << DMA_IFCR_CGIF7_Pos) /*!< 0x01000000 */
  2459. #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk /*!< Channel 7 Global interrupt clear */
  2460. #define DMA_IFCR_CTCIF7_Pos (25U)
  2461. #define DMA_IFCR_CTCIF7_Msk (0x1UL << DMA_IFCR_CTCIF7_Pos) /*!< 0x02000000 */
  2462. #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk /*!< Channel 7 Transfer Complete clear */
  2463. #define DMA_IFCR_CHTIF7_Pos (26U)
  2464. #define DMA_IFCR_CHTIF7_Msk (0x1UL << DMA_IFCR_CHTIF7_Pos) /*!< 0x04000000 */
  2465. #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk /*!< Channel 7 Half Transfer clear */
  2466. #define DMA_IFCR_CTEIF7_Pos (27U)
  2467. #define DMA_IFCR_CTEIF7_Msk (0x1UL << DMA_IFCR_CTEIF7_Pos) /*!< 0x08000000 */
  2468. #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk /*!< Channel 7 Transfer Error clear */
  2469. /******************* Bit definition for DMA_CCR register ********************/
  2470. #define DMA_CCR_EN_Pos (0U)
  2471. #define DMA_CCR_EN_Msk (0x1UL << DMA_CCR_EN_Pos) /*!< 0x00000001 */
  2472. #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable */
  2473. #define DMA_CCR_TCIE_Pos (1U)
  2474. #define DMA_CCR_TCIE_Msk (0x1UL << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */
  2475. #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */
  2476. #define DMA_CCR_HTIE_Pos (2U)
  2477. #define DMA_CCR_HTIE_Msk (0x1UL << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */
  2478. #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */
  2479. #define DMA_CCR_TEIE_Pos (3U)
  2480. #define DMA_CCR_TEIE_Msk (0x1UL << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */
  2481. #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */
  2482. #define DMA_CCR_DIR_Pos (4U)
  2483. #define DMA_CCR_DIR_Msk (0x1UL << DMA_CCR_DIR_Pos) /*!< 0x00000010 */
  2484. #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */
  2485. #define DMA_CCR_CIRC_Pos (5U)
  2486. #define DMA_CCR_CIRC_Msk (0x1UL << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */
  2487. #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */
  2488. #define DMA_CCR_PINC_Pos (6U)
  2489. #define DMA_CCR_PINC_Msk (0x1UL << DMA_CCR_PINC_Pos) /*!< 0x00000040 */
  2490. #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */
  2491. #define DMA_CCR_MINC_Pos (7U)
  2492. #define DMA_CCR_MINC_Msk (0x1UL << DMA_CCR_MINC_Pos) /*!< 0x00000080 */
  2493. #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */
  2494. #define DMA_CCR_PSIZE_Pos (8U)
  2495. #define DMA_CCR_PSIZE_Msk (0x3UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */
  2496. #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */
  2497. #define DMA_CCR_PSIZE_0 (0x1U << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */
  2498. #define DMA_CCR_PSIZE_1 (0x2U << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */
  2499. #define DMA_CCR_MSIZE_Pos (10U)
  2500. #define DMA_CCR_MSIZE_Msk (0x3UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */
  2501. #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */
  2502. #define DMA_CCR_MSIZE_0 (0x1U << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */
  2503. #define DMA_CCR_MSIZE_1 (0x2U << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */
  2504. #define DMA_CCR_PL_Pos (12U)
  2505. #define DMA_CCR_PL_Msk (0x3UL << DMA_CCR_PL_Pos) /*!< 0x00003000 */
  2506. #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level)*/
  2507. #define DMA_CCR_PL_0 (0x1U << DMA_CCR_PL_Pos) /*!< 0x00001000 */
  2508. #define DMA_CCR_PL_1 (0x2U << DMA_CCR_PL_Pos) /*!< 0x00002000 */
  2509. #define DMA_CCR_MEM2MEM_Pos (14U)
  2510. #define DMA_CCR_MEM2MEM_Msk (0x1UL << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */
  2511. #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */
  2512. /****************** Bit definition for DMA_CNDTR register *******************/
  2513. #define DMA_CNDTR_NDT_Pos (0U)
  2514. #define DMA_CNDTR_NDT_Msk (0xFFFFUL << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */
  2515. #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */
  2516. /****************** Bit definition for DMA_CPAR register ********************/
  2517. #define DMA_CPAR_PA_Pos (0U)
  2518. #define DMA_CPAR_PA_Msk (0xFFFFFFFFUL << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */
  2519. #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */
  2520. /****************** Bit definition for DMA_CMAR register ********************/
  2521. #define DMA_CMAR_MA_Pos (0U)
  2522. #define DMA_CMAR_MA_Msk (0xFFFFFFFFUL << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */
  2523. #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */
  2524. /******************************************************************************/
  2525. /* */
  2526. /* DMAMUX Controller */
  2527. /* */
  2528. /******************************************************************************/
  2529. /******************** Bits definition for DMAMUX_CxCR register **************/
  2530. #define DMAMUX_CxCR_DMAREQ_ID_Pos (0U)
  2531. #define DMAMUX_CxCR_DMAREQ_ID_Msk (0x3FUL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x0000003F */
  2532. #define DMAMUX_CxCR_DMAREQ_ID DMAMUX_CxCR_DMAREQ_ID_Msk /*!< DMA Request ID */
  2533. #define DMAMUX_CxCR_DMAREQ_ID_0 (0x01U << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000001 */
  2534. #define DMAMUX_CxCR_DMAREQ_ID_1 (0x02U << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000002 */
  2535. #define DMAMUX_CxCR_DMAREQ_ID_2 (0x04U << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000004 */
  2536. #define DMAMUX_CxCR_DMAREQ_ID_3 (0x08U << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000008 */
  2537. #define DMAMUX_CxCR_DMAREQ_ID_4 (0x10U << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000010 */
  2538. #define DMAMUX_CxCR_DMAREQ_ID_5 (0x20U << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000020 */
  2539. #define DMAMUX_CxCR_SOIE_Pos (8U)
  2540. #define DMAMUX_CxCR_SOIE_Msk (0x1UL << DMAMUX_CxCR_SOIE_Pos) /*!< 0x00000100 */
  2541. #define DMAMUX_CxCR_SOIE DMAMUX_CxCR_SOIE_Msk /*!< Synchro overrun interrupt enable */
  2542. #define DMAMUX_CxCR_EGE_Pos (9U)
  2543. #define DMAMUX_CxCR_EGE_Msk (0x1UL << DMAMUX_CxCR_EGE_Pos) /*!< 0x00000200 */
  2544. #define DMAMUX_CxCR_EGE DMAMUX_CxCR_EGE_Msk /*!< Event generation interrupt enable */
  2545. #define DMAMUX_CxCR_SE_Pos (16U)
  2546. #define DMAMUX_CxCR_SE_Msk (0x1UL << DMAMUX_CxCR_SE_Pos) /*!< 0x00010000 */
  2547. #define DMAMUX_CxCR_SE DMAMUX_CxCR_SE_Msk /*!< Synchronization enable */
  2548. #define DMAMUX_CxCR_SPOL_Pos (17U)
  2549. #define DMAMUX_CxCR_SPOL_Msk (0x3UL << DMAMUX_CxCR_SPOL_Pos) /*!< 0x00060000 */
  2550. #define DMAMUX_CxCR_SPOL DMAMUX_CxCR_SPOL_Msk /*!< Synchronization polarity */
  2551. #define DMAMUX_CxCR_SPOL_0 (0x1U << DMAMUX_CxCR_SPOL_Pos) /*!< 0x00020000 */
  2552. #define DMAMUX_CxCR_SPOL_1 (0x2U << DMAMUX_CxCR_SPOL_Pos) /*!< 0x00040000 */
  2553. #define DMAMUX_CxCR_NBREQ_Pos (19U)
  2554. #define DMAMUX_CxCR_NBREQ_Msk (0x1FUL << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00F80000 */
  2555. #define DMAMUX_CxCR_NBREQ DMAMUX_CxCR_NBREQ_Msk /*!< Number of request */
  2556. #define DMAMUX_CxCR_NBREQ_0 (0x01U << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00080000 */
  2557. #define DMAMUX_CxCR_NBREQ_1 (0x02U << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00100000 */
  2558. #define DMAMUX_CxCR_NBREQ_2 (0x04U << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00200000 */
  2559. #define DMAMUX_CxCR_NBREQ_3 (0x08U << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00400000 */
  2560. #define DMAMUX_CxCR_NBREQ_4 (0x10U << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00800000 */
  2561. #define DMAMUX_CxCR_SYNC_ID_Pos (24U)
  2562. #define DMAMUX_CxCR_SYNC_ID_Msk (0x1FUL << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x1F000000 */
  2563. #define DMAMUX_CxCR_SYNC_ID DMAMUX_CxCR_SYNC_ID_Msk /*!< Synchronization ID */
  2564. #define DMAMUX_CxCR_SYNC_ID_0 (0x01U << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x01000000 */
  2565. #define DMAMUX_CxCR_SYNC_ID_1 (0x02U << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x02000000 */
  2566. #define DMAMUX_CxCR_SYNC_ID_2 (0x04U << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x04000000 */
  2567. #define DMAMUX_CxCR_SYNC_ID_3 (0x08U << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x08000000 */
  2568. #define DMAMUX_CxCR_SYNC_ID_4 (0x10U << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x10000000 */
  2569. /******************* Bits definition for DMAMUX_CSR register **************/
  2570. #define DMAMUX_CSR_SOF0_Pos (0U)
  2571. #define DMAMUX_CSR_SOF0_Msk (0x1UL << DMAMUX_CSR_SOF0_Pos) /*!< 0x00000001 */
  2572. #define DMAMUX_CSR_SOF0 DMAMUX_CSR_SOF0_Msk /*!< Synchronization Overrun Flag 0 */
  2573. #define DMAMUX_CSR_SOF1_Pos (1U)
  2574. #define DMAMUX_CSR_SOF1_Msk (0x1UL << DMAMUX_CSR_SOF1_Pos) /*!< 0x00000002 */
  2575. #define DMAMUX_CSR_SOF1 DMAMUX_CSR_SOF1_Msk /*!< Synchronization Overrun Flag 1 */
  2576. #define DMAMUX_CSR_SOF2_Pos (2U)
  2577. #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos) /*!< 0x00000004 */
  2578. #define DMAMUX_CSR_SOF2 DMAMUX_CSR_SOF2_Msk /*!< Synchronization Overrun Flag 2 */
  2579. #define DMAMUX_CSR_SOF3_Pos (3U)
  2580. #define DMAMUX_CSR_SOF3_Msk (0x1UL << DMAMUX_CSR_SOF3_Pos) /*!< 0x00000008 */
  2581. #define DMAMUX_CSR_SOF3 DMAMUX_CSR_SOF3_Msk /*!< Synchronization Overrun Flag 3 */
  2582. #define DMAMUX_CSR_SOF4_Pos (4U)
  2583. #define DMAMUX_CSR_SOF4_Msk (0x1UL << DMAMUX_CSR_SOF4_Pos) /*!< 0x00000010 */
  2584. #define DMAMUX_CSR_SOF4 DMAMUX_CSR_SOF4_Msk /*!< Synchronization Overrun Flag 4 */
  2585. #define DMAMUX_CSR_SOF5_Pos (5U)
  2586. #define DMAMUX_CSR_SOF5_Msk (0x1UL << DMAMUX_CSR_SOF5_Pos) /*!< 0x00000020 */
  2587. #define DMAMUX_CSR_SOF5 DMAMUX_CSR_SOF5_Msk /*!< Synchronization Overrun Flag 5 */
  2588. #define DMAMUX_CSR_SOF6_Pos (6U)
  2589. #define DMAMUX_CSR_SOF6_Msk (0x1UL << DMAMUX_CSR_SOF6_Pos) /*!< 0x00000040 */
  2590. #define DMAMUX_CSR_SOF6 DMAMUX_CSR_SOF6_Msk /*!< Synchronization Overrun Flag 6 */
  2591. #define DMAMUX_CSR_SOF7_Pos (7U)
  2592. #define DMAMUX_CSR_SOF7_Msk (0x1UL << DMAMUX_CSR_SOF7_Pos) /*!< 0x00000080 */
  2593. #define DMAMUX_CSR_SOF7 DMAMUX_CSR_SOF7_Msk /*!< Synchronization Overrun Flag 7 */
  2594. #define DMAMUX_CSR_SOF8_Pos (8U)
  2595. #define DMAMUX_CSR_SOF8_Msk (0x1UL << DMAMUX_CSR_SOF8_Pos) /*!< 0x00000100 */
  2596. #define DMAMUX_CSR_SOF8 DMAMUX_CSR_SOF8_Msk /*!< Synchronization Overrun Flag 8 */
  2597. #define DMAMUX_CSR_SOF9_Pos (9U)
  2598. #define DMAMUX_CSR_SOF9_Msk (0x1UL << DMAMUX_CSR_SOF9_Pos) /*!< 0x00000200 */
  2599. #define DMAMUX_CSR_SOF9 DMAMUX_CSR_SOF9_Msk /*!< Synchronization Overrun Flag 9 */
  2600. #define DMAMUX_CSR_SOF10_Pos (10U)
  2601. #define DMAMUX_CSR_SOF10_Msk (0x1UL << DMAMUX_CSR_SOF10_Pos) /*!< 0x00000400 */
  2602. #define DMAMUX_CSR_SOF10 DMAMUX_CSR_SOF10_Msk /*!< Synchronization Overrun Flag 10 */
  2603. #define DMAMUX_CSR_SOF11_Pos (11U)
  2604. #define DMAMUX_CSR_SOF11_Msk (0x1UL << DMAMUX_CSR_SOF11_Pos) /*!< 0x00000800 */
  2605. #define DMAMUX_CSR_SOF11 DMAMUX_CSR_SOF11_Msk /*!< Synchronization Overrun Flag 11 */
  2606. #define DMAMUX_CSR_SOF12_Pos (12U)
  2607. #define DMAMUX_CSR_SOF12_Msk (0x1UL << DMAMUX_CSR_SOF12_Pos) /*!< 0x00001000 */
  2608. #define DMAMUX_CSR_SOF12 DMAMUX_CSR_SOF12_Msk /*!< Synchronization Overrun Flag 12 */
  2609. #define DMAMUX_CSR_SOF13_Pos (13U)
  2610. #define DMAMUX_CSR_SOF13_Msk (0x1UL << DMAMUX_CSR_SOF13_Pos) /*!< 0x00002000 */
  2611. #define DMAMUX_CSR_SOF13 DMAMUX_CSR_SOF13_Msk /*!< Synchronization Overrun Flag 13 */
  2612. /******************** Bits definition for DMAMUX_CFR register **************/
  2613. #define DMAMUX_CFR_CSOF0_Pos (0U)
  2614. #define DMAMUX_CFR_CSOF0_Msk (0x1UL << DMAMUX_CFR_CSOF0_Pos) /*!< 0x00000001 */
  2615. #define DMAMUX_CFR_CSOF0 DMAMUX_CFR_CSOF0_Msk /*!< Clear Overrun Flag 0 */
  2616. #define DMAMUX_CFR_CSOF1_Pos (1U)
  2617. #define DMAMUX_CFR_CSOF1_Msk (0x1UL << DMAMUX_CFR_CSOF1_Pos) /*!< 0x00000002 */
  2618. #define DMAMUX_CFR_CSOF1 DMAMUX_CFR_CSOF1_Msk /*!< Clear Overrun Flag 1 */
  2619. #define DMAMUX_CFR_CSOF2_Pos (2U)
  2620. #define DMAMUX_CFR_CSOF2_Msk (0x1UL << DMAMUX_CFR_CSOF2_Pos) /*!< 0x00000004 */
  2621. #define DMAMUX_CFR_CSOF2 DMAMUX_CFR_CSOF2_Msk /*!< Clear Overrun Flag 2 */
  2622. #define DMAMUX_CFR_CSOF3_Pos (3U)
  2623. #define DMAMUX_CFR_CSOF3_Msk (0x1UL << DMAMUX_CFR_CSOF3_Pos) /*!< 0x00000008 */
  2624. #define DMAMUX_CFR_CSOF3 DMAMUX_CFR_CSOF3_Msk /*!< Clear Overrun Flag 3 */
  2625. #define DMAMUX_CFR_CSOF4_Pos (4U)
  2626. #define DMAMUX_CFR_CSOF4_Msk (0x1UL << DMAMUX_CFR_CSOF4_Pos) /*!< 0x00000010 */
  2627. #define DMAMUX_CFR_CSOF4 DMAMUX_CFR_CSOF4_Msk /*!< Clear Overrun Flag 4 */
  2628. #define DMAMUX_CFR_CSOF5_Pos (5U)
  2629. #define DMAMUX_CFR_CSOF5_Msk (0x1UL << DMAMUX_CFR_CSOF5_Pos) /*!< 0x00000020 */
  2630. #define DMAMUX_CFR_CSOF5 DMAMUX_CFR_CSOF5_Msk /*!< Clear Overrun Flag 5 */
  2631. #define DMAMUX_CFR_CSOF6_Pos (6U)
  2632. #define DMAMUX_CFR_CSOF6_Msk (0x1UL << DMAMUX_CFR_CSOF6_Pos) /*!< 0x00000040 */
  2633. #define DMAMUX_CFR_CSOF6 DMAMUX_CFR_CSOF6_Msk /*!< Clear Overrun Flag 6 */
  2634. #define DMAMUX_CFR_CSOF7_Pos (7U)
  2635. #define DMAMUX_CFR_CSOF7_Msk (0x1UL << DMAMUX_CFR_CSOF7_Pos) /*!< 0x00000080 */
  2636. #define DMAMUX_CFR_CSOF7 DMAMUX_CFR_CSOF7_Msk /*!< Clear Overrun Flag 7 */
  2637. #define DMAMUX_CFR_CSOF8_Pos (8U)
  2638. #define DMAMUX_CFR_CSOF8_Msk (0x1UL << DMAMUX_CFR_CSOF8_Pos) /*!< 0x00000100 */
  2639. #define DMAMUX_CFR_CSOF8 DMAMUX_CFR_CSOF8_Msk /*!< Clear Overrun Flag 8 */
  2640. #define DMAMUX_CFR_CSOF9_Pos (9U)
  2641. #define DMAMUX_CFR_CSOF9_Msk (0x1UL << DMAMUX_CFR_CSOF9_Pos) /*!< 0x00000200 */
  2642. #define DMAMUX_CFR_CSOF9 DMAMUX_CFR_CSOF9_Msk /*!< Clear Overrun Flag 9 */
  2643. #define DMAMUX_CFR_CSOF10_Pos (10U)
  2644. #define DMAMUX_CFR_CSOF10_Msk (0x1UL << DMAMUX_CFR_CSOF10_Pos) /*!< 0x00000400 */
  2645. #define DMAMUX_CFR_CSOF10 DMAMUX_CFR_CSOF10_Msk /*!< Clear Overrun Flag 10 */
  2646. #define DMAMUX_CFR_CSOF11_Pos (11U)
  2647. #define DMAMUX_CFR_CSOF11_Msk (0x1UL << DMAMUX_CFR_CSOF11_Pos) /*!< 0x00000800 */
  2648. #define DMAMUX_CFR_CSOF11 DMAMUX_CFR_CSOF11_Msk /*!< Clear Overrun Flag 11 */
  2649. #define DMAMUX_CFR_CSOF12_Pos (12U)
  2650. #define DMAMUX_CFR_CSOF12_Msk (0x1UL << DMAMUX_CFR_CSOF12_Pos) /*!< 0x00001000 */
  2651. #define DMAMUX_CFR_CSOF12 DMAMUX_CFR_CSOF12_Msk /*!< Clear Overrun Flag 12 */
  2652. #define DMAMUX_CFR_CSOF13_Pos (13U)
  2653. #define DMAMUX_CFR_CSOF13_Msk (0x1UL << DMAMUX_CFR_CSOF13_Pos) /*!< 0x00002000 */
  2654. #define DMAMUX_CFR_CSOF13 DMAMUX_CFR_CSOF13_Msk /*!< Clear Overrun Flag 13 */
  2655. /******************** Bits definition for DMAMUX_RGxCR register ************/
  2656. #define DMAMUX_RGxCR_SIG_ID_Pos (0U)
  2657. #define DMAMUX_RGxCR_SIG_ID_Msk (0x1FUL << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x0000001F */
  2658. #define DMAMUX_RGxCR_SIG_ID DMAMUX_RGxCR_SIG_ID_Msk /*!< Signal ID */
  2659. #define DMAMUX_RGxCR_SIG_ID_0 (0x01U << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000001 */
  2660. #define DMAMUX_RGxCR_SIG_ID_1 (0x02U << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000002 */
  2661. #define DMAMUX_RGxCR_SIG_ID_2 (0x04U << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000004 */
  2662. #define DMAMUX_RGxCR_SIG_ID_3 (0x08U << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000008 */
  2663. #define DMAMUX_RGxCR_SIG_ID_4 (0x10U << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000010 */
  2664. #define DMAMUX_RGxCR_OIE_Pos (8U)
  2665. #define DMAMUX_RGxCR_OIE_Msk (0x1UL << DMAMUX_RGxCR_OIE_Pos) /*!< 0x00000100 */
  2666. #define DMAMUX_RGxCR_OIE DMAMUX_RGxCR_OIE_Msk /*!< Overrun interrupt enable */
  2667. #define DMAMUX_RGxCR_GE_Pos (16U)
  2668. #define DMAMUX_RGxCR_GE_Msk (0x1UL << DMAMUX_RGxCR_GE_Pos) /*!< 0x00010000 */
  2669. #define DMAMUX_RGxCR_GE DMAMUX_RGxCR_GE_Msk /*!< Generation enable */
  2670. #define DMAMUX_RGxCR_GPOL_Pos (17U)
  2671. #define DMAMUX_RGxCR_GPOL_Msk (0x3UL << DMAMUX_RGxCR_GPOL_Pos) /*!< 0x00060000 */
  2672. #define DMAMUX_RGxCR_GPOL DMAMUX_RGxCR_GPOL_Msk /*!< Generation polarity */
  2673. #define DMAMUX_RGxCR_GPOL_0 (0x1U << DMAMUX_RGxCR_GPOL_Pos) /*!< 0x00020000 */
  2674. #define DMAMUX_RGxCR_GPOL_1 (0x2U << DMAMUX_RGxCR_GPOL_Pos) /*!< 0x00040000 */
  2675. #define DMAMUX_RGxCR_GNBREQ_Pos (19U)
  2676. #define DMAMUX_RGxCR_GNBREQ_Msk (0x1FUL << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00F80000 */
  2677. #define DMAMUX_RGxCR_GNBREQ DMAMUX_RGxCR_GNBREQ_Msk /*!< Number of request */
  2678. #define DMAMUX_RGxCR_GNBREQ_0 (0x01U << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00080000 */
  2679. #define DMAMUX_RGxCR_GNBREQ_1 (0x02U << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00100000 */
  2680. #define DMAMUX_RGxCR_GNBREQ_2 (0x04U << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00200000 */
  2681. #define DMAMUX_RGxCR_GNBREQ_3 (0x08U << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00400000 */
  2682. #define DMAMUX_RGxCR_GNBREQ_4 (0x10U << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00800000 */
  2683. /******************** Bits definition for DMAMUX_RGSR register **************/
  2684. #define DMAMUX_RGSR_OF0_Pos (0U)
  2685. #define DMAMUX_RGSR_OF0_Msk (0x1UL << DMAMUX_RGSR_OF0_Pos) /*!< 0x00000001 */
  2686. #define DMAMUX_RGSR_OF0 DMAMUX_RGSR_OF0_Msk /*!< Overrun flag 0 */
  2687. #define DMAMUX_RGSR_OF1_Pos (1U)
  2688. #define DMAMUX_RGSR_OF1_Msk (0x1UL << DMAMUX_RGSR_OF1_Pos) /*!< 0x00000002 */
  2689. #define DMAMUX_RGSR_OF1 DMAMUX_RGSR_OF1_Msk /*!< Overrun flag 1 */
  2690. #define DMAMUX_RGSR_OF2_Pos (2U)
  2691. #define DMAMUX_RGSR_OF2_Msk (0x1UL << DMAMUX_RGSR_OF2_Pos) /*!< 0x00000004 */
  2692. #define DMAMUX_RGSR_OF2 DMAMUX_RGSR_OF2_Msk /*!< Overrun flag 2 */
  2693. #define DMAMUX_RGSR_OF3_Pos (3U)
  2694. #define DMAMUX_RGSR_OF3_Msk (0x1UL << DMAMUX_RGSR_OF3_Pos) /*!< 0x00000008 */
  2695. #define DMAMUX_RGSR_OF3 DMAMUX_RGSR_OF3_Msk /*!< Overrun flag 3 */
  2696. /******************** Bits definition for DMAMUX_RGCFR register **************/
  2697. #define DMAMUX_RGCFR_COF0_Pos (0U)
  2698. #define DMAMUX_RGCFR_COF0_Msk (0x1UL << DMAMUX_RGCFR_COF0_Pos) /*!< 0x00000001 */
  2699. #define DMAMUX_RGCFR_COF0 DMAMUX_RGCFR_COF0_Msk /*!< Clear Overrun flag 0 */
  2700. #define DMAMUX_RGCFR_COF1_Pos (1U)
  2701. #define DMAMUX_RGCFR_COF1_Msk (0x1UL << DMAMUX_RGCFR_COF1_Pos) /*!< 0x00000002 */
  2702. #define DMAMUX_RGCFR_COF1 DMAMUX_RGCFR_COF1_Msk /*!< Clear Overrun flag 1 */
  2703. #define DMAMUX_RGCFR_COF2_Pos (2U)
  2704. #define DMAMUX_RGCFR_COF2_Msk (0x1UL << DMAMUX_RGCFR_COF2_Pos) /*!< 0x00000004 */
  2705. #define DMAMUX_RGCFR_COF2 DMAMUX_RGCFR_COF2_Msk /*!< Clear Overrun flag 2 */
  2706. #define DMAMUX_RGCFR_COF3_Pos (3U)
  2707. #define DMAMUX_RGCFR_COF3_Msk (0x1UL << DMAMUX_RGCFR_COF3_Pos) /*!< 0x00000008 */
  2708. #define DMAMUX_RGCFR_COF3 DMAMUX_RGCFR_COF3_Msk /*!< Clear Overrun flag 3 */
  2709. /******************************************************************************/
  2710. /* */
  2711. /* External Interrupt/Event Controller */
  2712. /* */
  2713. /******************************************************************************/
  2714. /****************** Bit definition for EXTI_RTSR1 register ******************/
  2715. #define EXTI_RTSR1_RT_Pos (0U)
  2716. #define EXTI_RTSR1_RT_Msk (0x803FFFFFUL << EXTI_RTSR1_RT_Pos) /*!< 0x803FFFFF */
  2717. #define EXTI_RTSR1_RT EXTI_RTSR1_RT_Msk /*!< Rising trigger event configuration bit */
  2718. #define EXTI_RTSR1_RT0_Pos (0U)
  2719. #define EXTI_RTSR1_RT0_Msk (0x1UL << EXTI_RTSR1_RT0_Pos) /*!< 0x00000001 */
  2720. #define EXTI_RTSR1_RT0 EXTI_RTSR1_RT0_Msk /*!< Rising trigger event configuration bit of line 0 */
  2721. #define EXTI_RTSR1_RT1_Pos (1U)
  2722. #define EXTI_RTSR1_RT1_Msk (0x1UL << EXTI_RTSR1_RT1_Pos) /*!< 0x00000002 */
  2723. #define EXTI_RTSR1_RT1 EXTI_RTSR1_RT1_Msk /*!< Rising trigger event configuration bit of line 1 */
  2724. #define EXTI_RTSR1_RT2_Pos (2U)
  2725. #define EXTI_RTSR1_RT2_Msk (0x1UL << EXTI_RTSR1_RT2_Pos) /*!< 0x00000004 */
  2726. #define EXTI_RTSR1_RT2 EXTI_RTSR1_RT2_Msk /*!< Rising trigger event configuration bit of line 2 */
  2727. #define EXTI_RTSR1_RT3_Pos (3U)
  2728. #define EXTI_RTSR1_RT3_Msk (0x1UL << EXTI_RTSR1_RT3_Pos) /*!< 0x00000008 */
  2729. #define EXTI_RTSR1_RT3 EXTI_RTSR1_RT3_Msk /*!< Rising trigger event configuration bit of line 3 */
  2730. #define EXTI_RTSR1_RT4_Pos (4U)
  2731. #define EXTI_RTSR1_RT4_Msk (0x1UL << EXTI_RTSR1_RT4_Pos) /*!< 0x00000010 */
  2732. #define EXTI_RTSR1_RT4 EXTI_RTSR1_RT4_Msk /*!< Rising trigger event configuration bit of line 4 */
  2733. #define EXTI_RTSR1_RT5_Pos (5U)
  2734. #define EXTI_RTSR1_RT5_Msk (0x1UL << EXTI_RTSR1_RT5_Pos) /*!< 0x00000020 */
  2735. #define EXTI_RTSR1_RT5 EXTI_RTSR1_RT5_Msk /*!< Rising trigger event configuration bit of line 5 */
  2736. #define EXTI_RTSR1_RT6_Pos (6U)
  2737. #define EXTI_RTSR1_RT6_Msk (0x1UL << EXTI_RTSR1_RT6_Pos) /*!< 0x00000040 */
  2738. #define EXTI_RTSR1_RT6 EXTI_RTSR1_RT6_Msk /*!< Rising trigger event configuration bit of line 6 */
  2739. #define EXTI_RTSR1_RT7_Pos (7U)
  2740. #define EXTI_RTSR1_RT7_Msk (0x1UL << EXTI_RTSR1_RT7_Pos) /*!< 0x00000080 */
  2741. #define EXTI_RTSR1_RT7 EXTI_RTSR1_RT7_Msk /*!< Rising trigger event configuration bit of line 7 */
  2742. #define EXTI_RTSR1_RT8_Pos (8U)
  2743. #define EXTI_RTSR1_RT8_Msk (0x1UL << EXTI_RTSR1_RT8_Pos) /*!< 0x00000100 */
  2744. #define EXTI_RTSR1_RT8 EXTI_RTSR1_RT8_Msk /*!< Rising trigger event configuration bit of line 8 */
  2745. #define EXTI_RTSR1_RT9_Pos (9U)
  2746. #define EXTI_RTSR1_RT9_Msk (0x1UL << EXTI_RTSR1_RT9_Pos) /*!< 0x00000200 */
  2747. #define EXTI_RTSR1_RT9 EXTI_RTSR1_RT9_Msk /*!< Rising trigger event configuration bit of line 9 */
  2748. #define EXTI_RTSR1_RT10_Pos (10U)
  2749. #define EXTI_RTSR1_RT10_Msk (0x1UL << EXTI_RTSR1_RT10_Pos) /*!< 0x00000400 */
  2750. #define EXTI_RTSR1_RT10 EXTI_RTSR1_RT10_Msk /*!< Rising trigger event configuration bit of line 10 */
  2751. #define EXTI_RTSR1_RT11_Pos (11U)
  2752. #define EXTI_RTSR1_RT11_Msk (0x1UL << EXTI_RTSR1_RT11_Pos) /*!< 0x00000800 */
  2753. #define EXTI_RTSR1_RT11 EXTI_RTSR1_RT11_Msk /*!< Rising trigger event configuration bit of line 11 */
  2754. #define EXTI_RTSR1_RT12_Pos (12U)
  2755. #define EXTI_RTSR1_RT12_Msk (0x1UL << EXTI_RTSR1_RT12_Pos) /*!< 0x00001000 */
  2756. #define EXTI_RTSR1_RT12 EXTI_RTSR1_RT12_Msk /*!< Rising trigger event configuration bit of line 12 */
  2757. #define EXTI_RTSR1_RT13_Pos (13U)
  2758. #define EXTI_RTSR1_RT13_Msk (0x1UL << EXTI_RTSR1_RT13_Pos) /*!< 0x00002000 */
  2759. #define EXTI_RTSR1_RT13 EXTI_RTSR1_RT13_Msk /*!< Rising trigger event configuration bit of line 13 */
  2760. #define EXTI_RTSR1_RT14_Pos (14U)
  2761. #define EXTI_RTSR1_RT14_Msk (0x1UL << EXTI_RTSR1_RT14_Pos) /*!< 0x00004000 */
  2762. #define EXTI_RTSR1_RT14 EXTI_RTSR1_RT14_Msk /*!< Rising trigger event configuration bit of line 14 */
  2763. #define EXTI_RTSR1_RT15_Pos (15U)
  2764. #define EXTI_RTSR1_RT15_Msk (0x1UL << EXTI_RTSR1_RT15_Pos) /*!< 0x00008000 */
  2765. #define EXTI_RTSR1_RT15 EXTI_RTSR1_RT15_Msk /*!< Rising trigger event configuration bit of line 15 */
  2766. #define EXTI_RTSR1_RT16_Pos (16U)
  2767. #define EXTI_RTSR1_RT16_Msk (0x1UL << EXTI_RTSR1_RT16_Pos) /*!< 0x00010000 */
  2768. #define EXTI_RTSR1_RT16 EXTI_RTSR1_RT16_Msk /*!< Rising trigger event configuration bit of line 16 */
  2769. #define EXTI_RTSR1_RT17_Pos (17U)
  2770. #define EXTI_RTSR1_RT17_Msk (0x1UL << EXTI_RTSR1_RT17_Pos) /*!< 0x00020000 */
  2771. #define EXTI_RTSR1_RT17 EXTI_RTSR1_RT17_Msk /*!< Rising trigger event configuration bit of line 17 */
  2772. #define EXTI_RTSR1_RT18_Pos (18U)
  2773. #define EXTI_RTSR1_RT18_Msk (0x1UL << EXTI_RTSR1_RT18_Pos) /*!< 0x00040000 */
  2774. #define EXTI_RTSR1_RT18 EXTI_RTSR1_RT18_Msk /*!< Rising trigger event configuration bit of line 18 */
  2775. #define EXTI_RTSR1_RT19_Pos (19U)
  2776. #define EXTI_RTSR1_RT19_Msk (0x1UL << EXTI_RTSR1_RT19_Pos) /*!< 0x00080000 */
  2777. #define EXTI_RTSR1_RT19 EXTI_RTSR1_RT19_Msk /*!< Rising trigger event configuration bit of line 19 */
  2778. #define EXTI_RTSR1_RT20_Pos (20U)
  2779. #define EXTI_RTSR1_RT20_Msk (0x1UL << EXTI_RTSR1_RT20_Pos) /*!< 0x00100000 */
  2780. #define EXTI_RTSR1_RT20 EXTI_RTSR1_RT20_Msk /*!< Rising trigger event configuration bit of line 20 */
  2781. #define EXTI_RTSR1_RT21_Pos (21U)
  2782. #define EXTI_RTSR1_RT21_Msk (0x1UL << EXTI_RTSR1_RT21_Pos) /*!< 0x00200000 */
  2783. #define EXTI_RTSR1_RT21 EXTI_RTSR1_RT21_Msk /*!< Rising trigger event configuration bit of line 21 */
  2784. #define EXTI_RTSR1_RT31_Pos (31U)
  2785. #define EXTI_RTSR1_RT31_Msk (0x1UL << EXTI_RTSR1_RT31_Pos) /*!< 0x80000000 */
  2786. #define EXTI_RTSR1_RT31 EXTI_RTSR1_RT31_Msk /*!< Rising trigger event configuration bit of line 31 */
  2787. /****************** Bit definition for EXTI_FTSR1 register ******************/
  2788. #define EXTI_FTSR1_FT_Pos (0U)
  2789. #define EXTI_FTSR1_FT_Msk (0x803FFFFFUL << EXTI_FTSR1_FT_Pos) /*!< 0x803FFFFF */
  2790. #define EXTI_FTSR1_FT EXTI_FTSR1_FT_Msk /*!< Falling trigger event configuration bit */
  2791. #define EXTI_FTSR1_FT0_Pos (0U)
  2792. #define EXTI_FTSR1_FT0_Msk (0x1UL << EXTI_FTSR1_FT0_Pos) /*!< 0x00000001 */
  2793. #define EXTI_FTSR1_FT0 EXTI_FTSR1_FT0_Msk /*!< Falling trigger event configuration bit of line 0 */
  2794. #define EXTI_FTSR1_FT1_Pos (1U)
  2795. #define EXTI_FTSR1_FT1_Msk (0x1UL << EXTI_FTSR1_FT1_Pos) /*!< 0x00000002 */
  2796. #define EXTI_FTSR1_FT1 EXTI_FTSR1_FT1_Msk /*!< Falling trigger event configuration bit of line 1 */
  2797. #define EXTI_FTSR1_FT2_Pos (2U)
  2798. #define EXTI_FTSR1_FT2_Msk (0x1UL << EXTI_FTSR1_FT2_Pos) /*!< 0x00000004 */
  2799. #define EXTI_FTSR1_FT2 EXTI_FTSR1_FT2_Msk /*!< Falling trigger event configuration bit of line 2 */
  2800. #define EXTI_FTSR1_FT3_Pos (3U)
  2801. #define EXTI_FTSR1_FT3_Msk (0x1UL << EXTI_FTSR1_FT3_Pos) /*!< 0x00000008 */
  2802. #define EXTI_FTSR1_FT3 EXTI_FTSR1_FT3_Msk /*!< Falling trigger event configuration bit of line 3 */
  2803. #define EXTI_FTSR1_FT4_Pos (4U)
  2804. #define EXTI_FTSR1_FT4_Msk (0x1UL << EXTI_FTSR1_FT4_Pos) /*!< 0x00000010 */
  2805. #define EXTI_FTSR1_FT4 EXTI_FTSR1_FT4_Msk /*!< Falling trigger event configuration bit of line 4 */
  2806. #define EXTI_FTSR1_FT5_Pos (5U)
  2807. #define EXTI_FTSR1_FT5_Msk (0x1UL << EXTI_FTSR1_FT5_Pos) /*!< 0x00000020 */
  2808. #define EXTI_FTSR1_FT5 EXTI_FTSR1_FT5_Msk /*!< Falling trigger event configuration bit of line 5 */
  2809. #define EXTI_FTSR1_FT6_Pos (6U)
  2810. #define EXTI_FTSR1_FT6_Msk (0x1UL << EXTI_FTSR1_FT6_Pos) /*!< 0x00000040 */
  2811. #define EXTI_FTSR1_FT6 EXTI_FTSR1_FT6_Msk /*!< Falling trigger event configuration bit of line 6 */
  2812. #define EXTI_FTSR1_FT7_Pos (7U)
  2813. #define EXTI_FTSR1_FT7_Msk (0x1UL << EXTI_FTSR1_FT7_Pos) /*!< 0x00000080 */
  2814. #define EXTI_FTSR1_FT7 EXTI_FTSR1_FT7_Msk /*!< Falling trigger event configuration bit of line 7 */
  2815. #define EXTI_FTSR1_FT8_Pos (8U)
  2816. #define EXTI_FTSR1_FT8_Msk (0x1UL << EXTI_FTSR1_FT8_Pos) /*!< 0x00000100 */
  2817. #define EXTI_FTSR1_FT8 EXTI_FTSR1_FT8_Msk /*!< Falling trigger event configuration bit of line 8 */
  2818. #define EXTI_FTSR1_FT9_Pos (9U)
  2819. #define EXTI_FTSR1_FT9_Msk (0x1UL << EXTI_FTSR1_FT9_Pos) /*!< 0x00000200 */
  2820. #define EXTI_FTSR1_FT9 EXTI_FTSR1_FT9_Msk /*!< Falling trigger event configuration bit of line 9 */
  2821. #define EXTI_FTSR1_FT10_Pos (10U)
  2822. #define EXTI_FTSR1_FT10_Msk (0x1UL << EXTI_FTSR1_FT10_Pos) /*!< 0x00000400 */
  2823. #define EXTI_FTSR1_FT10 EXTI_FTSR1_FT10_Msk /*!< Falling trigger event configuration bit of line 10 */
  2824. #define EXTI_FTSR1_FT11_Pos (11U)
  2825. #define EXTI_FTSR1_FT11_Msk (0x1UL << EXTI_FTSR1_FT11_Pos) /*!< 0x00000800 */
  2826. #define EXTI_FTSR1_FT11 EXTI_FTSR1_FT11_Msk /*!< Falling trigger event configuration bit of line 11 */
  2827. #define EXTI_FTSR1_FT12_Pos (12U)
  2828. #define EXTI_FTSR1_FT12_Msk (0x1UL << EXTI_FTSR1_FT12_Pos) /*!< 0x00001000 */
  2829. #define EXTI_FTSR1_FT12 EXTI_FTSR1_FT12_Msk /*!< Falling trigger event configuration bit of line 12 */
  2830. #define EXTI_FTSR1_FT13_Pos (13U)
  2831. #define EXTI_FTSR1_FT13_Msk (0x1UL << EXTI_FTSR1_FT13_Pos) /*!< 0x00002000 */
  2832. #define EXTI_FTSR1_FT13 EXTI_FTSR1_FT13_Msk /*!< Falling trigger event configuration bit of line 13 */
  2833. #define EXTI_FTSR1_FT14_Pos (14U)
  2834. #define EXTI_FTSR1_FT14_Msk (0x1UL << EXTI_FTSR1_FT14_Pos) /*!< 0x00004000 */
  2835. #define EXTI_FTSR1_FT14 EXTI_FTSR1_FT14_Msk /*!< Falling trigger event configuration bit of line 14 */
  2836. #define EXTI_FTSR1_FT15_Pos (15U)
  2837. #define EXTI_FTSR1_FT15_Msk (0x1UL << EXTI_FTSR1_FT15_Pos) /*!< 0x00008000 */
  2838. #define EXTI_FTSR1_FT15 EXTI_FTSR1_FT15_Msk /*!< Falling trigger event configuration bit of line 15 */
  2839. #define EXTI_FTSR1_FT16_Pos (16U)
  2840. #define EXTI_FTSR1_FT16_Msk (0x1UL << EXTI_FTSR1_FT16_Pos) /*!< 0x00010000 */
  2841. #define EXTI_FTSR1_FT16 EXTI_FTSR1_FT16_Msk /*!< Falling trigger event configuration bit of line 16 */
  2842. #define EXTI_FTSR1_FT17_Pos (17U)
  2843. #define EXTI_FTSR1_FT17_Msk (0x1UL << EXTI_FTSR1_FT17_Pos) /*!< 0x00020000 */
  2844. #define EXTI_FTSR1_FT17 EXTI_FTSR1_FT17_Msk /*!< Falling trigger event configuration bit of line 17 */
  2845. #define EXTI_FTSR1_FT18_Pos (18U)
  2846. #define EXTI_FTSR1_FT18_Msk (0x1UL << EXTI_FTSR1_FT18_Pos) /*!< 0x00040000 */
  2847. #define EXTI_FTSR1_FT18 EXTI_FTSR1_FT18_Msk /*!< Falling trigger event configuration bit of line 18 */
  2848. #define EXTI_FTSR1_FT19_Pos (19U)
  2849. #define EXTI_FTSR1_FT19_Msk (0x1UL << EXTI_FTSR1_FT19_Pos) /*!< 0x00080000 */
  2850. #define EXTI_FTSR1_FT19 EXTI_FTSR1_FT19_Msk /*!< Falling trigger event configuration bit of line 19 */
  2851. #define EXTI_FTSR1_FT20_Pos (20U)
  2852. #define EXTI_FTSR1_FT20_Msk (0x1UL << EXTI_FTSR1_FT20_Pos) /*!< 0x00100000 */
  2853. #define EXTI_FTSR1_FT20 EXTI_FTSR1_FT20_Msk /*!< Falling trigger event configuration bit of line 20 */
  2854. #define EXTI_FTSR1_FT21_Pos (21U)
  2855. #define EXTI_FTSR1_FT21_Msk (0x1UL << EXTI_FTSR1_FT21_Pos) /*!< 0x00200000 */
  2856. #define EXTI_FTSR1_FT21 EXTI_FTSR1_FT21_Msk /*!< Falling trigger event configuration bit of line 21 */
  2857. #define EXTI_FTSR1_FT31_Pos (31U)
  2858. #define EXTI_FTSR1_FT31_Msk (0x1UL << EXTI_FTSR1_FT31_Pos) /*!< 0x80000000 */
  2859. #define EXTI_FTSR1_FT31 EXTI_FTSR1_FT31_Msk /*!< Falling trigger event configuration bit of line 31 */
  2860. /****************** Bit definition for EXTI_SWIER1 register *****************/
  2861. #define EXTI_SWIER1_SWI_Pos (0U)
  2862. #define EXTI_SWIER1_SWI_Msk (0x803FFFFFUL << EXTI_SWIER1_SWI_Pos) /*!< 0x803FFFFF */
  2863. #define EXTI_SWIER1_SWI EXTI_SWIER1_SWI_Msk /*!< Software interrupt */
  2864. #define EXTI_SWIER1_SWI0_Pos (0U)
  2865. #define EXTI_SWIER1_SWI0_Msk (0x1UL << EXTI_SWIER1_SWI0_Pos) /*!< 0x00000001 */
  2866. #define EXTI_SWIER1_SWI0 EXTI_SWIER1_SWI0_Msk /*!< Software Interrupt on line 0 */
  2867. #define EXTI_SWIER1_SWI1_Pos (1U)
  2868. #define EXTI_SWIER1_SWI1_Msk (0x1UL << EXTI_SWIER1_SWI1_Pos) /*!< 0x00000002 */
  2869. #define EXTI_SWIER1_SWI1 EXTI_SWIER1_SWI1_Msk /*!< Software Interrupt on line 1 */
  2870. #define EXTI_SWIER1_SWI2_Pos (2U)
  2871. #define EXTI_SWIER1_SWI2_Msk (0x1UL << EXTI_SWIER1_SWI2_Pos) /*!< 0x00000004 */
  2872. #define EXTI_SWIER1_SWI2 EXTI_SWIER1_SWI2_Msk /*!< Software Interrupt on line 2 */
  2873. #define EXTI_SWIER1_SWI3_Pos (3U)
  2874. #define EXTI_SWIER1_SWI3_Msk (0x1UL << EXTI_SWIER1_SWI3_Pos) /*!< 0x00000008 */
  2875. #define EXTI_SWIER1_SWI3 EXTI_SWIER1_SWI3_Msk /*!< Software Interrupt on line 3 */
  2876. #define EXTI_SWIER1_SWI4_Pos (4U)
  2877. #define EXTI_SWIER1_SWI4_Msk (0x1UL << EXTI_SWIER1_SWI4_Pos) /*!< 0x00000010 */
  2878. #define EXTI_SWIER1_SWI4 EXTI_SWIER1_SWI4_Msk /*!< Software Interrupt on line 4 */
  2879. #define EXTI_SWIER1_SWI5_Pos (5U)
  2880. #define EXTI_SWIER1_SWI5_Msk (0x1UL << EXTI_SWIER1_SWI5_Pos) /*!< 0x00000020 */
  2881. #define EXTI_SWIER1_SWI5 EXTI_SWIER1_SWI5_Msk /*!< Software Interrupt on line 5 */
  2882. #define EXTI_SWIER1_SWI6_Pos (6U)
  2883. #define EXTI_SWIER1_SWI6_Msk (0x1UL << EXTI_SWIER1_SWI6_Pos) /*!< 0x00000040 */
  2884. #define EXTI_SWIER1_SWI6 EXTI_SWIER1_SWI6_Msk /*!< Software Interrupt on line 6 */
  2885. #define EXTI_SWIER1_SWI7_Pos (7U)
  2886. #define EXTI_SWIER1_SWI7_Msk (0x1UL << EXTI_SWIER1_SWI7_Pos) /*!< 0x00000080 */
  2887. #define EXTI_SWIER1_SWI7 EXTI_SWIER1_SWI7_Msk /*!< Software Interrupt on line 7 */
  2888. #define EXTI_SWIER1_SWI8_Pos (8U)
  2889. #define EXTI_SWIER1_SWI8_Msk (0x1UL << EXTI_SWIER1_SWI8_Pos) /*!< 0x00000100 */
  2890. #define EXTI_SWIER1_SWI8 EXTI_SWIER1_SWI8_Msk /*!< Software Interrupt on line 8 */
  2891. #define EXTI_SWIER1_SWI9_Pos (9U)
  2892. #define EXTI_SWIER1_SWI9_Msk (0x1UL << EXTI_SWIER1_SWI9_Pos) /*!< 0x00000200 */
  2893. #define EXTI_SWIER1_SWI9 EXTI_SWIER1_SWI9_Msk /*!< Software Interrupt on line 9 */
  2894. #define EXTI_SWIER1_SWI10_Pos (10U)
  2895. #define EXTI_SWIER1_SWI10_Msk (0x1UL << EXTI_SWIER1_SWI10_Pos) /*!< 0x00000400 */
  2896. #define EXTI_SWIER1_SWI10 EXTI_SWIER1_SWI10_Msk /*!< Software Interrupt on line 10 */
  2897. #define EXTI_SWIER1_SWI11_Pos (11U)
  2898. #define EXTI_SWIER1_SWI11_Msk (0x1UL << EXTI_SWIER1_SWI11_Pos) /*!< 0x00000800 */
  2899. #define EXTI_SWIER1_SWI11 EXTI_SWIER1_SWI11_Msk /*!< Software Interrupt on line 11 */
  2900. #define EXTI_SWIER1_SWI12_Pos (12U)
  2901. #define EXTI_SWIER1_SWI12_Msk (0x1UL << EXTI_SWIER1_SWI12_Pos) /*!< 0x00001000 */
  2902. #define EXTI_SWIER1_SWI12 EXTI_SWIER1_SWI12_Msk /*!< Software Interrupt on line 12 */
  2903. #define EXTI_SWIER1_SWI13_Pos (13U)
  2904. #define EXTI_SWIER1_SWI13_Msk (0x1UL << EXTI_SWIER1_SWI13_Pos) /*!< 0x00002000 */
  2905. #define EXTI_SWIER1_SWI13 EXTI_SWIER1_SWI13_Msk /*!< Software Interrupt on line 13 */
  2906. #define EXTI_SWIER1_SWI14_Pos (14U)
  2907. #define EXTI_SWIER1_SWI14_Msk (0x1UL << EXTI_SWIER1_SWI14_Pos) /*!< 0x00004000 */
  2908. #define EXTI_SWIER1_SWI14 EXTI_SWIER1_SWI14_Msk /*!< Software Interrupt on line 14 */
  2909. #define EXTI_SWIER1_SWI15_Pos (15U)
  2910. #define EXTI_SWIER1_SWI15_Msk (0x1UL << EXTI_SWIER1_SWI15_Pos) /*!< 0x00008000 */
  2911. #define EXTI_SWIER1_SWI15 EXTI_SWIER1_SWI15_Msk /*!< Software Interrupt on line 15 */
  2912. #define EXTI_SWIER1_SWI16_Pos (16U)
  2913. #define EXTI_SWIER1_SWI16_Msk (0x1UL << EXTI_SWIER1_SWI16_Pos) /*!< 0x00010000 */
  2914. #define EXTI_SWIER1_SWI16 EXTI_SWIER1_SWI16_Msk /*!< Software Interrupt on line 16 */
  2915. #define EXTI_SWIER1_SWI17_Pos (17U)
  2916. #define EXTI_SWIER1_SWI17_Msk (0x1UL << EXTI_SWIER1_SWI17_Pos) /*!< 0x00020000 */
  2917. #define EXTI_SWIER1_SWI17 EXTI_SWIER1_SWI17_Msk /*!< Software Interrupt on line 17 */
  2918. #define EXTI_SWIER1_SWI18_Pos (18U)
  2919. #define EXTI_SWIER1_SWI18_Msk (0x1UL << EXTI_SWIER1_SWI18_Pos) /*!< 0x00040000 */
  2920. #define EXTI_SWIER1_SWI18 EXTI_SWIER1_SWI18_Msk /*!< Software Interrupt on line 18 */
  2921. #define EXTI_SWIER1_SWI19_Pos (19U)
  2922. #define EXTI_SWIER1_SWI19_Msk (0x1UL << EXTI_SWIER1_SWI19_Pos) /*!< 0x00080000 */
  2923. #define EXTI_SWIER1_SWI19 EXTI_SWIER1_SWI19_Msk /*!< Software Interrupt on line 19 */
  2924. #define EXTI_SWIER1_SWI20_Pos (20U)
  2925. #define EXTI_SWIER1_SWI20_Msk (0x1UL << EXTI_SWIER1_SWI20_Pos) /*!< 0x00100000 */
  2926. #define EXTI_SWIER1_SWI20 EXTI_SWIER1_SWI20_Msk /*!< Software Interrupt on line 20 */
  2927. #define EXTI_SWIER1_SWI21_Pos (21U)
  2928. #define EXTI_SWIER1_SWI21_Msk (0x1UL << EXTI_SWIER1_SWI21_Pos) /*!< 0x00200000 */
  2929. #define EXTI_SWIER1_SWI21 EXTI_SWIER1_SWI21_Msk /*!< Software Interrupt on line 21 */
  2930. #define EXTI_SWIER1_SWI31_Pos (31U)
  2931. #define EXTI_SWIER1_SWI31_Msk (0x1UL << EXTI_SWIER1_SWI31_Pos) /*!< 0x80000000 */
  2932. #define EXTI_SWIER1_SWI31 EXTI_SWIER1_SWI31_Msk /*!< Software Interrupt on line 31 */
  2933. /******************* Bit definition for EXTI_PR1 register *******************/
  2934. #define EXTI_PR1_PIF_Pos (0U)
  2935. #define EXTI_PR1_PIF_Msk (0x803FFFFFUL << EXTI_PR1_PIF_Pos) /*!< 0x803FFFFF */
  2936. #define EXTI_PR1_PIF EXTI_PR1_PIF_Msk /*!< Pending bit */
  2937. #define EXTI_PR1_PIF0_Pos (0U)
  2938. #define EXTI_PR1_PIF0_Msk (0x1UL << EXTI_PR1_PIF0_Pos) /*!< 0x00000001 */
  2939. #define EXTI_PR1_PIF0 EXTI_PR1_PIF0_Msk /*!< Pending bit for line 0 */
  2940. #define EXTI_PR1_PIF1_Pos (1U)
  2941. #define EXTI_PR1_PIF1_Msk (0x1UL << EXTI_PR1_PIF1_Pos) /*!< 0x00000002 */
  2942. #define EXTI_PR1_PIF1 EXTI_PR1_PIF1_Msk /*!< Pending bit for line 1 */
  2943. #define EXTI_PR1_PIF2_Pos (2U)
  2944. #define EXTI_PR1_PIF2_Msk (0x1UL << EXTI_PR1_PIF2_Pos) /*!< 0x00000004 */
  2945. #define EXTI_PR1_PIF2 EXTI_PR1_PIF2_Msk /*!< Pending bit for line 2 */
  2946. #define EXTI_PR1_PIF3_Pos (3U)
  2947. #define EXTI_PR1_PIF3_Msk (0x1UL << EXTI_PR1_PIF3_Pos) /*!< 0x00000008 */
  2948. #define EXTI_PR1_PIF3 EXTI_PR1_PIF3_Msk /*!< Pending bit for line 3 */
  2949. #define EXTI_PR1_PIF4_Pos (4U)
  2950. #define EXTI_PR1_PIF4_Msk (0x1UL << EXTI_PR1_PIF4_Pos) /*!< 0x00000010 */
  2951. #define EXTI_PR1_PIF4 EXTI_PR1_PIF4_Msk /*!< Pending bit for line 4 */
  2952. #define EXTI_PR1_PIF5_Pos (5U)
  2953. #define EXTI_PR1_PIF5_Msk (0x1UL << EXTI_PR1_PIF5_Pos) /*!< 0x00000020 */
  2954. #define EXTI_PR1_PIF5 EXTI_PR1_PIF5_Msk /*!< Pending bit for line 5 */
  2955. #define EXTI_PR1_PIF6_Pos (6U)
  2956. #define EXTI_PR1_PIF6_Msk (0x1UL << EXTI_PR1_PIF6_Pos) /*!< 0x00000040 */
  2957. #define EXTI_PR1_PIF6 EXTI_PR1_PIF6_Msk /*!< Pending bit for line 6 */
  2958. #define EXTI_PR1_PIF7_Pos (7U)
  2959. #define EXTI_PR1_PIF7_Msk (0x1UL << EXTI_PR1_PIF7_Pos) /*!< 0x00000080 */
  2960. #define EXTI_PR1_PIF7 EXTI_PR1_PIF7_Msk /*!< Pending bit for line 7 */
  2961. #define EXTI_PR1_PIF8_Pos (8U)
  2962. #define EXTI_PR1_PIF8_Msk (0x1UL << EXTI_PR1_PIF8_Pos) /*!< 0x00000100 */
  2963. #define EXTI_PR1_PIF8 EXTI_PR1_PIF8_Msk /*!< Pending bit for line 8 */
  2964. #define EXTI_PR1_PIF9_Pos (9U)
  2965. #define EXTI_PR1_PIF9_Msk (0x1UL << EXTI_PR1_PIF9_Pos) /*!< 0x00000200 */
  2966. #define EXTI_PR1_PIF9 EXTI_PR1_PIF9_Msk /*!< Pending bit for line 9 */
  2967. #define EXTI_PR1_PIF10_Pos (10U)
  2968. #define EXTI_PR1_PIF10_Msk (0x1UL << EXTI_PR1_PIF10_Pos) /*!< 0x00000400 */
  2969. #define EXTI_PR1_PIF10 EXTI_PR1_PIF10_Msk /*!< Pending bit for line 10 */
  2970. #define EXTI_PR1_PIF11_Pos (11U)
  2971. #define EXTI_PR1_PIF11_Msk (0x1UL << EXTI_PR1_PIF11_Pos) /*!< 0x00000800 */
  2972. #define EXTI_PR1_PIF11 EXTI_PR1_PIF11_Msk /*!< Pending bit for line 11 */
  2973. #define EXTI_PR1_PIF12_Pos (12U)
  2974. #define EXTI_PR1_PIF12_Msk (0x1UL << EXTI_PR1_PIF12_Pos) /*!< 0x00001000 */
  2975. #define EXTI_PR1_PIF12 EXTI_PR1_PIF12_Msk /*!< Pending bit for line 12 */
  2976. #define EXTI_PR1_PIF13_Pos (13U)
  2977. #define EXTI_PR1_PIF13_Msk (0x1UL << EXTI_PR1_PIF13_Pos) /*!< 0x00002000 */
  2978. #define EXTI_PR1_PIF13 EXTI_PR1_PIF13_Msk /*!< Pending bit for line 13 */
  2979. #define EXTI_PR1_PIF14_Pos (14U)
  2980. #define EXTI_PR1_PIF14_Msk (0x1UL << EXTI_PR1_PIF14_Pos) /*!< 0x00004000 */
  2981. #define EXTI_PR1_PIF14 EXTI_PR1_PIF14_Msk /*!< Pending bit for line 14 */
  2982. #define EXTI_PR1_PIF15_Pos (15U)
  2983. #define EXTI_PR1_PIF15_Msk (0x1UL << EXTI_PR1_PIF15_Pos) /*!< 0x00008000 */
  2984. #define EXTI_PR1_PIF15 EXTI_PR1_PIF15_Msk /*!< Pending bit for line 15 */
  2985. #define EXTI_PR1_PIF16_Pos (16U)
  2986. #define EXTI_PR1_PIF16_Msk (0x1UL << EXTI_PR1_PIF16_Pos) /*!< 0x00010000 */
  2987. #define EXTI_PR1_PIF16 EXTI_PR1_PIF16_Msk /*!< Pending bit for line 16 */
  2988. #define EXTI_PR1_PIF17_Pos (17U)
  2989. #define EXTI_PR1_PIF17_Msk (0x1UL << EXTI_PR1_PIF17_Pos) /*!< 0x00020000 */
  2990. #define EXTI_PR1_PIF17 EXTI_PR1_PIF17_Msk /*!< Pending bit for line 17 */
  2991. #define EXTI_PR1_PIF18_Pos (18U)
  2992. #define EXTI_PR1_PIF18_Msk (0x1UL << EXTI_PR1_PIF18_Pos) /*!< 0x00040000 */
  2993. #define EXTI_PR1_PIF18 EXTI_PR1_PIF18_Msk /*!< Pending bit for line 18 */
  2994. #define EXTI_PR1_PIF19_Pos (19U)
  2995. #define EXTI_PR1_PIF19_Msk (0x1UL << EXTI_PR1_PIF19_Pos) /*!< 0x00080000 */
  2996. #define EXTI_PR1_PIF19 EXTI_PR1_PIF19_Msk /*!< Pending bit for line 19 */
  2997. #define EXTI_PR1_PIF20_Pos (20U)
  2998. #define EXTI_PR1_PIF20_Msk (0x1UL << EXTI_PR1_PIF20_Pos) /*!< 0x00100000 */
  2999. #define EXTI_PR1_PIF20 EXTI_PR1_PIF20_Msk /*!< Pending bit for line 20 */
  3000. #define EXTI_PR1_PIF21_Pos (21U)
  3001. #define EXTI_PR1_PIF21_Msk (0x1UL << EXTI_PR1_PIF21_Pos) /*!< 0x00200000 */
  3002. #define EXTI_PR1_PIF21 EXTI_PR1_PIF21_Msk /*!< Pending bit for line 21 */
  3003. #define EXTI_PR1_PIF31_Pos (31U)
  3004. #define EXTI_PR1_PIF31_Msk (0x1UL << EXTI_PR1_PIF31_Pos) /*!< 0x80000000 */
  3005. #define EXTI_PR1_PIF31 EXTI_PR1_PIF31_Msk /*!< Pending bit for line 31 */
  3006. /****************** Bit definition for EXTI_RTSR2 register ******************/
  3007. #define EXTI_RTSR2_RT_Pos (0U)
  3008. #define EXTI_RTSR2_RT_Msk (0x302UL << EXTI_RTSR2_RT_Pos) /*!< 0x00000302 */
  3009. #define EXTI_RTSR2_RT EXTI_RTSR2_RT_Msk /*!< Rising trigger event configuration bit */
  3010. #define EXTI_RTSR2_RT33_Pos (1U)
  3011. #define EXTI_RTSR2_RT33_Msk (0x1UL << EXTI_RTSR2_RT33_Pos) /*!< 0x00000002 */
  3012. #define EXTI_RTSR2_RT33 EXTI_RTSR2_RT33_Msk /*!< Rising trigger event configuration bit of line 33 */
  3013. #define EXTI_RTSR2_RT40_Pos (8U)
  3014. #define EXTI_RTSR2_RT40_Msk (0x1UL << EXTI_RTSR2_RT40_Pos) /*!< 0x00000100 */
  3015. #define EXTI_RTSR2_RT40 EXTI_RTSR2_RT40_Msk /*!< Rising trigger event configuration bit of line 40 */
  3016. #define EXTI_RTSR2_RT41_Pos (9U)
  3017. #define EXTI_RTSR2_RT41_Msk (0x1UL << EXTI_RTSR2_RT41_Pos) /*!< 0x00000200 */
  3018. #define EXTI_RTSR2_RT41 EXTI_RTSR2_RT41_Msk /*!< Rising trigger event configuration bit of line 41 */
  3019. /****************** Bit definition for EXTI_FTSR2 register ******************/
  3020. #define EXTI_FTSR2_FT_Pos (0U)
  3021. #define EXTI_FTSR2_FT_Msk (0x302UL << EXTI_FTSR2_FT_Pos) /*!< 0x00000302 */
  3022. #define EXTI_FTSR2_FT EXTI_FTSR2_FT_Msk /*!< Falling trigger event configuration bit */
  3023. #define EXTI_FTSR2_FT33_Pos (1U)
  3024. #define EXTI_FTSR2_FT33_Msk (0x1UL << EXTI_FTSR2_FT33_Pos) /*!< 0x00000002 */
  3025. #define EXTI_FTSR2_FT33 EXTI_FTSR2_FT33_Msk /*!< Falling trigger event configuration bit of line 33 */
  3026. #define EXTI_FTSR2_FT40_Pos (8U)
  3027. #define EXTI_FTSR2_FT40_Msk (0x1UL << EXTI_FTSR2_FT40_Pos) /*!< 0x00000100 */
  3028. #define EXTI_FTSR2_FT40 EXTI_FTSR2_FT40_Msk /*!< Falling trigger event configuration bit of line 40 */
  3029. #define EXTI_FTSR2_FT41_Pos (9U)
  3030. #define EXTI_FTSR2_FT41_Msk (0x1UL << EXTI_FTSR2_FT41_Pos) /*!< 0x00000200 */
  3031. #define EXTI_FTSR2_FT41 EXTI_FTSR2_FT41_Msk /*!< Falling trigger event configuration bit of line 41 */
  3032. /****************** Bit definition for EXTI_SWIER2 register *****************/
  3033. #define EXTI_SWIER2_SWI_Pos (0U)
  3034. #define EXTI_SWIER2_SWI_Msk (0x302UL << EXTI_SWIER2_SWI_Pos) /*!< 0x00000302 */
  3035. #define EXTI_SWIER2_SWI EXTI_SWIER2_SWI_Msk /*!< Falling trigger event configuration bit */
  3036. #define EXTI_SWIER2_SWI33_Pos (1U)
  3037. #define EXTI_SWIER2_SWI33_Msk (0x1UL << EXTI_SWIER2_SWI33_Pos) /*!< 0x00000002 */
  3038. #define EXTI_SWIER2_SWI33 EXTI_SWIER2_SWI33_Msk /*!< Software Interrupt on line 33 */
  3039. #define EXTI_SWIER2_SWI40_Pos (8U)
  3040. #define EXTI_SWIER2_SWI40_Msk (0x1UL << EXTI_SWIER2_SWI40_Pos) /*!< 0x00000100 */
  3041. #define EXTI_SWIER2_SWI40 EXTI_SWIER2_SWI40_Msk /*!< Software Interrupt on line 40 */
  3042. #define EXTI_SWIER2_SWI41_Pos (9U)
  3043. #define EXTI_SWIER2_SWI41_Msk (0x1UL << EXTI_SWIER2_SWI41_Pos) /*!< 0x00000200 */
  3044. #define EXTI_SWIER2_SWI41 EXTI_SWIER2_SWI41_Msk /*!< Software Interrupt on line 41 */
  3045. /******************* Bit definition for EXTI_PR2 register *******************/
  3046. #define EXTI_PR2_PIF_Pos (0U)
  3047. #define EXTI_PR2_PIF_Msk (0x302UL << EXTI_PR2_PIF_Pos) /*!< 0x00000302 */
  3048. #define EXTI_PR2_PIF EXTI_PR2_PIF_Msk /*!< Pending bit */
  3049. #define EXTI_PR2_PIF33_Pos (1U)
  3050. #define EXTI_PR2_PIF33_Msk (0x1UL << EXTI_PR2_PIF33_Pos) /*!< 0x00000002 */
  3051. #define EXTI_PR2_PIF33 EXTI_PR2_PIF33_Msk /*!< Pending bit for line 33 */
  3052. #define EXTI_PR2_PIF40_Pos (8U)
  3053. #define EXTI_PR2_PIF40_Msk (0x1UL << EXTI_PR2_PIF40_Pos) /*!< 0x00000100 */
  3054. #define EXTI_PR2_PIF40 EXTI_PR2_PIF40_Msk /*!< Pending bit for line 40 */
  3055. #define EXTI_PR2_PIF41_Pos (9U)
  3056. #define EXTI_PR2_PIF41_Msk (0x1UL << EXTI_PR2_PIF41_Pos) /*!< 0x00000200 */
  3057. #define EXTI_PR2_PIF41 EXTI_PR2_PIF41_Msk /*!< Pending bit for line 41 */
  3058. /******************** Bits definition for EXTI_IMR1 register ****************/
  3059. #define EXTI_IMR1_Pos (0U)
  3060. #define EXTI_IMR1_Msk (0xFFFFFFFFUL << EXTI_IMR1_Pos) /*!< 0xFFFFFFFF */
  3061. #define EXTI_IMR1_IM EXTI_IMR1_Msk /*!< CPU1 wakeup with interrupt Mask on Event */
  3062. #define EXTI_IMR1_IM0_Pos (0U)
  3063. #define EXTI_IMR1_IM0_Msk (0x1UL << EXTI_IMR1_IM0_Pos) /*!< 0x00000001 */
  3064. #define EXTI_IMR1_IM0 EXTI_IMR1_IM0_Msk /*!< CPU1 Interrupt Mask on line 0 */
  3065. #define EXTI_IMR1_IM1_Pos (1U)
  3066. #define EXTI_IMR1_IM1_Msk (0x1UL << EXTI_IMR1_IM1_Pos) /*!< 0x00000002 */
  3067. #define EXTI_IMR1_IM1 EXTI_IMR1_IM1_Msk /*!< CPU1 Interrupt Mask on line 1 */
  3068. #define EXTI_IMR1_IM2_Pos (2U)
  3069. #define EXTI_IMR1_IM2_Msk (0x1UL << EXTI_IMR1_IM2_Pos) /*!< 0x00000004 */
  3070. #define EXTI_IMR1_IM2 EXTI_IMR1_IM2_Msk /*!< CPU1 Interrupt Mask on line 2 */
  3071. #define EXTI_IMR1_IM3_Pos (3U)
  3072. #define EXTI_IMR1_IM3_Msk (0x1UL << EXTI_IMR1_IM3_Pos) /*!< 0x00000008 */
  3073. #define EXTI_IMR1_IM3 EXTI_IMR1_IM3_Msk /*!< CPU1 Interrupt Mask on line 3 */
  3074. #define EXTI_IMR1_IM4_Pos (4U)
  3075. #define EXTI_IMR1_IM4_Msk (0x1UL << EXTI_IMR1_IM4_Pos) /*!< 0x00000010 */
  3076. #define EXTI_IMR1_IM4 EXTI_IMR1_IM4_Msk /*!< CPU1 Interrupt Mask on line 4 */
  3077. #define EXTI_IMR1_IM5_Pos (5U)
  3078. #define EXTI_IMR1_IM5_Msk (0x1UL << EXTI_IMR1_IM5_Pos) /*!< 0x00000020 */
  3079. #define EXTI_IMR1_IM5 EXTI_IMR1_IM5_Msk /*!< CPU1 Interrupt Mask on line 5 */
  3080. #define EXTI_IMR1_IM6_Pos (6U)
  3081. #define EXTI_IMR1_IM6_Msk (0x1UL << EXTI_IMR1_IM6_Pos) /*!< 0x00000040 */
  3082. #define EXTI_IMR1_IM6 EXTI_IMR1_IM6_Msk /*!< CPU1 Interrupt Mask on line 6 */
  3083. #define EXTI_IMR1_IM7_Pos (7U)
  3084. #define EXTI_IMR1_IM7_Msk (0x1UL << EXTI_IMR1_IM7_Pos) /*!< 0x00000080 */
  3085. #define EXTI_IMR1_IM7 EXTI_IMR1_IM7_Msk /*!< CPU1 Interrupt Mask on line 7 */
  3086. #define EXTI_IMR1_IM8_Pos (8U)
  3087. #define EXTI_IMR1_IM8_Msk (0x1UL << EXTI_IMR1_IM8_Pos) /*!< 0x00000100 */
  3088. #define EXTI_IMR1_IM8 EXTI_IMR1_IM8_Msk /*!< CPU1 Interrupt Mask on line 8 */
  3089. #define EXTI_IMR1_IM9_Pos (9U)
  3090. #define EXTI_IMR1_IM9_Msk (0x1UL << EXTI_IMR1_IM9_Pos) /*!< 0x00000200 */
  3091. #define EXTI_IMR1_IM9 EXTI_IMR1_IM9_Msk /*!< CPU1 Interrupt Mask on line 9 */
  3092. #define EXTI_IMR1_IM10_Pos (10U)
  3093. #define EXTI_IMR1_IM10_Msk (0x1UL << EXTI_IMR1_IM10_Pos) /*!< 0x00000400 */
  3094. #define EXTI_IMR1_IM10 EXTI_IMR1_IM10_Msk /*!< CPU1 Interrupt Mask on line 10 */
  3095. #define EXTI_IMR1_IM11_Pos (11U)
  3096. #define EXTI_IMR1_IM11_Msk (0x1UL << EXTI_IMR1_IM11_Pos) /*!< 0x00000800 */
  3097. #define EXTI_IMR1_IM11 EXTI_IMR1_IM11_Msk /*!< CPU1 Interrupt Mask on line 11 */
  3098. #define EXTI_IMR1_IM12_Pos (12U)
  3099. #define EXTI_IMR1_IM12_Msk (0x1UL << EXTI_IMR1_IM12_Pos) /*!< 0x00001000 */
  3100. #define EXTI_IMR1_IM12 EXTI_IMR1_IM12_Msk /*!< CPU1 Interrupt Mask on line 12 */
  3101. #define EXTI_IMR1_IM13_Pos (13U)
  3102. #define EXTI_IMR1_IM13_Msk (0x1UL << EXTI_IMR1_IM13_Pos) /*!< 0x00002000 */
  3103. #define EXTI_IMR1_IM13 EXTI_IMR1_IM13_Msk /*!< CPU1 Interrupt Mask on line 13 */
  3104. #define EXTI_IMR1_IM14_Pos (14U)
  3105. #define EXTI_IMR1_IM14_Msk (0x1UL << EXTI_IMR1_IM14_Pos) /*!< 0x00004000 */
  3106. #define EXTI_IMR1_IM14 EXTI_IMR1_IM14_Msk /*!< CPU1 Interrupt Mask on line 14 */
  3107. #define EXTI_IMR1_IM15_Pos (15U)
  3108. #define EXTI_IMR1_IM15_Msk (0x1UL << EXTI_IMR1_IM15_Pos) /*!< 0x00008000 */
  3109. #define EXTI_IMR1_IM15 EXTI_IMR1_IM15_Msk /*!< CPU1 Interrupt Mask on line 15 */
  3110. #define EXTI_IMR1_IM16_Pos (16U)
  3111. #define EXTI_IMR1_IM16_Msk (0x1UL << EXTI_IMR1_IM16_Pos) /*!< 0x00010000 */
  3112. #define EXTI_IMR1_IM16 EXTI_IMR1_IM16_Msk /*!< CPU1 Interrupt Mask on line 16 */
  3113. #define EXTI_IMR1_IM17_Pos (17U)
  3114. #define EXTI_IMR1_IM17_Msk (0x1UL << EXTI_IMR1_IM17_Pos) /*!< 0x00020000 */
  3115. #define EXTI_IMR1_IM17 EXTI_IMR1_IM17_Msk /*!< CPU1 Interrupt Mask on line 17 */
  3116. #define EXTI_IMR1_IM18_Pos (18U)
  3117. #define EXTI_IMR1_IM18_Msk (0x1UL << EXTI_IMR1_IM18_Pos) /*!< 0x00040000 */
  3118. #define EXTI_IMR1_IM18 EXTI_IMR1_IM18_Msk /*!< CPU1 Interrupt Mask on line 18 */
  3119. #define EXTI_IMR1_IM19_Pos (19U)
  3120. #define EXTI_IMR1_IM19_Msk (0x1UL << EXTI_IMR1_IM19_Pos) /*!< 0x00080000 */
  3121. #define EXTI_IMR1_IM19 EXTI_IMR1_IM19_Msk /*!< CPU1 Interrupt Mask on line 19 */
  3122. #define EXTI_IMR1_IM20_Pos (20U)
  3123. #define EXTI_IMR1_IM20_Msk (0x1UL << EXTI_IMR1_IM20_Pos) /*!< 0x00100000 */
  3124. #define EXTI_IMR1_IM20 EXTI_IMR1_IM20_Msk /*!< CPU1 Interrupt Mask on line 20 */
  3125. #define EXTI_IMR1_IM21_Pos (21U)
  3126. #define EXTI_IMR1_IM21_Msk (0x1UL << EXTI_IMR1_IM21_Pos) /*!< 0x00200000 */
  3127. #define EXTI_IMR1_IM21 EXTI_IMR1_IM21_Msk /*!< CPU1 Interrupt Mask on line 21 */
  3128. #define EXTI_IMR1_IM22_Pos (22U)
  3129. #define EXTI_IMR1_IM22_Msk (0x1UL << EXTI_IMR1_IM22_Pos) /*!< 0x00400000 */
  3130. #define EXTI_IMR1_IM22 EXTI_IMR1_IM22_Msk /*!< CPU1 Interrupt Mask on line 22 */
  3131. #define EXTI_IMR1_IM23_Pos (23U)
  3132. #define EXTI_IMR1_IM23_Msk (0x1UL << EXTI_IMR1_IM23_Pos) /*!< 0x00800000 */
  3133. #define EXTI_IMR1_IM23 EXTI_IMR1_IM23_Msk /*!< CPU1 Interrupt Mask on line 23 */
  3134. #define EXTI_IMR1_IM24_Pos (24U)
  3135. #define EXTI_IMR1_IM24_Msk (0x1UL << EXTI_IMR1_IM24_Pos) /*!< 0x01000000 */
  3136. #define EXTI_IMR1_IM24 EXTI_IMR1_IM24_Msk /*!< CPU1 Interrupt Mask on line 24 */
  3137. #define EXTI_IMR1_IM25_Pos (25U)
  3138. #define EXTI_IMR1_IM25_Msk (0x1UL << EXTI_IMR1_IM25_Pos) /*!< 0x02000000 */
  3139. #define EXTI_IMR1_IM25 EXTI_IMR1_IM25_Msk /*!< CPU1 Interrupt Mask on line 25 */
  3140. #define EXTI_IMR1_IM28_Pos (28U)
  3141. #define EXTI_IMR1_IM28_Msk (0x1UL << EXTI_IMR1_IM28_Pos) /*!< 0x10000000 */
  3142. #define EXTI_IMR1_IM28 EXTI_IMR1_IM28_Msk /*!< CPU1 Interrupt Mask on line 28 */
  3143. #define EXTI_IMR1_IM29_Pos (29U)
  3144. #define EXTI_IMR1_IM29_Msk (0x1UL << EXTI_IMR1_IM29_Pos) /*!< 0x20000000 */
  3145. #define EXTI_IMR1_IM29 EXTI_IMR1_IM29_Msk /*!< CPU1 Interrupt Mask on line 29 */
  3146. #define EXTI_IMR1_IM30_Pos (30U)
  3147. #define EXTI_IMR1_IM30_Msk (0x1UL << EXTI_IMR1_IM30_Pos) /*!< 0x40000000 */
  3148. #define EXTI_IMR1_IM30 EXTI_IMR1_IM30_Msk /*!< CPU1 Interrupt Mask on line 30 */
  3149. #define EXTI_IMR1_IM31_Pos (31U)
  3150. #define EXTI_IMR1_IM31_Msk (0x1UL << EXTI_IMR1_IM31_Pos) /*!< 0x80000000 */
  3151. #define EXTI_IMR1_IM31 EXTI_IMR1_IM31_Msk /*!< CPU1 Interrupt Mask on line 31 */
  3152. /******************** Bits definition for EXTI_EMR1 register ****************/
  3153. #define EXTI_EMR1_Pos (0U)
  3154. #define EXTI_EMR1_Msk (0x003EFFFFUL << EXTI_EMR1_Pos) /*!< 0xFFFFFFFF */
  3155. #define EXTI_EMR1_EM EXTI_EMR1_Msk /*!< CPU1 Event Mask */
  3156. #define EXTI_EMR1_EM0_Pos (0U)
  3157. #define EXTI_EMR1_EM0_Msk (0x1UL << EXTI_EMR1_EM0_Pos) /*!< 0x00000001 */
  3158. #define EXTI_EMR1_EM0 EXTI_EMR1_EM0_Msk /*!< CPU1 Event Mask on line 0 */
  3159. #define EXTI_EMR1_EM1_Pos (1U)
  3160. #define EXTI_EMR1_EM1_Msk (0x1UL << EXTI_EMR1_EM1_Pos) /*!< 0x00000002 */
  3161. #define EXTI_EMR1_EM1 EXTI_EMR1_EM1_Msk /*!< CPU1 Event Mask on line 1 */
  3162. #define EXTI_EMR1_EM2_Pos (2U)
  3163. #define EXTI_EMR1_EM2_Msk (0x1UL << EXTI_EMR1_EM2_Pos) /*!< 0x00000004 */
  3164. #define EXTI_EMR1_EM2 EXTI_EMR1_EM2_Msk /*!< CPU1 Event Mask on line 2 */
  3165. #define EXTI_EMR1_EM3_Pos (3U)
  3166. #define EXTI_EMR1_EM3_Msk (0x1UL << EXTI_EMR1_EM3_Pos) /*!< 0x00000008 */
  3167. #define EXTI_EMR1_EM3 EXTI_EMR1_EM3_Msk /*!< CPU1 Event Mask on line 3 */
  3168. #define EXTI_EMR1_EM4_Pos (4U)
  3169. #define EXTI_EMR1_EM4_Msk (0x1UL << EXTI_EMR1_EM4_Pos) /*!< 0x00000010 */
  3170. #define EXTI_EMR1_EM4 EXTI_EMR1_EM4_Msk /*!< CPU1 Event Mask on line 4 */
  3171. #define EXTI_EMR1_EM5_Pos (5U)
  3172. #define EXTI_EMR1_EM5_Msk (0x1UL << EXTI_EMR1_EM5_Pos) /*!< 0x00000020 */
  3173. #define EXTI_EMR1_EM5 EXTI_EMR1_EM5_Msk /*!< CPU1 Event Mask on line 5 */
  3174. #define EXTI_EMR1_EM6_Pos (6U)
  3175. #define EXTI_EMR1_EM6_Msk (0x1UL << EXTI_EMR1_EM6_Pos) /*!< 0x00000040 */
  3176. #define EXTI_EMR1_EM6 EXTI_EMR1_EM6_Msk /*!< CPU1 Event Mask on line 6 */
  3177. #define EXTI_EMR1_EM7_Pos (7U)
  3178. #define EXTI_EMR1_EM7_Msk (0x1UL << EXTI_EMR1_EM7_Pos) /*!< 0x00000080 */
  3179. #define EXTI_EMR1_EM7 EXTI_EMR1_EM7_Msk /*!< CPU1 Event Mask on line 7 */
  3180. #define EXTI_EMR1_EM8_Pos (8U)
  3181. #define EXTI_EMR1_EM8_Msk (0x1UL << EXTI_EMR1_EM8_Pos) /*!< 0x00000100 */
  3182. #define EXTI_EMR1_EM8 EXTI_EMR1_EM8_Msk /*!< CPU1 Event Mask on line 8 */
  3183. #define EXTI_EMR1_EM9_Pos (9U)
  3184. #define EXTI_EMR1_EM9_Msk (0x1UL << EXTI_EMR1_EM9_Pos) /*!< 0x00000200 */
  3185. #define EXTI_EMR1_EM9 EXTI_EMR1_EM9_Msk /*!< CPU1 Event Mask on line 9 */
  3186. #define EXTI_EMR1_EM10_Pos (10U)
  3187. #define EXTI_EMR1_EM10_Msk (0x1UL << EXTI_EMR1_EM10_Pos) /*!< 0x00000400 */
  3188. #define EXTI_EMR1_EM10 EXTI_EMR1_EM10_Msk /*!< CPU1 Event Mask on line 10 */
  3189. #define EXTI_EMR1_EM11_Pos (11U)
  3190. #define EXTI_EMR1_EM11_Msk (0x1UL << EXTI_EMR1_EM11_Pos) /*!< 0x00000800 */
  3191. #define EXTI_EMR1_EM11 EXTI_EMR1_EM11_Msk /*!< CPU1 Event Mask on line 11 */
  3192. #define EXTI_EMR1_EM12_Pos (12U)
  3193. #define EXTI_EMR1_EM12_Msk (0x1UL << EXTI_EMR1_EM12_Pos) /*!< 0x00001000 */
  3194. #define EXTI_EMR1_EM12 EXTI_EMR1_EM12_Msk /*!< CPU1 Event Mask on line 12 */
  3195. #define EXTI_EMR1_EM13_Pos (13U)
  3196. #define EXTI_EMR1_EM13_Msk (0x1UL << EXTI_EMR1_EM13_Pos) /*!< 0x00002000 */
  3197. #define EXTI_EMR1_EM13 EXTI_EMR1_EM13_Msk /*!< CPU1 Event Mask on line 13 */
  3198. #define EXTI_EMR1_EM14_Pos (14U)
  3199. #define EXTI_EMR1_EM14_Msk (0x1UL << EXTI_EMR1_EM14_Pos) /*!< 0x00004000 */
  3200. #define EXTI_EMR1_EM14 EXTI_EMR1_EM14_Msk /*!< CPU1 Event Mask on line 14 */
  3201. #define EXTI_EMR1_EM15_Pos (15U)
  3202. #define EXTI_EMR1_EM15_Msk (0x1UL << EXTI_EMR1_EM15_Pos) /*!< 0x00008000 */
  3203. #define EXTI_EMR1_EM15 EXTI_EMR1_EM15_Msk /*!< CPU1 Event Mask on line 15 */
  3204. #define EXTI_EMR1_EM17_Pos (17U)
  3205. #define EXTI_EMR1_EM17_Msk (0x1UL << EXTI_EMR1_EM17_Pos) /*!< 0x00020000 */
  3206. #define EXTI_EMR1_EM17 EXTI_EMR1_EM17_Msk /*!< CPU1 Event Mask on line 17 */
  3207. #define EXTI_EMR1_EM18_Pos (18U)
  3208. #define EXTI_EMR1_EM18_Msk (0x1UL << EXTI_EMR1_EM18_Pos) /*!< 0x00040000 */
  3209. #define EXTI_EMR1_EM18 EXTI_EMR1_EM18_Msk /*!< CPU1 Event Mask on line 18 */
  3210. #define EXTI_EMR1_EM19_Pos (19U)
  3211. #define EXTI_EMR1_EM19_Msk (0x1UL << EXTI_EMR1_EM19_Pos) /*!< 0x00080000 */
  3212. #define EXTI_EMR1_EM19 EXTI_EMR1_EM19_Msk /*!< CPU1 Event Mask on line 19 */
  3213. #define EXTI_EMR1_EM20_Pos (20U)
  3214. #define EXTI_EMR1_EM20_Msk (0x1UL << EXTI_EMR1_EM20_Pos) /*!< 0x00100000 */
  3215. #define EXTI_EMR1_EM20 EXTI_EMR1_EM20_Msk /*!< CPU1 Event Mask on line 20 */
  3216. #define EXTI_EMR1_EM21_Pos (21U)
  3217. #define EXTI_EMR1_EM21_Msk (0x1UL << EXTI_EMR1_EM21_Pos) /*!< 0x00200000 */
  3218. #define EXTI_EMR1_EM21 EXTI_EMR1_EM21_Msk /*!< CPU1 Event Mask on line 21 */
  3219. /******************** Bits definition for EXTI_IMR2 register ****************/
  3220. #define EXTI_IMR2_Pos (0U)
  3221. #define EXTI_IMR2_Msk (0x0001FFFFUL << EXTI_IMR2_Pos) /*!< 0x0001FFFF */
  3222. #define EXTI_IMR2_IM EXTI_IMR2_Msk /*!< CPU1 Interrupt Mask */
  3223. #define EXTI_IMR2_IM33_Pos (1U)
  3224. #define EXTI_IMR2_IM33_Msk (0x1UL << EXTI_IMR2_IM33_Pos) /*!< 0x00000002 */
  3225. #define EXTI_IMR2_IM33 EXTI_IMR2_IM33_Msk /*!< CPU1 Interrupt Mask on line 33 */
  3226. #define EXTI_IMR2_IM36_Pos (4U)
  3227. #define EXTI_IMR2_IM36_Msk (0x1UL << EXTI_IMR2_IM36_Pos) /*!< 0x00000010 */
  3228. #define EXTI_IMR2_IM36 EXTI_IMR2_IM36_Msk /*!< CPU1 Interrupt Mask on line 36 */
  3229. #define EXTI_IMR2_IM37_Pos (5U)
  3230. #define EXTI_IMR2_IM37_Msk (0x1UL << EXTI_IMR2_IM37_Pos) /*!< 0x00000020 */
  3231. #define EXTI_IMR2_IM37 EXTI_IMR2_IM37_Msk /*!< CPU1 Interrupt Mask on line 37 */
  3232. #define EXTI_IMR2_IM38_Pos (6U)
  3233. #define EXTI_IMR2_IM38_Msk (0x1UL << EXTI_IMR2_IM38_Pos) /*!< 0x00000040 */
  3234. #define EXTI_IMR2_IM38 EXTI_IMR2_IM38_Msk /*!< CPU1 Interrupt Mask on line 38 */
  3235. #define EXTI_IMR2_IM39_Pos (7U)
  3236. #define EXTI_IMR2_IM39_Msk (0x1UL << EXTI_IMR2_IM39_Pos) /*!< 0x00000080 */
  3237. #define EXTI_IMR2_IM39 EXTI_IMR2_IM39_Msk /*!< CPU1 Interrupt Mask on line 39 */
  3238. #define EXTI_IMR2_IM40_Pos (8U)
  3239. #define EXTI_IMR2_IM40_Msk (0x1UL << EXTI_IMR2_IM40_Pos) /*!< 0x00000100 */
  3240. #define EXTI_IMR2_IM40 EXTI_IMR2_IM40_Msk /*!< CPU1 Interrupt Mask on line 40 */
  3241. #define EXTI_IMR2_IM41_Pos (9U)
  3242. #define EXTI_IMR2_IM41_Msk (0x1UL << EXTI_IMR2_IM41_Pos) /*!< 0x00000200 */
  3243. #define EXTI_IMR2_IM41 EXTI_IMR2_IM41_Msk /*!< CPU1 Interrupt Mask on line 41 */
  3244. #define EXTI_IMR2_IM42_Pos (10U)
  3245. #define EXTI_IMR2_IM42_Msk (0x1UL << EXTI_IMR2_IM42_Pos) /*!< 0x00000400 */
  3246. #define EXTI_IMR2_IM42 EXTI_IMR2_IM42_Msk /*!< CPU1 Interrupt Mask on line 42 */
  3247. #define EXTI_IMR2_IM43_Pos (11U)
  3248. #define EXTI_IMR2_IM43_Msk (0x1UL << EXTI_IMR2_IM43_Pos) /*!< 0x00000800 */
  3249. #define EXTI_IMR2_IM43 EXTI_IMR2_IM43_Msk /*!< CPU1 Interrupt Mask on line 43 */
  3250. #define EXTI_IMR2_IM44_Pos (12U)
  3251. #define EXTI_IMR2_IM44_Msk (0x1UL << EXTI_IMR2_IM44_Pos) /*!< 0x00001000 */
  3252. #define EXTI_IMR2_IM44 EXTI_IMR2_IM44_Msk /*!< CPU1 Interrupt Mask on line 44 */
  3253. #define EXTI_IMR2_IM45_Pos (13U)
  3254. #define EXTI_IMR2_IM45_Msk (0x1UL << EXTI_IMR2_IM45_Pos) /*!< 0x00002000 */
  3255. #define EXTI_IMR2_IM45 EXTI_IMR2_IM45_Msk /*!< CPU1 Interrupt Mask on line 45 */
  3256. #define EXTI_IMR2_IM46_Pos (14U)
  3257. #define EXTI_IMR2_IM46_Msk (0x1UL << EXTI_IMR2_IM46_Pos) /*!< 0x00004000 */
  3258. #define EXTI_IMR2_IM46 EXTI_IMR2_IM46_Msk /*!< CPU1 Interrupt Mask on line 46 */
  3259. #define EXTI_IMR2_IM48_Pos (16U)
  3260. #define EXTI_IMR2_IM48_Msk (0x1UL << EXTI_IMR2_IM48_Pos) /*!< 0x00010000 */
  3261. #define EXTI_IMR2_IM48 EXTI_IMR2_IM48_Msk /*!< CPU1 Interrupt Mask on line 48 */
  3262. /******************** Bits definition for EXTI_EMR2 register ****************/
  3263. #define EXTI_EMR2_Pos (0U)
  3264. #define EXTI_EMR2_Msk (0x00000300UL << EXTI_EMR2_Pos) /*!< 0x000003000 */
  3265. #define EXTI_EMR2_EM EXTI_EMR2_Msk /*!< CPU1 Interrupt Mask */
  3266. #define EXTI_EMR2_EM40_Pos (8U)
  3267. #define EXTI_EMR2_EM40_Msk (0x1UL << EXTI_EMR2_EM40_Pos) /*!< 0x00000100 */
  3268. #define EXTI_EMR2_EM40 EXTI_EMR2_EM40_Msk /*!< CPU1 Event Mask on line 40 */
  3269. #define EXTI_EMR2_EM41_Pos (9U)
  3270. #define EXTI_EMR2_EM41_Msk (0x1UL << EXTI_EMR2_EM41_Pos) /*!< 0x00000200 */
  3271. #define EXTI_EMR2_EM41 EXTI_EMR2_EM41_Msk /*!< CPU1 Event Mask on line 41 */
  3272. /******************** Bits definition for EXTI_C2IMR1 register **************/
  3273. #define EXTI_C2IMR1_Pos (0U)
  3274. #define EXTI_C2IMR1_Msk (0xFFFFFFFFUL << EXTI_C2IMR1_Pos) /*!< 0xFFFFFFFF */
  3275. #define EXTI_C2IMR1_IM EXTI_C2IMR1_Msk /*!< CPU2 wakeup with interrupt Mask on Event */
  3276. #define EXTI_C2IMR1_IM0_Pos (0U)
  3277. #define EXTI_C2IMR1_IM0_Msk (0x1UL << EXTI_C2IMR1_IM0_Pos) /*!< 0x00000001 */
  3278. #define EXTI_C2IMR1_IM0 EXTI_C2IMR1_IM0_Msk /*!< CPU2 Interrupt Mask on line 0 */
  3279. #define EXTI_C2IMR1_IM1_Pos (1U)
  3280. #define EXTI_C2IMR1_IM1_Msk (0x1UL << EXTI_C2IMR1_IM1_Pos) /*!< 0x00000002 */
  3281. #define EXTI_C2IMR1_IM1 EXTI_C2IMR1_IM1_Msk /*!< CPU2 Interrupt Mask on line 1 */
  3282. #define EXTI_C2IMR1_IM2_Pos (2U)
  3283. #define EXTI_C2IMR1_IM2_Msk (0x1UL << EXTI_C2IMR1_IM2_Pos) /*!< 0x00000004 */
  3284. #define EXTI_C2IMR1_IM2 EXTI_C2IMR1_IM2_Msk /*!< CPU2 Interrupt Mask on line 2 */
  3285. #define EXTI_C2IMR1_IM3_Pos (3U)
  3286. #define EXTI_C2IMR1_IM3_Msk (0x1UL << EXTI_C2IMR1_IM3_Pos) /*!< 0x00000008 */
  3287. #define EXTI_C2IMR1_IM3 EXTI_C2IMR1_IM3_Msk /*!< CPU2 Interrupt Mask on line 3 */
  3288. #define EXTI_C2IMR1_IM4_Pos (4U)
  3289. #define EXTI_C2IMR1_IM4_Msk (0x1UL << EXTI_C2IMR1_IM4_Pos) /*!< 0x00000010 */
  3290. #define EXTI_C2IMR1_IM4 EXTI_C2IMR1_IM4_Msk /*!< CPU2 Interrupt Mask on line 4 */
  3291. #define EXTI_C2IMR1_IM5_Pos (5U)
  3292. #define EXTI_C2IMR1_IM5_Msk (0x1UL << EXTI_C2IMR1_IM5_Pos) /*!< 0x00000020 */
  3293. #define EXTI_C2IMR1_IM5 EXTI_C2IMR1_IM5_Msk /*!< CPU2 Interrupt Mask on line 5 */
  3294. #define EXTI_C2IMR1_IM6_Pos (6U)
  3295. #define EXTI_C2IMR1_IM6_Msk (0x1UL << EXTI_C2IMR1_IM6_Pos) /*!< 0x00000040 */
  3296. #define EXTI_C2IMR1_IM6 EXTI_C2IMR1_IM6_Msk /*!< CPU2 Interrupt Mask on line 6 */
  3297. #define EXTI_C2IMR1_IM7_Pos (7U)
  3298. #define EXTI_C2IMR1_IM7_Msk (0x1UL << EXTI_C2IMR1_IM7_Pos) /*!< 0x00000080 */
  3299. #define EXTI_C2IMR1_IM7 EXTI_C2IMR1_IM7_Msk /*!< CPU2 Interrupt Mask on line 7 */
  3300. #define EXTI_C2IMR1_IM8_Pos (8U)
  3301. #define EXTI_C2IMR1_IM8_Msk (0x1UL << EXTI_C2IMR1_IM8_Pos) /*!< 0x00000100 */
  3302. #define EXTI_C2IMR1_IM8 EXTI_C2IMR1_IM8_Msk /*!< CPU2 Interrupt Mask on line 8 */
  3303. #define EXTI_C2IMR1_IM9_Pos (9U)
  3304. #define EXTI_C2IMR1_IM9_Msk (0x1UL << EXTI_C2IMR1_IM9_Pos) /*!< 0x00000200 */
  3305. #define EXTI_C2IMR1_IM9 EXTI_C2IMR1_IM9_Msk /*!< CPU2 Interrupt Mask on line 9 */
  3306. #define EXTI_C2IMR1_IM10_Pos (10U)
  3307. #define EXTI_C2IMR1_IM10_Msk (0x1UL << EXTI_C2IMR1_IM10_Pos) /*!< 0x00000400 */
  3308. #define EXTI_C2IMR1_IM10 EXTI_C2IMR1_IM10_Msk /*!< CPU2 Interrupt Mask on line 10 */
  3309. #define EXTI_C2IMR1_IM11_Pos (11U)
  3310. #define EXTI_C2IMR1_IM11_Msk (0x1UL << EXTI_C2IMR1_IM11_Pos) /*!< 0x00000800 */
  3311. #define EXTI_C2IMR1_IM11 EXTI_C2IMR1_IM11_Msk /*!< CPU2 Interrupt Mask on line 11 */
  3312. #define EXTI_C2IMR1_IM12_Pos (12U)
  3313. #define EXTI_C2IMR1_IM12_Msk (0x1UL << EXTI_C2IMR1_IM12_Pos) /*!< 0x00001000 */
  3314. #define EXTI_C2IMR1_IM12 EXTI_C2IMR1_IM12_Msk /*!< CPU2 Interrupt Mask on line 12 */
  3315. #define EXTI_C2IMR1_IM13_Pos (13U)
  3316. #define EXTI_C2IMR1_IM13_Msk (0x1UL << EXTI_C2IMR1_IM13_Pos) /*!< 0x00002000 */
  3317. #define EXTI_C2IMR1_IM13 EXTI_C2IMR1_IM13_Msk /*!< CPU2 Interrupt Mask on line 13 */
  3318. #define EXTI_C2IMR1_IM14_Pos (14U)
  3319. #define EXTI_C2IMR1_IM14_Msk (0x1UL << EXTI_C2IMR1_IM14_Pos) /*!< 0x00004000 */
  3320. #define EXTI_C2IMR1_IM14 EXTI_C2IMR1_IM14_Msk /*!< CPU2 Interrupt Mask on line 14 */
  3321. #define EXTI_C2IMR1_IM15_Pos (15U)
  3322. #define EXTI_C2IMR1_IM15_Msk (0x1UL << EXTI_C2IMR1_IM15_Pos) /*!< 0x00008000 */
  3323. #define EXTI_C2IMR1_IM15 EXTI_C2IMR1_IM15_Msk /*!< CPU2 Interrupt Mask on line 15 */
  3324. #define EXTI_C2IMR1_IM16_Pos (16U)
  3325. #define EXTI_C2IMR1_IM16_Msk (0x1UL << EXTI_C2IMR1_IM16_Pos) /*!< 0x00010000 */
  3326. #define EXTI_C2IMR1_IM16 EXTI_C2IMR1_IM16_Msk /*!< CPU2 Interrupt Mask on line 16 */
  3327. #define EXTI_C2IMR1_IM17_Pos (17U)
  3328. #define EXTI_C2IMR1_IM17_Msk (0x1UL << EXTI_C2IMR1_IM17_Pos) /*!< 0x00020000 */
  3329. #define EXTI_C2IMR1_IM17 EXTI_C2IMR1_IM17_Msk /*!< CPU2 Interrupt Mask on line 17 */
  3330. #define EXTI_C2IMR1_IM18_Pos (18U)
  3331. #define EXTI_C2IMR1_IM18_Msk (0x1UL << EXTI_C2IMR1_IM18_Pos) /*!< 0x00040000 */
  3332. #define EXTI_C2IMR1_IM18 EXTI_C2IMR1_IM18_Msk /*!< CPU2 Interrupt Mask on line 18 */
  3333. #define EXTI_C2IMR1_IM19_Pos (19U)
  3334. #define EXTI_C2IMR1_IM19_Msk (0x1UL << EXTI_C2IMR1_IM19_Pos) /*!< 0x00080000 */
  3335. #define EXTI_C2IMR1_IM19 EXTI_C2IMR1_IM19_Msk /*!< CPU2 Interrupt Mask on line 19 */
  3336. #define EXTI_C2IMR1_IM20_Pos (20U)
  3337. #define EXTI_C2IMR1_IM20_Msk (0x1UL << EXTI_C2IMR1_IM20_Pos) /*!< 0x00100000 */
  3338. #define EXTI_C2IMR1_IM20 EXTI_C2IMR1_IM20_Msk /*!< CPU2 Interrupt Mask on line 20 */
  3339. #define EXTI_C2IMR1_IM21_Pos (21U)
  3340. #define EXTI_C2IMR1_IM21_Msk (0x1UL << EXTI_C2IMR1_IM21_Pos) /*!< 0x00200000 */
  3341. #define EXTI_C2IMR1_IM21 EXTI_C2IMR1_IM21_Msk /*!< CPU2 Interrupt Mask on line 21 */
  3342. #define EXTI_C2IMR1_IM22_Pos (22U)
  3343. #define EXTI_C2IMR1_IM22_Msk (0x1UL << EXTI_C2IMR1_IM22_Pos) /*!< 0x00400000 */
  3344. #define EXTI_C2IMR1_IM22 EXTI_C2IMR1_IM22_Msk /*!< CPU2 Interrupt Mask on line 22 */
  3345. #define EXTI_C2IMR1_IM23_Pos (23U)
  3346. #define EXTI_C2IMR1_IM23_Msk (0x1UL << EXTI_C2IMR1_IM23_Pos) /*!< 0x00800000 */
  3347. #define EXTI_C2IMR1_IM23 EXTI_C2IMR1_IM23_Msk /*!< CPU2 Interrupt Mask on line 23 */
  3348. #define EXTI_C2IMR1_IM24_Pos (24U)
  3349. #define EXTI_C2IMR1_IM24_Msk (0x1UL << EXTI_C2IMR1_IM24_Pos) /*!< 0x01000000 */
  3350. #define EXTI_C2IMR1_IM24 EXTI_C2IMR1_IM24_Msk /*!< CPU2 Interrupt Mask on line 24 */
  3351. #define EXTI_C2IMR1_IM25_Pos (25U)
  3352. #define EXTI_C2IMR1_IM25_Msk (0x1UL << EXTI_C2IMR1_IM25_Pos) /*!< 0x02000000 */
  3353. #define EXTI_C2IMR1_IM25 EXTI_C2IMR1_IM25_Msk /*!< CPU2 Interrupt Mask on line 25 */
  3354. #define EXTI_C2IMR1_IM28_Pos (28U)
  3355. #define EXTI_C2IMR1_IM28_Msk (0x1UL << EXTI_C2IMR1_IM28_Pos) /*!< 0x10000000 */
  3356. #define EXTI_C2IMR1_IM28 EXTI_C2IMR1_IM28_Msk /*!< CPU2 Interrupt Mask on line 28 */
  3357. #define EXTI_C2IMR1_IM29_Pos (29U)
  3358. #define EXTI_C2IMR1_IM29_Msk (0x1UL << EXTI_C2IMR1_IM29_Pos) /*!< 0x20000000 */
  3359. #define EXTI_C2IMR1_IM29 EXTI_C2IMR1_IM29_Msk /*!< CPU2 Interrupt Mask on line 29 */
  3360. #define EXTI_C2IMR1_IM30_Pos (30U)
  3361. #define EXTI_C2IMR1_IM30_Msk (0x1UL << EXTI_C2IMR1_IM30_Pos) /*!< 0x40000000 */
  3362. #define EXTI_C2IMR1_IM30 EXTI_C2IMR1_IM30_Msk /*!< CPU2 Interrupt Mask on line 30 */
  3363. #define EXTI_C2IMR1_IM31_Pos (31U)
  3364. #define EXTI_C2IMR1_IM31_Msk (0x1UL << EXTI_C2IMR1_IM31_Pos) /*!< 0x80000000 */
  3365. #define EXTI_C2IMR1_IM31 EXTI_C2IMR1_IM31_Msk /*!< CPU2 Interrupt Mask on line 31 */
  3366. /******************** Bits definition for EXTI_C2EMR1 register **************/
  3367. #define EXTI_C2EMR1_Pos (0U)
  3368. #define EXTI_C2EMR1_Msk (0x003EFFFFUL << EXTI_C2EMR1_Pos) /*!< 0xFFFFFFFF */
  3369. #define EXTI_C2EMR1_EM EXTI_C2EMR1_Msk /*!< CPU2 Event Mask */
  3370. #define EXTI_C2EMR1_EM0_Pos (0U)
  3371. #define EXTI_C2EMR1_EM0_Msk (0x1UL << EXTI_C2EMR1_EM0_Pos) /*!< 0x00000001 */
  3372. #define EXTI_C2EMR1_EM0 EXTI_C2EMR1_EM0_Msk /*!< CPU2 Event Mask on line 0 */
  3373. #define EXTI_C2EMR1_EM1_Pos (1U)
  3374. #define EXTI_C2EMR1_EM1_Msk (0x1UL << EXTI_C2EMR1_EM1_Pos) /*!< 0x00000002 */
  3375. #define EXTI_C2EMR1_EM1 EXTI_C2EMR1_EM1_Msk /*!< CPU2 Event Mask on line 1 */
  3376. #define EXTI_C2EMR1_EM2_Pos (2U)
  3377. #define EXTI_C2EMR1_EM2_Msk (0x1UL << EXTI_C2EMR1_EM2_Pos) /*!< 0x00000004 */
  3378. #define EXTI_C2EMR1_EM2 EXTI_C2EMR1_EM2_Msk /*!< CPU2 Event Mask on line 2 */
  3379. #define EXTI_C2EMR1_EM3_Pos (3U)
  3380. #define EXTI_C2EMR1_EM3_Msk (0x1UL << EXTI_C2EMR1_EM3_Pos) /*!< 0x00000008 */
  3381. #define EXTI_C2EMR1_EM3 EXTI_C2EMR1_EM3_Msk /*!< CPU2 Event Mask on line 3 */
  3382. #define EXTI_C2EMR1_EM4_Pos (4U)
  3383. #define EXTI_C2EMR1_EM4_Msk (0x1UL << EXTI_C2EMR1_EM4_Pos) /*!< 0x00000010 */
  3384. #define EXTI_C2EMR1_EM4 EXTI_C2EMR1_EM4_Msk /*!< CPU2 Event Mask on line 4 */
  3385. #define EXTI_C2EMR1_EM5_Pos (5U)
  3386. #define EXTI_C2EMR1_EM5_Msk (0x1UL << EXTI_C2EMR1_EM5_Pos) /*!< 0x00000020 */
  3387. #define EXTI_C2EMR1_EM5 EXTI_C2EMR1_EM5_Msk /*!< CPU2 Event Mask on line 5 */
  3388. #define EXTI_C2EMR1_EM6_Pos (6U)
  3389. #define EXTI_C2EMR1_EM6_Msk (0x1UL << EXTI_C2EMR1_EM6_Pos) /*!< 0x00000040 */
  3390. #define EXTI_C2EMR1_EM6 EXTI_C2EMR1_EM6_Msk /*!< CPU2 Event Mask on line 6 */
  3391. #define EXTI_C2EMR1_EM7_Pos (7U)
  3392. #define EXTI_C2EMR1_EM7_Msk (0x1UL << EXTI_C2EMR1_EM7_Pos) /*!< 0x00000080 */
  3393. #define EXTI_C2EMR1_EM7 EXTI_C2EMR1_EM7_Msk /*!< CPU2 Event Mask on line 7 */
  3394. #define EXTI_C2EMR1_EM8_Pos (8U)
  3395. #define EXTI_C2EMR1_EM8_Msk (0x1UL << EXTI_C2EMR1_EM8_Pos) /*!< 0x00000100 */
  3396. #define EXTI_C2EMR1_EM8 EXTI_C2EMR1_EM8_Msk /*!< CPU2 Event Mask on line 8 */
  3397. #define EXTI_C2EMR1_EM9_Pos (9U)
  3398. #define EXTI_C2EMR1_EM9_Msk (0x1UL << EXTI_C2EMR1_EM9_Pos) /*!< 0x00000200 */
  3399. #define EXTI_C2EMR1_EM9 EXTI_C2EMR1_EM9_Msk /*!< CPU2 Event Mask on line 9 */
  3400. #define EXTI_C2EMR1_EM10_Pos (10U)
  3401. #define EXTI_C2EMR1_EM10_Msk (0x1UL << EXTI_C2EMR1_EM10_Pos) /*!< 0x00000400 */
  3402. #define EXTI_C2EMR1_EM10 EXTI_C2EMR1_EM10_Msk /*!< CPU2 Event Mask on line 10 */
  3403. #define EXTI_C2EMR1_EM11_Pos (11U)
  3404. #define EXTI_C2EMR1_EM11_Msk (0x1UL << EXTI_C2EMR1_EM11_Pos) /*!< 0x00000800 */
  3405. #define EXTI_C2EMR1_EM11 EXTI_C2EMR1_EM11_Msk /*!< CPU2 Event Mask on line 11 */
  3406. #define EXTI_C2EMR1_EM12_Pos (12U)
  3407. #define EXTI_C2EMR1_EM12_Msk (0x1UL << EXTI_C2EMR1_EM12_Pos) /*!< 0x00001000 */
  3408. #define EXTI_C2EMR1_EM12 EXTI_C2EMR1_EM12_Msk /*!< CPU2 Event Mask on line 12 */
  3409. #define EXTI_C2EMR1_EM13_Pos (13U)
  3410. #define EXTI_C2EMR1_EM13_Msk (0x1UL << EXTI_C2EMR1_EM13_Pos) /*!< 0x00002000 */
  3411. #define EXTI_C2EMR1_EM13 EXTI_C2EMR1_EM13_Msk /*!< CPU2 Event Mask on line 13 */
  3412. #define EXTI_C2EMR1_EM14_Pos (14U)
  3413. #define EXTI_C2EMR1_EM14_Msk (0x1UL << EXTI_C2EMR1_EM14_Pos) /*!< 0x00004000 */
  3414. #define EXTI_C2EMR1_EM14 EXTI_C2EMR1_EM14_Msk /*!< CPU2 Event Mask on line 14 */
  3415. #define EXTI_C2EMR1_EM15_Pos (15U)
  3416. #define EXTI_C2EMR1_EM15_Msk (0x1UL << EXTI_C2EMR1_EM15_Pos) /*!< 0x00008000 */
  3417. #define EXTI_C2EMR1_EM15 EXTI_C2EMR1_EM15_Msk /*!< CPU2 Event Mask on line 15 */
  3418. #define EXTI_C2EMR1_EM17_Pos (17U)
  3419. #define EXTI_C2EMR1_EM17_Msk (0x1UL << EXTI_C2EMR1_EM17_Pos) /*!< 0x00020000 */
  3420. #define EXTI_C2EMR1_EM17 EXTI_C2EMR1_EM17_Msk /*!< CPU2 Event Mask on line 17 */
  3421. #define EXTI_C2EMR1_EM18_Pos (18U)
  3422. #define EXTI_C2EMR1_EM18_Msk (0x1UL << EXTI_C2EMR1_EM18_Pos) /*!< 0x00040000 */
  3423. #define EXTI_C2EMR1_EM18 EXTI_C2EMR1_EM18_Msk /*!< CPU2 Event Mask on line 18 */
  3424. #define EXTI_C2EMR1_EM19_Pos (19U)
  3425. #define EXTI_C2EMR1_EM19_Msk (0x1UL << EXTI_C2EMR1_EM19_Pos) /*!< 0x00080000 */
  3426. #define EXTI_C2EMR1_EM19 EXTI_C2EMR1_EM19_Msk /*!< CPU2 Event Mask on line 19 */
  3427. #define EXTI_C2EMR1_EM20_Pos (20U)
  3428. #define EXTI_C2EMR1_EM20_Msk (0x1UL << EXTI_C2EMR1_EM20_Pos) /*!< 0x00100000 */
  3429. #define EXTI_C2EMR1_EM20 EXTI_C2EMR1_EM20_Msk /*!< CPU2 Event Mask on line 20 */
  3430. #define EXTI_C2EMR1_EM21_Pos (21U)
  3431. #define EXTI_C2EMR1_EM21_Msk (0x1UL << EXTI_C2EMR1_EM21_Pos) /*!< 0x00200000 */
  3432. #define EXTI_C2EMR1_EM21 EXTI_C2EMR1_EM21_Msk /*!< CPU2 Event Mask on line 21 */
  3433. /******************** Bits definition for EXTI_C2IMR2 register **************/
  3434. #define EXTI_C2IMR2_Pos (0U)
  3435. #define EXTI_C2IMR2_Msk (0x0001FFFFUL << EXTI_C2IMR2_Pos) /*!< 0x0001FFFF */
  3436. #define EXTI_C2IMR2_IM EXTI_C2IMR2_Msk /*!< CPU2 Interrupt Mask */
  3437. #define EXTI_C2IMR2_IM33_Pos (1U)
  3438. #define EXTI_C2IMR2_IM33_Msk (0x1UL << EXTI_C2IMR2_IM33_Pos) /*!< 0x00000002 */
  3439. #define EXTI_C2IMR2_IM33 EXTI_C2IMR2_IM33_Msk /*!< CPU2 Interrupt Mask on line 33 */
  3440. #define EXTI_C2IMR2_IM36_Pos (4U)
  3441. #define EXTI_C2IMR2_IM36_Msk (0x1UL << EXTI_C2IMR2_IM36_Pos) /*!< 0x00000010 */
  3442. #define EXTI_C2IMR2_IM36 EXTI_C2IMR2_IM36_Msk /*!< CPU2 Interrupt Mask on line 36 */
  3443. #define EXTI_C2IMR2_IM37_Pos (5U)
  3444. #define EXTI_C2IMR2_IM37_Msk (0x1UL << EXTI_C2IMR2_IM37_Pos) /*!< 0x00000020 */
  3445. #define EXTI_C2IMR2_IM37 EXTI_C2IMR2_IM37_Msk /*!< CPU2 Interrupt Mask on line 37 */
  3446. #define EXTI_C2IMR2_IM38_Pos (6U)
  3447. #define EXTI_C2IMR2_IM38_Msk (0x1UL << EXTI_C2IMR2_IM38_Pos) /*!< 0x00000040 */
  3448. #define EXTI_C2IMR2_IM38 EXTI_C2IMR2_IM38_Msk /*!< CPU2 Interrupt Mask on line 38 */
  3449. #define EXTI_C2IMR2_IM39_Pos (7U)
  3450. #define EXTI_C2IMR2_IM39_Msk (0x1UL << EXTI_C2IMR2_IM39_Pos) /*!< 0x00000080 */
  3451. #define EXTI_C2IMR2_IM39 EXTI_C2IMR2_IM39_Msk /*!< CPU2 Interrupt Mask on line 39 */
  3452. #define EXTI_C2IMR2_IM40_Pos (8U)
  3453. #define EXTI_C2IMR2_IM40_Msk (0x1UL << EXTI_C2IMR2_IM40_Pos) /*!< 0x00000100 */
  3454. #define EXTI_C2IMR2_IM40 EXTI_C2IMR2_IM40_Msk /*!< CPU2 Interrupt Mask on line 40 */
  3455. #define EXTI_C2IMR2_IM41_Pos (9U)
  3456. #define EXTI_C2IMR2_IM41_Msk (0x1UL << EXTI_C2IMR2_IM41_Pos) /*!< 0x00000200 */
  3457. #define EXTI_C2IMR2_IM41 EXTI_C2IMR2_IM41_Msk /*!< CPU2 Interrupt Mask on line 41 */
  3458. #define EXTI_C2IMR2_IM42_Pos (10U)
  3459. #define EXTI_C2IMR2_IM42_Msk (0x1UL << EXTI_C2IMR2_IM42_Pos) /*!< 0x00000400 */
  3460. #define EXTI_C2IMR2_IM42 EXTI_C2IMR2_IM42_Msk /*!< CPU2 Interrupt Mask on line 42 */
  3461. #define EXTI_C2IMR2_IM43_Pos (11U)
  3462. #define EXTI_C2IMR2_IM43_Msk (0x1UL << EXTI_C2IMR2_IM43_Pos) /*!< 0x00000800 */
  3463. #define EXTI_C2IMR2_IM43 EXTI_C2IMR2_IM43_Msk /*!< CPU2 Interrupt Mask on line 43 */
  3464. #define EXTI_C2IMR2_IM44_Pos (12U)
  3465. #define EXTI_C2IMR2_IM44_Msk (0x1UL << EXTI_C2IMR2_IM44_Pos) /*!< 0x00001000 */
  3466. #define EXTI_C2IMR2_IM44 EXTI_C2IMR2_IM44_Msk /*!< CPU2 Interrupt Mask on line 44 */
  3467. #define EXTI_C2IMR2_IM45_Pos (13U)
  3468. #define EXTI_C2IMR2_IM45_Msk (0x1UL << EXTI_C2IMR2_IM45_Pos) /*!< 0x00002000 */
  3469. #define EXTI_C2IMR2_IM45 EXTI_C2IMR2_IM45_Msk /*!< CPU2 Interrupt Mask on line 45 */
  3470. #define EXTI_C2IMR2_IM46_Pos (14U)
  3471. #define EXTI_C2IMR2_IM46_Msk (0x1UL << EXTI_C2IMR2_IM46_Pos) /*!< 0x00004000 */
  3472. #define EXTI_C2IMR2_IM46 EXTI_C2IMR2_IM46_Msk /*!< CPU2 Interrupt Mask on line 46 */
  3473. #define EXTI_C2IMR2_IM48_Pos (16U)
  3474. #define EXTI_C2IMR2_IM48_Msk (0x1UL << EXTI_C2IMR2_IM48_Pos) /*!< 0x00010000 */
  3475. #define EXTI_C2IMR2_IM48 EXTI_C2IMR2_IM48_Msk /*!< CPU2 Interrupt Mask on line 48 */
  3476. /******************** Bits definition for EXTI_C2EMR2 register **************/
  3477. #define EXTI_C2EMR2_Pos (8U)
  3478. #define EXTI_C2EMR2_Msk (0x00000300UL << EXTI_C2EMR2_Pos) /*!< 0x000003000 */
  3479. #define EXTI_C2EMR2_EM EXTI_C2EMR2_Msk /*!< CPU2 Interrupt Mask */
  3480. #define EXTI_C2EMR2_EM40_Pos (8U)
  3481. #define EXTI_C2EMR2_EM40_Msk (0x1UL << EXTI_C2EMR2_EM40_Pos) /*!< 0x00000100 */
  3482. #define EXTI_C2EMR2_EM40 EXTI_C2EMR2_EM40_Msk /*!< CPU2 Event Mask on line 40 */
  3483. #define EXTI_C2EMR2_EM41_Pos (9U)
  3484. #define EXTI_C2EMR2_EM41_Msk (0x1UL << EXTI_C2EMR2_EM41_Pos) /*!< 0x00000200 */
  3485. #define EXTI_C2EMR2_EM41 EXTI_C2EMR2_EM41_Msk /*!< CPU2 Event Mask on line 41 */
  3486. /******************************************************************************/
  3487. /* */
  3488. /* Public Key Accelerator (PKA) */
  3489. /* */
  3490. /******************************************************************************/
  3491. /******************* Bits definition for PKA_CR register **************/
  3492. #define PKA_CR_EN_Pos (0U)
  3493. #define PKA_CR_EN_Msk (0x1UL << PKA_CR_EN_Pos) /*!< 0x00000001 */
  3494. #define PKA_CR_EN PKA_CR_EN_Msk /*!< PKA enable */
  3495. #define PKA_CR_START_Pos (1U)
  3496. #define PKA_CR_START_Msk (0x1UL << PKA_CR_START_Pos) /*!< 0x00000002 */
  3497. #define PKA_CR_START PKA_CR_START_Msk /*!< Start operation */
  3498. #define PKA_CR_MODE_Pos (8U)
  3499. #define PKA_CR_MODE_Msk (0x3FUL << PKA_CR_MODE_Pos) /*!< 0x00003F00 */
  3500. #define PKA_CR_MODE PKA_CR_MODE_Msk /*!< MODE[5:0] PKA operation code */
  3501. #define PKA_CR_MODE_0 (0x01U << PKA_CR_MODE_Pos) /*!< 0x00000100 */
  3502. #define PKA_CR_MODE_1 (0x02U << PKA_CR_MODE_Pos) /*!< 0x00000200 */
  3503. #define PKA_CR_MODE_2 (0x04U << PKA_CR_MODE_Pos) /*!< 0x00000400 */
  3504. #define PKA_CR_MODE_3 (0x08U << PKA_CR_MODE_Pos) /*!< 0x00000800 */
  3505. #define PKA_CR_MODE_4 (0x10U << PKA_CR_MODE_Pos) /*!< 0x00001000 */
  3506. #define PKA_CR_MODE_5 (0x20U << PKA_CR_MODE_Pos) /*!< 0x00002000 */
  3507. #define PKA_CR_PROCENDIE_Pos (17U)
  3508. #define PKA_CR_PROCENDIE_Msk (0x1UL << PKA_CR_PROCENDIE_Pos) /*!< 0x00020000 */
  3509. #define PKA_CR_PROCENDIE PKA_CR_PROCENDIE_Msk /*!< End of operation interrupt enable */
  3510. #define PKA_CR_RAMERRIE_Pos (19U)
  3511. #define PKA_CR_RAMERRIE_Msk (0x1UL << PKA_CR_RAMERRIE_Pos) /*!< 0x00080000 */
  3512. #define PKA_CR_RAMERRIE PKA_CR_RAMERRIE_Msk /*!< RAM error interrupt enable */
  3513. #define PKA_CR_ADDRERRIE_Pos (20U)
  3514. #define PKA_CR_ADDRERRIE_Msk (0x1UL << PKA_CR_ADDRERRIE_Pos) /*!< 0x00100000 */
  3515. #define PKA_CR_ADDRERRIE PKA_CR_ADDRERRIE_Msk /*!< RAM error interrupt enable */
  3516. /******************* Bits definition for PKA_SR register **************/
  3517. #define PKA_SR_BUSY_Pos (16U)
  3518. #define PKA_SR_BUSY_Msk (0x1UL << PKA_SR_BUSY_Pos) /*!< 0x00010000 */
  3519. #define PKA_SR_BUSY PKA_SR_BUSY_Msk /*!< PKA operation is in progress */
  3520. #define PKA_SR_PROCENDF_Pos (17U)
  3521. #define PKA_SR_PROCENDF_Msk (0x1UL << PKA_SR_PROCENDF_Pos) /*!< 0x00020000 */
  3522. #define PKA_SR_PROCENDF PKA_SR_PROCENDF_Msk /*!< PKA end of operation flag */
  3523. #define PKA_SR_RAMERRF_Pos (19U)
  3524. #define PKA_SR_RAMERRF_Msk (0x1UL << PKA_SR_RAMERRF_Pos) /*!< 0x00080000 */
  3525. #define PKA_SR_RAMERRF PKA_SR_RAMERRF_Msk /*!< PKA RAM error flag */
  3526. #define PKA_SR_ADDRERRF_Pos (20U)
  3527. #define PKA_SR_ADDRERRF_Msk (0x1UL << PKA_SR_ADDRERRF_Pos) /*!< 0x00100000 */
  3528. #define PKA_SR_ADDRERRF PKA_SR_ADDRERRF_Msk /*!< Address error flag */
  3529. /******************* Bits definition for PKA_CLRFR register **************/
  3530. #define PKA_CLRFR_PROCENDFC_Pos (17U)
  3531. #define PKA_CLRFR_PROCENDFC_Msk (0x1UL << PKA_CLRFR_PROCENDFC_Pos) /*!< 0x00020000 */
  3532. #define PKA_CLRFR_PROCENDFC PKA_CLRFR_PROCENDFC_Msk /*!< Clear PKA end of operation flag */
  3533. #define PKA_CLRFR_RAMERRFC_Pos (19U)
  3534. #define PKA_CLRFR_RAMERRFC_Msk (0x1UL << PKA_CLRFR_RAMERRFC_Pos) /*!< 0x00080000 */
  3535. #define PKA_CLRFR_RAMERRFC PKA_CLRFR_RAMERRFC_Msk /*!< Clear PKA RAM error flag */
  3536. #define PKA_CLRFR_ADDRERRFC_Pos (20U)
  3537. #define PKA_CLRFR_ADDRERRFC_Msk (0x1UL << PKA_CLRFR_ADDRERRFC_Pos) /*!< 0x00100000 */
  3538. #define PKA_CLRFR_ADDRERRFC PKA_CLRFR_ADDRERRFC_Msk /*!< Clear address error flag */
  3539. /******************* Bits definition for PKA RAM *************************/
  3540. #define PKA_RAM_OFFSET 0x400U /*!< PKA RAM address offset */
  3541. /* Compute Montgomery parameter input data */
  3542. #define PKA_MONTGOMERY_PARAM_IN_MOD_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input modulus number of bits */
  3543. #define PKA_MONTGOMERY_PARAM_IN_MODULUS ((0xD5CU - PKA_RAM_OFFSET)>>2) /*!< Input modulus */
  3544. /* Compute Montgomery parameter output data */
  3545. #define PKA_MONTGOMERY_PARAM_OUT_PARAMETER ((0x594U - PKA_RAM_OFFSET)>>2) /*!< Output Montgomery parameter */
  3546. /* Compute modular exponentiation input data */
  3547. #define PKA_MODULAR_EXP_IN_EXP_NB_BITS ((0x400U - PKA_RAM_OFFSET)>>2) /*!< Input exponent number of bits */
  3548. #define PKA_MODULAR_EXP_IN_OP_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */
  3549. #define PKA_MODULAR_EXP_IN_MONTGOMERY_PARAM ((0x594U - PKA_RAM_OFFSET)>>2) /*!< Input storage area for Montgomery parameter */
  3550. #define PKA_MODULAR_EXP_IN_EXPONENT_BASE ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input base of the exponentiation */
  3551. #define PKA_MODULAR_EXP_IN_EXPONENT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Input exponent to process */
  3552. #define PKA_MODULAR_EXP_IN_MODULUS ((0xD5CU - PKA_RAM_OFFSET)>>2) /*!< Input modulus */
  3553. /* Compute modular exponentiation output data */
  3554. #define PKA_MODULAR_EXP_OUT_MONTGOMERY_PARAM ((0x594U - PKA_RAM_OFFSET)>>2) /*!< Output storage area for Montgomery parameter */
  3555. #define PKA_MODULAR_EXP_OUT_SM_ALGO_ACC1 ((0x724U - PKA_RAM_OFFSET)>>2) /*!< Output SM algorithm accumulator 1 */
  3556. #define PKA_MODULAR_EXP_OUT_SM_ALGO_ACC2 ((0x8B4U - PKA_RAM_OFFSET)>>2) /*!< Output SM algorithm accumulator 2 */
  3557. #define PKA_MODULAR_EXP_OUT_EXPONENT_BASE ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Output base of the exponentiation */
  3558. #define PKA_MODULAR_EXP_OUT_SM_ALGO_ACC3 ((0xE3CU - PKA_RAM_OFFSET)>>2) /*!< Output SM algorithm accumulator 3 */
  3559. /* Compute ECC scalar multiplication input data */
  3560. #define PKA_ECC_SCALAR_MUL_IN_EXP_NB_BITS ((0x400U - PKA_RAM_OFFSET)>>2) /*!< Input exponent number of bits */
  3561. #define PKA_ECC_SCALAR_MUL_IN_OP_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */
  3562. #define PKA_ECC_SCALAR_MUL_IN_A_COEFF_SIGN ((0x408U - PKA_RAM_OFFSET)>>2) /*!< Input sign of the 'a' coefficient */
  3563. #define PKA_ECC_SCALAR_MUL_IN_A_COEFF ((0x40CU - PKA_RAM_OFFSET)>>2) /*!< Input ECC curve 'a' coefficient */
  3564. #define PKA_ECC_SCALAR_MUL_IN_MOD_GF ((0x460U - PKA_RAM_OFFSET)>>2) /*!< Input modulus GF(p) */
  3565. #define PKA_ECC_SCALAR_MUL_IN_MONTGOMERY_PARAM ((0x4B4U - PKA_RAM_OFFSET)>>2) /*!< Input storage area for Montgomery parameter */
  3566. #define PKA_ECC_SCALAR_MUL_IN_K ((0x508U - PKA_RAM_OFFSET)>>2) /*!< Input 'k' of KP */
  3567. #define PKA_ECC_SCALAR_MUL_IN_INITIAL_POINT_X ((0x55CU - PKA_RAM_OFFSET)>>2) /*!< Input initial point P X coordinate */
  3568. #define PKA_ECC_SCALAR_MUL_IN_INITIAL_POINT_Y ((0x5B0U - PKA_RAM_OFFSET)>>2) /*!< Input initial point P Y coordinate */
  3569. /* Compute ECC scalar multiplication output data */
  3570. #define PKA_ECC_SCALAR_MUL_OUT_RESULT_X ((0x55CU - PKA_RAM_OFFSET)>>2) /*!< Output result X coordinate */
  3571. #define PKA_ECC_SCALAR_MUL_OUT_RESULT_Y ((0x5B0U - PKA_RAM_OFFSET)>>2) /*!< Output result Y coordinate */
  3572. #define PKA_ECC_SCALAR_MUL_OUT_LAST_DOUBLE_X1 ((0xDE8U - PKA_RAM_OFFSET)>>2) /*!< Output last double X1 coordinate */
  3573. #define PKA_ECC_SCALAR_MUL_OUT_LAST_DOUBLE_Y1 ((0xE3CU - PKA_RAM_OFFSET)>>2) /*!< Output last double Y1 coordinate */
  3574. #define PKA_ECC_SCALAR_MUL_OUT_LAST_DOUBLE_Z1 ((0xE90U - PKA_RAM_OFFSET)>>2) /*!< Output last double Z1 coordinate */
  3575. #define PKA_ECC_SCALAR_MUL_OUT_CHECK_POINT_X2 ((0xEE4U - PKA_RAM_OFFSET)>>2) /*!< Output check point X2 coordinate */
  3576. #define PKA_ECC_SCALAR_MUL_OUT_CHECK_POINT_Y2 ((0xF38U - PKA_RAM_OFFSET)>>2) /*!< Output check point Y2 coordinate */
  3577. #define PKA_ECC_SCALAR_MUL_OUT_CHECK_POINT_Z2 ((0xF8CU - PKA_RAM_OFFSET)>>2) /*!< Output check point Z2 coordinate */
  3578. /* Point check input data */
  3579. #define PKA_POINT_CHECK_IN_MOD_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input modulus number of bits */
  3580. #define PKA_POINT_CHECK_IN_A_COEFF_SIGN ((0x408U - PKA_RAM_OFFSET)>>2) /*!< Input sign of the 'a' coefficient */
  3581. #define PKA_POINT_CHECK_IN_A_COEFF ((0x40CU - PKA_RAM_OFFSET)>>2) /*!< Input ECC curve 'a' coefficient */
  3582. #define PKA_POINT_CHECK_IN_B_COEFF ((0x7FCU - PKA_RAM_OFFSET)>>2) /*!< Input ECC curve 'b' coefficient */
  3583. #define PKA_POINT_CHECK_IN_MOD_GF ((0x460U - PKA_RAM_OFFSET)>>2) /*!< Input modulus GF(p) */
  3584. #define PKA_POINT_CHECK_IN_INITIAL_POINT_X ((0x55CU - PKA_RAM_OFFSET)>>2) /*!< Input initial point P X coordinate */
  3585. #define PKA_POINT_CHECK_IN_INITIAL_POINT_Y ((0x5B0U - PKA_RAM_OFFSET)>>2) /*!< Input initial point P Y coordinate */
  3586. /* Point check output data */
  3587. #define PKA_POINT_CHECK_OUT_ERROR ((0x400U - PKA_RAM_OFFSET)>>2) /*!< Output error */
  3588. /* ECDSA signature input data */
  3589. #define PKA_ECDSA_SIGN_IN_ORDER_NB_BITS ((0x400U - PKA_RAM_OFFSET)>>2) /*!< Input order number of bits */
  3590. #define PKA_ECDSA_SIGN_IN_MOD_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input modulus number of bits */
  3591. #define PKA_ECDSA_SIGN_IN_A_COEFF_SIGN ((0x408U - PKA_RAM_OFFSET)>>2) /*!< Input sign of the 'a' coefficient */
  3592. #define PKA_ECDSA_SIGN_IN_A_COEFF ((0x40CU - PKA_RAM_OFFSET)>>2) /*!< Input ECC curve 'a' coefficient */
  3593. #define PKA_ECDSA_SIGN_IN_MOD_GF ((0x460U - PKA_RAM_OFFSET)>>2) /*!< Input modulus GF(p) */
  3594. #define PKA_ECDSA_SIGN_IN_K ((0x508U - PKA_RAM_OFFSET)>>2) /*!< Input k value of the ECDSA */
  3595. #define PKA_ECDSA_SIGN_IN_INITIAL_POINT_X ((0x55CU - PKA_RAM_OFFSET)>>2) /*!< Input initial point P X coordinate */
  3596. #define PKA_ECDSA_SIGN_IN_INITIAL_POINT_Y ((0x5B0U - PKA_RAM_OFFSET)>>2) /*!< Input initial point P Y coordinate */
  3597. #define PKA_ECDSA_SIGN_IN_HASH_E ((0xDE8U - PKA_RAM_OFFSET)>>2) /*!< Input e, hash of the message */
  3598. #define PKA_ECDSA_SIGN_IN_PRIVATE_KEY_D ((0xE3CU - PKA_RAM_OFFSET)>>2) /*!< Input d, private key */
  3599. #define PKA_ECDSA_SIGN_IN_ORDER_N ((0xE94U - PKA_RAM_OFFSET)>>2) /*!< Input n, order of the curve */
  3600. /* ECDSA signature output data */
  3601. #define PKA_ECDSA_SIGN_OUT_ERROR ((0xEE8U - PKA_RAM_OFFSET)>>2) /*!< Output error */
  3602. #define PKA_ECDSA_SIGN_OUT_SIGNATURE_R ((0x700U - PKA_RAM_OFFSET)>>2) /*!< Output signature r */
  3603. #define PKA_ECDSA_SIGN_OUT_SIGNATURE_S ((0x754U - PKA_RAM_OFFSET)>>2) /*!< Output signature s */
  3604. #define PKA_ECDSA_SIGN_OUT_FINAL_POINT_X ((0x103CU - PKA_RAM_OFFSET)>>2) /*!< Output final point kP X coordinate */
  3605. #define PKA_ECDSA_SIGN_OUT_FINAL_POINT_Y ((0x1090U - PKA_RAM_OFFSET)>>2) /*!< Output final point kP Y coordinate */
  3606. /* ECDSA verification input data */
  3607. #define PKA_ECDSA_VERIF_IN_ORDER_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input order number of bits */
  3608. #define PKA_ECDSA_VERIF_IN_MOD_NB_BITS ((0x4B4U - PKA_RAM_OFFSET)>>2) /*!< Input modulus number of bits */
  3609. #define PKA_ECDSA_VERIF_IN_A_COEFF_SIGN ((0x45CU - PKA_RAM_OFFSET)>>2) /*!< Input sign of the 'a' coefficient */
  3610. #define PKA_ECDSA_VERIF_IN_A_COEFF ((0x460U - PKA_RAM_OFFSET)>>2) /*!< Input ECC curve 'a' coefficient */
  3611. #define PKA_ECDSA_VERIF_IN_MOD_GF ((0x4B8U - PKA_RAM_OFFSET)>>2) /*!< Input modulus GF(p) */
  3612. #define PKA_ECDSA_VERIF_IN_INITIAL_POINT_X ((0x5E8U - PKA_RAM_OFFSET)>>2) /*!< Input initial point P X coordinate */
  3613. #define PKA_ECDSA_VERIF_IN_INITIAL_POINT_Y ((0x63CU - PKA_RAM_OFFSET)>>2) /*!< Input initial point P Y coordinate */
  3614. #define PKA_ECDSA_VERIF_IN_PUBLIC_KEY_POINT_X ((0xF40U - PKA_RAM_OFFSET)>>2) /*!< Input public key point X coordinate */
  3615. #define PKA_ECDSA_VERIF_IN_PUBLIC_KEY_POINT_Y ((0xF94U - PKA_RAM_OFFSET)>>2) /*!< Input public key point Y coordinate */
  3616. #define PKA_ECDSA_VERIF_IN_SIGNATURE_R ((0x1098U - PKA_RAM_OFFSET)>>2) /*!< Input r, part of the signature */
  3617. #define PKA_ECDSA_VERIF_IN_SIGNATURE_S ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input s, part of the signature */
  3618. #define PKA_ECDSA_VERIF_IN_HASH_E ((0xFE8U - PKA_RAM_OFFSET)>>2) /*!< Input e, hash of the message */
  3619. #define PKA_ECDSA_VERIF_IN_ORDER_N ((0xD5CU - PKA_RAM_OFFSET)>>2) /*!< Input n, order of the curve */
  3620. /* ECDSA verification output data */
  3621. #define PKA_ECDSA_VERIF_OUT_RESULT ((0x5B0U - PKA_RAM_OFFSET)>>2) /*!< Output result */
  3622. /* RSA CRT exponentiation input data */
  3623. #define PKA_RSA_CRT_EXP_IN_MOD_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operands number of bits */
  3624. #define PKA_RSA_CRT_EXP_IN_DP_CRT ((0x65CU - PKA_RAM_OFFSET)>>2) /*!< Input Dp CRT parameter */
  3625. #define PKA_RSA_CRT_EXP_IN_DQ_CRT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Input Dq CRT parameter */
  3626. #define PKA_RSA_CRT_EXP_IN_QINV_CRT ((0x7ECU - PKA_RAM_OFFSET)>>2) /*!< Input qInv CRT parameter */
  3627. #define PKA_RSA_CRT_EXP_IN_PRIME_P ((0x97CU - PKA_RAM_OFFSET)>>2) /*!< Input Prime p */
  3628. #define PKA_RSA_CRT_EXP_IN_PRIME_Q ((0xD5CU - PKA_RAM_OFFSET)>>2) /*!< Input Prime q */
  3629. #define PKA_RSA_CRT_EXP_IN_EXPONENT_BASE ((0xEECU - PKA_RAM_OFFSET)>>2) /*!< Input base of the exponentiation */
  3630. /* RSA CRT exponentiation output data */
  3631. #define PKA_RSA_CRT_EXP_OUT_RESULT ((0x724U - PKA_RAM_OFFSET)>>2) /*!< Output result */
  3632. /* Modular reduction input data */
  3633. #define PKA_MODULAR_REDUC_IN_OP_LENGTH ((0x400U - PKA_RAM_OFFSET)>>2) /*!< Input operand length */
  3634. #define PKA_MODULAR_REDUC_IN_OPERAND ((0x8B4U - PKA_RAM_OFFSET)>>2) /*!< Input operand */
  3635. #define PKA_MODULAR_REDUC_IN_MOD_LENGTH ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input modulus length */
  3636. #define PKA_MODULAR_REDUC_IN_MODULUS ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input modulus */
  3637. /* Modular reduction output data */
  3638. #define PKA_MODULAR_REDUC_OUT_RESULT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Output result */
  3639. /* Arithmetic addition input data */
  3640. #define PKA_ARITHMETIC_ADD_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */
  3641. #define PKA_ARITHMETIC_ADD_IN_OP1 ((0x8B4U - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */
  3642. #define PKA_ARITHMETIC_ADD_IN_OP2 ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */
  3643. /* Arithmetic addition output data */
  3644. #define PKA_ARITHMETIC_ADD_OUT_RESULT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Output result */
  3645. /* Arithmetic substraction input data */
  3646. #define PKA_ARITHMETIC_SUB_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */
  3647. #define PKA_ARITHMETIC_SUB_IN_OP1 ((0x8B4U - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */
  3648. #define PKA_ARITHMETIC_SUB_IN_OP2 ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */
  3649. /* Arithmetic substraction output data */
  3650. #define PKA_ARITHMETIC_SUB_OUT_RESULT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Output result */
  3651. /* Arithmetic multiplication input data */
  3652. #define PKA_ARITHMETIC_MUL_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */
  3653. #define PKA_ARITHMETIC_MUL_IN_OP1 ((0x8B4U - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */
  3654. #define PKA_ARITHMETIC_MUL_IN_OP2 ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */
  3655. /* Arithmetic multiplication output data */
  3656. #define PKA_ARITHMETIC_MUL_OUT_RESULT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Output result */
  3657. /* Comparison input data */
  3658. #define PKA_COMPARISON_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */
  3659. #define PKA_COMPARISON_IN_OP1 ((0x8B4U - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */
  3660. #define PKA_COMPARISON_IN_OP2 ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */
  3661. /* Comparison output data */
  3662. #define PKA_COMPARISON_OUT_RESULT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Output result */
  3663. /* Modular addition input data */
  3664. #define PKA_MODULAR_ADD_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */
  3665. #define PKA_MODULAR_ADD_IN_OP1 ((0x8B4U - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */
  3666. #define PKA_MODULAR_ADD_IN_OP2 ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */
  3667. #define PKA_MODULAR_ADD_IN_OP3_MOD ((0xD5CU - PKA_RAM_OFFSET)>>2) /*!< Input operand op3 (modulus) */
  3668. /* Modular addition output data */
  3669. #define PKA_MODULAR_ADD_OUT_RESULT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Output result */
  3670. /* Modular inversion input data */
  3671. #define PKA_MODULAR_INV_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */
  3672. #define PKA_MODULAR_INV_IN_OP1 ((0x8B4U - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */
  3673. #define PKA_MODULAR_INV_IN_OP2_MOD ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 (modulus) */
  3674. /* Modular inversion output data */
  3675. #define PKA_MODULAR_INV_OUT_RESULT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Output result */
  3676. /* Modular substraction input data */
  3677. #define PKA_MODULAR_SUB_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */
  3678. #define PKA_MODULAR_SUB_IN_OP1 ((0x8B4U - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */
  3679. #define PKA_MODULAR_SUB_IN_OP2 ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */
  3680. #define PKA_MODULAR_SUB_IN_OP3_MOD ((0xD5CU - PKA_RAM_OFFSET)>>2) /*!< Input operand op3 */
  3681. /* Modular substraction output data */
  3682. #define PKA_MODULAR_SUB_OUT_RESULT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Output result */
  3683. /* Montgomery multiplication input data */
  3684. #define PKA_MONTGOMERY_MUL_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */
  3685. #define PKA_MONTGOMERY_MUL_IN_OP1 ((0x8B4U - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */
  3686. #define PKA_MONTGOMERY_MUL_IN_OP2 ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */
  3687. #define PKA_MONTGOMERY_MUL_IN_OP3_MOD ((0xD5CU - PKA_RAM_OFFSET)>>2) /*!< Input modulus */
  3688. /* Montgomery multiplication output data */
  3689. #define PKA_MONTGOMERY_MUL_OUT_RESULT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Output result */
  3690. /* Generic Arithmetic input data */
  3691. #define PKA_ARITHMETIC_ALL_OPS_NB_BITS ((0x404U - PKA_RAM_OFFSET)>>2) /*!< Input operand number of bits */
  3692. #define PKA_ARITHMETIC_ALL_OPS_IN_OP1 ((0x8B4U - PKA_RAM_OFFSET)>>2) /*!< Input operand op1 */
  3693. #define PKA_ARITHMETIC_ALL_OPS_IN_OP2 ((0xA44U - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */
  3694. #define PKA_ARITHMETIC_ALL_OPS_IN_OP3 ((0xD5CU - PKA_RAM_OFFSET)>>2) /*!< Input operand op2 */
  3695. /* Generic Arithmetic output data */
  3696. #define PKA_ARITHMETIC_ALL_OPS_OUT_RESULT ((0xBD0U - PKA_RAM_OFFSET)>>2) /*!< Output result */
  3697. /******************************************************************************/
  3698. /* */
  3699. /* FLASH */
  3700. /* */
  3701. /******************************************************************************/
  3702. /******************* Bits definition for FLASH_ACR register *****************/
  3703. #define FLASH_ACR_LATENCY_Pos (0U)
  3704. #define FLASH_ACR_LATENCY_Msk (0x7UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000007 */
  3705. #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk /*!< Latency */
  3706. #define FLASH_ACR_LATENCY_0 (0x1UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000001 */
  3707. #define FLASH_ACR_LATENCY_1 (0x2UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000002 */
  3708. #define FLASH_ACR_LATENCY_2 (0x4UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000004 */
  3709. #define FLASH_ACR_PRFTEN_Pos (8U)
  3710. #define FLASH_ACR_PRFTEN_Msk (0x1UL << FLASH_ACR_PRFTEN_Pos) /*!< 0x00000100 */
  3711. #define FLASH_ACR_PRFTEN FLASH_ACR_PRFTEN_Msk /*!< Prefetch enable */
  3712. #define FLASH_ACR_ICEN_Pos (9U)
  3713. #define FLASH_ACR_ICEN_Msk (0x1UL << FLASH_ACR_ICEN_Pos) /*!< 0x00000200 */
  3714. #define FLASH_ACR_ICEN FLASH_ACR_ICEN_Msk /*!< Instruction cache enable */
  3715. #define FLASH_ACR_DCEN_Pos (10U)
  3716. #define FLASH_ACR_DCEN_Msk (0x1UL << FLASH_ACR_DCEN_Pos) /*!< 0x00000400 */
  3717. #define FLASH_ACR_DCEN FLASH_ACR_DCEN_Msk /*!< Data cache enable */
  3718. #define FLASH_ACR_ICRST_Pos (11U)
  3719. #define FLASH_ACR_ICRST_Msk (0x1UL << FLASH_ACR_ICRST_Pos) /*!< 0x00000800 */
  3720. #define FLASH_ACR_ICRST FLASH_ACR_ICRST_Msk /*!< Instruction cache reset */
  3721. #define FLASH_ACR_DCRST_Pos (12U)
  3722. #define FLASH_ACR_DCRST_Msk (0x1UL << FLASH_ACR_DCRST_Pos) /*!< 0x00001000 */
  3723. #define FLASH_ACR_DCRST FLASH_ACR_DCRST_Msk /*!< Data cache reset */
  3724. #define FLASH_ACR_PES_Pos (15U)
  3725. #define FLASH_ACR_PES_Msk (0x1UL << FLASH_ACR_PES_Pos) /*!< 0x00008000 */
  3726. #define FLASH_ACR_PES FLASH_ACR_PES_Msk /*!< Program/erase suspend request */
  3727. #define FLASH_ACR_EMPTY_Pos (16U)
  3728. #define FLASH_ACR_EMPTY_Msk (0x1UL << FLASH_ACR_EMPTY_Pos) /*!< 0x00010000 */
  3729. #define FLASH_ACR_EMPTY FLASH_ACR_EMPTY_Msk /*!< Flash use area empty */
  3730. #define FLASH_ACR_LATENCY_0WS (0x0UL << FLASH_ACR_LATENCY_Pos) /*!< FLASH Zero wait state */
  3731. #define FLASH_ACR_LATENCY_1WS (FLASH_ACR_LATENCY_0 << FLASH_ACR_LATENCY_Pos) /*!< FLASH One wait state */
  3732. #define FLASH_ACR_LATENCY_2WS (FLASH_ACR_LATENCY_1 << FLASH_ACR_LATENCY_Pos) /*!< FLASH Two wait states */
  3733. #define FLASH_ACR_LATENCY_3WS ((FLASH_ACR_LATENCY_1 | FLASH_ACR_LATENCY_0) << FLASH_ACR_LATENCY_Pos) /*!< FLASH Three wait states */
  3734. /******************* Bits definition for FLASH_SR register ******************/
  3735. #define FLASH_SR_EOP_Pos (0U)
  3736. #define FLASH_SR_EOP_Msk (0x1UL << FLASH_SR_EOP_Pos) /*!< 0x00000001 */
  3737. #define FLASH_SR_EOP FLASH_SR_EOP_Msk /*!< End of Operation */
  3738. #define FLASH_SR_OPERR_Pos (1U)
  3739. #define FLASH_SR_OPERR_Msk (0x1UL << FLASH_SR_OPERR_Pos) /*!< 0x00000002 */
  3740. #define FLASH_SR_OPERR FLASH_SR_OPERR_Msk /*!< Operation error */
  3741. #define FLASH_SR_PROGERR_Pos (3U)
  3742. #define FLASH_SR_PROGERR_Msk (0x1UL << FLASH_SR_PROGERR_Pos) /*!< 0x00000008 */
  3743. #define FLASH_SR_PROGERR FLASH_SR_PROGERR_Msk /*!< Programming error */
  3744. #define FLASH_SR_WRPERR_Pos (4U)
  3745. #define FLASH_SR_WRPERR_Msk (0x1UL << FLASH_SR_WRPERR_Pos) /*!< 0x00000010 */
  3746. #define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk /*!< Write protection error */
  3747. #define FLASH_SR_PGAERR_Pos (5U)
  3748. #define FLASH_SR_PGAERR_Msk (0x1UL << FLASH_SR_PGAERR_Pos) /*!< 0x00000020 */
  3749. #define FLASH_SR_PGAERR FLASH_SR_PGAERR_Msk /*!< Programming alignment error */
  3750. #define FLASH_SR_SIZERR_Pos (6U)
  3751. #define FLASH_SR_SIZERR_Msk (0x1UL << FLASH_SR_SIZERR_Pos) /*!< 0x00000040 */
  3752. #define FLASH_SR_SIZERR FLASH_SR_SIZERR_Msk /*!< Size error */
  3753. #define FLASH_SR_PGSERR_Pos (7U)
  3754. #define FLASH_SR_PGSERR_Msk (0x1UL << FLASH_SR_PGSERR_Pos) /*!< 0x00000080 */
  3755. #define FLASH_SR_PGSERR FLASH_SR_PGSERR_Msk /*!< Programming sequence error */
  3756. #define FLASH_SR_MISERR_Pos (8U)
  3757. #define FLASH_SR_MISERR_Msk (0x1UL << FLASH_SR_MISERR_Pos) /*!< 0x00000100 */
  3758. #define FLASH_SR_MISERR FLASH_SR_MISERR_Msk /*!< Fast programming data miss error */
  3759. #define FLASH_SR_FASTERR_Pos (9U)
  3760. #define FLASH_SR_FASTERR_Msk (0x1UL << FLASH_SR_FASTERR_Pos) /*!< 0x00000200 */
  3761. #define FLASH_SR_FASTERR FLASH_SR_FASTERR_Msk /*!< Fast programming error */
  3762. #define FLASH_SR_OPTNV_Pos (13U)
  3763. #define FLASH_SR_OPTNV_Msk (0x1UL << FLASH_SR_OPTNV_Pos) /*!< 0x00002000 */
  3764. #define FLASH_SR_OPTNV FLASH_SR_OPTNV_Msk /*!< User option OPTVAL indication */
  3765. #define FLASH_SR_RDERR_Pos (14U)
  3766. #define FLASH_SR_RDERR_Msk (0x1UL << FLASH_SR_RDERR_Pos) /*!< 0x00004000 */
  3767. #define FLASH_SR_RDERR FLASH_SR_RDERR_Msk /*!< PCROP read error */
  3768. #define FLASH_SR_OPTVERR_Pos (15U)
  3769. #define FLASH_SR_OPTVERR_Msk (0x1UL << FLASH_SR_OPTVERR_Pos) /*!< 0x00008000 */
  3770. #define FLASH_SR_OPTVERR FLASH_SR_OPTVERR_Msk /*!< Option validity error */
  3771. #define FLASH_SR_BSY_Pos (16U)
  3772. #define FLASH_SR_BSY_Msk (0x1UL << FLASH_SR_BSY_Pos) /*!< 0x00010000 */
  3773. #define FLASH_SR_BSY FLASH_SR_BSY_Msk /*!< Flash Busy */
  3774. #define FLASH_SR_CFGBSY_Pos (18U)
  3775. #define FLASH_SR_CFGBSY_Msk (0x1UL << FLASH_SR_CFGBSY_Pos) /*!< 0x00040000 */
  3776. #define FLASH_SR_CFGBSY FLASH_SR_CFGBSY_Msk /*!< Programming or erase configuration busy */
  3777. #define FLASH_SR_PESD_Pos (19U)
  3778. #define FLASH_SR_PESD_Msk (0x1UL << FLASH_SR_PESD_Pos) /*!< 0x00080000 */
  3779. #define FLASH_SR_PESD FLASH_SR_PESD_Msk /*!< Programming/erase operation suspended */
  3780. /******************* Bits definition for FLASH_CR register ******************/
  3781. #define FLASH_CR_PG_Pos (0U)
  3782. #define FLASH_CR_PG_Msk (0x1UL << FLASH_CR_PG_Pos) /*!< 0x00000001 */
  3783. #define FLASH_CR_PG FLASH_CR_PG_Msk /*!< Flash programming */
  3784. #define FLASH_CR_PER_Pos (1U)
  3785. #define FLASH_CR_PER_Msk (0x1UL << FLASH_CR_PER_Pos) /*!< 0x00000002 */
  3786. #define FLASH_CR_PER FLASH_CR_PER_Msk /*!< Page erase */
  3787. #define FLASH_CR_MER_Pos (2U)
  3788. #define FLASH_CR_MER_Msk (0x1UL << FLASH_CR_MER_Pos) /*!< 0x00000004 */
  3789. #define FLASH_CR_MER FLASH_CR_MER_Msk /*!< Mass erase */
  3790. #define FLASH_CR_PNB_Pos (3U)
  3791. #define FLASH_CR_PNB_Msk (0xFFUL << FLASH_CR_PNB_Pos) /*!< 0x000007F8 */
  3792. #define FLASH_CR_PNB FLASH_CR_PNB_Msk /*!< Page number selection mask */
  3793. #define FLASH_CR_STRT_Pos (16U)
  3794. #define FLASH_CR_STRT_Msk (0x1UL << FLASH_CR_STRT_Pos) /*!< 0x00010000 */
  3795. #define FLASH_CR_STRT FLASH_CR_STRT_Msk /*!< Start an erase operation */
  3796. #define FLASH_CR_OPTSTRT_Pos (17U)
  3797. #define FLASH_CR_OPTSTRT_Msk (0x1UL << FLASH_CR_OPTSTRT_Pos) /*!< 0x00020000 */
  3798. #define FLASH_CR_OPTSTRT FLASH_CR_OPTSTRT_Msk /*!< Options modification start */
  3799. #define FLASH_CR_FSTPG_Pos (18U)
  3800. #define FLASH_CR_FSTPG_Msk (0x1UL << FLASH_CR_FSTPG_Pos) /*!< 0x00040000 */
  3801. #define FLASH_CR_FSTPG FLASH_CR_FSTPG_Msk /*!< Fast programming */
  3802. #define FLASH_CR_EOPIE_Pos (24U)
  3803. #define FLASH_CR_EOPIE_Msk (0x1UL << FLASH_CR_EOPIE_Pos) /*!< 0x01000000 */
  3804. #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk /*!< End of operation interrupt enable */
  3805. #define FLASH_CR_ERRIE_Pos (25U)
  3806. #define FLASH_CR_ERRIE_Msk (0x1UL << FLASH_CR_ERRIE_Pos) /*!< 0x02000000 */
  3807. #define FLASH_CR_ERRIE FLASH_CR_ERRIE_Msk /*!< Error interrupt enable */
  3808. #define FLASH_CR_RDERRIE_Pos (26U)
  3809. #define FLASH_CR_RDERRIE_Msk (0x1UL << FLASH_CR_RDERRIE_Pos) /*!< 0x04000000 */
  3810. #define FLASH_CR_RDERRIE FLASH_CR_RDERRIE_Msk /*!< PCROP read error interrupt enable */
  3811. #define FLASH_CR_OBL_LAUNCH_Pos (27U)
  3812. #define FLASH_CR_OBL_LAUNCH_Msk (0x1UL << FLASH_CR_OBL_LAUNCH_Pos) /*!< 0x08000000 */
  3813. #define FLASH_CR_OBL_LAUNCH FLASH_CR_OBL_LAUNCH_Msk /*!< Force the option byte loading */
  3814. #define FLASH_CR_OPTLOCK_Pos (30U)
  3815. #define FLASH_CR_OPTLOCK_Msk (0x1UL << FLASH_CR_OPTLOCK_Pos) /*!< 0x40000000 */
  3816. #define FLASH_CR_OPTLOCK FLASH_CR_OPTLOCK_Msk /*!< Options lock */
  3817. #define FLASH_CR_LOCK_Pos (31U)
  3818. #define FLASH_CR_LOCK_Msk (0x1UL << FLASH_CR_LOCK_Pos) /*!< 0x80000000 */
  3819. #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk /*!< Flash control register lock */
  3820. /******************* Bits definition for FLASH_ECCR register ****************/
  3821. #define FLASH_ECCR_ADDR_ECC_Pos (0U)
  3822. #define FLASH_ECCR_ADDR_ECC_Msk (0x1FFFFUL << FLASH_ECCR_ADDR_ECC_Pos) /*!< 0x0001FFFF */
  3823. #define FLASH_ECCR_ADDR_ECC FLASH_ECCR_ADDR_ECC_Msk /*!< double-word address ECC fail */
  3824. #define FLASH_ECCR_SYSF_ECC_Pos (20U)
  3825. #define FLASH_ECCR_SYSF_ECC_Msk (0x1UL << FLASH_ECCR_SYSF_ECC_Pos) /*!< 0x00100000 */
  3826. #define FLASH_ECCR_SYSF_ECC FLASH_ECCR_SYSF_ECC_Msk /*!< System flash ECC fail */
  3827. #define FLASH_ECCR_ECCCIE_Pos (24U)
  3828. #define FLASH_ECCR_ECCCIE_Msk (0x1UL << FLASH_ECCR_ECCCIE_Pos) /*!< 0x01000000 */
  3829. #define FLASH_ECCR_ECCCIE FLASH_ECCR_ECCCIE_Msk /*!< ECC correction interrupt enable */
  3830. #define FLASH_ECCR_CPUID_Pos (26U)
  3831. #define FLASH_ECCR_CPUID_Msk (0x7UL << FLASH_ECCR_CPUID_Pos) /*!< 0x1C000000 */
  3832. #define FLASH_ECCR_CPUID FLASH_ECCR_CPUID_Msk /*!< CPU identification */
  3833. #define FLASH_ECCR_ECCC_Pos (30U)
  3834. #define FLASH_ECCR_ECCC_Msk (0x1UL << FLASH_ECCR_ECCC_Pos) /*!< 0x40000000 */
  3835. #define FLASH_ECCR_ECCC FLASH_ECCR_ECCC_Msk /*!< ECC correction */
  3836. #define FLASH_ECCR_ECCD_Pos (31U)
  3837. #define FLASH_ECCR_ECCD_Msk (0x1UL << FLASH_ECCR_ECCD_Pos) /*!< 0x80000000 */
  3838. #define FLASH_ECCR_ECCD FLASH_ECCR_ECCD_Msk /*!< ECC detection */
  3839. /******************* Bits definition for FLASH_OPTR register ****************/
  3840. #define FLASH_OPTR_RDP_Pos (0U)
  3841. #define FLASH_OPTR_RDP_Msk (0xFFUL << FLASH_OPTR_RDP_Pos) /*!< 0x000000FF */
  3842. #define FLASH_OPTR_RDP FLASH_OPTR_RDP_Msk /*!< Read protection level */
  3843. #define FLASH_OPTR_ESE_Pos (8U)
  3844. #define FLASH_OPTR_ESE_Msk (0x1UL << FLASH_OPTR_ESE_Pos) /*!< 0x00000100 */
  3845. #define FLASH_OPTR_ESE FLASH_OPTR_ESE_Msk /*!< Security enable */
  3846. #define FLASH_OPTR_BOR_LEV_Pos (9U)
  3847. #define FLASH_OPTR_BOR_LEV_Msk (0x7UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000E00 */
  3848. #define FLASH_OPTR_BOR_LEV FLASH_OPTR_BOR_LEV_Msk /*!< BOR reset level mask */
  3849. #define FLASH_OPTR_BOR_LEV_0 (0x1U << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000200 */
  3850. #define FLASH_OPTR_BOR_LEV_1 (0x2U << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000400 */
  3851. #define FLASH_OPTR_BOR_LEV_2 (0x4U << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000800 */
  3852. #define FLASH_OPTR_nRST_STOP_Pos (12U)
  3853. #define FLASH_OPTR_nRST_STOP_Msk (0x1UL << FLASH_OPTR_nRST_STOP_Pos) /*!< 0x00001000 */
  3854. #define FLASH_OPTR_nRST_STOP FLASH_OPTR_nRST_STOP_Msk /*!< Reset option in Stop mode */
  3855. #define FLASH_OPTR_nRST_STDBY_Pos (13U)
  3856. #define FLASH_OPTR_nRST_STDBY_Msk (0x1UL << FLASH_OPTR_nRST_STDBY_Pos) /*!< 0x00002000 */
  3857. #define FLASH_OPTR_nRST_STDBY FLASH_OPTR_nRST_STDBY_Msk /*!< Reset option in Standby mode */
  3858. #define FLASH_OPTR_nRST_SHDW_Pos (14U)
  3859. #define FLASH_OPTR_nRST_SHDW_Msk (0x1UL << FLASH_OPTR_nRST_SHDW_Pos) /*!< 0x00004000 */
  3860. #define FLASH_OPTR_nRST_SHDW FLASH_OPTR_nRST_SHDW_Msk /*!< Reset option in Shutdown mode */
  3861. #define FLASH_OPTR_IWDG_SW_Pos (16U)
  3862. #define FLASH_OPTR_IWDG_SW_Msk (0x1UL << FLASH_OPTR_IWDG_SW_Pos) /*!< 0x00010000 */
  3863. #define FLASH_OPTR_IWDG_SW FLASH_OPTR_IWDG_SW_Msk /*!< Independent watchdog selection */
  3864. #define FLASH_OPTR_IWDG_STOP_Pos (17U)
  3865. #define FLASH_OPTR_IWDG_STOP_Msk (0x1UL << FLASH_OPTR_IWDG_STOP_Pos) /*!< 0x00020000 */
  3866. #define FLASH_OPTR_IWDG_STOP FLASH_OPTR_IWDG_STOP_Msk /*!< Independent watchdog counter option in Stop mode */
  3867. #define FLASH_OPTR_IWDG_STDBY_Pos (18U)
  3868. #define FLASH_OPTR_IWDG_STDBY_Msk (0x1UL << FLASH_OPTR_IWDG_STDBY_Pos) /*!< 0x00040000 */
  3869. #define FLASH_OPTR_IWDG_STDBY FLASH_OPTR_IWDG_STDBY_Msk /*!< Independent watchdog counter option in Standby mode */
  3870. #define FLASH_OPTR_WWDG_SW_Pos (19U)
  3871. #define FLASH_OPTR_WWDG_SW_Msk (0x1UL << FLASH_OPTR_WWDG_SW_Pos) /*!< 0x00080000 */
  3872. #define FLASH_OPTR_WWDG_SW FLASH_OPTR_WWDG_SW_Msk /*!< Window watchdog selection */
  3873. #define FLASH_OPTR_nBOOT1_Pos (23U)
  3874. #define FLASH_OPTR_nBOOT1_Msk (0x1UL << FLASH_OPTR_nBOOT1_Pos) /*!< 0x00800000 */
  3875. #define FLASH_OPTR_nBOOT1 FLASH_OPTR_nBOOT1_Msk /*!< Boot Configuration */
  3876. #define FLASH_OPTR_SRAM2PE_Pos (24U)
  3877. #define FLASH_OPTR_SRAM2PE_Msk (0x1UL << FLASH_OPTR_SRAM2PE_Pos) /*!< 0x01000000 */
  3878. #define FLASH_OPTR_SRAM2PE FLASH_OPTR_SRAM2PE_Msk /*!< SRAM2 parity check enable */
  3879. #define FLASH_OPTR_SRAM2RST_Pos (25U)
  3880. #define FLASH_OPTR_SRAM2RST_Msk (0x1UL << FLASH_OPTR_SRAM2RST_Pos) /*!< 0x02000000 */
  3881. #define FLASH_OPTR_SRAM2RST FLASH_OPTR_SRAM2RST_Msk /*!< SRAM2 erase option when system reset */
  3882. #define FLASH_OPTR_nSWBOOT0_Pos (26U)
  3883. #define FLASH_OPTR_nSWBOOT0_Msk (0x1UL << FLASH_OPTR_nSWBOOT0_Pos) /*!< 0x04000000 */
  3884. #define FLASH_OPTR_nSWBOOT0 FLASH_OPTR_nSWBOOT0_Msk /*!< Software BOOT0 */
  3885. #define FLASH_OPTR_nBOOT0_Pos (27U)
  3886. #define FLASH_OPTR_nBOOT0_Msk (0x1UL << FLASH_OPTR_nBOOT0_Pos) /*!< 0x08000000 */
  3887. #define FLASH_OPTR_nBOOT0 FLASH_OPTR_nBOOT0_Msk /*!< BOOT0 option bit */
  3888. #define FLASH_OPTR_AGC_TRIM_Pos (29U)
  3889. #define FLASH_OPTR_AGC_TRIM_Msk (0x7UL << FLASH_OPTR_AGC_TRIM_Pos) /*!< 0xE0000000 */
  3890. #define FLASH_OPTR_AGC_TRIM FLASH_OPTR_AGC_TRIM_Msk /*!< Automatic Gain Control trimming mask */
  3891. #define FLASH_OPTR_AGC_TRIM_0 (0x1U << FLASH_OPTR_AGC_TRIM_Pos) /*!< 0x20000000 */
  3892. #define FLASH_OPTR_AGC_TRIM_1 (0x2U << FLASH_OPTR_AGC_TRIM_Pos) /*!< 0x40000000 */
  3893. #define FLASH_OPTR_AGC_TRIM_2 (0x4U << FLASH_OPTR_AGC_TRIM_Pos) /*!< 0x80000000 */
  3894. /****************** Bits definition for FLASH_PCROP1ASR register ************/
  3895. #define FLASH_PCROP1ASR_PCROP1A_STRT_Pos (0U)
  3896. #define FLASH_PCROP1ASR_PCROP1A_STRT_Msk (0x1FFUL << FLASH_PCROP1ASR_PCROP1A_STRT_Pos) /*!< 0x000001FF */
  3897. #define FLASH_PCROP1ASR_PCROP1A_STRT FLASH_PCROP1ASR_PCROP1A_STRT_Msk /*!< PCROP area A start offset */
  3898. /****************** Bits definition for FLASH_PCROP1AER register ************/
  3899. #define FLASH_PCROP1AER_PCROP1A_END_Pos (0U)
  3900. #define FLASH_PCROP1AER_PCROP1A_END_Msk (0x1FFUL << FLASH_PCROP1AER_PCROP1A_END_Pos) /*!< 0x000001FF */
  3901. #define FLASH_PCROP1AER_PCROP1A_END FLASH_PCROP1AER_PCROP1A_END_Msk /*!< PCROP area A end offset */
  3902. #define FLASH_PCROP1AER_PCROP_RDP_Pos (31U)
  3903. #define FLASH_PCROP1AER_PCROP_RDP_Msk (0x1UL << FLASH_PCROP1AER_PCROP_RDP_Pos) /*!< 0x80000000 */
  3904. #define FLASH_PCROP1AER_PCROP_RDP FLASH_PCROP1AER_PCROP_RDP_Msk /*!< PCROP area preserved when RDP level decreased */
  3905. /****************** Bits definition for FLASH_WRP1AR register ***************/
  3906. #define FLASH_WRP1AR_WRP1A_STRT_Pos (0U)
  3907. #define FLASH_WRP1AR_WRP1A_STRT_Msk (0xFFUL << FLASH_WRP1AR_WRP1A_STRT_Pos) /*!< 0x000000FF */
  3908. #define FLASH_WRP1AR_WRP1A_STRT FLASH_WRP1AR_WRP1A_STRT_Msk /*!< WRP area A start offset */
  3909. #define FLASH_WRP1AR_WRP1A_END_Pos (16U)
  3910. #define FLASH_WRP1AR_WRP1A_END_Msk (0xFFUL << FLASH_WRP1AR_WRP1A_END_Pos) /*!< 0x00FF0000 */
  3911. #define FLASH_WRP1AR_WRP1A_END FLASH_WRP1AR_WRP1A_END_Msk /*!< WRP area A end offset */
  3912. /****************** Bits definition for FLASH_WRP1BR register ***************/
  3913. #define FLASH_WRP1BR_WRP1B_STRT_Pos (0U)
  3914. #define FLASH_WRP1BR_WRP1B_STRT_Msk (0xFFUL << FLASH_WRP1BR_WRP1B_STRT_Pos) /*!< 0x000000FF */
  3915. #define FLASH_WRP1BR_WRP1B_STRT FLASH_WRP1BR_WRP1B_STRT_Msk /*!< WRP area B start offset */
  3916. #define FLASH_WRP1BR_WRP1B_END_Pos (16U)
  3917. #define FLASH_WRP1BR_WRP1B_END_Msk (0xFFUL << FLASH_WRP1BR_WRP1B_END_Pos) /*!< 0x00FF0000 */
  3918. #define FLASH_WRP1BR_WRP1B_END FLASH_WRP1BR_WRP1B_END_Msk /*!< WRP area B end offset */
  3919. /****************** Bits definition for FLASH_PCROP1BSR register ************/
  3920. #define FLASH_PCROP1BSR_PCROP1B_STRT_Pos (0U)
  3921. #define FLASH_PCROP1BSR_PCROP1B_STRT_Msk (0x1FFUL << FLASH_PCROP1BSR_PCROP1B_STRT_Pos) /*!< 0x000001FF */
  3922. #define FLASH_PCROP1BSR_PCROP1B_STRT FLASH_PCROP1BSR_PCROP1B_STRT_Msk /*!< PCROP area B start offset */
  3923. /****************** Bits definition for FLASH_PCROP1BER register ************/
  3924. #define FLASH_PCROP1BER_PCROP1B_END_Pos (0U)
  3925. #define FLASH_PCROP1BER_PCROP1B_END_Msk (0x1FFUL << FLASH_PCROP1BER_PCROP1B_END_Pos) /*!< 0x000001FF */
  3926. #define FLASH_PCROP1BER_PCROP1B_END FLASH_PCROP1BER_PCROP1B_END_Msk /*!< PCROP area B end offset */
  3927. /****************** Bits definition for FLASH_IPCCBR register ************/
  3928. #define FLASH_IPCCBR_IPCCDBA_Pos (0U)
  3929. #define FLASH_IPCCBR_IPCCDBA_Msk (0x3FFFUL << FLASH_IPCCBR_IPCCDBA_Pos) /*!< 0x00003FFF */
  3930. #define FLASH_IPCCBR_IPCCDBA FLASH_IPCCBR_IPCCDBA_Msk /*!< IPCC data buffer base address */
  3931. /****************** Bits definition for FLASH_SFR register ************/
  3932. #define FLASH_SFR_SFSA_Pos (0U)
  3933. #define FLASH_SFR_SFSA_Msk (0xFFUL << FLASH_SFR_SFSA_Pos) /*!< 0x000000FF */
  3934. #define FLASH_SFR_SFSA FLASH_SFR_SFSA_Msk /* Secure flash start address */
  3935. #define FLASH_SFR_FSD_Pos (8U)
  3936. #define FLASH_SFR_FSD_Msk (0x1UL << FLASH_SFR_FSD_Pos) /*!< 0x00000100 */
  3937. #define FLASH_SFR_FSD FLASH_SFR_FSD_Msk /* Flash mode secure */
  3938. #define FLASH_SFR_DDS_Pos (12U)
  3939. #define FLASH_SFR_DDS_Msk (0x1UL << FLASH_SFR_DDS_Pos) /*!< 0x00001000 */
  3940. #define FLASH_SFR_DDS FLASH_SFR_DDS_Msk /* Enabling and disabling CPU2 Debug access */
  3941. /****************** Bits definition for FLASH_SRRVR register ************/
  3942. #define FLASH_SRRVR_SBRV_Pos (0U)
  3943. #define FLASH_SRRVR_SBRV_Msk (0x3FFFFUL << FLASH_SRRVR_SBRV_Pos) /*!< 0x0003FFFF */
  3944. #define FLASH_SRRVR_SBRV FLASH_SRRVR_SBRV_Msk /* CPU2 boot reset vector memory offset */
  3945. #define FLASH_SRRVR_SBRSA_Pos (18U)
  3946. #define FLASH_SRRVR_SBRSA_Msk (0x1FUL << FLASH_SRRVR_SBRSA_Pos) /*!< 0x007C0000 */
  3947. #define FLASH_SRRVR_SBRSA FLASH_SRRVR_SBRSA_Msk /* Secure backup SRAM2a start address */
  3948. #define FLASH_SRRVR_BRSD_Pos (23U)
  3949. #define FLASH_SRRVR_BRSD_Msk (0x1UL << FLASH_SRRVR_BRSD_Pos) /*!< 0x00800000 */
  3950. #define FLASH_SRRVR_BRSD FLASH_SRRVR_BRSD_Msk /* Backup SRAM2A secure mode */
  3951. #define FLASH_SRRVR_SNBRSA_Pos (25U)
  3952. #define FLASH_SRRVR_SNBRSA_Msk (0x1FUL << FLASH_SRRVR_SNBRSA_Pos) /*!< 0x3E000000 */
  3953. #define FLASH_SRRVR_SNBRSA FLASH_SRRVR_SNBRSA_Msk /* Secure non-backup SRAM2b start address */
  3954. #define FLASH_SRRVR_NBRSD_Pos (30U)
  3955. #define FLASH_SRRVR_NBRSD_Msk (0x1UL << FLASH_SRRVR_NBRSD_Pos) /*!< 0x40000000 */
  3956. #define FLASH_SRRVR_NBRSD FLASH_SRRVR_NBRSD_Msk /* Non-backup SRAM2B secure mode */
  3957. #define FLASH_SRRVR_C2OPT_Pos (31U)
  3958. #define FLASH_SRRVR_C2OPT_Msk (0x1UL << FLASH_SRRVR_C2OPT_Pos) /*!< 0x80000000 */
  3959. #define FLASH_SRRVR_C2OPT FLASH_SRRVR_C2OPT_Msk /* CPU2 boot reset vector memory selection */
  3960. /****************** Bits definition for FLASH_C2ACR register ************/
  3961. #define FLASH_C2ACR_PRFTEN_Pos (8U)
  3962. #define FLASH_C2ACR_PRFTEN_Msk (0x1UL << FLASH_C2ACR_PRFTEN_Pos) /*!< 0x00000100 */
  3963. #define FLASH_C2ACR_PRFTEN FLASH_C2ACR_PRFTEN_Msk /*!< CPU2 Prefetch enable */
  3964. #define FLASH_C2ACR_ICEN_Pos (9U)
  3965. #define FLASH_C2ACR_ICEN_Msk (0x1UL << FLASH_C2ACR_ICEN_Pos) /*!< 0x00000200 */
  3966. #define FLASH_C2ACR_ICEN FLASH_C2ACR_ICEN_Msk /*!< CPU2 Instruction cache enable */
  3967. #define FLASH_C2ACR_ICRST_Pos (11U)
  3968. #define FLASH_C2ACR_ICRST_Msk (0x1UL << FLASH_C2ACR_ICRST_Pos) /*!< 0x00000800 */
  3969. #define FLASH_C2ACR_ICRST FLASH_C2ACR_ICRST_Msk /*!< CPU2 Instruction cache reset */
  3970. #define FLASH_C2ACR_PES_Pos (15U)
  3971. #define FLASH_C2ACR_PES_Msk (0x1UL << FLASH_C2ACR_PES_Pos) /*!< 0x00008000 */
  3972. #define FLASH_C2ACR_PES FLASH_C2ACR_PES_Msk /*!< CPU2 Program/erase suspend request */
  3973. /****************** Bits definition for FLASH_C2SR register ************/
  3974. #define FLASH_C2SR_EOP_Pos (0U)
  3975. #define FLASH_C2SR_EOP_Msk (0x1UL << FLASH_C2SR_EOP_Pos) /*!< 0x00000001 */
  3976. #define FLASH_C2SR_EOP FLASH_C2SR_EOP_Msk /*!< CPU2 End of operation */
  3977. #define FLASH_C2SR_OPERR_Pos (1U)
  3978. #define FLASH_C2SR_OPERR_Msk (0x1UL << FLASH_C2SR_OPERR_Pos) /*!< 0x00000002 */
  3979. #define FLASH_C2SR_OPERR FLASH_C2SR_OPERR_Msk /*!< CPU2 Operation error */
  3980. #define FLASH_C2SR_PROGERR_Pos (3U)
  3981. #define FLASH_C2SR_PROGERR_Msk (0x1UL << FLASH_C2SR_PROGERR_Pos) /*!< 0x00000008 */
  3982. #define FLASH_C2SR_PROGERR FLASH_C2SR_PROGERR_Msk /*!< CPU2 Programming error */
  3983. #define FLASH_C2SR_WRPERR_Pos (4U)
  3984. #define FLASH_C2SR_WRPERR_Msk (0x1UL << FLASH_C2SR_WRPERR_Pos) /*!< 0x00000010 */
  3985. #define FLASH_C2SR_WRPERR FLASH_C2SR_WRPERR_Msk /*!< CPU2 Write protection error */
  3986. #define FLASH_C2SR_PGAERR_Pos (5U)
  3987. #define FLASH_C2SR_PGAERR_Msk (0x1UL << FLASH_C2SR_PGAERR_Pos) /*!< 0x00000020 */
  3988. #define FLASH_C2SR_PGAERR FLASH_C2SR_PGAERR_Msk /*!< CPU2 Programming alignment error */
  3989. #define FLASH_C2SR_SIZERR_Pos (6U)
  3990. #define FLASH_C2SR_SIZERR_Msk (0x1UL << FLASH_C2SR_SIZERR_Pos) /*!< 0x00000040 */
  3991. #define FLASH_C2SR_SIZERR FLASH_C2SR_SIZERR_Msk /*!< CPU2 Size error */
  3992. #define FLASH_C2SR_PGSERR_Pos (7U)
  3993. #define FLASH_C2SR_PGSERR_Msk (0x1UL << FLASH_C2SR_PGSERR_Pos) /*!< 0x00000080 */
  3994. #define FLASH_C2SR_PGSERR FLASH_C2SR_PGSERR_Msk /*!< CPU2 Programming sequence error */
  3995. #define FLASH_C2SR_MISERR_Pos (8U)
  3996. #define FLASH_C2SR_MISERR_Msk (0x1UL << FLASH_C2SR_MISERR_Pos) /*!< 0x00000100 */
  3997. #define FLASH_C2SR_MISERR FLASH_C2SR_MISERR_Msk /*!< CPU2 Fast programming data miss error */
  3998. #define FLASH_C2SR_FASTERR_Pos (9U)
  3999. #define FLASH_C2SR_FASTERR_Msk (0x1UL << FLASH_C2SR_FASTERR_Pos) /*!< 0x00000200 */
  4000. #define FLASH_C2SR_FASTERR FLASH_C2SR_FASTERR_Msk /*!< CPU2 Fast programming error */
  4001. #define FLASH_C2SR_RDERR_Pos (14U)
  4002. #define FLASH_C2SR_RDERR_Msk (0x1UL << FLASH_C2SR_RDERR_Pos) /*!< 0x00004000 */
  4003. #define FLASH_C2SR_RDERR FLASH_C2SR_RDERR_Msk /*!< CPU2 PCROP read error */
  4004. #define FLASH_C2SR_BSY_Pos (16U)
  4005. #define FLASH_C2SR_BSY_Msk (0x1UL << FLASH_C2SR_BSY_Pos) /*!< 0x00010000 */
  4006. #define FLASH_C2SR_BSY FLASH_C2SR_BSY_Msk /*!< CPU2 Flash busy */
  4007. #define FLASH_C2SR_CFGBSY_Pos (18U)
  4008. #define FLASH_C2SR_CFGBSY_Msk (0x1UL << FLASH_C2SR_CFGBSY_Pos) /*!< 0x00040000 */
  4009. #define FLASH_C2SR_CFGBSY FLASH_C2SR_CFGBSY_Msk /*!< CPU2 Programming or erase configuration busy */
  4010. #define FLASH_C2SR_PESD_Pos (19U)
  4011. #define FLASH_C2SR_PESD_Msk (0x1UL << FLASH_C2SR_PESD_Pos) /*!< 0x00080000 */
  4012. #define FLASH_C2SR_PESD FLASH_C2SR_PESD_Msk /*!< CPU2 Programming/erase operation suspended */
  4013. /****************** Bits definition for FLASH_C2CR register ************/
  4014. #define FLASH_C2CR_PG_Pos (0U)
  4015. #define FLASH_C2CR_PG_Msk (0x1UL << FLASH_C2CR_PG_Pos) /*!< 0x00000001 */
  4016. #define FLASH_C2CR_PG FLASH_C2CR_PG_Msk /*!< CPU2 Flash programming */
  4017. #define FLASH_C2CR_PER_Pos (1U)
  4018. #define FLASH_C2CR_PER_Msk (0x1UL << FLASH_C2CR_PER_Pos) /*!< 0x00000002 */
  4019. #define FLASH_C2CR_PER FLASH_C2CR_PER_Msk /*!< CPU2 Page erase */
  4020. #define FLASH_C2CR_MER_Pos (2U)
  4021. #define FLASH_C2CR_MER_Msk (0x1UL << FLASH_C2CR_MER_Pos) /*!< 0x00000004 */
  4022. #define FLASH_C2CR_MER FLASH_C2CR_MER_Msk /*!< CPU2 Mass erase */
  4023. #define FLASH_C2CR_PNB_Pos (3U)
  4024. #define FLASH_C2CR_PNB_Msk (0xFFUL << FLASH_C2CR_PNB_Pos) /*!< 0x000007F8 */
  4025. #define FLASH_C2CR_PNB FLASH_C2CR_PNB_Msk /*!< CPU2 Page number selection mask */
  4026. #define FLASH_C2CR_STRT_Pos (16U)
  4027. #define FLASH_C2CR_STRT_Msk (0x1UL << FLASH_C2CR_STRT_Pos) /*!< 0x00010000 */
  4028. #define FLASH_C2CR_STRT FLASH_C2CR_STRT_Msk /*!< CPU2 Start an erase operation */
  4029. #define FLASH_C2CR_FSTPG_Pos (18U)
  4030. #define FLASH_C2CR_FSTPG_Msk (0x1UL << FLASH_C2CR_FSTPG_Pos) /*!< 0x00040000 */
  4031. #define FLASH_C2CR_FSTPG FLASH_C2CR_FSTPG_Msk /*!< CPU2 Fast programming */
  4032. #define FLASH_C2CR_EOPIE_Pos (24U)
  4033. #define FLASH_C2CR_EOPIE_Msk (0x1UL << FLASH_C2CR_EOPIE_Pos) /*!< 0x01000000 */
  4034. #define FLASH_C2CR_EOPIE FLASH_C2CR_EOPIE_Msk /*!< CPU2 End of operation interrupt enable */
  4035. #define FLASH_C2CR_ERRIE_Pos (25U)
  4036. #define FLASH_C2CR_ERRIE_Msk (0x1UL << FLASH_C2CR_ERRIE_Pos) /*!< 0x02000000 */
  4037. #define FLASH_C2CR_ERRIE FLASH_C2CR_ERRIE_Msk /*!< CPU2 Error interrupt enable */
  4038. #define FLASH_C2CR_RDERRIE_Pos (26U)
  4039. #define FLASH_C2CR_RDERRIE_Msk (0x1UL << FLASH_C2CR_RDERRIE_Pos) /*!< 0x04000000 */
  4040. #define FLASH_C2CR_RDERRIE FLASH_C2CR_RDERRIE_Msk /*!< CPU2 PCROP read error interrupt enable */
  4041. /******************************************************************************/
  4042. /* */
  4043. /* General Purpose I/O */
  4044. /* */
  4045. /******************************************************************************/
  4046. /****************** Bits definition for GPIO_MODER register *****************/
  4047. #define GPIO_MODER_MODE0_Pos (0U)
  4048. #define GPIO_MODER_MODE0_Msk (0x3UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000003 */
  4049. #define GPIO_MODER_MODE0 GPIO_MODER_MODE0_Msk
  4050. #define GPIO_MODER_MODE0_0 (0x1U << GPIO_MODER_MODE0_Pos) /*!< 0x00000001 */
  4051. #define GPIO_MODER_MODE0_1 (0x2U << GPIO_MODER_MODE0_Pos) /*!< 0x00000002 */
  4052. #define GPIO_MODER_MODE1_Pos (2U)
  4053. #define GPIO_MODER_MODE1_Msk (0x3UL << GPIO_MODER_MODE1_Pos) /*!< 0x0000000C */
  4054. #define GPIO_MODER_MODE1 GPIO_MODER_MODE1_Msk
  4055. #define GPIO_MODER_MODE1_0 (0x1U << GPIO_MODER_MODE1_Pos) /*!< 0x00000004 */
  4056. #define GPIO_MODER_MODE1_1 (0x2U << GPIO_MODER_MODE1_Pos) /*!< 0x00000008 */
  4057. #define GPIO_MODER_MODE2_Pos (4U)
  4058. #define GPIO_MODER_MODE2_Msk (0x3UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000030 */
  4059. #define GPIO_MODER_MODE2 GPIO_MODER_MODE2_Msk
  4060. #define GPIO_MODER_MODE2_0 (0x1U << GPIO_MODER_MODE2_Pos) /*!< 0x00000010 */
  4061. #define GPIO_MODER_MODE2_1 (0x2U << GPIO_MODER_MODE2_Pos) /*!< 0x00000020 */
  4062. #define GPIO_MODER_MODE3_Pos (6U)
  4063. #define GPIO_MODER_MODE3_Msk (0x3UL << GPIO_MODER_MODE3_Pos) /*!< 0x000000C0 */
  4064. #define GPIO_MODER_MODE3 GPIO_MODER_MODE3_Msk
  4065. #define GPIO_MODER_MODE3_0 (0x1U << GPIO_MODER_MODE3_Pos) /*!< 0x00000040 */
  4066. #define GPIO_MODER_MODE3_1 (0x2U << GPIO_MODER_MODE3_Pos) /*!< 0x00000080 */
  4067. #define GPIO_MODER_MODE4_Pos (8U)
  4068. #define GPIO_MODER_MODE4_Msk (0x3UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000300 */
  4069. #define GPIO_MODER_MODE4 GPIO_MODER_MODE4_Msk
  4070. #define GPIO_MODER_MODE4_0 (0x1U << GPIO_MODER_MODE4_Pos) /*!< 0x00000100 */
  4071. #define GPIO_MODER_MODE4_1 (0x2U << GPIO_MODER_MODE4_Pos) /*!< 0x00000200 */
  4072. #define GPIO_MODER_MODE5_Pos (10U)
  4073. #define GPIO_MODER_MODE5_Msk (0x3UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000C00 */
  4074. #define GPIO_MODER_MODE5 GPIO_MODER_MODE5_Msk
  4075. #define GPIO_MODER_MODE5_0 (0x1U << GPIO_MODER_MODE5_Pos) /*!< 0x00000400 */
  4076. #define GPIO_MODER_MODE5_1 (0x2U << GPIO_MODER_MODE5_Pos) /*!< 0x00000800 */
  4077. #define GPIO_MODER_MODE6_Pos (12U)
  4078. #define GPIO_MODER_MODE6_Msk (0x3UL << GPIO_MODER_MODE6_Pos) /*!< 0x00003000 */
  4079. #define GPIO_MODER_MODE6 GPIO_MODER_MODE6_Msk
  4080. #define GPIO_MODER_MODE6_0 (0x1U << GPIO_MODER_MODE6_Pos) /*!< 0x00001000 */
  4081. #define GPIO_MODER_MODE6_1 (0x2U << GPIO_MODER_MODE6_Pos) /*!< 0x00002000 */
  4082. #define GPIO_MODER_MODE7_Pos (14U)
  4083. #define GPIO_MODER_MODE7_Msk (0x3UL << GPIO_MODER_MODE7_Pos) /*!< 0x0000C000 */
  4084. #define GPIO_MODER_MODE7 GPIO_MODER_MODE7_Msk
  4085. #define GPIO_MODER_MODE7_0 (0x1U << GPIO_MODER_MODE7_Pos) /*!< 0x00004000 */
  4086. #define GPIO_MODER_MODE7_1 (0x2U << GPIO_MODER_MODE7_Pos) /*!< 0x00008000 */
  4087. #define GPIO_MODER_MODE8_Pos (16U)
  4088. #define GPIO_MODER_MODE8_Msk (0x3UL << GPIO_MODER_MODE8_Pos) /*!< 0x00030000 */
  4089. #define GPIO_MODER_MODE8 GPIO_MODER_MODE8_Msk
  4090. #define GPIO_MODER_MODE8_0 (0x1U << GPIO_MODER_MODE8_Pos) /*!< 0x00010000 */
  4091. #define GPIO_MODER_MODE8_1 (0x2U << GPIO_MODER_MODE8_Pos) /*!< 0x00020000 */
  4092. #define GPIO_MODER_MODE9_Pos (18U)
  4093. #define GPIO_MODER_MODE9_Msk (0x3UL << GPIO_MODER_MODE9_Pos) /*!< 0x000C0000 */
  4094. #define GPIO_MODER_MODE9 GPIO_MODER_MODE9_Msk
  4095. #define GPIO_MODER_MODE9_0 (0x1U << GPIO_MODER_MODE9_Pos) /*!< 0x00040000 */
  4096. #define GPIO_MODER_MODE9_1 (0x2U << GPIO_MODER_MODE9_Pos) /*!< 0x00080000 */
  4097. #define GPIO_MODER_MODE10_Pos (20U)
  4098. #define GPIO_MODER_MODE10_Msk (0x3UL << GPIO_MODER_MODE10_Pos) /*!< 0x00300000 */
  4099. #define GPIO_MODER_MODE10 GPIO_MODER_MODE10_Msk
  4100. #define GPIO_MODER_MODE10_0 (0x1U << GPIO_MODER_MODE10_Pos) /*!< 0x00100000 */
  4101. #define GPIO_MODER_MODE10_1 (0x2U << GPIO_MODER_MODE10_Pos) /*!< 0x00200000 */
  4102. #define GPIO_MODER_MODE11_Pos (22U)
  4103. #define GPIO_MODER_MODE11_Msk (0x3UL << GPIO_MODER_MODE11_Pos) /*!< 0x00C00000 */
  4104. #define GPIO_MODER_MODE11 GPIO_MODER_MODE11_Msk
  4105. #define GPIO_MODER_MODE11_0 (0x1U << GPIO_MODER_MODE11_Pos) /*!< 0x00400000 */
  4106. #define GPIO_MODER_MODE11_1 (0x2U << GPIO_MODER_MODE11_Pos) /*!< 0x00800000 */
  4107. #define GPIO_MODER_MODE12_Pos (24U)
  4108. #define GPIO_MODER_MODE12_Msk (0x3UL << GPIO_MODER_MODE12_Pos) /*!< 0x03000000 */
  4109. #define GPIO_MODER_MODE12 GPIO_MODER_MODE12_Msk
  4110. #define GPIO_MODER_MODE12_0 (0x1U << GPIO_MODER_MODE12_Pos) /*!< 0x01000000 */
  4111. #define GPIO_MODER_MODE12_1 (0x2U << GPIO_MODER_MODE12_Pos) /*!< 0x02000000 */
  4112. #define GPIO_MODER_MODE13_Pos (26U)
  4113. #define GPIO_MODER_MODE13_Msk (0x3UL << GPIO_MODER_MODE13_Pos) /*!< 0x0C000000 */
  4114. #define GPIO_MODER_MODE13 GPIO_MODER_MODE13_Msk
  4115. #define GPIO_MODER_MODE13_0 (0x1U << GPIO_MODER_MODE13_Pos) /*!< 0x04000000 */
  4116. #define GPIO_MODER_MODE13_1 (0x2U << GPIO_MODER_MODE13_Pos) /*!< 0x08000000 */
  4117. #define GPIO_MODER_MODE14_Pos (28U)
  4118. #define GPIO_MODER_MODE14_Msk (0x3UL << GPIO_MODER_MODE14_Pos) /*!< 0x30000000 */
  4119. #define GPIO_MODER_MODE14 GPIO_MODER_MODE14_Msk
  4120. #define GPIO_MODER_MODE14_0 (0x1U << GPIO_MODER_MODE14_Pos) /*!< 0x10000000 */
  4121. #define GPIO_MODER_MODE14_1 (0x2U << GPIO_MODER_MODE14_Pos) /*!< 0x20000000 */
  4122. #define GPIO_MODER_MODE15_Pos (30U)
  4123. #define GPIO_MODER_MODE15_Msk (0x3UL << GPIO_MODER_MODE15_Pos) /*!< 0xC0000000 */
  4124. #define GPIO_MODER_MODE15 GPIO_MODER_MODE15_Msk
  4125. #define GPIO_MODER_MODE15_0 (0x1U << GPIO_MODER_MODE15_Pos) /*!< 0x40000000 */
  4126. #define GPIO_MODER_MODE15_1 (0x2U << GPIO_MODER_MODE15_Pos) /*!< 0x80000000 */
  4127. /****************** Bits definition for GPIO_OTYPER register ****************/
  4128. #define GPIO_OTYPER_OT0_Pos (0U)
  4129. #define GPIO_OTYPER_OT0_Msk (0x1UL << GPIO_OTYPER_OT0_Pos) /*!< 0x00000001 */
  4130. #define GPIO_OTYPER_OT0 GPIO_OTYPER_OT0_Msk
  4131. #define GPIO_OTYPER_OT1_Pos (1U)
  4132. #define GPIO_OTYPER_OT1_Msk (0x1UL << GPIO_OTYPER_OT1_Pos) /*!< 0x00000002 */
  4133. #define GPIO_OTYPER_OT1 GPIO_OTYPER_OT1_Msk
  4134. #define GPIO_OTYPER_OT2_Pos (2U)
  4135. #define GPIO_OTYPER_OT2_Msk (0x1UL << GPIO_OTYPER_OT2_Pos) /*!< 0x00000004 */
  4136. #define GPIO_OTYPER_OT2 GPIO_OTYPER_OT2_Msk
  4137. #define GPIO_OTYPER_OT3_Pos (3U)
  4138. #define GPIO_OTYPER_OT3_Msk (0x1UL << GPIO_OTYPER_OT3_Pos) /*!< 0x00000008 */
  4139. #define GPIO_OTYPER_OT3 GPIO_OTYPER_OT3_Msk
  4140. #define GPIO_OTYPER_OT4_Pos (4U)
  4141. #define GPIO_OTYPER_OT4_Msk (0x1UL << GPIO_OTYPER_OT4_Pos) /*!< 0x00000010 */
  4142. #define GPIO_OTYPER_OT4 GPIO_OTYPER_OT4_Msk
  4143. #define GPIO_OTYPER_OT5_Pos (5U)
  4144. #define GPIO_OTYPER_OT5_Msk (0x1UL << GPIO_OTYPER_OT5_Pos) /*!< 0x00000020 */
  4145. #define GPIO_OTYPER_OT5 GPIO_OTYPER_OT5_Msk
  4146. #define GPIO_OTYPER_OT6_Pos (6U)
  4147. #define GPIO_OTYPER_OT6_Msk (0x1UL << GPIO_OTYPER_OT6_Pos) /*!< 0x00000040 */
  4148. #define GPIO_OTYPER_OT6 GPIO_OTYPER_OT6_Msk
  4149. #define GPIO_OTYPER_OT7_Pos (7U)
  4150. #define GPIO_OTYPER_OT7_Msk (0x1UL << GPIO_OTYPER_OT7_Pos) /*!< 0x00000080 */
  4151. #define GPIO_OTYPER_OT7 GPIO_OTYPER_OT7_Msk
  4152. #define GPIO_OTYPER_OT8_Pos (8U)
  4153. #define GPIO_OTYPER_OT8_Msk (0x1UL << GPIO_OTYPER_OT8_Pos) /*!< 0x00000100 */
  4154. #define GPIO_OTYPER_OT8 GPIO_OTYPER_OT8_Msk
  4155. #define GPIO_OTYPER_OT9_Pos (9U)
  4156. #define GPIO_OTYPER_OT9_Msk (0x1UL << GPIO_OTYPER_OT9_Pos) /*!< 0x00000200 */
  4157. #define GPIO_OTYPER_OT9 GPIO_OTYPER_OT9_Msk
  4158. #define GPIO_OTYPER_OT10_Pos (10U)
  4159. #define GPIO_OTYPER_OT10_Msk (0x1UL << GPIO_OTYPER_OT10_Pos) /*!< 0x00000400 */
  4160. #define GPIO_OTYPER_OT10 GPIO_OTYPER_OT10_Msk
  4161. #define GPIO_OTYPER_OT11_Pos (11U)
  4162. #define GPIO_OTYPER_OT11_Msk (0x1UL << GPIO_OTYPER_OT11_Pos) /*!< 0x00000800 */
  4163. #define GPIO_OTYPER_OT11 GPIO_OTYPER_OT11_Msk
  4164. #define GPIO_OTYPER_OT12_Pos (12U)
  4165. #define GPIO_OTYPER_OT12_Msk (0x1UL << GPIO_OTYPER_OT12_Pos) /*!< 0x00001000 */
  4166. #define GPIO_OTYPER_OT12 GPIO_OTYPER_OT12_Msk
  4167. #define GPIO_OTYPER_OT13_Pos (13U)
  4168. #define GPIO_OTYPER_OT13_Msk (0x1UL << GPIO_OTYPER_OT13_Pos) /*!< 0x00002000 */
  4169. #define GPIO_OTYPER_OT13 GPIO_OTYPER_OT13_Msk
  4170. #define GPIO_OTYPER_OT14_Pos (14U)
  4171. #define GPIO_OTYPER_OT14_Msk (0x1UL << GPIO_OTYPER_OT14_Pos) /*!< 0x00004000 */
  4172. #define GPIO_OTYPER_OT14 GPIO_OTYPER_OT14_Msk
  4173. #define GPIO_OTYPER_OT15_Pos (15U)
  4174. #define GPIO_OTYPER_OT15_Msk (0x1UL << GPIO_OTYPER_OT15_Pos) /*!< 0x00008000 */
  4175. #define GPIO_OTYPER_OT15 GPIO_OTYPER_OT15_Msk
  4176. /****************** Bits definition for GPIO_OSPEEDR register ***************/
  4177. #define GPIO_OSPEEDR_OSPEED0_Pos (0U)
  4178. #define GPIO_OSPEEDR_OSPEED0_Msk (0x3UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000003 */
  4179. #define GPIO_OSPEEDR_OSPEED0 GPIO_OSPEEDR_OSPEED0_Msk
  4180. #define GPIO_OSPEEDR_OSPEED0_0 (0x1U << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000001 */
  4181. #define GPIO_OSPEEDR_OSPEED0_1 (0x2U << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000002 */
  4182. #define GPIO_OSPEEDR_OSPEED1_Pos (2U)
  4183. #define GPIO_OSPEEDR_OSPEED1_Msk (0x3UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x0000000C */
  4184. #define GPIO_OSPEEDR_OSPEED1 GPIO_OSPEEDR_OSPEED1_Msk
  4185. #define GPIO_OSPEEDR_OSPEED1_0 (0x1U << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000004 */
  4186. #define GPIO_OSPEEDR_OSPEED1_1 (0x2U << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000008 */
  4187. #define GPIO_OSPEEDR_OSPEED2_Pos (4U)
  4188. #define GPIO_OSPEEDR_OSPEED2_Msk (0x3UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000030 */
  4189. #define GPIO_OSPEEDR_OSPEED2 GPIO_OSPEEDR_OSPEED2_Msk
  4190. #define GPIO_OSPEEDR_OSPEED2_0 (0x1U << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000010 */
  4191. #define GPIO_OSPEEDR_OSPEED2_1 (0x2U << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000020 */
  4192. #define GPIO_OSPEEDR_OSPEED3_Pos (6U)
  4193. #define GPIO_OSPEEDR_OSPEED3_Msk (0x3UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x000000C0 */
  4194. #define GPIO_OSPEEDR_OSPEED3 GPIO_OSPEEDR_OSPEED3_Msk
  4195. #define GPIO_OSPEEDR_OSPEED3_0 (0x1U << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000040 */
  4196. #define GPIO_OSPEEDR_OSPEED3_1 (0x2U << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000080 */
  4197. #define GPIO_OSPEEDR_OSPEED4_Pos (8U)
  4198. #define GPIO_OSPEEDR_OSPEED4_Msk (0x3UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000300 */
  4199. #define GPIO_OSPEEDR_OSPEED4 GPIO_OSPEEDR_OSPEED4_Msk
  4200. #define GPIO_OSPEEDR_OSPEED4_0 (0x1U << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000100 */
  4201. #define GPIO_OSPEEDR_OSPEED4_1 (0x2U << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000200 */
  4202. #define GPIO_OSPEEDR_OSPEED5_Pos (10U)
  4203. #define GPIO_OSPEEDR_OSPEED5_Msk (0x3UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000C00 */
  4204. #define GPIO_OSPEEDR_OSPEED5 GPIO_OSPEEDR_OSPEED5_Msk
  4205. #define GPIO_OSPEEDR_OSPEED5_0 (0x1U << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000400 */
  4206. #define GPIO_OSPEEDR_OSPEED5_1 (0x2U << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000800 */
  4207. #define GPIO_OSPEEDR_OSPEED6_Pos (12U)
  4208. #define GPIO_OSPEEDR_OSPEED6_Msk (0x3UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00003000 */
  4209. #define GPIO_OSPEEDR_OSPEED6 GPIO_OSPEEDR_OSPEED6_Msk
  4210. #define GPIO_OSPEEDR_OSPEED6_0 (0x1U << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00001000 */
  4211. #define GPIO_OSPEEDR_OSPEED6_1 (0x2U << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00002000 */
  4212. #define GPIO_OSPEEDR_OSPEED7_Pos (14U)
  4213. #define GPIO_OSPEEDR_OSPEED7_Msk (0x3UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x0000C000 */
  4214. #define GPIO_OSPEEDR_OSPEED7 GPIO_OSPEEDR_OSPEED7_Msk
  4215. #define GPIO_OSPEEDR_OSPEED7_0 (0x1U << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00004000 */
  4216. #define GPIO_OSPEEDR_OSPEED7_1 (0x2U << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00008000 */
  4217. #define GPIO_OSPEEDR_OSPEED8_Pos (16U)
  4218. #define GPIO_OSPEEDR_OSPEED8_Msk (0x3UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00030000 */
  4219. #define GPIO_OSPEEDR_OSPEED8 GPIO_OSPEEDR_OSPEED8_Msk
  4220. #define GPIO_OSPEEDR_OSPEED8_0 (0x1U << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00010000 */
  4221. #define GPIO_OSPEEDR_OSPEED8_1 (0x2U << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00020000 */
  4222. #define GPIO_OSPEEDR_OSPEED9_Pos (18U)
  4223. #define GPIO_OSPEEDR_OSPEED9_Msk (0x3UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x000C0000 */
  4224. #define GPIO_OSPEEDR_OSPEED9 GPIO_OSPEEDR_OSPEED9_Msk
  4225. #define GPIO_OSPEEDR_OSPEED9_0 (0x1U << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00040000 */
  4226. #define GPIO_OSPEEDR_OSPEED9_1 (0x2U << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00080000 */
  4227. #define GPIO_OSPEEDR_OSPEED10_Pos (20U)
  4228. #define GPIO_OSPEEDR_OSPEED10_Msk (0x3UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00300000 */
  4229. #define GPIO_OSPEEDR_OSPEED10 GPIO_OSPEEDR_OSPEED10_Msk
  4230. #define GPIO_OSPEEDR_OSPEED10_0 (0x1U << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00100000 */
  4231. #define GPIO_OSPEEDR_OSPEED10_1 (0x2U << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00200000 */
  4232. #define GPIO_OSPEEDR_OSPEED11_Pos (22U)
  4233. #define GPIO_OSPEEDR_OSPEED11_Msk (0x3UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00C00000 */
  4234. #define GPIO_OSPEEDR_OSPEED11 GPIO_OSPEEDR_OSPEED11_Msk
  4235. #define GPIO_OSPEEDR_OSPEED11_0 (0x1U << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00400000 */
  4236. #define GPIO_OSPEEDR_OSPEED11_1 (0x2U << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00800000 */
  4237. #define GPIO_OSPEEDR_OSPEED12_Pos (24U)
  4238. #define GPIO_OSPEEDR_OSPEED12_Msk (0x3UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x03000000 */
  4239. #define GPIO_OSPEEDR_OSPEED12 GPIO_OSPEEDR_OSPEED12_Msk
  4240. #define GPIO_OSPEEDR_OSPEED12_0 (0x1U << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x01000000 */
  4241. #define GPIO_OSPEEDR_OSPEED12_1 (0x2U << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x02000000 */
  4242. #define GPIO_OSPEEDR_OSPEED13_Pos (26U)
  4243. #define GPIO_OSPEEDR_OSPEED13_Msk (0x3UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x0C000000 */
  4244. #define GPIO_OSPEEDR_OSPEED13 GPIO_OSPEEDR_OSPEED13_Msk
  4245. #define GPIO_OSPEEDR_OSPEED13_0 (0x1U << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x04000000 */
  4246. #define GPIO_OSPEEDR_OSPEED13_1 (0x2U << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x08000000 */
  4247. #define GPIO_OSPEEDR_OSPEED14_Pos (28U)
  4248. #define GPIO_OSPEEDR_OSPEED14_Msk (0x3UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x30000000 */
  4249. #define GPIO_OSPEEDR_OSPEED14 GPIO_OSPEEDR_OSPEED14_Msk
  4250. #define GPIO_OSPEEDR_OSPEED14_0 (0x1U << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x10000000 */
  4251. #define GPIO_OSPEEDR_OSPEED14_1 (0x2U << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x20000000 */
  4252. #define GPIO_OSPEEDR_OSPEED15_Pos (30U)
  4253. #define GPIO_OSPEEDR_OSPEED15_Msk (0x3UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0xC0000000 */
  4254. #define GPIO_OSPEEDR_OSPEED15 GPIO_OSPEEDR_OSPEED15_Msk
  4255. #define GPIO_OSPEEDR_OSPEED15_0 (0x1U << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x40000000 */
  4256. #define GPIO_OSPEEDR_OSPEED15_1 (0x2U << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x80000000 */
  4257. /****************** Bits definition for GPIO_PUPDR register *****************/
  4258. #define GPIO_PUPDR_PUPD0_Pos (0U)
  4259. #define GPIO_PUPDR_PUPD0_Msk (0x3UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000003 */
  4260. #define GPIO_PUPDR_PUPD0 GPIO_PUPDR_PUPD0_Msk
  4261. #define GPIO_PUPDR_PUPD0_0 (0x1U << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000001 */
  4262. #define GPIO_PUPDR_PUPD0_1 (0x2U << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000002 */
  4263. #define GPIO_PUPDR_PUPD1_Pos (2U)
  4264. #define GPIO_PUPDR_PUPD1_Msk (0x3UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x0000000C */
  4265. #define GPIO_PUPDR_PUPD1 GPIO_PUPDR_PUPD1_Msk
  4266. #define GPIO_PUPDR_PUPD1_0 (0x1U << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000004 */
  4267. #define GPIO_PUPDR_PUPD1_1 (0x2U << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000008 */
  4268. #define GPIO_PUPDR_PUPD2_Pos (4U)
  4269. #define GPIO_PUPDR_PUPD2_Msk (0x3UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000030 */
  4270. #define GPIO_PUPDR_PUPD2 GPIO_PUPDR_PUPD2_Msk
  4271. #define GPIO_PUPDR_PUPD2_0 (0x1U << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000010 */
  4272. #define GPIO_PUPDR_PUPD2_1 (0x2U << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000020 */
  4273. #define GPIO_PUPDR_PUPD3_Pos (6U)
  4274. #define GPIO_PUPDR_PUPD3_Msk (0x3UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x000000C0 */
  4275. #define GPIO_PUPDR_PUPD3 GPIO_PUPDR_PUPD3_Msk
  4276. #define GPIO_PUPDR_PUPD3_0 (0x1U << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000040 */
  4277. #define GPIO_PUPDR_PUPD3_1 (0x2U << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000080 */
  4278. #define GPIO_PUPDR_PUPD4_Pos (8U)
  4279. #define GPIO_PUPDR_PUPD4_Msk (0x3UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000300 */
  4280. #define GPIO_PUPDR_PUPD4 GPIO_PUPDR_PUPD4_Msk
  4281. #define GPIO_PUPDR_PUPD4_0 (0x1U << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000100 */
  4282. #define GPIO_PUPDR_PUPD4_1 (0x2U << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000200 */
  4283. #define GPIO_PUPDR_PUPD5_Pos (10U)
  4284. #define GPIO_PUPDR_PUPD5_Msk (0x3UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000C00 */
  4285. #define GPIO_PUPDR_PUPD5 GPIO_PUPDR_PUPD5_Msk
  4286. #define GPIO_PUPDR_PUPD5_0 (0x1U << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000400 */
  4287. #define GPIO_PUPDR_PUPD5_1 (0x2U << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000800 */
  4288. #define GPIO_PUPDR_PUPD6_Pos (12U)
  4289. #define GPIO_PUPDR_PUPD6_Msk (0x3UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00003000 */
  4290. #define GPIO_PUPDR_PUPD6 GPIO_PUPDR_PUPD6_Msk
  4291. #define GPIO_PUPDR_PUPD6_0 (0x1U << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00001000 */
  4292. #define GPIO_PUPDR_PUPD6_1 (0x2U << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00002000 */
  4293. #define GPIO_PUPDR_PUPD7_Pos (14U)
  4294. #define GPIO_PUPDR_PUPD7_Msk (0x3UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x0000C000 */
  4295. #define GPIO_PUPDR_PUPD7 GPIO_PUPDR_PUPD7_Msk
  4296. #define GPIO_PUPDR_PUPD7_0 (0x1U << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00004000 */
  4297. #define GPIO_PUPDR_PUPD7_1 (0x2U << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00008000 */
  4298. #define GPIO_PUPDR_PUPD8_Pos (16U)
  4299. #define GPIO_PUPDR_PUPD8_Msk (0x3UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00030000 */
  4300. #define GPIO_PUPDR_PUPD8 GPIO_PUPDR_PUPD8_Msk
  4301. #define GPIO_PUPDR_PUPD8_0 (0x1U << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00010000 */
  4302. #define GPIO_PUPDR_PUPD8_1 (0x2U << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00020000 */
  4303. #define GPIO_PUPDR_PUPD9_Pos (18U)
  4304. #define GPIO_PUPDR_PUPD9_Msk (0x3UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x000C0000 */
  4305. #define GPIO_PUPDR_PUPD9 GPIO_PUPDR_PUPD9_Msk
  4306. #define GPIO_PUPDR_PUPD9_0 (0x1U << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00040000 */
  4307. #define GPIO_PUPDR_PUPD9_1 (0x2U << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00080000 */
  4308. #define GPIO_PUPDR_PUPD10_Pos (20U)
  4309. #define GPIO_PUPDR_PUPD10_Msk (0x3UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00300000 */
  4310. #define GPIO_PUPDR_PUPD10 GPIO_PUPDR_PUPD10_Msk
  4311. #define GPIO_PUPDR_PUPD10_0 (0x1U << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00100000 */
  4312. #define GPIO_PUPDR_PUPD10_1 (0x2U << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00200000 */
  4313. #define GPIO_PUPDR_PUPD11_Pos (22U)
  4314. #define GPIO_PUPDR_PUPD11_Msk (0x3UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00C00000 */
  4315. #define GPIO_PUPDR_PUPD11 GPIO_PUPDR_PUPD11_Msk
  4316. #define GPIO_PUPDR_PUPD11_0 (0x1U << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00400000 */
  4317. #define GPIO_PUPDR_PUPD11_1 (0x2U << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00800000 */
  4318. #define GPIO_PUPDR_PUPD12_Pos (24U)
  4319. #define GPIO_PUPDR_PUPD12_Msk (0x3UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x03000000 */
  4320. #define GPIO_PUPDR_PUPD12 GPIO_PUPDR_PUPD12_Msk
  4321. #define GPIO_PUPDR_PUPD12_0 (0x1U << GPIO_PUPDR_PUPD12_Pos) /*!< 0x01000000 */
  4322. #define GPIO_PUPDR_PUPD12_1 (0x2U << GPIO_PUPDR_PUPD12_Pos) /*!< 0x02000000 */
  4323. #define GPIO_PUPDR_PUPD13_Pos (26U)
  4324. #define GPIO_PUPDR_PUPD13_Msk (0x3UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x0C000000 */
  4325. #define GPIO_PUPDR_PUPD13 GPIO_PUPDR_PUPD13_Msk
  4326. #define GPIO_PUPDR_PUPD13_0 (0x1U << GPIO_PUPDR_PUPD13_Pos) /*!< 0x04000000 */
  4327. #define GPIO_PUPDR_PUPD13_1 (0x2U << GPIO_PUPDR_PUPD13_Pos) /*!< 0x08000000 */
  4328. #define GPIO_PUPDR_PUPD14_Pos (28U)
  4329. #define GPIO_PUPDR_PUPD14_Msk (0x3UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x30000000 */
  4330. #define GPIO_PUPDR_PUPD14 GPIO_PUPDR_PUPD14_Msk
  4331. #define GPIO_PUPDR_PUPD14_0 (0x1U << GPIO_PUPDR_PUPD14_Pos) /*!< 0x10000000 */
  4332. #define GPIO_PUPDR_PUPD14_1 (0x2U << GPIO_PUPDR_PUPD14_Pos) /*!< 0x20000000 */
  4333. #define GPIO_PUPDR_PUPD15_Pos (30U)
  4334. #define GPIO_PUPDR_PUPD15_Msk (0x3UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0xC0000000 */
  4335. #define GPIO_PUPDR_PUPD15 GPIO_PUPDR_PUPD15_Msk
  4336. #define GPIO_PUPDR_PUPD15_0 (0x1U << GPIO_PUPDR_PUPD15_Pos) /*!< 0x40000000 */
  4337. #define GPIO_PUPDR_PUPD15_1 (0x2U << GPIO_PUPDR_PUPD15_Pos) /*!< 0x80000000 */
  4338. /****************** Bits definition for GPIO_IDR register *******************/
  4339. #define GPIO_IDR_ID0_Pos (0U)
  4340. #define GPIO_IDR_ID0_Msk (0x1UL << GPIO_IDR_ID0_Pos) /*!< 0x00000001 */
  4341. #define GPIO_IDR_ID0 GPIO_IDR_ID0_Msk
  4342. #define GPIO_IDR_ID1_Pos (1U)
  4343. #define GPIO_IDR_ID1_Msk (0x1UL << GPIO_IDR_ID1_Pos) /*!< 0x00000002 */
  4344. #define GPIO_IDR_ID1 GPIO_IDR_ID1_Msk
  4345. #define GPIO_IDR_ID2_Pos (2U)
  4346. #define GPIO_IDR_ID2_Msk (0x1UL << GPIO_IDR_ID2_Pos) /*!< 0x00000004 */
  4347. #define GPIO_IDR_ID2 GPIO_IDR_ID2_Msk
  4348. #define GPIO_IDR_ID3_Pos (3U)
  4349. #define GPIO_IDR_ID3_Msk (0x1UL << GPIO_IDR_ID3_Pos) /*!< 0x00000008 */
  4350. #define GPIO_IDR_ID3 GPIO_IDR_ID3_Msk
  4351. #define GPIO_IDR_ID4_Pos (4U)
  4352. #define GPIO_IDR_ID4_Msk (0x1UL << GPIO_IDR_ID4_Pos) /*!< 0x00000010 */
  4353. #define GPIO_IDR_ID4 GPIO_IDR_ID4_Msk
  4354. #define GPIO_IDR_ID5_Pos (5U)
  4355. #define GPIO_IDR_ID5_Msk (0x1UL << GPIO_IDR_ID5_Pos) /*!< 0x00000020 */
  4356. #define GPIO_IDR_ID5 GPIO_IDR_ID5_Msk
  4357. #define GPIO_IDR_ID6_Pos (6U)
  4358. #define GPIO_IDR_ID6_Msk (0x1UL << GPIO_IDR_ID6_Pos) /*!< 0x00000040 */
  4359. #define GPIO_IDR_ID6 GPIO_IDR_ID6_Msk
  4360. #define GPIO_IDR_ID7_Pos (7U)
  4361. #define GPIO_IDR_ID7_Msk (0x1UL << GPIO_IDR_ID7_Pos) /*!< 0x00000080 */
  4362. #define GPIO_IDR_ID7 GPIO_IDR_ID7_Msk
  4363. #define GPIO_IDR_ID8_Pos (8U)
  4364. #define GPIO_IDR_ID8_Msk (0x1UL << GPIO_IDR_ID8_Pos) /*!< 0x00000100 */
  4365. #define GPIO_IDR_ID8 GPIO_IDR_ID8_Msk
  4366. #define GPIO_IDR_ID9_Pos (9U)
  4367. #define GPIO_IDR_ID9_Msk (0x1UL << GPIO_IDR_ID9_Pos) /*!< 0x00000200 */
  4368. #define GPIO_IDR_ID9 GPIO_IDR_ID9_Msk
  4369. #define GPIO_IDR_ID10_Pos (10U)
  4370. #define GPIO_IDR_ID10_Msk (0x1UL << GPIO_IDR_ID10_Pos) /*!< 0x00000400 */
  4371. #define GPIO_IDR_ID10 GPIO_IDR_ID10_Msk
  4372. #define GPIO_IDR_ID11_Pos (11U)
  4373. #define GPIO_IDR_ID11_Msk (0x1UL << GPIO_IDR_ID11_Pos) /*!< 0x00000800 */
  4374. #define GPIO_IDR_ID11 GPIO_IDR_ID11_Msk
  4375. #define GPIO_IDR_ID12_Pos (12U)
  4376. #define GPIO_IDR_ID12_Msk (0x1UL << GPIO_IDR_ID12_Pos) /*!< 0x00001000 */
  4377. #define GPIO_IDR_ID12 GPIO_IDR_ID12_Msk
  4378. #define GPIO_IDR_ID13_Pos (13U)
  4379. #define GPIO_IDR_ID13_Msk (0x1UL << GPIO_IDR_ID13_Pos) /*!< 0x00002000 */
  4380. #define GPIO_IDR_ID13 GPIO_IDR_ID13_Msk
  4381. #define GPIO_IDR_ID14_Pos (14U)
  4382. #define GPIO_IDR_ID14_Msk (0x1UL << GPIO_IDR_ID14_Pos) /*!< 0x00004000 */
  4383. #define GPIO_IDR_ID14 GPIO_IDR_ID14_Msk
  4384. #define GPIO_IDR_ID15_Pos (15U)
  4385. #define GPIO_IDR_ID15_Msk (0x1UL << GPIO_IDR_ID15_Pos) /*!< 0x00008000 */
  4386. #define GPIO_IDR_ID15 GPIO_IDR_ID15_Msk
  4387. /****************** Bits definition for GPIO_ODR register *******************/
  4388. #define GPIO_ODR_OD0_Pos (0U)
  4389. #define GPIO_ODR_OD0_Msk (0x1UL << GPIO_ODR_OD0_Pos) /*!< 0x00000001 */
  4390. #define GPIO_ODR_OD0 GPIO_ODR_OD0_Msk
  4391. #define GPIO_ODR_OD1_Pos (1U)
  4392. #define GPIO_ODR_OD1_Msk (0x1UL << GPIO_ODR_OD1_Pos) /*!< 0x00000002 */
  4393. #define GPIO_ODR_OD1 GPIO_ODR_OD1_Msk
  4394. #define GPIO_ODR_OD2_Pos (2U)
  4395. #define GPIO_ODR_OD2_Msk (0x1UL << GPIO_ODR_OD2_Pos) /*!< 0x00000004 */
  4396. #define GPIO_ODR_OD2 GPIO_ODR_OD2_Msk
  4397. #define GPIO_ODR_OD3_Pos (3U)
  4398. #define GPIO_ODR_OD3_Msk (0x1UL << GPIO_ODR_OD3_Pos) /*!< 0x00000008 */
  4399. #define GPIO_ODR_OD3 GPIO_ODR_OD3_Msk
  4400. #define GPIO_ODR_OD4_Pos (4U)
  4401. #define GPIO_ODR_OD4_Msk (0x1UL << GPIO_ODR_OD4_Pos) /*!< 0x00000010 */
  4402. #define GPIO_ODR_OD4 GPIO_ODR_OD4_Msk
  4403. #define GPIO_ODR_OD5_Pos (5U)
  4404. #define GPIO_ODR_OD5_Msk (0x1UL << GPIO_ODR_OD5_Pos) /*!< 0x00000020 */
  4405. #define GPIO_ODR_OD5 GPIO_ODR_OD5_Msk
  4406. #define GPIO_ODR_OD6_Pos (6U)
  4407. #define GPIO_ODR_OD6_Msk (0x1UL << GPIO_ODR_OD6_Pos) /*!< 0x00000040 */
  4408. #define GPIO_ODR_OD6 GPIO_ODR_OD6_Msk
  4409. #define GPIO_ODR_OD7_Pos (7U)
  4410. #define GPIO_ODR_OD7_Msk (0x1UL << GPIO_ODR_OD7_Pos) /*!< 0x00000080 */
  4411. #define GPIO_ODR_OD7 GPIO_ODR_OD7_Msk
  4412. #define GPIO_ODR_OD8_Pos (8U)
  4413. #define GPIO_ODR_OD8_Msk (0x1UL << GPIO_ODR_OD8_Pos) /*!< 0x00000100 */
  4414. #define GPIO_ODR_OD8 GPIO_ODR_OD8_Msk
  4415. #define GPIO_ODR_OD9_Pos (9U)
  4416. #define GPIO_ODR_OD9_Msk (0x1UL << GPIO_ODR_OD9_Pos) /*!< 0x00000200 */
  4417. #define GPIO_ODR_OD9 GPIO_ODR_OD9_Msk
  4418. #define GPIO_ODR_OD10_Pos (10U)
  4419. #define GPIO_ODR_OD10_Msk (0x1UL << GPIO_ODR_OD10_Pos) /*!< 0x00000400 */
  4420. #define GPIO_ODR_OD10 GPIO_ODR_OD10_Msk
  4421. #define GPIO_ODR_OD11_Pos (11U)
  4422. #define GPIO_ODR_OD11_Msk (0x1UL << GPIO_ODR_OD11_Pos) /*!< 0x00000800 */
  4423. #define GPIO_ODR_OD11 GPIO_ODR_OD11_Msk
  4424. #define GPIO_ODR_OD12_Pos (12U)
  4425. #define GPIO_ODR_OD12_Msk (0x1UL << GPIO_ODR_OD12_Pos) /*!< 0x00001000 */
  4426. #define GPIO_ODR_OD12 GPIO_ODR_OD12_Msk
  4427. #define GPIO_ODR_OD13_Pos (13U)
  4428. #define GPIO_ODR_OD13_Msk (0x1UL << GPIO_ODR_OD13_Pos) /*!< 0x00002000 */
  4429. #define GPIO_ODR_OD13 GPIO_ODR_OD13_Msk
  4430. #define GPIO_ODR_OD14_Pos (14U)
  4431. #define GPIO_ODR_OD14_Msk (0x1UL << GPIO_ODR_OD14_Pos) /*!< 0x00004000 */
  4432. #define GPIO_ODR_OD14 GPIO_ODR_OD14_Msk
  4433. #define GPIO_ODR_OD15_Pos (15U)
  4434. #define GPIO_ODR_OD15_Msk (0x1UL << GPIO_ODR_OD15_Pos) /*!< 0x00008000 */
  4435. #define GPIO_ODR_OD15 GPIO_ODR_OD15_Msk
  4436. /****************** Bits definition for GPIO_BSRR register ******************/
  4437. #define GPIO_BSRR_BS0_Pos (0U)
  4438. #define GPIO_BSRR_BS0_Msk (0x1UL << GPIO_BSRR_BS0_Pos) /*!< 0x00000001 */
  4439. #define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk
  4440. #define GPIO_BSRR_BS1_Pos (1U)
  4441. #define GPIO_BSRR_BS1_Msk (0x1UL << GPIO_BSRR_BS1_Pos) /*!< 0x00000002 */
  4442. #define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk
  4443. #define GPIO_BSRR_BS2_Pos (2U)
  4444. #define GPIO_BSRR_BS2_Msk (0x1UL << GPIO_BSRR_BS2_Pos) /*!< 0x00000004 */
  4445. #define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk
  4446. #define GPIO_BSRR_BS3_Pos (3U)
  4447. #define GPIO_BSRR_BS3_Msk (0x1UL << GPIO_BSRR_BS3_Pos) /*!< 0x00000008 */
  4448. #define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk
  4449. #define GPIO_BSRR_BS4_Pos (4U)
  4450. #define GPIO_BSRR_BS4_Msk (0x1UL << GPIO_BSRR_BS4_Pos) /*!< 0x00000010 */
  4451. #define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk
  4452. #define GPIO_BSRR_BS5_Pos (5U)
  4453. #define GPIO_BSRR_BS5_Msk (0x1UL << GPIO_BSRR_BS5_Pos) /*!< 0x00000020 */
  4454. #define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk
  4455. #define GPIO_BSRR_BS6_Pos (6U)
  4456. #define GPIO_BSRR_BS6_Msk (0x1UL << GPIO_BSRR_BS6_Pos) /*!< 0x00000040 */
  4457. #define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk
  4458. #define GPIO_BSRR_BS7_Pos (7U)
  4459. #define GPIO_BSRR_BS7_Msk (0x1UL << GPIO_BSRR_BS7_Pos) /*!< 0x00000080 */
  4460. #define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk
  4461. #define GPIO_BSRR_BS8_Pos (8U)
  4462. #define GPIO_BSRR_BS8_Msk (0x1UL << GPIO_BSRR_BS8_Pos) /*!< 0x00000100 */
  4463. #define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk
  4464. #define GPIO_BSRR_BS9_Pos (9U)
  4465. #define GPIO_BSRR_BS9_Msk (0x1UL << GPIO_BSRR_BS9_Pos) /*!< 0x00000200 */
  4466. #define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk
  4467. #define GPIO_BSRR_BS10_Pos (10U)
  4468. #define GPIO_BSRR_BS10_Msk (0x1UL << GPIO_BSRR_BS10_Pos) /*!< 0x00000400 */
  4469. #define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk
  4470. #define GPIO_BSRR_BS11_Pos (11U)
  4471. #define GPIO_BSRR_BS11_Msk (0x1UL << GPIO_BSRR_BS11_Pos) /*!< 0x00000800 */
  4472. #define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk
  4473. #define GPIO_BSRR_BS12_Pos (12U)
  4474. #define GPIO_BSRR_BS12_Msk (0x1UL << GPIO_BSRR_BS12_Pos) /*!< 0x00001000 */
  4475. #define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk
  4476. #define GPIO_BSRR_BS13_Pos (13U)
  4477. #define GPIO_BSRR_BS13_Msk (0x1UL << GPIO_BSRR_BS13_Pos) /*!< 0x00002000 */
  4478. #define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk
  4479. #define GPIO_BSRR_BS14_Pos (14U)
  4480. #define GPIO_BSRR_BS14_Msk (0x1UL << GPIO_BSRR_BS14_Pos) /*!< 0x00004000 */
  4481. #define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk
  4482. #define GPIO_BSRR_BS15_Pos (15U)
  4483. #define GPIO_BSRR_BS15_Msk (0x1UL << GPIO_BSRR_BS15_Pos) /*!< 0x00008000 */
  4484. #define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk
  4485. #define GPIO_BSRR_BR0_Pos (16U)
  4486. #define GPIO_BSRR_BR0_Msk (0x1UL << GPIO_BSRR_BR0_Pos) /*!< 0x00010000 */
  4487. #define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk
  4488. #define GPIO_BSRR_BR1_Pos (17U)
  4489. #define GPIO_BSRR_BR1_Msk (0x1UL << GPIO_BSRR_BR1_Pos) /*!< 0x00020000 */
  4490. #define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk
  4491. #define GPIO_BSRR_BR2_Pos (18U)
  4492. #define GPIO_BSRR_BR2_Msk (0x1UL << GPIO_BSRR_BR2_Pos) /*!< 0x00040000 */
  4493. #define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk
  4494. #define GPIO_BSRR_BR3_Pos (19U)
  4495. #define GPIO_BSRR_BR3_Msk (0x1UL << GPIO_BSRR_BR3_Pos) /*!< 0x00080000 */
  4496. #define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk
  4497. #define GPIO_BSRR_BR4_Pos (20U)
  4498. #define GPIO_BSRR_BR4_Msk (0x1UL << GPIO_BSRR_BR4_Pos) /*!< 0x00100000 */
  4499. #define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk
  4500. #define GPIO_BSRR_BR5_Pos (21U)
  4501. #define GPIO_BSRR_BR5_Msk (0x1UL << GPIO_BSRR_BR5_Pos) /*!< 0x00200000 */
  4502. #define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk
  4503. #define GPIO_BSRR_BR6_Pos (22U)
  4504. #define GPIO_BSRR_BR6_Msk (0x1UL << GPIO_BSRR_BR6_Pos) /*!< 0x00400000 */
  4505. #define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk
  4506. #define GPIO_BSRR_BR7_Pos (23U)
  4507. #define GPIO_BSRR_BR7_Msk (0x1UL << GPIO_BSRR_BR7_Pos) /*!< 0x00800000 */
  4508. #define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk
  4509. #define GPIO_BSRR_BR8_Pos (24U)
  4510. #define GPIO_BSRR_BR8_Msk (0x1UL << GPIO_BSRR_BR8_Pos) /*!< 0x01000000 */
  4511. #define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk
  4512. #define GPIO_BSRR_BR9_Pos (25U)
  4513. #define GPIO_BSRR_BR9_Msk (0x1UL << GPIO_BSRR_BR9_Pos) /*!< 0x02000000 */
  4514. #define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk
  4515. #define GPIO_BSRR_BR10_Pos (26U)
  4516. #define GPIO_BSRR_BR10_Msk (0x1UL << GPIO_BSRR_BR10_Pos) /*!< 0x04000000 */
  4517. #define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk
  4518. #define GPIO_BSRR_BR11_Pos (27U)
  4519. #define GPIO_BSRR_BR11_Msk (0x1UL << GPIO_BSRR_BR11_Pos) /*!< 0x08000000 */
  4520. #define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk
  4521. #define GPIO_BSRR_BR12_Pos (28U)
  4522. #define GPIO_BSRR_BR12_Msk (0x1UL << GPIO_BSRR_BR12_Pos) /*!< 0x10000000 */
  4523. #define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk
  4524. #define GPIO_BSRR_BR13_Pos (29U)
  4525. #define GPIO_BSRR_BR13_Msk (0x1UL << GPIO_BSRR_BR13_Pos) /*!< 0x20000000 */
  4526. #define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk
  4527. #define GPIO_BSRR_BR14_Pos (30U)
  4528. #define GPIO_BSRR_BR14_Msk (0x1UL << GPIO_BSRR_BR14_Pos) /*!< 0x40000000 */
  4529. #define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk
  4530. #define GPIO_BSRR_BR15_Pos (31U)
  4531. #define GPIO_BSRR_BR15_Msk (0x1UL << GPIO_BSRR_BR15_Pos) /*!< 0x80000000 */
  4532. #define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk
  4533. /****************** Bit definition for GPIO_LCKR register *********************/
  4534. #define GPIO_LCKR_LCK0_Pos (0U)
  4535. #define GPIO_LCKR_LCK0_Msk (0x1UL << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */
  4536. #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk
  4537. #define GPIO_LCKR_LCK1_Pos (1U)
  4538. #define GPIO_LCKR_LCK1_Msk (0x1UL << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */
  4539. #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk
  4540. #define GPIO_LCKR_LCK2_Pos (2U)
  4541. #define GPIO_LCKR_LCK2_Msk (0x1UL << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */
  4542. #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk
  4543. #define GPIO_LCKR_LCK3_Pos (3U)
  4544. #define GPIO_LCKR_LCK3_Msk (0x1UL << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */
  4545. #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk
  4546. #define GPIO_LCKR_LCK4_Pos (4U)
  4547. #define GPIO_LCKR_LCK4_Msk (0x1UL << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */
  4548. #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk
  4549. #define GPIO_LCKR_LCK5_Pos (5U)
  4550. #define GPIO_LCKR_LCK5_Msk (0x1UL << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */
  4551. #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk
  4552. #define GPIO_LCKR_LCK6_Pos (6U)
  4553. #define GPIO_LCKR_LCK6_Msk (0x1UL << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */
  4554. #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk
  4555. #define GPIO_LCKR_LCK7_Pos (7U)
  4556. #define GPIO_LCKR_LCK7_Msk (0x1UL << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */
  4557. #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk
  4558. #define GPIO_LCKR_LCK8_Pos (8U)
  4559. #define GPIO_LCKR_LCK8_Msk (0x1UL << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */
  4560. #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk
  4561. #define GPIO_LCKR_LCK9_Pos (9U)
  4562. #define GPIO_LCKR_LCK9_Msk (0x1UL << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */
  4563. #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk
  4564. #define GPIO_LCKR_LCK10_Pos (10U)
  4565. #define GPIO_LCKR_LCK10_Msk (0x1UL << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */
  4566. #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk
  4567. #define GPIO_LCKR_LCK11_Pos (11U)
  4568. #define GPIO_LCKR_LCK11_Msk (0x1UL << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */
  4569. #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk
  4570. #define GPIO_LCKR_LCK12_Pos (12U)
  4571. #define GPIO_LCKR_LCK12_Msk (0x1UL << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */
  4572. #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk
  4573. #define GPIO_LCKR_LCK13_Pos (13U)
  4574. #define GPIO_LCKR_LCK13_Msk (0x1UL << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */
  4575. #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk
  4576. #define GPIO_LCKR_LCK14_Pos (14U)
  4577. #define GPIO_LCKR_LCK14_Msk (0x1UL << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */
  4578. #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk
  4579. #define GPIO_LCKR_LCK15_Pos (15U)
  4580. #define GPIO_LCKR_LCK15_Msk (0x1UL << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */
  4581. #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk
  4582. #define GPIO_LCKR_LCKK_Pos (16U)
  4583. #define GPIO_LCKR_LCKK_Msk (0x1UL << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */
  4584. #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk
  4585. /****************** Bit definition for GPIO_AFRL register *********************/
  4586. #define GPIO_AFRL_AFSEL0_Pos (0U)
  4587. #define GPIO_AFRL_AFSEL0_Msk (0xFUL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x0000000F */
  4588. #define GPIO_AFRL_AFSEL0 GPIO_AFRL_AFSEL0_Msk
  4589. #define GPIO_AFRL_AFSEL0_0 (0x1U << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000001 */
  4590. #define GPIO_AFRL_AFSEL0_1 (0x2U << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000002 */
  4591. #define GPIO_AFRL_AFSEL0_2 (0x4U << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000004 */
  4592. #define GPIO_AFRL_AFSEL0_3 (0x8U << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000008 */
  4593. #define GPIO_AFRL_AFSEL1_Pos (4U)
  4594. #define GPIO_AFRL_AFSEL1_Msk (0xFUL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x000000F0 */
  4595. #define GPIO_AFRL_AFSEL1 GPIO_AFRL_AFSEL1_Msk
  4596. #define GPIO_AFRL_AFSEL1_0 (0x1U << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000010 */
  4597. #define GPIO_AFRL_AFSEL1_1 (0x2U << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000020 */
  4598. #define GPIO_AFRL_AFSEL1_2 (0x4U << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000040 */
  4599. #define GPIO_AFRL_AFSEL1_3 (0x8U << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000080 */
  4600. #define GPIO_AFRL_AFSEL2_Pos (8U)
  4601. #define GPIO_AFRL_AFSEL2_Msk (0xFUL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000F00 */
  4602. #define GPIO_AFRL_AFSEL2 GPIO_AFRL_AFSEL2_Msk
  4603. #define GPIO_AFRL_AFSEL2_0 (0x1U << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000100 */
  4604. #define GPIO_AFRL_AFSEL2_1 (0x2U << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000200 */
  4605. #define GPIO_AFRL_AFSEL2_2 (0x4U << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000400 */
  4606. #define GPIO_AFRL_AFSEL2_3 (0x8U << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000800 */
  4607. #define GPIO_AFRL_AFSEL3_Pos (12U)
  4608. #define GPIO_AFRL_AFSEL3_Msk (0xFUL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x0000F000 */
  4609. #define GPIO_AFRL_AFSEL3 GPIO_AFRL_AFSEL3_Msk
  4610. #define GPIO_AFRL_AFSEL3_0 (0x1U << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00001000 */
  4611. #define GPIO_AFRL_AFSEL3_1 (0x2U << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00002000 */
  4612. #define GPIO_AFRL_AFSEL3_2 (0x4U << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00004000 */
  4613. #define GPIO_AFRL_AFSEL3_3 (0x8U << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00008000 */
  4614. #define GPIO_AFRL_AFSEL4_Pos (16U)
  4615. #define GPIO_AFRL_AFSEL4_Msk (0xFUL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x000F0000 */
  4616. #define GPIO_AFRL_AFSEL4 GPIO_AFRL_AFSEL4_Msk
  4617. #define GPIO_AFRL_AFSEL4_0 (0x1U << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00010000 */
  4618. #define GPIO_AFRL_AFSEL4_1 (0x2U << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00020000 */
  4619. #define GPIO_AFRL_AFSEL4_2 (0x4U << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00040000 */
  4620. #define GPIO_AFRL_AFSEL4_3 (0x8U << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00080000 */
  4621. #define GPIO_AFRL_AFSEL5_Pos (20U)
  4622. #define GPIO_AFRL_AFSEL5_Msk (0xFUL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00F00000 */
  4623. #define GPIO_AFRL_AFSEL5 GPIO_AFRL_AFSEL5_Msk
  4624. #define GPIO_AFRL_AFSEL5_0 (0x1U << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00100000 */
  4625. #define GPIO_AFRL_AFSEL5_1 (0x2U << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00200000 */
  4626. #define GPIO_AFRL_AFSEL5_2 (0x4U << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00400000 */
  4627. #define GPIO_AFRL_AFSEL5_3 (0x8U << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00800000 */
  4628. #define GPIO_AFRL_AFSEL6_Pos (24U)
  4629. #define GPIO_AFRL_AFSEL6_Msk (0xFUL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x0F000000 */
  4630. #define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk
  4631. #define GPIO_AFRL_AFSEL6_0 (0x1U << GPIO_AFRL_AFSEL6_Pos) /*!< 0x01000000 */
  4632. #define GPIO_AFRL_AFSEL6_1 (0x2U << GPIO_AFRL_AFSEL6_Pos) /*!< 0x02000000 */
  4633. #define GPIO_AFRL_AFSEL6_2 (0x4U << GPIO_AFRL_AFSEL6_Pos) /*!< 0x04000000 */
  4634. #define GPIO_AFRL_AFSEL6_3 (0x8U << GPIO_AFRL_AFSEL6_Pos) /*!< 0x08000000 */
  4635. #define GPIO_AFRL_AFSEL7_Pos (28U)
  4636. #define GPIO_AFRL_AFSEL7_Msk (0xFUL << GPIO_AFRL_AFSEL7_Pos) /*!< 0xF0000000 */
  4637. #define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk
  4638. #define GPIO_AFRL_AFSEL7_0 (0x1U << GPIO_AFRL_AFSEL7_Pos) /*!< 0x10000000 */
  4639. #define GPIO_AFRL_AFSEL7_1 (0x2U << GPIO_AFRL_AFSEL7_Pos) /*!< 0x20000000 */
  4640. #define GPIO_AFRL_AFSEL7_2 (0x4U << GPIO_AFRL_AFSEL7_Pos) /*!< 0x40000000 */
  4641. #define GPIO_AFRL_AFSEL7_3 (0x8U << GPIO_AFRL_AFSEL7_Pos) /*!< 0x80000000 */
  4642. /****************** Bit definition for GPIO_AFRH register *********************/
  4643. #define GPIO_AFRH_AFSEL8_Pos (0U)
  4644. #define GPIO_AFRH_AFSEL8_Msk (0xFUL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x0000000F */
  4645. #define GPIO_AFRH_AFSEL8 GPIO_AFRH_AFSEL8_Msk
  4646. #define GPIO_AFRH_AFSEL8_0 (0x1U << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000001 */
  4647. #define GPIO_AFRH_AFSEL8_1 (0x2U << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000002 */
  4648. #define GPIO_AFRH_AFSEL8_2 (0x4U << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000004 */
  4649. #define GPIO_AFRH_AFSEL8_3 (0x8U << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000008 */
  4650. #define GPIO_AFRH_AFSEL9_Pos (4U)
  4651. #define GPIO_AFRH_AFSEL9_Msk (0xFUL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x000000F0 */
  4652. #define GPIO_AFRH_AFSEL9 GPIO_AFRH_AFSEL9_Msk
  4653. #define GPIO_AFRH_AFSEL9_0 (0x1U << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000010 */
  4654. #define GPIO_AFRH_AFSEL9_1 (0x2U << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000020 */
  4655. #define GPIO_AFRH_AFSEL9_2 (0x4U << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000040 */
  4656. #define GPIO_AFRH_AFSEL9_3 (0x8U << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000080 */
  4657. #define GPIO_AFRH_AFSEL10_Pos (8U)
  4658. #define GPIO_AFRH_AFSEL10_Msk (0xFUL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000F00 */
  4659. #define GPIO_AFRH_AFSEL10 GPIO_AFRH_AFSEL10_Msk
  4660. #define GPIO_AFRH_AFSEL10_0 (0x1U << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000100 */
  4661. #define GPIO_AFRH_AFSEL10_1 (0x2U << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000200 */
  4662. #define GPIO_AFRH_AFSEL10_2 (0x4U << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000400 */
  4663. #define GPIO_AFRH_AFSEL10_3 (0x8U << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000800 */
  4664. #define GPIO_AFRH_AFSEL11_Pos (12U)
  4665. #define GPIO_AFRH_AFSEL11_Msk (0xFUL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x0000F000 */
  4666. #define GPIO_AFRH_AFSEL11 GPIO_AFRH_AFSEL11_Msk
  4667. #define GPIO_AFRH_AFSEL11_0 (0x1U << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00001000 */
  4668. #define GPIO_AFRH_AFSEL11_1 (0x2U << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00002000 */
  4669. #define GPIO_AFRH_AFSEL11_2 (0x4U << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00004000 */
  4670. #define GPIO_AFRH_AFSEL11_3 (0x8U << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00008000 */
  4671. #define GPIO_AFRH_AFSEL12_Pos (16U)
  4672. #define GPIO_AFRH_AFSEL12_Msk (0xFUL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x000F0000 */
  4673. #define GPIO_AFRH_AFSEL12 GPIO_AFRH_AFSEL12_Msk
  4674. #define GPIO_AFRH_AFSEL12_0 (0x1U << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00010000 */
  4675. #define GPIO_AFRH_AFSEL12_1 (0x2U << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00020000 */
  4676. #define GPIO_AFRH_AFSEL12_2 (0x4U << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00040000 */
  4677. #define GPIO_AFRH_AFSEL12_3 (0x8U << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00080000 */
  4678. #define GPIO_AFRH_AFSEL13_Pos (20U)
  4679. #define GPIO_AFRH_AFSEL13_Msk (0xFUL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00F00000 */
  4680. #define GPIO_AFRH_AFSEL13 GPIO_AFRH_AFSEL13_Msk
  4681. #define GPIO_AFRH_AFSEL13_0 (0x1U << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00100000 */
  4682. #define GPIO_AFRH_AFSEL13_1 (0x2U << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00200000 */
  4683. #define GPIO_AFRH_AFSEL13_2 (0x4U << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00400000 */
  4684. #define GPIO_AFRH_AFSEL13_3 (0x8U << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00800000 */
  4685. #define GPIO_AFRH_AFSEL14_Pos (24U)
  4686. #define GPIO_AFRH_AFSEL14_Msk (0xFUL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x0F000000 */
  4687. #define GPIO_AFRH_AFSEL14 GPIO_AFRH_AFSEL14_Msk
  4688. #define GPIO_AFRH_AFSEL14_0 (0x1U << GPIO_AFRH_AFSEL14_Pos) /*!< 0x01000000 */
  4689. #define GPIO_AFRH_AFSEL14_1 (0x2U << GPIO_AFRH_AFSEL14_Pos) /*!< 0x02000000 */
  4690. #define GPIO_AFRH_AFSEL14_2 (0x4U << GPIO_AFRH_AFSEL14_Pos) /*!< 0x04000000 */
  4691. #define GPIO_AFRH_AFSEL14_3 (0x8U << GPIO_AFRH_AFSEL14_Pos) /*!< 0x08000000 */
  4692. #define GPIO_AFRH_AFSEL15_Pos (28U)
  4693. #define GPIO_AFRH_AFSEL15_Msk (0xFUL << GPIO_AFRH_AFSEL15_Pos) /*!< 0xF0000000 */
  4694. #define GPIO_AFRH_AFSEL15 GPIO_AFRH_AFSEL15_Msk
  4695. #define GPIO_AFRH_AFSEL15_0 (0x1U << GPIO_AFRH_AFSEL15_Pos) /*!< 0x10000000 */
  4696. #define GPIO_AFRH_AFSEL15_1 (0x2U << GPIO_AFRH_AFSEL15_Pos) /*!< 0x20000000 */
  4697. #define GPIO_AFRH_AFSEL15_2 (0x4U << GPIO_AFRH_AFSEL15_Pos) /*!< 0x40000000 */
  4698. #define GPIO_AFRH_AFSEL15_3 (0x8U << GPIO_AFRH_AFSEL15_Pos) /*!< 0x80000000 */
  4699. /****************** Bits definition for GPIO_BRR register ******************/
  4700. #define GPIO_BRR_BR0_Pos (0U)
  4701. #define GPIO_BRR_BR0_Msk (0x1UL << GPIO_BRR_BR0_Pos) /*!< 0x00000001 */
  4702. #define GPIO_BRR_BR0 GPIO_BRR_BR0_Msk
  4703. #define GPIO_BRR_BR1_Pos (1U)
  4704. #define GPIO_BRR_BR1_Msk (0x1UL << GPIO_BRR_BR1_Pos) /*!< 0x00000002 */
  4705. #define GPIO_BRR_BR1 GPIO_BRR_BR1_Msk
  4706. #define GPIO_BRR_BR2_Pos (2U)
  4707. #define GPIO_BRR_BR2_Msk (0x1UL << GPIO_BRR_BR2_Pos) /*!< 0x00000004 */
  4708. #define GPIO_BRR_BR2 GPIO_BRR_BR2_Msk
  4709. #define GPIO_BRR_BR3_Pos (3U)
  4710. #define GPIO_BRR_BR3_Msk (0x1UL << GPIO_BRR_BR3_Pos) /*!< 0x00000008 */
  4711. #define GPIO_BRR_BR3 GPIO_BRR_BR3_Msk
  4712. #define GPIO_BRR_BR4_Pos (4U)
  4713. #define GPIO_BRR_BR4_Msk (0x1UL << GPIO_BRR_BR4_Pos) /*!< 0x00000010 */
  4714. #define GPIO_BRR_BR4 GPIO_BRR_BR4_Msk
  4715. #define GPIO_BRR_BR5_Pos (5U)
  4716. #define GPIO_BRR_BR5_Msk (0x1UL << GPIO_BRR_BR5_Pos) /*!< 0x00000020 */
  4717. #define GPIO_BRR_BR5 GPIO_BRR_BR5_Msk
  4718. #define GPIO_BRR_BR6_Pos (6U)
  4719. #define GPIO_BRR_BR6_Msk (0x1UL << GPIO_BRR_BR6_Pos) /*!< 0x00000040 */
  4720. #define GPIO_BRR_BR6 GPIO_BRR_BR6_Msk
  4721. #define GPIO_BRR_BR7_Pos (7U)
  4722. #define GPIO_BRR_BR7_Msk (0x1UL << GPIO_BRR_BR7_Pos) /*!< 0x00000080 */
  4723. #define GPIO_BRR_BR7 GPIO_BRR_BR7_Msk
  4724. #define GPIO_BRR_BR8_Pos (8U)
  4725. #define GPIO_BRR_BR8_Msk (0x1UL << GPIO_BRR_BR8_Pos) /*!< 0x00000100 */
  4726. #define GPIO_BRR_BR8 GPIO_BRR_BR8_Msk
  4727. #define GPIO_BRR_BR9_Pos (9U)
  4728. #define GPIO_BRR_BR9_Msk (0x1UL << GPIO_BRR_BR9_Pos) /*!< 0x00000200 */
  4729. #define GPIO_BRR_BR9 GPIO_BRR_BR9_Msk
  4730. #define GPIO_BRR_BR10_Pos (10U)
  4731. #define GPIO_BRR_BR10_Msk (0x1UL << GPIO_BRR_BR10_Pos) /*!< 0x00000400 */
  4732. #define GPIO_BRR_BR10 GPIO_BRR_BR10_Msk
  4733. #define GPIO_BRR_BR11_Pos (11U)
  4734. #define GPIO_BRR_BR11_Msk (0x1UL << GPIO_BRR_BR11_Pos) /*!< 0x00000800 */
  4735. #define GPIO_BRR_BR11 GPIO_BRR_BR11_Msk
  4736. #define GPIO_BRR_BR12_Pos (12U)
  4737. #define GPIO_BRR_BR12_Msk (0x1UL << GPIO_BRR_BR12_Pos) /*!< 0x00001000 */
  4738. #define GPIO_BRR_BR12 GPIO_BRR_BR12_Msk
  4739. #define GPIO_BRR_BR13_Pos (13U)
  4740. #define GPIO_BRR_BR13_Msk (0x1UL << GPIO_BRR_BR13_Pos) /*!< 0x00002000 */
  4741. #define GPIO_BRR_BR13 GPIO_BRR_BR13_Msk
  4742. #define GPIO_BRR_BR14_Pos (14U)
  4743. #define GPIO_BRR_BR14_Msk (0x1UL << GPIO_BRR_BR14_Pos) /*!< 0x00004000 */
  4744. #define GPIO_BRR_BR14 GPIO_BRR_BR14_Msk
  4745. #define GPIO_BRR_BR15_Pos (15U)
  4746. #define GPIO_BRR_BR15_Msk (0x1UL << GPIO_BRR_BR15_Pos) /*!< 0x00008000 */
  4747. #define GPIO_BRR_BR15 GPIO_BRR_BR15_Msk
  4748. /******************************************************************************/
  4749. /* */
  4750. /* HSEM HW Semaphore */
  4751. /* */
  4752. /******************************************************************************/
  4753. /******************** Bit definition for HSEM_R register ********************/
  4754. #define HSEM_R_PROCID_Pos (0U)
  4755. #define HSEM_R_PROCID_Msk (0xFFUL << HSEM_R_PROCID_Pos) /*!< 0x000000FF */
  4756. #define HSEM_R_PROCID HSEM_R_PROCID_Msk /*!<Semaphore ProcessID */
  4757. #define HSEM_R_COREID_Pos (8U)
  4758. #define HSEM_R_COREID_Msk (0xFUL << HSEM_R_COREID_Pos) /*!< 0x00000F00 */
  4759. #define HSEM_R_COREID HSEM_R_COREID_Msk /*!<Semaphore CoreID. */
  4760. #define HSEM_R_LOCK_Pos (31U)
  4761. #define HSEM_R_LOCK_Msk (0x1UL << HSEM_R_LOCK_Pos) /*!< 0x80000000 */
  4762. #define HSEM_R_LOCK HSEM_R_LOCK_Msk /*!<Lock indication. */
  4763. /******************** Bit definition for HSEM_RLR register ******************/
  4764. #define HSEM_RLR_PROCID_Pos (0U)
  4765. #define HSEM_RLR_PROCID_Msk (0xFFUL << HSEM_RLR_PROCID_Pos) /*!< 0x000000FF */
  4766. #define HSEM_RLR_PROCID HSEM_RLR_PROCID_Msk /*!<Semaphore ProcessID */
  4767. #define HSEM_RLR_COREID_Pos (8U)
  4768. #define HSEM_RLR_COREID_Msk (0xFUL << HSEM_RLR_COREID_Pos) /*!< 0x00000F00 */
  4769. #define HSEM_RLR_COREID HSEM_RLR_COREID_Msk /*!<Semaphore CoreID. */
  4770. #define HSEM_RLR_LOCK_Pos (31U)
  4771. #define HSEM_RLR_LOCK_Msk (0x1UL << HSEM_RLR_LOCK_Pos) /*!< 0x80000000 */
  4772. #define HSEM_RLR_LOCK HSEM_RLR_LOCK_Msk /*!<Lock indication. */
  4773. /******************** Bit definition for HSEM_C1IER register ****************/
  4774. #define HSEM_C1IER_ISE0_Pos (0U)
  4775. #define HSEM_C1IER_ISE0_Msk (0x1UL << HSEM_C1IER_ISE0_Pos) /*!< 0x00000001 */
  4776. #define HSEM_C1IER_ISE0 HSEM_C1IER_ISE0_Msk /*!<semaphore 0 CPU1 interrupt enable bit. */
  4777. #define HSEM_C1IER_ISE1_Pos (1U)
  4778. #define HSEM_C1IER_ISE1_Msk (0x1UL << HSEM_C1IER_ISE1_Pos) /*!< 0x00000002 */
  4779. #define HSEM_C1IER_ISE1 HSEM_C1IER_ISE1_Msk /*!<semaphore 1 CPU1 interrupt enable bit. */
  4780. #define HSEM_C1IER_ISE2_Pos (2U)
  4781. #define HSEM_C1IER_ISE2_Msk (0x1UL << HSEM_C1IER_ISE2_Pos) /*!< 0x00000004 */
  4782. #define HSEM_C1IER_ISE2 HSEM_C1IER_ISE2_Msk /*!<semaphore 2 CPU1 interrupt enable bit. */
  4783. #define HSEM_C1IER_ISE3_Pos (3U)
  4784. #define HSEM_C1IER_ISE3_Msk (0x1UL << HSEM_C1IER_ISE3_Pos) /*!< 0x00000008 */
  4785. #define HSEM_C1IER_ISE3 HSEM_C1IER_ISE3_Msk /*!<semaphore 3 CPU1 interrupt enable bit. */
  4786. #define HSEM_C1IER_ISE4_Pos (4U)
  4787. #define HSEM_C1IER_ISE4_Msk (0x1UL << HSEM_C1IER_ISE4_Pos) /*!< 0x00000010 */
  4788. #define HSEM_C1IER_ISE4 HSEM_C1IER_ISE4_Msk /*!<semaphore 4 CPU1 interrupt enable bit. */
  4789. #define HSEM_C1IER_ISE5_Pos (5U)
  4790. #define HSEM_C1IER_ISE5_Msk (0x1UL << HSEM_C1IER_ISE5_Pos) /*!< 0x00000020 */
  4791. #define HSEM_C1IER_ISE5 HSEM_C1IER_ISE5_Msk /*!<semaphore 5 CPU1 interrupt enable bit. */
  4792. #define HSEM_C1IER_ISE6_Pos (6U)
  4793. #define HSEM_C1IER_ISE6_Msk (0x1UL << HSEM_C1IER_ISE6_Pos) /*!< 0x00000040 */
  4794. #define HSEM_C1IER_ISE6 HSEM_C1IER_ISE6_Msk /*!<semaphore 6 CPU1 interrupt enable bit. */
  4795. #define HSEM_C1IER_ISE7_Pos (7U)
  4796. #define HSEM_C1IER_ISE7_Msk (0x1UL << HSEM_C1IER_ISE7_Pos) /*!< 0x00000080 */
  4797. #define HSEM_C1IER_ISE7 HSEM_C1IER_ISE7_Msk /*!<semaphore 7 CPU1 interrupt enable bit. */
  4798. #define HSEM_C1IER_ISE8_Pos (8U)
  4799. #define HSEM_C1IER_ISE8_Msk (0x1UL << HSEM_C1IER_ISE8_Pos) /*!< 0x00000100 */
  4800. #define HSEM_C1IER_ISE8 HSEM_C1IER_ISE8_Msk /*!<semaphore 8 CPU1 interrupt enable bit. */
  4801. #define HSEM_C1IER_ISE9_Pos (9U)
  4802. #define HSEM_C1IER_ISE9_Msk (0x1UL << HSEM_C1IER_ISE9_Pos) /*!< 0x00000200 */
  4803. #define HSEM_C1IER_ISE9 HSEM_C1IER_ISE9_Msk /*!<semaphore 9 CPU1 interrupt enable bit. */
  4804. #define HSEM_C1IER_ISE10_Pos (10U)
  4805. #define HSEM_C1IER_ISE10_Msk (0x1UL << HSEM_C1IER_ISE10_Pos) /*!< 0x00000400 */
  4806. #define HSEM_C1IER_ISE10 HSEM_C1IER_ISE10_Msk /*!<semaphore 10 CPU1 interrupt enable bit. */
  4807. #define HSEM_C1IER_ISE11_Pos (11U)
  4808. #define HSEM_C1IER_ISE11_Msk (0x1UL << HSEM_C1IER_ISE11_Pos) /*!< 0x00000800 */
  4809. #define HSEM_C1IER_ISE11 HSEM_C1IER_ISE11_Msk /*!<semaphore 11 CPU1 interrupt enable bit. */
  4810. #define HSEM_C1IER_ISE12_Pos (12U)
  4811. #define HSEM_C1IER_ISE12_Msk (0x1UL << HSEM_C1IER_ISE12_Pos) /*!< 0x00001000 */
  4812. #define HSEM_C1IER_ISE12 HSEM_C1IER_ISE12_Msk /*!<semaphore 12 CPU1 interrupt enable bit. */
  4813. #define HSEM_C1IER_ISE13_Pos (13U)
  4814. #define HSEM_C1IER_ISE13_Msk (0x1UL << HSEM_C1IER_ISE13_Pos) /*!< 0x00002000 */
  4815. #define HSEM_C1IER_ISE13 HSEM_C1IER_ISE13_Msk /*!<semaphore 13 CPU1 interrupt enable bit. */
  4816. #define HSEM_C1IER_ISE14_Pos (14U)
  4817. #define HSEM_C1IER_ISE14_Msk (0x1UL << HSEM_C1IER_ISE14_Pos) /*!< 0x00004000 */
  4818. #define HSEM_C1IER_ISE14 HSEM_C1IER_ISE14_Msk /*!<semaphore 14 CPU1 interrupt enable bit. */
  4819. #define HSEM_C1IER_ISE15_Pos (15U)
  4820. #define HSEM_C1IER_ISE15_Msk (0x1UL << HSEM_C1IER_ISE15_Pos) /*!< 0x00008000 */
  4821. #define HSEM_C1IER_ISE15 HSEM_C1IER_ISE15_Msk /*!<semaphore 15 CPU1 interrupt enable bit. */
  4822. #define HSEM_C1IER_ISE16_Pos (16U)
  4823. #define HSEM_C1IER_ISE16_Msk (0x1UL << HSEM_C1IER_ISE16_Pos) /*!< 0x00010000 */
  4824. #define HSEM_C1IER_ISE16 HSEM_C1IER_ISE16_Msk /*!<semaphore 16 CPU1 interrupt enable bit. */
  4825. #define HSEM_C1IER_ISE17_Pos (17U)
  4826. #define HSEM_C1IER_ISE17_Msk (0x1UL << HSEM_C1IER_ISE17_Pos) /*!< 0x00020000 */
  4827. #define HSEM_C1IER_ISE17 HSEM_C1IER_ISE17_Msk /*!<semaphore 17 CPU1 interrupt enable bit. */
  4828. #define HSEM_C1IER_ISE18_Pos (18U)
  4829. #define HSEM_C1IER_ISE18_Msk (0x1UL << HSEM_C1IER_ISE18_Pos) /*!< 0x00040000 */
  4830. #define HSEM_C1IER_ISE18 HSEM_C1IER_ISE18_Msk /*!<semaphore 18 CPU1 interrupt enable bit. */
  4831. #define HSEM_C1IER_ISE19_Pos (19U)
  4832. #define HSEM_C1IER_ISE19_Msk (0x1UL << HSEM_C1IER_ISE19_Pos) /*!< 0x00080000 */
  4833. #define HSEM_C1IER_ISE19 HSEM_C1IER_ISE19_Msk /*!<semaphore 19 CPU1 interrupt enable bit. */
  4834. #define HSEM_C1IER_ISE20_Pos (20U)
  4835. #define HSEM_C1IER_ISE20_Msk (0x1UL << HSEM_C1IER_ISE20_Pos) /*!< 0x00100000 */
  4836. #define HSEM_C1IER_ISE20 HSEM_C1IER_ISE20_Msk /*!<semaphore 20 CPU1 interrupt enable bit. */
  4837. #define HSEM_C1IER_ISE21_Pos (21U)
  4838. #define HSEM_C1IER_ISE21_Msk (0x1UL << HSEM_C1IER_ISE21_Pos) /*!< 0x00200000 */
  4839. #define HSEM_C1IER_ISE21 HSEM_C1IER_ISE21_Msk /*!<semaphore 21 CPU1 interrupt enable bit. */
  4840. #define HSEM_C1IER_ISE22_Pos (22U)
  4841. #define HSEM_C1IER_ISE22_Msk (0x1UL << HSEM_C1IER_ISE22_Pos) /*!< 0x00400000 */
  4842. #define HSEM_C1IER_ISE22 HSEM_C1IER_ISE22_Msk /*!<semaphore 22 CPU1 interrupt enable bit. */
  4843. #define HSEM_C1IER_ISE23_Pos (23U)
  4844. #define HSEM_C1IER_ISE23_Msk (0x1UL << HSEM_C1IER_ISE23_Pos) /*!< 0x00800000 */
  4845. #define HSEM_C1IER_ISE23 HSEM_C1IER_ISE23_Msk /*!<semaphore 23 CPU1 interrupt enable bit. */
  4846. #define HSEM_C1IER_ISE24_Pos (24U)
  4847. #define HSEM_C1IER_ISE24_Msk (0x1UL << HSEM_C1IER_ISE24_Pos) /*!< 0x01000000 */
  4848. #define HSEM_C1IER_ISE24 HSEM_C1IER_ISE24_Msk /*!<semaphore 24 CPU1 interrupt enable bit. */
  4849. #define HSEM_C1IER_ISE25_Pos (25U)
  4850. #define HSEM_C1IER_ISE25_Msk (0x1UL << HSEM_C1IER_ISE25_Pos) /*!< 0x02000000 */
  4851. #define HSEM_C1IER_ISE25 HSEM_C1IER_ISE25_Msk /*!<semaphore 25 CPU1 interrupt enable bit. */
  4852. #define HSEM_C1IER_ISE26_Pos (26U)
  4853. #define HSEM_C1IER_ISE26_Msk (0x1UL << HSEM_C1IER_ISE26_Pos) /*!< 0x04000000 */
  4854. #define HSEM_C1IER_ISE26 HSEM_C1IER_ISE26_Msk /*!<semaphore 26 CPU1 interrupt enable bit. */
  4855. #define HSEM_C1IER_ISE27_Pos (27U)
  4856. #define HSEM_C1IER_ISE27_Msk (0x1UL << HSEM_C1IER_ISE27_Pos) /*!< 0x08000000 */
  4857. #define HSEM_C1IER_ISE27 HSEM_C1IER_ISE27_Msk /*!<semaphore 27 CPU1 interrupt enable bit. */
  4858. #define HSEM_C1IER_ISE28_Pos (28U)
  4859. #define HSEM_C1IER_ISE28_Msk (0x1UL << HSEM_C1IER_ISE28_Pos) /*!< 0x10000000 */
  4860. #define HSEM_C1IER_ISE28 HSEM_C1IER_ISE28_Msk /*!<semaphore 28 CPU1 interrupt enable bit. */
  4861. #define HSEM_C1IER_ISE29_Pos (29U)
  4862. #define HSEM_C1IER_ISE29_Msk (0x1UL << HSEM_C1IER_ISE29_Pos) /*!< 0x20000000 */
  4863. #define HSEM_C1IER_ISE29 HSEM_C1IER_ISE29_Msk /*!<semaphore 29 CPU1 interrupt enable bit. */
  4864. #define HSEM_C1IER_ISE30_Pos (30U)
  4865. #define HSEM_C1IER_ISE30_Msk (0x1UL << HSEM_C1IER_ISE30_Pos) /*!< 0x40000000 */
  4866. #define HSEM_C1IER_ISE30 HSEM_C1IER_ISE30_Msk /*!<semaphore 30 CPU1 interrupt enable bit. */
  4867. #define HSEM_C1IER_ISE31_Pos (31U)
  4868. #define HSEM_C1IER_ISE31_Msk (0x1UL << HSEM_C1IER_ISE31_Pos) /*!< 0x80000000 */
  4869. #define HSEM_C1IER_ISE31 HSEM_C1IER_ISE31_Msk /*!<semaphore 31 CPU1 interrupt enable bit. */
  4870. /******************** Bit definition for HSEM_C1ICR register *****************/
  4871. #define HSEM_C1ICR_ISC0_Pos (0U)
  4872. #define HSEM_C1ICR_ISC0_Msk (0x1UL << HSEM_C1ICR_ISC0_Pos) /*!< 0x00000001 */
  4873. #define HSEM_C1ICR_ISC0 HSEM_C1ICR_ISC0_Msk /*!<semaphore 0 CPU1 interrupt clear bit. */
  4874. #define HSEM_C1ICR_ISC1_Pos (1U)
  4875. #define HSEM_C1ICR_ISC1_Msk (0x1UL << HSEM_C1ICR_ISC1_Pos) /*!< 0x00000002 */
  4876. #define HSEM_C1ICR_ISC1 HSEM_C1ICR_ISC1_Msk /*!<semaphore 1 CPU1 interrupt clear bit. */
  4877. #define HSEM_C1ICR_ISC2_Pos (2U)
  4878. #define HSEM_C1ICR_ISC2_Msk (0x1UL << HSEM_C1ICR_ISC2_Pos) /*!< 0x00000004 */
  4879. #define HSEM_C1ICR_ISC2 HSEM_C1ICR_ISC2_Msk /*!<semaphore 2 CPU1 interrupt clear bit. */
  4880. #define HSEM_C1ICR_ISC3_Pos (3U)
  4881. #define HSEM_C1ICR_ISC3_Msk (0x1UL << HSEM_C1ICR_ISC3_Pos) /*!< 0x00000008 */
  4882. #define HSEM_C1ICR_ISC3 HSEM_C1ICR_ISC3_Msk /*!<semaphore 3 CPU1 interrupt clear bit. */
  4883. #define HSEM_C1ICR_ISC4_Pos (4U)
  4884. #define HSEM_C1ICR_ISC4_Msk (0x1UL << HSEM_C1ICR_ISC4_Pos) /*!< 0x00000010 */
  4885. #define HSEM_C1ICR_ISC4 HSEM_C1ICR_ISC4_Msk /*!<semaphore 4 CPU1 interrupt clear bit. */
  4886. #define HSEM_C1ICR_ISC5_Pos (5U)
  4887. #define HSEM_C1ICR_ISC5_Msk (0x1UL << HSEM_C1ICR_ISC5_Pos) /*!< 0x00000020 */
  4888. #define HSEM_C1ICR_ISC5 HSEM_C1ICR_ISC5_Msk /*!<semaphore 5 CPU1 interrupt clear bit. */
  4889. #define HSEM_C1ICR_ISC6_Pos (6U)
  4890. #define HSEM_C1ICR_ISC6_Msk (0x1UL << HSEM_C1ICR_ISC6_Pos) /*!< 0x00000040 */
  4891. #define HSEM_C1ICR_ISC6 HSEM_C1ICR_ISC6_Msk /*!<semaphore 6 CPU1 interrupt clear bit. */
  4892. #define HSEM_C1ICR_ISC7_Pos (7U)
  4893. #define HSEM_C1ICR_ISC7_Msk (0x1UL << HSEM_C1ICR_ISC7_Pos) /*!< 0x00000080 */
  4894. #define HSEM_C1ICR_ISC7 HSEM_C1ICR_ISC7_Msk /*!<semaphore 7 CPU1 interrupt clear bit. */
  4895. #define HSEM_C1ICR_ISC8_Pos (8U)
  4896. #define HSEM_C1ICR_ISC8_Msk (0x1UL << HSEM_C1ICR_ISC8_Pos) /*!< 0x00000100 */
  4897. #define HSEM_C1ICR_ISC8 HSEM_C1ICR_ISC8_Msk /*!<semaphore 8 CPU1 interrupt clear bit. */
  4898. #define HSEM_C1ICR_ISC9_Pos (9U)
  4899. #define HSEM_C1ICR_ISC9_Msk (0x1UL << HSEM_C1ICR_ISC9_Pos) /*!< 0x00000200 */
  4900. #define HSEM_C1ICR_ISC9 HSEM_C1ICR_ISC9_Msk /*!<semaphore 9 CPU1 interrupt clear bit. */
  4901. #define HSEM_C1ICR_ISC10_Pos (10U)
  4902. #define HSEM_C1ICR_ISC10_Msk (0x1UL << HSEM_C1ICR_ISC10_Pos) /*!< 0x00000400 */
  4903. #define HSEM_C1ICR_ISC10 HSEM_C1ICR_ISC10_Msk /*!<semaphore 10 CPU1 interrupt clear bit. */
  4904. #define HSEM_C1ICR_ISC11_Pos (11U)
  4905. #define HSEM_C1ICR_ISC11_Msk (0x1UL << HSEM_C1ICR_ISC11_Pos) /*!< 0x00000800 */
  4906. #define HSEM_C1ICR_ISC11 HSEM_C1ICR_ISC11_Msk /*!<semaphore 11 CPU1 interrupt clear bit. */
  4907. #define HSEM_C1ICR_ISC12_Pos (12U)
  4908. #define HSEM_C1ICR_ISC12_Msk (0x1UL << HSEM_C1ICR_ISC12_Pos) /*!< 0x00001000 */
  4909. #define HSEM_C1ICR_ISC12 HSEM_C1ICR_ISC12_Msk /*!<semaphore 12 CPU1 interrupt clear bit. */
  4910. #define HSEM_C1ICR_ISC13_Pos (13U)
  4911. #define HSEM_C1ICR_ISC13_Msk (0x1UL << HSEM_C1ICR_ISC13_Pos) /*!< 0x00002000 */
  4912. #define HSEM_C1ICR_ISC13 HSEM_C1ICR_ISC13_Msk /*!<semaphore 13 CPU1 interrupt clear bit. */
  4913. #define HSEM_C1ICR_ISC14_Pos (14U)
  4914. #define HSEM_C1ICR_ISC14_Msk (0x1UL << HSEM_C1ICR_ISC14_Pos) /*!< 0x00004000 */
  4915. #define HSEM_C1ICR_ISC14 HSEM_C1ICR_ISC14_Msk /*!<semaphore 14 CPU1 interrupt clear bit. */
  4916. #define HSEM_C1ICR_ISC15_Pos (15U)
  4917. #define HSEM_C1ICR_ISC15_Msk (0x1UL << HSEM_C1ICR_ISC15_Pos) /*!< 0x00008000 */
  4918. #define HSEM_C1ICR_ISC15 HSEM_C1ICR_ISC15_Msk /*!<semaphore 15 CPU1 interrupt clear bit. */
  4919. #define HSEM_C1ICR_ISC16_Pos (16U)
  4920. #define HSEM_C1ICR_ISC16_Msk (0x1UL << HSEM_C1ICR_ISC16_Pos) /*!< 0x00010000 */
  4921. #define HSEM_C1ICR_ISC16 HSEM_C1ICR_ISC16_Msk /*!<semaphore 16 CPU1 interrupt clear bit. */
  4922. #define HSEM_C1ICR_ISC17_Pos (17U)
  4923. #define HSEM_C1ICR_ISC17_Msk (0x1UL << HSEM_C1ICR_ISC17_Pos) /*!< 0x00020000 */
  4924. #define HSEM_C1ICR_ISC17 HSEM_C1ICR_ISC17_Msk /*!<semaphore 17 CPU1 interrupt clear bit. */
  4925. #define HSEM_C1ICR_ISC18_Pos (18U)
  4926. #define HSEM_C1ICR_ISC18_Msk (0x1UL << HSEM_C1ICR_ISC18_Pos) /*!< 0x00040000 */
  4927. #define HSEM_C1ICR_ISC18 HSEM_C1ICR_ISC18_Msk /*!<semaphore 18 CPU1 interrupt clear bit. */
  4928. #define HSEM_C1ICR_ISC19_Pos (19U)
  4929. #define HSEM_C1ICR_ISC19_Msk (0x1UL << HSEM_C1ICR_ISC19_Pos) /*!< 0x00080000 */
  4930. #define HSEM_C1ICR_ISC19 HSEM_C1ICR_ISC19_Msk /*!<semaphore 19 CPU1 interrupt clear bit. */
  4931. #define HSEM_C1ICR_ISC20_Pos (20U)
  4932. #define HSEM_C1ICR_ISC20_Msk (0x1UL << HSEM_C1ICR_ISC20_Pos) /*!< 0x00100000 */
  4933. #define HSEM_C1ICR_ISC20 HSEM_C1ICR_ISC20_Msk /*!<semaphore 20 CPU1 interrupt clear bit. */
  4934. #define HSEM_C1ICR_ISC21_Pos (21U)
  4935. #define HSEM_C1ICR_ISC21_Msk (0x1UL << HSEM_C1ICR_ISC21_Pos) /*!< 0x00200000 */
  4936. #define HSEM_C1ICR_ISC21 HSEM_C1ICR_ISC21_Msk /*!<semaphore 21 CPU1 interrupt clear bit. */
  4937. #define HSEM_C1ICR_ISC22_Pos (22U)
  4938. #define HSEM_C1ICR_ISC22_Msk (0x1UL << HSEM_C1ICR_ISC22_Pos) /*!< 0x00400000 */
  4939. #define HSEM_C1ICR_ISC22 HSEM_C1ICR_ISC22_Msk /*!<semaphore 22 CPU1 interrupt clear bit. */
  4940. #define HSEM_C1ICR_ISC23_Pos (23U)
  4941. #define HSEM_C1ICR_ISC23_Msk (0x1UL << HSEM_C1ICR_ISC23_Pos) /*!< 0x00800000 */
  4942. #define HSEM_C1ICR_ISC23 HSEM_C1ICR_ISC23_Msk /*!<semaphore 23 CPU1 interrupt clear bit. */
  4943. #define HSEM_C1ICR_ISC24_Pos (24U)
  4944. #define HSEM_C1ICR_ISC24_Msk (0x1UL << HSEM_C1ICR_ISC24_Pos) /*!< 0x01000000 */
  4945. #define HSEM_C1ICR_ISC24 HSEM_C1ICR_ISC24_Msk /*!<semaphore 24 CPU1 interrupt clear bit. */
  4946. #define HSEM_C1ICR_ISC25_Pos (25U)
  4947. #define HSEM_C1ICR_ISC25_Msk (0x1UL << HSEM_C1ICR_ISC25_Pos) /*!< 0x02000000 */
  4948. #define HSEM_C1ICR_ISC25 HSEM_C1ICR_ISC25_Msk /*!<semaphore 25 CPU1 interrupt clear bit. */
  4949. #define HSEM_C1ICR_ISC26_Pos (26U)
  4950. #define HSEM_C1ICR_ISC26_Msk (0x1UL << HSEM_C1ICR_ISC26_Pos) /*!< 0x04000000 */
  4951. #define HSEM_C1ICR_ISC26 HSEM_C1ICR_ISC26_Msk /*!<semaphore 26 CPU1 interrupt clear bit. */
  4952. #define HSEM_C1ICR_ISC27_Pos (27U)
  4953. #define HSEM_C1ICR_ISC27_Msk (0x1UL << HSEM_C1ICR_ISC27_Pos) /*!< 0x08000000 */
  4954. #define HSEM_C1ICR_ISC27 HSEM_C1ICR_ISC27_Msk /*!<semaphore 27 CPU1 interrupt clear bit. */
  4955. #define HSEM_C1ICR_ISC28_Pos (28U)
  4956. #define HSEM_C1ICR_ISC28_Msk (0x1UL << HSEM_C1ICR_ISC28_Pos) /*!< 0x10000000 */
  4957. #define HSEM_C1ICR_ISC28 HSEM_C1ICR_ISC28_Msk /*!<semaphore 28 CPU1 interrupt clear bit. */
  4958. #define HSEM_C1ICR_ISC29_Pos (29U)
  4959. #define HSEM_C1ICR_ISC29_Msk (0x1UL << HSEM_C1ICR_ISC29_Pos) /*!< 0x20000000 */
  4960. #define HSEM_C1ICR_ISC29 HSEM_C1ICR_ISC29_Msk /*!<semaphore 29 CPU1 interrupt clear bit. */
  4961. #define HSEM_C1ICR_ISC30_Pos (30U)
  4962. #define HSEM_C1ICR_ISC30_Msk (0x1UL << HSEM_C1ICR_ISC30_Pos) /*!< 0x40000000 */
  4963. #define HSEM_C1ICR_ISC30 HSEM_C1ICR_ISC30_Msk /*!<semaphore 30 CPU1 interrupt clear bit. */
  4964. #define HSEM_C1ICR_ISC31_Pos (31U)
  4965. #define HSEM_C1ICR_ISC31_Msk (0x1UL << HSEM_C1ICR_ISC31_Pos) /*!< 0x80000000 */
  4966. #define HSEM_C1ICR_ISC31 HSEM_C1ICR_ISC31_Msk /*!<semaphore 31 CPU1 interrupt clear bit. */
  4967. /******************** Bit definition for HSEM_C1ISR register *****************/
  4968. #define HSEM_C1ISR_ISF0_Pos (0U)
  4969. #define HSEM_C1ISR_ISF0_Msk (0x1UL << HSEM_C1ISR_ISF0_Pos) /*!< 0x00000001 */
  4970. #define HSEM_C1ISR_ISF0 HSEM_C1ISR_ISF0_Msk /*!<semaphore 0 CPU1 interrupt status bit. */
  4971. #define HSEM_C1ISR_ISF1_Pos (1U)
  4972. #define HSEM_C1ISR_ISF1_Msk (0x1UL << HSEM_C1ISR_ISF1_Pos) /*!< 0x00000002 */
  4973. #define HSEM_C1ISR_ISF1 HSEM_C1ISR_ISF1_Msk /*!<semaphore 1 CPU1 interrupt status bit. */
  4974. #define HSEM_C1ISR_ISF2_Pos (2U)
  4975. #define HSEM_C1ISR_ISF2_Msk (0x1UL << HSEM_C1ISR_ISF2_Pos) /*!< 0x00000004 */
  4976. #define HSEM_C1ISR_ISF2 HSEM_C1ISR_ISF2_Msk /*!<semaphore 2 CPU1 interrupt status bit. */
  4977. #define HSEM_C1ISR_ISF3_Pos (3U)
  4978. #define HSEM_C1ISR_ISF3_Msk (0x1UL << HSEM_C1ISR_ISF3_Pos) /*!< 0x00000008 */
  4979. #define HSEM_C1ISR_ISF3 HSEM_C1ISR_ISF3_Msk /*!<semaphore 3 CPU1 interrupt status bit. */
  4980. #define HSEM_C1ISR_ISF4_Pos (4U)
  4981. #define HSEM_C1ISR_ISF4_Msk (0x1UL << HSEM_C1ISR_ISF4_Pos) /*!< 0x00000010 */
  4982. #define HSEM_C1ISR_ISF4 HSEM_C1ISR_ISF4_Msk /*!<semaphore 4 CPU1 interrupt status bit. */
  4983. #define HSEM_C1ISR_ISF5_Pos (5U)
  4984. #define HSEM_C1ISR_ISF5_Msk (0x1UL << HSEM_C1ISR_ISF5_Pos) /*!< 0x00000020 */
  4985. #define HSEM_C1ISR_ISF5 HSEM_C1ISR_ISF5_Msk /*!<semaphore 5 CPU1 interrupt status bit. */
  4986. #define HSEM_C1ISR_ISF6_Pos (6U)
  4987. #define HSEM_C1ISR_ISF6_Msk (0x1UL << HSEM_C1ISR_ISF6_Pos) /*!< 0x00000040 */
  4988. #define HSEM_C1ISR_ISF6 HSEM_C1ISR_ISF6_Msk /*!<semaphore 6 CPU1 interrupt status bit. */
  4989. #define HSEM_C1ISR_ISF7_Pos (7U)
  4990. #define HSEM_C1ISR_ISF7_Msk (0x1UL << HSEM_C1ISR_ISF7_Pos) /*!< 0x00000080 */
  4991. #define HSEM_C1ISR_ISF7 HSEM_C1ISR_ISF7_Msk /*!<semaphore 7 CPU1 interrupt status bit. */
  4992. #define HSEM_C1ISR_ISF8_Pos (8U)
  4993. #define HSEM_C1ISR_ISF8_Msk (0x1UL << HSEM_C1ISR_ISF8_Pos) /*!< 0x00000100 */
  4994. #define HSEM_C1ISR_ISF8 HSEM_C1ISR_ISF8_Msk /*!<semaphore 8 CPU1 interrupt status bit. */
  4995. #define HSEM_C1ISR_ISF9_Pos (9U)
  4996. #define HSEM_C1ISR_ISF9_Msk (0x1UL << HSEM_C1ISR_ISF9_Pos) /*!< 0x00000200 */
  4997. #define HSEM_C1ISR_ISF9 HSEM_C1ISR_ISF9_Msk /*!<semaphore 9 CPU1 interrupt status bit. */
  4998. #define HSEM_C1ISR_ISF10_Pos (10U)
  4999. #define HSEM_C1ISR_ISF10_Msk (0x1UL << HSEM_C1ISR_ISF10_Pos) /*!< 0x00000400 */
  5000. #define HSEM_C1ISR_ISF10 HSEM_C1ISR_ISF10_Msk /*!<semaphore 10 CPU1 interrupt status bit. */
  5001. #define HSEM_C1ISR_ISF11_Pos (11U)
  5002. #define HSEM_C1ISR_ISF11_Msk (0x1UL << HSEM_C1ISR_ISF11_Pos) /*!< 0x00000800 */
  5003. #define HSEM_C1ISR_ISF11 HSEM_C1ISR_ISF11_Msk /*!<semaphore 11 CPU1 interrupt status bit. */
  5004. #define HSEM_C1ISR_ISF12_Pos (12U)
  5005. #define HSEM_C1ISR_ISF12_Msk (0x1UL << HSEM_C1ISR_ISF12_Pos) /*!< 0x00001000 */
  5006. #define HSEM_C1ISR_ISF12 HSEM_C1ISR_ISF12_Msk /*!<semaphore 12 CPU1 interrupt status bit. */
  5007. #define HSEM_C1ISR_ISF13_Pos (13U)
  5008. #define HSEM_C1ISR_ISF13_Msk (0x1UL << HSEM_C1ISR_ISF13_Pos) /*!< 0x00002000 */
  5009. #define HSEM_C1ISR_ISF13 HSEM_C1ISR_ISF13_Msk /*!<semaphore 13 CPU1 interrupt status bit. */
  5010. #define HSEM_C1ISR_ISF14_Pos (14U)
  5011. #define HSEM_C1ISR_ISF14_Msk (0x1UL << HSEM_C1ISR_ISF14_Pos) /*!< 0x00004000 */
  5012. #define HSEM_C1ISR_ISF14 HSEM_C1ISR_ISF14_Msk /*!<semaphore 14 CPU1 interrupt status bit. */
  5013. #define HSEM_C1ISR_ISF15_Pos (15U)
  5014. #define HSEM_C1ISR_ISF15_Msk (0x1UL << HSEM_C1ISR_ISF15_Pos) /*!< 0x00008000 */
  5015. #define HSEM_C1ISR_ISF15 HSEM_C1ISR_ISF15_Msk /*!<semaphore 15 CPU1 interrupt status bit. */
  5016. #define HSEM_C1ISR_ISF16_Pos (16U)
  5017. #define HSEM_C1ISR_ISF16_Msk (0x1UL << HSEM_C1ISR_ISF16_Pos) /*!< 0x00010000 */
  5018. #define HSEM_C1ISR_ISF16 HSEM_C1ISR_ISF16_Msk /*!<semaphore 16 CPU1 interrupt status bit. */
  5019. #define HSEM_C1ISR_ISF17_Pos (17U)
  5020. #define HSEM_C1ISR_ISF17_Msk (0x1UL << HSEM_C1ISR_ISF17_Pos) /*!< 0x00020000 */
  5021. #define HSEM_C1ISR_ISF17 HSEM_C1ISR_ISF17_Msk /*!<semaphore 17 CPU1 interrupt status bit. */
  5022. #define HSEM_C1ISR_ISF18_Pos (18U)
  5023. #define HSEM_C1ISR_ISF18_Msk (0x1UL << HSEM_C1ISR_ISF18_Pos) /*!< 0x00040000 */
  5024. #define HSEM_C1ISR_ISF18 HSEM_C1ISR_ISF18_Msk /*!<semaphore 18 CPU1 interrupt status bit. */
  5025. #define HSEM_C1ISR_ISF19_Pos (19U)
  5026. #define HSEM_C1ISR_ISF19_Msk (0x1UL << HSEM_C1ISR_ISF19_Pos) /*!< 0x00080000 */
  5027. #define HSEM_C1ISR_ISF19 HSEM_C1ISR_ISF19_Msk /*!<semaphore 19 CPU1 interrupt status bit. */
  5028. #define HSEM_C1ISR_ISF20_Pos (20U)
  5029. #define HSEM_C1ISR_ISF20_Msk (0x1UL << HSEM_C1ISR_ISF20_Pos) /*!< 0x00100000 */
  5030. #define HSEM_C1ISR_ISF20 HSEM_C1ISR_ISF20_Msk /*!<semaphore 20 CPU1 interrupt status bit. */
  5031. #define HSEM_C1ISR_ISF21_Pos (21U)
  5032. #define HSEM_C1ISR_ISF21_Msk (0x1UL << HSEM_C1ISR_ISF21_Pos) /*!< 0x00200000 */
  5033. #define HSEM_C1ISR_ISF21 HSEM_C1ISR_ISF21_Msk /*!<semaphore 21 CPU1 interrupt status bit. */
  5034. #define HSEM_C1ISR_ISF22_Pos (22U)
  5035. #define HSEM_C1ISR_ISF22_Msk (0x1UL << HSEM_C1ISR_ISF22_Pos) /*!< 0x00400000 */
  5036. #define HSEM_C1ISR_ISF22 HSEM_C1ISR_ISF22_Msk /*!<semaphore 22 CPU1 interrupt status bit. */
  5037. #define HSEM_C1ISR_ISF23_Pos (23U)
  5038. #define HSEM_C1ISR_ISF23_Msk (0x1UL << HSEM_C1ISR_ISF23_Pos) /*!< 0x00800000 */
  5039. #define HSEM_C1ISR_ISF23 HSEM_C1ISR_ISF23_Msk /*!<semaphore 23 CPU1 interrupt status bit. */
  5040. #define HSEM_C1ISR_ISF24_Pos (24U)
  5041. #define HSEM_C1ISR_ISF24_Msk (0x1UL << HSEM_C1ISR_ISF24_Pos) /*!< 0x01000000 */
  5042. #define HSEM_C1ISR_ISF24 HSEM_C1ISR_ISF24_Msk /*!<semaphore 24 CPU1 interrupt status bit. */
  5043. #define HSEM_C1ISR_ISF25_Pos (25U)
  5044. #define HSEM_C1ISR_ISF25_Msk (0x1UL << HSEM_C1ISR_ISF25_Pos) /*!< 0x02000000 */
  5045. #define HSEM_C1ISR_ISF25 HSEM_C1ISR_ISF25_Msk /*!<semaphore 25 CPU1 interrupt status bit. */
  5046. #define HSEM_C1ISR_ISF26_Pos (26U)
  5047. #define HSEM_C1ISR_ISF26_Msk (0x1UL << HSEM_C1ISR_ISF26_Pos) /*!< 0x04000000 */
  5048. #define HSEM_C1ISR_ISF26 HSEM_C1ISR_ISF26_Msk /*!<semaphore 26 CPU1 interrupt status bit. */
  5049. #define HSEM_C1ISR_ISF27_Pos (27U)
  5050. #define HSEM_C1ISR_ISF27_Msk (0x1UL << HSEM_C1ISR_ISF27_Pos) /*!< 0x08000000 */
  5051. #define HSEM_C1ISR_ISF27 HSEM_C1ISR_ISF27_Msk /*!<semaphore 27 CPU1 interrupt status bit. */
  5052. #define HSEM_C1ISR_ISF28_Pos (28U)
  5053. #define HSEM_C1ISR_ISF28_Msk (0x1UL << HSEM_C1ISR_ISF28_Pos) /*!< 0x10000000 */
  5054. #define HSEM_C1ISR_ISF28 HSEM_C1ISR_ISF28_Msk /*!<semaphore 28 CPU1 interrupt status bit. */
  5055. #define HSEM_C1ISR_ISF29_Pos (29U)
  5056. #define HSEM_C1ISR_ISF29_Msk (0x1UL << HSEM_C1ISR_ISF29_Pos) /*!< 0x20000000 */
  5057. #define HSEM_C1ISR_ISF29 HSEM_C1ISR_ISF29_Msk /*!<semaphore 29 CPU1 interrupt status bit. */
  5058. #define HSEM_C1ISR_ISF30_Pos (30U)
  5059. #define HSEM_C1ISR_ISF30_Msk (0x1UL << HSEM_C1ISR_ISF30_Pos) /*!< 0x40000000 */
  5060. #define HSEM_C1ISR_ISF30 HSEM_C1ISR_ISF30_Msk /*!<semaphore 30 CPU1 interrupt status bit. */
  5061. #define HSEM_C1ISR_ISF31_Pos (31U)
  5062. #define HSEM_C1ISR_ISF31_Msk (0x1UL << HSEM_C1ISR_ISF31_Pos) /*!< 0x80000000 */
  5063. #define HSEM_C1ISR_ISF31 HSEM_C1ISR_ISF31_Msk /*!<semaphore 31 CPU1 interrupt status bit. */
  5064. /******************** Bit definition for HSEM_C1MISR register *****************/
  5065. #define HSEM_C1MISR_MISF0_Pos (0U)
  5066. #define HSEM_C1MISR_MISF0_Msk (0x1UL << HSEM_C1MISR_MISF0_Pos) /*!< 0x00000001 */
  5067. #define HSEM_C1MISR_MISF0 HSEM_C1MISR_MISF0_Msk /*!<semaphore 0 CPU1 interrupt masked status bit. */
  5068. #define HSEM_C1MISR_MISF1_Pos (1U)
  5069. #define HSEM_C1MISR_MISF1_Msk (0x1UL << HSEM_C1MISR_MISF1_Pos) /*!< 0x00000002 */
  5070. #define HSEM_C1MISR_MISF1 HSEM_C1MISR_MISF1_Msk /*!<semaphore 1 CPU1 interrupt masked status bit. */
  5071. #define HSEM_C1MISR_MISF2_Pos (2U)
  5072. #define HSEM_C1MISR_MISF2_Msk (0x1UL << HSEM_C1MISR_MISF2_Pos) /*!< 0x00000004 */
  5073. #define HSEM_C1MISR_MISF2 HSEM_C1MISR_MISF2_Msk /*!<semaphore 2 CPU1 interrupt masked status bit. */
  5074. #define HSEM_C1MISR_MISF3_Pos (3U)
  5075. #define HSEM_C1MISR_MISF3_Msk (0x1UL << HSEM_C1MISR_MISF3_Pos) /*!< 0x00000008 */
  5076. #define HSEM_C1MISR_MISF3 HSEM_C1MISR_MISF3_Msk /*!<semaphore 3 CPU1 interrupt masked status bit. */
  5077. #define HSEM_C1MISR_MISF4_Pos (4U)
  5078. #define HSEM_C1MISR_MISF4_Msk (0x1UL << HSEM_C1MISR_MISF4_Pos) /*!< 0x00000010 */
  5079. #define HSEM_C1MISR_MISF4 HSEM_C1MISR_MISF4_Msk /*!<semaphore 4 CPU1 interrupt masked status bit. */
  5080. #define HSEM_C1MISR_MISF5_Pos (5U)
  5081. #define HSEM_C1MISR_MISF5_Msk (0x1UL << HSEM_C1MISR_MISF5_Pos) /*!< 0x00000020 */
  5082. #define HSEM_C1MISR_MISF5 HSEM_C1MISR_MISF5_Msk /*!<semaphore 5 CPU1 interrupt masked status bit. */
  5083. #define HSEM_C1MISR_MISF6_Pos (6U)
  5084. #define HSEM_C1MISR_MISF6_Msk (0x1UL << HSEM_C1MISR_MISF6_Pos) /*!< 0x00000040 */
  5085. #define HSEM_C1MISR_MISF6 HSEM_C1MISR_MISF6_Msk /*!<semaphore 6 CPU1 interrupt masked status bit. */
  5086. #define HSEM_C1MISR_MISF7_Pos (7U)
  5087. #define HSEM_C1MISR_MISF7_Msk (0x1UL << HSEM_C1MISR_MISF7_Pos) /*!< 0x00000080 */
  5088. #define HSEM_C1MISR_MISF7 HSEM_C1MISR_MISF7_Msk /*!<semaphore 7 CPU1 interrupt masked status bit. */
  5089. #define HSEM_C1MISR_MISF8_Pos (8U)
  5090. #define HSEM_C1MISR_MISF8_Msk (0x1UL << HSEM_C1MISR_MISF8_Pos) /*!< 0x00000100 */
  5091. #define HSEM_C1MISR_MISF8 HSEM_C1MISR_MISF8_Msk /*!<semaphore 8 CPU1 interrupt masked status bit. */
  5092. #define HSEM_C1MISR_MISF9_Pos (9U)
  5093. #define HSEM_C1MISR_MISF9_Msk (0x1UL << HSEM_C1MISR_MISF9_Pos) /*!< 0x00000200 */
  5094. #define HSEM_C1MISR_MISF9 HSEM_C1MISR_MISF9_Msk /*!<semaphore 9 CPU1 interrupt masked status bit. */
  5095. #define HSEM_C1MISR_MISF10_Pos (10U)
  5096. #define HSEM_C1MISR_MISF10_Msk (0x1UL << HSEM_C1MISR_MISF10_Pos) /*!< 0x00000400 */
  5097. #define HSEM_C1MISR_MISF10 HSEM_C1MISR_MISF10_Msk /*!<semaphore 10 CPU1 interrupt masked status bit. */
  5098. #define HSEM_C1MISR_MISF11_Pos (11U)
  5099. #define HSEM_C1MISR_MISF11_Msk (0x1UL << HSEM_C1MISR_MISF11_Pos) /*!< 0x00000800 */
  5100. #define HSEM_C1MISR_MISF11 HSEM_C1MISR_MISF11_Msk /*!<semaphore 11 CPU1 interrupt masked status bit. */
  5101. #define HSEM_C1MISR_MISF12_Pos (12U)
  5102. #define HSEM_C1MISR_MISF12_Msk (0x1UL << HSEM_C1MISR_MISF12_Pos) /*!< 0x00001000 */
  5103. #define HSEM_C1MISR_MISF12 HSEM_C1MISR_MISF12_Msk /*!<semaphore 12 CPU1 interrupt masked status bit. */
  5104. #define HSEM_C1MISR_MISF13_Pos (13U)
  5105. #define HSEM_C1MISR_MISF13_Msk (0x1UL << HSEM_C1MISR_MISF13_Pos) /*!< 0x00002000 */
  5106. #define HSEM_C1MISR_MISF13 HSEM_C1MISR_MISF13_Msk /*!<semaphore 13 CPU1 interrupt masked status bit. */
  5107. #define HSEM_C1MISR_MISF14_Pos (14U)
  5108. #define HSEM_C1MISR_MISF14_Msk (0x1UL << HSEM_C1MISR_MISF14_Pos) /*!< 0x00004000 */
  5109. #define HSEM_C1MISR_MISF14 HSEM_C1MISR_MISF14_Msk /*!<semaphore 14 CPU1 interrupt masked status bit. */
  5110. #define HSEM_C1MISR_MISF15_Pos (15U)
  5111. #define HSEM_C1MISR_MISF15_Msk (0x1UL << HSEM_C1MISR_MISF15_Pos) /*!< 0x00008000 */
  5112. #define HSEM_C1MISR_MISF15 HSEM_C1MISR_MISF15_Msk /*!<semaphore 15 CPU1 interrupt masked status bit. */
  5113. #define HSEM_C1MISR_MISF16_Pos (16U)
  5114. #define HSEM_C1MISR_MISF16_Msk (0x1UL << HSEM_C1MISR_MISF16_Pos) /*!< 0x00010000 */
  5115. #define HSEM_C1MISR_MISF16 HSEM_C1MISR_MISF16_Msk /*!<semaphore 16 CPU1 interrupt masked status bit. */
  5116. #define HSEM_C1MISR_MISF17_Pos (17U)
  5117. #define HSEM_C1MISR_MISF17_Msk (0x1UL << HSEM_C1MISR_MISF17_Pos) /*!< 0x00020000 */
  5118. #define HSEM_C1MISR_MISF17 HSEM_C1MISR_MISF17_Msk /*!<semaphore 17 CPU1 interrupt masked status bit. */
  5119. #define HSEM_C1MISR_MISF18_Pos (18U)
  5120. #define HSEM_C1MISR_MISF18_Msk (0x1UL << HSEM_C1MISR_MISF18_Pos) /*!< 0x00040000 */
  5121. #define HSEM_C1MISR_MISF18 HSEM_C1MISR_MISF18_Msk /*!<semaphore 18 CPU1 interrupt masked status bit. */
  5122. #define HSEM_C1MISR_MISF19_Pos (19U)
  5123. #define HSEM_C1MISR_MISF19_Msk (0x1UL << HSEM_C1MISR_MISF19_Pos) /*!< 0x00080000 */
  5124. #define HSEM_C1MISR_MISF19 HSEM_C1MISR_MISF19_Msk /*!<semaphore 19 CPU1 interrupt masked status bit. */
  5125. #define HSEM_C1MISR_MISF20_Pos (20U)
  5126. #define HSEM_C1MISR_MISF20_Msk (0x1UL << HSEM_C1MISR_MISF20_Pos) /*!< 0x00100000 */
  5127. #define HSEM_C1MISR_MISF20 HSEM_C1MISR_MISF20_Msk /*!<semaphore 20 CPU1 interrupt masked status bit. */
  5128. #define HSEM_C1MISR_MISF21_Pos (21U)
  5129. #define HSEM_C1MISR_MISF21_Msk (0x1UL << HSEM_C1MISR_MISF21_Pos) /*!< 0x00200000 */
  5130. #define HSEM_C1MISR_MISF21 HSEM_C1MISR_MISF21_Msk /*!<semaphore 21 CPU1 interrupt masked status bit. */
  5131. #define HSEM_C1MISR_MISF22_Pos (22U)
  5132. #define HSEM_C1MISR_MISF22_Msk (0x1UL << HSEM_C1MISR_MISF22_Pos) /*!< 0x00400000 */
  5133. #define HSEM_C1MISR_MISF22 HSEM_C1MISR_MISF22_Msk /*!<semaphore 22 CPU1 interrupt masked status bit. */
  5134. #define HSEM_C1MISR_MISF23_Pos (23U)
  5135. #define HSEM_C1MISR_MISF23_Msk (0x1UL << HSEM_C1MISR_MISF23_Pos) /*!< 0x00800000 */
  5136. #define HSEM_C1MISR_MISF23 HSEM_C1MISR_MISF23_Msk /*!<semaphore 23 CPU1 interrupt masked status bit. */
  5137. #define HSEM_C1MISR_MISF24_Pos (24U)
  5138. #define HSEM_C1MISR_MISF24_Msk (0x1UL << HSEM_C1MISR_MISF24_Pos) /*!< 0x01000000 */
  5139. #define HSEM_C1MISR_MISF24 HSEM_C1MISR_MISF24_Msk /*!<semaphore 24 CPU1 interrupt masked status bit. */
  5140. #define HSEM_C1MISR_MISF25_Pos (25U)
  5141. #define HSEM_C1MISR_MISF25_Msk (0x1UL << HSEM_C1MISR_MISF25_Pos) /*!< 0x02000000 */
  5142. #define HSEM_C1MISR_MISF25 HSEM_C1MISR_MISF25_Msk /*!<semaphore 25 CPU1 interrupt masked status bit. */
  5143. #define HSEM_C1MISR_MISF26_Pos (26U)
  5144. #define HSEM_C1MISR_MISF26_Msk (0x1UL << HSEM_C1MISR_MISF26_Pos) /*!< 0x04000000 */
  5145. #define HSEM_C1MISR_MISF26 HSEM_C1MISR_MISF26_Msk /*!<semaphore 26 CPU1 interrupt masked status bit. */
  5146. #define HSEM_C1MISR_MISF27_Pos (27U)
  5147. #define HSEM_C1MISR_MISF27_Msk (0x1UL << HSEM_C1MISR_MISF27_Pos) /*!< 0x08000000 */
  5148. #define HSEM_C1MISR_MISF27 HSEM_C1MISR_MISF27_Msk /*!<semaphore 27 CPU1 interrupt masked status bit. */
  5149. #define HSEM_C1MISR_MISF28_Pos (28U)
  5150. #define HSEM_C1MISR_MISF28_Msk (0x1UL << HSEM_C1MISR_MISF28_Pos) /*!< 0x10000000 */
  5151. #define HSEM_C1MISR_MISF28 HSEM_C1MISR_MISF28_Msk /*!<semaphore 28 CPU1 interrupt masked status bit. */
  5152. #define HSEM_C1MISR_MISF29_Pos (29U)
  5153. #define HSEM_C1MISR_MISF29_Msk (0x1UL << HSEM_C1MISR_MISF29_Pos) /*!< 0x20000000 */
  5154. #define HSEM_C1MISR_MISF29 HSEM_C1MISR_MISF29_Msk /*!<semaphore 29 CPU1 interrupt masked status bit. */
  5155. #define HSEM_C1MISR_MISF30_Pos (30U)
  5156. #define HSEM_C1MISR_MISF30_Msk (0x1UL << HSEM_C1MISR_MISF30_Pos) /*!< 0x40000000 */
  5157. #define HSEM_C1MISR_MISF30 HSEM_C1MISR_MISF30_Msk /*!<semaphore 30 CPU1 interrupt masked status bit. */
  5158. #define HSEM_C1MISR_MISF31_Pos (31U)
  5159. #define HSEM_C1MISR_MISF31_Msk (0x1UL << HSEM_C1MISR_MISF31_Pos) /*!< 0x80000000 */
  5160. #define HSEM_C1MISR_MISF31 HSEM_C1MISR_MISF31_Msk /*!<semaphore 31 CPU1 interrupt masked status bit. */
  5161. /******************** Bit definition for HSEM_C2IER register *****************/
  5162. #define HSEM_C2IER_ISE0_Pos (0U)
  5163. #define HSEM_C2IER_ISE0_Msk (0x1UL << HSEM_C2IER_ISE0_Pos) /*!< 0x00000001 */
  5164. #define HSEM_C2IER_ISE0 HSEM_C2IER_ISE0_Msk /*!<semaphore 0 CPU2 interrupt enable bit. */
  5165. #define HSEM_C2IER_ISE1_Pos (1U)
  5166. #define HSEM_C2IER_ISE1_Msk (0x1UL << HSEM_C2IER_ISE1_Pos) /*!< 0x00000002 */
  5167. #define HSEM_C2IER_ISE1 HSEM_C2IER_ISE1_Msk /*!<semaphore 1 CPU2 interrupt enable bit. */
  5168. #define HSEM_C2IER_ISE2_Pos (2U)
  5169. #define HSEM_C2IER_ISE2_Msk (0x1UL << HSEM_C2IER_ISE2_Pos) /*!< 0x00000004 */
  5170. #define HSEM_C2IER_ISE2 HSEM_C2IER_ISE2_Msk /*!<semaphore 2 CPU2 interrupt enable bit. */
  5171. #define HSEM_C2IER_ISE3_Pos (3U)
  5172. #define HSEM_C2IER_ISE3_Msk (0x1UL << HSEM_C2IER_ISE3_Pos) /*!< 0x00000008 */
  5173. #define HSEM_C2IER_ISE3 HSEM_C2IER_ISE3_Msk /*!<semaphore 3 CPU2 interrupt enable bit. */
  5174. #define HSEM_C2IER_ISE4_Pos (4U)
  5175. #define HSEM_C2IER_ISE4_Msk (0x1UL << HSEM_C2IER_ISE4_Pos) /*!< 0x00000010 */
  5176. #define HSEM_C2IER_ISE4 HSEM_C2IER_ISE4_Msk /*!<semaphore 4 CPU2 interrupt enable bit. */
  5177. #define HSEM_C2IER_ISE5_Pos (5U)
  5178. #define HSEM_C2IER_ISE5_Msk (0x1UL << HSEM_C2IER_ISE5_Pos) /*!< 0x00000020 */
  5179. #define HSEM_C2IER_ISE5 HSEM_C2IER_ISE5_Msk /*!<semaphore 5 CPU2 interrupt enable bit. */
  5180. #define HSEM_C2IER_ISE6_Pos (6U)
  5181. #define HSEM_C2IER_ISE6_Msk (0x1UL << HSEM_C2IER_ISE6_Pos) /*!< 0x00000040 */
  5182. #define HSEM_C2IER_ISE6 HSEM_C2IER_ISE6_Msk /*!<semaphore 6 CPU2 interrupt enable bit. */
  5183. #define HSEM_C2IER_ISE7_Pos (7U)
  5184. #define HSEM_C2IER_ISE7_Msk (0x1UL << HSEM_C2IER_ISE7_Pos) /*!< 0x00000080 */
  5185. #define HSEM_C2IER_ISE7 HSEM_C2IER_ISE7_Msk /*!<semaphore 7 CPU2 interrupt enable bit. */
  5186. #define HSEM_C2IER_ISE8_Pos (8U)
  5187. #define HSEM_C2IER_ISE8_Msk (0x1UL << HSEM_C2IER_ISE8_Pos) /*!< 0x00000100 */
  5188. #define HSEM_C2IER_ISE8 HSEM_C2IER_ISE8_Msk /*!<semaphore 8 CPU2 interrupt enable bit. */
  5189. #define HSEM_C2IER_ISE9_Pos (9U)
  5190. #define HSEM_C2IER_ISE9_Msk (0x1UL << HSEM_C2IER_ISE9_Pos) /*!< 0x00000200 */
  5191. #define HSEM_C2IER_ISE9 HSEM_C2IER_ISE9_Msk /*!<semaphore 9 CPU2 interrupt enable bit. */
  5192. #define HSEM_C2IER_ISE10_Pos (10U)
  5193. #define HSEM_C2IER_ISE10_Msk (0x1UL << HSEM_C2IER_ISE10_Pos) /*!< 0x00000400 */
  5194. #define HSEM_C2IER_ISE10 HSEM_C2IER_ISE10_Msk /*!<semaphore 10 CPU2 interrupt enable bit. */
  5195. #define HSEM_C2IER_ISE11_Pos (11U)
  5196. #define HSEM_C2IER_ISE11_Msk (0x1UL << HSEM_C2IER_ISE11_Pos) /*!< 0x00000800 */
  5197. #define HSEM_C2IER_ISE11 HSEM_C2IER_ISE11_Msk /*!<semaphore 11 CPU2 interrupt enable bit. */
  5198. #define HSEM_C2IER_ISE12_Pos (12U)
  5199. #define HSEM_C2IER_ISE12_Msk (0x1UL << HSEM_C2IER_ISE12_Pos) /*!< 0x00001000 */
  5200. #define HSEM_C2IER_ISE12 HSEM_C2IER_ISE12_Msk /*!<semaphore 12 CPU2 interrupt enable bit. */
  5201. #define HSEM_C2IER_ISE13_Pos (13U)
  5202. #define HSEM_C2IER_ISE13_Msk (0x1UL << HSEM_C2IER_ISE13_Pos) /*!< 0x00002000 */
  5203. #define HSEM_C2IER_ISE13 HSEM_C2IER_ISE13_Msk /*!<semaphore 13 CPU2 interrupt enable bit. */
  5204. #define HSEM_C2IER_ISE14_Pos (14U)
  5205. #define HSEM_C2IER_ISE14_Msk (0x1UL << HSEM_C2IER_ISE14_Pos) /*!< 0x00004000 */
  5206. #define HSEM_C2IER_ISE14 HSEM_C2IER_ISE14_Msk /*!<semaphore 14 CPU2 interrupt enable bit. */
  5207. #define HSEM_C2IER_ISE15_Pos (15U)
  5208. #define HSEM_C2IER_ISE15_Msk (0x1UL << HSEM_C2IER_ISE15_Pos) /*!< 0x00008000 */
  5209. #define HSEM_C2IER_ISE15 HSEM_C2IER_ISE15_Msk /*!<semaphore 15 CPU2 interrupt enable bit. */
  5210. #define HSEM_C2IER_ISE16_Pos (16U)
  5211. #define HSEM_C2IER_ISE16_Msk (0x1UL << HSEM_C2IER_ISE16_Pos) /*!< 0x00010000 */
  5212. #define HSEM_C2IER_ISE16 HSEM_C2IER_ISE16_Msk /*!<semaphore 16 CPU2 interrupt enable bit. */
  5213. #define HSEM_C2IER_ISE17_Pos (17U)
  5214. #define HSEM_C2IER_ISE17_Msk (0x1UL << HSEM_C2IER_ISE17_Pos) /*!< 0x00020000 */
  5215. #define HSEM_C2IER_ISE17 HSEM_C2IER_ISE17_Msk /*!<semaphore 17 CPU2 interrupt enable bit. */
  5216. #define HSEM_C2IER_ISE18_Pos (18U)
  5217. #define HSEM_C2IER_ISE18_Msk (0x1UL << HSEM_C2IER_ISE18_Pos) /*!< 0x00040000 */
  5218. #define HSEM_C2IER_ISE18 HSEM_C2IER_ISE18_Msk /*!<semaphore 18 CPU2 interrupt enable bit. */
  5219. #define HSEM_C2IER_ISE19_Pos (19U)
  5220. #define HSEM_C2IER_ISE19_Msk (0x1UL << HSEM_C2IER_ISE19_Pos) /*!< 0x00080000 */
  5221. #define HSEM_C2IER_ISE19 HSEM_C2IER_ISE19_Msk /*!<semaphore 19 CPU2 interrupt enable bit. */
  5222. #define HSEM_C2IER_ISE20_Pos (20U)
  5223. #define HSEM_C2IER_ISE20_Msk (0x1UL << HSEM_C2IER_ISE20_Pos) /*!< 0x00100000 */
  5224. #define HSEM_C2IER_ISE20 HSEM_C2IER_ISE20_Msk /*!<semaphore 20 CPU2 interrupt enable bit. */
  5225. #define HSEM_C2IER_ISE21_Pos (21U)
  5226. #define HSEM_C2IER_ISE21_Msk (0x1UL << HSEM_C2IER_ISE21_Pos) /*!< 0x00200000 */
  5227. #define HSEM_C2IER_ISE21 HSEM_C2IER_ISE21_Msk /*!<semaphore 21 CPU2 interrupt enable bit. */
  5228. #define HSEM_C2IER_ISE22_Pos (22U)
  5229. #define HSEM_C2IER_ISE22_Msk (0x1UL << HSEM_C2IER_ISE22_Pos) /*!< 0x00400000 */
  5230. #define HSEM_C2IER_ISE22 HSEM_C2IER_ISE22_Msk /*!<semaphore 22 CPU2 interrupt enable bit. */
  5231. #define HSEM_C2IER_ISE23_Pos (23U)
  5232. #define HSEM_C2IER_ISE23_Msk (0x1UL << HSEM_C2IER_ISE23_Pos) /*!< 0x00800000 */
  5233. #define HSEM_C2IER_ISE23 HSEM_C2IER_ISE23_Msk /*!<semaphore 23 CPU2 interrupt enable bit. */
  5234. #define HSEM_C2IER_ISE24_Pos (24U)
  5235. #define HSEM_C2IER_ISE24_Msk (0x1UL << HSEM_C2IER_ISE24_Pos) /*!< 0x01000000 */
  5236. #define HSEM_C2IER_ISE24 HSEM_C2IER_ISE24_Msk /*!<semaphore 24 CPU2 interrupt enable bit. */
  5237. #define HSEM_C2IER_ISE25_Pos (25U)
  5238. #define HSEM_C2IER_ISE25_Msk (0x1UL << HSEM_C2IER_ISE25_Pos) /*!< 0x02000000 */
  5239. #define HSEM_C2IER_ISE25 HSEM_C2IER_ISE25_Msk /*!<semaphore 25 CPU2 interrupt enable bit. */
  5240. #define HSEM_C2IER_ISE26_Pos (26U)
  5241. #define HSEM_C2IER_ISE26_Msk (0x1UL << HSEM_C2IER_ISE26_Pos) /*!< 0x04000000 */
  5242. #define HSEM_C2IER_ISE26 HSEM_C2IER_ISE26_Msk /*!<semaphore 26 CPU2 interrupt enable bit. */
  5243. #define HSEM_C2IER_ISE27_Pos (27U)
  5244. #define HSEM_C2IER_ISE27_Msk (0x1UL << HSEM_C2IER_ISE27_Pos) /*!< 0x08000000 */
  5245. #define HSEM_C2IER_ISE27 HSEM_C2IER_ISE27_Msk /*!<semaphore 27 CPU2 interrupt enable bit. */
  5246. #define HSEM_C2IER_ISE28_Pos (28U)
  5247. #define HSEM_C2IER_ISE28_Msk (0x1UL << HSEM_C2IER_ISE28_Pos) /*!< 0x10000000 */
  5248. #define HSEM_C2IER_ISE28 HSEM_C2IER_ISE28_Msk /*!<semaphore 28 CPU2 interrupt enable bit. */
  5249. #define HSEM_C2IER_ISE29_Pos (29U)
  5250. #define HSEM_C2IER_ISE29_Msk (0x1UL << HSEM_C2IER_ISE29_Pos) /*!< 0x20000000 */
  5251. #define HSEM_C2IER_ISE29 HSEM_C2IER_ISE29_Msk /*!<semaphore 29 CPU2 interrupt enable bit. */
  5252. #define HSEM_C2IER_ISE30_Pos (30U)
  5253. #define HSEM_C2IER_ISE30_Msk (0x1UL << HSEM_C2IER_ISE30_Pos) /*!< 0x40000000 */
  5254. #define HSEM_C2IER_ISE30 HSEM_C2IER_ISE30_Msk /*!<semaphore 30 CPU2 interrupt enable bit. */
  5255. #define HSEM_C2IER_ISE31_Pos (31U)
  5256. #define HSEM_C2IER_ISE31_Msk (0x1UL << HSEM_C2IER_ISE31_Pos) /*!< 0x80000000 */
  5257. #define HSEM_C2IER_ISE31 HSEM_C2IER_ISE31_Msk /*!<semaphore 31 CPU2 interrupt enable bit. */
  5258. /******************** Bit definition for HSEM_C2ICR register *****************/
  5259. #define HSEM_C2ICR_ISC0_Pos (0U)
  5260. #define HSEM_C2ICR_ISC0_Msk (0x1UL << HSEM_C2ICR_ISC0_Pos) /*!< 0x00000001 */
  5261. #define HSEM_C2ICR_ISC0 HSEM_C2ICR_ISC0_Msk /*!<semaphore 0 CPU2 interrupt clear bit. */
  5262. #define HSEM_C2ICR_ISC1_Pos (1U)
  5263. #define HSEM_C2ICR_ISC1_Msk (0x1UL << HSEM_C2ICR_ISC1_Pos) /*!< 0x00000002 */
  5264. #define HSEM_C2ICR_ISC1 HSEM_C2ICR_ISC1_Msk /*!<semaphore 1 CPU2 interrupt clear bit. */
  5265. #define HSEM_C2ICR_ISC2_Pos (2U)
  5266. #define HSEM_C2ICR_ISC2_Msk (0x1UL << HSEM_C2ICR_ISC2_Pos) /*!< 0x00000004 */
  5267. #define HSEM_C2ICR_ISC2 HSEM_C2ICR_ISC2_Msk /*!<semaphore 2 CPU2 interrupt clear bit. */
  5268. #define HSEM_C2ICR_ISC3_Pos (3U)
  5269. #define HSEM_C2ICR_ISC3_Msk (0x1UL << HSEM_C2ICR_ISC3_Pos) /*!< 0x00000008 */
  5270. #define HSEM_C2ICR_ISC3 HSEM_C2ICR_ISC3_Msk /*!<semaphore 3 CPU2 interrupt clear bit. */
  5271. #define HSEM_C2ICR_ISC4_Pos (4U)
  5272. #define HSEM_C2ICR_ISC4_Msk (0x1UL << HSEM_C2ICR_ISC4_Pos) /*!< 0x00000010 */
  5273. #define HSEM_C2ICR_ISC4 HSEM_C2ICR_ISC4_Msk /*!<semaphore 4 CPU2 interrupt clear bit. */
  5274. #define HSEM_C2ICR_ISC5_Pos (5U)
  5275. #define HSEM_C2ICR_ISC5_Msk (0x1UL << HSEM_C2ICR_ISC5_Pos) /*!< 0x00000020 */
  5276. #define HSEM_C2ICR_ISC5 HSEM_C2ICR_ISC5_Msk /*!<semaphore 5 CPU2 interrupt clear bit. */
  5277. #define HSEM_C2ICR_ISC6_Pos (6U)
  5278. #define HSEM_C2ICR_ISC6_Msk (0x1UL << HSEM_C2ICR_ISC6_Pos) /*!< 0x00000040 */
  5279. #define HSEM_C2ICR_ISC6 HSEM_C2ICR_ISC6_Msk /*!<semaphore 6 CPU2 interrupt clear bit. */
  5280. #define HSEM_C2ICR_ISC7_Pos (7U)
  5281. #define HSEM_C2ICR_ISC7_Msk (0x1UL << HSEM_C2ICR_ISC7_Pos) /*!< 0x00000080 */
  5282. #define HSEM_C2ICR_ISC7 HSEM_C2ICR_ISC7_Msk /*!<semaphore 7 CPU2 interrupt clear bit. */
  5283. #define HSEM_C2ICR_ISC8_Pos (8U)
  5284. #define HSEM_C2ICR_ISC8_Msk (0x1UL << HSEM_C2ICR_ISC8_Pos) /*!< 0x00000100 */
  5285. #define HSEM_C2ICR_ISC8 HSEM_C2ICR_ISC8_Msk /*!<semaphore 8 CPU2 interrupt clear bit. */
  5286. #define HSEM_C2ICR_ISC9_Pos (9U)
  5287. #define HSEM_C2ICR_ISC9_Msk (0x1UL << HSEM_C2ICR_ISC9_Pos) /*!< 0x00000200 */
  5288. #define HSEM_C2ICR_ISC9 HSEM_C2ICR_ISC9_Msk /*!<semaphore 9 CPU2 interrupt clear bit. */
  5289. #define HSEM_C2ICR_ISC10_Pos (10U)
  5290. #define HSEM_C2ICR_ISC10_Msk (0x1UL << HSEM_C2ICR_ISC10_Pos) /*!< 0x00000400 */
  5291. #define HSEM_C2ICR_ISC10 HSEM_C2ICR_ISC10_Msk /*!<semaphore 10 CPU2 interrupt clear bit. */
  5292. #define HSEM_C2ICR_ISC11_Pos (11U)
  5293. #define HSEM_C2ICR_ISC11_Msk (0x1UL << HSEM_C2ICR_ISC11_Pos) /*!< 0x00000800 */
  5294. #define HSEM_C2ICR_ISC11 HSEM_C2ICR_ISC11_Msk /*!<semaphore 11 CPU2 interrupt clear bit. */
  5295. #define HSEM_C2ICR_ISC12_Pos (12U)
  5296. #define HSEM_C2ICR_ISC12_Msk (0x1UL << HSEM_C2ICR_ISC12_Pos) /*!< 0x00001000 */
  5297. #define HSEM_C2ICR_ISC12 HSEM_C2ICR_ISC12_Msk /*!<semaphore 12 CPU2 interrupt clear bit. */
  5298. #define HSEM_C2ICR_ISC13_Pos (13U)
  5299. #define HSEM_C2ICR_ISC13_Msk (0x1UL << HSEM_C2ICR_ISC13_Pos) /*!< 0x00002000 */
  5300. #define HSEM_C2ICR_ISC13 HSEM_C2ICR_ISC13_Msk /*!<semaphore 13 CPU2 interrupt clear bit. */
  5301. #define HSEM_C2ICR_ISC14_Pos (14U)
  5302. #define HSEM_C2ICR_ISC14_Msk (0x1UL << HSEM_C2ICR_ISC14_Pos) /*!< 0x00004000 */
  5303. #define HSEM_C2ICR_ISC14 HSEM_C2ICR_ISC14_Msk /*!<semaphore 14 CPU2 interrupt clear bit. */
  5304. #define HSEM_C2ICR_ISC15_Pos (15U)
  5305. #define HSEM_C2ICR_ISC15_Msk (0x1UL << HSEM_C2ICR_ISC15_Pos) /*!< 0x00008000 */
  5306. #define HSEM_C2ICR_ISC15 HSEM_C2ICR_ISC15_Msk /*!<semaphore 15 CPU2 interrupt clear bit. */
  5307. #define HSEM_C2ICR_ISC16_Pos (16U)
  5308. #define HSEM_C2ICR_ISC16_Msk (0x1UL << HSEM_C2ICR_ISC16_Pos) /*!< 0x00010000 */
  5309. #define HSEM_C2ICR_ISC16 HSEM_C2ICR_ISC16_Msk /*!<semaphore 16 CPU2 interrupt clear bit. */
  5310. #define HSEM_C2ICR_ISC17_Pos (17U)
  5311. #define HSEM_C2ICR_ISC17_Msk (0x1UL << HSEM_C2ICR_ISC17_Pos) /*!< 0x00020000 */
  5312. #define HSEM_C2ICR_ISC17 HSEM_C2ICR_ISC17_Msk /*!<semaphore 17 CPU2 interrupt clear bit. */
  5313. #define HSEM_C2ICR_ISC18_Pos (18U)
  5314. #define HSEM_C2ICR_ISC18_Msk (0x1UL << HSEM_C2ICR_ISC18_Pos) /*!< 0x00040000 */
  5315. #define HSEM_C2ICR_ISC18 HSEM_C2ICR_ISC18_Msk /*!<semaphore 18 CPU2 interrupt clear bit. */
  5316. #define HSEM_C2ICR_ISC19_Pos (19U)
  5317. #define HSEM_C2ICR_ISC19_Msk (0x1UL << HSEM_C2ICR_ISC19_Pos) /*!< 0x00080000 */
  5318. #define HSEM_C2ICR_ISC19 HSEM_C2ICR_ISC19_Msk /*!<semaphore 19 CPU2 interrupt clear bit. */
  5319. #define HSEM_C2ICR_ISC20_Pos (20U)
  5320. #define HSEM_C2ICR_ISC20_Msk (0x1UL << HSEM_C2ICR_ISC20_Pos) /*!< 0x00100000 */
  5321. #define HSEM_C2ICR_ISC20 HSEM_C2ICR_ISC20_Msk /*!<semaphore 20 CPU2 interrupt clear bit. */
  5322. #define HSEM_C2ICR_ISC21_Pos (21U)
  5323. #define HSEM_C2ICR_ISC21_Msk (0x1UL << HSEM_C2ICR_ISC21_Pos) /*!< 0x00200000 */
  5324. #define HSEM_C2ICR_ISC21 HSEM_C2ICR_ISC21_Msk /*!<semaphore 21 CPU2 interrupt clear bit. */
  5325. #define HSEM_C2ICR_ISC22_Pos (22U)
  5326. #define HSEM_C2ICR_ISC22_Msk (0x1UL << HSEM_C2ICR_ISC22_Pos) /*!< 0x00400000 */
  5327. #define HSEM_C2ICR_ISC22 HSEM_C2ICR_ISC22_Msk /*!<semaphore 22 CPU2 interrupt clear bit. */
  5328. #define HSEM_C2ICR_ISC23_Pos (23U)
  5329. #define HSEM_C2ICR_ISC23_Msk (0x1UL << HSEM_C2ICR_ISC23_Pos) /*!< 0x00800000 */
  5330. #define HSEM_C2ICR_ISC23 HSEM_C2ICR_ISC23_Msk /*!<semaphore 23 CPU2 interrupt clear bit. */
  5331. #define HSEM_C2ICR_ISC24_Pos (24U)
  5332. #define HSEM_C2ICR_ISC24_Msk (0x1UL << HSEM_C2ICR_ISC24_Pos) /*!< 0x01000000 */
  5333. #define HSEM_C2ICR_ISC24 HSEM_C2ICR_ISC24_Msk /*!<semaphore 24 CPU2 interrupt clear bit. */
  5334. #define HSEM_C2ICR_ISC25_Pos (25U)
  5335. #define HSEM_C2ICR_ISC25_Msk (0x1UL << HSEM_C2ICR_ISC25_Pos) /*!< 0x02000000 */
  5336. #define HSEM_C2ICR_ISC25 HSEM_C2ICR_ISC25_Msk /*!<semaphore 25 CPU2 interrupt clear bit. */
  5337. #define HSEM_C2ICR_ISC26_Pos (26U)
  5338. #define HSEM_C2ICR_ISC26_Msk (0x1UL << HSEM_C2ICR_ISC26_Pos) /*!< 0x04000000 */
  5339. #define HSEM_C2ICR_ISC26 HSEM_C2ICR_ISC26_Msk /*!<semaphore 26 CPU2 interrupt clear bit. */
  5340. #define HSEM_C2ICR_ISC27_Pos (27U)
  5341. #define HSEM_C2ICR_ISC27_Msk (0x1UL << HSEM_C2ICR_ISC27_Pos) /*!< 0x08000000 */
  5342. #define HSEM_C2ICR_ISC27 HSEM_C2ICR_ISC27_Msk /*!<semaphore 27 CPU2 interrupt clear bit. */
  5343. #define HSEM_C2ICR_ISC28_Pos (28U)
  5344. #define HSEM_C2ICR_ISC28_Msk (0x1UL << HSEM_C2ICR_ISC28_Pos) /*!< 0x10000000 */
  5345. #define HSEM_C2ICR_ISC28 HSEM_C2ICR_ISC28_Msk /*!<semaphore 28 CPU2 interrupt clear bit. */
  5346. #define HSEM_C2ICR_ISC29_Pos (29U)
  5347. #define HSEM_C2ICR_ISC29_Msk (0x1UL << HSEM_C2ICR_ISC29_Pos) /*!< 0x20000000 */
  5348. #define HSEM_C2ICR_ISC29 HSEM_C2ICR_ISC29_Msk /*!<semaphore 29 CPU2 interrupt clear bit. */
  5349. #define HSEM_C2ICR_ISC30_Pos (30U)
  5350. #define HSEM_C2ICR_ISC30_Msk (0x1UL << HSEM_C2ICR_ISC30_Pos) /*!< 0x40000000 */
  5351. #define HSEM_C2ICR_ISC30 HSEM_C2ICR_ISC30_Msk /*!<semaphore 30 CPU2 interrupt clear bit. */
  5352. #define HSEM_C2ICR_ISC31_Pos (31U)
  5353. #define HSEM_C2ICR_ISC31_Msk (0x1UL << HSEM_C2ICR_ISC31_Pos) /*!< 0x80000000 */
  5354. #define HSEM_C2ICR_ISC31 HSEM_C2ICR_ISC31_Msk /*!<semaphore 31 CPU2 interrupt clear bit. */
  5355. /******************** Bit definition for HSEM_C2ISR register *****************/
  5356. #define HSEM_C2ISR_ISF0_Pos (0U)
  5357. #define HSEM_C2ISR_ISF0_Msk (0x1UL << HSEM_C2ISR_ISF0_Pos) /*!< 0x00000001 */
  5358. #define HSEM_C2ISR_ISF0 HSEM_C2ISR_ISF0_Msk /*!<semaphore 0 CPU2 interrupt status bit. */
  5359. #define HSEM_C2ISR_ISF1_Pos (1U)
  5360. #define HSEM_C2ISR_ISF1_Msk (0x1UL << HSEM_C2ISR_ISF1_Pos) /*!< 0x00000002 */
  5361. #define HSEM_C2ISR_ISF1 HSEM_C2ISR_ISF1_Msk /*!<semaphore 1 CPU2 interrupt status bit. */
  5362. #define HSEM_C2ISR_ISF2_Pos (2U)
  5363. #define HSEM_C2ISR_ISF2_Msk (0x1UL << HSEM_C2ISR_ISF2_Pos) /*!< 0x00000004 */
  5364. #define HSEM_C2ISR_ISF2 HSEM_C2ISR_ISF2_Msk /*!<semaphore 2 CPU2 interrupt status bit. */
  5365. #define HSEM_C2ISR_ISF3_Pos (3U)
  5366. #define HSEM_C2ISR_ISF3_Msk (0x1UL << HSEM_C2ISR_ISF3_Pos) /*!< 0x00000008 */
  5367. #define HSEM_C2ISR_ISF3 HSEM_C2ISR_ISF3_Msk /*!<semaphore 3 CPU2 interrupt status bit. */
  5368. #define HSEM_C2ISR_ISF4_Pos (4U)
  5369. #define HSEM_C2ISR_ISF4_Msk (0x1UL << HSEM_C2ISR_ISF4_Pos) /*!< 0x00000010 */
  5370. #define HSEM_C2ISR_ISF4 HSEM_C2ISR_ISF4_Msk /*!<semaphore 4 CPU2 interrupt status bit. */
  5371. #define HSEM_C2ISR_ISF5_Pos (5U)
  5372. #define HSEM_C2ISR_ISF5_Msk (0x1UL << HSEM_C2ISR_ISF5_Pos) /*!< 0x00000020 */
  5373. #define HSEM_C2ISR_ISF5 HSEM_C2ISR_ISF5_Msk /*!<semaphore 5 CPU2 interrupt status bit. */
  5374. #define HSEM_C2ISR_ISF6_Pos (6U)
  5375. #define HSEM_C2ISR_ISF6_Msk (0x1UL << HSEM_C2ISR_ISF6_Pos) /*!< 0x00000040 */
  5376. #define HSEM_C2ISR_ISF6 HSEM_C2ISR_ISF6_Msk /*!<semaphore 6 CPU2 interrupt status bit. */
  5377. #define HSEM_C2ISR_ISF7_Pos (7U)
  5378. #define HSEM_C2ISR_ISF7_Msk (0x1UL << HSEM_C2ISR_ISF7_Pos) /*!< 0x00000080 */
  5379. #define HSEM_C2ISR_ISF7 HSEM_C2ISR_ISF7_Msk /*!<semaphore 7 CPU2 interrupt status bit. */
  5380. #define HSEM_C2ISR_ISF8_Pos (8U)
  5381. #define HSEM_C2ISR_ISF8_Msk (0x1UL << HSEM_C2ISR_ISF8_Pos) /*!< 0x00000100 */
  5382. #define HSEM_C2ISR_ISF8 HSEM_C2ISR_ISF8_Msk /*!<semaphore 8 CPU2 interrupt status bit. */
  5383. #define HSEM_C2ISR_ISF9_Pos (9U)
  5384. #define HSEM_C2ISR_ISF9_Msk (0x1UL << HSEM_C2ISR_ISF9_Pos) /*!< 0x00000200 */
  5385. #define HSEM_C2ISR_ISF9 HSEM_C2ISR_ISF9_Msk /*!<semaphore 9 CPU2 interrupt status bit. */
  5386. #define HSEM_C2ISR_ISF10_Pos (10U)
  5387. #define HSEM_C2ISR_ISF10_Msk (0x1UL << HSEM_C2ISR_ISF10_Pos) /*!< 0x00000400 */
  5388. #define HSEM_C2ISR_ISF10 HSEM_C2ISR_ISF10_Msk /*!<semaphore 10 CPU2 interrupt status bit. */
  5389. #define HSEM_C2ISR_ISF11_Pos (11U)
  5390. #define HSEM_C2ISR_ISF11_Msk (0x1UL << HSEM_C2ISR_ISF11_Pos) /*!< 0x00000800 */
  5391. #define HSEM_C2ISR_ISF11 HSEM_C2ISR_ISF11_Msk /*!<semaphore 11 CPU2 interrupt status bit. */
  5392. #define HSEM_C2ISR_ISF12_Pos (12U)
  5393. #define HSEM_C2ISR_ISF12_Msk (0x1UL << HSEM_C2ISR_ISF12_Pos) /*!< 0x00001000 */
  5394. #define HSEM_C2ISR_ISF12 HSEM_C2ISR_ISF12_Msk /*!<semaphore 12 CPU2 interrupt status bit. */
  5395. #define HSEM_C2ISR_ISF13_Pos (13U)
  5396. #define HSEM_C2ISR_ISF13_Msk (0x1UL << HSEM_C2ISR_ISF13_Pos) /*!< 0x00002000 */
  5397. #define HSEM_C2ISR_ISF13 HSEM_C2ISR_ISF13_Msk /*!<semaphore 13 CPU2 interrupt status bit. */
  5398. #define HSEM_C2ISR_ISF14_Pos (14U)
  5399. #define HSEM_C2ISR_ISF14_Msk (0x1UL << HSEM_C2ISR_ISF14_Pos) /*!< 0x00004000 */
  5400. #define HSEM_C2ISR_ISF14 HSEM_C2ISR_ISF14_Msk /*!<semaphore 14 CPU2 interrupt status bit. */
  5401. #define HSEM_C2ISR_ISF15_Pos (15U)
  5402. #define HSEM_C2ISR_ISF15_Msk (0x1UL << HSEM_C2ISR_ISF15_Pos) /*!< 0x00008000 */
  5403. #define HSEM_C2ISR_ISF15 HSEM_C2ISR_ISF15_Msk /*!<semaphore 15 CPU2 interrupt status bit. */
  5404. #define HSEM_C2ISR_ISF16_Pos (16U)
  5405. #define HSEM_C2ISR_ISF16_Msk (0x1UL << HSEM_C2ISR_ISF16_Pos) /*!< 0x00010000 */
  5406. #define HSEM_C2ISR_ISF16 HSEM_C2ISR_ISF16_Msk /*!<semaphore 16 CPU2 interrupt status bit. */
  5407. #define HSEM_C2ISR_ISF17_Pos (17U)
  5408. #define HSEM_C2ISR_ISF17_Msk (0x1UL << HSEM_C2ISR_ISF17_Pos) /*!< 0x00020000 */
  5409. #define HSEM_C2ISR_ISF17 HSEM_C2ISR_ISF17_Msk /*!<semaphore 17 CPU2 interrupt status bit. */
  5410. #define HSEM_C2ISR_ISF18_Pos (18U)
  5411. #define HSEM_C2ISR_ISF18_Msk (0x1UL << HSEM_C2ISR_ISF18_Pos) /*!< 0x00040000 */
  5412. #define HSEM_C2ISR_ISF18 HSEM_C2ISR_ISF18_Msk /*!<semaphore 18 CPU2 interrupt status bit. */
  5413. #define HSEM_C2ISR_ISF19_Pos (19U)
  5414. #define HSEM_C2ISR_ISF19_Msk (0x1UL << HSEM_C2ISR_ISF19_Pos) /*!< 0x00080000 */
  5415. #define HSEM_C2ISR_ISF19 HSEM_C2ISR_ISF19_Msk /*!<semaphore 19 CPU2 interrupt status bit. */
  5416. #define HSEM_C2ISR_ISF20_Pos (20U)
  5417. #define HSEM_C2ISR_ISF20_Msk (0x1UL << HSEM_C2ISR_ISF20_Pos) /*!< 0x00100000 */
  5418. #define HSEM_C2ISR_ISF20 HSEM_C2ISR_ISF20_Msk /*!<semaphore 20 CPU2 interrupt status bit. */
  5419. #define HSEM_C2ISR_ISF21_Pos (21U)
  5420. #define HSEM_C2ISR_ISF21_Msk (0x1UL << HSEM_C2ISR_ISF21_Pos) /*!< 0x00200000 */
  5421. #define HSEM_C2ISR_ISF21 HSEM_C2ISR_ISF21_Msk /*!<semaphore 21 CPU2 interrupt status bit. */
  5422. #define HSEM_C2ISR_ISF22_Pos (22U)
  5423. #define HSEM_C2ISR_ISF22_Msk (0x1UL << HSEM_C2ISR_ISF22_Pos) /*!< 0x00400000 */
  5424. #define HSEM_C2ISR_ISF22 HSEM_C2ISR_ISF22_Msk /*!<semaphore 22 CPU2 interrupt status bit. */
  5425. #define HSEM_C2ISR_ISF23_Pos (23U)
  5426. #define HSEM_C2ISR_ISF23_Msk (0x1UL << HSEM_C2ISR_ISF23_Pos) /*!< 0x00800000 */
  5427. #define HSEM_C2ISR_ISF23 HSEM_C2ISR_ISF23_Msk /*!<semaphore 23 CPU2 interrupt status bit. */
  5428. #define HSEM_C2ISR_ISF24_Pos (24U)
  5429. #define HSEM_C2ISR_ISF24_Msk (0x1UL << HSEM_C2ISR_ISF24_Pos) /*!< 0x01000000 */
  5430. #define HSEM_C2ISR_ISF24 HSEM_C2ISR_ISF24_Msk /*!<semaphore 24 CPU2 interrupt status bit. */
  5431. #define HSEM_C2ISR_ISF25_Pos (25U)
  5432. #define HSEM_C2ISR_ISF25_Msk (0x1UL << HSEM_C2ISR_ISF25_Pos) /*!< 0x02000000 */
  5433. #define HSEM_C2ISR_ISF25 HSEM_C2ISR_ISF25_Msk /*!<semaphore 25 CPU2 interrupt status bit. */
  5434. #define HSEM_C2ISR_ISF26_Pos (26U)
  5435. #define HSEM_C2ISR_ISF26_Msk (0x1UL << HSEM_C2ISR_ISF26_Pos) /*!< 0x04000000 */
  5436. #define HSEM_C2ISR_ISF26 HSEM_C2ISR_ISF26_Msk /*!<semaphore 26 CPU2 interrupt status bit. */
  5437. #define HSEM_C2ISR_ISF27_Pos (27U)
  5438. #define HSEM_C2ISR_ISF27_Msk (0x1UL << HSEM_C2ISR_ISF27_Pos) /*!< 0x08000000 */
  5439. #define HSEM_C2ISR_ISF27 HSEM_C2ISR_ISF27_Msk /*!<semaphore 27 CPU2 interrupt status bit. */
  5440. #define HSEM_C2ISR_ISF28_Pos (28U)
  5441. #define HSEM_C2ISR_ISF28_Msk (0x1UL << HSEM_C2ISR_ISF28_Pos) /*!< 0x10000000 */
  5442. #define HSEM_C2ISR_ISF28 HSEM_C2ISR_ISF28_Msk /*!<semaphore 28 CPU2 interrupt status bit. */
  5443. #define HSEM_C2ISR_ISF29_Pos (29U)
  5444. #define HSEM_C2ISR_ISF29_Msk (0x1UL << HSEM_C2ISR_ISF29_Pos) /*!< 0x20000000 */
  5445. #define HSEM_C2ISR_ISF29 HSEM_C2ISR_ISF29_Msk /*!<semaphore 29 CPU2 interrupt status bit. */
  5446. #define HSEM_C2ISR_ISF30_Pos (30U)
  5447. #define HSEM_C2ISR_ISF30_Msk (0x1UL << HSEM_C2ISR_ISF30_Pos) /*!< 0x40000000 */
  5448. #define HSEM_C2ISR_ISF30 HSEM_C2ISR_ISF30_Msk /*!<semaphore 30 CPU2 interrupt status bit. */
  5449. #define HSEM_C2ISR_ISF31_Pos (31U)
  5450. #define HSEM_C2ISR_ISF31_Msk (0x1UL << HSEM_C2ISR_ISF31_Pos) /*!< 0x80000000 */
  5451. #define HSEM_C2ISR_ISF31 HSEM_C2ISR_ISF31_Msk /*!<semaphore 31 CPU2 interrupt status bit. */
  5452. /******************** Bit definition for HSEM_C2MISR register *****************/
  5453. #define HSEM_C2MISR_MISF0_Pos (0U)
  5454. #define HSEM_C2MISR_MISF0_Msk (0x1UL << HSEM_C2MISR_MISF0_Pos) /*!< 0x00000001 */
  5455. #define HSEM_C2MISR_MISF0 HSEM_C2MISR_MISF0_Msk /*!<semaphore 0 CPU2 interrupt masked status bit. */
  5456. #define HSEM_C2MISR_MISF1_Pos (1U)
  5457. #define HSEM_C2MISR_MISF1_Msk (0x1UL << HSEM_C2MISR_MISF1_Pos) /*!< 0x00000002 */
  5458. #define HSEM_C2MISR_MISF1 HSEM_C2MISR_MISF1_Msk /*!<semaphore 1 CPU2 interrupt masked status bit. */
  5459. #define HSEM_C2MISR_MISF2_Pos (2U)
  5460. #define HSEM_C2MISR_MISF2_Msk (0x1UL << HSEM_C2MISR_MISF2_Pos) /*!< 0x00000004 */
  5461. #define HSEM_C2MISR_MISF2 HSEM_C2MISR_MISF2_Msk /*!<semaphore 2 CPU2 interrupt masked status bit. */
  5462. #define HSEM_C2MISR_MISF3_Pos (3U)
  5463. #define HSEM_C2MISR_MISF3_Msk (0x1UL << HSEM_C2MISR_MISF3_Pos) /*!< 0x00000008 */
  5464. #define HSEM_C2MISR_MISF3 HSEM_C2MISR_MISF3_Msk /*!<semaphore 3 CPU2 interrupt masked status bit. */
  5465. #define HSEM_C2MISR_MISF4_Pos (4U)
  5466. #define HSEM_C2MISR_MISF4_Msk (0x1UL << HSEM_C2MISR_MISF4_Pos) /*!< 0x00000010 */
  5467. #define HSEM_C2MISR_MISF4 HSEM_C2MISR_MISF4_Msk /*!<semaphore 4 CPU2 interrupt masked status bit. */
  5468. #define HSEM_C2MISR_MISF5_Pos (5U)
  5469. #define HSEM_C2MISR_MISF5_Msk (0x1UL << HSEM_C2MISR_MISF5_Pos) /*!< 0x00000020 */
  5470. #define HSEM_C2MISR_MISF5 HSEM_C2MISR_MISF5_Msk /*!<semaphore 5 CPU2 interrupt masked status bit. */
  5471. #define HSEM_C2MISR_MISF6_Pos (6U)
  5472. #define HSEM_C2MISR_MISF6_Msk (0x1UL << HSEM_C2MISR_MISF6_Pos) /*!< 0x00000040 */
  5473. #define HSEM_C2MISR_MISF6 HSEM_C2MISR_MISF6_Msk /*!<semaphore 6 CPU2 interrupt masked status bit. */
  5474. #define HSEM_C2MISR_MISF7_Pos (7U)
  5475. #define HSEM_C2MISR_MISF7_Msk (0x1UL << HSEM_C2MISR_MISF7_Pos) /*!< 0x00000080 */
  5476. #define HSEM_C2MISR_MISF7 HSEM_C2MISR_MISF7_Msk /*!<semaphore 7 CPU2 interrupt masked status bit. */
  5477. #define HSEM_C2MISR_MISF8_Pos (8U)
  5478. #define HSEM_C2MISR_MISF8_Msk (0x1UL << HSEM_C2MISR_MISF8_Pos) /*!< 0x00000100 */
  5479. #define HSEM_C2MISR_MISF8 HSEM_C2MISR_MISF8_Msk /*!<semaphore 8 CPU2 interrupt masked status bit. */
  5480. #define HSEM_C2MISR_MISF9_Pos (9U)
  5481. #define HSEM_C2MISR_MISF9_Msk (0x1UL << HSEM_C2MISR_MISF9_Pos) /*!< 0x00000200 */
  5482. #define HSEM_C2MISR_MISF9 HSEM_C2MISR_MISF9_Msk /*!<semaphore 9 CPU2 interrupt masked status bit. */
  5483. #define HSEM_C2MISR_MISF10_Pos (10U)
  5484. #define HSEM_C2MISR_MISF10_Msk (0x1UL << HSEM_C2MISR_MISF10_Pos) /*!< 0x00000400 */
  5485. #define HSEM_C2MISR_MISF10 HSEM_C2MISR_MISF10_Msk /*!<semaphore 10 CPU2 interrupt masked status bit. */
  5486. #define HSEM_C2MISR_MISF11_Pos (11U)
  5487. #define HSEM_C2MISR_MISF11_Msk (0x1UL << HSEM_C2MISR_MISF11_Pos) /*!< 0x00000800 */
  5488. #define HSEM_C2MISR_MISF11 HSEM_C2MISR_MISF11_Msk /*!<semaphore 11 CPU2 interrupt masked status bit. */
  5489. #define HSEM_C2MISR_MISF12_Pos (12U)
  5490. #define HSEM_C2MISR_MISF12_Msk (0x1UL << HSEM_C2MISR_MISF12_Pos) /*!< 0x00001000 */
  5491. #define HSEM_C2MISR_MISF12 HSEM_C2MISR_MISF12_Msk /*!<semaphore 12 CPU2 interrupt masked status bit. */
  5492. #define HSEM_C2MISR_MISF13_Pos (13U)
  5493. #define HSEM_C2MISR_MISF13_Msk (0x1UL << HSEM_C2MISR_MISF13_Pos) /*!< 0x00002000 */
  5494. #define HSEM_C2MISR_MISF13 HSEM_C2MISR_MISF13_Msk /*!<semaphore 13 CPU2 interrupt masked status bit. */
  5495. #define HSEM_C2MISR_MISF14_Pos (14U)
  5496. #define HSEM_C2MISR_MISF14_Msk (0x1UL << HSEM_C2MISR_MISF14_Pos) /*!< 0x00004000 */
  5497. #define HSEM_C2MISR_MISF14 HSEM_C2MISR_MISF14_Msk /*!<semaphore 14 CPU2 interrupt masked status bit. */
  5498. #define HSEM_C2MISR_MISF15_Pos (15U)
  5499. #define HSEM_C2MISR_MISF15_Msk (0x1UL << HSEM_C2MISR_MISF15_Pos) /*!< 0x00008000 */
  5500. #define HSEM_C2MISR_MISF15 HSEM_C2MISR_MISF15_Msk /*!<semaphore 15 CPU2 interrupt masked status bit. */
  5501. #define HSEM_C2MISR_MISF16_Pos (16U)
  5502. #define HSEM_C2MISR_MISF16_Msk (0x1UL << HSEM_C2MISR_MISF16_Pos) /*!< 0x00010000 */
  5503. #define HSEM_C2MISR_MISF16 HSEM_C2MISR_MISF16_Msk /*!<semaphore 16 CPU2 interrupt masked status bit. */
  5504. #define HSEM_C2MISR_MISF17_Pos (17U)
  5505. #define HSEM_C2MISR_MISF17_Msk (0x1UL << HSEM_C2MISR_MISF17_Pos) /*!< 0x00020000 */
  5506. #define HSEM_C2MISR_MISF17 HSEM_C2MISR_MISF17_Msk /*!<semaphore 17 CPU2 interrupt masked status bit. */
  5507. #define HSEM_C2MISR_MISF18_Pos (18U)
  5508. #define HSEM_C2MISR_MISF18_Msk (0x1UL << HSEM_C2MISR_MISF18_Pos) /*!< 0x00040000 */
  5509. #define HSEM_C2MISR_MISF18 HSEM_C2MISR_MISF18_Msk /*!<semaphore 18 CPU2 interrupt masked status bit. */
  5510. #define HSEM_C2MISR_MISF19_Pos (19U)
  5511. #define HSEM_C2MISR_MISF19_Msk (0x1UL << HSEM_C2MISR_MISF19_Pos) /*!< 0x00080000 */
  5512. #define HSEM_C2MISR_MISF19 HSEM_C2MISR_MISF19_Msk /*!<semaphore 19 CPU2 interrupt masked status bit. */
  5513. #define HSEM_C2MISR_MISF20_Pos (20U)
  5514. #define HSEM_C2MISR_MISF20_Msk (0x1UL << HSEM_C2MISR_MISF20_Pos) /*!< 0x00100000 */
  5515. #define HSEM_C2MISR_MISF20 HSEM_C2MISR_MISF20_Msk /*!<semaphore 20 CPU2 interrupt masked status bit. */
  5516. #define HSEM_C2MISR_MISF21_Pos (21U)
  5517. #define HSEM_C2MISR_MISF21_Msk (0x1UL << HSEM_C2MISR_MISF21_Pos) /*!< 0x00200000 */
  5518. #define HSEM_C2MISR_MISF21 HSEM_C2MISR_MISF21_Msk /*!<semaphore 21 CPU2 interrupt masked status bit. */
  5519. #define HSEM_C2MISR_MISF22_Pos (22U)
  5520. #define HSEM_C2MISR_MISF22_Msk (0x1UL << HSEM_C2MISR_MISF22_Pos) /*!< 0x00400000 */
  5521. #define HSEM_C2MISR_MISF22 HSEM_C2MISR_MISF22_Msk /*!<semaphore 22 CPU2 interrupt masked status bit. */
  5522. #define HSEM_C2MISR_MISF23_Pos (23U)
  5523. #define HSEM_C2MISR_MISF23_Msk (0x1UL << HSEM_C2MISR_MISF23_Pos) /*!< 0x00800000 */
  5524. #define HSEM_C2MISR_MISF23 HSEM_C2MISR_MISF23_Msk /*!<semaphore 23 CPU2 interrupt masked status bit. */
  5525. #define HSEM_C2MISR_MISF24_Pos (24U)
  5526. #define HSEM_C2MISR_MISF24_Msk (0x1UL << HSEM_C2MISR_MISF24_Pos) /*!< 0x01000000 */
  5527. #define HSEM_C2MISR_MISF24 HSEM_C2MISR_MISF24_Msk /*!<semaphore 24 CPU2 interrupt masked status bit. */
  5528. #define HSEM_C2MISR_MISF25_Pos (25U)
  5529. #define HSEM_C2MISR_MISF25_Msk (0x1UL << HSEM_C2MISR_MISF25_Pos) /*!< 0x02000000 */
  5530. #define HSEM_C2MISR_MISF25 HSEM_C2MISR_MISF25_Msk /*!<semaphore 25 CPU2 interrupt masked status bit. */
  5531. #define HSEM_C2MISR_MISF26_Pos (26U)
  5532. #define HSEM_C2MISR_MISF26_Msk (0x1UL << HSEM_C2MISR_MISF26_Pos) /*!< 0x04000000 */
  5533. #define HSEM_C2MISR_MISF26 HSEM_C2MISR_MISF26_Msk /*!<semaphore 26 CPU2 interrupt masked status bit. */
  5534. #define HSEM_C2MISR_MISF27_Pos (27U)
  5535. #define HSEM_C2MISR_MISF27_Msk (0x1UL << HSEM_C2MISR_MISF27_Pos) /*!< 0x08000000 */
  5536. #define HSEM_C2MISR_MISF27 HSEM_C2MISR_MISF27_Msk /*!<semaphore 27 CPU2 interrupt masked status bit. */
  5537. #define HSEM_C2MISR_MISF28_Pos (28U)
  5538. #define HSEM_C2MISR_MISF28_Msk (0x1UL << HSEM_C2MISR_MISF28_Pos) /*!< 0x10000000 */
  5539. #define HSEM_C2MISR_MISF28 HSEM_C2MISR_MISF28_Msk /*!<semaphore 28 CPU2 interrupt masked status bit. */
  5540. #define HSEM_C2MISR_MISF29_Pos (29U)
  5541. #define HSEM_C2MISR_MISF29_Msk (0x1UL << HSEM_C2MISR_MISF29_Pos) /*!< 0x20000000 */
  5542. #define HSEM_C2MISR_MISF29 HSEM_C2MISR_MISF29_Msk /*!<semaphore 29 CPU2 interrupt masked status bit. */
  5543. #define HSEM_C2MISR_MISF30_Pos (30U)
  5544. #define HSEM_C2MISR_MISF30_Msk (0x1UL << HSEM_C2MISR_MISF30_Pos) /*!< 0x40000000 */
  5545. #define HSEM_C2MISR_MISF30 HSEM_C2MISR_MISF30_Msk /*!<semaphore 30 CPU2 interrupt masked status bit. */
  5546. #define HSEM_C2MISR_MISF31_Pos (31U)
  5547. #define HSEM_C2MISR_MISF31_Msk (0x1UL << HSEM_C2MISR_MISF31_Pos) /*!< 0x80000000 */
  5548. #define HSEM_C2MISR_MISF31 HSEM_C2MISR_MISF31_Msk /*!<semaphore 31 CPU2 interrupt masked status bit. */
  5549. /******************** Bit definition for HSEM_CR register *****************/
  5550. #define HSEM_CR_COREID_Pos (8U)
  5551. #define HSEM_CR_COREID_Msk (0xFUL << HSEM_CR_COREID_Pos) /*!< 0x00000F00 */
  5552. #define HSEM_CR_COREID HSEM_CR_COREID_Msk /*!<CoreID of semaphores to be cleared. */
  5553. #define HSEM_CR_COREID_CPU1 (0x4U << HSEM_CR_COREID_Pos)
  5554. #define HSEM_CR_COREID_CPU2 (0x8U << HSEM_CR_COREID_Pos)
  5555. #define HSEM_CR_COREID_CURRENT HSEM_CR_COREID_CPU1
  5556. #define HSEM_CR_KEY_Pos (16U)
  5557. #define HSEM_CR_KEY_Msk (0xFFFFUL << HSEM_CR_KEY_Pos) /*!< 0xFFFF0000 */
  5558. #define HSEM_CR_KEY HSEM_CR_KEY_Msk /*!<semaphores clear key. */
  5559. /******************** Bit definition for HSEM_KEYR register *****************/
  5560. #define HSEM_KEYR_KEY_Pos (16U)
  5561. #define HSEM_KEYR_KEY_Msk (0xFFFFUL << HSEM_KEYR_KEY_Pos) /*!< 0xFFFF0000 */
  5562. #define HSEM_KEYR_KEY HSEM_KEYR_KEY_Msk /*!<semaphores clear key. */
  5563. /******************************************************************************/
  5564. /* */
  5565. /* Inter-integrated Circuit Interface (I2C) */
  5566. /* */
  5567. /******************************************************************************/
  5568. /******************* Bit definition for I2C_CR1 register *******************/
  5569. #define I2C_CR1_PE_Pos (0U)
  5570. #define I2C_CR1_PE_Msk (0x1UL << I2C_CR1_PE_Pos) /*!< 0x00000001 */
  5571. #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral enable */
  5572. #define I2C_CR1_TXIE_Pos (1U)
  5573. #define I2C_CR1_TXIE_Msk (0x1UL << I2C_CR1_TXIE_Pos) /*!< 0x00000002 */
  5574. #define I2C_CR1_TXIE I2C_CR1_TXIE_Msk /*!< TX interrupt enable */
  5575. #define I2C_CR1_RXIE_Pos (2U)
  5576. #define I2C_CR1_RXIE_Msk (0x1UL << I2C_CR1_RXIE_Pos) /*!< 0x00000004 */
  5577. #define I2C_CR1_RXIE I2C_CR1_RXIE_Msk /*!< RX interrupt enable */
  5578. #define I2C_CR1_ADDRIE_Pos (3U)
  5579. #define I2C_CR1_ADDRIE_Msk (0x1UL << I2C_CR1_ADDRIE_Pos) /*!< 0x00000008 */
  5580. #define I2C_CR1_ADDRIE I2C_CR1_ADDRIE_Msk /*!< Address match interrupt enable */
  5581. #define I2C_CR1_NACKIE_Pos (4U)
  5582. #define I2C_CR1_NACKIE_Msk (0x1UL << I2C_CR1_NACKIE_Pos) /*!< 0x00000010 */
  5583. #define I2C_CR1_NACKIE I2C_CR1_NACKIE_Msk /*!< NACK received interrupt enable */
  5584. #define I2C_CR1_STOPIE_Pos (5U)
  5585. #define I2C_CR1_STOPIE_Msk (0x1UL << I2C_CR1_STOPIE_Pos) /*!< 0x00000020 */
  5586. #define I2C_CR1_STOPIE I2C_CR1_STOPIE_Msk /*!< STOP detection interrupt enable */
  5587. #define I2C_CR1_TCIE_Pos (6U)
  5588. #define I2C_CR1_TCIE_Msk (0x1UL << I2C_CR1_TCIE_Pos) /*!< 0x00000040 */
  5589. #define I2C_CR1_TCIE I2C_CR1_TCIE_Msk /*!< Transfer complete interrupt enable */
  5590. #define I2C_CR1_ERRIE_Pos (7U)
  5591. #define I2C_CR1_ERRIE_Msk (0x1UL << I2C_CR1_ERRIE_Pos) /*!< 0x00000080 */
  5592. #define I2C_CR1_ERRIE I2C_CR1_ERRIE_Msk /*!< Errors interrupt enable */
  5593. #define I2C_CR1_DNF_Pos (8U)
  5594. #define I2C_CR1_DNF_Msk (0xFUL << I2C_CR1_DNF_Pos) /*!< 0x00000F00 */
  5595. #define I2C_CR1_DNF I2C_CR1_DNF_Msk /*!< Digital noise filter */
  5596. #define I2C_CR1_ANFOFF_Pos (12U)
  5597. #define I2C_CR1_ANFOFF_Msk (0x1UL << I2C_CR1_ANFOFF_Pos) /*!< 0x00001000 */
  5598. #define I2C_CR1_ANFOFF I2C_CR1_ANFOFF_Msk /*!< Analog noise filter OFF */
  5599. #define I2C_CR1_SWRST_Pos (13U)
  5600. #define I2C_CR1_SWRST_Msk (0x1UL << I2C_CR1_SWRST_Pos) /*!< 0x00002000 */
  5601. #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!< Software reset */
  5602. #define I2C_CR1_TXDMAEN_Pos (14U)
  5603. #define I2C_CR1_TXDMAEN_Msk (0x1UL << I2C_CR1_TXDMAEN_Pos) /*!< 0x00004000 */
  5604. #define I2C_CR1_TXDMAEN I2C_CR1_TXDMAEN_Msk /*!< DMA transmission requests enable */
  5605. #define I2C_CR1_RXDMAEN_Pos (15U)
  5606. #define I2C_CR1_RXDMAEN_Msk (0x1UL << I2C_CR1_RXDMAEN_Pos) /*!< 0x00008000 */
  5607. #define I2C_CR1_RXDMAEN I2C_CR1_RXDMAEN_Msk /*!< DMA reception requests enable */
  5608. #define I2C_CR1_SBC_Pos (16U)
  5609. #define I2C_CR1_SBC_Msk (0x1UL << I2C_CR1_SBC_Pos) /*!< 0x00010000 */
  5610. #define I2C_CR1_SBC I2C_CR1_SBC_Msk /*!< Slave byte control */
  5611. #define I2C_CR1_NOSTRETCH_Pos (17U)
  5612. #define I2C_CR1_NOSTRETCH_Msk (0x1UL << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00020000 */
  5613. #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock stretching disable */
  5614. #define I2C_CR1_WUPEN_Pos (18U)
  5615. #define I2C_CR1_WUPEN_Msk (0x1UL << I2C_CR1_WUPEN_Pos) /*!< 0x00040000 */
  5616. #define I2C_CR1_WUPEN I2C_CR1_WUPEN_Msk /*!< Wakeup from STOP enable */
  5617. #define I2C_CR1_GCEN_Pos (19U)
  5618. #define I2C_CR1_GCEN_Msk (0x1UL << I2C_CR1_GCEN_Pos) /*!< 0x00080000 */
  5619. #define I2C_CR1_GCEN I2C_CR1_GCEN_Msk /*!< General call enable */
  5620. #define I2C_CR1_SMBHEN_Pos (20U)
  5621. #define I2C_CR1_SMBHEN_Msk (0x1UL << I2C_CR1_SMBHEN_Pos) /*!< 0x00100000 */
  5622. #define I2C_CR1_SMBHEN I2C_CR1_SMBHEN_Msk /*!< SMBus host address enable */
  5623. #define I2C_CR1_SMBDEN_Pos (21U)
  5624. #define I2C_CR1_SMBDEN_Msk (0x1UL << I2C_CR1_SMBDEN_Pos) /*!< 0x00200000 */
  5625. #define I2C_CR1_SMBDEN I2C_CR1_SMBDEN_Msk /*!< SMBus device default address enable */
  5626. #define I2C_CR1_ALERTEN_Pos (22U)
  5627. #define I2C_CR1_ALERTEN_Msk (0x1UL << I2C_CR1_ALERTEN_Pos) /*!< 0x00400000 */
  5628. #define I2C_CR1_ALERTEN I2C_CR1_ALERTEN_Msk /*!< SMBus alert enable */
  5629. #define I2C_CR1_PECEN_Pos (23U)
  5630. #define I2C_CR1_PECEN_Msk (0x1UL << I2C_CR1_PECEN_Pos) /*!< 0x00800000 */
  5631. #define I2C_CR1_PECEN I2C_CR1_PECEN_Msk /*!< PEC enable */
  5632. /****************** Bit definition for I2C_CR2 register ********************/
  5633. #define I2C_CR2_SADD_Pos (0U)
  5634. #define I2C_CR2_SADD_Msk (0x3FFUL << I2C_CR2_SADD_Pos) /*!< 0x000003FF */
  5635. #define I2C_CR2_SADD I2C_CR2_SADD_Msk /*!< Slave address (master mode) */
  5636. #define I2C_CR2_RD_WRN_Pos (10U)
  5637. #define I2C_CR2_RD_WRN_Msk (0x1UL << I2C_CR2_RD_WRN_Pos) /*!< 0x00000400 */
  5638. #define I2C_CR2_RD_WRN I2C_CR2_RD_WRN_Msk /*!< Transfer direction (master mode) */
  5639. #define I2C_CR2_ADD10_Pos (11U)
  5640. #define I2C_CR2_ADD10_Msk (0x1UL << I2C_CR2_ADD10_Pos) /*!< 0x00000800 */
  5641. #define I2C_CR2_ADD10 I2C_CR2_ADD10_Msk /*!< 10-bit addressing mode (master mode) */
  5642. #define I2C_CR2_HEAD10R_Pos (12U)
  5643. #define I2C_CR2_HEAD10R_Msk (0x1UL << I2C_CR2_HEAD10R_Pos) /*!< 0x00001000 */
  5644. #define I2C_CR2_HEAD10R I2C_CR2_HEAD10R_Msk /*!< 10-bit address header only read direction (master mode) */
  5645. #define I2C_CR2_START_Pos (13U)
  5646. #define I2C_CR2_START_Msk (0x1UL << I2C_CR2_START_Pos) /*!< 0x00002000 */
  5647. #define I2C_CR2_START I2C_CR2_START_Msk /*!< START generation */
  5648. #define I2C_CR2_STOP_Pos (14U)
  5649. #define I2C_CR2_STOP_Msk (0x1UL << I2C_CR2_STOP_Pos) /*!< 0x00004000 */
  5650. #define I2C_CR2_STOP I2C_CR2_STOP_Msk /*!< STOP generation (master mode) */
  5651. #define I2C_CR2_NACK_Pos (15U)
  5652. #define I2C_CR2_NACK_Msk (0x1UL << I2C_CR2_NACK_Pos) /*!< 0x00008000 */
  5653. #define I2C_CR2_NACK I2C_CR2_NACK_Msk /*!< NACK generation (slave mode) */
  5654. #define I2C_CR2_NBYTES_Pos (16U)
  5655. #define I2C_CR2_NBYTES_Msk (0xFFUL << I2C_CR2_NBYTES_Pos) /*!< 0x00FF0000 */
  5656. #define I2C_CR2_NBYTES I2C_CR2_NBYTES_Msk /*!< Number of bytes */
  5657. #define I2C_CR2_RELOAD_Pos (24U)
  5658. #define I2C_CR2_RELOAD_Msk (0x1UL << I2C_CR2_RELOAD_Pos) /*!< 0x01000000 */
  5659. #define I2C_CR2_RELOAD I2C_CR2_RELOAD_Msk /*!< NBYTES reload mode */
  5660. #define I2C_CR2_AUTOEND_Pos (25U)
  5661. #define I2C_CR2_AUTOEND_Msk (0x1UL << I2C_CR2_AUTOEND_Pos) /*!< 0x02000000 */
  5662. #define I2C_CR2_AUTOEND I2C_CR2_AUTOEND_Msk /*!< Automatic end mode (master mode) */
  5663. #define I2C_CR2_PECBYTE_Pos (26U)
  5664. #define I2C_CR2_PECBYTE_Msk (0x1UL << I2C_CR2_PECBYTE_Pos) /*!< 0x04000000 */
  5665. #define I2C_CR2_PECBYTE I2C_CR2_PECBYTE_Msk /*!< Packet error checking byte */
  5666. /******************* Bit definition for I2C_OAR1 register ******************/
  5667. #define I2C_OAR1_OA1_Pos (0U)
  5668. #define I2C_OAR1_OA1_Msk (0x3FFUL << I2C_OAR1_OA1_Pos) /*!< 0x000003FF */
  5669. #define I2C_OAR1_OA1 I2C_OAR1_OA1_Msk /*!< Interface own address 1 */
  5670. #define I2C_OAR1_OA1MODE_Pos (10U)
  5671. #define I2C_OAR1_OA1MODE_Msk (0x1UL << I2C_OAR1_OA1MODE_Pos) /*!< 0x00000400 */
  5672. #define I2C_OAR1_OA1MODE I2C_OAR1_OA1MODE_Msk /*!< Own address 1 10-bit mode */
  5673. #define I2C_OAR1_OA1EN_Pos (15U)
  5674. #define I2C_OAR1_OA1EN_Msk (0x1UL << I2C_OAR1_OA1EN_Pos) /*!< 0x00008000 */
  5675. #define I2C_OAR1_OA1EN I2C_OAR1_OA1EN_Msk /*!< Own address 1 enable */
  5676. /******************* Bit definition for I2C_OAR2 register ******************/
  5677. #define I2C_OAR2_OA2_Pos (1U)
  5678. #define I2C_OAR2_OA2_Msk (0x7FUL << I2C_OAR2_OA2_Pos) /*!< 0x000000FE */
  5679. #define I2C_OAR2_OA2 I2C_OAR2_OA2_Msk /*!< Interface own address 2 */
  5680. #define I2C_OAR2_OA2MSK_Pos (8U)
  5681. #define I2C_OAR2_OA2MSK_Msk (0x7UL << I2C_OAR2_OA2MSK_Pos) /*!< 0x00000700 */
  5682. #define I2C_OAR2_OA2MSK I2C_OAR2_OA2MSK_Msk /*!< Own address 2 masks */
  5683. #define I2C_OAR2_OA2NOMASK (0x00000000UL) /*!< No mask */
  5684. #define I2C_OAR2_OA2MASK01_Pos (8U)
  5685. #define I2C_OAR2_OA2MASK01_Msk (0x1UL << I2C_OAR2_OA2MASK01_Pos) /*!< 0x00000100 */
  5686. #define I2C_OAR2_OA2MASK01 I2C_OAR2_OA2MASK01_Msk /*!< OA2[1] is masked, Only OA2[7:2] are compared */
  5687. #define I2C_OAR2_OA2MASK02_Pos (9U)
  5688. #define I2C_OAR2_OA2MASK02_Msk (0x1UL << I2C_OAR2_OA2MASK02_Pos) /*!< 0x00000200 */
  5689. #define I2C_OAR2_OA2MASK02 I2C_OAR2_OA2MASK02_Msk /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */
  5690. #define I2C_OAR2_OA2MASK03_Pos (8U)
  5691. #define I2C_OAR2_OA2MASK03_Msk (0x3UL << I2C_OAR2_OA2MASK03_Pos) /*!< 0x00000300 */
  5692. #define I2C_OAR2_OA2MASK03 I2C_OAR2_OA2MASK03_Msk /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */
  5693. #define I2C_OAR2_OA2MASK04_Pos (10U)
  5694. #define I2C_OAR2_OA2MASK04_Msk (0x1UL << I2C_OAR2_OA2MASK04_Pos) /*!< 0x00000400 */
  5695. #define I2C_OAR2_OA2MASK04 I2C_OAR2_OA2MASK04_Msk /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */
  5696. #define I2C_OAR2_OA2MASK05_Pos (8U)
  5697. #define I2C_OAR2_OA2MASK05_Msk (0x5UL << I2C_OAR2_OA2MASK05_Pos) /*!< 0x00000500 */
  5698. #define I2C_OAR2_OA2MASK05 I2C_OAR2_OA2MASK05_Msk /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */
  5699. #define I2C_OAR2_OA2MASK06_Pos (9U)
  5700. #define I2C_OAR2_OA2MASK06_Msk (0x3UL << I2C_OAR2_OA2MASK06_Pos) /*!< 0x00000600 */
  5701. #define I2C_OAR2_OA2MASK06 I2C_OAR2_OA2MASK06_Msk /*!< OA2[6:1] is masked, Only OA2[7] are compared */
  5702. #define I2C_OAR2_OA2MASK07_Pos (8U)
  5703. #define I2C_OAR2_OA2MASK07_Msk (0x7UL << I2C_OAR2_OA2MASK07_Pos) /*!< 0x00000700 */
  5704. #define I2C_OAR2_OA2MASK07 I2C_OAR2_OA2MASK07_Msk /*!< OA2[7:1] is masked, No comparison is done */
  5705. #define I2C_OAR2_OA2EN_Pos (15U)
  5706. #define I2C_OAR2_OA2EN_Msk (0x1UL << I2C_OAR2_OA2EN_Pos) /*!< 0x00008000 */
  5707. #define I2C_OAR2_OA2EN I2C_OAR2_OA2EN_Msk /*!< Own address 2 enable */
  5708. /******************* Bit definition for I2C_TIMINGR register *******************/
  5709. #define I2C_TIMINGR_SCLL_Pos (0U)
  5710. #define I2C_TIMINGR_SCLL_Msk (0xFFUL << I2C_TIMINGR_SCLL_Pos) /*!< 0x000000FF */
  5711. #define I2C_TIMINGR_SCLL I2C_TIMINGR_SCLL_Msk /*!< SCL low period (master mode) */
  5712. #define I2C_TIMINGR_SCLH_Pos (8U)
  5713. #define I2C_TIMINGR_SCLH_Msk (0xFFUL << I2C_TIMINGR_SCLH_Pos) /*!< 0x0000FF00 */
  5714. #define I2C_TIMINGR_SCLH I2C_TIMINGR_SCLH_Msk /*!< SCL high period (master mode) */
  5715. #define I2C_TIMINGR_SDADEL_Pos (16U)
  5716. #define I2C_TIMINGR_SDADEL_Msk (0xFUL << I2C_TIMINGR_SDADEL_Pos) /*!< 0x000F0000 */
  5717. #define I2C_TIMINGR_SDADEL I2C_TIMINGR_SDADEL_Msk /*!< Data hold time */
  5718. #define I2C_TIMINGR_SCLDEL_Pos (20U)
  5719. #define I2C_TIMINGR_SCLDEL_Msk (0xFUL << I2C_TIMINGR_SCLDEL_Pos) /*!< 0x00F00000 */
  5720. #define I2C_TIMINGR_SCLDEL I2C_TIMINGR_SCLDEL_Msk /*!< Data setup time */
  5721. #define I2C_TIMINGR_PRESC_Pos (28U)
  5722. #define I2C_TIMINGR_PRESC_Msk (0xFUL << I2C_TIMINGR_PRESC_Pos) /*!< 0xF0000000 */
  5723. #define I2C_TIMINGR_PRESC I2C_TIMINGR_PRESC_Msk /*!< Timings prescaler */
  5724. /******************* Bit definition for I2C_TIMEOUTR register *******************/
  5725. #define I2C_TIMEOUTR_TIMEOUTA_Pos (0U)
  5726. #define I2C_TIMEOUTR_TIMEOUTA_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTA_Pos) /*!< 0x00000FFF */
  5727. #define I2C_TIMEOUTR_TIMEOUTA I2C_TIMEOUTR_TIMEOUTA_Msk /*!< Bus timeout A */
  5728. #define I2C_TIMEOUTR_TIDLE_Pos (12U)
  5729. #define I2C_TIMEOUTR_TIDLE_Msk (0x1UL << I2C_TIMEOUTR_TIDLE_Pos) /*!< 0x00001000 */
  5730. #define I2C_TIMEOUTR_TIDLE I2C_TIMEOUTR_TIDLE_Msk /*!< Idle clock timeout detection */
  5731. #define I2C_TIMEOUTR_TIMOUTEN_Pos (15U)
  5732. #define I2C_TIMEOUTR_TIMOUTEN_Msk (0x1UL << I2C_TIMEOUTR_TIMOUTEN_Pos) /*!< 0x00008000 */
  5733. #define I2C_TIMEOUTR_TIMOUTEN I2C_TIMEOUTR_TIMOUTEN_Msk /*!< Clock timeout enable */
  5734. #define I2C_TIMEOUTR_TIMEOUTB_Pos (16U)
  5735. #define I2C_TIMEOUTR_TIMEOUTB_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTB_Pos) /*!< 0x0FFF0000 */
  5736. #define I2C_TIMEOUTR_TIMEOUTB I2C_TIMEOUTR_TIMEOUTB_Msk /*!< Bus timeout B*/
  5737. #define I2C_TIMEOUTR_TEXTEN_Pos (31U)
  5738. #define I2C_TIMEOUTR_TEXTEN_Msk (0x1UL << I2C_TIMEOUTR_TEXTEN_Pos) /*!< 0x80000000 */
  5739. #define I2C_TIMEOUTR_TEXTEN I2C_TIMEOUTR_TEXTEN_Msk /*!< Extended clock timeout enable */
  5740. /****************** Bit definition for I2C_ISR register *********************/
  5741. #define I2C_ISR_TXE_Pos (0U)
  5742. #define I2C_ISR_TXE_Msk (0x1UL << I2C_ISR_TXE_Pos) /*!< 0x00000001 */
  5743. #define I2C_ISR_TXE I2C_ISR_TXE_Msk /*!< Transmit data register empty */
  5744. #define I2C_ISR_TXIS_Pos (1U)
  5745. #define I2C_ISR_TXIS_Msk (0x1UL << I2C_ISR_TXIS_Pos) /*!< 0x00000002 */
  5746. #define I2C_ISR_TXIS I2C_ISR_TXIS_Msk /*!< Transmit interrupt status */
  5747. #define I2C_ISR_RXNE_Pos (2U)
  5748. #define I2C_ISR_RXNE_Msk (0x1UL << I2C_ISR_RXNE_Pos) /*!< 0x00000004 */
  5749. #define I2C_ISR_RXNE I2C_ISR_RXNE_Msk /*!< Receive data register not empty */
  5750. #define I2C_ISR_ADDR_Pos (3U)
  5751. #define I2C_ISR_ADDR_Msk (0x1UL << I2C_ISR_ADDR_Pos) /*!< 0x00000008 */
  5752. #define I2C_ISR_ADDR I2C_ISR_ADDR_Msk /*!< Address matched (slave mode)*/
  5753. #define I2C_ISR_NACKF_Pos (4U)
  5754. #define I2C_ISR_NACKF_Msk (0x1UL << I2C_ISR_NACKF_Pos) /*!< 0x00000010 */
  5755. #define I2C_ISR_NACKF I2C_ISR_NACKF_Msk /*!< NACK received flag */
  5756. #define I2C_ISR_STOPF_Pos (5U)
  5757. #define I2C_ISR_STOPF_Msk (0x1UL << I2C_ISR_STOPF_Pos) /*!< 0x00000020 */
  5758. #define I2C_ISR_STOPF I2C_ISR_STOPF_Msk /*!< STOP detection flag */
  5759. #define I2C_ISR_TC_Pos (6U)
  5760. #define I2C_ISR_TC_Msk (0x1UL << I2C_ISR_TC_Pos) /*!< 0x00000040 */
  5761. #define I2C_ISR_TC I2C_ISR_TC_Msk /*!< Transfer complete (master mode) */
  5762. #define I2C_ISR_TCR_Pos (7U)
  5763. #define I2C_ISR_TCR_Msk (0x1UL << I2C_ISR_TCR_Pos) /*!< 0x00000080 */
  5764. #define I2C_ISR_TCR I2C_ISR_TCR_Msk /*!< Transfer complete reload */
  5765. #define I2C_ISR_BERR_Pos (8U)
  5766. #define I2C_ISR_BERR_Msk (0x1UL << I2C_ISR_BERR_Pos) /*!< 0x00000100 */
  5767. #define I2C_ISR_BERR I2C_ISR_BERR_Msk /*!< Bus error */
  5768. #define I2C_ISR_ARLO_Pos (9U)
  5769. #define I2C_ISR_ARLO_Msk (0x1UL << I2C_ISR_ARLO_Pos) /*!< 0x00000200 */
  5770. #define I2C_ISR_ARLO I2C_ISR_ARLO_Msk /*!< Arbitration lost */
  5771. #define I2C_ISR_OVR_Pos (10U)
  5772. #define I2C_ISR_OVR_Msk (0x1UL << I2C_ISR_OVR_Pos) /*!< 0x00000400 */
  5773. #define I2C_ISR_OVR I2C_ISR_OVR_Msk /*!< Overrun/Underrun */
  5774. #define I2C_ISR_PECERR_Pos (11U)
  5775. #define I2C_ISR_PECERR_Msk (0x1UL << I2C_ISR_PECERR_Pos) /*!< 0x00000800 */
  5776. #define I2C_ISR_PECERR I2C_ISR_PECERR_Msk /*!< PEC error in reception */
  5777. #define I2C_ISR_TIMEOUT_Pos (12U)
  5778. #define I2C_ISR_TIMEOUT_Msk (0x1UL << I2C_ISR_TIMEOUT_Pos) /*!< 0x00001000 */
  5779. #define I2C_ISR_TIMEOUT I2C_ISR_TIMEOUT_Msk /*!< Timeout or Tlow detection flag */
  5780. #define I2C_ISR_ALERT_Pos (13U)
  5781. #define I2C_ISR_ALERT_Msk (0x1UL << I2C_ISR_ALERT_Pos) /*!< 0x00002000 */
  5782. #define I2C_ISR_ALERT I2C_ISR_ALERT_Msk /*!< SMBus alert */
  5783. #define I2C_ISR_BUSY_Pos (15U)
  5784. #define I2C_ISR_BUSY_Msk (0x1UL << I2C_ISR_BUSY_Pos) /*!< 0x00008000 */
  5785. #define I2C_ISR_BUSY I2C_ISR_BUSY_Msk /*!< Bus busy */
  5786. #define I2C_ISR_DIR_Pos (16U)
  5787. #define I2C_ISR_DIR_Msk (0x1UL << I2C_ISR_DIR_Pos) /*!< 0x00010000 */
  5788. #define I2C_ISR_DIR I2C_ISR_DIR_Msk /*!< Transfer direction (slave mode) */
  5789. #define I2C_ISR_ADDCODE_Pos (17U)
  5790. #define I2C_ISR_ADDCODE_Msk (0x7FUL << I2C_ISR_ADDCODE_Pos) /*!< 0x00FE0000 */
  5791. #define I2C_ISR_ADDCODE I2C_ISR_ADDCODE_Msk /*!< Address match code (slave mode) */
  5792. /****************** Bit definition for I2C_ICR register *********************/
  5793. #define I2C_ICR_ADDRCF_Pos (3U)
  5794. #define I2C_ICR_ADDRCF_Msk (0x1UL << I2C_ICR_ADDRCF_Pos) /*!< 0x00000008 */
  5795. #define I2C_ICR_ADDRCF I2C_ICR_ADDRCF_Msk /*!< Address matched clear flag */
  5796. #define I2C_ICR_NACKCF_Pos (4U)
  5797. #define I2C_ICR_NACKCF_Msk (0x1UL << I2C_ICR_NACKCF_Pos) /*!< 0x00000010 */
  5798. #define I2C_ICR_NACKCF I2C_ICR_NACKCF_Msk /*!< NACK clear flag */
  5799. #define I2C_ICR_STOPCF_Pos (5U)
  5800. #define I2C_ICR_STOPCF_Msk (0x1UL << I2C_ICR_STOPCF_Pos) /*!< 0x00000020 */
  5801. #define I2C_ICR_STOPCF I2C_ICR_STOPCF_Msk /*!< STOP detection clear flag */
  5802. #define I2C_ICR_BERRCF_Pos (8U)
  5803. #define I2C_ICR_BERRCF_Msk (0x1UL << I2C_ICR_BERRCF_Pos) /*!< 0x00000100 */
  5804. #define I2C_ICR_BERRCF I2C_ICR_BERRCF_Msk /*!< Bus error clear flag */
  5805. #define I2C_ICR_ARLOCF_Pos (9U)
  5806. #define I2C_ICR_ARLOCF_Msk (0x1UL << I2C_ICR_ARLOCF_Pos) /*!< 0x00000200 */
  5807. #define I2C_ICR_ARLOCF I2C_ICR_ARLOCF_Msk /*!< Arbitration lost clear flag */
  5808. #define I2C_ICR_OVRCF_Pos (10U)
  5809. #define I2C_ICR_OVRCF_Msk (0x1UL << I2C_ICR_OVRCF_Pos) /*!< 0x00000400 */
  5810. #define I2C_ICR_OVRCF I2C_ICR_OVRCF_Msk /*!< Overrun/Underrun clear flag */
  5811. #define I2C_ICR_PECCF_Pos (11U)
  5812. #define I2C_ICR_PECCF_Msk (0x1UL << I2C_ICR_PECCF_Pos) /*!< 0x00000800 */
  5813. #define I2C_ICR_PECCF I2C_ICR_PECCF_Msk /*!< PAC error clear flag */
  5814. #define I2C_ICR_TIMOUTCF_Pos (12U)
  5815. #define I2C_ICR_TIMOUTCF_Msk (0x1UL << I2C_ICR_TIMOUTCF_Pos) /*!< 0x00001000 */
  5816. #define I2C_ICR_TIMOUTCF I2C_ICR_TIMOUTCF_Msk /*!< Timeout clear flag */
  5817. #define I2C_ICR_ALERTCF_Pos (13U)
  5818. #define I2C_ICR_ALERTCF_Msk (0x1UL << I2C_ICR_ALERTCF_Pos) /*!< 0x00002000 */
  5819. #define I2C_ICR_ALERTCF I2C_ICR_ALERTCF_Msk /*!< Alert clear flag */
  5820. /****************** Bit definition for I2C_PECR register *********************/
  5821. #define I2C_PECR_PEC_Pos (0U)
  5822. #define I2C_PECR_PEC_Msk (0xFFUL << I2C_PECR_PEC_Pos) /*!< 0x000000FF */
  5823. #define I2C_PECR_PEC I2C_PECR_PEC_Msk /*!< PEC register */
  5824. /****************** Bit definition for I2C_RXDR register *********************/
  5825. #define I2C_RXDR_RXDATA_Pos (0U)
  5826. #define I2C_RXDR_RXDATA_Msk (0xFFUL << I2C_RXDR_RXDATA_Pos) /*!< 0x000000FF */
  5827. #define I2C_RXDR_RXDATA I2C_RXDR_RXDATA_Msk /*!< 8-bit receive data */
  5828. /****************** Bit definition for I2C_TXDR register *********************/
  5829. #define I2C_TXDR_TXDATA_Pos (0U)
  5830. #define I2C_TXDR_TXDATA_Msk (0xFFUL << I2C_TXDR_TXDATA_Pos) /*!< 0x000000FF */
  5831. #define I2C_TXDR_TXDATA I2C_TXDR_TXDATA_Msk /*!< 8-bit transmit data */
  5832. /******************************************************************************/
  5833. /* */
  5834. /* Independent WATCHDOG (IWDG) */
  5835. /* */
  5836. /******************************************************************************/
  5837. /******************* Bit definition for IWDG_KR register ********************/
  5838. #define IWDG_KR_KEY_Pos (0U)
  5839. #define IWDG_KR_KEY_Msk (0xFFFFUL << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */
  5840. #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!<Key value (write only, read 0000h) */
  5841. /******************* Bit definition for IWDG_PR register ********************/
  5842. #define IWDG_PR_PR_Pos (0U)
  5843. #define IWDG_PR_PR_Msk (0x7UL << IWDG_PR_PR_Pos) /*!< 0x00000007 */
  5844. #define IWDG_PR_PR IWDG_PR_PR_Msk /*!<PR[2:0] (Prescaler divider) */
  5845. #define IWDG_PR_PR_0 (0x1U << IWDG_PR_PR_Pos) /*!< 0x00000001 */
  5846. #define IWDG_PR_PR_1 (0x2U << IWDG_PR_PR_Pos) /*!< 0x00000002 */
  5847. #define IWDG_PR_PR_2 (0x4U << IWDG_PR_PR_Pos) /*!< 0x00000004 */
  5848. /******************* Bit definition for IWDG_RLR register *******************/
  5849. #define IWDG_RLR_RL_Pos (0U)
  5850. #define IWDG_RLR_RL_Msk (0xFFFUL << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */
  5851. #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!<Watchdog counter reload value */
  5852. /******************* Bit definition for IWDG_SR register ********************/
  5853. #define IWDG_SR_PVU_Pos (0U)
  5854. #define IWDG_SR_PVU_Msk (0x1UL << IWDG_SR_PVU_Pos) /*!< 0x00000001 */
  5855. #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */
  5856. #define IWDG_SR_RVU_Pos (1U)
  5857. #define IWDG_SR_RVU_Msk (0x1UL << IWDG_SR_RVU_Pos) /*!< 0x00000002 */
  5858. #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */
  5859. #define IWDG_SR_WVU_Pos (2U)
  5860. #define IWDG_SR_WVU_Msk (0x1UL << IWDG_SR_WVU_Pos) /*!< 0x00000004 */
  5861. #define IWDG_SR_WVU IWDG_SR_WVU_Msk /*!< Watchdog counter window value update */
  5862. /******************* Bit definition for IWDG_KR register ********************/
  5863. #define IWDG_WINR_WIN_Pos (0U)
  5864. #define IWDG_WINR_WIN_Msk (0xFFFUL << IWDG_WINR_WIN_Pos) /*!< 0x00000FFF */
  5865. #define IWDG_WINR_WIN IWDG_WINR_WIN_Msk /*!< Watchdog counter window value */
  5866. /******************************************************************************/
  5867. /* */
  5868. /* Power Control */
  5869. /* */
  5870. /******************************************************************************/
  5871. #define PWR_SUPPORT_STOP2
  5872. /******************** Bit definition for PWR_CR1 register ********************/
  5873. #define PWR_CR1_LPMS_Pos (0U)
  5874. #define PWR_CR1_LPMS_Msk (0x7UL << PWR_CR1_LPMS_Pos) /*!< 0x00000007 */
  5875. #define PWR_CR1_LPMS PWR_CR1_LPMS_Msk /*!< Low Power Mode Selection for CPU1 */
  5876. #define PWR_CR1_LPMS_0 (0x1U << PWR_CR1_LPMS_Pos) /*!< 0x00000001 */
  5877. #define PWR_CR1_LPMS_1 (0x2U << PWR_CR1_LPMS_Pos) /*!< 0x00000002 */
  5878. #define PWR_CR1_LPMS_2 (0x4U << PWR_CR1_LPMS_Pos) /*!< 0x00000004 */
  5879. #define PWR_CR1_FPDR_Pos (4U)
  5880. #define PWR_CR1_FPDR_Msk (0x1UL << PWR_CR1_FPDR_Pos) /*!< 0x00000010 */
  5881. #define PWR_CR1_FPDR PWR_CR1_FPDR_Msk /*!< Flash power down mode during LPrun for CPU1 */
  5882. #define PWR_CR1_FPDS_Pos (5U)
  5883. #define PWR_CR1_FPDS_Msk (0x1UL << PWR_CR1_FPDS_Pos) /*!< 0x00000020 */
  5884. #define PWR_CR1_FPDS PWR_CR1_FPDS_Msk /*!< Flash power down mode during LPsleep for CPU1 */
  5885. #define PWR_CR1_DBP_Pos (8U)
  5886. #define PWR_CR1_DBP_Msk (0x1UL << PWR_CR1_DBP_Pos) /*!< 0x00000100 */
  5887. #define PWR_CR1_DBP PWR_CR1_DBP_Msk /*!< Disable Backup Domain write protection */
  5888. #define PWR_CR1_VOS_Pos (9U)
  5889. #define PWR_CR1_VOS_Msk (0x3UL << PWR_CR1_VOS_Pos) /*!< 0x00000600 */
  5890. #define PWR_CR1_VOS PWR_CR1_VOS_Msk /*!< Voltage scaling range selection */
  5891. #define PWR_CR1_VOS_0 (0x1U << PWR_CR1_VOS_Pos) /*!< 0x00000200 */
  5892. #define PWR_CR1_VOS_1 (0x2U << PWR_CR1_VOS_Pos) /*!< 0x00000400 */
  5893. #define PWR_CR1_LPR_Pos (14U)
  5894. #define PWR_CR1_LPR_Msk (0x1UL << PWR_CR1_LPR_Pos) /*!< 0x00004000 */
  5895. #define PWR_CR1_LPR PWR_CR1_LPR_Msk /*!< Regulator Low-Power Run mode */
  5896. /******************** Bit definition for PWR_CR2 register ********************/
  5897. #define PWR_CR2_PVDE_Pos (0U)
  5898. #define PWR_CR2_PVDE_Msk (0x1UL << PWR_CR2_PVDE_Pos) /*!< 0x00000001 */
  5899. #define PWR_CR2_PVDE PWR_CR2_PVDE_Msk /*!< Power voltage detector enable */
  5900. #define PWR_CR2_PLS_Pos (1U)
  5901. #define PWR_CR2_PLS_Msk (0x7UL << PWR_CR2_PLS_Pos) /*!< 0x0000000E */
  5902. #define PWR_CR2_PLS PWR_CR2_PLS_Msk /*!< Power voltage detector level selection */
  5903. #define PWR_CR2_PLS_0 (0x1U << PWR_CR2_PLS_Pos) /*!< 0x00000002 */
  5904. #define PWR_CR2_PLS_1 (0x2U << PWR_CR2_PLS_Pos) /*!< 0x00000004 */
  5905. #define PWR_CR2_PLS_2 (0x4U << PWR_CR2_PLS_Pos) /*!< 0x00000008 */
  5906. #define PWR_CR2_PVME_Pos (4U)
  5907. #define PWR_CR2_PVME_Msk (0x5UL << PWR_CR2_PVME_Pos) /*!< 0x00000050 */
  5908. #define PWR_CR2_PVME PWR_CR2_PVME_Msk /*!< Peripherical Voltage Monitor Enable for all power domains */
  5909. #define PWR_CR2_PVME1_Pos (4U)
  5910. #define PWR_CR2_PVME1_Msk (0x1UL << PWR_CR2_PVME1_Pos) /*!< 0x00000010 */
  5911. #define PWR_CR2_PVME1 PWR_CR2_PVME1_Msk /*!< Peripherical Voltage Monitor Vusb Enable */
  5912. #define PWR_CR2_PVME3_Pos (6U)
  5913. #define PWR_CR2_PVME3_Msk (0x1UL << PWR_CR2_PVME3_Pos) /*!< 0x00000040 */
  5914. #define PWR_CR2_PVME3 PWR_CR2_PVME3_Msk /*!< Peripherical Voltage Monitor Vdda Enable */
  5915. #define PWR_CR2_USV_Pos (10U)
  5916. #define PWR_CR2_USV_Msk (0x1UL << PWR_CR2_USV_Pos) /*!< 0x00000400 */
  5917. #define PWR_CR2_USV PWR_CR2_USV_Msk /*!< USB Supply Valid */
  5918. /******************** Bit definition for PWR_CR3 register ********************/
  5919. #define PWR_CR3_EWUP_Pos (0U)
  5920. #define PWR_CR3_EWUP_Msk (0x1FUL << PWR_CR3_EWUP_Pos) /*!< 0x0000001F */
  5921. #define PWR_CR3_EWUP PWR_CR3_EWUP_Msk /*!< Enable all external Wake-Up lines */
  5922. #define PWR_CR3_EWUP1_Pos (0U)
  5923. #define PWR_CR3_EWUP1_Msk (0x1UL << PWR_CR3_EWUP1_Pos) /*!< 0x00000001 */
  5924. #define PWR_CR3_EWUP1 PWR_CR3_EWUP1_Msk /*!< Enable external WKUP Pin 1 [line 0] */
  5925. #define PWR_CR3_EWUP2_Pos (1U)
  5926. #define PWR_CR3_EWUP2_Msk (0x1UL << PWR_CR3_EWUP2_Pos) /*!< 0x00000002 */
  5927. #define PWR_CR3_EWUP2 PWR_CR3_EWUP2_Msk /*!< Enable external WKUP Pin 2 [line 1] */
  5928. #define PWR_CR3_EWUP3_Pos (2U)
  5929. #define PWR_CR3_EWUP3_Msk (0x1UL << PWR_CR3_EWUP3_Pos) /*!< 0x00000004 */
  5930. #define PWR_CR3_EWUP3 PWR_CR3_EWUP3_Msk /*!< Enable external WKUP Pin 3 [line 2] */
  5931. #define PWR_CR3_EWUP4_Pos (3U)
  5932. #define PWR_CR3_EWUP4_Msk (0x1UL << PWR_CR3_EWUP4_Pos) /*!< 0x00000008 */
  5933. #define PWR_CR3_EWUP4 PWR_CR3_EWUP4_Msk /*!< Enable external WKUP Pin 4 [line 3] */
  5934. #define PWR_CR3_EWUP5_Pos (4U)
  5935. #define PWR_CR3_EWUP5_Msk (0x1UL << PWR_CR3_EWUP5_Pos) /*!< 0x00000010 */
  5936. #define PWR_CR3_EWUP5 PWR_CR3_EWUP5_Msk /*!< Enable external WKUP Pin 5 [line 4] */
  5937. #define PWR_CR3_EBORHSMPSFB_Pos (8U)
  5938. #define PWR_CR3_EBORHSMPSFB_Msk (0x1UL << PWR_CR3_EBORHSMPSFB_Pos) /*!< 0x00000100 */
  5939. #define PWR_CR3_EBORHSMPSFB PWR_CR3_EBORHSMPSFB_Msk /*!< BORH and SMPS Step Down converter forced in Bypass interrupts for CPU1 */
  5940. #define PWR_CR3_RRS_Pos (9U)
  5941. #define PWR_CR3_RRS_Msk (0x1UL << PWR_CR3_RRS_Pos) /*!< 0x00000200 */
  5942. #define PWR_CR3_RRS PWR_CR3_RRS_Msk /*!< SRAM2 retention in STANDBY mode */
  5943. #define PWR_CR3_APC_Pos (10U)
  5944. #define PWR_CR3_APC_Msk (0x1UL << PWR_CR3_APC_Pos) /*!< 0x00000400 */
  5945. #define PWR_CR3_APC PWR_CR3_APC_Msk /*!< Apply pull-up and pull-down configuration for CPU1 */
  5946. #define PWR_CR3_ECRPE_Pos (11U)
  5947. #define PWR_CR3_ECRPE_Msk (0x1UL << PWR_CR3_ECRPE_Pos) /*!< 0x00000800 */
  5948. #define PWR_CR3_ECRPE PWR_CR3_ECRPE_Msk /*!< Critical radio phase end of activity interrupt for CPU1 */
  5949. #define PWR_CR3_EBLEA_Pos (12U)
  5950. #define PWR_CR3_EBLEA_Msk (0x1UL << PWR_CR3_EBLEA_Pos) /*!< 0x00010000 */
  5951. #define PWR_CR3_EBLEA PWR_CR3_EBLEA_Msk /*!< BLE end of activity interrupt for CPU1 */
  5952. #define PWR_CR3_E802A_Pos (13U)
  5953. #define PWR_CR3_E802A_Msk (0x1UL << PWR_CR3_E802A_Pos) /*!< 0x00020000 */
  5954. #define PWR_CR3_E802A PWR_CR3_E802A_Msk /*!< 802.15.4 end of activity interrupt for CPU1 */
  5955. #define PWR_CR3_EC2H_Pos (14U)
  5956. #define PWR_CR3_EC2H_Msk (0x1UL << PWR_CR3_EC2H_Pos) /*!< 0x00040000 */
  5957. #define PWR_CR3_EC2H PWR_CR3_EC2H_Msk /*!< CPU2 Hold interrupt for CPU1 */
  5958. #define PWR_CR3_EIWUL_Pos (15U)
  5959. #define PWR_CR3_EIWUL_Msk (0x1UL << PWR_CR3_EIWUL_Pos) /*!< 0x00080000 */
  5960. #define PWR_CR3_EIWUL PWR_CR3_EIWUL_Msk /*!< Internal Wake-Up line interrupt for CPU1 */
  5961. /******************** Bit definition for PWR_CR4 register ********************/
  5962. #define PWR_CR4_WP_Pos (0U)
  5963. #define PWR_CR4_WP_Msk (0x1FUL << PWR_CR4_WP_Pos) /*!< 0x0000001F */
  5964. #define PWR_CR4_WP PWR_CR4_WP_Msk /*!< Wake-Up polarity for all pins */
  5965. #define PWR_CR4_WP1_Pos (0U)
  5966. #define PWR_CR4_WP1_Msk (0x1UL << PWR_CR4_WP1_Pos) /*!< 0x00000001 */
  5967. #define PWR_CR4_WP1 PWR_CR4_WP1_Msk /*!< Wake-Up Pin 1 [line 0] polarity */
  5968. #define PWR_CR4_WP2_Pos (1U)
  5969. #define PWR_CR4_WP2_Msk (0x1UL << PWR_CR4_WP2_Pos) /*!< 0x00000002 */
  5970. #define PWR_CR4_WP2 PWR_CR4_WP2_Msk /*!< Wake-Up Pin 2 [line 1] polarity */
  5971. #define PWR_CR4_WP3_Pos (2U)
  5972. #define PWR_CR4_WP3_Msk (0x1UL << PWR_CR4_WP3_Pos) /*!< 0x00000004 */
  5973. #define PWR_CR4_WP3 PWR_CR4_WP3_Msk /*!< Wake-Up Pin 3 [line 2] polarity */
  5974. #define PWR_CR4_WP4_Pos (3U)
  5975. #define PWR_CR4_WP4_Msk (0x1UL << PWR_CR4_WP4_Pos) /*!< 0x00000008 */
  5976. #define PWR_CR4_WP4 PWR_CR4_WP4_Msk /*!< Wake-Up Pin 4 [line 3] polarity */
  5977. #define PWR_CR4_WP5_Pos (4U)
  5978. #define PWR_CR4_WP5_Msk (0x1UL << PWR_CR4_WP5_Pos) /*!< 0x00000010 */
  5979. #define PWR_CR4_WP5 PWR_CR4_WP5_Msk /*!< Wake-Up Pin 5 [line 4] polarity */
  5980. #define PWR_CR4_VBE_Pos (8U)
  5981. #define PWR_CR4_VBE_Msk (0x1UL << PWR_CR4_VBE_Pos) /*!< 0x00000100 */
  5982. #define PWR_CR4_VBE PWR_CR4_VBE_Msk /*!< VBAT battery charging enable */
  5983. #define PWR_CR4_VBRS_Pos (9U)
  5984. #define PWR_CR4_VBRS_Msk (0x1UL << PWR_CR4_VBRS_Pos) /*!< 0x00000200 */
  5985. #define PWR_CR4_VBRS PWR_CR4_VBRS_Msk /*!< VBAT battery charging resistor selection */
  5986. #define PWR_CR4_C2BOOT_Pos (15U)
  5987. #define PWR_CR4_C2BOOT_Msk (0x1UL << PWR_CR4_C2BOOT_Pos) /*!< 0x00008000 */
  5988. #define PWR_CR4_C2BOOT PWR_CR4_C2BOOT_Msk /*!< Boot CPU2 after reset or wakeup from Stop or Standby modes */
  5989. /******************** Bit definition for PWR_SR1 register ********************/
  5990. #define PWR_SR1_WUF_Pos (0U)
  5991. #define PWR_SR1_WUF_Msk (0x1FUL << PWR_SR1_WUF_Pos) /*!< 0x0000001F */
  5992. #define PWR_SR1_WUF PWR_SR1_WUF_Msk /*!< Wakeup Flags of all pins */
  5993. #define PWR_SR1_WUF1_Pos (0U)
  5994. #define PWR_SR1_WUF1_Msk (0x1UL << PWR_SR1_WUF1_Pos) /*!< 0x00000001 */
  5995. #define PWR_SR1_WUF1 PWR_SR1_WUF1_Msk /*!< Wakeup Pin 1 [Flag 0] */
  5996. #define PWR_SR1_WUF2_Pos (1U)
  5997. #define PWR_SR1_WUF2_Msk (0x1UL << PWR_SR1_WUF2_Pos) /*!< 0x00000002 */
  5998. #define PWR_SR1_WUF2 PWR_SR1_WUF2_Msk /*!< Wakeup Pin 2 [Flag 1] */
  5999. #define PWR_SR1_WUF3_Pos (2U)
  6000. #define PWR_SR1_WUF3_Msk (0x1UL << PWR_SR1_WUF3_Pos) /*!< 0x00000004 */
  6001. #define PWR_SR1_WUF3 PWR_SR1_WUF3_Msk /*!< Wakeup Pin 3 [Flag 2] */
  6002. #define PWR_SR1_WUF4_Pos (3U)
  6003. #define PWR_SR1_WUF4_Msk (0x1UL << PWR_SR1_WUF4_Pos) /*!< 0x00000008 */
  6004. #define PWR_SR1_WUF4 PWR_SR1_WUF4_Msk /*!< Wakeup Pin 4 [Flag 3] */
  6005. #define PWR_SR1_WUF5_Pos (4U)
  6006. #define PWR_SR1_WUF5_Msk (0x1UL << PWR_SR1_WUF5_Pos) /*!< 0x00000010 */
  6007. #define PWR_SR1_WUF5 PWR_SR1_WUF5_Msk /*!< Wakeup Pin 5 [Flag 4] */
  6008. #define PWR_SR1_SMPSFBF_Pos (7U)
  6009. #define PWR_SR1_SMPSFBF_Msk (0x1UL << PWR_SR1_SMPSFBF_Pos) /*!< 0x00000100 */
  6010. #define PWR_SR1_SMPSFBF PWR_SR1_SMPSFBF_Msk /*!< SMPS Step Down converter forced in bypass mode interrupt flag */
  6011. #define PWR_SR1_BORHF_Pos (8U)
  6012. #define PWR_SR1_BORHF_Msk (0x1UL << PWR_SR1_BORHF_Pos) /*!< 0x00000100 */
  6013. #define PWR_SR1_BORHF PWR_SR1_BORHF_Msk /*!< BORH interrupt flag */
  6014. #define PWR_SR1_BLEWUF_Pos (9U)
  6015. #define PWR_SR1_BLEWUF_Msk (0x1UL << PWR_SR1_BLEWUF_Pos) /*!< 0x00000200 */
  6016. #define PWR_SR1_BLEWUF PWR_SR1_BLEWUF_Msk /*!< BLE wakeup interrupt flag */
  6017. #define PWR_SR1_802WUF_Pos (10U)
  6018. #define PWR_SR1_802WUF_Msk (0x1UL << PWR_SR1_802WUF_Pos) /*!< 0x00000400 */
  6019. #define PWR_SR1_802WUF PWR_SR1_802WUF_Msk /*!< 802.15.4 wakeup interrupt flag */
  6020. #define PWR_SR1_CRPEF_Pos (11U)
  6021. #define PWR_SR1_CRPEF_Msk (0x1UL << PWR_SR1_CRPEF_Pos) /*!< 0x00000800 */
  6022. #define PWR_SR1_CRPEF PWR_SR1_CRPEF_Msk /*!< Critical radio phase end of activity interrupt flag */
  6023. #define PWR_SR1_BLEAF_Pos (12U)
  6024. #define PWR_SR1_BLEAF_Msk (0x1UL << PWR_SR1_BLEAF_Pos) /*!< 0x00001000 */
  6025. #define PWR_SR1_BLEAF PWR_SR1_BLEAF_Msk /*!< BLE end of activity interrupt flag */
  6026. #define PWR_SR1_802AF_Pos (13U)
  6027. #define PWR_SR1_802AF_Msk (0x1UL << PWR_SR1_802AF_Pos) /*!< 0x00002000 */
  6028. #define PWR_SR1_802AF PWR_SR1_802AF_Msk /*!< 802.15.4 end of activity interrupt flag */
  6029. #define PWR_SR1_C2HF_Pos (14U)
  6030. #define PWR_SR1_C2HF_Msk (0x1UL << PWR_SR1_C2HF_Pos) /*!< 0x00004000 */
  6031. #define PWR_SR1_C2HF PWR_SR1_C2HF_Msk /*!< CPU2 Hold interrupt flag */
  6032. #define PWR_SR1_WUFI_Pos (15U)
  6033. #define PWR_SR1_WUFI_Msk (0x1UL << PWR_SR1_WUFI_Pos) /*!< 0x00008000 */
  6034. #define PWR_SR1_WUFI PWR_SR1_WUFI_Msk /*!< Internal wakeup interrupt flag */
  6035. /******************** Bit definition for PWR_SR2 register ********************/
  6036. #define PWR_SR2_SMPSBF_Pos (0U)
  6037. #define PWR_SR2_SMPSBF_Msk (0x1UL << PWR_SR2_SMPSBF_Pos) /*!< 0x00000001 */
  6038. #define PWR_SR2_SMPSBF PWR_SR2_SMPSBF_Msk /*!< SMPS step down converter in operating mode bypass flag */
  6039. #define PWR_SR2_SMPSF_Pos (1U)
  6040. #define PWR_SR2_SMPSF_Msk (0x1UL << PWR_SR2_SMPSF_Pos) /*!< 0x00000002 */
  6041. #define PWR_SR2_SMPSF PWR_SR2_SMPSF_Msk /*!< SMPS step down converter in operating mode step down flag */
  6042. #define PWR_SR2_REGLPS_Pos (8U)
  6043. #define PWR_SR2_REGLPS_Msk (0x1UL << PWR_SR2_REGLPS_Pos) /*!< 0x00000100 */
  6044. #define PWR_SR2_REGLPS PWR_SR2_REGLPS_Msk /*!< Low-power regulator started */
  6045. #define PWR_SR2_REGLPF_Pos (9U)
  6046. #define PWR_SR2_REGLPF_Msk (0x1UL << PWR_SR2_REGLPF_Pos) /*!< 0x00000200 */
  6047. #define PWR_SR2_REGLPF PWR_SR2_REGLPF_Msk /*!< Low-power regulator flag */
  6048. #define PWR_SR2_VOSF_Pos (10U)
  6049. #define PWR_SR2_VOSF_Msk (0x1UL << PWR_SR2_VOSF_Pos) /*!< 0x00000400 */
  6050. #define PWR_SR2_VOSF PWR_SR2_VOSF_Msk /*!< Voltage scaling flag */
  6051. #define PWR_SR2_PVDO_Pos (11U)
  6052. #define PWR_SR2_PVDO_Msk (0x1UL << PWR_SR2_PVDO_Pos) /*!< 0x00000800 */
  6053. #define PWR_SR2_PVDO PWR_SR2_PVDO_Msk /*!< Power voltage detector output */
  6054. #define PWR_SR2_PVMO_Pos (12U)
  6055. #define PWR_SR2_PVMO_Msk (0x5UL << PWR_SR2_PVMO_Pos) /*!< 0x00005000 */
  6056. #define PWR_SR2_PVMO PWR_SR2_PVMO_Msk /*!< Peripheral voltage monitor output for all power domains */
  6057. #define PWR_SR2_PVMO1_Pos (12U)
  6058. #define PWR_SR2_PVMO1_Msk (0x1UL << PWR_SR2_PVMO1_Pos) /*!< 0x00001000 */
  6059. #define PWR_SR2_PVMO1 PWR_SR2_PVMO1_Msk /*!< Peripheral voltage monitor output 1: VDDUSB vs. 1.2V */
  6060. #define PWR_SR2_PVMO3_Pos (14U)
  6061. #define PWR_SR2_PVMO3_Msk (0x1UL << PWR_SR2_PVMO3_Pos) /*!< 0x00004000 */
  6062. #define PWR_SR2_PVMO3 PWR_SR2_PVMO3_Msk /*!< Peripheral voltage monitor output 3: VDDA vs. 1.62V */
  6063. /******************** Bit definition for PWR_SCR register ********************/
  6064. #define PWR_SCR_CWUF_Pos (0U)
  6065. #define PWR_SCR_CWUF_Msk (0x1FUL << PWR_SCR_CWUF_Pos) /*!< 0x0000001F */
  6066. #define PWR_SCR_CWUF PWR_SCR_CWUF_Msk /*!< Clear Wake-up Flags for all pins */
  6067. #define PWR_SCR_CWUF1_Pos (0U)
  6068. #define PWR_SCR_CWUF1_Msk (0x1UL << PWR_SCR_CWUF1_Pos) /*!< 0x00000001 */
  6069. #define PWR_SCR_CWUF1 PWR_SCR_CWUF1_Msk /*!< Clear Wake-up Pin 1 [Flag 0] */
  6070. #define PWR_SCR_CWUF2_Pos (1U)
  6071. #define PWR_SCR_CWUF2_Msk (0x1UL << PWR_SCR_CWUF2_Pos) /*!< 0x00000002 */
  6072. #define PWR_SCR_CWUF2 PWR_SCR_CWUF2_Msk /*!< Clear Wake-up Pin 2 [Flag 1] */
  6073. #define PWR_SCR_CWUF3_Pos (2U)
  6074. #define PWR_SCR_CWUF3_Msk (0x1UL << PWR_SCR_CWUF3_Pos) /*!< 0x00000004 */
  6075. #define PWR_SCR_CWUF3 PWR_SCR_CWUF3_Msk /*!< Clear Wake-up Pin 3 [Flag 2] */
  6076. #define PWR_SCR_CWUF4_Pos (3U)
  6077. #define PWR_SCR_CWUF4_Msk (0x1UL << PWR_SCR_CWUF4_Pos) /*!< 0x00000008 */
  6078. #define PWR_SCR_CWUF4 PWR_SCR_CWUF4_Msk /*!< Clear Wake-up Pin 4 [Flag 3] */
  6079. #define PWR_SCR_CWUF5_Pos (4U)
  6080. #define PWR_SCR_CWUF5_Msk (0x1UL << PWR_SCR_CWUF5_Pos) /*!< 0x00000010 */
  6081. #define PWR_SCR_CWUF5 PWR_SCR_CWUF5_Msk /*!< Clear Wake-up Pin 5 [Flag 4] */
  6082. #define PWR_SCR_CSMPSFBF_Pos (7U)
  6083. #define PWR_SCR_CSMPSFBF_Msk (0x1UL << PWR_SCR_CSMPSFBF_Pos) /*!< 0x00000080 */
  6084. #define PWR_SCR_CSMPSFBF PWR_SCR_CSMPSFBF_Msk /*!< Clear SMPS Step Down converter forced in bypass mode interrupt flag */
  6085. #define PWR_SCR_CBORHF_Pos (8U)
  6086. #define PWR_SCR_CBORHF_Msk (0x1UL << PWR_SCR_CBORHF_Pos) /*!< 0x00000100 */
  6087. #define PWR_SCR_CBORHF PWR_SCR_CBORHF_Msk /*!< Clear BORH interrupt flag */
  6088. #define PWR_SCR_CBLEWUF_Pos (9U)
  6089. #define PWR_SCR_CBLEWUF_Msk (0x1UL << PWR_SCR_CBLEWUF_Pos) /*!< 0x00000200 */
  6090. #define PWR_SCR_CBLEWUF PWR_SCR_CBLEWUF_Msk /*!< Clear BLE wakeup interrupt flag */
  6091. #define PWR_SCR_C802WUF_Pos (10U)
  6092. #define PWR_SCR_C802WUF_Msk (0x1UL << PWR_SCR_C802WUF_Pos) /*!< 0x00000400 */
  6093. #define PWR_SCR_C802WUF PWR_SCR_C802WUF_Msk /*!< Clear 802.15.4 wakeup interrupt flag */
  6094. #define PWR_SCR_CCRPEF_Pos (11U)
  6095. #define PWR_SCR_CCRPEF_Msk (0x1UL << PWR_SCR_CCRPEF_Pos) /*!< 0x00000800 */
  6096. #define PWR_SCR_CCRPEF PWR_SCR_CCRPEF_Msk /*!< Clear Critical radio phase end of activity interrupt flag */
  6097. #define PWR_SCR_CBLEAF_Pos (12U)
  6098. #define PWR_SCR_CBLEAF_Msk (0x1UL << PWR_SCR_CBLEAF_Pos) /*!< 0x00001000 */
  6099. #define PWR_SCR_CBLEAF PWR_SCR_CBLEAF_Msk /*!< Clear BLE end of activity interrupt flag */
  6100. #define PWR_SCR_C802AF_Pos (13U)
  6101. #define PWR_SCR_C802AF_Msk (0x1UL << PWR_SCR_C802AF_Pos) /*!< 0x00002000 */
  6102. #define PWR_SCR_C802AF PWR_SCR_C802AF_Msk /*!< Clear 802.15.4 end of activity interrupt flag */
  6103. #define PWR_SCR_CC2HF_Pos (14U)
  6104. #define PWR_SCR_CC2HF_Msk (0x1UL << PWR_SCR_CC2HF_Pos) /*!< 0x00004000 */
  6105. #define PWR_SCR_CC2HF PWR_SCR_CC2HF_Msk /*!< Clear CPU2 Hold interrupt flag */
  6106. /******************** Bit definition for PWR_CR5 register ********************/
  6107. #define PWR_CR5_SMPSVOS_Pos (0U)
  6108. #define PWR_CR5_SMPSVOS_Msk (0xFUL << PWR_CR5_SMPSVOS_Pos) /*!< 0x0000000F */
  6109. #define PWR_CR5_SMPSVOS PWR_CR5_SMPSVOS_Msk /*!< SMPS step down converter voltage output scaling voltage level */
  6110. #define PWR_CR5_SMPSVOS_0 (0x01U << PWR_CR5_SMPSVOS_Pos) /*!< 0x00000001 */
  6111. #define PWR_CR5_SMPSVOS_1 (0x02U << PWR_CR5_SMPSVOS_Pos) /*!< 0x00000002 */
  6112. #define PWR_CR5_SMPSVOS_2 (0x04U << PWR_CR5_SMPSVOS_Pos) /*!< 0x00000004 */
  6113. #define PWR_CR5_SMPSVOS_3 (0x08U << PWR_CR5_SMPSVOS_Pos) /*!< 0x00000008 */
  6114. #define PWR_CR5_SMPSSC_Pos (4U)
  6115. #define PWR_CR5_SMPSSC_Msk (0x7UL << PWR_CR5_SMPSSC_Pos) /*!< 0x00000070 */
  6116. #define PWR_CR5_SMPSSC PWR_CR5_SMPSSC_Msk /*!< SMPS step down converter supply startup current selection */
  6117. #define PWR_CR5_SMPSSC_0 (0x01U << PWR_CR5_SMPSSC_Pos) /*!< 0x00000010 */
  6118. #define PWR_CR5_SMPSSC_1 (0x02U << PWR_CR5_SMPSSC_Pos) /*!< 0x00000020 */
  6119. #define PWR_CR5_SMPSSC_2 (0x04U << PWR_CR5_SMPSSC_Pos) /*!< 0x00000040 */
  6120. #define PWR_CR5_BORHC_Pos (8U)
  6121. #define PWR_CR5_BORHC_Msk (0x1UL << PWR_CR5_BORHC_Pos) /*!< 0x00000100 */
  6122. #define PWR_CR5_BORHC PWR_CR5_BORHC_Msk /*!< BORH configuration selection */
  6123. #define PWR_CR5_SMPSEN_Pos (15U)
  6124. #define PWR_CR5_SMPSEN_Msk (0x1UL << PWR_CR5_SMPSEN_Pos) /*!< 0x00008000 */
  6125. #define PWR_CR5_SMPSEN PWR_CR5_SMPSEN_Msk /*!< Enable SMPS Step Down converter SMPS mode enable */
  6126. /******************** Bit definition for PWR_PUCRA register *****************/
  6127. #define PWR_PUCRA_PA0_Pos (0U)
  6128. #define PWR_PUCRA_PA0_Msk (0x1UL << PWR_PUCRA_PA0_Pos) /*!< 0x00000001 */
  6129. #define PWR_PUCRA_PA0 PWR_PUCRA_PA0_Msk /*!< Pin PA0 Pull-Up set */
  6130. #define PWR_PUCRA_PA1_Pos (1U)
  6131. #define PWR_PUCRA_PA1_Msk (0x1UL << PWR_PUCRA_PA1_Pos) /*!< 0x00000002 */
  6132. #define PWR_PUCRA_PA1 PWR_PUCRA_PA1_Msk /*!< Pin PA1 Pull-Up set */
  6133. #define PWR_PUCRA_PA2_Pos (2U)
  6134. #define PWR_PUCRA_PA2_Msk (0x1UL << PWR_PUCRA_PA2_Pos) /*!< 0x00000004 */
  6135. #define PWR_PUCRA_PA2 PWR_PUCRA_PA2_Msk /*!< Pin PA2 Pull-Up set */
  6136. #define PWR_PUCRA_PA3_Pos (3U)
  6137. #define PWR_PUCRA_PA3_Msk (0x1UL << PWR_PUCRA_PA3_Pos) /*!< 0x00000008 */
  6138. #define PWR_PUCRA_PA3 PWR_PUCRA_PA3_Msk /*!< Pin PA3 Pull-Up set */
  6139. #define PWR_PUCRA_PA4_Pos (4U)
  6140. #define PWR_PUCRA_PA4_Msk (0x1UL << PWR_PUCRA_PA4_Pos) /*!< 0x00000010 */
  6141. #define PWR_PUCRA_PA4 PWR_PUCRA_PA4_Msk /*!< Pin PA4 Pull-Up set */
  6142. #define PWR_PUCRA_PA5_Pos (5U)
  6143. #define PWR_PUCRA_PA5_Msk (0x1UL << PWR_PUCRA_PA5_Pos) /*!< 0x00000020 */
  6144. #define PWR_PUCRA_PA5 PWR_PUCRA_PA5_Msk /*!< Pin PA5 Pull-Up set */
  6145. #define PWR_PUCRA_PA6_Pos (6U)
  6146. #define PWR_PUCRA_PA6_Msk (0x1UL << PWR_PUCRA_PA6_Pos) /*!< 0x00000040 */
  6147. #define PWR_PUCRA_PA6 PWR_PUCRA_PA6_Msk /*!< Pin PA6 Pull-Up set */
  6148. #define PWR_PUCRA_PA7_Pos (7U)
  6149. #define PWR_PUCRA_PA7_Msk (0x1UL << PWR_PUCRA_PA7_Pos) /*!< 0x00000080 */
  6150. #define PWR_PUCRA_PA7 PWR_PUCRA_PA7_Msk /*!< Pin PA7 Pull-Up set */
  6151. #define PWR_PUCRA_PA8_Pos (8U)
  6152. #define PWR_PUCRA_PA8_Msk (0x1UL << PWR_PUCRA_PA8_Pos) /*!< 0x00000100 */
  6153. #define PWR_PUCRA_PA8 PWR_PUCRA_PA8_Msk /*!< Pin PA8 Pull-Up set */
  6154. #define PWR_PUCRA_PA9_Pos (9U)
  6155. #define PWR_PUCRA_PA9_Msk (0x1UL << PWR_PUCRA_PA9_Pos) /*!< 0x00000200 */
  6156. #define PWR_PUCRA_PA9 PWR_PUCRA_PA9_Msk /*!< Pin PA9 Pull-Up set */
  6157. #define PWR_PUCRA_PA10_Pos (10U)
  6158. #define PWR_PUCRA_PA10_Msk (0x1UL << PWR_PUCRA_PA10_Pos) /*!< 0x00000400 */
  6159. #define PWR_PUCRA_PA10 PWR_PUCRA_PA10_Msk /*!< Pin PA10 Pull-Up set */
  6160. #define PWR_PUCRA_PA11_Pos (11U)
  6161. #define PWR_PUCRA_PA11_Msk (0x1UL << PWR_PUCRA_PA11_Pos) /*!< 0x00000800 */
  6162. #define PWR_PUCRA_PA11 PWR_PUCRA_PA11_Msk /*!< Pin PA11 Pull-Up set */
  6163. #define PWR_PUCRA_PA12_Pos (12U)
  6164. #define PWR_PUCRA_PA12_Msk (0x1UL << PWR_PUCRA_PA12_Pos) /*!< 0x00001000 */
  6165. #define PWR_PUCRA_PA12 PWR_PUCRA_PA12_Msk /*!< Pin PA12 Pull-Up set */
  6166. #define PWR_PUCRA_PA13_Pos (13U)
  6167. #define PWR_PUCRA_PA13_Msk (0x1UL << PWR_PUCRA_PA13_Pos) /*!< 0x00002000 */
  6168. #define PWR_PUCRA_PA13 PWR_PUCRA_PA13_Msk /*!< Pin PA13 Pull-Up set */
  6169. #define PWR_PUCRA_PA15_Pos (15U)
  6170. #define PWR_PUCRA_PA15_Msk (0x1UL << PWR_PUCRA_PA15_Pos) /*!< 0x00008000 */
  6171. #define PWR_PUCRA_PA15 PWR_PUCRA_PA15_Msk /*!< Pin PA15 Pull-Up set */
  6172. /******************** Bit definition for PWR_PDCRA register *****************/
  6173. #define PWR_PDCRA_PA0_Pos (0U)
  6174. #define PWR_PDCRA_PA0_Msk (0x1UL << PWR_PDCRA_PA0_Pos) /*!< 0x00000001 */
  6175. #define PWR_PDCRA_PA0 PWR_PDCRA_PA0_Msk /*!< Pin PA0 Pull-Down set */
  6176. #define PWR_PDCRA_PA1_Pos (1U)
  6177. #define PWR_PDCRA_PA1_Msk (0x1UL << PWR_PDCRA_PA1_Pos) /*!< 0x00000002 */
  6178. #define PWR_PDCRA_PA1 PWR_PDCRA_PA1_Msk /*!< Pin PA1 Pull-Down set */
  6179. #define PWR_PDCRA_PA2_Pos (2U)
  6180. #define PWR_PDCRA_PA2_Msk (0x1UL << PWR_PDCRA_PA2_Pos) /*!< 0x00000004 */
  6181. #define PWR_PDCRA_PA2 PWR_PDCRA_PA2_Msk /*!< Pin PA2 Pull-Down set */
  6182. #define PWR_PDCRA_PA3_Pos (3U)
  6183. #define PWR_PDCRA_PA3_Msk (0x1UL << PWR_PDCRA_PA3_Pos) /*!< 0x00000008 */
  6184. #define PWR_PDCRA_PA3 PWR_PDCRA_PA3_Msk /*!< Pin PA3 Pull-Down set */
  6185. #define PWR_PDCRA_PA4_Pos (4U)
  6186. #define PWR_PDCRA_PA4_Msk (0x1UL << PWR_PDCRA_PA4_Pos) /*!< 0x00000010 */
  6187. #define PWR_PDCRA_PA4 PWR_PDCRA_PA4_Msk /*!< Pin PA4 Pull-Down set */
  6188. #define PWR_PDCRA_PA5_Pos (5U)
  6189. #define PWR_PDCRA_PA5_Msk (0x1UL << PWR_PDCRA_PA5_Pos) /*!< 0x00000020 */
  6190. #define PWR_PDCRA_PA5 PWR_PDCRA_PA5_Msk /*!< Pin PA5 Pull-Down set */
  6191. #define PWR_PDCRA_PA6_Pos (6U)
  6192. #define PWR_PDCRA_PA6_Msk (0x1UL << PWR_PDCRA_PA6_Pos) /*!< 0x00000040 */
  6193. #define PWR_PDCRA_PA6 PWR_PDCRA_PA6_Msk /*!< Pin PA6 Pull-Down set */
  6194. #define PWR_PDCRA_PA7_Pos (7U)
  6195. #define PWR_PDCRA_PA7_Msk (0x1UL << PWR_PDCRA_PA7_Pos) /*!< 0x00000080 */
  6196. #define PWR_PDCRA_PA7 PWR_PDCRA_PA7_Msk /*!< Pin PA7 Pull-Down set */
  6197. #define PWR_PDCRA_PA8_Pos (8U)
  6198. #define PWR_PDCRA_PA8_Msk (0x1UL << PWR_PDCRA_PA8_Pos) /*!< 0x00000100 */
  6199. #define PWR_PDCRA_PA8 PWR_PDCRA_PA8_Msk /*!< Pin PA8 Pull-Down set */
  6200. #define PWR_PDCRA_PA9_Pos (9U)
  6201. #define PWR_PDCRA_PA9_Msk (0x1UL << PWR_PDCRA_PA9_Pos) /*!< 0x00000200 */
  6202. #define PWR_PDCRA_PA9 PWR_PDCRA_PA9_Msk /*!< Pin PA9 Pull-Down set */
  6203. #define PWR_PDCRA_PA10_Pos (10U)
  6204. #define PWR_PDCRA_PA10_Msk (0x1UL << PWR_PDCRA_PA10_Pos) /*!< 0x00000400 */
  6205. #define PWR_PDCRA_PA10 PWR_PDCRA_PA10_Msk /*!< Pin PA10 Pull-Down set */
  6206. #define PWR_PDCRA_PA11_Pos (11U)
  6207. #define PWR_PDCRA_PA11_Msk (0x1UL << PWR_PDCRA_PA11_Pos) /*!< 0x00000800 */
  6208. #define PWR_PDCRA_PA11 PWR_PDCRA_PA11_Msk /*!< Pin PA11 Pull-Down set */
  6209. #define PWR_PDCRA_PA12_Pos (12U)
  6210. #define PWR_PDCRA_PA12_Msk (0x1UL << PWR_PDCRA_PA12_Pos) /*!< 0x00001000 */
  6211. #define PWR_PDCRA_PA12 PWR_PDCRA_PA12_Msk /*!< Pin PA12 Pull-Down set */
  6212. #define PWR_PDCRA_PA14_Pos (14U)
  6213. #define PWR_PDCRA_PA14_Msk (0x1UL << PWR_PDCRA_PA14_Pos) /*!< 0x00004000 */
  6214. #define PWR_PDCRA_PA14 PWR_PDCRA_PA14_Msk /*!< Pin PA14 Pull-Down set */
  6215. /******************** Bit definition for PWR_PUCRB register *****************/
  6216. #define PWR_PUCRB_PB0_Pos (0U)
  6217. #define PWR_PUCRB_PB0_Msk (0x1UL << PWR_PUCRB_PB0_Pos) /*!< 0x00000001 */
  6218. #define PWR_PUCRB_PB0 PWR_PUCRB_PB0_Msk /*!< Pin PB0 Pull-Up set */
  6219. #define PWR_PUCRB_PB1_Pos (1U)
  6220. #define PWR_PUCRB_PB1_Msk (0x1UL << PWR_PUCRB_PB1_Pos) /*!< 0x00000002 */
  6221. #define PWR_PUCRB_PB1 PWR_PUCRB_PB1_Msk /*!< Pin PB1 Pull-Up set */
  6222. #define PWR_PUCRB_PB2_Pos (2U)
  6223. #define PWR_PUCRB_PB2_Msk (0x1UL << PWR_PUCRB_PB2_Pos) /*!< 0x00000004 */
  6224. #define PWR_PUCRB_PB2 PWR_PUCRB_PB2_Msk /*!< Pin PB2 Pull-Up set */
  6225. #define PWR_PUCRB_PB3_Pos (3U)
  6226. #define PWR_PUCRB_PB3_Msk (0x1UL << PWR_PUCRB_PB3_Pos) /*!< 0x00000008 */
  6227. #define PWR_PUCRB_PB3 PWR_PUCRB_PB3_Msk /*!< Pin PB3 Pull-Up set */
  6228. #define PWR_PUCRB_PB4_Pos (4U)
  6229. #define PWR_PUCRB_PB4_Msk (0x1UL << PWR_PUCRB_PB4_Pos) /*!< 0x00000010 */
  6230. #define PWR_PUCRB_PB4 PWR_PUCRB_PB4_Msk /*!< Pin PB4 Pull-Up set */
  6231. #define PWR_PUCRB_PB5_Pos (5U)
  6232. #define PWR_PUCRB_PB5_Msk (0x1UL << PWR_PUCRB_PB5_Pos) /*!< 0x00000020 */
  6233. #define PWR_PUCRB_PB5 PWR_PUCRB_PB5_Msk /*!< Pin PB5 Pull-Up set */
  6234. #define PWR_PUCRB_PB6_Pos (6U)
  6235. #define PWR_PUCRB_PB6_Msk (0x1UL << PWR_PUCRB_PB6_Pos) /*!< 0x00000040 */
  6236. #define PWR_PUCRB_PB6 PWR_PUCRB_PB6_Msk /*!< Pin PB6 Pull-Up set */
  6237. #define PWR_PUCRB_PB7_Pos (7U)
  6238. #define PWR_PUCRB_PB7_Msk (0x1UL << PWR_PUCRB_PB7_Pos) /*!< 0x00000080 */
  6239. #define PWR_PUCRB_PB7 PWR_PUCRB_PB7_Msk /*!< Pin PB7 Pull-Up set */
  6240. #define PWR_PUCRB_PB8_Pos (8U)
  6241. #define PWR_PUCRB_PB8_Msk (0x1UL << PWR_PUCRB_PB8_Pos) /*!< 0x00000100 */
  6242. #define PWR_PUCRB_PB8 PWR_PUCRB_PB8_Msk /*!< Pin PB8 Pull-Up set */
  6243. #define PWR_PUCRB_PB9_Pos (9U)
  6244. #define PWR_PUCRB_PB9_Msk (0x1UL << PWR_PUCRB_PB9_Pos) /*!< 0x00000200 */
  6245. #define PWR_PUCRB_PB9 PWR_PUCRB_PB9_Msk /*!< Pin PB9 Pull-Up set */
  6246. #define PWR_PUCRB_PB10_Pos (10U)
  6247. #define PWR_PUCRB_PB10_Msk (0x1UL << PWR_PUCRB_PB10_Pos) /*!< 0x00000400 */
  6248. #define PWR_PUCRB_PB10 PWR_PUCRB_PB10_Msk /*!< Pin PB10 Pull-Up set */
  6249. #define PWR_PUCRB_PB11_Pos (11U)
  6250. #define PWR_PUCRB_PB11_Msk (0x1UL << PWR_PUCRB_PB11_Pos) /*!< 0x00000800 */
  6251. #define PWR_PUCRB_PB11 PWR_PUCRB_PB11_Msk /*!< Pin PB11 Pull-Up set */
  6252. #define PWR_PUCRB_PB12_Pos (12U)
  6253. #define PWR_PUCRB_PB12_Msk (0x1UL << PWR_PUCRB_PB12_Pos) /*!< 0x00001000 */
  6254. #define PWR_PUCRB_PB12 PWR_PUCRB_PB12_Msk /*!< Pin PB12 Pull-Up set */
  6255. #define PWR_PUCRB_PB13_Pos (13U)
  6256. #define PWR_PUCRB_PB13_Msk (0x1UL << PWR_PUCRB_PB13_Pos) /*!< 0x00002000 */
  6257. #define PWR_PUCRB_PB13 PWR_PUCRB_PB13_Msk /*!< Pin PB13 Pull-Up set */
  6258. #define PWR_PUCRB_PB14_Pos (14U)
  6259. #define PWR_PUCRB_PB14_Msk (0x1UL << PWR_PUCRB_PB14_Pos) /*!< 0x00004000 */
  6260. #define PWR_PUCRB_PB14 PWR_PUCRB_PB14_Msk /*!< Pin PB14 Pull-Up set */
  6261. #define PWR_PUCRB_PB15_Pos (15U)
  6262. #define PWR_PUCRB_PB15_Msk (0x1UL << PWR_PUCRB_PB15_Pos) /*!< 0x00008000 */
  6263. #define PWR_PUCRB_PB15 PWR_PUCRB_PB15_Msk /*!< Pin PB15 Pull-Up set */
  6264. /******************** Bit definition for PWR_PDCRB register *****************/
  6265. #define PWR_PDCRB_PB0_Pos (0U)
  6266. #define PWR_PDCRB_PB0_Msk (0x1UL << PWR_PDCRB_PB0_Pos) /*!< 0x00000001 */
  6267. #define PWR_PDCRB_PB0 PWR_PDCRB_PB0_Msk /*!< Pin PB0 Pull-Down set */
  6268. #define PWR_PDCRB_PB1_Pos (1U)
  6269. #define PWR_PDCRB_PB1_Msk (0x1UL << PWR_PDCRB_PB1_Pos) /*!< 0x00000002 */
  6270. #define PWR_PDCRB_PB1 PWR_PDCRB_PB1_Msk /*!< Pin PB1 Pull-Down set */
  6271. #define PWR_PDCRB_PB2_Pos (2U)
  6272. #define PWR_PDCRB_PB2_Msk (0x1UL << PWR_PDCRB_PB2_Pos) /*!< 0x00000004 */
  6273. #define PWR_PDCRB_PB2 PWR_PDCRB_PB2_Msk /*!< Pin PB2 Pull-Down set */
  6274. #define PWR_PDCRB_PB3_Pos (3U)
  6275. #define PWR_PDCRB_PB3_Msk (0x1UL << PWR_PDCRB_PB3_Pos) /*!< 0x00000008 */
  6276. #define PWR_PDCRB_PB3 PWR_PDCRB_PB3_Msk /*!< Pin PB3 Pull-Down set */
  6277. #define PWR_PDCRB_PB5_Pos (5U)
  6278. #define PWR_PDCRB_PB5_Msk (0x1UL << PWR_PDCRB_PB5_Pos) /*!< 0x00000020 */
  6279. #define PWR_PDCRB_PB5 PWR_PDCRB_PB5_Msk /*!< Pin PB5 Pull-Down set */
  6280. #define PWR_PDCRB_PB6_Pos (6U)
  6281. #define PWR_PDCRB_PB6_Msk (0x1UL << PWR_PDCRB_PB6_Pos) /*!< 0x00000040 */
  6282. #define PWR_PDCRB_PB6 PWR_PDCRB_PB6_Msk /*!< Pin PB6 Pull-Down set */
  6283. #define PWR_PDCRB_PB7_Pos (7U)
  6284. #define PWR_PDCRB_PB7_Msk (0x1UL << PWR_PDCRB_PB7_Pos) /*!< 0x00000080 */
  6285. #define PWR_PDCRB_PB7 PWR_PDCRB_PB7_Msk /*!< Pin PB7 Pull-Down set */
  6286. #define PWR_PDCRB_PB8_Pos (8U)
  6287. #define PWR_PDCRB_PB8_Msk (0x1UL << PWR_PDCRB_PB8_Pos) /*!< 0x00000100 */
  6288. #define PWR_PDCRB_PB8 PWR_PDCRB_PB8_Msk /*!< Pin PB8 Pull-Down set */
  6289. #define PWR_PDCRB_PB9_Pos (9U)
  6290. #define PWR_PDCRB_PB9_Msk (0x1UL << PWR_PDCRB_PB9_Pos) /*!< 0x00000200 */
  6291. #define PWR_PDCRB_PB9 PWR_PDCRB_PB9_Msk /*!< Pin PB9 Pull-Down set */
  6292. #define PWR_PDCRB_PB10_Pos (10U)
  6293. #define PWR_PDCRB_PB10_Msk (0x1UL << PWR_PDCRB_PB10_Pos) /*!< 0x00000400 */
  6294. #define PWR_PDCRB_PB10 PWR_PDCRB_PB10_Msk /*!< Pin PB10 Pull-Down set */
  6295. #define PWR_PDCRB_PB11_Pos (11U)
  6296. #define PWR_PDCRB_PB11_Msk (0x1UL << PWR_PDCRB_PB11_Pos) /*!< 0x00000800 */
  6297. #define PWR_PDCRB_PB11 PWR_PDCRB_PB11_Msk /*!< Pin PB11 Pull-Down set */
  6298. #define PWR_PDCRB_PB12_Pos (12U)
  6299. #define PWR_PDCRB_PB12_Msk (0x1UL << PWR_PDCRB_PB12_Pos) /*!< 0x00001000 */
  6300. #define PWR_PDCRB_PB12 PWR_PDCRB_PB12_Msk /*!< Pin PB12 Pull-Down set */
  6301. #define PWR_PDCRB_PB13_Pos (13U)
  6302. #define PWR_PDCRB_PB13_Msk (0x1UL << PWR_PDCRB_PB13_Pos) /*!< 0x00002000 */
  6303. #define PWR_PDCRB_PB13 PWR_PDCRB_PB13_Msk /*!< Pin PB13 Pull-Down set */
  6304. #define PWR_PDCRB_PB14_Pos (14U)
  6305. #define PWR_PDCRB_PB14_Msk (0x1UL << PWR_PDCRB_PB14_Pos) /*!< 0x00004000 */
  6306. #define PWR_PDCRB_PB14 PWR_PDCRB_PB14_Msk /*!< Pin PB14 Pull-Down set */
  6307. #define PWR_PDCRB_PB15_Pos (15U)
  6308. #define PWR_PDCRB_PB15_Msk (0x1UL << PWR_PDCRB_PB15_Pos) /*!< 0x00008000 */
  6309. #define PWR_PDCRB_PB15 PWR_PDCRB_PB15_Msk /*!< Pin PB15 Pull-Down set */
  6310. /******************** Bit definition for PWR_PUCRC register *****************/
  6311. #define PWR_PUCRC_PC0_Pos (0U)
  6312. #define PWR_PUCRC_PC0_Msk (0x1UL << PWR_PUCRC_PC0_Pos) /*!< 0x00000001 */
  6313. #define PWR_PUCRC_PC0 PWR_PUCRC_PC0_Msk /*!< Pin PC0 Pull-Up set */
  6314. #define PWR_PUCRC_PC1_Pos (1U)
  6315. #define PWR_PUCRC_PC1_Msk (0x1UL << PWR_PUCRC_PC1_Pos) /*!< 0x00000002 */
  6316. #define PWR_PUCRC_PC1 PWR_PUCRC_PC1_Msk /*!< Pin PC1 Pull-Up set */
  6317. #define PWR_PUCRC_PC2_Pos (2U)
  6318. #define PWR_PUCRC_PC2_Msk (0x1UL << PWR_PUCRC_PC2_Pos) /*!< 0x00000004 */
  6319. #define PWR_PUCRC_PC2 PWR_PUCRC_PC2_Msk /*!< Pin PC2 Pull-Up set */
  6320. #define PWR_PUCRC_PC3_Pos (3U)
  6321. #define PWR_PUCRC_PC3_Msk (0x1UL << PWR_PUCRC_PC3_Pos) /*!< 0x00000008 */
  6322. #define PWR_PUCRC_PC3 PWR_PUCRC_PC3_Msk /*!< Pin PC3 Pull-Up set */
  6323. #define PWR_PUCRC_PC4_Pos (4U)
  6324. #define PWR_PUCRC_PC4_Msk (0x1UL << PWR_PUCRC_PC4_Pos) /*!< 0x00000010 */
  6325. #define PWR_PUCRC_PC4 PWR_PUCRC_PC4_Msk /*!< Pin PC4 Pull-Up set */
  6326. #define PWR_PUCRC_PC5_Pos (5U)
  6327. #define PWR_PUCRC_PC5_Msk (0x1UL << PWR_PUCRC_PC5_Pos) /*!< 0x00000020 */
  6328. #define PWR_PUCRC_PC5 PWR_PUCRC_PC5_Msk /*!< Pin PC5 Pull-Up set */
  6329. #define PWR_PUCRC_PC6_Pos (6U)
  6330. #define PWR_PUCRC_PC6_Msk (0x1UL << PWR_PUCRC_PC6_Pos) /*!< 0x00000040 */
  6331. #define PWR_PUCRC_PC6 PWR_PUCRC_PC6_Msk /*!< Pin PC6 Pull-Up set */
  6332. #define PWR_PUCRC_PC7_Pos (7U)
  6333. #define PWR_PUCRC_PC7_Msk (0x1UL << PWR_PUCRC_PC7_Pos) /*!< 0x00000080 */
  6334. #define PWR_PUCRC_PC7 PWR_PUCRC_PC7_Msk /*!< Pin PC7 Pull-Up set */
  6335. #define PWR_PUCRC_PC8_Pos (8U)
  6336. #define PWR_PUCRC_PC8_Msk (0x1UL << PWR_PUCRC_PC8_Pos) /*!< 0x00000100 */
  6337. #define PWR_PUCRC_PC8 PWR_PUCRC_PC8_Msk /*!< Pin PC8 Pull-Up set */
  6338. #define PWR_PUCRC_PC9_Pos (9U)
  6339. #define PWR_PUCRC_PC9_Msk (0x1UL << PWR_PUCRC_PC9_Pos) /*!< 0x00000200 */
  6340. #define PWR_PUCRC_PC9 PWR_PUCRC_PC9_Msk /*!< Pin PC9 Pull-Up set */
  6341. #define PWR_PUCRC_PC10_Pos (10U)
  6342. #define PWR_PUCRC_PC10_Msk (0x1UL << PWR_PUCRC_PC10_Pos) /*!< 0x00000400 */
  6343. #define PWR_PUCRC_PC10 PWR_PUCRC_PC10_Msk /*!< Pin PC10 Pull-Up set */
  6344. #define PWR_PUCRC_PC11_Pos (11U)
  6345. #define PWR_PUCRC_PC11_Msk (0x1UL << PWR_PUCRC_PC11_Pos) /*!< 0x00000800 */
  6346. #define PWR_PUCRC_PC11 PWR_PUCRC_PC11_Msk /*!< Pin PC11 Pull-Up set */
  6347. #define PWR_PUCRC_PC12_Pos (12U)
  6348. #define PWR_PUCRC_PC12_Msk (0x1UL << PWR_PUCRC_PC12_Pos) /*!< 0x00001000 */
  6349. #define PWR_PUCRC_PC12 PWR_PUCRC_PC12_Msk /*!< Pin PC12 Pull-Up set */
  6350. #define PWR_PUCRC_PC13_Pos (13U)
  6351. #define PWR_PUCRC_PC13_Msk (0x1UL << PWR_PUCRC_PC13_Pos) /*!< 0x00002000 */
  6352. #define PWR_PUCRC_PC13 PWR_PUCRC_PC13_Msk /*!< Pin PC13 Pull-Up set */
  6353. #define PWR_PUCRC_PC14_Pos (14U)
  6354. #define PWR_PUCRC_PC14_Msk (0x1UL << PWR_PUCRC_PC14_Pos) /*!< 0x00004000 */
  6355. #define PWR_PUCRC_PC14 PWR_PUCRC_PC14_Msk /*!< Pin PC14 Pull-Up set */
  6356. #define PWR_PUCRC_PC15_Pos (15U)
  6357. #define PWR_PUCRC_PC15_Msk (0x1UL << PWR_PUCRC_PC15_Pos) /*!< 0x00008000 */
  6358. #define PWR_PUCRC_PC15 PWR_PUCRC_PC15_Msk /*!< Pin PC15 Pull-Up set */
  6359. /******************** Bit definition for PWR_PDCRC register *****************/
  6360. #define PWR_PDCRC_PC0_Pos (0U)
  6361. #define PWR_PDCRC_PC0_Msk (0x1UL << PWR_PDCRC_PC0_Pos) /*!< 0x00000001 */
  6362. #define PWR_PDCRC_PC0 PWR_PDCRC_PC0_Msk /*!< Pin PC0 Pull-Down set */
  6363. #define PWR_PDCRC_PC1_Pos (1U)
  6364. #define PWR_PDCRC_PC1_Msk (0x1UL << PWR_PDCRC_PC1_Pos) /*!< 0x00000002 */
  6365. #define PWR_PDCRC_PC1 PWR_PDCRC_PC1_Msk /*!< Pin PC1 Pull-Down set */
  6366. #define PWR_PDCRC_PC2_Pos (2U)
  6367. #define PWR_PDCRC_PC2_Msk (0x1UL << PWR_PDCRC_PC2_Pos) /*!< 0x00000004 */
  6368. #define PWR_PDCRC_PC2 PWR_PDCRC_PC2_Msk /*!< Pin PC2 Pull-Down set */
  6369. #define PWR_PDCRC_PC3_Pos (3U)
  6370. #define PWR_PDCRC_PC3_Msk (0x1UL << PWR_PDCRC_PC3_Pos) /*!< 0x00000008 */
  6371. #define PWR_PDCRC_PC3 PWR_PDCRC_PC3_Msk /*!< Pin PC3 Pull-Down set */
  6372. #define PWR_PDCRC_PC4_Pos (4U)
  6373. #define PWR_PDCRC_PC4_Msk (0x1UL << PWR_PDCRC_PC4_Pos) /*!< 0x00000010 */
  6374. #define PWR_PDCRC_PC4 PWR_PDCRC_PC4_Msk /*!< Pin PC4 Pull-Down set */
  6375. #define PWR_PDCRC_PC5_Pos (5U)
  6376. #define PWR_PDCRC_PC5_Msk (0x1UL << PWR_PDCRC_PC5_Pos) /*!< 0x00000020 */
  6377. #define PWR_PDCRC_PC5 PWR_PDCRC_PC5_Msk /*!< Pin PC5 Pull-Down set */
  6378. #define PWR_PDCRC_PC6_Pos (6U)
  6379. #define PWR_PDCRC_PC6_Msk (0x1UL << PWR_PDCRC_PC6_Pos) /*!< 0x00000040 */
  6380. #define PWR_PDCRC_PC6 PWR_PDCRC_PC6_Msk /*!< Pin PC6 Pull-Down set */
  6381. #define PWR_PDCRC_PC7_Pos (7U)
  6382. #define PWR_PDCRC_PC7_Msk (0x1UL << PWR_PDCRC_PC7_Pos) /*!< 0x00000080 */
  6383. #define PWR_PDCRC_PC7 PWR_PDCRC_PC7_Msk /*!< Pin PC7 Pull-Down set */
  6384. #define PWR_PDCRC_PC8_Pos (8U)
  6385. #define PWR_PDCRC_PC8_Msk (0x1UL << PWR_PDCRC_PC8_Pos) /*!< 0x00000100 */
  6386. #define PWR_PDCRC_PC8 PWR_PDCRC_PC8_Msk /*!< Pin PC8 Pull-Down set */
  6387. #define PWR_PDCRC_PC9_Pos (9U)
  6388. #define PWR_PDCRC_PC9_Msk (0x1UL << PWR_PDCRC_PC9_Pos) /*!< 0x00000200 */
  6389. #define PWR_PDCRC_PC9 PWR_PDCRC_PC9_Msk /*!< Pin PC9 Pull-Down set */
  6390. #define PWR_PDCRC_PC10_Pos (10U)
  6391. #define PWR_PDCRC_PC10_Msk (0x1UL << PWR_PDCRC_PC10_Pos) /*!< 0x00000400 */
  6392. #define PWR_PDCRC_PC10 PWR_PDCRC_PC10_Msk /*!< Pin PC10 Pull-Down set */
  6393. #define PWR_PDCRC_PC11_Pos (11U)
  6394. #define PWR_PDCRC_PC11_Msk (0x1UL << PWR_PDCRC_PC11_Pos) /*!< 0x00000800 */
  6395. #define PWR_PDCRC_PC11 PWR_PDCRC_PC11_Msk /*!< Pin PC11 Pull-Down set */
  6396. #define PWR_PDCRC_PC12_Pos (12U)
  6397. #define PWR_PDCRC_PC12_Msk (0x1UL << PWR_PDCRC_PC12_Pos) /*!< 0x00001000 */
  6398. #define PWR_PDCRC_PC12 PWR_PDCRC_PC12_Msk /*!< Pin PC12 Pull-Down set */
  6399. #define PWR_PDCRC_PC13_Pos (13U)
  6400. #define PWR_PDCRC_PC13_Msk (0x1UL << PWR_PDCRC_PC13_Pos) /*!< 0x00002000 */
  6401. #define PWR_PDCRC_PC13 PWR_PDCRC_PC13_Msk /*!< Pin PC13 Pull-Down set */
  6402. #define PWR_PDCRC_PC14_Pos (14U)
  6403. #define PWR_PDCRC_PC14_Msk (0x1UL << PWR_PDCRC_PC14_Pos) /*!< 0x00004000 */
  6404. #define PWR_PDCRC_PC14 PWR_PDCRC_PC14_Msk /*!< Pin PC14 Pull-Down set */
  6405. #define PWR_PDCRC_PC15_Pos (15U)
  6406. #define PWR_PDCRC_PC15_Msk (0x1UL << PWR_PDCRC_PC15_Pos) /*!< 0x00008000 */
  6407. #define PWR_PDCRC_PC15 PWR_PDCRC_PC15_Msk /*!< Pin PC15 Pull-Down set */
  6408. /******************** Bit definition for PWR_PUCRD register *****************/
  6409. #define PWR_PUCRD_PD0_Pos (0U)
  6410. #define PWR_PUCRD_PD0_Msk (0x1UL << PWR_PUCRD_PD0_Pos) /*!< 0x00000001 */
  6411. #define PWR_PUCRD_PD0 PWR_PUCRD_PD0_Msk /*!< Pin PD0 Pull-Up set */
  6412. #define PWR_PUCRD_PD1_Pos (1U)
  6413. #define PWR_PUCRD_PD1_Msk (0x1UL << PWR_PUCRD_PD1_Pos) /*!< 0x00000002 */
  6414. #define PWR_PUCRD_PD1 PWR_PUCRD_PD1_Msk /*!< Pin PD1 Pull-Up set */
  6415. #define PWR_PUCRD_PD2_Pos (2U)
  6416. #define PWR_PUCRD_PD2_Msk (0x1UL << PWR_PUCRD_PD2_Pos) /*!< 0x00000004 */
  6417. #define PWR_PUCRD_PD2 PWR_PUCRD_PD2_Msk /*!< Pin PD2 Pull-Up set */
  6418. #define PWR_PUCRD_PD3_Pos (3U)
  6419. #define PWR_PUCRD_PD3_Msk (0x1UL << PWR_PUCRD_PD3_Pos) /*!< 0x00000008 */
  6420. #define PWR_PUCRD_PD3 PWR_PUCRD_PD3_Msk /*!< Pin PD3 Pull-Up set */
  6421. #define PWR_PUCRD_PD4_Pos (4U)
  6422. #define PWR_PUCRD_PD4_Msk (0x1UL << PWR_PUCRD_PD4_Pos) /*!< 0x00000010 */
  6423. #define PWR_PUCRD_PD4 PWR_PUCRD_PD4_Msk /*!< Pin PD4 Pull-Up set */
  6424. #define PWR_PUCRD_PD5_Pos (5U)
  6425. #define PWR_PUCRD_PD5_Msk (0x1UL << PWR_PUCRD_PD5_Pos) /*!< 0x00000020 */
  6426. #define PWR_PUCRD_PD5 PWR_PUCRD_PD5_Msk /*!< Pin PD5 Pull-Up set */
  6427. #define PWR_PUCRD_PD6_Pos (6U)
  6428. #define PWR_PUCRD_PD6_Msk (0x1UL << PWR_PUCRD_PD6_Pos) /*!< 0x00000040 */
  6429. #define PWR_PUCRD_PD6 PWR_PUCRD_PD6_Msk /*!< Pin PD6 Pull-Up set */
  6430. #define PWR_PUCRD_PD8_Pos (8U)
  6431. #define PWR_PUCRD_PD8_Msk (0x1UL << PWR_PUCRD_PD8_Pos) /*!< 0x00000100 */
  6432. #define PWR_PUCRD_PD8 PWR_PUCRD_PD8_Msk /*!< Pin PD8 Pull-Up set */
  6433. #define PWR_PUCRD_PD9_Pos (9U)
  6434. #define PWR_PUCRD_PD9_Msk (0x1UL << PWR_PUCRD_PD9_Pos) /*!< 0x00000200 */
  6435. #define PWR_PUCRD_PD9 PWR_PUCRD_PD9_Msk /*!< Pin PD9 Pull-Up set */
  6436. #define PWR_PUCRD_PD10_Pos (10U)
  6437. #define PWR_PUCRD_PD10_Msk (0x1UL << PWR_PUCRD_PD10_Pos) /*!< 0x00000400 */
  6438. #define PWR_PUCRD_PD10 PWR_PUCRD_PD10_Msk /*!< Pin PD10 Pull-Up set */
  6439. #define PWR_PUCRD_PD11_Pos (11U)
  6440. #define PWR_PUCRD_PD11_Msk (0x1UL << PWR_PUCRD_PD11_Pos) /*!< 0x00000800 */
  6441. #define PWR_PUCRD_PD11 PWR_PUCRD_PD11_Msk /*!< Pin PD11 Pull-Up set */
  6442. #define PWR_PUCRD_PD12_Pos (12U)
  6443. #define PWR_PUCRD_PD12_Msk (0x1UL << PWR_PUCRD_PD12_Pos) /*!< 0x00001000 */
  6444. #define PWR_PUCRD_PD12 PWR_PUCRD_PD12_Msk /*!< Pin PD12 Pull-Up set */
  6445. #define PWR_PUCRD_PD13_Pos (13U)
  6446. #define PWR_PUCRD_PD13_Msk (0x1UL << PWR_PUCRD_PD13_Pos) /*!< 0x00002000 */
  6447. #define PWR_PUCRD_PD13 PWR_PUCRD_PD13_Msk /*!< Pin PD13 Pull-Up set */
  6448. #define PWR_PUCRD_PD14_Pos (14U)
  6449. #define PWR_PUCRD_PD14_Msk (0x1UL << PWR_PUCRD_PD14_Pos) /*!< 0x00004000 */
  6450. #define PWR_PUCRD_PD14 PWR_PUCRD_PD14_Msk /*!< Pin PD14 Pull-Up set */
  6451. #define PWR_PUCRD_PD15_Pos (15U)
  6452. #define PWR_PUCRD_PD15_Msk (0x1UL << PWR_PUCRD_PD15_Pos) /*!< 0x00008000 */
  6453. #define PWR_PUCRD_PD15 PWR_PUCRD_PD15_Msk /*!< Pin PD15 Pull-Up set */
  6454. /******************** Bit definition for PWR_PDCRD register *****************/
  6455. #define PWR_PDCRD_PD0_Pos (0U)
  6456. #define PWR_PDCRD_PD0_Msk (0x1UL << PWR_PDCRD_PD0_Pos) /*!< 0x00000001 */
  6457. #define PWR_PDCRD_PD0 PWR_PDCRD_PD0_Msk /*!< Pin PD0 Pull-Down set */
  6458. #define PWR_PDCRD_PD1_Pos (1U)
  6459. #define PWR_PDCRD_PD1_Msk (0x1UL << PWR_PDCRD_PD1_Pos) /*!< 0x00000002 */
  6460. #define PWR_PDCRD_PD1 PWR_PDCRD_PD1_Msk /*!< Pin PD1 Pull-Down set */
  6461. #define PWR_PDCRD_PD2_Pos (2U)
  6462. #define PWR_PDCRD_PD2_Msk (0x1UL << PWR_PDCRD_PD2_Pos) /*!< 0x00000004 */
  6463. #define PWR_PDCRD_PD2 PWR_PDCRD_PD2_Msk /*!< Pin PD2 Pull-Down set */
  6464. #define PWR_PDCRD_PD3_Pos (3U)
  6465. #define PWR_PDCRD_PD3_Msk (0x1UL << PWR_PDCRD_PD3_Pos) /*!< 0x00000008 */
  6466. #define PWR_PDCRD_PD3 PWR_PDCRD_PD3_Msk /*!< Pin PD3 Pull-Down set */
  6467. #define PWR_PDCRD_PD4_Pos (4U)
  6468. #define PWR_PDCRD_PD4_Msk (0x1UL << PWR_PDCRD_PD4_Pos) /*!< 0x00000010 */
  6469. #define PWR_PDCRD_PD4 PWR_PDCRD_PD4_Msk /*!< Pin PD4 Pull-Down set */
  6470. #define PWR_PDCRD_PD5_Pos (5U)
  6471. #define PWR_PDCRD_PD5_Msk (0x1UL << PWR_PDCRD_PD5_Pos) /*!< 0x00000020 */
  6472. #define PWR_PDCRD_PD5 PWR_PDCRD_PD5_Msk /*!< Pin PD5 Pull-Down set */
  6473. #define PWR_PDCRD_PD6_Pos (6U)
  6474. #define PWR_PDCRD_PD6_Msk (0x1UL << PWR_PDCRD_PD6_Pos) /*!< 0x00000040 */
  6475. #define PWR_PDCRD_PD6 PWR_PDCRD_PD6_Msk /*!< Pin PD6 Pull-Down set */
  6476. #define PWR_PDCRD_PD8_Pos (8U)
  6477. #define PWR_PDCRD_PD8_Msk (0x1UL << PWR_PDCRD_PD8_Pos) /*!< 0x00000100 */
  6478. #define PWR_PDCRD_PD8 PWR_PDCRD_PD8_Msk /*!< Pin PD8 Pull-Down set */
  6479. #define PWR_PDCRD_PD9_Pos (9U)
  6480. #define PWR_PDCRD_PD9_Msk (0x1UL << PWR_PDCRD_PD9_Pos) /*!< 0x00000200 */
  6481. #define PWR_PDCRD_PD9 PWR_PDCRD_PD9_Msk /*!< Pin PD9 Pull-Down set */
  6482. #define PWR_PDCRD_PD10_Pos (10U)
  6483. #define PWR_PDCRD_PD10_Msk (0x1UL << PWR_PDCRD_PD10_Pos) /*!< 0x00000400 */
  6484. #define PWR_PDCRD_PD10 PWR_PDCRD_PD10_Msk /*!< Pin PD10 Pull-Down set */
  6485. #define PWR_PDCRD_PD11_Pos (11U)
  6486. #define PWR_PDCRD_PD11_Msk (0x1UL << PWR_PDCRD_PD11_Pos) /*!< 0x00000800 */
  6487. #define PWR_PDCRD_PD11 PWR_PDCRD_PD11_Msk /*!< Pin PD11 Pull-Down set */
  6488. #define PWR_PDCRD_PD12_Pos (12U)
  6489. #define PWR_PDCRD_PD12_Msk (0x1UL << PWR_PDCRD_PD12_Pos) /*!< 0x00001000 */
  6490. #define PWR_PDCRD_PD12 PWR_PDCRD_PD12_Msk /*!< Pin PD12 Pull-Down set */
  6491. #define PWR_PDCRD_PD13_Pos (13U)
  6492. #define PWR_PDCRD_PD13_Msk (0x1UL << PWR_PDCRD_PD13_Pos) /*!< 0x00002000 */
  6493. #define PWR_PDCRD_PD13 PWR_PDCRD_PD13_Msk /*!< Pin PD13 Pull-Down set */
  6494. #define PWR_PDCRD_PD14_Pos (14U)
  6495. #define PWR_PDCRD_PD14_Msk (0x1UL << PWR_PDCRD_PD14_Pos) /*!< 0x00004000 */
  6496. #define PWR_PDCRD_PD14 PWR_PDCRD_PD14_Msk /*!< Pin PD14 Pull-Down set */
  6497. #define PWR_PDCRD_PD15_Pos (15U)
  6498. #define PWR_PDCRD_PD15_Msk (0x1UL << PWR_PDCRD_PD15_Pos) /*!< 0x00008000 */
  6499. #define PWR_PDCRD_PD15 PWR_PDCRD_PD15_Msk /*!< Pin PD15 Pull-Down set */
  6500. /******************** Bit definition for PWR_PUCRE register *****************/
  6501. #define PWR_PUCRE_PE0_Pos (0U)
  6502. #define PWR_PUCRE_PE0_Msk (0x1UL << PWR_PUCRE_PE0_Pos) /*!< 0x00000001 */
  6503. #define PWR_PUCRE_PE0 PWR_PUCRE_PE0_Msk /*!< Pin PE0 Pull-Up set */
  6504. #define PWR_PUCRE_PE1_Pos (1U)
  6505. #define PWR_PUCRE_PE1_Msk (0x1UL << PWR_PUCRE_PE1_Pos) /*!< 0x00000002 */
  6506. #define PWR_PUCRE_PE1 PWR_PUCRE_PE1_Msk /*!< Pin PE1 Pull-Up set */
  6507. #define PWR_PUCRE_PE2_Pos (2U)
  6508. #define PWR_PUCRE_PE2_Msk (0x1UL << PWR_PUCRE_PE2_Pos) /*!< 0x00000004 */
  6509. #define PWR_PUCRE_PE2 PWR_PUCRE_PE2_Msk /*!< Pin PE2 Pull-Up set */
  6510. #define PWR_PUCRE_PE3_Pos (3U)
  6511. #define PWR_PUCRE_PE3_Msk (0x1UL << PWR_PUCRE_PE3_Pos) /*!< 0x00000008 */
  6512. #define PWR_PUCRE_PE3 PWR_PUCRE_PE3_Msk /*!< Pin PE3 Pull-Up set */
  6513. #define PWR_PUCRE_PE4_Pos (4U)
  6514. #define PWR_PUCRE_PE4_Msk (0x1UL << PWR_PUCRE_PE4_Pos) /*!< 0x00000010 */
  6515. #define PWR_PUCRE_PE4 PWR_PUCRE_PE4_Msk /*!< Pin PE4 Pull-Up set */
  6516. /******************** Bit definition for PWR_PDCRE register *****************/
  6517. #define PWR_PDCRE_PE0_Pos (0U)
  6518. #define PWR_PDCRE_PE0_Msk (0x1UL << PWR_PDCRE_PE0_Pos) /*!< 0x00000001 */
  6519. #define PWR_PDCRE_PE0 PWR_PDCRE_PE0_Msk /*!< Pin PE0 Pull-Down set */
  6520. #define PWR_PDCRE_PE1_Pos (1U)
  6521. #define PWR_PDCRE_PE1_Msk (0x1UL << PWR_PDCRE_PE1_Pos) /*!< 0x00000002 */
  6522. #define PWR_PDCRE_PE1 PWR_PDCRE_PE1_Msk /*!< Pin PE1 Pull-Down set */
  6523. #define PWR_PDCRE_PE2_Pos (2U)
  6524. #define PWR_PDCRE_PE2_Msk (0x1UL << PWR_PDCRE_PE2_Pos) /*!< 0x00000004 */
  6525. #define PWR_PDCRE_PE2 PWR_PDCRE_PE2_Msk /*!< Pin PE2 Pull-Down set */
  6526. #define PWR_PDCRE_PE3_Pos (3U)
  6527. #define PWR_PDCRE_PE3_Msk (0x1UL << PWR_PDCRE_PE3_Pos) /*!< 0x00000008 */
  6528. #define PWR_PDCRE_PE3 PWR_PDCRE_PE3_Msk /*!< Pin PE3 Pull-Down set */
  6529. #define PWR_PDCRE_PE4_Pos (4U)
  6530. #define PWR_PDCRE_PE4_Msk (0x1UL << PWR_PDCRE_PE4_Pos) /*!< 0x00000010 */
  6531. #define PWR_PDCRE_PE4 PWR_PDCRE_PE4_Msk /*!< Pin PE4 Pull-Down set */
  6532. /******************** Bit definition for PWR_PUCRH register *****************/
  6533. #define PWR_PUCRH_PH0_Pos (0U)
  6534. #define PWR_PUCRH_PH0_Msk (0x1UL << PWR_PUCRH_PH0_Pos) /*!< 0x00000001 */
  6535. #define PWR_PUCRH_PH0 PWR_PUCRH_PH0_Msk /*!< Pin PH0 Pull-Up set */
  6536. #define PWR_PUCRH_PH1_Pos (1U)
  6537. #define PWR_PUCRH_PH1_Msk (0x1UL << PWR_PUCRH_PH1_Pos) /*!< 0x00000002 */
  6538. #define PWR_PUCRH_PH1 PWR_PUCRH_PH1_Msk /*!< Pin PH1 Pull-Up set */
  6539. #define PWR_PUCRH_PH3_Pos (3U)
  6540. #define PWR_PUCRH_PH3_Msk (0x1UL << PWR_PUCRH_PH3_Pos) /*!< 0x00000004 */
  6541. #define PWR_PUCRH_PH3 PWR_PUCRH_PH3_Msk /*!< Pin PH3 Pull-Up set */
  6542. /******************** Bit definition for PWR_PDCRH register *****************/
  6543. #define PWR_PDCRH_PH0_Pos (0U)
  6544. #define PWR_PDCRH_PH0_Msk (0x1UL << PWR_PDCRH_PH0_Pos) /*!< 0x00000001 */
  6545. #define PWR_PDCRH_PH0 PWR_PDCRH_PH0_Msk /*!< Pin PH0 Pull-Down set */
  6546. #define PWR_PDCRH_PH1_Pos (1U)
  6547. #define PWR_PDCRH_PH1_Msk (0x1UL << PWR_PDCRH_PH1_Pos) /*!< 0x00000002 */
  6548. #define PWR_PDCRH_PH1 PWR_PDCRH_PH1_Msk /*!< Pin PH1 Pull-Down set */
  6549. #define PWR_PDCRH_PH3_Pos (3U)
  6550. #define PWR_PDCRH_PH3_Msk (0x1UL << PWR_PDCRH_PH3_Pos) /*!< 0x00000004 */
  6551. #define PWR_PDCRH_PH3 PWR_PDCRH_PH3_Msk /*!< Pin PH3 Pull-Down set */
  6552. /******************** Bit definition for PWR_C2CR1 register ********************/
  6553. #define PWR_C2CR1_LPMS_Pos (0U)
  6554. #define PWR_C2CR1_LPMS_Msk (0x7UL << PWR_C2CR1_LPMS_Pos) /*!< 0x00000007 */
  6555. #define PWR_C2CR1_LPMS PWR_C2CR1_LPMS_Msk /*!< Low Power Mode Selection for CPU2 */
  6556. #define PWR_C2CR1_LPMS_0 (0x1U << PWR_C2CR1_LPMS_Pos) /*!< 0x00000001 */
  6557. #define PWR_C2CR1_LPMS_1 (0x2U << PWR_C2CR1_LPMS_Pos) /*!< 0x00000002 */
  6558. #define PWR_C2CR1_LPMS_2 (0x4U << PWR_C2CR1_LPMS_Pos) /*!< 0x00000004 */
  6559. #define PWR_C2CR1_FPDR_Pos (4U)
  6560. #define PWR_C2CR1_FPDR_Msk (0x1UL << PWR_C2CR1_FPDR_Pos) /*!< 0x00000010 */
  6561. #define PWR_C2CR1_FPDR PWR_C2CR1_FPDR_Msk /*!< Flash power down mode during LPrun for CPU2 */
  6562. #define PWR_C2CR1_FPDS_Pos (5U)
  6563. #define PWR_C2CR1_FPDS_Msk (0x1UL << PWR_C2CR1_FPDS_Pos) /*!< 0x00000020 */
  6564. #define PWR_C2CR1_FPDS PWR_C2CR1_FPDS_Msk /*!< Flash power down mode during LPsleep for CPU2 */
  6565. #define PWR_C2CR1_BLEEWKUP_Pos (14U)
  6566. #define PWR_C2CR1_BLEEWKUP_Msk (0x1UL << PWR_C2CR1_BLEEWKUP_Pos) /*!< 0x00008000 */
  6567. #define PWR_C2CR1_BLEEWKUP PWR_C2CR1_BLEEWKUP_Msk /*!< Radio BLE external wakeup signal */
  6568. #define PWR_C2CR1_802EWKUP_Pos (15U)
  6569. #define PWR_C2CR1_802EWKUP_Msk (0x1UL << PWR_C2CR1_802EWKUP_Pos) /*!< 0x00008000 */
  6570. #define PWR_C2CR1_802EWKUP PWR_C2CR1_802EWKUP_Msk /*!< Radio 802.15.4 external wakeup signal */
  6571. /******************** Bit definition for PWR_C2CR3 register ********************/
  6572. #define PWR_C2CR3_EWUP_Pos (0U)
  6573. #define PWR_C2CR3_EWUP_Msk (0x1FUL << PWR_C2CR3_EWUP_Pos) /*!< 0x0000001F */
  6574. #define PWR_C2CR3_EWUP PWR_C2CR3_EWUP_Msk /*!< Enable all external Wake-Up lines for CPU2 */
  6575. #define PWR_C2CR3_EWUP1_Pos (0U)
  6576. #define PWR_C2CR3_EWUP1_Msk (0x1UL << PWR_C2CR3_EWUP1_Pos) /*!< 0x00000001 */
  6577. #define PWR_C2CR3_EWUP1 PWR_C2CR3_EWUP1_Msk /*!< Enable external WKUP Pin 1 [line 0] for CPU2 */
  6578. #define PWR_C2CR3_EWUP2_Pos (1U)
  6579. #define PWR_C2CR3_EWUP2_Msk (0x1UL << PWR_C2CR3_EWUP2_Pos) /*!< 0x00000002 */
  6580. #define PWR_C2CR3_EWUP2 PWR_C2CR3_EWUP2_Msk /*!< Enable external WKUP Pin 2 [line 1] for CPU2 */
  6581. #define PWR_C2CR3_EWUP3_Pos (2U)
  6582. #define PWR_C2CR3_EWUP3_Msk (0x1UL << PWR_C2CR3_EWUP3_Pos) /*!< 0x00000004 */
  6583. #define PWR_C2CR3_EWUP3 PWR_C2CR3_EWUP3_Msk /*!< Enable external WKUP Pin 3 [line 2] for CPU2 */
  6584. #define PWR_C2CR3_EWUP4_Pos (3U)
  6585. #define PWR_C2CR3_EWUP4_Msk (0x1UL << PWR_C2CR3_EWUP4_Pos) /*!< 0x00000008 */
  6586. #define PWR_C2CR3_EWUP4 PWR_C2CR3_EWUP4_Msk /*!< Enable external WKUP Pin 4 [line 3] for CPU2 */
  6587. #define PWR_C2CR3_EWUP5_Pos (4U)
  6588. #define PWR_C2CR3_EWUP5_Msk (0x1UL << PWR_C2CR3_EWUP5_Pos) /*!< 0x00000010 */
  6589. #define PWR_C2CR3_EWUP5 PWR_C2CR3_EWUP5_Msk /*!< Enable external WKUP Pin 5 [line 4] for CPU2 */
  6590. #define PWR_C2CR3_EBLEWUP_Pos (9U)
  6591. #define PWR_C2CR3_EBLEWUP_Msk (0x1UL << PWR_C2CR3_EBLEWUP_Pos) /*!< 0x00000200 */
  6592. #define PWR_C2CR3_EBLEWUP PWR_C2CR3_EBLEWUP_Msk /*!< Enable BLE host wakeup interrupt for CPU2 */
  6593. #define PWR_C2CR3_E802WUP_Pos (10U)
  6594. #define PWR_C2CR3_E802WUP_Msk (0x1UL << PWR_C2CR3_E802WUP_Pos) /*!< 0x00000400 */
  6595. #define PWR_C2CR3_E802WUP PWR_C2CR3_E802WUP_Msk /*!< Enable BLE host wakeup interrupt for CPU2 */
  6596. #define PWR_C2CR3_APC_Pos (12U)
  6597. #define PWR_C2CR3_APC_Msk (0x1UL << PWR_C2CR3_APC_Pos) /*!< 0x00001000 */
  6598. #define PWR_C2CR3_APC PWR_C2CR3_APC_Msk /*!< Apply pull-up and pull-down configuration for CPU2 */
  6599. #define PWR_C2CR3_EIWUL_Pos (15U)
  6600. #define PWR_C2CR3_EIWUL_Msk (0x1UL << PWR_C2CR3_EIWUL_Pos) /*!< 0x00008000 */
  6601. #define PWR_C2CR3_EIWUL PWR_C2CR3_EIWUL_Msk /*!< Internal Wake-Up line interrupt for CPU2 */
  6602. /******************** Bit definition for PWR_EXTSCR register ********************/
  6603. #define PWR_EXTSCR_C1CSSF_Pos (0U)
  6604. #define PWR_EXTSCR_C1CSSF_Msk (0x1UL << PWR_EXTSCR_C1CSSF_Pos) /*!< 0x00000001 */
  6605. #define PWR_EXTSCR_C1CSSF PWR_EXTSCR_C1CSSF_Msk /*!< Clear standby and stop flags for CPU1 */
  6606. #define PWR_EXTSCR_C2CSSF_Pos (1U)
  6607. #define PWR_EXTSCR_C2CSSF_Msk (0x1UL << PWR_EXTSCR_C2CSSF_Pos) /*!< 0x00000002 */
  6608. #define PWR_EXTSCR_C2CSSF PWR_EXTSCR_C2CSSF_Msk /*!< Clear standby and stop flags for CPU2 */
  6609. #define PWR_EXTSCR_CCRPF_Pos (2U)
  6610. #define PWR_EXTSCR_CCRPF_Msk (0x1UL << PWR_EXTSCR_CCRPF_Pos) /*!< 0x00000004 */
  6611. #define PWR_EXTSCR_CCRPF PWR_EXTSCR_CCRPF_Msk /*!< Clear critical radio system phase flag */
  6612. #define PWR_EXTSCR_C1SBF_Pos (8U)
  6613. #define PWR_EXTSCR_C1SBF_Msk (0x1UL << PWR_EXTSCR_C1SBF_Pos) /*!< 0x00000100 */
  6614. #define PWR_EXTSCR_C1SBF PWR_EXTSCR_C1SBF_Msk /*!< System standby flag for CPU1 */
  6615. #define PWR_EXTSCR_C1STOPF_Pos (9U)
  6616. #define PWR_EXTSCR_C1STOPF_Msk (0x1UL << PWR_EXTSCR_C1STOPF_Pos) /*!< 0x00000200 */
  6617. #define PWR_EXTSCR_C1STOPF PWR_EXTSCR_C1STOPF_Msk /*!< System stop flag for CPU1 */
  6618. #define PWR_EXTSCR_C2SBF_Pos (10U)
  6619. #define PWR_EXTSCR_C2SBF_Msk (0x1UL << PWR_EXTSCR_C2SBF_Pos) /*!< 0x00000400 */
  6620. #define PWR_EXTSCR_C2SBF PWR_EXTSCR_C2SBF_Msk /*!< System standby flag for CPU2 */
  6621. #define PWR_EXTSCR_C2STOPF_Pos (11U)
  6622. #define PWR_EXTSCR_C2STOPF_Msk (0x1UL << PWR_EXTSCR_C2STOPF_Pos) /*!< 0x00000800 */
  6623. #define PWR_EXTSCR_C2STOPF PWR_EXTSCR_C2STOPF_Msk /*!< System stop flag for CPU2 */
  6624. #define PWR_EXTSCR_CRPF_Pos (13U)
  6625. #define PWR_EXTSCR_CRPF_Msk (0x1UL << PWR_EXTSCR_CRPF_Pos) /*!< 0x00002000 */
  6626. #define PWR_EXTSCR_CRPF PWR_EXTSCR_CRPF_Msk /*!< Critical radio system phase flag */
  6627. #define PWR_EXTSCR_C1DS_Pos (14U)
  6628. #define PWR_EXTSCR_C1DS_Msk (0x1UL << PWR_EXTSCR_C1DS_Pos) /*!< 0x00004000 */
  6629. #define PWR_EXTSCR_C1DS PWR_EXTSCR_C1DS_Msk /*!< CPU1 deepsleep mode flag */
  6630. #define PWR_EXTSCR_C2DS_Pos (15U)
  6631. #define PWR_EXTSCR_C2DS_Msk (0x1UL << PWR_EXTSCR_C2DS_Pos) /*!< 0x00008000 */
  6632. #define PWR_EXTSCR_C2DS PWR_EXTSCR_C2DS_Msk /*!< CPU2 deepsleep mode flag */
  6633. /******************************************************************************/
  6634. /* */
  6635. /* QUADSPI */
  6636. /* */
  6637. /******************************************************************************/
  6638. /***************** Bit definition for QUADSPI_CR register *******************/
  6639. #define QUADSPI_CR_EN_Pos (0U)
  6640. #define QUADSPI_CR_EN_Msk (0x1UL << QUADSPI_CR_EN_Pos) /*!< 0x00000001 */
  6641. #define QUADSPI_CR_EN QUADSPI_CR_EN_Msk /*!< Enable */
  6642. #define QUADSPI_CR_ABORT_Pos (1U)
  6643. #define QUADSPI_CR_ABORT_Msk (0x1UL << QUADSPI_CR_ABORT_Pos) /*!< 0x00000002 */
  6644. #define QUADSPI_CR_ABORT QUADSPI_CR_ABORT_Msk /*!< Abort request */
  6645. #define QUADSPI_CR_DMAEN_Pos (2U)
  6646. #define QUADSPI_CR_DMAEN_Msk (0x1UL << QUADSPI_CR_DMAEN_Pos) /*!< 0x00000004 */
  6647. #define QUADSPI_CR_DMAEN QUADSPI_CR_DMAEN_Msk /*!< DMA Enable */
  6648. #define QUADSPI_CR_TCEN_Pos (3U)
  6649. #define QUADSPI_CR_TCEN_Msk (0x1UL << QUADSPI_CR_TCEN_Pos) /*!< 0x00000008 */
  6650. #define QUADSPI_CR_TCEN QUADSPI_CR_TCEN_Msk /*!< Timeout Counter Enable */
  6651. #define QUADSPI_CR_SSHIFT_Pos (4U)
  6652. #define QUADSPI_CR_SSHIFT_Msk (0x1UL << QUADSPI_CR_SSHIFT_Pos) /*!< 0x00000010 */
  6653. #define QUADSPI_CR_SSHIFT QUADSPI_CR_SSHIFT_Msk /*!< Sample Shift */
  6654. #define QUADSPI_CR_FTHRES_Pos (8U)
  6655. #define QUADSPI_CR_FTHRES_Msk (0xFUL << QUADSPI_CR_FTHRES_Pos) /*!< 0x00000F00 */
  6656. #define QUADSPI_CR_FTHRES QUADSPI_CR_FTHRES_Msk /*!< FTHRES[3:0] FIFO Level */
  6657. #define QUADSPI_CR_TEIE_Pos (16U)
  6658. #define QUADSPI_CR_TEIE_Msk (0x1UL << QUADSPI_CR_TEIE_Pos) /*!< 0x00010000 */
  6659. #define QUADSPI_CR_TEIE QUADSPI_CR_TEIE_Msk /*!< Transfer Error Interrupt Enable */
  6660. #define QUADSPI_CR_TCIE_Pos (17U)
  6661. #define QUADSPI_CR_TCIE_Msk (0x1UL << QUADSPI_CR_TCIE_Pos) /*!< 0x00020000 */
  6662. #define QUADSPI_CR_TCIE QUADSPI_CR_TCIE_Msk /*!< Transfer Complete Interrupt Enable */
  6663. #define QUADSPI_CR_FTIE_Pos (18U)
  6664. #define QUADSPI_CR_FTIE_Msk (0x1UL << QUADSPI_CR_FTIE_Pos) /*!< 0x00040000 */
  6665. #define QUADSPI_CR_FTIE QUADSPI_CR_FTIE_Msk /*!< FIFO Threshold Interrupt Enable */
  6666. #define QUADSPI_CR_SMIE_Pos (19U)
  6667. #define QUADSPI_CR_SMIE_Msk (0x1UL << QUADSPI_CR_SMIE_Pos) /*!< 0x00080000 */
  6668. #define QUADSPI_CR_SMIE QUADSPI_CR_SMIE_Msk /*!< Status Match Interrupt Enable */
  6669. #define QUADSPI_CR_TOIE_Pos (20U)
  6670. #define QUADSPI_CR_TOIE_Msk (0x1UL << QUADSPI_CR_TOIE_Pos) /*!< 0x00100000 */
  6671. #define QUADSPI_CR_TOIE QUADSPI_CR_TOIE_Msk /*!< TimeOut Interrupt Enable */
  6672. #define QUADSPI_CR_APMS_Pos (22U)
  6673. #define QUADSPI_CR_APMS_Msk (0x1UL << QUADSPI_CR_APMS_Pos) /*!< 0x00400000 */
  6674. #define QUADSPI_CR_APMS QUADSPI_CR_APMS_Msk /*!< Automatic Polling Mode Stop */
  6675. #define QUADSPI_CR_PMM_Pos (23U)
  6676. #define QUADSPI_CR_PMM_Msk (0x1UL << QUADSPI_CR_PMM_Pos) /*!< 0x00800000 */
  6677. #define QUADSPI_CR_PMM QUADSPI_CR_PMM_Msk /*!< Polling Match Mode */
  6678. #define QUADSPI_CR_PRESCALER_Pos (24U)
  6679. #define QUADSPI_CR_PRESCALER_Msk (0xFFUL << QUADSPI_CR_PRESCALER_Pos) /*!< 0xFF000000 */
  6680. #define QUADSPI_CR_PRESCALER QUADSPI_CR_PRESCALER_Msk /*!< PRESCALER[7:0] Clock prescaler */
  6681. /***************** Bit definition for QUADSPI_DCR register ******************/
  6682. #define QUADSPI_DCR_CKMODE_Pos (0U)
  6683. #define QUADSPI_DCR_CKMODE_Msk (0x1UL << QUADSPI_DCR_CKMODE_Pos) /*!< 0x00000001 */
  6684. #define QUADSPI_DCR_CKMODE QUADSPI_DCR_CKMODE_Msk /*!< Mode 0 / Mode 3 */
  6685. #define QUADSPI_DCR_CSHT_Pos (8U)
  6686. #define QUADSPI_DCR_CSHT_Msk (0x7UL << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000700 */
  6687. #define QUADSPI_DCR_CSHT QUADSPI_DCR_CSHT_Msk /*!< CSHT[2:0]: ChipSelect High Time */
  6688. #define QUADSPI_DCR_CSHT_0 (0x1U << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000100 */
  6689. #define QUADSPI_DCR_CSHT_1 (0x2U << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000200 */
  6690. #define QUADSPI_DCR_CSHT_2 (0x4U << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000400 */
  6691. #define QUADSPI_DCR_FSIZE_Pos (16U)
  6692. #define QUADSPI_DCR_FSIZE_Msk (0x1FUL << QUADSPI_DCR_FSIZE_Pos) /*!< 0x001F0000 */
  6693. #define QUADSPI_DCR_FSIZE QUADSPI_DCR_FSIZE_Msk /*!< FSIZE[4:0]: Flash Size */
  6694. /****************** Bit definition for QUADSPI_SR register *******************/
  6695. #define QUADSPI_SR_TEF_Pos (0U)
  6696. #define QUADSPI_SR_TEF_Msk (0x1UL << QUADSPI_SR_TEF_Pos) /*!< 0x00000001 */
  6697. #define QUADSPI_SR_TEF QUADSPI_SR_TEF_Msk /*!< Transfer Error Flag */
  6698. #define QUADSPI_SR_TCF_Pos (1U)
  6699. #define QUADSPI_SR_TCF_Msk (0x1UL << QUADSPI_SR_TCF_Pos) /*!< 0x00000002 */
  6700. #define QUADSPI_SR_TCF QUADSPI_SR_TCF_Msk /*!< Transfer Complete Flag */
  6701. #define QUADSPI_SR_FTF_Pos (2U)
  6702. #define QUADSPI_SR_FTF_Msk (0x1UL << QUADSPI_SR_FTF_Pos) /*!< 0x00000004 */
  6703. #define QUADSPI_SR_FTF QUADSPI_SR_FTF_Msk /*!< FIFO Threshlod Flag */
  6704. #define QUADSPI_SR_SMF_Pos (3U)
  6705. #define QUADSPI_SR_SMF_Msk (0x1UL << QUADSPI_SR_SMF_Pos) /*!< 0x00000008 */
  6706. #define QUADSPI_SR_SMF QUADSPI_SR_SMF_Msk /*!< Status Match Flag */
  6707. #define QUADSPI_SR_TOF_Pos (4U)
  6708. #define QUADSPI_SR_TOF_Msk (0x1UL << QUADSPI_SR_TOF_Pos) /*!< 0x00000010 */
  6709. #define QUADSPI_SR_TOF QUADSPI_SR_TOF_Msk /*!< Timeout Flag */
  6710. #define QUADSPI_SR_BUSY_Pos (5U)
  6711. #define QUADSPI_SR_BUSY_Msk (0x1UL << QUADSPI_SR_BUSY_Pos) /*!< 0x00000020 */
  6712. #define QUADSPI_SR_BUSY QUADSPI_SR_BUSY_Msk /*!< Busy */
  6713. #define QUADSPI_SR_FLEVEL_Pos (8U)
  6714. #define QUADSPI_SR_FLEVEL_Msk (0x1FUL << QUADSPI_SR_FLEVEL_Pos) /*!< 0x00001F00 */
  6715. #define QUADSPI_SR_FLEVEL QUADSPI_SR_FLEVEL_Msk /*!< FIFO Threshlod Flag */
  6716. /****************** Bit definition for QUADSPI_FCR register ******************/
  6717. #define QUADSPI_FCR_CTEF_Pos (0U)
  6718. #define QUADSPI_FCR_CTEF_Msk (0x1UL << QUADSPI_FCR_CTEF_Pos) /*!< 0x00000001 */
  6719. #define QUADSPI_FCR_CTEF QUADSPI_FCR_CTEF_Msk /*!< Clear Transfer Error Flag */
  6720. #define QUADSPI_FCR_CTCF_Pos (1U)
  6721. #define QUADSPI_FCR_CTCF_Msk (0x1UL << QUADSPI_FCR_CTCF_Pos) /*!< 0x00000002 */
  6722. #define QUADSPI_FCR_CTCF QUADSPI_FCR_CTCF_Msk /*!< Clear Transfer Complete Flag */
  6723. #define QUADSPI_FCR_CSMF_Pos (3U)
  6724. #define QUADSPI_FCR_CSMF_Msk (0x1UL << QUADSPI_FCR_CSMF_Pos) /*!< 0x00000008 */
  6725. #define QUADSPI_FCR_CSMF QUADSPI_FCR_CSMF_Msk /*!< Clear Status Match Flag */
  6726. #define QUADSPI_FCR_CTOF_Pos (4U)
  6727. #define QUADSPI_FCR_CTOF_Msk (0x1UL << QUADSPI_FCR_CTOF_Pos) /*!< 0x00000010 */
  6728. #define QUADSPI_FCR_CTOF QUADSPI_FCR_CTOF_Msk /*!< Clear Timeout Flag */
  6729. /****************** Bit definition for QUADSPI_DLR register ******************/
  6730. #define QUADSPI_DLR_DL_Pos (0U)
  6731. #define QUADSPI_DLR_DL_Msk (0xFFFFFFFFUL << QUADSPI_DLR_DL_Pos) /*!< 0xFFFFFFFF */
  6732. #define QUADSPI_DLR_DL QUADSPI_DLR_DL_Msk /*!< DL[31:0]: Data Length */
  6733. /****************** Bit definition for QUADSPI_CCR register ******************/
  6734. #define QUADSPI_CCR_INSTRUCTION_Pos (0U)
  6735. #define QUADSPI_CCR_INSTRUCTION_Msk (0xFFUL << QUADSPI_CCR_INSTRUCTION_Pos) /*!< 0x000000FF */
  6736. #define QUADSPI_CCR_INSTRUCTION QUADSPI_CCR_INSTRUCTION_Msk /*!< INSTRUCTION[7:0]: Instruction */
  6737. #define QUADSPI_CCR_IMODE_Pos (8U)
  6738. #define QUADSPI_CCR_IMODE_Msk (0x3UL << QUADSPI_CCR_IMODE_Pos) /*!< 0x00000300 */
  6739. #define QUADSPI_CCR_IMODE QUADSPI_CCR_IMODE_Msk /*!< IMODE[1:0]: Instruction Mode */
  6740. #define QUADSPI_CCR_IMODE_0 (0x1U << QUADSPI_CCR_IMODE_Pos) /*!< 0x00000100 */
  6741. #define QUADSPI_CCR_IMODE_1 (0x2U << QUADSPI_CCR_IMODE_Pos) /*!< 0x00000200 */
  6742. #define QUADSPI_CCR_ADMODE_Pos (10U)
  6743. #define QUADSPI_CCR_ADMODE_Msk (0x3UL << QUADSPI_CCR_ADMODE_Pos) /*!< 0x00000C00 */
  6744. #define QUADSPI_CCR_ADMODE QUADSPI_CCR_ADMODE_Msk /*!< ADMODE[1:0]: Address Mode */
  6745. #define QUADSPI_CCR_ADMODE_0 (0x1U << QUADSPI_CCR_ADMODE_Pos) /*!< 0x00000400 */
  6746. #define QUADSPI_CCR_ADMODE_1 (0x2U << QUADSPI_CCR_ADMODE_Pos) /*!< 0x00000800 */
  6747. #define QUADSPI_CCR_ADSIZE_Pos (12U)
  6748. #define QUADSPI_CCR_ADSIZE_Msk (0x3UL << QUADSPI_CCR_ADSIZE_Pos) /*!< 0x00003000 */
  6749. #define QUADSPI_CCR_ADSIZE QUADSPI_CCR_ADSIZE_Msk /*!< ADSIZE[1:0]: Address Size */
  6750. #define QUADSPI_CCR_ADSIZE_0 (0x1U << QUADSPI_CCR_ADSIZE_Pos) /*!< 0x00001000 */
  6751. #define QUADSPI_CCR_ADSIZE_1 (0x2U << QUADSPI_CCR_ADSIZE_Pos) /*!< 0x00002000 */
  6752. #define QUADSPI_CCR_ABMODE_Pos (14U)
  6753. #define QUADSPI_CCR_ABMODE_Msk (0x3UL << QUADSPI_CCR_ABMODE_Pos) /*!< 0x0000C000 */
  6754. #define QUADSPI_CCR_ABMODE QUADSPI_CCR_ABMODE_Msk /*!< ABMODE[1:0]: Alternate Bytes Mode */
  6755. #define QUADSPI_CCR_ABMODE_0 (0x1U << QUADSPI_CCR_ABMODE_Pos) /*!< 0x00004000 */
  6756. #define QUADSPI_CCR_ABMODE_1 (0x2U << QUADSPI_CCR_ABMODE_Pos) /*!< 0x00008000 */
  6757. #define QUADSPI_CCR_ABSIZE_Pos (16U)
  6758. #define QUADSPI_CCR_ABSIZE_Msk (0x3UL << QUADSPI_CCR_ABSIZE_Pos) /*!< 0x00030000 */
  6759. #define QUADSPI_CCR_ABSIZE QUADSPI_CCR_ABSIZE_Msk /*!< ABSIZE[1:0]: Instruction Mode */
  6760. #define QUADSPI_CCR_ABSIZE_0 (0x1U << QUADSPI_CCR_ABSIZE_Pos) /*!< 0x00010000 */
  6761. #define QUADSPI_CCR_ABSIZE_1 (0x2U << QUADSPI_CCR_ABSIZE_Pos) /*!< 0x00020000 */
  6762. #define QUADSPI_CCR_DCYC_Pos (18U)
  6763. #define QUADSPI_CCR_DCYC_Msk (0x1FUL << QUADSPI_CCR_DCYC_Pos) /*!< 0x007C0000 */
  6764. #define QUADSPI_CCR_DCYC QUADSPI_CCR_DCYC_Msk /*!< DCYC[4:0]: Dummy Cycles */
  6765. #define QUADSPI_CCR_DMODE_Pos (24U)
  6766. #define QUADSPI_CCR_DMODE_Msk (0x3UL << QUADSPI_CCR_DMODE_Pos) /*!< 0x03000000 */
  6767. #define QUADSPI_CCR_DMODE QUADSPI_CCR_DMODE_Msk /*!< DMODE[1:0]: Data Mode */
  6768. #define QUADSPI_CCR_DMODE_0 (0x1U << QUADSPI_CCR_DMODE_Pos) /*!< 0x01000000 */
  6769. #define QUADSPI_CCR_DMODE_1 (0x2U << QUADSPI_CCR_DMODE_Pos) /*!< 0x02000000 */
  6770. #define QUADSPI_CCR_FMODE_Pos (26U)
  6771. #define QUADSPI_CCR_FMODE_Msk (0x3UL << QUADSPI_CCR_FMODE_Pos) /*!< 0x0C000000 */
  6772. #define QUADSPI_CCR_FMODE QUADSPI_CCR_FMODE_Msk /*!< FMODE[1:0]: Functional Mode */
  6773. #define QUADSPI_CCR_FMODE_0 (0x1U << QUADSPI_CCR_FMODE_Pos) /*!< 0x04000000 */
  6774. #define QUADSPI_CCR_FMODE_1 (0x2U << QUADSPI_CCR_FMODE_Pos) /*!< 0x08000000 */
  6775. #define QUADSPI_CCR_SIOO_Pos (28U)
  6776. #define QUADSPI_CCR_SIOO_Msk (0x1UL << QUADSPI_CCR_SIOO_Pos) /*!< 0x10000000 */
  6777. #define QUADSPI_CCR_SIOO QUADSPI_CCR_SIOO_Msk /*!< SIOO: Send Instruction Only Once Mode */
  6778. #define QUADSPI_CCR_DDRM_Pos (31U)
  6779. #define QUADSPI_CCR_DDRM_Msk (0x1UL << QUADSPI_CCR_DDRM_Pos) /*!< 0x80000000 */
  6780. #define QUADSPI_CCR_DDRM QUADSPI_CCR_DDRM_Msk /*!< DDRM: Double Data Rate Mode */
  6781. /****************** Bit definition for QUADSPI_AR register *******************/
  6782. #define QUADSPI_AR_ADDRESS_Pos (0U)
  6783. #define QUADSPI_AR_ADDRESS_Msk (0xFFFFFFFFUL << QUADSPI_AR_ADDRESS_Pos) /*!< 0xFFFFFFFF */
  6784. #define QUADSPI_AR_ADDRESS QUADSPI_AR_ADDRESS_Msk /*!< ADDRESS[31:0]: Address */
  6785. /****************** Bit definition for QUADSPI_ABR register ******************/
  6786. #define QUADSPI_ABR_ALTERNATE_Pos (0U)
  6787. #define QUADSPI_ABR_ALTERNATE_Msk (0xFFFFFFFFUL << QUADSPI_ABR_ALTERNATE_Pos) /*!< 0xFFFFFFFF */
  6788. #define QUADSPI_ABR_ALTERNATE QUADSPI_ABR_ALTERNATE_Msk /*!< ALTERNATE[31:0]: Alternate Bytes */
  6789. /****************** Bit definition for QUADSPI_DR register *******************/
  6790. #define QUADSPI_DR_DATA_Pos (0U)
  6791. #define QUADSPI_DR_DATA_Msk (0xFFFFFFFFUL << QUADSPI_DR_DATA_Pos) /*!< 0xFFFFFFFF */
  6792. #define QUADSPI_DR_DATA QUADSPI_DR_DATA_Msk /*!< DATA[31:0]: Data */
  6793. /****************** Bit definition for QUADSPI_PSMKR register ****************/
  6794. #define QUADSPI_PSMKR_MASK_Pos (0U)
  6795. #define QUADSPI_PSMKR_MASK_Msk (0xFFFFFFFFUL << QUADSPI_PSMKR_MASK_Pos) /*!< 0xFFFFFFFF */
  6796. #define QUADSPI_PSMKR_MASK QUADSPI_PSMKR_MASK_Msk /*!< MASK[31:0]: Status Mask */
  6797. /****************** Bit definition for QUADSPI_PSMAR register ****************/
  6798. #define QUADSPI_PSMAR_MATCH_Pos (0U)
  6799. #define QUADSPI_PSMAR_MATCH_Msk (0xFFFFFFFFUL << QUADSPI_PSMAR_MATCH_Pos) /*!< 0xFFFFFFFF */
  6800. #define QUADSPI_PSMAR_MATCH QUADSPI_PSMAR_MATCH_Msk /*!< MATCH[31:0]: Status Match */
  6801. /****************** Bit definition for QUADSPI_PIR register *****************/
  6802. #define QUADSPI_PIR_INTERVAL_Pos (0U)
  6803. #define QUADSPI_PIR_INTERVAL_Msk (0xFFFFUL << QUADSPI_PIR_INTERVAL_Pos) /*!< 0x0000FFFF */
  6804. #define QUADSPI_PIR_INTERVAL QUADSPI_PIR_INTERVAL_Msk /*!< INTERVAL[15:0]: Polling Interval */
  6805. /****************** Bit definition for QUADSPI_LPTR register *****************/
  6806. #define QUADSPI_LPTR_TIMEOUT_Pos (0U)
  6807. #define QUADSPI_LPTR_TIMEOUT_Msk (0xFFFFUL << QUADSPI_LPTR_TIMEOUT_Pos) /*!< 0x0000FFFF */
  6808. #define QUADSPI_LPTR_TIMEOUT QUADSPI_LPTR_TIMEOUT_Msk /*!< TIMEOUT[15:0]: Timeout period */
  6809. /******************************************************************************/
  6810. /* */
  6811. /* Reset and Clock Control */
  6812. /* */
  6813. /******************************************************************************/
  6814. /*
  6815. * @brief Specific device feature definitions
  6816. */
  6817. #define RCC_SMPS_SUPPORT
  6818. #define RCC_MCO3_SUPPORT
  6819. #define RCC_LSCO3_SUPPORT
  6820. #define RCC_HSI48_SUPPORT
  6821. #define RCC_802_SUPPORT
  6822. /******************** Bit definition for RCC_CR register *****************/
  6823. #define RCC_CR_MSION_Pos (0U)
  6824. #define RCC_CR_MSION_Msk (0x1UL << RCC_CR_MSION_Pos) /*!< 0x00000001 */
  6825. #define RCC_CR_MSION RCC_CR_MSION_Msk /*!< Internal Multi Speed oscillator (MSI) clock enable */
  6826. #define RCC_CR_MSIRDY_Pos (1U)
  6827. #define RCC_CR_MSIRDY_Msk (0x1UL << RCC_CR_MSIRDY_Pos) /*!< 0x00000002 */
  6828. #define RCC_CR_MSIRDY RCC_CR_MSIRDY_Msk /*!< Internal Multi Speed oscillator (MSI) clock ready flag */
  6829. #define RCC_CR_MSIPLLEN_Pos (2U)
  6830. #define RCC_CR_MSIPLLEN_Msk (0x1UL << RCC_CR_MSIPLLEN_Pos) /*!< 0x00000004 */
  6831. #define RCC_CR_MSIPLLEN RCC_CR_MSIPLLEN_Msk /*!< Internal Multi Speed oscillator (MSI) PLL enable */
  6832. /*!< MSIRANGE configuration : 12 frequency ranges available */
  6833. #define RCC_CR_MSIRANGE_Pos (4U)
  6834. #define RCC_CR_MSIRANGE_Msk (0xFUL << RCC_CR_MSIRANGE_Pos) /*!< 0x000000F0 */
  6835. #define RCC_CR_MSIRANGE RCC_CR_MSIRANGE_Msk /*!< Internal Multi Speed oscillator (MSI) clock Range */
  6836. #define RCC_CR_MSIRANGE_0 (0x0U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000000 */
  6837. #define RCC_CR_MSIRANGE_1 (0x1U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000010 */
  6838. #define RCC_CR_MSIRANGE_2 (0x2U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000020 */
  6839. #define RCC_CR_MSIRANGE_3 (0x3U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000030 */
  6840. #define RCC_CR_MSIRANGE_4 (0x4U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000040 */
  6841. #define RCC_CR_MSIRANGE_5 (0x5U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000050 */
  6842. #define RCC_CR_MSIRANGE_6 (0x6U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000060 */
  6843. #define RCC_CR_MSIRANGE_7 (0x7U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000070 */
  6844. #define RCC_CR_MSIRANGE_8 (0x8U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000080 */
  6845. #define RCC_CR_MSIRANGE_9 (0x9U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000090 */
  6846. #define RCC_CR_MSIRANGE_10 (0xAU << RCC_CR_MSIRANGE_Pos) /*!< 0x000000A0 */
  6847. #define RCC_CR_MSIRANGE_11 (0xBU << RCC_CR_MSIRANGE_Pos) /*!< 0x000000B0 */
  6848. #define RCC_CR_HSION_Pos (8U)
  6849. #define RCC_CR_HSION_Msk (0x1UL << RCC_CR_HSION_Pos) /*!< 0x00000100 */
  6850. #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed oscillator (HSI16) clock enable */
  6851. #define RCC_CR_HSIKERON_Pos (9U)
  6852. #define RCC_CR_HSIKERON_Msk (0x1UL << RCC_CR_HSIKERON_Pos) /*!< 0x00000200 */
  6853. #define RCC_CR_HSIKERON RCC_CR_HSIKERON_Msk /*!< Internal High Speed oscillator (HSI16) clock enable for some IPs Kernel */
  6854. #define RCC_CR_HSIRDY_Pos (10U)
  6855. #define RCC_CR_HSIRDY_Msk (0x1UL << RCC_CR_HSIRDY_Pos) /*!< 0x00000400 */
  6856. #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed oscillator (HSI16) clock ready flag */
  6857. #define RCC_CR_HSIASFS_Pos (11U)
  6858. #define RCC_CR_HSIASFS_Msk (0x1UL << RCC_CR_HSIASFS_Pos) /*!< 0x00000800 */
  6859. #define RCC_CR_HSIASFS RCC_CR_HSIASFS_Msk /*!< HSI16 Automatic Start from Stop */
  6860. #define RCC_CR_HSIKERDY_Pos (12U)
  6861. #define RCC_CR_HSIKERDY_Msk (0x1UL << RCC_CR_HSIKERDY_Pos) /*!< 0x00001000 */
  6862. #define RCC_CR_HSIKERDY RCC_CR_HSIKERDY_Msk /*!< Internal High Speed oscillator (HSI16) clock enable for some IPs Kernel ready flag*/
  6863. #define RCC_CR_HSEON_Pos (16U)
  6864. #define RCC_CR_HSEON_Msk (0x1UL << RCC_CR_HSEON_Pos) /*!< 0x00010000 */
  6865. #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed oscillator (HSE) clock enable */
  6866. #define RCC_CR_HSERDY_Pos (17U)
  6867. #define RCC_CR_HSERDY_Msk (0x1UL << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */
  6868. #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed oscillator (HSE) clock ready */
  6869. #define RCC_CR_CSSON_Pos (19U)
  6870. #define RCC_CR_CSSON_Msk (0x1UL << RCC_CR_CSSON_Pos) /*!< 0x00080000 */
  6871. #define RCC_CR_CSSON RCC_CR_CSSON_Msk /*!< HSE Clock Security System enable */
  6872. #define RCC_CR_HSEPRE_Pos (20U)
  6873. #define RCC_CR_HSEPRE_Msk (0x1UL << RCC_CR_HSEPRE_Pos) /*!< 0x00100000 */
  6874. #define RCC_CR_HSEPRE RCC_CR_HSEPRE_Msk /*!< HSE sysclk prescaler */
  6875. #define RCC_CR_PLLON_Pos (24U)
  6876. #define RCC_CR_PLLON_Msk (0x1UL << RCC_CR_PLLON_Pos) /*!< 0x01000000 */
  6877. #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< System PLL clock enable */
  6878. #define RCC_CR_PLLRDY_Pos (25U)
  6879. #define RCC_CR_PLLRDY_Msk (0x1UL << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */
  6880. #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< System PLL clock ready */
  6881. #define RCC_CR_PLLSAI1ON_Pos (26U)
  6882. #define RCC_CR_PLLSAI1ON_Msk (0x1UL << RCC_CR_PLLSAI1ON_Pos) /*!< 0x04000000 */
  6883. #define RCC_CR_PLLSAI1ON RCC_CR_PLLSAI1ON_Msk /*!< SAI1 PLL enable */
  6884. #define RCC_CR_PLLSAI1RDY_Pos (27U)
  6885. #define RCC_CR_PLLSAI1RDY_Msk (0x1UL << RCC_CR_PLLSAI1RDY_Pos) /*!< 0x08000000 */
  6886. #define RCC_CR_PLLSAI1RDY RCC_CR_PLLSAI1RDY_Msk /*!< SAI1 PLL ready */
  6887. /******************** Bit definition for RCC_ICSCR register ***************/
  6888. /*!< MSICAL configuration */
  6889. #define RCC_ICSCR_MSICAL_Pos (0U)
  6890. #define RCC_ICSCR_MSICAL_Msk (0xFFUL << RCC_ICSCR_MSICAL_Pos) /*!< 0x000000FF */
  6891. #define RCC_ICSCR_MSICAL RCC_ICSCR_MSICAL_Msk /*!< MSICAL[7:0] bits */
  6892. #define RCC_ICSCR_MSICAL_0 (0x01U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000001 */
  6893. #define RCC_ICSCR_MSICAL_1 (0x02U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000002 */
  6894. #define RCC_ICSCR_MSICAL_2 (0x04U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000004 */
  6895. #define RCC_ICSCR_MSICAL_3 (0x08U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000008 */
  6896. #define RCC_ICSCR_MSICAL_4 (0x10U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000010 */
  6897. #define RCC_ICSCR_MSICAL_5 (0x20U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000020 */
  6898. #define RCC_ICSCR_MSICAL_6 (0x40U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000040 */
  6899. #define RCC_ICSCR_MSICAL_7 (0x80U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000080 */
  6900. /*!< MSITRIM configuration */
  6901. #define RCC_ICSCR_MSITRIM_Pos (8U)
  6902. #define RCC_ICSCR_MSITRIM_Msk (0xFFUL << RCC_ICSCR_MSITRIM_Pos) /*!< 0x0000FF00 */
  6903. #define RCC_ICSCR_MSITRIM RCC_ICSCR_MSITRIM_Msk /*!< MSITRIM[7:0] bits */
  6904. #define RCC_ICSCR_MSITRIM_0 (0x01U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00000100 */
  6905. #define RCC_ICSCR_MSITRIM_1 (0x02U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00000200 */
  6906. #define RCC_ICSCR_MSITRIM_2 (0x04U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00000400 */
  6907. #define RCC_ICSCR_MSITRIM_3 (0x08U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00000800 */
  6908. #define RCC_ICSCR_MSITRIM_4 (0x10U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00001000 */
  6909. #define RCC_ICSCR_MSITRIM_5 (0x20U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00002000 */
  6910. #define RCC_ICSCR_MSITRIM_6 (0x40U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00004000 */
  6911. #define RCC_ICSCR_MSITRIM_7 (0x80U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00008000 */
  6912. /*!< HSICAL configuration */
  6913. #define RCC_ICSCR_HSICAL_Pos (16U)
  6914. #define RCC_ICSCR_HSICAL_Msk (0xFFUL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00FF0000 */
  6915. #define RCC_ICSCR_HSICAL RCC_ICSCR_HSICAL_Msk /*!< HSICAL[7:0] bits */
  6916. #define RCC_ICSCR_HSICAL_0 (0x01U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00010000 */
  6917. #define RCC_ICSCR_HSICAL_1 (0x02U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00020000 */
  6918. #define RCC_ICSCR_HSICAL_2 (0x04U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00040000 */
  6919. #define RCC_ICSCR_HSICAL_3 (0x08U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00080000 */
  6920. #define RCC_ICSCR_HSICAL_4 (0x10U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00100000 */
  6921. #define RCC_ICSCR_HSICAL_5 (0x20U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00200000 */
  6922. #define RCC_ICSCR_HSICAL_6 (0x40U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00400000 */
  6923. #define RCC_ICSCR_HSICAL_7 (0x80U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00800000 */
  6924. /*!< HSITRIM configuration */
  6925. #define RCC_ICSCR_HSITRIM_Pos (24U)
  6926. #define RCC_ICSCR_HSITRIM_Msk (0x7FUL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x7F000000 */
  6927. #define RCC_ICSCR_HSITRIM RCC_ICSCR_HSITRIM_Msk /*!< HSITRIM[6:0] bits */
  6928. #define RCC_ICSCR_HSITRIM_0 (0x01U << RCC_ICSCR_HSITRIM_Pos) /*!< 0x01000000 */
  6929. #define RCC_ICSCR_HSITRIM_1 (0x02U << RCC_ICSCR_HSITRIM_Pos) /*!< 0x02000000 */
  6930. #define RCC_ICSCR_HSITRIM_2 (0x04U << RCC_ICSCR_HSITRIM_Pos) /*!< 0x04000000 */
  6931. #define RCC_ICSCR_HSITRIM_3 (0x08U << RCC_ICSCR_HSITRIM_Pos) /*!< 0x08000000 */
  6932. #define RCC_ICSCR_HSITRIM_4 (0x10U << RCC_ICSCR_HSITRIM_Pos) /*!< 0x10000000 */
  6933. #define RCC_ICSCR_HSITRIM_5 (0x20U << RCC_ICSCR_HSITRIM_Pos) /*!< 0x20000000 */
  6934. #define RCC_ICSCR_HSITRIM_6 (0x40U << RCC_ICSCR_HSITRIM_Pos) /*!< 0x40000000 */
  6935. /******************** Bit definition for RCC_CFGR register ******************/
  6936. /*!< SW configuration */
  6937. #define RCC_CFGR_SW_Pos (0U)
  6938. #define RCC_CFGR_SW_Msk (0x3UL << RCC_CFGR_SW_Pos) /*!< 0x00000003 */
  6939. #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */
  6940. #define RCC_CFGR_SW_0 (0x1U << RCC_CFGR_SW_Pos) /*!< 0x00000001 */
  6941. #define RCC_CFGR_SW_1 (0x2U << RCC_CFGR_SW_Pos) /*!< 0x00000002 */
  6942. /*!< SWS configuration */
  6943. #define RCC_CFGR_SWS_Pos (2U)
  6944. #define RCC_CFGR_SWS_Msk (0x3UL << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */
  6945. #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */
  6946. #define RCC_CFGR_SWS_0 (0x1U << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */
  6947. #define RCC_CFGR_SWS_1 (0x2U << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */
  6948. /*!< HPRE configuration */
  6949. #define RCC_CFGR_HPRE_Pos (4U)
  6950. #define RCC_CFGR_HPRE_Msk (0xFUL << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */
  6951. #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */
  6952. #define RCC_CFGR_HPRE_0 (0x1U << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */
  6953. #define RCC_CFGR_HPRE_1 (0x2U << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */
  6954. #define RCC_CFGR_HPRE_2 (0x4U << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */
  6955. #define RCC_CFGR_HPRE_3 (0x8U << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */
  6956. /*!< PPRE1 configuration */
  6957. #define RCC_CFGR_PPRE1_Pos (8U)
  6958. #define RCC_CFGR_PPRE1_Msk (0x7UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000700 */
  6959. #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk /*!< PRE1[2:0] bits (APB1 prescaler) */
  6960. #define RCC_CFGR_PPRE1_0 (0x1U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000100 */
  6961. #define RCC_CFGR_PPRE1_1 (0x2U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000200 */
  6962. #define RCC_CFGR_PPRE1_2 (0x4U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000400 */
  6963. /*!< PPRE2 configuration */
  6964. #define RCC_CFGR_PPRE2_Pos (11U)
  6965. #define RCC_CFGR_PPRE2_Msk (0x7UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00003800 */
  6966. #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk /*!< PRE2[2:0] bits (APB2 prescaler) */
  6967. #define RCC_CFGR_PPRE2_0 (0x1U << RCC_CFGR_PPRE2_Pos) /*!< 0x00000800 */
  6968. #define RCC_CFGR_PPRE2_1 (0x2U << RCC_CFGR_PPRE2_Pos) /*!< 0x00001000 */
  6969. #define RCC_CFGR_PPRE2_2 (0x4U << RCC_CFGR_PPRE2_Pos) /*!< 0x00002000 */
  6970. /*!< STOPWUCK configuration */
  6971. #define RCC_CFGR_STOPWUCK_Pos (15U)
  6972. #define RCC_CFGR_STOPWUCK_Msk (0x1UL << RCC_CFGR_STOPWUCK_Pos) /*!< 0x00008000 */
  6973. #define RCC_CFGR_STOPWUCK RCC_CFGR_STOPWUCK_Msk /*!< Wake Up from stop and CSS backup clock selection */
  6974. /*!< HPREF configuration */
  6975. #define RCC_CFGR_HPREF_Pos (16U)
  6976. #define RCC_CFGR_HPREF_Msk (0x1UL << RCC_CFGR_HPREF_Pos) /*!< 0x00010000 */
  6977. #define RCC_CFGR_HPREF RCC_CFGR_HPREF_Msk /*!< AHB prescaler flag */
  6978. /*!< PPRE1F configuration */
  6979. #define RCC_CFGR_PPRE1F_Pos (17U)
  6980. #define RCC_CFGR_PPRE1F_Msk (0x1UL << RCC_CFGR_PPRE1F_Pos) /*!< 0x00020000 */
  6981. #define RCC_CFGR_PPRE1F RCC_CFGR_PPRE1F_Msk /*!< CPU1 APB1 prescaler flag */
  6982. /*!< PPRE2F configuration */
  6983. #define RCC_CFGR_PPRE2F_Pos (18U)
  6984. #define RCC_CFGR_PPRE2F_Msk (0x1UL << RCC_CFGR_PPRE2F_Pos) /*!< 0x00040000 */
  6985. #define RCC_CFGR_PPRE2F RCC_CFGR_PPRE2F_Msk /*!< APB2 prescaler flag */
  6986. /*!< MCOSEL configuration */
  6987. #define RCC_CFGR_MCOSEL_Pos (24U)
  6988. #define RCC_CFGR_MCOSEL_Msk (0xFUL << RCC_CFGR_MCOSEL_Pos) /*!< 0x0F000000 */
  6989. #define RCC_CFGR_MCOSEL RCC_CFGR_MCOSEL_Msk /*!< MCOSEL [3:0] bits (Clock output selection) */
  6990. #define RCC_CFGR_MCOSEL_0 (0x1U << RCC_CFGR_MCOSEL_Pos) /*!< 0x01000000 */
  6991. #define RCC_CFGR_MCOSEL_1 (0x2U << RCC_CFGR_MCOSEL_Pos) /*!< 0x02000000 */
  6992. #define RCC_CFGR_MCOSEL_2 (0x4U << RCC_CFGR_MCOSEL_Pos) /*!< 0x04000000 */
  6993. #define RCC_CFGR_MCOSEL_3 (0x8U << RCC_CFGR_MCOSEL_Pos) /*!< 0x08000000 */
  6994. /*!< MCOPRE configuration */
  6995. #define RCC_CFGR_MCOPRE_Pos (28U)
  6996. #define RCC_CFGR_MCOPRE_Msk (0x7UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x70000000 */
  6997. #define RCC_CFGR_MCOPRE RCC_CFGR_MCOPRE_Msk /*!< MCO prescaler */
  6998. #define RCC_CFGR_MCOPRE_0 (0x1U << RCC_CFGR_MCOPRE_Pos) /*!< 0x10000000 */
  6999. #define RCC_CFGR_MCOPRE_1 (0x2U << RCC_CFGR_MCOPRE_Pos) /*!< 0x20000000 */
  7000. #define RCC_CFGR_MCOPRE_2 (0x4U << RCC_CFGR_MCOPRE_Pos) /*!< 0x40000000 */
  7001. /******************** Bit definition for RCC_PLLCFGR register ***************/
  7002. #define RCC_PLLCFGR_PLLSRC_Pos (0U)
  7003. #define RCC_PLLCFGR_PLLSRC_Msk (0x3UL << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000003 */
  7004. #define RCC_PLLCFGR_PLLSRC RCC_PLLCFGR_PLLSRC_Msk
  7005. #define RCC_PLLCFGR_PLLSRC_0 (0x1U << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000001 */
  7006. #define RCC_PLLCFGR_PLLSRC_1 (0x2U << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000002 */
  7007. #define RCC_PLLCFGR_PLLM_Pos (4U)
  7008. #define RCC_PLLCFGR_PLLM_Msk (0x7UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000070 */
  7009. #define RCC_PLLCFGR_PLLM RCC_PLLCFGR_PLLM_Msk
  7010. #define RCC_PLLCFGR_PLLM_0 (0x1U << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000010 */
  7011. #define RCC_PLLCFGR_PLLM_1 (0x2U << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000020 */
  7012. #define RCC_PLLCFGR_PLLM_2 (0x4U << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000040 */
  7013. #define RCC_PLLCFGR_PLLN_Pos (8U)
  7014. #define RCC_PLLCFGR_PLLN_Msk (0x7FUL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00007F00 */
  7015. #define RCC_PLLCFGR_PLLN RCC_PLLCFGR_PLLN_Msk
  7016. #define RCC_PLLCFGR_PLLN_0 (0x01U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000100 */
  7017. #define RCC_PLLCFGR_PLLN_1 (0x02U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000200 */
  7018. #define RCC_PLLCFGR_PLLN_2 (0x04U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000400 */
  7019. #define RCC_PLLCFGR_PLLN_3 (0x08U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000800 */
  7020. #define RCC_PLLCFGR_PLLN_4 (0x10U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00001000 */
  7021. #define RCC_PLLCFGR_PLLN_5 (0x20U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00002000 */
  7022. #define RCC_PLLCFGR_PLLN_6 (0x40U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00004000 */
  7023. #define RCC_PLLCFGR_PLLPEN_Pos (16U)
  7024. #define RCC_PLLCFGR_PLLPEN_Msk (0x1UL << RCC_PLLCFGR_PLLPEN_Pos) /*!< 0x00010000 */
  7025. #define RCC_PLLCFGR_PLLPEN RCC_PLLCFGR_PLLPEN_Msk
  7026. #define RCC_PLLCFGR_PLLP_Pos (17U)
  7027. #define RCC_PLLCFGR_PLLP_Msk (0x1FUL << RCC_PLLCFGR_PLLP_Pos) /*!< 0x003E0000 */
  7028. #define RCC_PLLCFGR_PLLP RCC_PLLCFGR_PLLP_Msk
  7029. #define RCC_PLLCFGR_PLLP_0 (0x01U << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00020000 */
  7030. #define RCC_PLLCFGR_PLLP_1 (0x02U << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00040000 */
  7031. #define RCC_PLLCFGR_PLLP_2 (0x04U << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00080000 */
  7032. #define RCC_PLLCFGR_PLLP_3 (0x08U << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00100000 */
  7033. #define RCC_PLLCFGR_PLLP_4 (0x10U << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00200000 */
  7034. #define RCC_PLLCFGR_PLLQEN_Pos (24U)
  7035. #define RCC_PLLCFGR_PLLQEN_Msk (0x1UL << RCC_PLLCFGR_PLLQEN_Pos) /*!< 0x01000000 */
  7036. #define RCC_PLLCFGR_PLLQEN RCC_PLLCFGR_PLLQEN_Msk
  7037. #define RCC_PLLCFGR_PLLQ_Pos (25U)
  7038. #define RCC_PLLCFGR_PLLQ_Msk (0x7UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x0E000000 */
  7039. #define RCC_PLLCFGR_PLLQ RCC_PLLCFGR_PLLQ_Msk
  7040. #define RCC_PLLCFGR_PLLQ_0 (0x1U << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x02000000 */
  7041. #define RCC_PLLCFGR_PLLQ_1 (0x2U << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x04000000 */
  7042. #define RCC_PLLCFGR_PLLQ_2 (0x4U << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x08000000 */
  7043. #define RCC_PLLCFGR_PLLREN_Pos (28U)
  7044. #define RCC_PLLCFGR_PLLREN_Msk (0x1UL << RCC_PLLCFGR_PLLREN_Pos) /*!< 0x10000000 */
  7045. #define RCC_PLLCFGR_PLLREN RCC_PLLCFGR_PLLREN_Msk
  7046. #define RCC_PLLCFGR_PLLR_Pos (29U)
  7047. #define RCC_PLLCFGR_PLLR_Msk (0x7UL << RCC_PLLCFGR_PLLR_Pos) /*!< 0xE0000000 */
  7048. #define RCC_PLLCFGR_PLLR RCC_PLLCFGR_PLLR_Msk
  7049. #define RCC_PLLCFGR_PLLR_0 (0x1U << RCC_PLLCFGR_PLLR_Pos) /*!< 0x20000000 */
  7050. #define RCC_PLLCFGR_PLLR_1 (0x2U << RCC_PLLCFGR_PLLR_Pos) /*!< 0x40000000 */
  7051. #define RCC_PLLCFGR_PLLR_2 (0x4U << RCC_PLLCFGR_PLLR_Pos) /*!< 0x80000000 */
  7052. /******************** Bit definition for RCC_PLLSAI1CFGR register ***************/
  7053. #define RCC_PLLSAI1CFGR_PLLN_Pos (8U)
  7054. #define RCC_PLLSAI1CFGR_PLLN_Msk (0x7FUL << RCC_PLLSAI1CFGR_PLLN_Pos) /*!< 0x00007F00 */
  7055. #define RCC_PLLSAI1CFGR_PLLN RCC_PLLSAI1CFGR_PLLN_Msk
  7056. #define RCC_PLLSAI1CFGR_PLLN_0 (0x01U << RCC_PLLSAI1CFGR_PLLN_Pos) /*!< 0x00000100 */
  7057. #define RCC_PLLSAI1CFGR_PLLN_1 (0x02U << RCC_PLLSAI1CFGR_PLLN_Pos) /*!< 0x00000200 */
  7058. #define RCC_PLLSAI1CFGR_PLLN_2 (0x04U << RCC_PLLSAI1CFGR_PLLN_Pos) /*!< 0x00000400 */
  7059. #define RCC_PLLSAI1CFGR_PLLN_3 (0x08U << RCC_PLLSAI1CFGR_PLLN_Pos) /*!< 0x00000800 */
  7060. #define RCC_PLLSAI1CFGR_PLLN_4 (0x10U << RCC_PLLSAI1CFGR_PLLN_Pos) /*!< 0x00001000 */
  7061. #define RCC_PLLSAI1CFGR_PLLN_5 (0x20U << RCC_PLLSAI1CFGR_PLLN_Pos) /*!< 0x00002000 */
  7062. #define RCC_PLLSAI1CFGR_PLLN_6 (0x40U << RCC_PLLSAI1CFGR_PLLN_Pos) /*!< 0x00004000 */
  7063. #define RCC_PLLSAI1CFGR_PLLPEN_Pos (16U)
  7064. #define RCC_PLLSAI1CFGR_PLLPEN_Msk (0x1UL << RCC_PLLSAI1CFGR_PLLPEN_Pos) /*!< 0x00010000 */
  7065. #define RCC_PLLSAI1CFGR_PLLPEN RCC_PLLSAI1CFGR_PLLPEN_Msk
  7066. #define RCC_PLLSAI1CFGR_PLLP_Pos (17U)
  7067. #define RCC_PLLSAI1CFGR_PLLP_Msk (0x1FUL << RCC_PLLSAI1CFGR_PLLP_Pos) /*!< 0x003E0000 */
  7068. #define RCC_PLLSAI1CFGR_PLLP RCC_PLLSAI1CFGR_PLLP_Msk
  7069. #define RCC_PLLSAI1CFGR_PLLP_0 (0x01U << RCC_PLLSAI1CFGR_PLLP_Pos) /*!< 0x00020000 */
  7070. #define RCC_PLLSAI1CFGR_PLLP_1 (0x02U << RCC_PLLSAI1CFGR_PLLP_Pos) /*!< 0x00040000 */
  7071. #define RCC_PLLSAI1CFGR_PLLP_2 (0x04U << RCC_PLLSAI1CFGR_PLLP_Pos) /*!< 0x00080000 */
  7072. #define RCC_PLLSAI1CFGR_PLLP_3 (0x08U << RCC_PLLSAI1CFGR_PLLP_Pos) /*!< 0x00100000 */
  7073. #define RCC_PLLSAI1CFGR_PLLP_4 (0x10U << RCC_PLLSAI1CFGR_PLLP_Pos) /*!< 0x00200000 */
  7074. #define RCC_PLLSAI1CFGR_PLLQEN_Pos (24U)
  7075. #define RCC_PLLSAI1CFGR_PLLQEN_Msk (0x1UL << RCC_PLLSAI1CFGR_PLLQEN_Pos) /*!< 0x01000000 */
  7076. #define RCC_PLLSAI1CFGR_PLLQEN RCC_PLLSAI1CFGR_PLLQEN_Msk
  7077. #define RCC_PLLSAI1CFGR_PLLQ_Pos (25U)
  7078. #define RCC_PLLSAI1CFGR_PLLQ_Msk (0x7UL << RCC_PLLSAI1CFGR_PLLQ_Pos) /*!< 0x0E000000 */
  7079. #define RCC_PLLSAI1CFGR_PLLQ RCC_PLLSAI1CFGR_PLLQ_Msk
  7080. #define RCC_PLLSAI1CFGR_PLLQ_0 (0x1U << RCC_PLLSAI1CFGR_PLLQ_Pos) /*!< 0x02000000 */
  7081. #define RCC_PLLSAI1CFGR_PLLQ_1 (0x2U << RCC_PLLSAI1CFGR_PLLQ_Pos) /*!< 0x04000000 */
  7082. #define RCC_PLLSAI1CFGR_PLLQ_2 (0x4U << RCC_PLLSAI1CFGR_PLLQ_Pos) /*!< 0x08000000 */
  7083. #define RCC_PLLSAI1CFGR_PLLREN_Pos (28U)
  7084. #define RCC_PLLSAI1CFGR_PLLREN_Msk (0x1UL << RCC_PLLSAI1CFGR_PLLREN_Pos) /*!< 0x10000000 */
  7085. #define RCC_PLLSAI1CFGR_PLLREN RCC_PLLSAI1CFGR_PLLREN_Msk
  7086. #define RCC_PLLSAI1CFGR_PLLR_Pos (29U)
  7087. #define RCC_PLLSAI1CFGR_PLLR_Msk (0x7UL << RCC_PLLSAI1CFGR_PLLR_Pos) /*!< 0xE0000000 */
  7088. #define RCC_PLLSAI1CFGR_PLLR RCC_PLLSAI1CFGR_PLLR_Msk
  7089. #define RCC_PLLSAI1CFGR_PLLR_0 (0x1U << RCC_PLLSAI1CFGR_PLLR_Pos) /*!< 0x20000000 */
  7090. #define RCC_PLLSAI1CFGR_PLLR_1 (0x2U << RCC_PLLSAI1CFGR_PLLR_Pos) /*!< 0x40000000 */
  7091. #define RCC_PLLSAI1CFGR_PLLR_2 (0x4U << RCC_PLLSAI1CFGR_PLLR_Pos) /*!< 0x80000000 */
  7092. /******************** Bit definition for RCC_CIER register ******************/
  7093. #define RCC_CIER_LSI1RDYIE_Pos (0U)
  7094. #define RCC_CIER_LSI1RDYIE_Msk (0x1UL << RCC_CIER_LSI1RDYIE_Pos) /*!< 0x00000001 */
  7095. #define RCC_CIER_LSI1RDYIE RCC_CIER_LSI1RDYIE_Msk
  7096. #define RCC_CIER_LSERDYIE_Pos (1U)
  7097. #define RCC_CIER_LSERDYIE_Msk (0x1UL << RCC_CIER_LSERDYIE_Pos) /*!< 0x00000002 */
  7098. #define RCC_CIER_LSERDYIE RCC_CIER_LSERDYIE_Msk
  7099. #define RCC_CIER_MSIRDYIE_Pos (2U)
  7100. #define RCC_CIER_MSIRDYIE_Msk (0x1UL << RCC_CIER_MSIRDYIE_Pos) /*!< 0x00000004 */
  7101. #define RCC_CIER_MSIRDYIE RCC_CIER_MSIRDYIE_Msk
  7102. #define RCC_CIER_HSIRDYIE_Pos (3U)
  7103. #define RCC_CIER_HSIRDYIE_Msk (0x1UL << RCC_CIER_HSIRDYIE_Pos) /*!< 0x00000008 */
  7104. #define RCC_CIER_HSIRDYIE RCC_CIER_HSIRDYIE_Msk
  7105. #define RCC_CIER_HSERDYIE_Pos (4U)
  7106. #define RCC_CIER_HSERDYIE_Msk (0x1UL << RCC_CIER_HSERDYIE_Pos) /*!< 0x00000010 */
  7107. #define RCC_CIER_HSERDYIE RCC_CIER_HSERDYIE_Msk
  7108. #define RCC_CIER_PLLRDYIE_Pos (5U)
  7109. #define RCC_CIER_PLLRDYIE_Msk (0x1UL << RCC_CIER_PLLRDYIE_Pos) /*!< 0x00000020 */
  7110. #define RCC_CIER_PLLRDYIE RCC_CIER_PLLRDYIE_Msk
  7111. #define RCC_CIER_PLLSAI1RDYIE_Pos (6U)
  7112. #define RCC_CIER_PLLSAI1RDYIE_Msk (0x1UL << RCC_CIER_PLLSAI1RDYIE_Pos) /*!< 0x00000040 */
  7113. #define RCC_CIER_PLLSAI1RDYIE RCC_CIER_PLLSAI1RDYIE_Msk
  7114. #define RCC_CIER_LSECSSIE_Pos (9U)
  7115. #define RCC_CIER_LSECSSIE_Msk (0x1UL << RCC_CIER_LSECSSIE_Pos) /*!< 0x00000200 */
  7116. #define RCC_CIER_LSECSSIE RCC_CIER_LSECSSIE_Msk
  7117. #define RCC_CIER_HSI48RDYIE_Pos (10U)
  7118. #define RCC_CIER_HSI48RDYIE_Msk (0x1UL << RCC_CIER_HSI48RDYIE_Pos) /*!< 0x00000400 */
  7119. #define RCC_CIER_HSI48RDYIE RCC_CIER_HSI48RDYIE_Msk
  7120. #define RCC_CIER_LSI2RDYIE_Pos (11U)
  7121. #define RCC_CIER_LSI2RDYIE_Msk (0x1UL << RCC_CIER_LSI2RDYIE_Pos) /*!< 0x00000800 */
  7122. #define RCC_CIER_LSI2RDYIE RCC_CIER_LSI2RDYIE_Msk
  7123. /******************** Bit definition for RCC_CIFR register ******************/
  7124. #define RCC_CIFR_LSI1RDYF_Pos (0U)
  7125. #define RCC_CIFR_LSI1RDYF_Msk (0x1UL << RCC_CIFR_LSI1RDYF_Pos) /*!< 0x00000001 */
  7126. #define RCC_CIFR_LSI1RDYF RCC_CIFR_LSI1RDYF_Msk
  7127. #define RCC_CIFR_LSERDYF_Pos (1U)
  7128. #define RCC_CIFR_LSERDYF_Msk (0x1UL << RCC_CIFR_LSERDYF_Pos) /*!< 0x00000002 */
  7129. #define RCC_CIFR_LSERDYF RCC_CIFR_LSERDYF_Msk
  7130. #define RCC_CIFR_MSIRDYF_Pos (2U)
  7131. #define RCC_CIFR_MSIRDYF_Msk (0x1UL << RCC_CIFR_MSIRDYF_Pos) /*!< 0x00000004 */
  7132. #define RCC_CIFR_MSIRDYF RCC_CIFR_MSIRDYF_Msk
  7133. #define RCC_CIFR_HSIRDYF_Pos (3U)
  7134. #define RCC_CIFR_HSIRDYF_Msk (0x1UL << RCC_CIFR_HSIRDYF_Pos) /*!< 0x00000008 */
  7135. #define RCC_CIFR_HSIRDYF RCC_CIFR_HSIRDYF_Msk
  7136. #define RCC_CIFR_HSERDYF_Pos (4U)
  7137. #define RCC_CIFR_HSERDYF_Msk (0x1UL << RCC_CIFR_HSERDYF_Pos) /*!< 0x00000010 */
  7138. #define RCC_CIFR_HSERDYF RCC_CIFR_HSERDYF_Msk
  7139. #define RCC_CIFR_PLLRDYF_Pos (5U)
  7140. #define RCC_CIFR_PLLRDYF_Msk (0x1UL << RCC_CIFR_PLLRDYF_Pos) /*!< 0x00000020 */
  7141. #define RCC_CIFR_PLLRDYF RCC_CIFR_PLLRDYF_Msk
  7142. #define RCC_CIFR_PLLSAI1RDYF_Pos (6U)
  7143. #define RCC_CIFR_PLLSAI1RDYF_Msk (0x1UL << RCC_CIFR_PLLSAI1RDYF_Pos) /*!< 0x00000040 */
  7144. #define RCC_CIFR_PLLSAI1RDYF RCC_CIFR_PLLSAI1RDYF_Msk
  7145. #define RCC_CIFR_CSSF_Pos (8U)
  7146. #define RCC_CIFR_CSSF_Msk (0x1UL << RCC_CIFR_CSSF_Pos) /*!< 0x00000100 */
  7147. #define RCC_CIFR_CSSF RCC_CIFR_CSSF_Msk
  7148. #define RCC_CIFR_LSECSSF_Pos (9U)
  7149. #define RCC_CIFR_LSECSSF_Msk (0x1UL << RCC_CIFR_LSECSSF_Pos) /*!< 0x00000200 */
  7150. #define RCC_CIFR_LSECSSF RCC_CIFR_LSECSSF_Msk
  7151. #define RCC_CIFR_HSI48RDYF_Pos (10U)
  7152. #define RCC_CIFR_HSI48RDYF_Msk (0x1UL << RCC_CIFR_HSI48RDYF_Pos) /*!< 0x00000400 */
  7153. #define RCC_CIFR_HSI48RDYF RCC_CIFR_HSI48RDYF_Msk
  7154. #define RCC_CIFR_LSI2RDYF_Pos (11U)
  7155. #define RCC_CIFR_LSI2RDYF_Msk (0x1UL << RCC_CIFR_LSI2RDYF_Pos) /*!< 0x00000800 */
  7156. #define RCC_CIFR_LSI2RDYF RCC_CIFR_LSI2RDYF_Msk
  7157. /******************** Bit definition for RCC_CICR register ******************/
  7158. #define RCC_CICR_LSI1RDYC_Pos (0U)
  7159. #define RCC_CICR_LSI1RDYC_Msk (0x1UL << RCC_CICR_LSI1RDYC_Pos) /*!< 0x00000001 */
  7160. #define RCC_CICR_LSI1RDYC RCC_CICR_LSI1RDYC_Msk
  7161. #define RCC_CICR_LSERDYC_Pos (1U)
  7162. #define RCC_CICR_LSERDYC_Msk (0x1UL << RCC_CICR_LSERDYC_Pos) /*!< 0x00000002 */
  7163. #define RCC_CICR_LSERDYC RCC_CICR_LSERDYC_Msk
  7164. #define RCC_CICR_MSIRDYC_Pos (2U)
  7165. #define RCC_CICR_MSIRDYC_Msk (0x1UL << RCC_CICR_MSIRDYC_Pos) /*!< 0x00000004 */
  7166. #define RCC_CICR_MSIRDYC RCC_CICR_MSIRDYC_Msk
  7167. #define RCC_CICR_HSIRDYC_Pos (3U)
  7168. #define RCC_CICR_HSIRDYC_Msk (0x1UL << RCC_CICR_HSIRDYC_Pos) /*!< 0x00000008 */
  7169. #define RCC_CICR_HSIRDYC RCC_CICR_HSIRDYC_Msk
  7170. #define RCC_CICR_HSERDYC_Pos (4U)
  7171. #define RCC_CICR_HSERDYC_Msk (0x1UL << RCC_CICR_HSERDYC_Pos) /*!< 0x00000010 */
  7172. #define RCC_CICR_HSERDYC RCC_CICR_HSERDYC_Msk
  7173. #define RCC_CICR_PLLRDYC_Pos (5U)
  7174. #define RCC_CICR_PLLRDYC_Msk (0x1UL << RCC_CICR_PLLRDYC_Pos) /*!< 0x00000020 */
  7175. #define RCC_CICR_PLLRDYC RCC_CICR_PLLRDYC_Msk
  7176. #define RCC_CICR_PLLSAI1RDYC_Pos (6U)
  7177. #define RCC_CICR_PLLSAI1RDYC_Msk (0x1UL << RCC_CICR_PLLSAI1RDYC_Pos) /*!< 0x00000040 */
  7178. #define RCC_CICR_PLLSAI1RDYC RCC_CICR_PLLSAI1RDYC_Msk
  7179. #define RCC_CICR_CSSC_Pos (8U)
  7180. #define RCC_CICR_CSSC_Msk (0x1UL << RCC_CICR_CSSC_Pos) /*!< 0x00000100 */
  7181. #define RCC_CICR_CSSC RCC_CICR_CSSC_Msk
  7182. #define RCC_CICR_LSECSSC_Pos (9U)
  7183. #define RCC_CICR_LSECSSC_Msk (0x1UL << RCC_CICR_LSECSSC_Pos) /*!< 0x00000200 */
  7184. #define RCC_CICR_LSECSSC RCC_CICR_LSECSSC_Msk
  7185. #define RCC_CICR_HSI48RDYC_Pos (10U)
  7186. #define RCC_CICR_HSI48RDYC_Msk (0x1UL << RCC_CICR_HSI48RDYC_Pos) /*!< 0x00000400 */
  7187. #define RCC_CICR_HSI48RDYC RCC_CICR_HSI48RDYC_Msk
  7188. #define RCC_CICR_LSI2RDYC_Pos (11U)
  7189. #define RCC_CICR_LSI2RDYC_Msk (0x1UL << RCC_CICR_LSI2RDYC_Pos) /*!< 0x00000800 */
  7190. #define RCC_CICR_LSI2RDYC RCC_CICR_LSI2RDYC_Msk
  7191. /******************** Bit definition for RCC_SMPSCR register ******************/
  7192. #define RCC_SMPSCR_SMPSSEL_Pos (0U)
  7193. #define RCC_SMPSCR_SMPSSEL_Msk (0x3UL << RCC_SMPSCR_SMPSSEL_Pos) /*!< 0x00000003 */
  7194. #define RCC_SMPSCR_SMPSSEL RCC_SMPSCR_SMPSSEL_Msk
  7195. #define RCC_SMPSCR_SMPSSEL_0 (0x1U << RCC_SMPSCR_SMPSSEL_Pos) /*!< 0x00000001 */
  7196. #define RCC_SMPSCR_SMPSSEL_1 (0x2U << RCC_SMPSCR_SMPSSEL_Pos) /*!< 0x00000002 */
  7197. #define RCC_SMPSCR_SMPSDIV_Pos (4U)
  7198. #define RCC_SMPSCR_SMPSDIV_Msk (0x3UL << RCC_SMPSCR_SMPSDIV_Pos) /*!< 0x00000030 */
  7199. #define RCC_SMPSCR_SMPSDIV RCC_SMPSCR_SMPSDIV_Msk
  7200. #define RCC_SMPSCR_SMPSDIV_0 (0x1U << RCC_SMPSCR_SMPSDIV_Pos) /*!< 0x00000010 */
  7201. #define RCC_SMPSCR_SMPSDIV_1 (0x2U << RCC_SMPSCR_SMPSDIV_Pos) /*!< 0x00000020 */
  7202. #define RCC_SMPSCR_SMPSSWS_Pos (8U)
  7203. #define RCC_SMPSCR_SMPSSWS_Msk (0x3UL << RCC_SMPSCR_SMPSSWS_Pos) /*!< 0x00000300 */
  7204. #define RCC_SMPSCR_SMPSSWS RCC_SMPSCR_SMPSSWS_Msk
  7205. #define RCC_SMPSCR_SMPSSWS_0 (0x1U << RCC_SMPSCR_SMPSSWS_Pos) /*!< 0x00000100 */
  7206. #define RCC_SMPSCR_SMPSSWS_1 (0x2U << RCC_SMPSCR_SMPSSWS_Pos) /*!< 0x00000200 */
  7207. /******************** Bit definition for RCC_AHB1RSTR register **************/
  7208. #define RCC_AHB1RSTR_DMA1RST_Pos (0U)
  7209. #define RCC_AHB1RSTR_DMA1RST_Msk (0x1UL << RCC_AHB1RSTR_DMA1RST_Pos) /*!< 0x00000001 */
  7210. #define RCC_AHB1RSTR_DMA1RST RCC_AHB1RSTR_DMA1RST_Msk
  7211. #define RCC_AHB1RSTR_DMA2RST_Pos (1U)
  7212. #define RCC_AHB1RSTR_DMA2RST_Msk (0x1UL << RCC_AHB1RSTR_DMA2RST_Pos) /*!< 0x00000002 */
  7213. #define RCC_AHB1RSTR_DMA2RST RCC_AHB1RSTR_DMA2RST_Msk
  7214. #define RCC_AHB1RSTR_DMAMUX1RST_Pos (2U)
  7215. #define RCC_AHB1RSTR_DMAMUX1RST_Msk (0x1UL << RCC_AHB1RSTR_DMAMUX1RST_Pos) /*!< 0x00000004 */
  7216. #define RCC_AHB1RSTR_DMAMUX1RST RCC_AHB1RSTR_DMAMUX1RST_Msk
  7217. #define RCC_AHB1RSTR_CRCRST_Pos (12U)
  7218. #define RCC_AHB1RSTR_CRCRST_Msk (0x1UL << RCC_AHB1RSTR_CRCRST_Pos) /*!< 0x00001000 */
  7219. #define RCC_AHB1RSTR_CRCRST RCC_AHB1RSTR_CRCRST_Msk
  7220. #define RCC_AHB1RSTR_TSCRST_Pos (16U)
  7221. #define RCC_AHB1RSTR_TSCRST_Msk (0x1UL << RCC_AHB1RSTR_TSCRST_Pos) /*!< 0x00010000 */
  7222. #define RCC_AHB1RSTR_TSCRST RCC_AHB1RSTR_TSCRST_Msk
  7223. /******************** Bit definition for RCC_AHB2RSTR register ***************/
  7224. #define RCC_AHB2RSTR_GPIOARST_Pos (0U)
  7225. #define RCC_AHB2RSTR_GPIOARST_Msk (0x1UL << RCC_AHB2RSTR_GPIOARST_Pos) /*!< 0x00000001 */
  7226. #define RCC_AHB2RSTR_GPIOARST RCC_AHB2RSTR_GPIOARST_Msk
  7227. #define RCC_AHB2RSTR_GPIOBRST_Pos (1U)
  7228. #define RCC_AHB2RSTR_GPIOBRST_Msk (0x1UL << RCC_AHB2RSTR_GPIOBRST_Pos) /*!< 0x00000002 */
  7229. #define RCC_AHB2RSTR_GPIOBRST RCC_AHB2RSTR_GPIOBRST_Msk
  7230. #define RCC_AHB2RSTR_GPIOCRST_Pos (2U)
  7231. #define RCC_AHB2RSTR_GPIOCRST_Msk (0x1UL << RCC_AHB2RSTR_GPIOCRST_Pos) /*!< 0x00000004 */
  7232. #define RCC_AHB2RSTR_GPIOCRST RCC_AHB2RSTR_GPIOCRST_Msk
  7233. #define RCC_AHB2RSTR_GPIODRST_Pos (3U)
  7234. #define RCC_AHB2RSTR_GPIODRST_Msk (0x1UL << RCC_AHB2RSTR_GPIODRST_Pos) /*!< 0x00000008 */
  7235. #define RCC_AHB2RSTR_GPIODRST RCC_AHB2RSTR_GPIODRST_Msk
  7236. #define RCC_AHB2RSTR_GPIOERST_Pos (4U)
  7237. #define RCC_AHB2RSTR_GPIOERST_Msk (0x1UL << RCC_AHB2RSTR_GPIOERST_Pos) /*!< 0x00000010 */
  7238. #define RCC_AHB2RSTR_GPIOERST RCC_AHB2RSTR_GPIOERST_Msk
  7239. #define RCC_AHB2RSTR_GPIOHRST_Pos (7U)
  7240. #define RCC_AHB2RSTR_GPIOHRST_Msk (0x1UL << RCC_AHB2RSTR_GPIOHRST_Pos) /*!< 0x00000080 */
  7241. #define RCC_AHB2RSTR_GPIOHRST RCC_AHB2RSTR_GPIOHRST_Msk
  7242. #define RCC_AHB2RSTR_ADCRST_Pos (13U)
  7243. #define RCC_AHB2RSTR_ADCRST_Msk (0x1UL << RCC_AHB2RSTR_ADCRST_Pos) /*!< 0x00002000 */
  7244. #define RCC_AHB2RSTR_ADCRST RCC_AHB2RSTR_ADCRST_Msk
  7245. #define RCC_AHB2RSTR_AES1RST_Pos (16U)
  7246. #define RCC_AHB2RSTR_AES1RST_Msk (0x1UL << RCC_AHB2RSTR_AES1RST_Pos) /*!< 0x00010000 */
  7247. #define RCC_AHB2RSTR_AES1RST RCC_AHB2RSTR_AES1RST_Msk
  7248. /******************** Bit definition for RCC_AHB3RSTR register ***************/
  7249. #define RCC_AHB3RSTR_QUADSPIRST_Pos (8U)
  7250. #define RCC_AHB3RSTR_QUADSPIRST_Msk (0x1UL << RCC_AHB3RSTR_QUADSPIRST_Pos) /*!< 0x00000100 */
  7251. #define RCC_AHB3RSTR_QUADSPIRST RCC_AHB3RSTR_QUADSPIRST_Msk
  7252. #define RCC_AHB3RSTR_PKARST_Pos (16U)
  7253. #define RCC_AHB3RSTR_PKARST_Msk (0x1UL << RCC_AHB3RSTR_PKARST_Pos) /*!< 0x00010000 */
  7254. #define RCC_AHB3RSTR_PKARST RCC_AHB3RSTR_PKARST_Msk
  7255. #define RCC_AHB3RSTR_AES2RST_Pos (17U)
  7256. #define RCC_AHB3RSTR_AES2RST_Msk (0x1UL << RCC_AHB3RSTR_AES2RST_Pos) /*!< 0x00020000 */
  7257. #define RCC_AHB3RSTR_AES2RST RCC_AHB3RSTR_AES2RST_Msk
  7258. #define RCC_AHB3RSTR_RNGRST_Pos (18U)
  7259. #define RCC_AHB3RSTR_RNGRST_Msk (0x1UL << RCC_AHB3RSTR_RNGRST_Pos) /*!< 0x00040000 */
  7260. #define RCC_AHB3RSTR_RNGRST RCC_AHB3RSTR_RNGRST_Msk
  7261. #define RCC_AHB3RSTR_HSEMRST_Pos (19U)
  7262. #define RCC_AHB3RSTR_HSEMRST_Msk (0x1UL << RCC_AHB3RSTR_HSEMRST_Pos) /*!< 0x00080000 */
  7263. #define RCC_AHB3RSTR_HSEMRST RCC_AHB3RSTR_HSEMRST_Msk
  7264. #define RCC_AHB3RSTR_IPCCRST_Pos (20U)
  7265. #define RCC_AHB3RSTR_IPCCRST_Msk (0x1UL << RCC_AHB3RSTR_IPCCRST_Pos) /*!< 0x00100000 */
  7266. #define RCC_AHB3RSTR_IPCCRST RCC_AHB3RSTR_IPCCRST_Msk
  7267. #define RCC_AHB3RSTR_FLASHRST_Pos (25U)
  7268. #define RCC_AHB3RSTR_FLASHRST_Msk (0x1UL << RCC_AHB3RSTR_FLASHRST_Pos) /*!< 0x02000000 */
  7269. #define RCC_AHB3RSTR_FLASHRST RCC_AHB3RSTR_FLASHRST_Msk
  7270. /******************** Bit definition for RCC_APB1RSTR1 register **************/
  7271. #define RCC_APB1RSTR1_TIM2RST_Pos (0U)
  7272. #define RCC_APB1RSTR1_TIM2RST_Msk (0x1UL << RCC_APB1RSTR1_TIM2RST_Pos) /*!< 0x00000001 */
  7273. #define RCC_APB1RSTR1_TIM2RST RCC_APB1RSTR1_TIM2RST_Msk
  7274. #define RCC_APB1RSTR1_LCDRST_Pos (9U)
  7275. #define RCC_APB1RSTR1_LCDRST_Msk (0x1UL << RCC_APB1RSTR1_LCDRST_Pos) /*!< 0x00000200 */
  7276. #define RCC_APB1RSTR1_LCDRST RCC_APB1RSTR1_LCDRST_Msk
  7277. #define RCC_APB1RSTR1_SPI2RST_Pos (14U)
  7278. #define RCC_APB1RSTR1_SPI2RST_Msk (0x1UL << RCC_APB1RSTR1_SPI2RST_Pos) /*!< 0x00004000 */
  7279. #define RCC_APB1RSTR1_SPI2RST RCC_APB1RSTR1_SPI2RST_Msk
  7280. #define RCC_APB1RSTR1_I2C1RST_Pos (21U)
  7281. #define RCC_APB1RSTR1_I2C1RST_Msk (0x1UL << RCC_APB1RSTR1_I2C1RST_Pos) /*!< 0x00200000 */
  7282. #define RCC_APB1RSTR1_I2C1RST RCC_APB1RSTR1_I2C1RST_Msk
  7283. #define RCC_APB1RSTR1_I2C3RST_Pos (23U)
  7284. #define RCC_APB1RSTR1_I2C3RST_Msk (0x1UL << RCC_APB1RSTR1_I2C3RST_Pos) /*!< 0x00800000 */
  7285. #define RCC_APB1RSTR1_I2C3RST RCC_APB1RSTR1_I2C3RST_Msk
  7286. #define RCC_APB1RSTR1_CRSRST_Pos (24U)
  7287. #define RCC_APB1RSTR1_CRSRST_Msk (0x1UL << RCC_APB1RSTR1_CRSRST_Pos) /*!< 0x01000000 */
  7288. #define RCC_APB1RSTR1_CRSRST RCC_APB1RSTR1_CRSRST_Msk
  7289. #define RCC_APB1RSTR1_USBRST_Pos (26U)
  7290. #define RCC_APB1RSTR1_USBRST_Msk (0x1UL << RCC_APB1RSTR1_USBRST_Pos) /*!< 0x04000000 */
  7291. #define RCC_APB1RSTR1_USBRST RCC_APB1RSTR1_USBRST_Msk
  7292. #define RCC_APB1RSTR1_LPTIM1RST_Pos (31U)
  7293. #define RCC_APB1RSTR1_LPTIM1RST_Msk (0x1UL << RCC_APB1RSTR1_LPTIM1RST_Pos) /*!< 0x80000000 */
  7294. #define RCC_APB1RSTR1_LPTIM1RST RCC_APB1RSTR1_LPTIM1RST_Msk
  7295. /******************** Bit definition for RCC_APB1RSTR2 register **************/
  7296. #define RCC_APB1RSTR2_LPUART1RST_Pos (0U)
  7297. #define RCC_APB1RSTR2_LPUART1RST_Msk (0x1UL << RCC_APB1RSTR2_LPUART1RST_Pos) /*!< 0x00000001 */
  7298. #define RCC_APB1RSTR2_LPUART1RST RCC_APB1RSTR2_LPUART1RST_Msk
  7299. #define RCC_APB1RSTR2_LPTIM2RST_Pos (5U)
  7300. #define RCC_APB1RSTR2_LPTIM2RST_Msk (0x1UL << RCC_APB1RSTR2_LPTIM2RST_Pos) /*!< 0x00000020 */
  7301. #define RCC_APB1RSTR2_LPTIM2RST RCC_APB1RSTR2_LPTIM2RST_Msk
  7302. /******************** Bit definition for RCC_APB2RSTR register **************/
  7303. #define RCC_APB2RSTR_TIM1RST_Pos (11U)
  7304. #define RCC_APB2RSTR_TIM1RST_Msk (0x1UL << RCC_APB2RSTR_TIM1RST_Pos) /*!< 0x00000800 */
  7305. #define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk
  7306. #define RCC_APB2RSTR_SPI1RST_Pos (12U)
  7307. #define RCC_APB2RSTR_SPI1RST_Msk (0x1UL << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */
  7308. #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk
  7309. #define RCC_APB2RSTR_USART1RST_Pos (14U)
  7310. #define RCC_APB2RSTR_USART1RST_Msk (0x1UL << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00004000 */
  7311. #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk
  7312. #define RCC_APB2RSTR_TIM16RST_Pos (17U)
  7313. #define RCC_APB2RSTR_TIM16RST_Msk (0x1UL << RCC_APB2RSTR_TIM16RST_Pos) /*!< 0x00020000 */
  7314. #define RCC_APB2RSTR_TIM16RST RCC_APB2RSTR_TIM16RST_Msk
  7315. #define RCC_APB2RSTR_TIM17RST_Pos (18U)
  7316. #define RCC_APB2RSTR_TIM17RST_Msk (0x1UL << RCC_APB2RSTR_TIM17RST_Pos) /*!< 0x00040000 */
  7317. #define RCC_APB2RSTR_TIM17RST RCC_APB2RSTR_TIM17RST_Msk
  7318. #define RCC_APB2RSTR_SAI1RST_Pos (21U)
  7319. #define RCC_APB2RSTR_SAI1RST_Msk (0x1UL << RCC_APB2RSTR_SAI1RST_Pos) /*!< 0x00200000 */
  7320. #define RCC_APB2RSTR_SAI1RST RCC_APB2RSTR_SAI1RST_Msk
  7321. /******************** Bit definition for RCC_APB3RSTR register **************/
  7322. #define RCC_APB3RSTR_RFRST_Pos (0U)
  7323. #define RCC_APB3RSTR_RFRST_Msk (0x1UL << RCC_APB3RSTR_RFRST_Pos) /*!< 0x00000001 */
  7324. #define RCC_APB3RSTR_RFRST RCC_APB3RSTR_RFRST_Msk
  7325. /******************** Bit definition for RCC_AHB1ENR register ****************/
  7326. #define RCC_AHB1ENR_DMA1EN_Pos (0U)
  7327. #define RCC_AHB1ENR_DMA1EN_Msk (0x1UL << RCC_AHB1ENR_DMA1EN_Pos) /*!< 0x00000001 */
  7328. #define RCC_AHB1ENR_DMA1EN RCC_AHB1ENR_DMA1EN_Msk
  7329. #define RCC_AHB1ENR_DMA2EN_Pos (1U)
  7330. #define RCC_AHB1ENR_DMA2EN_Msk (0x1UL << RCC_AHB1ENR_DMA2EN_Pos) /*!< 0x00000002 */
  7331. #define RCC_AHB1ENR_DMA2EN RCC_AHB1ENR_DMA2EN_Msk
  7332. #define RCC_AHB1ENR_DMAMUX1EN_Pos (2U)
  7333. #define RCC_AHB1ENR_DMAMUX1EN_Msk (0x1UL << RCC_AHB1ENR_DMAMUX1EN_Pos) /*!< 0x00000004 */
  7334. #define RCC_AHB1ENR_DMAMUX1EN RCC_AHB1ENR_DMAMUX1EN_Msk
  7335. #define RCC_AHB1ENR_CRCEN_Pos (12U)
  7336. #define RCC_AHB1ENR_CRCEN_Msk (0x1UL << RCC_AHB1ENR_CRCEN_Pos) /*!< 0x00001000 */
  7337. #define RCC_AHB1ENR_CRCEN RCC_AHB1ENR_CRCEN_Msk
  7338. #define RCC_AHB1ENR_TSCEN_Pos (16U)
  7339. #define RCC_AHB1ENR_TSCEN_Msk (0x1UL << RCC_AHB1ENR_TSCEN_Pos) /*!< 0x00010000 */
  7340. #define RCC_AHB1ENR_TSCEN RCC_AHB1ENR_TSCEN_Msk
  7341. /******************** Bit definition for RCC_AHB2ENR register ***************/
  7342. #define RCC_AHB2ENR_GPIOAEN_Pos (0U)
  7343. #define RCC_AHB2ENR_GPIOAEN_Msk (0x1UL << RCC_AHB2ENR_GPIOAEN_Pos) /*!< 0x00000001 */
  7344. #define RCC_AHB2ENR_GPIOAEN RCC_AHB2ENR_GPIOAEN_Msk
  7345. #define RCC_AHB2ENR_GPIOBEN_Pos (1U)
  7346. #define RCC_AHB2ENR_GPIOBEN_Msk (0x1UL << RCC_AHB2ENR_GPIOBEN_Pos) /*!< 0x00000002 */
  7347. #define RCC_AHB2ENR_GPIOBEN RCC_AHB2ENR_GPIOBEN_Msk
  7348. #define RCC_AHB2ENR_GPIOCEN_Pos (2U)
  7349. #define RCC_AHB2ENR_GPIOCEN_Msk (0x1UL << RCC_AHB2ENR_GPIOCEN_Pos) /*!< 0x00000004 */
  7350. #define RCC_AHB2ENR_GPIOCEN RCC_AHB2ENR_GPIOCEN_Msk
  7351. #define RCC_AHB2ENR_GPIODEN_Pos (3U)
  7352. #define RCC_AHB2ENR_GPIODEN_Msk (0x1UL << RCC_AHB2ENR_GPIODEN_Pos) /*!< 0x00000008 */
  7353. #define RCC_AHB2ENR_GPIODEN RCC_AHB2ENR_GPIODEN_Msk
  7354. #define RCC_AHB2ENR_GPIOEEN_Pos (4U)
  7355. #define RCC_AHB2ENR_GPIOEEN_Msk (0x1UL << RCC_AHB2ENR_GPIOEEN_Pos) /*!< 0x00000010 */
  7356. #define RCC_AHB2ENR_GPIOEEN RCC_AHB2ENR_GPIOEEN_Msk
  7357. #define RCC_AHB2ENR_GPIOHEN_Pos (7U)
  7358. #define RCC_AHB2ENR_GPIOHEN_Msk (0x1UL << RCC_AHB2ENR_GPIOHEN_Pos) /*!< 0x00000080 */
  7359. #define RCC_AHB2ENR_GPIOHEN RCC_AHB2ENR_GPIOHEN_Msk
  7360. #define RCC_AHB2ENR_ADCEN_Pos (13U)
  7361. #define RCC_AHB2ENR_ADCEN_Msk (0x1UL << RCC_AHB2ENR_ADCEN_Pos) /*!< 0x00002000 */
  7362. #define RCC_AHB2ENR_ADCEN RCC_AHB2ENR_ADCEN_Msk
  7363. #define RCC_AHB2ENR_AES1EN_Pos (16U)
  7364. #define RCC_AHB2ENR_AES1EN_Msk (0x1UL << RCC_AHB2ENR_AES1EN_Pos) /*!< 0x00010000 */
  7365. #define RCC_AHB2ENR_AES1EN RCC_AHB2ENR_AES1EN_Msk
  7366. /******************** Bit definition for RCC_AHB3ENR register ***************/
  7367. #define RCC_AHB3ENR_QUADSPIEN_Pos (8U)
  7368. #define RCC_AHB3ENR_QUADSPIEN_Msk (0x1UL << RCC_AHB3ENR_QUADSPIEN_Pos) /*!< 0x00000100 */
  7369. #define RCC_AHB3ENR_QUADSPIEN RCC_AHB3ENR_QUADSPIEN_Msk
  7370. #define RCC_AHB3ENR_PKAEN_Pos (16U)
  7371. #define RCC_AHB3ENR_PKAEN_Msk (0x1UL << RCC_AHB3ENR_PKAEN_Pos) /*!< 0x00010000 */
  7372. #define RCC_AHB3ENR_PKAEN RCC_AHB3ENR_PKAEN_Msk
  7373. #define RCC_AHB3ENR_AES2EN_Pos (17U)
  7374. #define RCC_AHB3ENR_AES2EN_Msk (0x1UL << RCC_AHB3ENR_AES2EN_Pos) /*!< 0x00020000 */
  7375. #define RCC_AHB3ENR_AES2EN RCC_AHB3ENR_AES2EN_Msk
  7376. #define RCC_AHB3ENR_RNGEN_Pos (18U)
  7377. #define RCC_AHB3ENR_RNGEN_Msk (0x1UL << RCC_AHB3ENR_RNGEN_Pos) /*!< 0x00040000 */
  7378. #define RCC_AHB3ENR_RNGEN RCC_AHB3ENR_RNGEN_Msk
  7379. #define RCC_AHB3ENR_HSEMEN_Pos (19U)
  7380. #define RCC_AHB3ENR_HSEMEN_Msk (0x1UL << RCC_AHB3ENR_HSEMEN_Pos) /*!< 0x00080000 */
  7381. #define RCC_AHB3ENR_HSEMEN RCC_AHB3ENR_HSEMEN_Msk
  7382. #define RCC_AHB3ENR_IPCCEN_Pos (20U)
  7383. #define RCC_AHB3ENR_IPCCEN_Msk (0x1UL << RCC_AHB3ENR_IPCCEN_Pos) /*!< 0x00100000 */
  7384. #define RCC_AHB3ENR_IPCCEN RCC_AHB3ENR_IPCCEN_Msk
  7385. #define RCC_AHB3ENR_FLASHEN_Pos (25U)
  7386. #define RCC_AHB3ENR_FLASHEN_Msk (0x1UL << RCC_AHB3ENR_FLASHEN_Pos) /*!< 0x02000000 */
  7387. #define RCC_AHB3ENR_FLASHEN RCC_AHB3ENR_FLASHEN_Msk
  7388. /******************** Bit definition for RCC_APB1ENR1 register **************/
  7389. #define RCC_APB1ENR1_TIM2EN_Pos (0U)
  7390. #define RCC_APB1ENR1_TIM2EN_Msk (0x1UL << RCC_APB1ENR1_TIM2EN_Pos) /*!< 0x00000001 */
  7391. #define RCC_APB1ENR1_TIM2EN RCC_APB1ENR1_TIM2EN_Msk
  7392. #define RCC_APB1ENR1_LCDEN_Pos (9U)
  7393. #define RCC_APB1ENR1_LCDEN_Msk (0x1UL << RCC_APB1ENR1_LCDEN_Pos) /*!< 0x00000200 */
  7394. #define RCC_APB1ENR1_LCDEN RCC_APB1ENR1_LCDEN_Msk
  7395. #define RCC_APB1ENR1_RTCAPBEN_Pos (10U)
  7396. #define RCC_APB1ENR1_RTCAPBEN_Msk (0x1UL << RCC_APB1ENR1_RTCAPBEN_Pos) /*!< 0x00000400 */
  7397. #define RCC_APB1ENR1_RTCAPBEN RCC_APB1ENR1_RTCAPBEN_Msk
  7398. #define RCC_APB1ENR1_WWDGEN_Pos (11U)
  7399. #define RCC_APB1ENR1_WWDGEN_Msk (0x1UL << RCC_APB1ENR1_WWDGEN_Pos) /*!< 0x00000800 */
  7400. #define RCC_APB1ENR1_WWDGEN RCC_APB1ENR1_WWDGEN_Msk
  7401. #define RCC_APB1ENR1_SPI2EN_Pos (14U)
  7402. #define RCC_APB1ENR1_SPI2EN_Msk (0x1UL << RCC_APB1ENR1_SPI2EN_Pos) /*!< 0x00004000 */
  7403. #define RCC_APB1ENR1_SPI2EN RCC_APB1ENR1_SPI2EN_Msk
  7404. #define RCC_APB1ENR1_I2C1EN_Pos (21U)
  7405. #define RCC_APB1ENR1_I2C1EN_Msk (0x1UL << RCC_APB1ENR1_I2C1EN_Pos) /*!< 0x00200000 */
  7406. #define RCC_APB1ENR1_I2C1EN RCC_APB1ENR1_I2C1EN_Msk
  7407. #define RCC_APB1ENR1_I2C3EN_Pos (23U)
  7408. #define RCC_APB1ENR1_I2C3EN_Msk (0x1UL << RCC_APB1ENR1_I2C3EN_Pos) /*!< 0x00800000 */
  7409. #define RCC_APB1ENR1_I2C3EN RCC_APB1ENR1_I2C3EN_Msk
  7410. #define RCC_APB1ENR1_CRSEN_Pos (24U)
  7411. #define RCC_APB1ENR1_CRSEN_Msk (0x1UL << RCC_APB1ENR1_CRSEN_Pos) /*!< 0x01000000 */
  7412. #define RCC_APB1ENR1_CRSEN RCC_APB1ENR1_CRSEN_Msk
  7413. #define RCC_APB1ENR1_USBEN_Pos (26U)
  7414. #define RCC_APB1ENR1_USBEN_Msk (0x1UL << RCC_APB1ENR1_USBEN_Pos) /*!< 0x04000000 */
  7415. #define RCC_APB1ENR1_USBEN RCC_APB1ENR1_USBEN_Msk
  7416. #define RCC_APB1ENR1_LPTIM1EN_Pos (31U)
  7417. #define RCC_APB1ENR1_LPTIM1EN_Msk (0x1UL << RCC_APB1ENR1_LPTIM1EN_Pos) /*!< 0x80000000 */
  7418. #define RCC_APB1ENR1_LPTIM1EN RCC_APB1ENR1_LPTIM1EN_Msk
  7419. /******************** Bit definition for RCC_APB1ENR2 register **************/
  7420. #define RCC_APB1ENR2_LPUART1EN_Pos (0U)
  7421. #define RCC_APB1ENR2_LPUART1EN_Msk (0x1UL << RCC_APB1ENR2_LPUART1EN_Pos) /*!< 0x00000001 */
  7422. #define RCC_APB1ENR2_LPUART1EN RCC_APB1ENR2_LPUART1EN_Msk
  7423. #define RCC_APB1ENR2_LPTIM2EN_Pos (5U)
  7424. #define RCC_APB1ENR2_LPTIM2EN_Msk (0x1UL << RCC_APB1ENR2_LPTIM2EN_Pos) /*!< 0x00000020 */
  7425. #define RCC_APB1ENR2_LPTIM2EN RCC_APB1ENR2_LPTIM2EN_Msk
  7426. /******************** Bit definition for RCC_APB2ENR register **************/
  7427. #define RCC_APB2ENR_TIM1EN_Pos (11U)
  7428. #define RCC_APB2ENR_TIM1EN_Msk (0x1UL << RCC_APB2ENR_TIM1EN_Pos) /*!< 0x00000800 */
  7429. #define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk
  7430. #define RCC_APB2ENR_SPI1EN_Pos (12U)
  7431. #define RCC_APB2ENR_SPI1EN_Msk (0x1UL << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */
  7432. #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk
  7433. #define RCC_APB2ENR_USART1EN_Pos (14U)
  7434. #define RCC_APB2ENR_USART1EN_Msk (0x1UL << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00004000 */
  7435. #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk
  7436. #define RCC_APB2ENR_TIM16EN_Pos (17U)
  7437. #define RCC_APB2ENR_TIM16EN_Msk (0x1UL << RCC_APB2ENR_TIM16EN_Pos) /*!< 0x00020000 */
  7438. #define RCC_APB2ENR_TIM16EN RCC_APB2ENR_TIM16EN_Msk
  7439. #define RCC_APB2ENR_TIM17EN_Pos (18U)
  7440. #define RCC_APB2ENR_TIM17EN_Msk (0x1UL << RCC_APB2ENR_TIM17EN_Pos) /*!< 0x00040000 */
  7441. #define RCC_APB2ENR_TIM17EN RCC_APB2ENR_TIM17EN_Msk
  7442. #define RCC_APB2ENR_SAI1EN_Pos (21U)
  7443. #define RCC_APB2ENR_SAI1EN_Msk (0x1UL << RCC_APB2ENR_SAI1EN_Pos) /*!< 0x00200000 */
  7444. #define RCC_APB2ENR_SAI1EN RCC_APB2ENR_SAI1EN_Msk
  7445. /******************** Bit definition for RCC_AHB1SMENR register ****************/
  7446. #define RCC_AHB1SMENR_DMA1SMEN_Pos (0U)
  7447. #define RCC_AHB1SMENR_DMA1SMEN_Msk (0x1UL << RCC_AHB1SMENR_DMA1SMEN_Pos) /*!< 0x00000001 */
  7448. #define RCC_AHB1SMENR_DMA1SMEN RCC_AHB1SMENR_DMA1SMEN_Msk
  7449. #define RCC_AHB1SMENR_DMA2SMEN_Pos (1U)
  7450. #define RCC_AHB1SMENR_DMA2SMEN_Msk (0x1UL << RCC_AHB1SMENR_DMA2SMEN_Pos) /*!< 0x00000002 */
  7451. #define RCC_AHB1SMENR_DMA2SMEN RCC_AHB1SMENR_DMA2SMEN_Msk
  7452. #define RCC_AHB1SMENR_DMAMUX1SMEN_Pos (2U)
  7453. #define RCC_AHB1SMENR_DMAMUX1SMEN_Msk (0x1UL << RCC_AHB1SMENR_DMAMUX1SMEN_Pos) /*!< 0x00000004 */
  7454. #define RCC_AHB1SMENR_DMAMUX1SMEN RCC_AHB1SMENR_DMAMUX1SMEN_Msk
  7455. #define RCC_AHB1SMENR_SRAM1SMEN_Pos (9U)
  7456. #define RCC_AHB1SMENR_SRAM1SMEN_Msk (0x1UL << RCC_AHB1SMENR_SRAM1SMEN_Pos) /*!< 0x00000200 */
  7457. #define RCC_AHB1SMENR_SRAM1SMEN RCC_AHB1SMENR_SRAM1SMEN_Msk
  7458. #define RCC_AHB1SMENR_CRCSMEN_Pos (12U)
  7459. #define RCC_AHB1SMENR_CRCSMEN_Msk (0x1UL << RCC_AHB1SMENR_CRCSMEN_Pos) /*!< 0x00001000 */
  7460. #define RCC_AHB1SMENR_CRCSMEN RCC_AHB1SMENR_CRCSMEN_Msk
  7461. #define RCC_AHB1SMENR_TSCSMEN_Pos (16U)
  7462. #define RCC_AHB1SMENR_TSCSMEN_Msk (0x1UL << RCC_AHB1SMENR_TSCSMEN_Pos) /*!< 0x00010000 */
  7463. #define RCC_AHB1SMENR_TSCSMEN RCC_AHB1SMENR_TSCSMEN_Msk
  7464. /******************** Bit definition for RCC_AHB2SMENR register ***************/
  7465. #define RCC_AHB2SMENR_GPIOASMEN_Pos (0U)
  7466. #define RCC_AHB2SMENR_GPIOASMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOASMEN_Pos) /*!< 0x00000001 */
  7467. #define RCC_AHB2SMENR_GPIOASMEN RCC_AHB2SMENR_GPIOASMEN_Msk
  7468. #define RCC_AHB2SMENR_GPIOBSMEN_Pos (1U)
  7469. #define RCC_AHB2SMENR_GPIOBSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOBSMEN_Pos) /*!< 0x00000002 */
  7470. #define RCC_AHB2SMENR_GPIOBSMEN RCC_AHB2SMENR_GPIOBSMEN_Msk
  7471. #define RCC_AHB2SMENR_GPIOCSMEN_Pos (2U)
  7472. #define RCC_AHB2SMENR_GPIOCSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOCSMEN_Pos) /*!< 0x00000004 */
  7473. #define RCC_AHB2SMENR_GPIOCSMEN RCC_AHB2SMENR_GPIOCSMEN_Msk
  7474. #define RCC_AHB2SMENR_GPIODSMEN_Pos (3U)
  7475. #define RCC_AHB2SMENR_GPIODSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIODSMEN_Pos) /*!< 0x00000008 */
  7476. #define RCC_AHB2SMENR_GPIODSMEN RCC_AHB2SMENR_GPIODSMEN_Msk
  7477. #define RCC_AHB2SMENR_GPIOESMEN_Pos (4U)
  7478. #define RCC_AHB2SMENR_GPIOESMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOESMEN_Pos) /*!< 0x00000010 */
  7479. #define RCC_AHB2SMENR_GPIOESMEN RCC_AHB2SMENR_GPIOESMEN_Msk
  7480. #define RCC_AHB2SMENR_GPIOHSMEN_Pos (7U)
  7481. #define RCC_AHB2SMENR_GPIOHSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOHSMEN_Pos) /*!< 0x00000080 */
  7482. #define RCC_AHB2SMENR_GPIOHSMEN RCC_AHB2SMENR_GPIOHSMEN_Msk
  7483. #define RCC_AHB2SMENR_ADCSMEN_Pos (13U)
  7484. #define RCC_AHB2SMENR_ADCSMEN_Msk (0x1UL << RCC_AHB2SMENR_ADCSMEN_Pos) /*!< 0x00002000 */
  7485. #define RCC_AHB2SMENR_ADCSMEN RCC_AHB2SMENR_ADCSMEN_Msk
  7486. #define RCC_AHB2SMENR_AES1SMEN_Pos (16U)
  7487. #define RCC_AHB2SMENR_AES1SMEN_Msk (0x1UL << RCC_AHB2SMENR_AES1SMEN_Pos) /*!< 0x00010000 */
  7488. #define RCC_AHB2SMENR_AES1SMEN RCC_AHB2SMENR_AES1SMEN_Msk
  7489. /******************** Bit definition for RCC_AHB3SMENR register ***************/
  7490. #define RCC_AHB3SMENR_QUADSPISMEN_Pos (8U)
  7491. #define RCC_AHB3SMENR_QUADSPISMEN_Msk (0x1UL << RCC_AHB3SMENR_QUADSPISMEN_Pos) /*!< 0x00000100 */
  7492. #define RCC_AHB3SMENR_QUADSPISMEN RCC_AHB3SMENR_QUADSPISMEN_Msk
  7493. #define RCC_AHB3SMENR_PKASMEN_Pos (16U)
  7494. #define RCC_AHB3SMENR_PKASMEN_Msk (0x1UL << RCC_AHB3SMENR_PKASMEN_Pos) /*!< 0x00010000 */
  7495. #define RCC_AHB3SMENR_PKASMEN RCC_AHB3SMENR_PKASMEN_Msk
  7496. #define RCC_AHB3SMENR_AES2SMEN_Pos (17U)
  7497. #define RCC_AHB3SMENR_AES2SMEN_Msk (0x1UL << RCC_AHB3SMENR_AES2SMEN_Pos) /*!< 0x00020000 */
  7498. #define RCC_AHB3SMENR_AES2SMEN RCC_AHB3SMENR_AES2SMEN_Msk
  7499. #define RCC_AHB3SMENR_RNGSMEN_Pos (18U)
  7500. #define RCC_AHB3SMENR_RNGSMEN_Msk (0x1UL << RCC_AHB3SMENR_RNGSMEN_Pos) /*!< 0x00040000 */
  7501. #define RCC_AHB3SMENR_RNGSMEN RCC_AHB3SMENR_RNGSMEN_Msk
  7502. #define RCC_AHB3SMENR_SRAM2SMEN_Pos (24U)
  7503. #define RCC_AHB3SMENR_SRAM2SMEN_Msk (0x1UL << RCC_AHB3SMENR_SRAM2SMEN_Pos) /*!< 0x01000000 */
  7504. #define RCC_AHB3SMENR_SRAM2SMEN RCC_AHB3SMENR_SRAM2SMEN_Msk
  7505. #define RCC_AHB3SMENR_FLASHSMEN_Pos (25U)
  7506. #define RCC_AHB3SMENR_FLASHSMEN_Msk (0x1UL << RCC_AHB3SMENR_FLASHSMEN_Pos) /*!< 0x02000000 */
  7507. #define RCC_AHB3SMENR_FLASHSMEN RCC_AHB3SMENR_FLASHSMEN_Msk
  7508. /******************** Bit definition for RCC_APB1SMENR1 register **************/
  7509. #define RCC_APB1SMENR1_TIM2SMEN_Pos (0U)
  7510. #define RCC_APB1SMENR1_TIM2SMEN_Msk (0x1UL << RCC_APB1SMENR1_TIM2SMEN_Pos) /*!< 0x00000001 */
  7511. #define RCC_APB1SMENR1_TIM2SMEN RCC_APB1SMENR1_TIM2SMEN_Msk
  7512. #define RCC_APB1SMENR1_LCDSMEN_Pos (9U)
  7513. #define RCC_APB1SMENR1_LCDSMEN_Msk (0x1UL << RCC_APB1SMENR1_LCDSMEN_Pos) /*!< 0x00000200 */
  7514. #define RCC_APB1SMENR1_LCDSMEN RCC_APB1SMENR1_LCDSMEN_Msk
  7515. #define RCC_APB1SMENR1_RTCAPBSMEN_Pos (10U)
  7516. #define RCC_APB1SMENR1_RTCAPBSMEN_Msk (0x1UL << RCC_APB1SMENR1_RTCAPBSMEN_Pos) /*!< 0x00000400 */
  7517. #define RCC_APB1SMENR1_RTCAPBSMEN RCC_APB1SMENR1_RTCAPBSMEN_Msk
  7518. #define RCC_APB1SMENR1_WWDGSMEN_Pos (11U)
  7519. #define RCC_APB1SMENR1_WWDGSMEN_Msk (0x1UL << RCC_APB1SMENR1_WWDGSMEN_Pos) /*!< 0x00000800 */
  7520. #define RCC_APB1SMENR1_WWDGSMEN RCC_APB1SMENR1_WWDGSMEN_Msk
  7521. #define RCC_APB1SMENR1_SPI2SMEN_Pos (14U)
  7522. #define RCC_APB1SMENR1_SPI2SMEN_Msk (0x1UL << RCC_APB1SMENR1_SPI2SMEN_Pos) /*!< 0x00004000 */
  7523. #define RCC_APB1SMENR1_SPI2SMEN RCC_APB1SMENR1_SPI2SMEN_Msk
  7524. #define RCC_APB1SMENR1_I2C1SMEN_Pos (21U)
  7525. #define RCC_APB1SMENR1_I2C1SMEN_Msk (0x1UL << RCC_APB1SMENR1_I2C1SMEN_Pos) /*!< 0x00200000 */
  7526. #define RCC_APB1SMENR1_I2C1SMEN RCC_APB1SMENR1_I2C1SMEN_Msk
  7527. #define RCC_APB1SMENR1_I2C3SMEN_Pos (23U)
  7528. #define RCC_APB1SMENR1_I2C3SMEN_Msk (0x1UL << RCC_APB1SMENR1_I2C3SMEN_Pos) /*!< 0x00800000 */
  7529. #define RCC_APB1SMENR1_I2C3SMEN RCC_APB1SMENR1_I2C3SMEN_Msk
  7530. #define RCC_APB1SMENR1_CRSSMEN_Pos (24U)
  7531. #define RCC_APB1SMENR1_CRSSMEN_Msk (0x1UL << RCC_APB1SMENR1_CRSSMEN_Pos) /*!< 0x01000000 */
  7532. #define RCC_APB1SMENR1_CRSSMEN RCC_APB1SMENR1_CRSSMEN_Msk
  7533. #define RCC_APB1SMENR1_USBSMEN_Pos (26U)
  7534. #define RCC_APB1SMENR1_USBSMEN_Msk (0x1UL << RCC_APB1SMENR1_USBSMEN_Pos) /*!< 0x04000000 */
  7535. #define RCC_APB1SMENR1_USBSMEN RCC_APB1SMENR1_USBSMEN_Msk
  7536. #define RCC_APB1SMENR1_LPTIM1SMEN_Pos (31U)
  7537. #define RCC_APB1SMENR1_LPTIM1SMEN_Msk (0x1UL << RCC_APB1SMENR1_LPTIM1SMEN_Pos) /*!< 0x80000000 */
  7538. #define RCC_APB1SMENR1_LPTIM1SMEN RCC_APB1SMENR1_LPTIM1SMEN_Msk
  7539. /******************** Bit definition for RCC_APB1SMENR2 register **************/
  7540. #define RCC_APB1SMENR2_LPUART1SMEN_Pos (0U)
  7541. #define RCC_APB1SMENR2_LPUART1SMEN_Msk (0x1UL << RCC_APB1SMENR2_LPUART1SMEN_Pos) /*!< 0x00000001 */
  7542. #define RCC_APB1SMENR2_LPUART1SMEN RCC_APB1SMENR2_LPUART1SMEN_Msk
  7543. #define RCC_APB1SMENR2_LPTIM2SMEN_Pos (5U)
  7544. #define RCC_APB1SMENR2_LPTIM2SMEN_Msk (0x1UL << RCC_APB1SMENR2_LPTIM2SMEN_Pos) /*!< 0x00000020 */
  7545. #define RCC_APB1SMENR2_LPTIM2SMEN RCC_APB1SMENR2_LPTIM2SMEN_Msk
  7546. /******************** Bit definition for RCC_APB2SMENR register **************/
  7547. #define RCC_APB2SMENR_TIM1SMEN_Pos (11U)
  7548. #define RCC_APB2SMENR_TIM1SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM1SMEN_Pos) /*!< 0x00000800 */
  7549. #define RCC_APB2SMENR_TIM1SMEN RCC_APB2SMENR_TIM1SMEN_Msk
  7550. #define RCC_APB2SMENR_SPI1SMEN_Pos (12U)
  7551. #define RCC_APB2SMENR_SPI1SMEN_Msk (0x1UL << RCC_APB2SMENR_SPI1SMEN_Pos) /*!< 0x00001000 */
  7552. #define RCC_APB2SMENR_SPI1SMEN RCC_APB2SMENR_SPI1SMEN_Msk
  7553. #define RCC_APB2SMENR_USART1SMEN_Pos (14U)
  7554. #define RCC_APB2SMENR_USART1SMEN_Msk (0x1UL << RCC_APB2SMENR_USART1SMEN_Pos) /*!< 0x00004000 */
  7555. #define RCC_APB2SMENR_USART1SMEN RCC_APB2SMENR_USART1SMEN_Msk
  7556. #define RCC_APB2SMENR_TIM16SMEN_Pos (17U)
  7557. #define RCC_APB2SMENR_TIM16SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM16SMEN_Pos) /*!< 0x00020000 */
  7558. #define RCC_APB2SMENR_TIM16SMEN RCC_APB2SMENR_TIM16SMEN_Msk
  7559. #define RCC_APB2SMENR_TIM17SMEN_Pos (18U)
  7560. #define RCC_APB2SMENR_TIM17SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM17SMEN_Pos) /*!< 0x00040000 */
  7561. #define RCC_APB2SMENR_TIM17SMEN RCC_APB2SMENR_TIM17SMEN_Msk
  7562. #define RCC_APB2SMENR_SAI1SMEN_Pos (21U)
  7563. #define RCC_APB2SMENR_SAI1SMEN_Msk (0x1UL << RCC_APB2SMENR_SAI1SMEN_Pos) /*!< 0x00200000 */
  7564. #define RCC_APB2SMENR_SAI1SMEN RCC_APB2SMENR_SAI1SMEN_Msk
  7565. /******************** Bit definition for RCC_CCIPR register ******************/
  7566. #define RCC_CCIPR_USART1SEL_Pos (0U)
  7567. #define RCC_CCIPR_USART1SEL_Msk (0x3UL << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000003 */
  7568. #define RCC_CCIPR_USART1SEL RCC_CCIPR_USART1SEL_Msk
  7569. #define RCC_CCIPR_USART1SEL_0 (0x1U << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000001 */
  7570. #define RCC_CCIPR_USART1SEL_1 (0x2U << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000002 */
  7571. #define RCC_CCIPR_LPUART1SEL_Pos (10U)
  7572. #define RCC_CCIPR_LPUART1SEL_Msk (0x3UL << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x00000C00 */
  7573. #define RCC_CCIPR_LPUART1SEL RCC_CCIPR_LPUART1SEL_Msk
  7574. #define RCC_CCIPR_LPUART1SEL_0 (0x1U << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x00000400 */
  7575. #define RCC_CCIPR_LPUART1SEL_1 (0x2U << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x00000800 */
  7576. #define RCC_CCIPR_I2C1SEL_Pos (12U)
  7577. #define RCC_CCIPR_I2C1SEL_Msk (0x3UL << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00003000 */
  7578. #define RCC_CCIPR_I2C1SEL RCC_CCIPR_I2C1SEL_Msk
  7579. #define RCC_CCIPR_I2C1SEL_0 (0x1U << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00001000 */
  7580. #define RCC_CCIPR_I2C1SEL_1 (0x2U << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00002000 */
  7581. #define RCC_CCIPR_I2C3SEL_Pos (16U)
  7582. #define RCC_CCIPR_I2C3SEL_Msk (0x3UL << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00030000 */
  7583. #define RCC_CCIPR_I2C3SEL RCC_CCIPR_I2C3SEL_Msk
  7584. #define RCC_CCIPR_I2C3SEL_0 (0x1U << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00010000 */
  7585. #define RCC_CCIPR_I2C3SEL_1 (0x2U << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00020000 */
  7586. #define RCC_CCIPR_LPTIM1SEL_Pos (18U)
  7587. #define RCC_CCIPR_LPTIM1SEL_Msk (0x3UL << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x000C0000 */
  7588. #define RCC_CCIPR_LPTIM1SEL RCC_CCIPR_LPTIM1SEL_Msk
  7589. #define RCC_CCIPR_LPTIM1SEL_0 (0x1U << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x00040000 */
  7590. #define RCC_CCIPR_LPTIM1SEL_1 (0x2U << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x00080000 */
  7591. #define RCC_CCIPR_LPTIM2SEL_Pos (20U)
  7592. #define RCC_CCIPR_LPTIM2SEL_Msk (0x3UL << RCC_CCIPR_LPTIM2SEL_Pos) /*!< 0x00300000 */
  7593. #define RCC_CCIPR_LPTIM2SEL RCC_CCIPR_LPTIM2SEL_Msk
  7594. #define RCC_CCIPR_LPTIM2SEL_0 (0x1U << RCC_CCIPR_LPTIM2SEL_Pos) /*!< 0x00100000 */
  7595. #define RCC_CCIPR_LPTIM2SEL_1 (0x2U << RCC_CCIPR_LPTIM2SEL_Pos) /*!< 0x00200000 */
  7596. #define RCC_CCIPR_SAI1SEL_Pos (22U)
  7597. #define RCC_CCIPR_SAI1SEL_Msk (0x3UL << RCC_CCIPR_SAI1SEL_Pos) /*!< 0x00C00000 */
  7598. #define RCC_CCIPR_SAI1SEL RCC_CCIPR_SAI1SEL_Msk
  7599. #define RCC_CCIPR_SAI1SEL_0 (0x1U << RCC_CCIPR_SAI1SEL_Pos) /*!< 0x00400000 */
  7600. #define RCC_CCIPR_SAI1SEL_1 (0x2U << RCC_CCIPR_SAI1SEL_Pos) /*!< 0x00800000 */
  7601. #define RCC_CCIPR_CLK48SEL_Pos (26U)
  7602. #define RCC_CCIPR_CLK48SEL_Msk (0x3UL << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x0C000000 */
  7603. #define RCC_CCIPR_CLK48SEL RCC_CCIPR_CLK48SEL_Msk
  7604. #define RCC_CCIPR_CLK48SEL_0 (0x1U << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x04000000 */
  7605. #define RCC_CCIPR_CLK48SEL_1 (0x2U << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x08000000 */
  7606. #define RCC_CCIPR_ADCSEL_Pos (28U)
  7607. #define RCC_CCIPR_ADCSEL_Msk (0x3UL << RCC_CCIPR_ADCSEL_Pos) /*!< 0x30000000 */
  7608. #define RCC_CCIPR_ADCSEL RCC_CCIPR_ADCSEL_Msk
  7609. #define RCC_CCIPR_ADCSEL_0 (0x1U << RCC_CCIPR_ADCSEL_Pos) /*!< 0x10000000 */
  7610. #define RCC_CCIPR_ADCSEL_1 (0x2U << RCC_CCIPR_ADCSEL_Pos) /*!< 0x20000000 */
  7611. #define RCC_CCIPR_RNGSEL_Pos (30U)
  7612. #define RCC_CCIPR_RNGSEL_Msk (0x3UL << RCC_CCIPR_RNGSEL_Pos) /*!< 0xC0000000 */
  7613. #define RCC_CCIPR_RNGSEL RCC_CCIPR_RNGSEL_Msk
  7614. #define RCC_CCIPR_RNGSEL_0 (0x1U << RCC_CCIPR_RNGSEL_Pos) /*!< 0x40000000 */
  7615. #define RCC_CCIPR_RNGSEL_1 (0x2U << RCC_CCIPR_RNGSEL_Pos) /*!< 0x80000000 */
  7616. /******************** Bit definition for RCC_BDCR register ******************/
  7617. #define RCC_BDCR_LSEON_Pos (0U)
  7618. #define RCC_BDCR_LSEON_Msk (0x1UL << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */
  7619. #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk
  7620. #define RCC_BDCR_LSERDY_Pos (1U)
  7621. #define RCC_BDCR_LSERDY_Msk (0x1UL << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */
  7622. #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk
  7623. #define RCC_BDCR_LSEBYP_Pos (2U)
  7624. #define RCC_BDCR_LSEBYP_Msk (0x1UL << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */
  7625. #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk
  7626. #define RCC_BDCR_LSEDRV_Pos (3U)
  7627. #define RCC_BDCR_LSEDRV_Msk (0x3UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000018 */
  7628. #define RCC_BDCR_LSEDRV RCC_BDCR_LSEDRV_Msk
  7629. #define RCC_BDCR_LSEDRV_0 (0x1U << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000008 */
  7630. #define RCC_BDCR_LSEDRV_1 (0x2U << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000010 */
  7631. #define RCC_BDCR_LSECSSON_Pos (5U)
  7632. #define RCC_BDCR_LSECSSON_Msk (0x1UL << RCC_BDCR_LSECSSON_Pos) /*!< 0x00000020 */
  7633. #define RCC_BDCR_LSECSSON RCC_BDCR_LSECSSON_Msk
  7634. #define RCC_BDCR_LSECSSD_Pos (6U)
  7635. #define RCC_BDCR_LSECSSD_Msk (0x1UL << RCC_BDCR_LSECSSD_Pos) /*!< 0x00000040 */
  7636. #define RCC_BDCR_LSECSSD RCC_BDCR_LSECSSD_Msk
  7637. #define RCC_BDCR_RTCSEL_Pos (8U)
  7638. #define RCC_BDCR_RTCSEL_Msk (0x3UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000300 */
  7639. #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk
  7640. #define RCC_BDCR_RTCSEL_0 (0x1U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000100 */
  7641. #define RCC_BDCR_RTCSEL_1 (0x2U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000200 */
  7642. #define RCC_BDCR_RTCEN_Pos (15U)
  7643. #define RCC_BDCR_RTCEN_Msk (0x1UL << RCC_BDCR_RTCEN_Pos) /*!< 0x00008000 */
  7644. #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk
  7645. #define RCC_BDCR_BDRST_Pos (16U)
  7646. #define RCC_BDCR_BDRST_Msk (0x1UL << RCC_BDCR_BDRST_Pos) /*!< 0x00010000 */
  7647. #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk
  7648. #define RCC_BDCR_LSCOEN_Pos (24U)
  7649. #define RCC_BDCR_LSCOEN_Msk (0x1UL << RCC_BDCR_LSCOEN_Pos) /*!< 0x01000000 */
  7650. #define RCC_BDCR_LSCOEN RCC_BDCR_LSCOEN_Msk
  7651. #define RCC_BDCR_LSCOSEL_Pos (25U)
  7652. #define RCC_BDCR_LSCOSEL_Msk (0x1UL << RCC_BDCR_LSCOSEL_Pos) /*!< 0x02000000 */
  7653. #define RCC_BDCR_LSCOSEL RCC_BDCR_LSCOSEL_Msk
  7654. /******************** Bit definition for RCC_CSR register *******************/
  7655. #define RCC_CSR_LSI1ON_Pos (0U)
  7656. #define RCC_CSR_LSI1ON_Msk (0x1UL << RCC_CSR_LSI1ON_Pos) /*!< 0x00000001 */
  7657. #define RCC_CSR_LSI1ON RCC_CSR_LSI1ON_Msk
  7658. #define RCC_CSR_LSI1RDY_Pos (1U)
  7659. #define RCC_CSR_LSI1RDY_Msk (0x1UL << RCC_CSR_LSI1RDY_Pos) /*!< 0x00000002 */
  7660. #define RCC_CSR_LSI1RDY RCC_CSR_LSI1RDY_Msk
  7661. #define RCC_CSR_LSI2ON_Pos (2U)
  7662. #define RCC_CSR_LSI2ON_Msk (0x1UL << RCC_CSR_LSI2ON_Pos) /*!< 0x00000004 */
  7663. #define RCC_CSR_LSI2ON RCC_CSR_LSI2ON_Msk
  7664. #define RCC_CSR_LSI2RDY_Pos (3U)
  7665. #define RCC_CSR_LSI2RDY_Msk (0x1UL << RCC_CSR_LSI2RDY_Pos) /*!< 0x00000008 */
  7666. #define RCC_CSR_LSI2RDY RCC_CSR_LSI2RDY_Msk
  7667. #define RCC_CSR_LSI2TRIM_Pos (8U)
  7668. #define RCC_CSR_LSI2TRIM_Msk (0xFUL << RCC_CSR_LSI2TRIM_Pos) /*!< 0x00000F00 */
  7669. #define RCC_CSR_LSI2TRIM RCC_CSR_LSI2TRIM_Msk
  7670. #define RCC_CSR_LSI2TRIM_0 (0x1U << RCC_CSR_LSI2TRIM_Pos) /*!< 0x00000100 */
  7671. #define RCC_CSR_LSI2TRIM_1 (0x2U << RCC_CSR_LSI2TRIM_Pos) /*!< 0x00000200 */
  7672. #define RCC_CSR_LSI2TRIM_2 (0x4U << RCC_CSR_LSI2TRIM_Pos) /*!< 0x00000400 */
  7673. #define RCC_CSR_LSI2TRIM_3 (0x8U << RCC_CSR_LSI2TRIM_Pos) /*!< 0x00000800 */
  7674. #define RCC_CSR_RFWKPSEL_Pos (14U)
  7675. #define RCC_CSR_RFWKPSEL_Msk (0x3UL << RCC_CSR_RFWKPSEL_Pos) /*!< 0x0000C000 */
  7676. #define RCC_CSR_RFWKPSEL RCC_CSR_RFWKPSEL_Msk
  7677. #define RCC_CSR_RFWKPSEL_0 (0x1U << RCC_CSR_RFWKPSEL_Pos) /*!< 0x00004000 */
  7678. #define RCC_CSR_RFWKPSEL_1 (0x2U << RCC_CSR_RFWKPSEL_Pos) /*!< 0x00008000 */
  7679. #define RCC_CSR_RFRSTS_Pos (16U)
  7680. #define RCC_CSR_RFRSTS_Msk (0x1UL << RCC_CSR_RFRSTS_Pos) /*!< 0x00010000 */
  7681. #define RCC_CSR_RFRSTS RCC_CSR_RFRSTS_Msk
  7682. #define RCC_CSR_RMVF_Pos (23U)
  7683. #define RCC_CSR_RMVF_Msk (0x1UL << RCC_CSR_RMVF_Pos) /*!< 0x00800000 */
  7684. #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk
  7685. #define RCC_CSR_OBLRSTF_Pos (25U)
  7686. #define RCC_CSR_OBLRSTF_Msk (0x1UL << RCC_CSR_OBLRSTF_Pos) /*!< 0x02000000 */
  7687. #define RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF_Msk
  7688. #define RCC_CSR_PINRSTF_Pos (26U)
  7689. #define RCC_CSR_PINRSTF_Msk (0x1UL << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */
  7690. #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk
  7691. #define RCC_CSR_BORRSTF_Pos (27U)
  7692. #define RCC_CSR_BORRSTF_Msk (0x1UL << RCC_CSR_BORRSTF_Pos) /*!< 0x08000000 */
  7693. #define RCC_CSR_BORRSTF RCC_CSR_BORRSTF_Msk
  7694. #define RCC_CSR_SFTRSTF_Pos (28U)
  7695. #define RCC_CSR_SFTRSTF_Msk (0x1UL << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */
  7696. #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk
  7697. #define RCC_CSR_IWDGRSTF_Pos (29U)
  7698. #define RCC_CSR_IWDGRSTF_Msk (0x1UL << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */
  7699. #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk
  7700. #define RCC_CSR_WWDGRSTF_Pos (30U)
  7701. #define RCC_CSR_WWDGRSTF_Msk (0x1UL << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */
  7702. #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk
  7703. #define RCC_CSR_LPWRRSTF_Pos (31U)
  7704. #define RCC_CSR_LPWRRSTF_Msk (0x1UL << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */
  7705. #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk
  7706. /******************** Bit definition for RCC_CRRCR register *******************/
  7707. #define RCC_CRRCR_HSI48ON_Pos (0U)
  7708. #define RCC_CRRCR_HSI48ON_Msk (0x1UL << RCC_CRRCR_HSI48ON_Pos) /*!< 0x00000001 */
  7709. #define RCC_CRRCR_HSI48ON RCC_CRRCR_HSI48ON_Msk
  7710. #define RCC_CRRCR_HSI48RDY_Pos (1U)
  7711. #define RCC_CRRCR_HSI48RDY_Msk (0x1UL << RCC_CRRCR_HSI48RDY_Pos) /*!< 0x00000002 */
  7712. #define RCC_CRRCR_HSI48RDY RCC_CRRCR_HSI48RDY_Msk
  7713. #define RCC_CRRCR_HSI48CAL_Pos (7U)
  7714. #define RCC_CRRCR_HSI48CAL_Msk (0x1FFUL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x0000FF80 */
  7715. #define RCC_CRRCR_HSI48CAL RCC_CRRCR_HSI48CAL_Msk
  7716. #define RCC_CRRCR_HSI48CAL_0 (0x001U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000080 */
  7717. #define RCC_CRRCR_HSI48CAL_1 (0x002U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000100 */
  7718. #define RCC_CRRCR_HSI48CAL_2 (0x004U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000200 */
  7719. #define RCC_CRRCR_HSI48CAL_3 (0x008U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000400 */
  7720. #define RCC_CRRCR_HSI48CAL_4 (0x010U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000800 */
  7721. #define RCC_CRRCR_HSI48CAL_5 (0x020U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00001000 */
  7722. #define RCC_CRRCR_HSI48CAL_6 (0x040U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00002000 */
  7723. #define RCC_CRRCR_HSI48CAL_7 (0x080U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00004000 */
  7724. #define RCC_CRRCR_HSI48CAL_8 (0x100U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00008000 */
  7725. /******************** Bit definition for RCC_HSECR register *******************/
  7726. #define RCC_HSECR_UNLOCKED_Pos (0U)
  7727. #define RCC_HSECR_UNLOCKED_Msk (0x1UL << RCC_HSECR_UNLOCKED_Pos) /*!< 0x00000001 */
  7728. #define RCC_HSECR_UNLOCKED RCC_HSECR_UNLOCKED_Msk
  7729. #define RCC_HSECR_HSES_Pos (3U)
  7730. #define RCC_HSECR_HSES_Msk (0x1UL << RCC_HSECR_HSES_Pos) /*!< 0x00000008 */
  7731. #define RCC_HSECR_HSES RCC_HSECR_HSES_Msk
  7732. #define RCC_HSECR_HSEGMC_Pos (4U)
  7733. #define RCC_HSECR_HSEGMC_Msk (0x7UL << RCC_HSECR_HSEGMC_Pos) /*!< 0x00000070 */
  7734. #define RCC_HSECR_HSEGMC RCC_HSECR_HSEGMC_Msk
  7735. #define RCC_HSECR_HSEGMC0_Pos (4U)
  7736. #define RCC_HSECR_HSEGMC0_Msk (0x1UL << RCC_HSECR_HSEGMC0_Pos) /*!< 0x00000010 */
  7737. #define RCC_HSECR_HSEGMC0 RCC_HSECR_HSEGMC0_Msk
  7738. #define RCC_HSECR_HSEGMC1_Pos (5U)
  7739. #define RCC_HSECR_HSEGMC1_Msk (0x1UL << RCC_HSECR_HSEGMC1_Pos) /*!< 0x00000020 */
  7740. #define RCC_HSECR_HSEGMC1 RCC_HSECR_HSEGMC1_Msk
  7741. #define RCC_HSECR_HSEGMC2_Pos (6U)
  7742. #define RCC_HSECR_HSEGMC2_Msk (0x1UL << RCC_HSECR_HSEGMC2_Pos) /*!< 0x00000040 */
  7743. #define RCC_HSECR_HSEGMC2 RCC_HSECR_HSEGMC2_Msk
  7744. #define RCC_HSECR_HSETUNE_Pos (8U)
  7745. #define RCC_HSECR_HSETUNE_Msk (0x3FUL << RCC_HSECR_HSETUNE_Pos) /*!< 0x00003F00 */
  7746. #define RCC_HSECR_HSETUNE RCC_HSECR_HSETUNE_Msk
  7747. #define RCC_HSECR_HSETUNE0_Pos (8U)
  7748. #define RCC_HSECR_HSETUNE0_Msk (0x1UL << RCC_HSECR_HSETUNE0_Pos) /*!< 0x00000100 */
  7749. #define RCC_HSECR_HSETUNE0 RCC_HSECR_HSETUNE0_Msk
  7750. #define RCC_HSECR_HSETUNE1_Pos (9U)
  7751. #define RCC_HSECR_HSETUNE1_Msk (0x1UL << RCC_HSECR_HSETUNE1_Pos) /*!< 0x00000200 */
  7752. #define RCC_HSECR_HSETUNE1 RCC_HSECR_HSETUNE1_Msk
  7753. #define RCC_HSECR_HSETUNE2_Pos (10U)
  7754. #define RCC_HSECR_HSETUNE2_Msk (0x1UL << RCC_HSECR_HSETUNE2_Pos) /*!< 0x00000400 */
  7755. #define RCC_HSECR_HSETUNE2 RCC_HSECR_HSETUNE2_Msk
  7756. #define RCC_HSECR_HSETUNE3_Pos (11U)
  7757. #define RCC_HSECR_HSETUNE3_Msk (0x1UL << RCC_HSECR_HSETUNE3_Pos) /*!< 0x00000800 */
  7758. #define RCC_HSECR_HSETUNE3 RCC_HSECR_HSETUNE3_Msk
  7759. #define RCC_HSECR_HSETUNE4_Pos (12U)
  7760. #define RCC_HSECR_HSETUNE4_Msk (0x1UL << RCC_HSECR_HSETUNE4_Pos) /*!< 0x00001000 */
  7761. #define RCC_HSECR_HSETUNE4 RCC_HSECR_HSETUNE4_Msk
  7762. #define RCC_HSECR_HSETUNE5_Pos (13U)
  7763. #define RCC_HSECR_HSETUNE5_Msk (0x1UL << RCC_HSECR_HSETUNE5_Pos) /*!< 0x00002000 */
  7764. #define RCC_HSECR_HSETUNE5 RCC_HSECR_HSETUNE5_Msk
  7765. /******************** Bit definition for RCC_EXTCFGR register *******************/
  7766. #define RCC_EXTCFGR_SHDHPRE_Pos (0U)
  7767. #define RCC_EXTCFGR_SHDHPRE_Msk (0xFUL << RCC_EXTCFGR_SHDHPRE_Pos) /*!< 0x0000000F */
  7768. #define RCC_EXTCFGR_SHDHPRE RCC_EXTCFGR_SHDHPRE_Msk
  7769. #define RCC_EXTCFGR_SHDHPRE_0 (0x1U << RCC_EXTCFGR_SHDHPRE_Pos) /*!< 0x00000001 */
  7770. #define RCC_EXTCFGR_SHDHPRE_1 (0x2U << RCC_EXTCFGR_SHDHPRE_Pos) /*!< 0x00000002 */
  7771. #define RCC_EXTCFGR_SHDHPRE_2 (0x4U << RCC_EXTCFGR_SHDHPRE_Pos) /*!< 0x00000004 */
  7772. #define RCC_EXTCFGR_SHDHPRE_3 (0x8U << RCC_EXTCFGR_SHDHPRE_Pos) /*!< 0x00000008 */
  7773. #define RCC_EXTCFGR_C2HPRE_Pos (4U)
  7774. #define RCC_EXTCFGR_C2HPRE_Msk (0xFUL << RCC_EXTCFGR_C2HPRE_Pos) /*!< 0x000000F0 */
  7775. #define RCC_EXTCFGR_C2HPRE RCC_EXTCFGR_C2HPRE_Msk
  7776. #define RCC_EXTCFGR_C2HPRE_0 (0x1U << RCC_EXTCFGR_C2HPRE_Pos) /*!< 0x00000010 */
  7777. #define RCC_EXTCFGR_C2HPRE_1 (0x2U << RCC_EXTCFGR_C2HPRE_Pos) /*!< 0x00000020 */
  7778. #define RCC_EXTCFGR_C2HPRE_2 (0x4U << RCC_EXTCFGR_C2HPRE_Pos) /*!< 0x00000040 */
  7779. #define RCC_EXTCFGR_C2HPRE_3 (0x8U << RCC_EXTCFGR_C2HPRE_Pos) /*!< 0x00000080 */
  7780. #define RCC_EXTCFGR_SHDHPREF_Pos (16U)
  7781. #define RCC_EXTCFGR_SHDHPREF_Msk (0x1UL << RCC_EXTCFGR_SHDHPREF_Pos) /*!< 0x00010000 */
  7782. #define RCC_EXTCFGR_SHDHPREF RCC_EXTCFGR_SHDHPREF_Msk
  7783. #define RCC_EXTCFGR_C2HPREF_Pos (17U)
  7784. #define RCC_EXTCFGR_C2HPREF_Msk (0x1UL << RCC_EXTCFGR_C2HPREF_Pos) /*!< 0x00020000 */
  7785. #define RCC_EXTCFGR_C2HPREF RCC_EXTCFGR_C2HPREF_Msk
  7786. #define RCC_EXTCFGR_RFCSS_Pos (20U)
  7787. #define RCC_EXTCFGR_RFCSS_Msk (0x1UL << RCC_EXTCFGR_RFCSS_Pos) /*!< 0x00100000 */
  7788. #define RCC_EXTCFGR_RFCSS RCC_EXTCFGR_RFCSS_Msk
  7789. /******************** Bit definition for RCC_C2AHB1ENR register ****************/
  7790. #define RCC_C2AHB1ENR_DMA1EN_Pos (0U)
  7791. #define RCC_C2AHB1ENR_DMA1EN_Msk (0x1UL << RCC_C2AHB1ENR_DMA1EN_Pos) /*!< 0x00000001 */
  7792. #define RCC_C2AHB1ENR_DMA1EN RCC_C2AHB1ENR_DMA1EN_Msk
  7793. #define RCC_C2AHB1ENR_DMA2EN_Pos (1U)
  7794. #define RCC_C2AHB1ENR_DMA2EN_Msk (0x1UL << RCC_C2AHB1ENR_DMA2EN_Pos) /*!< 0x00000002 */
  7795. #define RCC_C2AHB1ENR_DMA2EN RCC_C2AHB1ENR_DMA2EN_Msk
  7796. #define RCC_C2AHB1ENR_DMAMUX1EN_Pos (2U)
  7797. #define RCC_C2AHB1ENR_DMAMUX1EN_Msk (0x1UL << RCC_C2AHB1ENR_DMAMUX1EN_Pos) /*!< 0x00000004 */
  7798. #define RCC_C2AHB1ENR_DMAMUX1EN RCC_C2AHB1ENR_DMAMUX1EN_Msk
  7799. #define RCC_C2AHB1ENR_SRAM1EN_Pos (9U)
  7800. #define RCC_C2AHB1ENR_SRAM1EN_Msk (0x1UL << RCC_C2AHB1ENR_SRAM1EN_Pos) /*!< 0x00000200 */
  7801. #define RCC_C2AHB1ENR_SRAM1EN RCC_C2AHB1ENR_SRAM1EN_Msk
  7802. #define RCC_C2AHB1ENR_CRCEN_Pos (12U)
  7803. #define RCC_C2AHB1ENR_CRCEN_Msk (0x1UL << RCC_C2AHB1ENR_CRCEN_Pos) /*!< 0x00001000 */
  7804. #define RCC_C2AHB1ENR_CRCEN RCC_C2AHB1ENR_CRCEN_Msk
  7805. #define RCC_C2AHB1ENR_TSCEN_Pos (16U)
  7806. #define RCC_C2AHB1ENR_TSCEN_Msk (0x1UL << RCC_C2AHB1ENR_TSCEN_Pos) /*!< 0x00010000 */
  7807. #define RCC_C2AHB1ENR_TSCEN RCC_C2AHB1ENR_TSCEN_Msk
  7808. /******************** Bit definition for RCC_C2AHB2ENR register ***************/
  7809. #define RCC_C2AHB2ENR_GPIOAEN_Pos (0U)
  7810. #define RCC_C2AHB2ENR_GPIOAEN_Msk (0x1UL << RCC_C2AHB2ENR_GPIOAEN_Pos) /*!< 0x00000001 */
  7811. #define RCC_C2AHB2ENR_GPIOAEN RCC_C2AHB2ENR_GPIOAEN_Msk
  7812. #define RCC_C2AHB2ENR_GPIOBEN_Pos (1U)
  7813. #define RCC_C2AHB2ENR_GPIOBEN_Msk (0x1UL << RCC_C2AHB2ENR_GPIOBEN_Pos) /*!< 0x00000002 */
  7814. #define RCC_C2AHB2ENR_GPIOBEN RCC_C2AHB2ENR_GPIOBEN_Msk
  7815. #define RCC_C2AHB2ENR_GPIOCEN_Pos (2U)
  7816. #define RCC_C2AHB2ENR_GPIOCEN_Msk (0x1UL << RCC_C2AHB2ENR_GPIOCEN_Pos) /*!< 0x00000004 */
  7817. #define RCC_C2AHB2ENR_GPIOCEN RCC_C2AHB2ENR_GPIOCEN_Msk
  7818. #define RCC_C2AHB2ENR_GPIODEN_Pos (3U)
  7819. #define RCC_C2AHB2ENR_GPIODEN_Msk (0x1UL << RCC_C2AHB2ENR_GPIODEN_Pos) /*!< 0x00000008 */
  7820. #define RCC_C2AHB2ENR_GPIODEN RCC_C2AHB2ENR_GPIODEN_Msk
  7821. #define RCC_C2AHB2ENR_GPIOEEN_Pos (4U)
  7822. #define RCC_C2AHB2ENR_GPIOEEN_Msk (0x1UL << RCC_C2AHB2ENR_GPIOEEN_Pos) /*!< 0x00000010 */
  7823. #define RCC_C2AHB2ENR_GPIOEEN RCC_C2AHB2ENR_GPIOEEN_Msk
  7824. #define RCC_C2AHB2ENR_GPIOHEN_Pos (7U)
  7825. #define RCC_C2AHB2ENR_GPIOHEN_Msk (0x1UL << RCC_C2AHB2ENR_GPIOHEN_Pos) /*!< 0x00000080 */
  7826. #define RCC_C2AHB2ENR_GPIOHEN RCC_C2AHB2ENR_GPIOHEN_Msk
  7827. #define RCC_C2AHB2ENR_ADCEN_Pos (13U)
  7828. #define RCC_C2AHB2ENR_ADCEN_Msk (0x1UL << RCC_C2AHB2ENR_ADCEN_Pos) /*!< 0x00002000 */
  7829. #define RCC_C2AHB2ENR_ADCEN RCC_C2AHB2ENR_ADCEN_Msk
  7830. #define RCC_C2AHB2ENR_AES1EN_Pos (16U)
  7831. #define RCC_C2AHB2ENR_AES1EN_Msk (0x1UL << RCC_C2AHB2ENR_AES1EN_Pos) /*!< 0x00010000 */
  7832. #define RCC_C2AHB2ENR_AES1EN RCC_C2AHB2ENR_AES1EN_Msk
  7833. /******************** Bit definition for RCC_C2AHB3ENR register ***************/
  7834. #define RCC_C2AHB3ENR_PKAEN_Pos (16U)
  7835. #define RCC_C2AHB3ENR_PKAEN_Msk (0x1UL << RCC_C2AHB3ENR_PKAEN_Pos) /*!< 0x00010000 */
  7836. #define RCC_C2AHB3ENR_PKAEN RCC_C2AHB3ENR_PKAEN_Msk
  7837. #define RCC_C2AHB3ENR_AES2EN_Pos (17U)
  7838. #define RCC_C2AHB3ENR_AES2EN_Msk (0x1UL << RCC_C2AHB3ENR_AES2EN_Pos) /*!< 0x00020000 */
  7839. #define RCC_C2AHB3ENR_AES2EN RCC_C2AHB3ENR_AES2EN_Msk
  7840. #define RCC_C2AHB3ENR_RNGEN_Pos (18U)
  7841. #define RCC_C2AHB3ENR_RNGEN_Msk (0x1UL << RCC_C2AHB3ENR_RNGEN_Pos) /*!< 0x00040000 */
  7842. #define RCC_C2AHB3ENR_RNGEN RCC_C2AHB3ENR_RNGEN_Msk
  7843. #define RCC_C2AHB3ENR_HSEMEN_Pos (19U)
  7844. #define RCC_C2AHB3ENR_HSEMEN_Msk (0x1UL << RCC_C2AHB3ENR_HSEMEN_Pos) /*!< 0x00080000 */
  7845. #define RCC_C2AHB3ENR_HSEMEN RCC_C2AHB3ENR_HSEMEN_Msk
  7846. #define RCC_C2AHB3ENR_IPCCEN_Pos (20U)
  7847. #define RCC_C2AHB3ENR_IPCCEN_Msk (0x1UL << RCC_C2AHB3ENR_IPCCEN_Pos) /*!< 0x00100000 */
  7848. #define RCC_C2AHB3ENR_IPCCEN RCC_C2AHB3ENR_IPCCEN_Msk
  7849. #define RCC_C2AHB3ENR_FLASHEN_Pos (25U)
  7850. #define RCC_C2AHB3ENR_FLASHEN_Msk (0x1UL << RCC_C2AHB3ENR_FLASHEN_Pos) /*!< 0x02000000 */
  7851. #define RCC_C2AHB3ENR_FLASHEN RCC_C2AHB3ENR_FLASHEN_Msk
  7852. /******************** Bit definition for RCC_C2APB1ENR1 register **************/
  7853. #define RCC_C2APB1ENR1_TIM2EN_Pos (0U)
  7854. #define RCC_C2APB1ENR1_TIM2EN_Msk (0x1UL << RCC_C2APB1ENR1_TIM2EN_Pos) /*!< 0x00000001 */
  7855. #define RCC_C2APB1ENR1_TIM2EN RCC_C2APB1ENR1_TIM2EN_Msk
  7856. #define RCC_C2APB1ENR1_LCDEN_Pos (9U)
  7857. #define RCC_C2APB1ENR1_LCDEN_Msk (0x1UL << RCC_C2APB1ENR1_LCDEN_Pos) /*!< 0x00000200 */
  7858. #define RCC_C2APB1ENR1_LCDEN RCC_C2APB1ENR1_LCDEN_Msk
  7859. #define RCC_C2APB1ENR1_RTCAPBEN_Pos (10U)
  7860. #define RCC_C2APB1ENR1_RTCAPBEN_Msk (0x1UL << RCC_C2APB1ENR1_RTCAPBEN_Pos) /*!< 0x00000400 */
  7861. #define RCC_C2APB1ENR1_RTCAPBEN RCC_C2APB1ENR1_RTCAPBEN_Msk
  7862. #define RCC_C2APB1ENR1_SPI2EN_Pos (14U)
  7863. #define RCC_C2APB1ENR1_SPI2EN_Msk (0x1UL << RCC_C2APB1ENR1_SPI2EN_Pos) /*!< 0x00004000 */
  7864. #define RCC_C2APB1ENR1_SPI2EN RCC_C2APB1ENR1_SPI2EN_Msk
  7865. #define RCC_C2APB1ENR1_I2C1EN_Pos (21U)
  7866. #define RCC_C2APB1ENR1_I2C1EN_Msk (0x1UL << RCC_C2APB1ENR1_I2C1EN_Pos) /*!< 0x00200000 */
  7867. #define RCC_C2APB1ENR1_I2C1EN RCC_C2APB1ENR1_I2C1EN_Msk
  7868. #define RCC_C2APB1ENR1_I2C3EN_Pos (23U)
  7869. #define RCC_C2APB1ENR1_I2C3EN_Msk (0x1UL << RCC_C2APB1ENR1_I2C3EN_Pos) /*!< 0x00800000 */
  7870. #define RCC_C2APB1ENR1_I2C3EN RCC_C2APB1ENR1_I2C3EN_Msk
  7871. #define RCC_C2APB1ENR1_CRSEN_Pos (24U)
  7872. #define RCC_C2APB1ENR1_CRSEN_Msk (0x1UL << RCC_C2APB1ENR1_CRSEN_Pos) /*!< 0x01000000 */
  7873. #define RCC_C2APB1ENR1_CRSEN RCC_C2APB1ENR1_CRSEN_Msk
  7874. #define RCC_C2APB1ENR1_USBEN_Pos (26U)
  7875. #define RCC_C2APB1ENR1_USBEN_Msk (0x1UL << RCC_C2APB1ENR1_USBEN_Pos) /*!< 0x04000000 */
  7876. #define RCC_C2APB1ENR1_USBEN RCC_C2APB1ENR1_USBEN_Msk
  7877. #define RCC_C2APB1ENR1_LPTIM1EN_Pos (31U)
  7878. #define RCC_C2APB1ENR1_LPTIM1EN_Msk (0x1UL << RCC_C2APB1ENR1_LPTIM1EN_Pos) /*!< 0x80000000 */
  7879. #define RCC_C2APB1ENR1_LPTIM1EN RCC_C2APB1ENR1_LPTIM1EN_Msk
  7880. /******************** Bit definition for RCC_C2APB1ENR2 register **************/
  7881. #define RCC_C2APB1ENR2_LPUART1EN_Pos (0U)
  7882. #define RCC_C2APB1ENR2_LPUART1EN_Msk (0x1UL << RCC_C2APB1ENR2_LPUART1EN_Pos) /*!< 0x00000001 */
  7883. #define RCC_C2APB1ENR2_LPUART1EN RCC_C2APB1ENR2_LPUART1EN_Msk
  7884. #define RCC_C2APB1ENR2_LPTIM2EN_Pos (5U)
  7885. #define RCC_C2APB1ENR2_LPTIM2EN_Msk (0x1UL << RCC_C2APB1ENR2_LPTIM2EN_Pos) /*!< 0x00000020 */
  7886. #define RCC_C2APB1ENR2_LPTIM2EN RCC_C2APB1ENR2_LPTIM2EN_Msk
  7887. /******************** Bit definition for RCC_C2APB2ENR register **************/
  7888. #define RCC_C2APB2ENR_TIM1EN_Pos (11U)
  7889. #define RCC_C2APB2ENR_TIM1EN_Msk (0x1UL << RCC_C2APB2ENR_TIM1EN_Pos) /*!< 0x00000800 */
  7890. #define RCC_C2APB2ENR_TIM1EN RCC_C2APB2ENR_TIM1EN_Msk
  7891. #define RCC_C2APB2ENR_SPI1EN_Pos (12U)
  7892. #define RCC_C2APB2ENR_SPI1EN_Msk (0x1UL << RCC_C2APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */
  7893. #define RCC_C2APB2ENR_SPI1EN RCC_C2APB2ENR_SPI1EN_Msk
  7894. #define RCC_C2APB2ENR_USART1EN_Pos (14U)
  7895. #define RCC_C2APB2ENR_USART1EN_Msk (0x1UL << RCC_C2APB2ENR_USART1EN_Pos) /*!< 0x00004000 */
  7896. #define RCC_C2APB2ENR_USART1EN RCC_C2APB2ENR_USART1EN_Msk
  7897. #define RCC_C2APB2ENR_TIM16EN_Pos (17U)
  7898. #define RCC_C2APB2ENR_TIM16EN_Msk (0x1UL << RCC_C2APB2ENR_TIM16EN_Pos) /*!< 0x00020000 */
  7899. #define RCC_C2APB2ENR_TIM16EN RCC_C2APB2ENR_TIM16EN_Msk
  7900. #define RCC_C2APB2ENR_TIM17EN_Pos (18U)
  7901. #define RCC_C2APB2ENR_TIM17EN_Msk (0x1UL << RCC_C2APB2ENR_TIM17EN_Pos) /*!< 0x00040000 */
  7902. #define RCC_C2APB2ENR_TIM17EN RCC_C2APB2ENR_TIM17EN_Msk
  7903. #define RCC_C2APB2ENR_SAI1EN_Pos (21U)
  7904. #define RCC_C2APB2ENR_SAI1EN_Msk (0x1UL << RCC_C2APB2ENR_SAI1EN_Pos) /*!< 0x00200000 */
  7905. #define RCC_C2APB2ENR_SAI1EN RCC_C2APB2ENR_SAI1EN_Msk
  7906. /******************** Bit definition for RCC_C2APB3ENR register **************/
  7907. #define RCC_C2APB3ENR_BLEEN_Pos (0U)
  7908. #define RCC_C2APB3ENR_BLEEN_Msk (0x1UL << RCC_C2APB3ENR_BLEEN_Pos) /*!< 0x00000001 */
  7909. #define RCC_C2APB3ENR_BLEEN RCC_C2APB3ENR_BLEEN_Msk
  7910. #define RCC_C2APB3ENR_802EN_Pos (1U)
  7911. #define RCC_C2APB3ENR_802EN_Msk (0x1UL << RCC_C2APB3ENR_802EN_Pos) /*!< x00000002U */
  7912. #define RCC_C2APB3ENR_802EN RCC_C2APB3ENR_802EN_Msk
  7913. /******************** Bit definition for RCC_C2AHB1SMENR register ****************/
  7914. #define RCC_C2AHB1SMENR_DMA1SMEN_Pos (0U)
  7915. #define RCC_C2AHB1SMENR_DMA1SMEN_Msk (0x1UL << RCC_C2AHB1SMENR_DMA1SMEN_Pos) /*!< 0x00000001 */
  7916. #define RCC_C2AHB1SMENR_DMA1SMEN RCC_C2AHB1SMENR_DMA1SMEN_Msk
  7917. #define RCC_C2AHB1SMENR_DMA2SMEN_Pos (1U)
  7918. #define RCC_C2AHB1SMENR_DMA2SMEN_Msk (0x1UL << RCC_C2AHB1SMENR_DMA2SMEN_Pos) /*!< 0x00000002 */
  7919. #define RCC_C2AHB1SMENR_DMA2SMEN RCC_C2AHB1SMENR_DMA2SMEN_Msk
  7920. #define RCC_C2AHB1SMENR_DMAMUX1SMEN_Pos (2U)
  7921. #define RCC_C2AHB1SMENR_DMAMUX1SMEN_Msk (0x1UL << RCC_C2AHB1SMENR_DMAMUX1SMEN_Pos) /*!< 0x00000004 */
  7922. #define RCC_C2AHB1SMENR_DMAMUX1SMEN RCC_C2AHB1SMENR_DMAMUX1SMEN_Msk
  7923. #define RCC_C2AHB1SMENR_SRAM1SMEN_Pos (9U)
  7924. #define RCC_C2AHB1SMENR_SRAM1SMEN_Msk (0x1UL << RCC_C2AHB1SMENR_SRAM1SMEN_Pos) /*!< 0x00000200 */
  7925. #define RCC_C2AHB1SMENR_SRAM1SMEN RCC_C2AHB1SMENR_SRAM1SMEN_Msk
  7926. #define RCC_C2AHB1SMENR_CRCSMEN_Pos (12U)
  7927. #define RCC_C2AHB1SMENR_CRCSMEN_Msk (0x1UL << RCC_C2AHB1SMENR_CRCSMEN_Pos) /*!< 0x00001000 */
  7928. #define RCC_C2AHB1SMENR_CRCSMEN RCC_C2AHB1SMENR_CRCSMEN_Msk
  7929. #define RCC_C2AHB1SMENR_TSCSMEN_Pos (16U)
  7930. #define RCC_C2AHB1SMENR_TSCSMEN_Msk (0x1UL << RCC_C2AHB1SMENR_TSCSMEN_Pos) /*!< 0x00010000 */
  7931. #define RCC_C2AHB1SMENR_TSCSMEN RCC_C2AHB1SMENR_TSCSMEN_Msk
  7932. /******************** Bit definition for RCC_C2AHB2SMENR register ***************/
  7933. #define RCC_C2AHB2SMENR_GPIOASMEN_Pos (0U)
  7934. #define RCC_C2AHB2SMENR_GPIOASMEN_Msk (0x1UL << RCC_C2AHB2SMENR_GPIOASMEN_Pos) /*!< 0x00000001 */
  7935. #define RCC_C2AHB2SMENR_GPIOASMEN RCC_C2AHB2SMENR_GPIOASMEN_Msk
  7936. #define RCC_C2AHB2SMENR_GPIOBSMEN_Pos (1U)
  7937. #define RCC_C2AHB2SMENR_GPIOBSMEN_Msk (0x1UL << RCC_C2AHB2SMENR_GPIOBSMEN_Pos) /*!< 0x00000002 */
  7938. #define RCC_C2AHB2SMENR_GPIOBSMEN RCC_C2AHB2SMENR_GPIOBSMEN_Msk
  7939. #define RCC_C2AHB2SMENR_GPIOCSMEN_Pos (2U)
  7940. #define RCC_C2AHB2SMENR_GPIOCSMEN_Msk (0x1UL << RCC_C2AHB2SMENR_GPIOCSMEN_Pos) /*!< 0x00000004 */
  7941. #define RCC_C2AHB2SMENR_GPIOCSMEN RCC_C2AHB2SMENR_GPIOCSMEN_Msk
  7942. #define RCC_C2AHB2SMENR_GPIODSMEN_Pos (3U)
  7943. #define RCC_C2AHB2SMENR_GPIODSMEN_Msk (0x1UL << RCC_C2AHB2SMENR_GPIODSMEN_Pos) /*!< 0x00000008 */
  7944. #define RCC_C2AHB2SMENR_GPIODSMEN RCC_C2AHB2SMENR_GPIODSMEN_Msk
  7945. #define RCC_C2AHB2SMENR_GPIOESMEN_Pos (4U)
  7946. #define RCC_C2AHB2SMENR_GPIOESMEN_Msk (0x1UL << RCC_C2AHB2SMENR_GPIOESMEN_Pos) /*!< 0x00000010 */
  7947. #define RCC_C2AHB2SMENR_GPIOESMEN RCC_C2AHB2SMENR_GPIOESMEN_Msk
  7948. #define RCC_C2AHB2SMENR_GPIOHSMEN_Pos (7U)
  7949. #define RCC_C2AHB2SMENR_GPIOHSMEN_Msk (0x1UL << RCC_C2AHB2SMENR_GPIOHSMEN_Pos) /*!< 0x00000080 */
  7950. #define RCC_C2AHB2SMENR_GPIOHSMEN RCC_C2AHB2SMENR_GPIOHSMEN_Msk
  7951. #define RCC_C2AHB2SMENR_ADCSMEN_Pos (13U)
  7952. #define RCC_C2AHB2SMENR_ADCSMEN_Msk (0x1UL << RCC_C2AHB2SMENR_ADCSMEN_Pos) /*!< 0x00002000 */
  7953. #define RCC_C2AHB2SMENR_ADCSMEN RCC_C2AHB2SMENR_ADCSMEN_Msk
  7954. #define RCC_C2AHB2SMENR_AES1SMEN_Pos (16U)
  7955. #define RCC_C2AHB2SMENR_AES1SMEN_Msk (0x1UL << RCC_C2AHB2SMENR_AES1SMEN_Pos) /*!< 0x00010000 */
  7956. #define RCC_C2AHB2SMENR_AES1SMEN RCC_C2AHB2SMENR_AES1SMEN_Msk
  7957. /******************** Bit definition for RCC_C2AHB3SMENR register ***************/
  7958. #define RCC_C2AHB3SMENR_PKASMEN_Pos (16U)
  7959. #define RCC_C2AHB3SMENR_PKASMEN_Msk (0x1UL << RCC_C2AHB3SMENR_PKASMEN_Pos) /*!< 0x00010000 */
  7960. #define RCC_C2AHB3SMENR_PKASMEN RCC_C2AHB3SMENR_PKASMEN_Msk
  7961. #define RCC_C2AHB3SMENR_AES2SMEN_Pos (17U)
  7962. #define RCC_C2AHB3SMENR_AES2SMEN_Msk (0x1UL << RCC_C2AHB3SMENR_AES2SMEN_Pos) /*!< 0x00020000 */
  7963. #define RCC_C2AHB3SMENR_AES2SMEN RCC_C2AHB3SMENR_AES2SMEN_Msk
  7964. #define RCC_C2AHB3SMENR_RNGSMEN_Pos (18U)
  7965. #define RCC_C2AHB3SMENR_RNGSMEN_Msk (0x1UL << RCC_C2AHB3SMENR_RNGSMEN_Pos) /*!< 0x00040000 */
  7966. #define RCC_C2AHB3SMENR_RNGSMEN RCC_C2AHB3SMENR_RNGSMEN_Msk
  7967. #define RCC_C2AHB3SMENR_SRAM2SMEN_Pos (24U)
  7968. #define RCC_C2AHB3SMENR_SRAM2SMEN_Msk (0x1UL << RCC_C2AHB3SMENR_SRAM2SMEN_Pos) /*!< 0x01000000 */
  7969. #define RCC_C2AHB3SMENR_SRAM2SMEN RCC_C2AHB3SMENR_SRAM2SMEN_Msk
  7970. #define RCC_C2AHB3SMENR_FLASHSMEN_Pos (25U)
  7971. #define RCC_C2AHB3SMENR_FLASHSMEN_Msk (0x1UL << RCC_C2AHB3SMENR_FLASHSMEN_Pos) /*!< 0x02000000 */
  7972. #define RCC_C2AHB3SMENR_FLASHSMEN RCC_C2AHB3SMENR_FLASHSMEN_Msk
  7973. /******************** Bit definition for RCC_C2APB1SMENR1 register **************/
  7974. #define RCC_C2APB1SMENR1_TIM2SMEN_Pos (0U)
  7975. #define RCC_C2APB1SMENR1_TIM2SMEN_Msk (0x1UL << RCC_C2APB1SMENR1_TIM2SMEN_Pos) /*!< 0x00000001 */
  7976. #define RCC_C2APB1SMENR1_TIM2SMEN RCC_C2APB1SMENR1_TIM2SMEN_Msk
  7977. #define RCC_C2APB1SMENR1_LCDSMEN_Pos (9U)
  7978. #define RCC_C2APB1SMENR1_LCDSMEN_Msk (0x1UL << RCC_C2APB1SMENR1_LCDSMEN_Pos) /*!< 0x00000200 */
  7979. #define RCC_C2APB1SMENR1_LCDSMEN RCC_C2APB1SMENR1_LCDSMEN_Msk
  7980. #define RCC_C2APB1SMENR1_RTCAPBSMEN_Pos (10U)
  7981. #define RCC_C2APB1SMENR1_RTCAPBSMEN_Msk (0x1UL << RCC_C2APB1SMENR1_RTCAPBSMEN_Pos) /*!< 0x00000400 */
  7982. #define RCC_C2APB1SMENR1_RTCAPBSMEN RCC_C2APB1SMENR1_RTCAPBSMEN_Msk
  7983. #define RCC_C2APB1SMENR1_SPI2SMEN_Pos (14U)
  7984. #define RCC_C2APB1SMENR1_SPI2SMEN_Msk (0x1UL << RCC_C2APB1SMENR1_SPI2SMEN_Pos) /*!< 0x00004000 */
  7985. #define RCC_C2APB1SMENR1_SPI2SMEN RCC_C2APB1SMENR1_SPI2SMEN_Msk
  7986. #define RCC_C2APB1SMENR1_I2C1SMEN_Pos (21U)
  7987. #define RCC_C2APB1SMENR1_I2C1SMEN_Msk (0x1UL << RCC_C2APB1SMENR1_I2C1SMEN_Pos) /*!< 0x00200000 */
  7988. #define RCC_C2APB1SMENR1_I2C1SMEN RCC_C2APB1SMENR1_I2C1SMEN_Msk
  7989. #define RCC_C2APB1SMENR1_I2C3SMEN_Pos (23U)
  7990. #define RCC_C2APB1SMENR1_I2C3SMEN_Msk (0x1UL << RCC_C2APB1SMENR1_I2C3SMEN_Pos) /*!< 0x00800000 */
  7991. #define RCC_C2APB1SMENR1_I2C3SMEN RCC_C2APB1SMENR1_I2C3SMEN_Msk
  7992. #define RCC_C2APB1SMENR1_CRSSMEN_Pos (24U)
  7993. #define RCC_C2APB1SMENR1_CRSSMEN_Msk (0x1UL << RCC_C2APB1SMENR1_CRSSMEN_Pos) /*!< 0x01000000 */
  7994. #define RCC_C2APB1SMENR1_CRSSMEN RCC_C2APB1SMENR1_CRSSMEN_Msk
  7995. #define RCC_C2APB1SMENR1_USBSMEN_Pos (26U)
  7996. #define RCC_C2APB1SMENR1_USBSMEN_Msk (0x1UL << RCC_C2APB1SMENR1_USBSMEN_Pos) /*!< 0x04000000 */
  7997. #define RCC_C2APB1SMENR1_USBSMEN RCC_C2APB1SMENR1_USBSMEN_Msk
  7998. #define RCC_C2APB1SMENR1_LPTIM1SMEN_Pos (31U)
  7999. #define RCC_C2APB1SMENR1_LPTIM1SMEN_Msk (0x1UL << RCC_C2APB1SMENR1_LPTIM1SMEN_Pos) /*!< 0x80000000 */
  8000. #define RCC_C2APB1SMENR1_LPTIM1SMEN RCC_C2APB1SMENR1_LPTIM1SMEN_Msk
  8001. /******************** Bit definition for RCC_C2APB1SMENR2 register **************/
  8002. #define RCC_C2APB1SMENR2_LPUART1SMEN_Pos (0U)
  8003. #define RCC_C2APB1SMENR2_LPUART1SMEN_Msk (0x1UL << RCC_C2APB1SMENR2_LPUART1SMEN_Pos) /*!< 0x00000001 */
  8004. #define RCC_C2APB1SMENR2_LPUART1SMEN RCC_C2APB1SMENR2_LPUART1SMEN_Msk
  8005. #define RCC_C2APB1SMENR2_LPTIM2SMEN_Pos (5U)
  8006. #define RCC_C2APB1SMENR2_LPTIM2SMEN_Msk (0x1UL << RCC_C2APB1SMENR2_LPTIM2SMEN_Pos) /*!< 0x00000020 */
  8007. #define RCC_C2APB1SMENR2_LPTIM2SMEN RCC_C2APB1SMENR2_LPTIM2SMEN_Msk
  8008. /******************** Bit definition for RCC_C2APB2SMENR register **************/
  8009. #define RCC_C2APB2SMENR_TIM1SMEN_Pos (11U)
  8010. #define RCC_C2APB2SMENR_TIM1SMEN_Msk (0x1UL << RCC_C2APB2SMENR_TIM1SMEN_Pos) /*!< 0x00000800 */
  8011. #define RCC_C2APB2SMENR_TIM1SMEN RCC_C2APB2SMENR_TIM1SMEN_Msk
  8012. #define RCC_C2APB2SMENR_SPI1SMEN_Pos (12U)
  8013. #define RCC_C2APB2SMENR_SPI1SMEN_Msk (0x1UL << RCC_C2APB2SMENR_SPI1SMEN_Pos) /*!< 0x00001000 */
  8014. #define RCC_C2APB2SMENR_SPI1SMEN RCC_C2APB2SMENR_SPI1SMEN_Msk
  8015. #define RCC_C2APB2SMENR_USART1SMEN_Pos (14U)
  8016. #define RCC_C2APB2SMENR_USART1SMEN_Msk (0x1UL << RCC_C2APB2SMENR_USART1SMEN_Pos) /*!< 0x00004000 */
  8017. #define RCC_C2APB2SMENR_USART1SMEN RCC_C2APB2SMENR_USART1SMEN_Msk
  8018. #define RCC_C2APB2SMENR_TIM16SMEN_Pos (17U)
  8019. #define RCC_C2APB2SMENR_TIM16SMEN_Msk (0x1UL << RCC_C2APB2SMENR_TIM16SMEN_Pos) /*!< 0x00020000 */
  8020. #define RCC_C2APB2SMENR_TIM16SMEN RCC_C2APB2SMENR_TIM16SMEN_Msk
  8021. #define RCC_C2APB2SMENR_TIM17SMEN_Pos (18U)
  8022. #define RCC_C2APB2SMENR_TIM17SMEN_Msk (0x1UL << RCC_C2APB2SMENR_TIM17SMEN_Pos) /*!< 0x00040000 */
  8023. #define RCC_C2APB2SMENR_TIM17SMEN RCC_C2APB2SMENR_TIM17SMEN_Msk
  8024. #define RCC_C2APB2SMENR_SAI1SMEN_Pos (21U)
  8025. #define RCC_C2APB2SMENR_SAI1SMEN_Msk (0x1UL << RCC_C2APB2SMENR_SAI1SMEN_Pos) /*!< 0x00200000 */
  8026. #define RCC_C2APB2SMENR_SAI1SMEN RCC_C2APB2SMENR_SAI1SMEN_Msk
  8027. /******************** Bit definition for RCC_C2APB3SMENR register **************/
  8028. #define RCC_C2APB3SMENR_BLESMEN_Pos (0U)
  8029. #define RCC_C2APB3SMENR_BLESMEN_Msk (0x1UL << RCC_C2APB3SMENR_BLESMEN_Pos) /*!< 0x00000001 */
  8030. #define RCC_C2APB3SMENR_BLESMEN RCC_C2APB3SMENR_BLESMEN_Msk
  8031. #define RCC_C2APB3SMENR_802SMEN_Pos (1U)
  8032. #define RCC_C2APB3SMENR_802SMEN_Msk (0x1UL << RCC_C2APB3SMENR_802SMEN_Pos) /*!< 0x00000002 */
  8033. #define RCC_C2APB3SMENR_802SMEN RCC_C2APB3SMENR_802SMEN_Msk
  8034. /******************************************************************************/
  8035. /* */
  8036. /* RNG */
  8037. /* */
  8038. /******************************************************************************/
  8039. /******************** Bits definition for register *******************/
  8040. #define RNG_CR_RNGEN_Pos (2U)
  8041. #define RNG_CR_RNGEN_Msk (0x1UL << RNG_CR_RNGEN_Pos) /*!< 0x00000004 */
  8042. #define RNG_CR_RNGEN RNG_CR_RNGEN_Msk
  8043. #define RNG_CR_IE_Pos (3U)
  8044. #define RNG_CR_IE_Msk (0x1UL << RNG_CR_IE_Pos) /*!< 0x00000008 */
  8045. #define RNG_CR_IE RNG_CR_IE_Msk
  8046. #define RNG_CR_CED_Pos (5U)
  8047. #define RNG_CR_CED_Msk (0x1UL << RNG_CR_CED_Pos) /*!< 0x00000020 */
  8048. #define RNG_CR_CED RNG_CR_CED_Msk
  8049. /******************** Bits definition for RNG_SR register *******************/
  8050. #define RNG_SR_DRDY_Pos (0U)
  8051. #define RNG_SR_DRDY_Msk (0x1UL << RNG_SR_DRDY_Pos) /*!< 0x00000001 */
  8052. #define RNG_SR_DRDY RNG_SR_DRDY_Msk
  8053. #define RNG_SR_CECS_Pos (1U)
  8054. #define RNG_SR_CECS_Msk (0x1UL << RNG_SR_CECS_Pos) /*!< 0x00000002 */
  8055. #define RNG_SR_CECS RNG_SR_CECS_Msk
  8056. #define RNG_SR_SECS_Pos (2U)
  8057. #define RNG_SR_SECS_Msk (0x1UL << RNG_SR_SECS_Pos) /*!< 0x00000004 */
  8058. #define RNG_SR_SECS RNG_SR_SECS_Msk
  8059. #define RNG_SR_CEIS_Pos (5U)
  8060. #define RNG_SR_CEIS_Msk (0x1UL << RNG_SR_CEIS_Pos) /*!< 0x00000020 */
  8061. #define RNG_SR_CEIS RNG_SR_CEIS_Msk
  8062. #define RNG_SR_SEIS_Pos (6U)
  8063. #define RNG_SR_SEIS_Msk (0x1UL << RNG_SR_SEIS_Pos) /*!< 0x00000040 */
  8064. #define RNG_SR_SEIS RNG_SR_SEIS_Msk
  8065. /******************************************************************************/
  8066. /* */
  8067. /* Real-Time Clock (RTC) */
  8068. /* */
  8069. /******************************************************************************/
  8070. /*
  8071. * @brief Specific device feature definitions
  8072. */
  8073. #define RTC_TAMPER1_SUPPORT
  8074. #define RTC_TAMPER2_SUPPORT
  8075. #define RTC_TAMPER3_SUPPORT
  8076. #define RTC_WAKEUP_SUPPORT
  8077. #define RTC_BACKUP_SUPPORT
  8078. #define RTC_CPU2_SUPPORT_D
  8079. #define RTC_INTERNALTS_SUPPORT
  8080. /******************** Bits definition for RTC_TR register *******************/
  8081. #define RTC_TR_PM_Pos (22U)
  8082. #define RTC_TR_PM_Msk (0x1UL << RTC_TR_PM_Pos) /*!< 0x00400000 */
  8083. #define RTC_TR_PM RTC_TR_PM_Msk /*!< AM/PM notation */
  8084. #define RTC_TR_HT_Pos (20U)
  8085. #define RTC_TR_HT_Msk (0x3UL << RTC_TR_HT_Pos) /*!< 0x00300000 */
  8086. #define RTC_TR_HT RTC_TR_HT_Msk /*!< Hour tens in BCD format */
  8087. #define RTC_TR_HT_0 (0x1U << RTC_TR_HT_Pos) /*!< 0x00100000 */
  8088. #define RTC_TR_HT_1 (0x2U << RTC_TR_HT_Pos) /*!< 0x00200000 */
  8089. #define RTC_TR_HU_Pos (16U)
  8090. #define RTC_TR_HU_Msk (0xFUL << RTC_TR_HU_Pos) /*!< 0x000F0000 */
  8091. #define RTC_TR_HU RTC_TR_HU_Msk /*!< Hour units in BCD format */
  8092. #define RTC_TR_HU_0 (0x1U << RTC_TR_HU_Pos) /*!< 0x00010000 */
  8093. #define RTC_TR_HU_1 (0x2U << RTC_TR_HU_Pos) /*!< 0x00020000 */
  8094. #define RTC_TR_HU_2 (0x4U << RTC_TR_HU_Pos) /*!< 0x00040000 */
  8095. #define RTC_TR_HU_3 (0x8U << RTC_TR_HU_Pos) /*!< 0x00080000 */
  8096. #define RTC_TR_MNT_Pos (12U)
  8097. #define RTC_TR_MNT_Msk (0x7UL << RTC_TR_MNT_Pos) /*!< 0x00007000 */
  8098. #define RTC_TR_MNT RTC_TR_MNT_Msk /*!< Minute tens in BCD format */
  8099. #define RTC_TR_MNT_0 (0x1U << RTC_TR_MNT_Pos) /*!< 0x00001000 */
  8100. #define RTC_TR_MNT_1 (0x2U << RTC_TR_MNT_Pos) /*!< 0x00002000 */
  8101. #define RTC_TR_MNT_2 (0x4U << RTC_TR_MNT_Pos) /*!< 0x00004000 */
  8102. #define RTC_TR_MNU_Pos (8U)
  8103. #define RTC_TR_MNU_Msk (0xFUL << RTC_TR_MNU_Pos) /*!< 0x00000F00 */
  8104. #define RTC_TR_MNU RTC_TR_MNU_Msk /*!< Minute unit in BCD format */
  8105. #define RTC_TR_MNU_0 (0x1U << RTC_TR_MNU_Pos) /*!< 0x00000100 */
  8106. #define RTC_TR_MNU_1 (0x2U << RTC_TR_MNU_Pos) /*!< 0x00000200 */
  8107. #define RTC_TR_MNU_2 (0x4U << RTC_TR_MNU_Pos) /*!< 0x00000400 */
  8108. #define RTC_TR_MNU_3 (0x8U << RTC_TR_MNU_Pos) /*!< 0x00000800 */
  8109. #define RTC_TR_ST_Pos (4U)
  8110. #define RTC_TR_ST_Msk (0x7UL << RTC_TR_ST_Pos) /*!< 0x00000070 */
  8111. #define RTC_TR_ST RTC_TR_ST_Msk /*!< Second tens in BCD format */
  8112. #define RTC_TR_ST_0 (0x1U << RTC_TR_ST_Pos) /*!< 0x00000010 */
  8113. #define RTC_TR_ST_1 (0x2U << RTC_TR_ST_Pos) /*!< 0x00000020 */
  8114. #define RTC_TR_ST_2 (0x4U << RTC_TR_ST_Pos) /*!< 0x00000040 */
  8115. #define RTC_TR_SU_Pos (0U)
  8116. #define RTC_TR_SU_Msk (0xFUL << RTC_TR_SU_Pos) /*!< 0x0000000F */
  8117. #define RTC_TR_SU RTC_TR_SU_Msk /*!< Second units in BCD format */
  8118. #define RTC_TR_SU_0 (0x1U << RTC_TR_SU_Pos) /*!< 0x00000001 */
  8119. #define RTC_TR_SU_1 (0x2U << RTC_TR_SU_Pos) /*!< 0x00000002 */
  8120. #define RTC_TR_SU_2 (0x4U << RTC_TR_SU_Pos) /*!< 0x00000004 */
  8121. #define RTC_TR_SU_3 (0x8U << RTC_TR_SU_Pos) /*!< 0x00000008 */
  8122. /******************** Bits definition for RTC_DR register *******************/
  8123. #define RTC_DR_YT_Pos (20U)
  8124. #define RTC_DR_YT_Msk (0xFUL << RTC_DR_YT_Pos) /*!< 0x00F00000 */
  8125. #define RTC_DR_YT RTC_DR_YT_Msk /*!< Year tens in BCD format */
  8126. #define RTC_DR_YT_0 (0x1U << RTC_DR_YT_Pos) /*!< 0x00100000 */
  8127. #define RTC_DR_YT_1 (0x2U << RTC_DR_YT_Pos) /*!< 0x00200000 */
  8128. #define RTC_DR_YT_2 (0x4U << RTC_DR_YT_Pos) /*!< 0x00400000 */
  8129. #define RTC_DR_YT_3 (0x8U << RTC_DR_YT_Pos) /*!< 0x00800000 */
  8130. #define RTC_DR_YU_Pos (16U)
  8131. #define RTC_DR_YU_Msk (0xFUL << RTC_DR_YU_Pos) /*!< 0x000F0000 */
  8132. #define RTC_DR_YU RTC_DR_YU_Msk /*!< Years units in BCD format */
  8133. #define RTC_DR_YU_0 (0x1U << RTC_DR_YU_Pos) /*!< 0x00010000 */
  8134. #define RTC_DR_YU_1 (0x2U << RTC_DR_YU_Pos) /*!< 0x00020000 */
  8135. #define RTC_DR_YU_2 (0x4U << RTC_DR_YU_Pos) /*!< 0x00040000 */
  8136. #define RTC_DR_YU_3 (0x8U << RTC_DR_YU_Pos) /*!< 0x00080000 */
  8137. #define RTC_DR_WDU_Pos (13U)
  8138. #define RTC_DR_WDU_Msk (0x7UL << RTC_DR_WDU_Pos) /*!< 0x0000E000 */
  8139. #define RTC_DR_WDU RTC_DR_WDU_Msk /*!< Week day units */
  8140. #define RTC_DR_WDU_0 (0x1U << RTC_DR_WDU_Pos) /*!< 0x00002000 */
  8141. #define RTC_DR_WDU_1 (0x2U << RTC_DR_WDU_Pos) /*!< 0x00004000 */
  8142. #define RTC_DR_WDU_2 (0x4U << RTC_DR_WDU_Pos) /*!< 0x00008000 */
  8143. #define RTC_DR_MT_Pos (12U)
  8144. #define RTC_DR_MT_Msk (0x1UL << RTC_DR_MT_Pos) /*!< 0x00001000 */
  8145. #define RTC_DR_MT RTC_DR_MT_Msk /*!< Month tens in BCD format */
  8146. #define RTC_DR_MU_Pos (8U)
  8147. #define RTC_DR_MU_Msk (0xFUL << RTC_DR_MU_Pos) /*!< 0x00000F00 */
  8148. #define RTC_DR_MU RTC_DR_MU_Msk /*!< Month units in BCD format */
  8149. #define RTC_DR_MU_0 (0x1U << RTC_DR_MU_Pos) /*!< 0x00000100 */
  8150. #define RTC_DR_MU_1 (0x2U << RTC_DR_MU_Pos) /*!< 0x00000200 */
  8151. #define RTC_DR_MU_2 (0x4U << RTC_DR_MU_Pos) /*!< 0x00000400 */
  8152. #define RTC_DR_MU_3 (0x8U << RTC_DR_MU_Pos) /*!< 0x00000800 */
  8153. #define RTC_DR_DT_Pos (4U)
  8154. #define RTC_DR_DT_Msk (0x3UL << RTC_DR_DT_Pos) /*!< 0x00000030 */
  8155. #define RTC_DR_DT RTC_DR_DT_Msk /*!< Date tens in BCD format */
  8156. #define RTC_DR_DT_0 (0x1U << RTC_DR_DT_Pos) /*!< 0x00000010 */
  8157. #define RTC_DR_DT_1 (0x2U << RTC_DR_DT_Pos) /*!< 0x00000020 */
  8158. #define RTC_DR_DU_Pos (0U)
  8159. #define RTC_DR_DU_Msk (0xFUL << RTC_DR_DU_Pos) /*!< 0x0000000F */
  8160. #define RTC_DR_DU RTC_DR_DU_Msk /*!< Date units in BCD format */
  8161. #define RTC_DR_DU_0 (0x1U << RTC_DR_DU_Pos) /*!< 0x00000001 */
  8162. #define RTC_DR_DU_1 (0x2U << RTC_DR_DU_Pos) /*!< 0x00000002 */
  8163. #define RTC_DR_DU_2 (0x4U << RTC_DR_DU_Pos) /*!< 0x00000004 */
  8164. #define RTC_DR_DU_3 (0x8U << RTC_DR_DU_Pos) /*!< 0x00000008 */
  8165. /******************** Bits definition for RTC_CR register *******************/
  8166. #define RTC_CR_ITSE_Pos (24U)
  8167. #define RTC_CR_ITSE_Msk (0x1UL << RTC_CR_ITSE_Pos) /*!< 0x01000000 */
  8168. #define RTC_CR_ITSE RTC_CR_ITSE_Msk /*!< Timestamp on internal event enable */
  8169. #define RTC_CR_COE_Pos (23U)
  8170. #define RTC_CR_COE_Msk (0x1UL << RTC_CR_COE_Pos) /*!< 0x00800000 */
  8171. #define RTC_CR_COE RTC_CR_COE_Msk /*!< Calibration output enable */
  8172. #define RTC_CR_OSEL_Pos (21U)
  8173. #define RTC_CR_OSEL_Msk (0x3UL << RTC_CR_OSEL_Pos) /*!< 0x00600000 */
  8174. #define RTC_CR_OSEL RTC_CR_OSEL_Msk /*!< Output selection */
  8175. #define RTC_CR_OSEL_0 (0x1U << RTC_CR_OSEL_Pos) /*!< 0x00200000 */
  8176. #define RTC_CR_OSEL_1 (0x2U << RTC_CR_OSEL_Pos) /*!< 0x00400000 */
  8177. #define RTC_CR_POL_Pos (20U)
  8178. #define RTC_CR_POL_Msk (0x1UL << RTC_CR_POL_Pos) /*!< 0x00100000 */
  8179. #define RTC_CR_POL RTC_CR_POL_Msk /*!< Ouput polarity */
  8180. #define RTC_CR_COSEL_Pos (19U)
  8181. #define RTC_CR_COSEL_Msk (0x1UL << RTC_CR_COSEL_Pos) /*!< 0x00080000 */
  8182. #define RTC_CR_COSEL RTC_CR_COSEL_Msk /*!< Calibration ouput selection */
  8183. #define RTC_CR_BKP_Pos (18U)
  8184. #define RTC_CR_BKP_Msk (0x1UL << RTC_CR_BKP_Pos) /*!< 0x00040000 */
  8185. #define RTC_CR_BKP RTC_CR_BKP_Msk /*!< Backup */
  8186. #define RTC_CR_SUB1H_Pos (17U)
  8187. #define RTC_CR_SUB1H_Msk (0x1UL << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */
  8188. #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk /*!< Subtract 1 hour (winter time change) */
  8189. #define RTC_CR_ADD1H_Pos (16U)
  8190. #define RTC_CR_ADD1H_Msk (0x1UL << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */
  8191. #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk /*!< Add 1 hour (summer time change) */
  8192. #define RTC_CR_TSIE_Pos (15U)
  8193. #define RTC_CR_TSIE_Msk (0x1UL << RTC_CR_TSIE_Pos) /*!< 0x00008000 */
  8194. #define RTC_CR_TSIE RTC_CR_TSIE_Msk /*!< Time-stamp interrupt enable */
  8195. #define RTC_CR_WUTIE_Pos (14U)
  8196. #define RTC_CR_WUTIE_Msk (0x1UL << RTC_CR_WUTIE_Pos) /*!< 0x00004000 */
  8197. #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk /*!< Wakeup timer interrupt enable */
  8198. #define RTC_CR_ALRBIE_Pos (13U)
  8199. #define RTC_CR_ALRBIE_Msk (0x1UL << RTC_CR_ALRBIE_Pos) /*!< 0x00002000 */
  8200. #define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk /*!< Alarm B interrupt enable */
  8201. #define RTC_CR_ALRAIE_Pos (12U)
  8202. #define RTC_CR_ALRAIE_Msk (0x1UL << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */
  8203. #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk /*!< Alarm A interrupt enable */
  8204. #define RTC_CR_TSE_Pos (11U)
  8205. #define RTC_CR_TSE_Msk (0x1UL << RTC_CR_TSE_Pos) /*!< 0x00000800 */
  8206. #define RTC_CR_TSE RTC_CR_TSE_Msk /*!< Timestamp on RTC TS input edge enable */
  8207. #define RTC_CR_WUTE_Pos (10U)
  8208. #define RTC_CR_WUTE_Msk (0x1UL << RTC_CR_WUTE_Pos) /*!< 0x00000400 */
  8209. #define RTC_CR_WUTE RTC_CR_WUTE_Msk /*!< Wakeup timer enable */
  8210. #define RTC_CR_ALRBE_Pos (9U)
  8211. #define RTC_CR_ALRBE_Msk (0x1UL << RTC_CR_ALRBE_Pos) /*!< 0x00000200 */
  8212. #define RTC_CR_ALRBE RTC_CR_ALRBE_Msk /*!< Alarm B enable */
  8213. #define RTC_CR_ALRAE_Pos (8U)
  8214. #define RTC_CR_ALRAE_Msk (0x1UL << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */
  8215. #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk /*!< Alarm A enable */
  8216. #define RTC_CR_FMT_Pos (6U)
  8217. #define RTC_CR_FMT_Msk (0x1UL << RTC_CR_FMT_Pos) /*!< 0x00000040 */
  8218. #define RTC_CR_FMT RTC_CR_FMT_Msk /*!< Hour AM/PM or 24H format */
  8219. #define RTC_CR_BYPSHAD_Pos (5U)
  8220. #define RTC_CR_BYPSHAD_Msk (0x1UL << RTC_CR_BYPSHAD_Pos) /*!< 0x00000020 */
  8221. #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk /*!< Bypass the shadow registers */
  8222. #define RTC_CR_REFCKON_Pos (4U)
  8223. #define RTC_CR_REFCKON_Msk (0x1UL << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */
  8224. #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk /*!< RTC_REFIN reference clock detection enable (50 or 60 Hz) */
  8225. #define RTC_CR_TSEDGE_Pos (3U)
  8226. #define RTC_CR_TSEDGE_Msk (0x1UL << RTC_CR_TSEDGE_Pos) /*!< 0x00000008 */
  8227. #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk /*!< Timestamp event active edge */
  8228. #define RTC_CR_WUCKSEL_Pos (0U)
  8229. #define RTC_CR_WUCKSEL_Msk (0x7UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000007 */
  8230. #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk /*!< Wakekup clock selection */
  8231. #define RTC_CR_WUCKSEL_0 (0x1U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000001 */
  8232. #define RTC_CR_WUCKSEL_1 (0x2U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000002 */
  8233. #define RTC_CR_WUCKSEL_2 (0x4U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000004 */
  8234. /******************** Bits definition for RTC_ISR register ******************/
  8235. #define RTC_ISR_ITSF_Pos (17U)
  8236. #define RTC_ISR_ITSF_Msk (0x1UL << RTC_ISR_ITSF_Pos) /*!< 0x00020000 */
  8237. #define RTC_ISR_ITSF RTC_ISR_ITSF_Msk /*!< Internal timestamp flag */
  8238. #define RTC_ISR_RECALPF_Pos (16U)
  8239. #define RTC_ISR_RECALPF_Msk (0x1UL << RTC_ISR_RECALPF_Pos) /*!< 0x00010000 */
  8240. #define RTC_ISR_RECALPF RTC_ISR_RECALPF_Msk /*!< Recalibration pending flag */
  8241. #define RTC_ISR_TAMP3F_Pos (15U)
  8242. #define RTC_ISR_TAMP3F_Msk (0x1UL << RTC_ISR_TAMP3F_Pos) /*!< 0x00008000 */
  8243. #define RTC_ISR_TAMP3F RTC_ISR_TAMP3F_Msk /*!< RTC_TAMP3 detection flag */
  8244. #define RTC_ISR_TAMP2F_Pos (14U)
  8245. #define RTC_ISR_TAMP2F_Msk (0x1UL << RTC_ISR_TAMP2F_Pos) /*!< 0x00004000 */
  8246. #define RTC_ISR_TAMP2F RTC_ISR_TAMP2F_Msk /*!< RTC_TAMP2 detection flag */
  8247. #define RTC_ISR_TAMP1F_Pos (13U)
  8248. #define RTC_ISR_TAMP1F_Msk (0x1UL << RTC_ISR_TAMP1F_Pos) /*!< 0x00002000 */
  8249. #define RTC_ISR_TAMP1F RTC_ISR_TAMP1F_Msk /*!< RTC_TAMP1 detection flag */
  8250. #define RTC_ISR_TSOVF_Pos (12U)
  8251. #define RTC_ISR_TSOVF_Msk (0x1UL << RTC_ISR_TSOVF_Pos) /*!< 0x00001000 */
  8252. #define RTC_ISR_TSOVF RTC_ISR_TSOVF_Msk /*!< Timestamp overflow flag */
  8253. #define RTC_ISR_TSF_Pos (11U)
  8254. #define RTC_ISR_TSF_Msk (0x1UL << RTC_ISR_TSF_Pos) /*!< 0x00000800 */
  8255. #define RTC_ISR_TSF RTC_ISR_TSF_Msk /*!< Timestamp flag */
  8256. #define RTC_ISR_WUTF_Pos (10U)
  8257. #define RTC_ISR_WUTF_Msk (0x1UL << RTC_ISR_WUTF_Pos) /*!< 0x00000400 */
  8258. #define RTC_ISR_WUTF RTC_ISR_WUTF_Msk /*!< Wakeup timer flag */
  8259. #define RTC_ISR_ALRBF_Pos (9U)
  8260. #define RTC_ISR_ALRBF_Msk (0x1UL << RTC_ISR_ALRBF_Pos) /*!< 0x00000200 */
  8261. #define RTC_ISR_ALRBF RTC_ISR_ALRBF_Msk /*!< Alarm B flag */
  8262. #define RTC_ISR_ALRAF_Pos (8U)
  8263. #define RTC_ISR_ALRAF_Msk (0x1UL << RTC_ISR_ALRAF_Pos) /*!< 0x00000100 */
  8264. #define RTC_ISR_ALRAF RTC_ISR_ALRAF_Msk /*!< Alarm A flag */
  8265. #define RTC_ISR_INIT_Pos (7U)
  8266. #define RTC_ISR_INIT_Msk (0x1UL << RTC_ISR_INIT_Pos) /*!< 0x00000080 */
  8267. #define RTC_ISR_INIT RTC_ISR_INIT_Msk /*!< Initialization mode */
  8268. #define RTC_ISR_INITF_Pos (6U)
  8269. #define RTC_ISR_INITF_Msk (0x1UL << RTC_ISR_INITF_Pos) /*!< 0x00000040 */
  8270. #define RTC_ISR_INITF RTC_ISR_INITF_Msk /*!< Initialization flag */
  8271. #define RTC_ISR_RSF_Pos (5U)
  8272. #define RTC_ISR_RSF_Msk (0x1UL << RTC_ISR_RSF_Pos) /*!< 0x00000020 */
  8273. #define RTC_ISR_RSF RTC_ISR_RSF_Msk /*!< Registers synchronization flag */
  8274. #define RTC_ISR_INITS_Pos (4U)
  8275. #define RTC_ISR_INITS_Msk (0x1UL << RTC_ISR_INITS_Pos) /*!< 0x00000010 */
  8276. #define RTC_ISR_INITS RTC_ISR_INITS_Msk /*!< Initialization status flag */
  8277. #define RTC_ISR_SHPF_Pos (3U)
  8278. #define RTC_ISR_SHPF_Msk (0x1UL << RTC_ISR_SHPF_Pos) /*!< 0x00000008 */
  8279. #define RTC_ISR_SHPF RTC_ISR_SHPF_Msk /*!< Shift operation pending */
  8280. #define RTC_ISR_WUTWF_Pos (2U)
  8281. #define RTC_ISR_WUTWF_Msk (0x1UL << RTC_ISR_WUTWF_Pos) /*!< 0x00000004 */
  8282. #define RTC_ISR_WUTWF RTC_ISR_WUTWF_Msk /*!< Wakeup timer write flag */
  8283. #define RTC_ISR_ALRBWF_Pos (1U)
  8284. #define RTC_ISR_ALRBWF_Msk (0x1UL << RTC_ISR_ALRBWF_Pos) /*!< 0x00000002 */
  8285. #define RTC_ISR_ALRBWF RTC_ISR_ALRBWF_Msk /*!< Alarm B write flag */
  8286. #define RTC_ISR_ALRAWF_Pos (0U)
  8287. #define RTC_ISR_ALRAWF_Msk (0x1UL << RTC_ISR_ALRAWF_Pos) /*!< 0x00000001 */
  8288. #define RTC_ISR_ALRAWF RTC_ISR_ALRAWF_Msk /*!< Alarm A write flag */
  8289. /******************** Bits definition for RTC_PRER register *****************/
  8290. #define RTC_PRER_PREDIV_A_Pos (16U)
  8291. #define RTC_PRER_PREDIV_A_Msk (0x7FUL << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */
  8292. #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk /*!< Asynchronous prescaler factor */
  8293. #define RTC_PRER_PREDIV_S_Pos (0U)
  8294. #define RTC_PRER_PREDIV_S_Msk (0x7FFFUL << RTC_PRER_PREDIV_S_Pos) /*!< 0x00007FFF */
  8295. #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk /*!< Synchronous prescaler factor */
  8296. /******************** Bits definition for RTC_WUTR register *****************/
  8297. #define RTC_WUTR_WUT_Pos (0U)
  8298. #define RTC_WUTR_WUT_Msk (0xFFFFUL << RTC_WUTR_WUT_Pos) /*!< 0x0000FFFF */
  8299. #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk /*!< Wakeup auto-reload value bits */
  8300. /******************** Bits definition for RTC_ALRMAR register ***************/
  8301. #define RTC_ALRMAR_MSK4_Pos (31U)
  8302. #define RTC_ALRMAR_MSK4_Msk (0x1UL << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */
  8303. #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk /*!< Alarm A date mask */
  8304. #define RTC_ALRMAR_WDSEL_Pos (30U)
  8305. #define RTC_ALRMAR_WDSEL_Msk (0x1UL << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */
  8306. #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk /*!< Alarm A week day selection */
  8307. #define RTC_ALRMAR_DT_Pos (28U)
  8308. #define RTC_ALRMAR_DT_Msk (0x3UL << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */
  8309. #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk /*!< Alarm A date tens in BCD format */
  8310. #define RTC_ALRMAR_DT_0 (0x1U << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */
  8311. #define RTC_ALRMAR_DT_1 (0x2U << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */
  8312. #define RTC_ALRMAR_DU_Pos (24U)
  8313. #define RTC_ALRMAR_DU_Msk (0xFUL << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */
  8314. #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk /*!< Alarm A date units in BCD format */
  8315. #define RTC_ALRMAR_DU_0 (0x1U << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */
  8316. #define RTC_ALRMAR_DU_1 (0x2U << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */
  8317. #define RTC_ALRMAR_DU_2 (0x4U << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */
  8318. #define RTC_ALRMAR_DU_3 (0x8U << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */
  8319. #define RTC_ALRMAR_MSK3_Pos (23U)
  8320. #define RTC_ALRMAR_MSK3_Msk (0x1UL << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */
  8321. #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk /*!< Alarm A hours mask */
  8322. #define RTC_ALRMAR_PM_Pos (22U)
  8323. #define RTC_ALRMAR_PM_Msk (0x1UL << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */
  8324. #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk /*!< Alarm A AM/PM or 24H format */
  8325. #define RTC_ALRMAR_HT_Pos (20U)
  8326. #define RTC_ALRMAR_HT_Msk (0x3UL << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */
  8327. #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk /*!< Alarm A hour tens in BCD format */
  8328. #define RTC_ALRMAR_HT_0 (0x1U << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */
  8329. #define RTC_ALRMAR_HT_1 (0x2U << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */
  8330. #define RTC_ALRMAR_HU_Pos (16U)
  8331. #define RTC_ALRMAR_HU_Msk (0xFUL << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */
  8332. #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk /*!< Alarm A hour units in BCD format */
  8333. #define RTC_ALRMAR_HU_0 (0x1U << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */
  8334. #define RTC_ALRMAR_HU_1 (0x2U << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */
  8335. #define RTC_ALRMAR_HU_2 (0x4U << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */
  8336. #define RTC_ALRMAR_HU_3 (0x8U << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */
  8337. #define RTC_ALRMAR_MSK2_Pos (15U)
  8338. #define RTC_ALRMAR_MSK2_Msk (0x1UL << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */
  8339. #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk /*!< Alarm A minutes mask */
  8340. #define RTC_ALRMAR_MNT_Pos (12U)
  8341. #define RTC_ALRMAR_MNT_Msk (0x7UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */
  8342. #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk /*!< Alarm A minute tens in BCD format */
  8343. #define RTC_ALRMAR_MNT_0 (0x1U << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */
  8344. #define RTC_ALRMAR_MNT_1 (0x2U << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */
  8345. #define RTC_ALRMAR_MNT_2 (0x4U << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */
  8346. #define RTC_ALRMAR_MNU_Pos (8U)
  8347. #define RTC_ALRMAR_MNU_Msk (0xFUL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */
  8348. #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk /*!< Alarm A minute units in BCD format */
  8349. #define RTC_ALRMAR_MNU_0 (0x1U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */
  8350. #define RTC_ALRMAR_MNU_1 (0x2U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */
  8351. #define RTC_ALRMAR_MNU_2 (0x4U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */
  8352. #define RTC_ALRMAR_MNU_3 (0x8U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */
  8353. #define RTC_ALRMAR_MSK1_Pos (7U)
  8354. #define RTC_ALRMAR_MSK1_Msk (0x1UL << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */
  8355. #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk /*!< Alarm A seconds mask */
  8356. #define RTC_ALRMAR_ST_Pos (4U)
  8357. #define RTC_ALRMAR_ST_Msk (0x7UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */
  8358. #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk /*!< Alarm A second tens in BCD format */
  8359. #define RTC_ALRMAR_ST_0 (0x1U << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */
  8360. #define RTC_ALRMAR_ST_1 (0x2U << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */
  8361. #define RTC_ALRMAR_ST_2 (0x4U << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */
  8362. #define RTC_ALRMAR_SU_Pos (0U)
  8363. #define RTC_ALRMAR_SU_Msk (0xFUL << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */
  8364. #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk /*!< Alarm A second units in BCD format */
  8365. #define RTC_ALRMAR_SU_0 (0x1U << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */
  8366. #define RTC_ALRMAR_SU_1 (0x2U << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */
  8367. #define RTC_ALRMAR_SU_2 (0x4U << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */
  8368. #define RTC_ALRMAR_SU_3 (0x8U << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */
  8369. /******************** Bits definition for RTC_ALRMBR register ***************/
  8370. #define RTC_ALRMBR_MSK4_Pos (31U)
  8371. #define RTC_ALRMBR_MSK4_Msk (0x1UL << RTC_ALRMBR_MSK4_Pos) /*!< 0x80000000 */
  8372. #define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk /*!< Alarm B date mask */
  8373. #define RTC_ALRMBR_WDSEL_Pos (30U)
  8374. #define RTC_ALRMBR_WDSEL_Msk (0x1UL << RTC_ALRMBR_WDSEL_Pos) /*!< 0x40000000 */
  8375. #define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk /*!< Alarm B week day selection */
  8376. #define RTC_ALRMBR_DT_Pos (28U)
  8377. #define RTC_ALRMBR_DT_Msk (0x3UL << RTC_ALRMBR_DT_Pos) /*!< 0x30000000 */
  8378. #define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk /*!< Alarm B data tens in BCD format */
  8379. #define RTC_ALRMBR_DT_0 (0x1U << RTC_ALRMBR_DT_Pos) /*!< 0x10000000 */
  8380. #define RTC_ALRMBR_DT_1 (0x2U << RTC_ALRMBR_DT_Pos) /*!< 0x20000000 */
  8381. #define RTC_ALRMBR_DU_Pos (24U)
  8382. #define RTC_ALRMBR_DU_Msk (0xFUL << RTC_ALRMBR_DU_Pos) /*!< 0x0F000000 */
  8383. #define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk /*!< Alarm B data units or day in BCD format */
  8384. #define RTC_ALRMBR_DU_0 (0x1U << RTC_ALRMBR_DU_Pos) /*!< 0x01000000 */
  8385. #define RTC_ALRMBR_DU_1 (0x2U << RTC_ALRMBR_DU_Pos) /*!< 0x02000000 */
  8386. #define RTC_ALRMBR_DU_2 (0x4U << RTC_ALRMBR_DU_Pos) /*!< 0x04000000 */
  8387. #define RTC_ALRMBR_DU_3 (0x8U << RTC_ALRMBR_DU_Pos) /*!< 0x08000000 */
  8388. #define RTC_ALRMBR_MSK3_Pos (23U)
  8389. #define RTC_ALRMBR_MSK3_Msk (0x1UL << RTC_ALRMBR_MSK3_Pos) /*!< 0x00800000 */
  8390. #define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk /*!< Alarm B hour mask */
  8391. #define RTC_ALRMBR_PM_Pos (22U)
  8392. #define RTC_ALRMBR_PM_Msk (0x1UL << RTC_ALRMBR_PM_Pos) /*!< 0x00400000 */
  8393. #define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk /*!< Alarm B AM/PM or 24H format */
  8394. #define RTC_ALRMBR_HT_Pos (20U)
  8395. #define RTC_ALRMBR_HT_Msk (0x3UL << RTC_ALRMBR_HT_Pos) /*!< 0x00300000 */
  8396. #define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk /*!< Alarm B hour tens in BCD format */
  8397. #define RTC_ALRMBR_HT_0 (0x1U << RTC_ALRMBR_HT_Pos) /*!< 0x00100000 */
  8398. #define RTC_ALRMBR_HT_1 (0x2U << RTC_ALRMBR_HT_Pos) /*!< 0x00200000 */
  8399. #define RTC_ALRMBR_HU_Pos (16U)
  8400. #define RTC_ALRMBR_HU_Msk (0xFUL << RTC_ALRMBR_HU_Pos) /*!< 0x000F0000 */
  8401. #define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk /*!< Alarm B hour units in BCD format */
  8402. #define RTC_ALRMBR_HU_0 (0x1U << RTC_ALRMBR_HU_Pos) /*!< 0x00010000 */
  8403. #define RTC_ALRMBR_HU_1 (0x2U << RTC_ALRMBR_HU_Pos) /*!< 0x00020000 */
  8404. #define RTC_ALRMBR_HU_2 (0x4U << RTC_ALRMBR_HU_Pos) /*!< 0x00040000 */
  8405. #define RTC_ALRMBR_HU_3 (0x8U << RTC_ALRMBR_HU_Pos) /*!< 0x00080000 */
  8406. #define RTC_ALRMBR_MSK2_Pos (15U)
  8407. #define RTC_ALRMBR_MSK2_Msk (0x1UL << RTC_ALRMBR_MSK2_Pos) /*!< 0x00008000 */
  8408. #define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk /*!< Alarm B minutes mask */
  8409. #define RTC_ALRMBR_MNT_Pos (12U)
  8410. #define RTC_ALRMBR_MNT_Msk (0x7UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00007000 */
  8411. #define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk /*!< Alarm B minute tens in BCD format */
  8412. #define RTC_ALRMBR_MNT_0 (0x1U << RTC_ALRMBR_MNT_Pos) /*!< 0x00001000 */
  8413. #define RTC_ALRMBR_MNT_1 (0x2U << RTC_ALRMBR_MNT_Pos) /*!< 0x00002000 */
  8414. #define RTC_ALRMBR_MNT_2 (0x4U << RTC_ALRMBR_MNT_Pos) /*!< 0x00004000 */
  8415. #define RTC_ALRMBR_MNU_Pos (8U)
  8416. #define RTC_ALRMBR_MNU_Msk (0xFUL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000F00 */
  8417. #define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk /*!< Alarm B minute units in BCD format */
  8418. #define RTC_ALRMBR_MNU_0 (0x1U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000100 */
  8419. #define RTC_ALRMBR_MNU_1 (0x2U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000200 */
  8420. #define RTC_ALRMBR_MNU_2 (0x4U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000400 */
  8421. #define RTC_ALRMBR_MNU_3 (0x8U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000800 */
  8422. #define RTC_ALRMBR_MSK1_Pos (7U)
  8423. #define RTC_ALRMBR_MSK1_Msk (0x1UL << RTC_ALRMBR_MSK1_Pos) /*!< 0x00000080 */
  8424. #define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk /*!< Alarm B seconds mask */
  8425. #define RTC_ALRMBR_ST_Pos (4U)
  8426. #define RTC_ALRMBR_ST_Msk (0x7UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000070 */
  8427. #define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk /*!< Alarm B second tens in BCD format */
  8428. #define RTC_ALRMBR_ST_0 (0x1U << RTC_ALRMBR_ST_Pos) /*!< 0x00000010 */
  8429. #define RTC_ALRMBR_ST_1 (0x2U << RTC_ALRMBR_ST_Pos) /*!< 0x00000020 */
  8430. #define RTC_ALRMBR_ST_2 (0x4U << RTC_ALRMBR_ST_Pos) /*!< 0x00000040 */
  8431. #define RTC_ALRMBR_SU_Pos (0U)
  8432. #define RTC_ALRMBR_SU_Msk (0xFUL << RTC_ALRMBR_SU_Pos) /*!< 0x0000000F */
  8433. #define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk /*!< Alarm B second units in BCD format */
  8434. #define RTC_ALRMBR_SU_0 (0x1U << RTC_ALRMBR_SU_Pos) /*!< 0x00000001 */
  8435. #define RTC_ALRMBR_SU_1 (0x2U << RTC_ALRMBR_SU_Pos) /*!< 0x00000002 */
  8436. #define RTC_ALRMBR_SU_2 (0x4U << RTC_ALRMBR_SU_Pos) /*!< 0x00000004 */
  8437. #define RTC_ALRMBR_SU_3 (0x8U << RTC_ALRMBR_SU_Pos) /*!< 0x00000008 */
  8438. /******************** Bits definition for RTC_WPR register ******************/
  8439. #define RTC_WPR_KEY_Pos (0U)
  8440. #define RTC_WPR_KEY_Msk (0xFFUL << RTC_WPR_KEY_Pos) /*!< 0x000000FF */
  8441. #define RTC_WPR_KEY RTC_WPR_KEY_Msk /*!< Write protection key */
  8442. /******************** Bits definition for RTC_SSR register ******************/
  8443. #define RTC_SSR_SS_Pos (0U)
  8444. #define RTC_SSR_SS_Msk (0xFFFFUL << RTC_SSR_SS_Pos) /*!< 0x0000FFFF */
  8445. #define RTC_SSR_SS RTC_SSR_SS_Msk /*!< Sub second value */
  8446. /******************** Bits definition for RTC_SHIFTR register ***************/
  8447. #define RTC_SHIFTR_SUBFS_Pos (0U)
  8448. #define RTC_SHIFTR_SUBFS_Msk (0x7FFFUL << RTC_SHIFTR_SUBFS_Pos) /*!< 0x00007FFF */
  8449. #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk /*!< Substract a fraction of a second */
  8450. #define RTC_SHIFTR_ADD1S_Pos (31U)
  8451. #define RTC_SHIFTR_ADD1S_Msk (0x1UL << RTC_SHIFTR_ADD1S_Pos) /*!< 0x80000000 */
  8452. #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk /*!< Add on second */
  8453. /******************** Bits definition for RTC_TSTR register *****************/
  8454. #define RTC_TSTR_PM_Pos (22U)
  8455. #define RTC_TSTR_PM_Msk (0x1UL << RTC_TSTR_PM_Pos) /*!< 0x00400000 */
  8456. #define RTC_TSTR_PM RTC_TSTR_PM_Msk /*!< Timestamp AM/PM or 24H format */
  8457. #define RTC_TSTR_HT_Pos (20U)
  8458. #define RTC_TSTR_HT_Msk (0x3UL << RTC_TSTR_HT_Pos) /*!< 0x00300000 */
  8459. #define RTC_TSTR_HT RTC_TSTR_HT_Msk /*!< Timestamp hour tens in BCD format */
  8460. #define RTC_TSTR_HT_0 (0x1U << RTC_TSTR_HT_Pos) /*!< 0x00100000 */
  8461. #define RTC_TSTR_HT_1 (0x2U << RTC_TSTR_HT_Pos) /*!< 0x00200000 */
  8462. #define RTC_TSTR_HU_Pos (16U)
  8463. #define RTC_TSTR_HU_Msk (0xFUL << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */
  8464. #define RTC_TSTR_HU RTC_TSTR_HU_Msk /*!< Timestamp hour units in BCD format */
  8465. #define RTC_TSTR_HU_0 (0x1U << RTC_TSTR_HU_Pos) /*!< 0x00010000 */
  8466. #define RTC_TSTR_HU_1 (0x2U << RTC_TSTR_HU_Pos) /*!< 0x00020000 */
  8467. #define RTC_TSTR_HU_2 (0x4U << RTC_TSTR_HU_Pos) /*!< 0x00040000 */
  8468. #define RTC_TSTR_HU_3 (0x8U << RTC_TSTR_HU_Pos) /*!< 0x00080000 */
  8469. #define RTC_TSTR_MNT_Pos (12U)
  8470. #define RTC_TSTR_MNT_Msk (0x7UL << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */
  8471. #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk /*!< Timestamp minute tens in BCD format */
  8472. #define RTC_TSTR_MNT_0 (0x1U << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */
  8473. #define RTC_TSTR_MNT_1 (0x2U << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */
  8474. #define RTC_TSTR_MNT_2 (0x4U << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */
  8475. #define RTC_TSTR_MNU_Pos (8U)
  8476. #define RTC_TSTR_MNU_Msk (0xFUL << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */
  8477. #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk /*!< Timestamp minute units in BCD format */
  8478. #define RTC_TSTR_MNU_0 (0x1U << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */
  8479. #define RTC_TSTR_MNU_1 (0x2U << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */
  8480. #define RTC_TSTR_MNU_2 (0x4U << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */
  8481. #define RTC_TSTR_MNU_3 (0x8U << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */
  8482. #define RTC_TSTR_ST_Pos (4U)
  8483. #define RTC_TSTR_ST_Msk (0x7UL << RTC_TSTR_ST_Pos) /*!< 0x00000070 */
  8484. #define RTC_TSTR_ST RTC_TSTR_ST_Msk /*!< Timestamp second tens in BCD format */
  8485. #define RTC_TSTR_ST_0 (0x1U << RTC_TSTR_ST_Pos) /*!< 0x00000010 */
  8486. #define RTC_TSTR_ST_1 (0x2U << RTC_TSTR_ST_Pos) /*!< 0x00000020 */
  8487. #define RTC_TSTR_ST_2 (0x4U << RTC_TSTR_ST_Pos) /*!< 0x00000040 */
  8488. #define RTC_TSTR_SU_Pos (0U)
  8489. #define RTC_TSTR_SU_Msk (0xFUL << RTC_TSTR_SU_Pos) /*!< 0x0000000F */
  8490. #define RTC_TSTR_SU RTC_TSTR_SU_Msk /*!< Timestamp second units in BCD format */
  8491. #define RTC_TSTR_SU_0 (0x1U << RTC_TSTR_SU_Pos) /*!< 0x00000001 */
  8492. #define RTC_TSTR_SU_1 (0x2U << RTC_TSTR_SU_Pos) /*!< 0x00000002 */
  8493. #define RTC_TSTR_SU_2 (0x4U << RTC_TSTR_SU_Pos) /*!< 0x00000004 */
  8494. #define RTC_TSTR_SU_3 (0x8U << RTC_TSTR_SU_Pos) /*!< 0x00000008 */
  8495. /******************** Bits definition for RTC_TSDR register *****************/
  8496. #define RTC_TSDR_WDU_Pos (13U)
  8497. #define RTC_TSDR_WDU_Msk (0x7UL << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */
  8498. #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk /*!< Timestamp week day units */
  8499. #define RTC_TSDR_WDU_0 (0x1U << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */
  8500. #define RTC_TSDR_WDU_1 (0x2U << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */
  8501. #define RTC_TSDR_WDU_2 (0x4U << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */
  8502. #define RTC_TSDR_MT_Pos (12U)
  8503. #define RTC_TSDR_MT_Msk (0x1UL << RTC_TSDR_MT_Pos) /*!< 0x00001000 */
  8504. #define RTC_TSDR_MT RTC_TSDR_MT_Msk /*!< Timestamp month tens in BCD format */
  8505. #define RTC_TSDR_MU_Pos (8U)
  8506. #define RTC_TSDR_MU_Msk (0xFUL << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */
  8507. #define RTC_TSDR_MU RTC_TSDR_MU_Msk /*!< Timestamp month units in BCD format */
  8508. #define RTC_TSDR_MU_0 (0x1U << RTC_TSDR_MU_Pos) /*!< 0x00000100 */
  8509. #define RTC_TSDR_MU_1 (0x2U << RTC_TSDR_MU_Pos) /*!< 0x00000200 */
  8510. #define RTC_TSDR_MU_2 (0x4U << RTC_TSDR_MU_Pos) /*!< 0x00000400 */
  8511. #define RTC_TSDR_MU_3 (0x8U << RTC_TSDR_MU_Pos) /*!< 0x00000800 */
  8512. #define RTC_TSDR_DT_Pos (4U)
  8513. #define RTC_TSDR_DT_Msk (0x3UL << RTC_TSDR_DT_Pos) /*!< 0x00000030 */
  8514. #define RTC_TSDR_DT RTC_TSDR_DT_Msk /*!< Timestamp date tens in BCD format */
  8515. #define RTC_TSDR_DT_0 (0x1U << RTC_TSDR_DT_Pos) /*!< 0x00000010 */
  8516. #define RTC_TSDR_DT_1 (0x2U << RTC_TSDR_DT_Pos) /*!< 0x00000020 */
  8517. #define RTC_TSDR_DU_Pos (0U)
  8518. #define RTC_TSDR_DU_Msk (0xFUL << RTC_TSDR_DU_Pos) /*!< 0x0000000F */
  8519. #define RTC_TSDR_DU RTC_TSDR_DU_Msk /*!< Timestamp date units in BCD format */
  8520. #define RTC_TSDR_DU_0 (0x1U << RTC_TSDR_DU_Pos) /*!< 0x00000001 */
  8521. #define RTC_TSDR_DU_1 (0x2U << RTC_TSDR_DU_Pos) /*!< 0x00000002 */
  8522. #define RTC_TSDR_DU_2 (0x4U << RTC_TSDR_DU_Pos) /*!< 0x00000004 */
  8523. #define RTC_TSDR_DU_3 (0x8U << RTC_TSDR_DU_Pos) /*!< 0x00000008 */
  8524. /******************** Bits definition for RTC_TSSSR register ****************/
  8525. #define RTC_TSSSR_SS_Pos (0U)
  8526. #define RTC_TSSSR_SS_Msk (0xFFFFUL << RTC_TSSSR_SS_Pos) /*!< 0x0000FFFF */
  8527. #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk /*!< Timestamp sub second value */
  8528. /******************** Bits definition for RTC_CALR register *****************/
  8529. #define RTC_CALR_CALP_Pos (15U)
  8530. #define RTC_CALR_CALP_Msk (0x1UL << RTC_CALR_CALP_Pos) /*!< 0x00008000 */
  8531. #define RTC_CALR_CALP RTC_CALR_CALP_Msk /*!< Increase frequency of RTC 488.5 ppm */
  8532. #define RTC_CALR_CALW8_Pos (14U)
  8533. #define RTC_CALR_CALW8_Msk (0x1UL << RTC_CALR_CALW8_Pos) /*!< 0x00004000 */
  8534. #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk /*!< Use a 8-second calibration cycle period */
  8535. #define RTC_CALR_CALW16_Pos (13U)
  8536. #define RTC_CALR_CALW16_Msk (0x1UL << RTC_CALR_CALW16_Pos) /*!< 0x00002000 */
  8537. #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk /*!< Use a 16-second calibration cycle period */
  8538. #define RTC_CALR_CALM_Pos (0U)
  8539. #define RTC_CALR_CALM_Msk (0x1FFUL << RTC_CALR_CALM_Pos) /*!< 0x000001FF */
  8540. #define RTC_CALR_CALM RTC_CALR_CALM_Msk /*!< Calibration minus */
  8541. #define RTC_CALR_CALM_0 (0x001U << RTC_CALR_CALM_Pos) /*!< 0x00000001 */
  8542. #define RTC_CALR_CALM_1 (0x002U << RTC_CALR_CALM_Pos) /*!< 0x00000002 */
  8543. #define RTC_CALR_CALM_2 (0x004U << RTC_CALR_CALM_Pos) /*!< 0x00000004 */
  8544. #define RTC_CALR_CALM_3 (0x008U << RTC_CALR_CALM_Pos) /*!< 0x00000008 */
  8545. #define RTC_CALR_CALM_4 (0x010U << RTC_CALR_CALM_Pos) /*!< 0x00000010 */
  8546. #define RTC_CALR_CALM_5 (0x020U << RTC_CALR_CALM_Pos) /*!< 0x00000020 */
  8547. #define RTC_CALR_CALM_6 (0x040U << RTC_CALR_CALM_Pos) /*!< 0x00000040 */
  8548. #define RTC_CALR_CALM_7 (0x080U << RTC_CALR_CALM_Pos) /*!< 0x00000080 */
  8549. #define RTC_CALR_CALM_8 (0x100U << RTC_CALR_CALM_Pos) /*!< 0x00000100 */
  8550. /******************** Bits definition for RTC_TAMPCR register ****************/
  8551. #define RTC_TAMPCR_TAMP3MF_Pos (24U)
  8552. #define RTC_TAMPCR_TAMP3MF_Msk (0x1UL << RTC_TAMPCR_TAMP3MF_Pos) /*!< 0x01000000 */
  8553. #define RTC_TAMPCR_TAMP3MF RTC_TAMPCR_TAMP3MF_Msk /*!< Tamper 3 generates a trigger event */
  8554. #define RTC_TAMPCR_TAMP3NOERASE_Pos (23U)
  8555. #define RTC_TAMPCR_TAMP3NOERASE_Msk (0x1UL << RTC_TAMPCR_TAMP3NOERASE_Pos) /*!< 0x00800000 */
  8556. #define RTC_TAMPCR_TAMP3NOERASE RTC_TAMPCR_TAMP3NOERASE_Msk /*!< Tamper 3 no erase backup registers */
  8557. #define RTC_TAMPCR_TAMP3IE_Pos (22U)
  8558. #define RTC_TAMPCR_TAMP3IE_Msk (0x1UL << RTC_TAMPCR_TAMP3IE_Pos) /*!< 0x00400000 */
  8559. #define RTC_TAMPCR_TAMP3IE RTC_TAMPCR_TAMP3IE_Msk /*!< Tamper 3 interrupt enable */
  8560. #define RTC_TAMPCR_TAMP2MF_Pos (21U)
  8561. #define RTC_TAMPCR_TAMP2MF_Msk (0x1UL << RTC_TAMPCR_TAMP2MF_Pos) /*!< 0x00200000 */
  8562. #define RTC_TAMPCR_TAMP2MF RTC_TAMPCR_TAMP2MF_Msk /*!< Tamper 2 generates a trigger event */
  8563. #define RTC_TAMPCR_TAMP2NOERASE_Pos (20U)
  8564. #define RTC_TAMPCR_TAMP2NOERASE_Msk (0x1UL << RTC_TAMPCR_TAMP2NOERASE_Pos) /*!< 0x00100000 */
  8565. #define RTC_TAMPCR_TAMP2NOERASE RTC_TAMPCR_TAMP2NOERASE_Msk /*!< Tamper 2 no erase backup registers */
  8566. #define RTC_TAMPCR_TAMP2IE_Pos (19U)
  8567. #define RTC_TAMPCR_TAMP2IE_Msk (0x1UL << RTC_TAMPCR_TAMP2IE_Pos) /*!< 0x00080000 */
  8568. #define RTC_TAMPCR_TAMP2IE RTC_TAMPCR_TAMP2IE_Msk /*!< Tamper 2 interrupt enable */
  8569. #define RTC_TAMPCR_TAMP1MF_Pos (18U)
  8570. #define RTC_TAMPCR_TAMP1MF_Msk (0x1UL << RTC_TAMPCR_TAMP1MF_Pos) /*!< 0x00040000 */
  8571. #define RTC_TAMPCR_TAMP1MF RTC_TAMPCR_TAMP1MF_Msk /*!< Tamper 1 generates a trigger event */
  8572. #define RTC_TAMPCR_TAMP1NOERASE_Pos (17U)
  8573. #define RTC_TAMPCR_TAMP1NOERASE_Msk (0x1UL << RTC_TAMPCR_TAMP1NOERASE_Pos) /*!< 0x00020000 */
  8574. #define RTC_TAMPCR_TAMP1NOERASE RTC_TAMPCR_TAMP1NOERASE_Msk /*!< Tamper 1 no erase backup registers */
  8575. #define RTC_TAMPCR_TAMP1IE_Pos (16U)
  8576. #define RTC_TAMPCR_TAMP1IE_Msk (0x1UL << RTC_TAMPCR_TAMP1IE_Pos) /*!< 0x00010000 */
  8577. #define RTC_TAMPCR_TAMP1IE RTC_TAMPCR_TAMP1IE_Msk /*!< Tamper 1 interrupt enable */
  8578. #define RTC_TAMPCR_TAMPPUDIS_Pos (15U)
  8579. #define RTC_TAMPCR_TAMPPUDIS_Msk (0x1UL << RTC_TAMPCR_TAMPPUDIS_Pos) /*!< 0x00008000 */
  8580. #define RTC_TAMPCR_TAMPPUDIS RTC_TAMPCR_TAMPPUDIS_Msk /*!< RTC_TAMPx pull-up disable */
  8581. #define RTC_TAMPCR_TAMPPRCH_Pos (13U)
  8582. #define RTC_TAMPCR_TAMPPRCH_Msk (0x3UL << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00006000 */
  8583. #define RTC_TAMPCR_TAMPPRCH RTC_TAMPCR_TAMPPRCH_Msk /*!< RTC_TAMPx precharge duration */
  8584. #define RTC_TAMPCR_TAMPPRCH_0 (0x1U << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00002000 */
  8585. #define RTC_TAMPCR_TAMPPRCH_1 (0x2U << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00004000 */
  8586. #define RTC_TAMPCR_TAMPFLT_Pos (11U)
  8587. #define RTC_TAMPCR_TAMPFLT_Msk (0x3UL << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00001800 */
  8588. #define RTC_TAMPCR_TAMPFLT RTC_TAMPCR_TAMPFLT_Msk /*!< RTC_TAMPx filter count */
  8589. #define RTC_TAMPCR_TAMPFLT_0 (0x1U << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00000800 */
  8590. #define RTC_TAMPCR_TAMPFLT_1 (0x2U << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00001000 */
  8591. #define RTC_TAMPCR_TAMPFREQ_Pos (8U)
  8592. #define RTC_TAMPCR_TAMPFREQ_Msk (0x7UL << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000700 */
  8593. #define RTC_TAMPCR_TAMPFREQ RTC_TAMPCR_TAMPFREQ_Msk /*!< Tamper sampling frequency */
  8594. #define RTC_TAMPCR_TAMPFREQ_0 (0x1U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000100 */
  8595. #define RTC_TAMPCR_TAMPFREQ_1 (0x2U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000200 */
  8596. #define RTC_TAMPCR_TAMPFREQ_2 (0x4U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000400 */
  8597. #define RTC_TAMPCR_TAMPTS_Pos (7U)
  8598. #define RTC_TAMPCR_TAMPTS_Msk (0x1UL << RTC_TAMPCR_TAMPTS_Pos) /*!< 0x00000080 */
  8599. #define RTC_TAMPCR_TAMPTS RTC_TAMPCR_TAMPTS_Msk /*!< Activate timestamp on tamper detection event */
  8600. #define RTC_TAMPCR_TAMP3TRG_Pos (6U)
  8601. #define RTC_TAMPCR_TAMP3TRG_Msk (0x1UL << RTC_TAMPCR_TAMP3TRG_Pos) /*!< 0x00000040 */
  8602. #define RTC_TAMPCR_TAMP3TRG RTC_TAMPCR_TAMP3TRG_Msk /*!< Active level for RTC_TAMP3 input */
  8603. #define RTC_TAMPCR_TAMP3E_Pos (5U)
  8604. #define RTC_TAMPCR_TAMP3E_Msk (0x1UL << RTC_TAMPCR_TAMP3E_Pos) /*!< 0x00000020 */
  8605. #define RTC_TAMPCR_TAMP3E RTC_TAMPCR_TAMP3E_Msk /*!< RTC_TAMP3 detection enable */
  8606. #define RTC_TAMPCR_TAMP2TRG_Pos (4U)
  8607. #define RTC_TAMPCR_TAMP2TRG_Msk (0x1UL << RTC_TAMPCR_TAMP2TRG_Pos) /*!< 0x00000010 */
  8608. #define RTC_TAMPCR_TAMP2TRG RTC_TAMPCR_TAMP2TRG_Msk /*!< Active level for RTC_TAMP2 input */
  8609. #define RTC_TAMPCR_TAMP2E_Pos (3U)
  8610. #define RTC_TAMPCR_TAMP2E_Msk (0x1UL << RTC_TAMPCR_TAMP2E_Pos) /*!< 0x00000008 */
  8611. #define RTC_TAMPCR_TAMP2E RTC_TAMPCR_TAMP2E_Msk /*!< RTC_TAMP2 detection enable */
  8612. #define RTC_TAMPCR_TAMPIE_Pos (2U)
  8613. #define RTC_TAMPCR_TAMPIE_Msk (0x1UL << RTC_TAMPCR_TAMPIE_Pos) /*!< 0x00000004 */
  8614. #define RTC_TAMPCR_TAMPIE RTC_TAMPCR_TAMPIE_Msk /*!< Tampers interrupt enable */
  8615. #define RTC_TAMPCR_TAMP1TRG_Pos (1U)
  8616. #define RTC_TAMPCR_TAMP1TRG_Msk (0x1UL << RTC_TAMPCR_TAMP1TRG_Pos) /*!< 0x00000002 */
  8617. #define RTC_TAMPCR_TAMP1TRG RTC_TAMPCR_TAMP1TRG_Msk /*!< Active level for RTC_TAMP1 input */
  8618. #define RTC_TAMPCR_TAMP1E_Pos (0U)
  8619. #define RTC_TAMPCR_TAMP1E_Msk (0x1UL << RTC_TAMPCR_TAMP1E_Pos) /*!< 0x00000001 */
  8620. #define RTC_TAMPCR_TAMP1E RTC_TAMPCR_TAMP1E_Msk /*!< RTC_TAMP1 detection enable */
  8621. /******************** Bits definition for RTC_ALRMASSR register *************/
  8622. #define RTC_ALRMASSR_MASKSS_Pos (24U)
  8623. #define RTC_ALRMASSR_MASKSS_Msk (0xFUL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x0F000000 */
  8624. #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk /*!< Alarm A mask the most-significant bits starting at this bit */
  8625. #define RTC_ALRMASSR_MASKSS_0 (0x1U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x01000000 */
  8626. #define RTC_ALRMASSR_MASKSS_1 (0x2U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x02000000 */
  8627. #define RTC_ALRMASSR_MASKSS_2 (0x4U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x04000000 */
  8628. #define RTC_ALRMASSR_MASKSS_3 (0x8U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x08000000 */
  8629. #define RTC_ALRMASSR_SS_Pos (0U) /*!< Alarm A sub seconds value*/
  8630. #define RTC_ALRMASSR_SS_Msk (0x7FFFUL << RTC_ALRMASSR_SS_Pos) /*!< 0x00007FFF */
  8631. #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk
  8632. /******************** Bits definition for RTC_ALRMBSSR register *************/
  8633. #define RTC_ALRMBSSR_MASKSS_Pos (24U)
  8634. #define RTC_ALRMBSSR_MASKSS_Msk (0xFUL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x0F000000 */
  8635. #define RTC_ALRMBSSR_MASKSS RTC_ALRMBSSR_MASKSS_Msk /*!< Alarm B mask the most-significant bits starting at this bit */
  8636. #define RTC_ALRMBSSR_MASKSS_0 (0x1U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x01000000 */
  8637. #define RTC_ALRMBSSR_MASKSS_1 (0x2U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x02000000 */
  8638. #define RTC_ALRMBSSR_MASKSS_2 (0x4U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x04000000 */
  8639. #define RTC_ALRMBSSR_MASKSS_3 (0x8U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x08000000 */
  8640. #define RTC_ALRMBSSR_SS_Pos (0U) /*!< Alarm B sub seconds value*/
  8641. #define RTC_ALRMBSSR_SS_Msk (0x7FFFUL << RTC_ALRMBSSR_SS_Pos) /*!< 0x00007FFF */
  8642. #define RTC_ALRMBSSR_SS RTC_ALRMBSSR_SS_Msk
  8643. /******************** Bits definition for RTC_OR register ****************/
  8644. #define RTC_OR_OUT_RMP_Pos (1U)
  8645. #define RTC_OR_OUT_RMP_Msk (0x1UL << RTC_OR_OUT_RMP_Pos) /*!< 0x00000002 */
  8646. #define RTC_OR_OUT_RMP RTC_OR_OUT_RMP_Msk /*!< RTC_OUT remap */
  8647. #define RTC_OR_ALARMOUTTYPE_Pos (0U)
  8648. #define RTC_OR_ALARMOUTTYPE_Msk (0x1UL << RTC_OR_ALARMOUTTYPE_Pos) /*!< 0x00000001 */
  8649. #define RTC_OR_ALARMOUTTYPE RTC_OR_ALARMOUTTYPE_Msk /*!< RTC_ALARM on PC13 output type */
  8650. /******************** Bits definition for RTC_BKP0R register ****************/
  8651. #define RTC_BKP0R_Pos (0U)
  8652. #define RTC_BKP0R_Msk (0xFFFFFFFFUL << RTC_BKP0R_Pos) /*!< 0xFFFFFFFF */
  8653. #define RTC_BKP0R RTC_BKP0R_Msk /*!< RTC backup register 0 */
  8654. /******************** Bits definition for RTC_BKP1R register ****************/
  8655. #define RTC_BKP1R_Pos (0U)
  8656. #define RTC_BKP1R_Msk (0xFFFFFFFFUL << RTC_BKP1R_Pos) /*!< 0xFFFFFFFF */
  8657. #define RTC_BKP1R RTC_BKP1R_Msk /*!< RTC backup register 1 */
  8658. /******************** Bits definition for RTC_BKP2R register ****************/
  8659. #define RTC_BKP2R_Pos (0U)
  8660. #define RTC_BKP2R_Msk (0xFFFFFFFFUL << RTC_BKP2R_Pos) /*!< 0xFFFFFFFF */
  8661. #define RTC_BKP2R RTC_BKP2R_Msk /*!< RTC backup register 2 */
  8662. /******************** Bits definition for RTC_BKP3R register ****************/
  8663. #define RTC_BKP3R_Pos (0U)
  8664. #define RTC_BKP3R_Msk (0xFFFFFFFFUL << RTC_BKP3R_Pos) /*!< 0xFFFFFFFF */
  8665. #define RTC_BKP3R RTC_BKP3R_Msk /*!< RTC backup register 3 */
  8666. /******************** Bits definition for RTC_BKP4R register ****************/
  8667. #define RTC_BKP4R_Pos (0U)
  8668. #define RTC_BKP4R_Msk (0xFFFFFFFFUL << RTC_BKP4R_Pos) /*!< 0xFFFFFFFF */
  8669. #define RTC_BKP4R RTC_BKP4R_Msk /*!< RTC backup register 4 */
  8670. /******************** Bits definition for RTC_BKP5R register ****************/
  8671. #define RTC_BKP5R_Pos (0U)
  8672. #define RTC_BKP5R_Msk (0xFFFFFFFFUL << RTC_BKP5R_Pos) /*!< 0xFFFFFFFF */
  8673. #define RTC_BKP5R RTC_BKP5R_Msk /*!< RTC backup register 5 */
  8674. /******************** Bits definition for RTC_BKP6R register ****************/
  8675. #define RTC_BKP6R_Pos (0U)
  8676. #define RTC_BKP6R_Msk (0xFFFFFFFFUL << RTC_BKP6R_Pos) /*!< 0xFFFFFFFF */
  8677. #define RTC_BKP6R RTC_BKP6R_Msk /*!< RTC backup register 6 */
  8678. /******************** Bits definition for RTC_BKP7R register ****************/
  8679. #define RTC_BKP7R_Pos (0U)
  8680. #define RTC_BKP7R_Msk (0xFFFFFFFFUL << RTC_BKP7R_Pos) /*!< 0xFFFFFFFF */
  8681. #define RTC_BKP7R RTC_BKP7R_Msk /*!< RTC backup register 7 */
  8682. /******************** Bits definition for RTC_BKP8R register ****************/
  8683. #define RTC_BKP8R_Pos (0U)
  8684. #define RTC_BKP8R_Msk (0xFFFFFFFFUL << RTC_BKP8R_Pos) /*!< 0xFFFFFFFF */
  8685. #define RTC_BKP8R RTC_BKP8R_Msk /*!< RTC backup register 8 */
  8686. /******************** Bits definition for RTC_BKP9R register ****************/
  8687. #define RTC_BKP9R_Pos (0U)
  8688. #define RTC_BKP9R_Msk (0xFFFFFFFFUL << RTC_BKP9R_Pos) /*!< 0xFFFFFFFF */
  8689. #define RTC_BKP9R RTC_BKP9R_Msk /*!< RTC backup register 9 */
  8690. /******************** Bits definition for RTC_BKP10R register ***************/
  8691. #define RTC_BKP10R_Pos (0U)
  8692. #define RTC_BKP10R_Msk (0xFFFFFFFFUL << RTC_BKP10R_Pos) /*!< 0xFFFFFFFF */
  8693. #define RTC_BKP10R RTC_BKP10R_Msk /*!< RTC backup register 10 */
  8694. /******************** Bits definition for RTC_BKP11R register ***************/
  8695. #define RTC_BKP11R_Pos (0U)
  8696. #define RTC_BKP11R_Msk (0xFFFFFFFFUL << RTC_BKP11R_Pos) /*!< 0xFFFFFFFF */
  8697. #define RTC_BKP11R RTC_BKP11R_Msk /*!< RTC backup register 11 */
  8698. /******************** Bits definition for RTC_BKP12R register ***************/
  8699. #define RTC_BKP12R_Pos (0U)
  8700. #define RTC_BKP12R_Msk (0xFFFFFFFFUL << RTC_BKP12R_Pos) /*!< 0xFFFFFFFF */
  8701. #define RTC_BKP12R RTC_BKP12R_Msk /*!< RTC backup register 12 */
  8702. /******************** Bits definition for RTC_BKP13R register ***************/
  8703. #define RTC_BKP13R_Pos (0U)
  8704. #define RTC_BKP13R_Msk (0xFFFFFFFFUL << RTC_BKP13R_Pos) /*!< 0xFFFFFFFF */
  8705. #define RTC_BKP13R RTC_BKP13R_Msk /*!< RTC backup register 13 */
  8706. /******************** Bits definition for RTC_BKP14R register ***************/
  8707. #define RTC_BKP14R_Pos (0U)
  8708. #define RTC_BKP14R_Msk (0xFFFFFFFFUL << RTC_BKP14R_Pos) /*!< 0xFFFFFFFF */
  8709. #define RTC_BKP14R RTC_BKP14R_Msk /*!< RTC backup register 14 */
  8710. /******************** Bits definition for RTC_BKP15R register ***************/
  8711. #define RTC_BKP15R_Pos (0U)
  8712. #define RTC_BKP15R_Msk (0xFFFFFFFFUL << RTC_BKP15R_Pos) /*!< 0xFFFFFFFF */
  8713. #define RTC_BKP15R RTC_BKP15R_Msk /*!< RTC backup register 15 */
  8714. /******************** Bits definition for RTC_BKP16R register ***************/
  8715. #define RTC_BKP16R_Pos (0U)
  8716. #define RTC_BKP16R_Msk (0xFFFFFFFFUL << RTC_BKP16R_Pos) /*!< 0xFFFFFFFF */
  8717. #define RTC_BKP16R RTC_BKP16R_Msk /*!< RTC backup register 16 */
  8718. /******************** Bits definition for RTC_BKP17R register ***************/
  8719. #define RTC_BKP17R_Pos (0U)
  8720. #define RTC_BKP17R_Msk (0xFFFFFFFFUL << RTC_BKP17R_Pos) /*!< 0xFFFFFFFF */
  8721. #define RTC_BKP17R RTC_BKP17R_Msk /*!< RTC backup register 17 */
  8722. /******************** Bits definition for RTC_BKP18R register ***************/
  8723. #define RTC_BKP18R_Pos (0U)
  8724. #define RTC_BKP18R_Msk (0xFFFFFFFFUL << RTC_BKP18R_Pos) /*!< 0xFFFFFFFF */
  8725. #define RTC_BKP18R RTC_BKP18R_Msk /*!< RTC backup register 18 */
  8726. /******************** Bits definition for RTC_BKP19R register ***************/
  8727. #define RTC_BKP19R_Pos (0U)
  8728. #define RTC_BKP19R_Msk (0xFFFFFFFFUL << RTC_BKP19R_Pos) /*!< 0xFFFFFFFF */
  8729. #define RTC_BKP19R RTC_BKP19R_Msk /*!< RTC backup register 19 */
  8730. /******************** Number of backup registers ******************************/
  8731. #define RTC_BKP_NUMBER (20U)
  8732. /******************************************************************************/
  8733. /* */
  8734. /* Serial Peripheral Interface (SPI) */
  8735. /* */
  8736. /******************************************************************************/
  8737. /******************* Bit definition for SPI_CR1 register ********************/
  8738. #define SPI_CR1_CPHA_Pos (0U)
  8739. #define SPI_CR1_CPHA_Msk (0x1UL << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */
  8740. #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!<Clock Phase */
  8741. #define SPI_CR1_CPOL_Pos (1U)
  8742. #define SPI_CR1_CPOL_Msk (0x1UL << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */
  8743. #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!<Clock Polarity */
  8744. #define SPI_CR1_MSTR_Pos (2U)
  8745. #define SPI_CR1_MSTR_Msk (0x1UL << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */
  8746. #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!<Master Selection */
  8747. #define SPI_CR1_BR_Pos (3U)
  8748. #define SPI_CR1_BR_Msk (0x7UL << SPI_CR1_BR_Pos) /*!< 0x00000038 */
  8749. #define SPI_CR1_BR SPI_CR1_BR_Msk /*!<BR[2:0] bits (Baud Rate Control) */
  8750. #define SPI_CR1_BR_0 (0x1UL << SPI_CR1_BR_Pos) /*!< 0x00000008 */
  8751. #define SPI_CR1_BR_1 (0x2UL << SPI_CR1_BR_Pos) /*!< 0x00000010 */
  8752. #define SPI_CR1_BR_2 (0x4UL << SPI_CR1_BR_Pos) /*!< 0x00000020 */
  8753. #define SPI_CR1_SPE_Pos (6U)
  8754. #define SPI_CR1_SPE_Msk (0x1UL << SPI_CR1_SPE_Pos) /*!< 0x00000040 */
  8755. #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!<SPI Enable */
  8756. #define SPI_CR1_LSBFIRST_Pos (7U)
  8757. #define SPI_CR1_LSBFIRST_Msk (0x1UL << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */
  8758. #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!<Frame Format */
  8759. #define SPI_CR1_SSI_Pos (8U)
  8760. #define SPI_CR1_SSI_Msk (0x1UL << SPI_CR1_SSI_Pos) /*!< 0x00000100 */
  8761. #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!<Internal slave select */
  8762. #define SPI_CR1_SSM_Pos (9U)
  8763. #define SPI_CR1_SSM_Msk (0x1UL << SPI_CR1_SSM_Pos) /*!< 0x00000200 */
  8764. #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!<Software slave management */
  8765. #define SPI_CR1_RXONLY_Pos (10U)
  8766. #define SPI_CR1_RXONLY_Msk (0x1UL << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */
  8767. #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!<Receive only */
  8768. #define SPI_CR1_CRCL_Pos (11U)
  8769. #define SPI_CR1_CRCL_Msk (0x1UL << SPI_CR1_CRCL_Pos) /*!< 0x00000800 */
  8770. #define SPI_CR1_CRCL SPI_CR1_CRCL_Msk /*!< CRC Length */
  8771. #define SPI_CR1_CRCNEXT_Pos (12U)
  8772. #define SPI_CR1_CRCNEXT_Msk (0x1UL << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */
  8773. #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!<Transmit CRC next */
  8774. #define SPI_CR1_CRCEN_Pos (13U)
  8775. #define SPI_CR1_CRCEN_Msk (0x1UL << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */
  8776. #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!<Hardware CRC calculation enable */
  8777. #define SPI_CR1_BIDIOE_Pos (14U)
  8778. #define SPI_CR1_BIDIOE_Msk (0x1UL << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */
  8779. #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!<Output enable in bidirectional mode */
  8780. #define SPI_CR1_BIDIMODE_Pos (15U)
  8781. #define SPI_CR1_BIDIMODE_Msk (0x1UL << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */
  8782. #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!<Bidirectional data mode enable */
  8783. /******************* Bit definition for SPI_CR2 register ********************/
  8784. #define SPI_CR2_RXDMAEN_Pos (0U)
  8785. #define SPI_CR2_RXDMAEN_Msk (0x1UL << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */
  8786. #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */
  8787. #define SPI_CR2_TXDMAEN_Pos (1U)
  8788. #define SPI_CR2_TXDMAEN_Msk (0x1UL << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */
  8789. #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */
  8790. #define SPI_CR2_SSOE_Pos (2U)
  8791. #define SPI_CR2_SSOE_Msk (0x1UL << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */
  8792. #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */
  8793. #define SPI_CR2_NSSP_Pos (3U)
  8794. #define SPI_CR2_NSSP_Msk (0x1UL << SPI_CR2_NSSP_Pos) /*!< 0x00000008 */
  8795. #define SPI_CR2_NSSP SPI_CR2_NSSP_Msk /*!< NSS pulse management Enable */
  8796. #define SPI_CR2_FRF_Pos (4U)
  8797. #define SPI_CR2_FRF_Msk (0x1UL << SPI_CR2_FRF_Pos) /*!< 0x00000010 */
  8798. #define SPI_CR2_FRF SPI_CR2_FRF_Msk /*!< Frame Format Enable */
  8799. #define SPI_CR2_ERRIE_Pos (5U)
  8800. #define SPI_CR2_ERRIE_Msk (0x1UL << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */
  8801. #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */
  8802. #define SPI_CR2_RXNEIE_Pos (6U)
  8803. #define SPI_CR2_RXNEIE_Msk (0x1UL << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */
  8804. #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */
  8805. #define SPI_CR2_TXEIE_Pos (7U)
  8806. #define SPI_CR2_TXEIE_Msk (0x1UL << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */
  8807. #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */
  8808. #define SPI_CR2_DS_Pos (8U)
  8809. #define SPI_CR2_DS_Msk (0xFUL << SPI_CR2_DS_Pos) /*!< 0x00000F00 */
  8810. #define SPI_CR2_DS SPI_CR2_DS_Msk /*!< DS[3:0] Data Size */
  8811. #define SPI_CR2_DS_0 (0x1UL << SPI_CR2_DS_Pos) /*!< 0x00000100 */
  8812. #define SPI_CR2_DS_1 (0x2UL << SPI_CR2_DS_Pos) /*!< 0x00000200 */
  8813. #define SPI_CR2_DS_2 (0x4UL << SPI_CR2_DS_Pos) /*!< 0x00000400 */
  8814. #define SPI_CR2_DS_3 (0x8UL << SPI_CR2_DS_Pos) /*!< 0x00000800 */
  8815. #define SPI_CR2_FRXTH_Pos (12U)
  8816. #define SPI_CR2_FRXTH_Msk (0x1UL << SPI_CR2_FRXTH_Pos) /*!< 0x00001000 */
  8817. #define SPI_CR2_FRXTH SPI_CR2_FRXTH_Msk /*!< FIFO reception Threshold */
  8818. #define SPI_CR2_LDMARX_Pos (13U)
  8819. #define SPI_CR2_LDMARX_Msk (0x1UL << SPI_CR2_LDMARX_Pos) /*!< 0x00002000 */
  8820. #define SPI_CR2_LDMARX SPI_CR2_LDMARX_Msk /*!< Last DMA transfer for reception */
  8821. #define SPI_CR2_LDMATX_Pos (14U)
  8822. #define SPI_CR2_LDMATX_Msk (0x1UL << SPI_CR2_LDMATX_Pos) /*!< 0x00004000 */
  8823. #define SPI_CR2_LDMATX SPI_CR2_LDMATX_Msk /*!< Last DMA transfer for transmission */
  8824. /******************** Bit definition for SPI_SR register ********************/
  8825. #define SPI_SR_RXNE_Pos (0U)
  8826. #define SPI_SR_RXNE_Msk (0x1UL << SPI_SR_RXNE_Pos) /*!< 0x00000001 */
  8827. #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */
  8828. #define SPI_SR_TXE_Pos (1U)
  8829. #define SPI_SR_TXE_Msk (0x1UL << SPI_SR_TXE_Pos) /*!< 0x00000002 */
  8830. #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */
  8831. #define SPI_SR_CRCERR_Pos (4U)
  8832. #define SPI_SR_CRCERR_Msk (0x1UL << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */
  8833. #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */
  8834. #define SPI_SR_MODF_Pos (5U)
  8835. #define SPI_SR_MODF_Msk (0x1UL << SPI_SR_MODF_Pos) /*!< 0x00000020 */
  8836. #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */
  8837. #define SPI_SR_OVR_Pos (6U)
  8838. #define SPI_SR_OVR_Msk (0x1UL << SPI_SR_OVR_Pos) /*!< 0x00000040 */
  8839. #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */
  8840. #define SPI_SR_BSY_Pos (7U)
  8841. #define SPI_SR_BSY_Msk (0x1UL << SPI_SR_BSY_Pos) /*!< 0x00000080 */
  8842. #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */
  8843. #define SPI_SR_FRE_Pos (8U)
  8844. #define SPI_SR_FRE_Msk (0x1UL << SPI_SR_FRE_Pos) /*!< 0x00000100 */
  8845. #define SPI_SR_FRE SPI_SR_FRE_Msk /*!< TI frame format error */
  8846. #define SPI_SR_FRLVL_Pos (9U)
  8847. #define SPI_SR_FRLVL_Msk (0x3UL << SPI_SR_FRLVL_Pos) /*!< 0x00000600 */
  8848. #define SPI_SR_FRLVL SPI_SR_FRLVL_Msk /*!< FIFO Reception Level */
  8849. #define SPI_SR_FRLVL_0 (0x1UL << SPI_SR_FRLVL_Pos) /*!< 0x00000200 */
  8850. #define SPI_SR_FRLVL_1 (0x2UL << SPI_SR_FRLVL_Pos) /*!< 0x00000400 */
  8851. #define SPI_SR_FTLVL_Pos (11U)
  8852. #define SPI_SR_FTLVL_Msk (0x3UL << SPI_SR_FTLVL_Pos) /*!< 0x00001800 */
  8853. #define SPI_SR_FTLVL SPI_SR_FTLVL_Msk /*!< FIFO Transmission Level */
  8854. #define SPI_SR_FTLVL_0 (0x1UL << SPI_SR_FTLVL_Pos) /*!< 0x00000800 */
  8855. #define SPI_SR_FTLVL_1 (0x2UL << SPI_SR_FTLVL_Pos) /*!< 0x00001000 */
  8856. /******************** Bit definition for SPI_DR register ********************/
  8857. #define SPI_DR_DR_Pos (0U)
  8858. #define SPI_DR_DR_Msk (0xFFFFUL << SPI_DR_DR_Pos) /*!< 0x0000FFFF */
  8859. #define SPI_DR_DR SPI_DR_DR_Msk /*!<Data Register */
  8860. /******************* Bit definition for SPI_CRCPR register ******************/
  8861. #define SPI_CRCPR_CRCPOLY_Pos (0U)
  8862. #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFUL << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */
  8863. #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!<CRC polynomial register */
  8864. /****************** Bit definition for SPI_RXCRCR register ******************/
  8865. #define SPI_RXCRCR_RXCRC_Pos (0U)
  8866. #define SPI_RXCRCR_RXCRC_Msk (0xFFFFUL << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */
  8867. #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!<Rx CRC Register */
  8868. /****************** Bit definition for SPI_TXCRCR register ******************/
  8869. #define SPI_TXCRCR_TXCRC_Pos (0U)
  8870. #define SPI_TXCRCR_TXCRC_Msk (0xFFFFUL << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */
  8871. #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!<Tx CRC Register */
  8872. /******************************************************************************/
  8873. /* */
  8874. /* Touch Sensing Controller (TSC) */
  8875. /* */
  8876. /******************************************************************************/
  8877. /******************* Bit definition for TSC_CR register *********************/
  8878. #define TSC_CR_TSCE_Pos (0U)
  8879. #define TSC_CR_TSCE_Msk (0x1UL << TSC_CR_TSCE_Pos) /*!< 0x00000001 */
  8880. #define TSC_CR_TSCE TSC_CR_TSCE_Msk /*!< Touch sensing controller enable */
  8881. #define TSC_CR_START_Pos (1U)
  8882. #define TSC_CR_START_Msk (0x1UL << TSC_CR_START_Pos) /*!< 0x00000002 */
  8883. #define TSC_CR_START TSC_CR_START_Msk /*!< Start a new acquisition */
  8884. #define TSC_CR_AM_Pos (2U)
  8885. #define TSC_CR_AM_Msk (0x1UL << TSC_CR_AM_Pos) /*!< 0x00000004 */
  8886. #define TSC_CR_AM TSC_CR_AM_Msk /*!< Acquisition mode */
  8887. #define TSC_CR_SYNCPOL_Pos (3U)
  8888. #define TSC_CR_SYNCPOL_Msk (0x1UL << TSC_CR_SYNCPOL_Pos) /*!< 0x00000008 */
  8889. #define TSC_CR_SYNCPOL TSC_CR_SYNCPOL_Msk /*!< Synchronization pin polarity */
  8890. #define TSC_CR_IODEF_Pos (4U)
  8891. #define TSC_CR_IODEF_Msk (0x1UL << TSC_CR_IODEF_Pos) /*!< 0x00000010 */
  8892. #define TSC_CR_IODEF TSC_CR_IODEF_Msk /*!< IO default mode */
  8893. #define TSC_CR_MCV_Pos (5U)
  8894. #define TSC_CR_MCV_Msk (0x7UL << TSC_CR_MCV_Pos) /*!< 0x000000E0 */
  8895. #define TSC_CR_MCV TSC_CR_MCV_Msk /*!< MCV[2:0] bits (Max Count Value) */
  8896. #define TSC_CR_MCV_0 (0x1U << TSC_CR_MCV_Pos) /*!< 0x00000020 */
  8897. #define TSC_CR_MCV_1 (0x2U << TSC_CR_MCV_Pos) /*!< 0x00000040 */
  8898. #define TSC_CR_MCV_2 (0x4U << TSC_CR_MCV_Pos) /*!< 0x00000080 */
  8899. #define TSC_CR_PGPSC_Pos (12U)
  8900. #define TSC_CR_PGPSC_Msk (0x7UL << TSC_CR_PGPSC_Pos) /*!< 0x00007000 */
  8901. #define TSC_CR_PGPSC TSC_CR_PGPSC_Msk /*!< PGPSC[2:0] bits (Pulse Generator Prescaler) */
  8902. #define TSC_CR_PGPSC_0 (0x1U << TSC_CR_PGPSC_Pos) /*!< 0x00001000 */
  8903. #define TSC_CR_PGPSC_1 (0x2U << TSC_CR_PGPSC_Pos) /*!< 0x00002000 */
  8904. #define TSC_CR_PGPSC_2 (0x4U << TSC_CR_PGPSC_Pos) /*!< 0x00004000 */
  8905. #define TSC_CR_SSPSC_Pos (15U)
  8906. #define TSC_CR_SSPSC_Msk (0x1UL << TSC_CR_SSPSC_Pos) /*!< 0x00008000 */
  8907. #define TSC_CR_SSPSC TSC_CR_SSPSC_Msk /*!< Spread Spectrum Prescaler */
  8908. #define TSC_CR_SSE_Pos (16U)
  8909. #define TSC_CR_SSE_Msk (0x1UL << TSC_CR_SSE_Pos) /*!< 0x00010000 */
  8910. #define TSC_CR_SSE TSC_CR_SSE_Msk /*!< Spread Spectrum Enable */
  8911. #define TSC_CR_SSD_Pos (17U)
  8912. #define TSC_CR_SSD_Msk (0x7FUL << TSC_CR_SSD_Pos) /*!< 0x00FE0000 */
  8913. #define TSC_CR_SSD TSC_CR_SSD_Msk /*!< SSD[6:0] bits (Spread Spectrum Deviation) */
  8914. #define TSC_CR_SSD_0 (0x01U << TSC_CR_SSD_Pos) /*!< 0x00020000 */
  8915. #define TSC_CR_SSD_1 (0x02U << TSC_CR_SSD_Pos) /*!< 0x00040000 */
  8916. #define TSC_CR_SSD_2 (0x04U << TSC_CR_SSD_Pos) /*!< 0x00080000 */
  8917. #define TSC_CR_SSD_3 (0x08U << TSC_CR_SSD_Pos) /*!< 0x00100000 */
  8918. #define TSC_CR_SSD_4 (0x10U << TSC_CR_SSD_Pos) /*!< 0x00200000 */
  8919. #define TSC_CR_SSD_5 (0x20U << TSC_CR_SSD_Pos) /*!< 0x00400000 */
  8920. #define TSC_CR_SSD_6 (0x40U << TSC_CR_SSD_Pos) /*!< 0x00800000 */
  8921. #define TSC_CR_CTPL_Pos (24U)
  8922. #define TSC_CR_CTPL_Msk (0xFUL << TSC_CR_CTPL_Pos) /*!< 0x0F000000 */
  8923. #define TSC_CR_CTPL TSC_CR_CTPL_Msk /*!< CTPL[3:0] bits (Charge Transfer pulse low) */
  8924. #define TSC_CR_CTPL_0 (0x1U << TSC_CR_CTPL_Pos) /*!< 0x01000000 */
  8925. #define TSC_CR_CTPL_1 (0x2U << TSC_CR_CTPL_Pos) /*!< 0x02000000 */
  8926. #define TSC_CR_CTPL_2 (0x4U << TSC_CR_CTPL_Pos) /*!< 0x04000000 */
  8927. #define TSC_CR_CTPL_3 (0x8U << TSC_CR_CTPL_Pos) /*!< 0x08000000 */
  8928. #define TSC_CR_CTPH_Pos (28U)
  8929. #define TSC_CR_CTPH_Msk (0xFUL << TSC_CR_CTPH_Pos) /*!< 0xF0000000 */
  8930. #define TSC_CR_CTPH TSC_CR_CTPH_Msk /*!< CTPH[3:0] bits (Charge Transfer pulse high) */
  8931. #define TSC_CR_CTPH_0 (0x1U << TSC_CR_CTPH_Pos) /*!< 0x10000000 */
  8932. #define TSC_CR_CTPH_1 (0x2U << TSC_CR_CTPH_Pos) /*!< 0x20000000 */
  8933. #define TSC_CR_CTPH_2 (0x4U << TSC_CR_CTPH_Pos) /*!< 0x40000000 */
  8934. #define TSC_CR_CTPH_3 (0x8U << TSC_CR_CTPH_Pos) /*!< 0x80000000 */
  8935. /******************* Bit definition for TSC_IER register ********************/
  8936. #define TSC_IER_EOAIE_Pos (0U)
  8937. #define TSC_IER_EOAIE_Msk (0x1UL << TSC_IER_EOAIE_Pos) /*!< 0x00000001 */
  8938. #define TSC_IER_EOAIE TSC_IER_EOAIE_Msk /*!< End of acquisition interrupt enable */
  8939. #define TSC_IER_MCEIE_Pos (1U)
  8940. #define TSC_IER_MCEIE_Msk (0x1UL << TSC_IER_MCEIE_Pos) /*!< 0x00000002 */
  8941. #define TSC_IER_MCEIE TSC_IER_MCEIE_Msk /*!< Max count error interrupt enable */
  8942. /******************* Bit definition for TSC_ICR register ********************/
  8943. #define TSC_ICR_EOAIC_Pos (0U)
  8944. #define TSC_ICR_EOAIC_Msk (0x1UL << TSC_ICR_EOAIC_Pos) /*!< 0x00000001 */
  8945. #define TSC_ICR_EOAIC TSC_ICR_EOAIC_Msk /*!< End of acquisition interrupt clear */
  8946. #define TSC_ICR_MCEIC_Pos (1U)
  8947. #define TSC_ICR_MCEIC_Msk (0x1UL << TSC_ICR_MCEIC_Pos) /*!< 0x00000002 */
  8948. #define TSC_ICR_MCEIC TSC_ICR_MCEIC_Msk /*!< Max count error interrupt clear */
  8949. /******************* Bit definition for TSC_ISR register ********************/
  8950. #define TSC_ISR_EOAF_Pos (0U)
  8951. #define TSC_ISR_EOAF_Msk (0x1UL << TSC_ISR_EOAF_Pos) /*!< 0x00000001 */
  8952. #define TSC_ISR_EOAF TSC_ISR_EOAF_Msk /*!< End of acquisition flag */
  8953. #define TSC_ISR_MCEF_Pos (1U)
  8954. #define TSC_ISR_MCEF_Msk (0x1UL << TSC_ISR_MCEF_Pos) /*!< 0x00000002 */
  8955. #define TSC_ISR_MCEF TSC_ISR_MCEF_Msk /*!< Max count error flag */
  8956. /******************* Bit definition for TSC_IOHCR register ******************/
  8957. #define TSC_IOHCR_G1_IO1_Pos (0U)
  8958. #define TSC_IOHCR_G1_IO1_Msk (0x1UL << TSC_IOHCR_G1_IO1_Pos) /*!< 0x00000001 */
  8959. #define TSC_IOHCR_G1_IO1 TSC_IOHCR_G1_IO1_Msk /*!< GROUP1_IO1 schmitt trigger hysteresis mode */
  8960. #define TSC_IOHCR_G1_IO2_Pos (1U)
  8961. #define TSC_IOHCR_G1_IO2_Msk (0x1UL << TSC_IOHCR_G1_IO2_Pos) /*!< 0x00000002 */
  8962. #define TSC_IOHCR_G1_IO2 TSC_IOHCR_G1_IO2_Msk /*!< GROUP1_IO2 schmitt trigger hysteresis mode */
  8963. #define TSC_IOHCR_G1_IO3_Pos (2U)
  8964. #define TSC_IOHCR_G1_IO3_Msk (0x1UL << TSC_IOHCR_G1_IO3_Pos) /*!< 0x00000004 */
  8965. #define TSC_IOHCR_G1_IO3 TSC_IOHCR_G1_IO3_Msk /*!< GROUP1_IO3 schmitt trigger hysteresis mode */
  8966. #define TSC_IOHCR_G1_IO4_Pos (3U)
  8967. #define TSC_IOHCR_G1_IO4_Msk (0x1UL << TSC_IOHCR_G1_IO4_Pos) /*!< 0x00000008 */
  8968. #define TSC_IOHCR_G1_IO4 TSC_IOHCR_G1_IO4_Msk /*!< GROUP1_IO4 schmitt trigger hysteresis mode */
  8969. #define TSC_IOHCR_G2_IO1_Pos (4U)
  8970. #define TSC_IOHCR_G2_IO1_Msk (0x1UL << TSC_IOHCR_G2_IO1_Pos) /*!< 0x00000010 */
  8971. #define TSC_IOHCR_G2_IO1 TSC_IOHCR_G2_IO1_Msk /*!< GROUP2_IO1 schmitt trigger hysteresis mode */
  8972. #define TSC_IOHCR_G2_IO2_Pos (5U)
  8973. #define TSC_IOHCR_G2_IO2_Msk (0x1UL << TSC_IOHCR_G2_IO2_Pos) /*!< 0x00000020 */
  8974. #define TSC_IOHCR_G2_IO2 TSC_IOHCR_G2_IO2_Msk /*!< GROUP2_IO2 schmitt trigger hysteresis mode */
  8975. #define TSC_IOHCR_G2_IO3_Pos (6U)
  8976. #define TSC_IOHCR_G2_IO3_Msk (0x1UL << TSC_IOHCR_G2_IO3_Pos) /*!< 0x00000040 */
  8977. #define TSC_IOHCR_G2_IO3 TSC_IOHCR_G2_IO3_Msk /*!< GROUP2_IO3 schmitt trigger hysteresis mode */
  8978. #define TSC_IOHCR_G2_IO4_Pos (7U)
  8979. #define TSC_IOHCR_G2_IO4_Msk (0x1UL << TSC_IOHCR_G2_IO4_Pos) /*!< 0x00000080 */
  8980. #define TSC_IOHCR_G2_IO4 TSC_IOHCR_G2_IO4_Msk /*!< GROUP2_IO4 schmitt trigger hysteresis mode */
  8981. #define TSC_IOHCR_G3_IO1_Pos (8U)
  8982. #define TSC_IOHCR_G3_IO1_Msk (0x1UL << TSC_IOHCR_G3_IO1_Pos) /*!< 0x00000100 */
  8983. #define TSC_IOHCR_G3_IO1 TSC_IOHCR_G3_IO1_Msk /*!< GROUP3_IO1 schmitt trigger hysteresis mode */
  8984. #define TSC_IOHCR_G3_IO2_Pos (9U)
  8985. #define TSC_IOHCR_G3_IO2_Msk (0x1UL << TSC_IOHCR_G3_IO2_Pos) /*!< 0x00000200 */
  8986. #define TSC_IOHCR_G3_IO2 TSC_IOHCR_G3_IO2_Msk /*!< GROUP3_IO2 schmitt trigger hysteresis mode */
  8987. #define TSC_IOHCR_G3_IO3_Pos (10U)
  8988. #define TSC_IOHCR_G3_IO3_Msk (0x1UL << TSC_IOHCR_G3_IO3_Pos) /*!< 0x00000400 */
  8989. #define TSC_IOHCR_G3_IO3 TSC_IOHCR_G3_IO3_Msk /*!< GROUP3_IO3 schmitt trigger hysteresis mode */
  8990. #define TSC_IOHCR_G3_IO4_Pos (11U)
  8991. #define TSC_IOHCR_G3_IO4_Msk (0x1UL << TSC_IOHCR_G3_IO4_Pos) /*!< 0x00000800 */
  8992. #define TSC_IOHCR_G3_IO4 TSC_IOHCR_G3_IO4_Msk /*!< GROUP3_IO4 schmitt trigger hysteresis mode */
  8993. #define TSC_IOHCR_G4_IO1_Pos (12U)
  8994. #define TSC_IOHCR_G4_IO1_Msk (0x1UL << TSC_IOHCR_G4_IO1_Pos) /*!< 0x00001000 */
  8995. #define TSC_IOHCR_G4_IO1 TSC_IOHCR_G4_IO1_Msk /*!< GROUP4_IO1 schmitt trigger hysteresis mode */
  8996. #define TSC_IOHCR_G4_IO2_Pos (13U)
  8997. #define TSC_IOHCR_G4_IO2_Msk (0x1UL << TSC_IOHCR_G4_IO2_Pos) /*!< 0x00002000 */
  8998. #define TSC_IOHCR_G4_IO2 TSC_IOHCR_G4_IO2_Msk /*!< GROUP4_IO2 schmitt trigger hysteresis mode */
  8999. #define TSC_IOHCR_G4_IO3_Pos (14U)
  9000. #define TSC_IOHCR_G4_IO3_Msk (0x1UL << TSC_IOHCR_G4_IO3_Pos) /*!< 0x00004000 */
  9001. #define TSC_IOHCR_G4_IO3 TSC_IOHCR_G4_IO3_Msk /*!< GROUP4_IO3 schmitt trigger hysteresis mode */
  9002. #define TSC_IOHCR_G4_IO4_Pos (15U)
  9003. #define TSC_IOHCR_G4_IO4_Msk (0x1UL << TSC_IOHCR_G4_IO4_Pos) /*!< 0x00008000 */
  9004. #define TSC_IOHCR_G4_IO4 TSC_IOHCR_G4_IO4_Msk /*!< GROUP4_IO4 schmitt trigger hysteresis mode */
  9005. #define TSC_IOHCR_G5_IO1_Pos (16U)
  9006. #define TSC_IOHCR_G5_IO1_Msk (0x1UL << TSC_IOHCR_G5_IO1_Pos) /*!< 0x00010000 */
  9007. #define TSC_IOHCR_G5_IO1 TSC_IOHCR_G5_IO1_Msk /*!< GROUP5_IO1 schmitt trigger hysteresis mode */
  9008. #define TSC_IOHCR_G5_IO2_Pos (17U)
  9009. #define TSC_IOHCR_G5_IO2_Msk (0x1UL << TSC_IOHCR_G5_IO2_Pos) /*!< 0x00020000 */
  9010. #define TSC_IOHCR_G5_IO2 TSC_IOHCR_G5_IO2_Msk /*!< GROUP5_IO2 schmitt trigger hysteresis mode */
  9011. #define TSC_IOHCR_G5_IO3_Pos (18U)
  9012. #define TSC_IOHCR_G5_IO3_Msk (0x1UL << TSC_IOHCR_G5_IO3_Pos) /*!< 0x00040000 */
  9013. #define TSC_IOHCR_G5_IO3 TSC_IOHCR_G5_IO3_Msk /*!< GROUP5_IO3 schmitt trigger hysteresis mode */
  9014. #define TSC_IOHCR_G5_IO4_Pos (19U)
  9015. #define TSC_IOHCR_G5_IO4_Msk (0x1UL << TSC_IOHCR_G5_IO4_Pos) /*!< 0x00080000 */
  9016. #define TSC_IOHCR_G5_IO4 TSC_IOHCR_G5_IO4_Msk /*!< GROUP5_IO4 schmitt trigger hysteresis mode */
  9017. #define TSC_IOHCR_G6_IO1_Pos (20U)
  9018. #define TSC_IOHCR_G6_IO1_Msk (0x1UL << TSC_IOHCR_G6_IO1_Pos) /*!< 0x00100000 */
  9019. #define TSC_IOHCR_G6_IO1 TSC_IOHCR_G6_IO1_Msk /*!< GROUP6_IO1 schmitt trigger hysteresis mode */
  9020. #define TSC_IOHCR_G6_IO2_Pos (21U)
  9021. #define TSC_IOHCR_G6_IO2_Msk (0x1UL << TSC_IOHCR_G6_IO2_Pos) /*!< 0x00200000 */
  9022. #define TSC_IOHCR_G6_IO2 TSC_IOHCR_G6_IO2_Msk /*!< GROUP6_IO2 schmitt trigger hysteresis mode */
  9023. #define TSC_IOHCR_G6_IO3_Pos (22U)
  9024. #define TSC_IOHCR_G6_IO3_Msk (0x1UL << TSC_IOHCR_G6_IO3_Pos) /*!< 0x00400000 */
  9025. #define TSC_IOHCR_G6_IO3 TSC_IOHCR_G6_IO3_Msk /*!< GROUP6_IO3 schmitt trigger hysteresis mode */
  9026. #define TSC_IOHCR_G6_IO4_Pos (23U)
  9027. #define TSC_IOHCR_G6_IO4_Msk (0x1UL << TSC_IOHCR_G6_IO4_Pos) /*!< 0x00800000 */
  9028. #define TSC_IOHCR_G6_IO4 TSC_IOHCR_G6_IO4_Msk /*!< GROUP6_IO4 schmitt trigger hysteresis mode */
  9029. #define TSC_IOHCR_G7_IO1_Pos (24U)
  9030. #define TSC_IOHCR_G7_IO1_Msk (0x1UL << TSC_IOHCR_G7_IO1_Pos) /*!< 0x01000000 */
  9031. #define TSC_IOHCR_G7_IO1 TSC_IOHCR_G7_IO1_Msk /*!< GROUP7_IO1 schmitt trigger hysteresis mode */
  9032. #define TSC_IOHCR_G7_IO2_Pos (25U)
  9033. #define TSC_IOHCR_G7_IO2_Msk (0x1UL << TSC_IOHCR_G7_IO2_Pos) /*!< 0x02000000 */
  9034. #define TSC_IOHCR_G7_IO2 TSC_IOHCR_G7_IO2_Msk /*!< GROUP7_IO2 schmitt trigger hysteresis mode */
  9035. #define TSC_IOHCR_G7_IO3_Pos (26U)
  9036. #define TSC_IOHCR_G7_IO3_Msk (0x1UL << TSC_IOHCR_G7_IO3_Pos) /*!< 0x04000000 */
  9037. #define TSC_IOHCR_G7_IO3 TSC_IOHCR_G7_IO3_Msk /*!< GROUP7_IO3 schmitt trigger hysteresis mode */
  9038. #define TSC_IOHCR_G7_IO4_Pos (27U)
  9039. #define TSC_IOHCR_G7_IO4_Msk (0x1UL << TSC_IOHCR_G7_IO4_Pos) /*!< 0x08000000 */
  9040. #define TSC_IOHCR_G7_IO4 TSC_IOHCR_G7_IO4_Msk /*!< GROUP7_IO4 schmitt trigger hysteresis mode */
  9041. /******************* Bit definition for TSC_IOASCR register *****************/
  9042. #define TSC_IOASCR_G1_IO1_Pos (0U)
  9043. #define TSC_IOASCR_G1_IO1_Msk (0x1UL << TSC_IOASCR_G1_IO1_Pos) /*!< 0x00000001 */
  9044. #define TSC_IOASCR_G1_IO1 TSC_IOASCR_G1_IO1_Msk /*!< GROUP1_IO1 analog switch enable */
  9045. #define TSC_IOASCR_G1_IO2_Pos (1U)
  9046. #define TSC_IOASCR_G1_IO2_Msk (0x1UL << TSC_IOASCR_G1_IO2_Pos) /*!< 0x00000002 */
  9047. #define TSC_IOASCR_G1_IO2 TSC_IOASCR_G1_IO2_Msk /*!< GROUP1_IO2 analog switch enable */
  9048. #define TSC_IOASCR_G1_IO3_Pos (2U)
  9049. #define TSC_IOASCR_G1_IO3_Msk (0x1UL << TSC_IOASCR_G1_IO3_Pos) /*!< 0x00000004 */
  9050. #define TSC_IOASCR_G1_IO3 TSC_IOASCR_G1_IO3_Msk /*!< GROUP1_IO3 analog switch enable */
  9051. #define TSC_IOASCR_G1_IO4_Pos (3U)
  9052. #define TSC_IOASCR_G1_IO4_Msk (0x1UL << TSC_IOASCR_G1_IO4_Pos) /*!< 0x00000008 */
  9053. #define TSC_IOASCR_G1_IO4 TSC_IOASCR_G1_IO4_Msk /*!< GROUP1_IO4 analog switch enable */
  9054. #define TSC_IOASCR_G2_IO1_Pos (4U)
  9055. #define TSC_IOASCR_G2_IO1_Msk (0x1UL << TSC_IOASCR_G2_IO1_Pos) /*!< 0x00000010 */
  9056. #define TSC_IOASCR_G2_IO1 TSC_IOASCR_G2_IO1_Msk /*!< GROUP2_IO1 analog switch enable */
  9057. #define TSC_IOASCR_G2_IO2_Pos (5U)
  9058. #define TSC_IOASCR_G2_IO2_Msk (0x1UL << TSC_IOASCR_G2_IO2_Pos) /*!< 0x00000020 */
  9059. #define TSC_IOASCR_G2_IO2 TSC_IOASCR_G2_IO2_Msk /*!< GROUP2_IO2 analog switch enable */
  9060. #define TSC_IOASCR_G2_IO3_Pos (6U)
  9061. #define TSC_IOASCR_G2_IO3_Msk (0x1UL << TSC_IOASCR_G2_IO3_Pos) /*!< 0x00000040 */
  9062. #define TSC_IOASCR_G2_IO3 TSC_IOASCR_G2_IO3_Msk /*!< GROUP2_IO3 analog switch enable */
  9063. #define TSC_IOASCR_G2_IO4_Pos (7U)
  9064. #define TSC_IOASCR_G2_IO4_Msk (0x1UL << TSC_IOASCR_G2_IO4_Pos) /*!< 0x00000080 */
  9065. #define TSC_IOASCR_G2_IO4 TSC_IOASCR_G2_IO4_Msk /*!< GROUP2_IO4 analog switch enable */
  9066. #define TSC_IOASCR_G3_IO1_Pos (8U)
  9067. #define TSC_IOASCR_G3_IO1_Msk (0x1UL << TSC_IOASCR_G3_IO1_Pos) /*!< 0x00000100 */
  9068. #define TSC_IOASCR_G3_IO1 TSC_IOASCR_G3_IO1_Msk /*!< GROUP3_IO1 analog switch enable */
  9069. #define TSC_IOASCR_G3_IO2_Pos (9U)
  9070. #define TSC_IOASCR_G3_IO2_Msk (0x1UL << TSC_IOASCR_G3_IO2_Pos) /*!< 0x00000200 */
  9071. #define TSC_IOASCR_G3_IO2 TSC_IOASCR_G3_IO2_Msk /*!< GROUP3_IO2 analog switch enable */
  9072. #define TSC_IOASCR_G3_IO3_Pos (10U)
  9073. #define TSC_IOASCR_G3_IO3_Msk (0x1UL << TSC_IOASCR_G3_IO3_Pos) /*!< 0x00000400 */
  9074. #define TSC_IOASCR_G3_IO3 TSC_IOASCR_G3_IO3_Msk /*!< GROUP3_IO3 analog switch enable */
  9075. #define TSC_IOASCR_G3_IO4_Pos (11U)
  9076. #define TSC_IOASCR_G3_IO4_Msk (0x1UL << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */
  9077. #define TSC_IOASCR_G3_IO4 TSC_IOASCR_G3_IO4_Msk /*!< GROUP3_IO4 analog switch enable */
  9078. #define TSC_IOASCR_G4_IO1_Pos (12U)
  9079. #define TSC_IOASCR_G4_IO1_Msk (0x1UL << TSC_IOASCR_G4_IO1_Pos) /*!< 0x00001000 */
  9080. #define TSC_IOASCR_G4_IO1 TSC_IOASCR_G4_IO1_Msk /*!< GROUP4_IO1 analog switch enable */
  9081. #define TSC_IOASCR_G4_IO2_Pos (13U)
  9082. #define TSC_IOASCR_G4_IO2_Msk (0x1UL << TSC_IOASCR_G4_IO2_Pos) /*!< 0x00002000 */
  9083. #define TSC_IOASCR_G4_IO2 TSC_IOASCR_G4_IO2_Msk /*!< GROUP4_IO2 analog switch enable */
  9084. #define TSC_IOASCR_G4_IO3_Pos (14U)
  9085. #define TSC_IOASCR_G4_IO3_Msk (0x1UL << TSC_IOASCR_G4_IO3_Pos) /*!< 0x00004000 */
  9086. #define TSC_IOASCR_G4_IO3 TSC_IOASCR_G4_IO3_Msk /*!< GROUP4_IO3 analog switch enable */
  9087. #define TSC_IOASCR_G4_IO4_Pos (15U)
  9088. #define TSC_IOASCR_G4_IO4_Msk (0x1UL << TSC_IOASCR_G4_IO4_Pos) /*!< 0x00008000 */
  9089. #define TSC_IOASCR_G4_IO4 TSC_IOASCR_G4_IO4_Msk /*!< GROUP4_IO4 analog switch enable */
  9090. #define TSC_IOASCR_G5_IO1_Pos (16U)
  9091. #define TSC_IOASCR_G5_IO1_Msk (0x1UL << TSC_IOASCR_G5_IO1_Pos) /*!< 0x00010000 */
  9092. #define TSC_IOASCR_G5_IO1 TSC_IOASCR_G5_IO1_Msk /*!< GROUP5_IO1 analog switch enable */
  9093. #define TSC_IOASCR_G5_IO2_Pos (17U)
  9094. #define TSC_IOASCR_G5_IO2_Msk (0x1UL << TSC_IOASCR_G5_IO2_Pos) /*!< 0x00020000 */
  9095. #define TSC_IOASCR_G5_IO2 TSC_IOASCR_G5_IO2_Msk /*!< GROUP5_IO2 analog switch enable */
  9096. #define TSC_IOASCR_G5_IO3_Pos (18U)
  9097. #define TSC_IOASCR_G5_IO3_Msk (0x1UL << TSC_IOASCR_G5_IO3_Pos) /*!< 0x00040000 */
  9098. #define TSC_IOASCR_G5_IO3 TSC_IOASCR_G5_IO3_Msk /*!< GROUP5_IO3 analog switch enable */
  9099. #define TSC_IOASCR_G5_IO4_Pos (19U)
  9100. #define TSC_IOASCR_G5_IO4_Msk (0x1UL << TSC_IOASCR_G5_IO4_Pos) /*!< 0x00080000 */
  9101. #define TSC_IOASCR_G5_IO4 TSC_IOASCR_G5_IO4_Msk /*!< GROUP5_IO4 analog switch enable */
  9102. #define TSC_IOASCR_G6_IO1_Pos (20U)
  9103. #define TSC_IOASCR_G6_IO1_Msk (0x1UL << TSC_IOASCR_G6_IO1_Pos) /*!< 0x00100000 */
  9104. #define TSC_IOASCR_G6_IO1 TSC_IOASCR_G6_IO1_Msk /*!< GROUP6_IO1 analog switch enable */
  9105. #define TSC_IOASCR_G6_IO2_Pos (21U)
  9106. #define TSC_IOASCR_G6_IO2_Msk (0x1UL << TSC_IOASCR_G6_IO2_Pos) /*!< 0x00200000 */
  9107. #define TSC_IOASCR_G6_IO2 TSC_IOASCR_G6_IO2_Msk /*!< GROUP6_IO2 analog switch enable */
  9108. #define TSC_IOASCR_G6_IO3_Pos (22U)
  9109. #define TSC_IOASCR_G6_IO3_Msk (0x1UL << TSC_IOASCR_G6_IO3_Pos) /*!< 0x00400000 */
  9110. #define TSC_IOASCR_G6_IO3 TSC_IOASCR_G6_IO3_Msk /*!< GROUP6_IO3 analog switch enable */
  9111. #define TSC_IOASCR_G6_IO4_Pos (23U)
  9112. #define TSC_IOASCR_G6_IO4_Msk (0x1UL << TSC_IOASCR_G6_IO4_Pos) /*!< 0x00800000 */
  9113. #define TSC_IOASCR_G6_IO4 TSC_IOASCR_G6_IO4_Msk /*!< GROUP6_IO4 analog switch enable */
  9114. #define TSC_IOASCR_G7_IO1_Pos (24U)
  9115. #define TSC_IOASCR_G7_IO1_Msk (0x1UL << TSC_IOASCR_G7_IO1_Pos) /*!< 0x01000000 */
  9116. #define TSC_IOASCR_G7_IO1 TSC_IOASCR_G7_IO1_Msk /*!< GROUP7_IO1 analog switch enable */
  9117. #define TSC_IOASCR_G7_IO2_Pos (25U)
  9118. #define TSC_IOASCR_G7_IO2_Msk (0x1UL << TSC_IOASCR_G7_IO2_Pos) /*!< 0x02000000 */
  9119. #define TSC_IOASCR_G7_IO2 TSC_IOASCR_G7_IO2_Msk /*!< GROUP7_IO2 analog switch enable */
  9120. #define TSC_IOASCR_G7_IO3_Pos (26U)
  9121. #define TSC_IOASCR_G7_IO3_Msk (0x1UL << TSC_IOASCR_G7_IO3_Pos) /*!< 0x04000000 */
  9122. #define TSC_IOASCR_G7_IO3 TSC_IOASCR_G7_IO3_Msk /*!< GROUP7_IO3 analog switch enable */
  9123. #define TSC_IOASCR_G7_IO4_Pos (27U)
  9124. #define TSC_IOASCR_G7_IO4_Msk (0x1UL << TSC_IOASCR_G7_IO4_Pos) /*!< 0x08000000 */
  9125. #define TSC_IOASCR_G7_IO4 TSC_IOASCR_G7_IO4_Msk /*!< GROUP7_IO4 analog switch enable */
  9126. /******************* Bit definition for TSC_IOSCR register ******************/
  9127. #define TSC_IOSCR_G1_IO1_Pos (0U)
  9128. #define TSC_IOSCR_G1_IO1_Msk (0x1UL << TSC_IOSCR_G1_IO1_Pos) /*!< 0x00000001 */
  9129. #define TSC_IOSCR_G1_IO1 TSC_IOSCR_G1_IO1_Msk /*!< GROUP1_IO1 sampling mode */
  9130. #define TSC_IOSCR_G1_IO2_Pos (1U)
  9131. #define TSC_IOSCR_G1_IO2_Msk (0x1UL << TSC_IOSCR_G1_IO2_Pos) /*!< 0x00000002 */
  9132. #define TSC_IOSCR_G1_IO2 TSC_IOSCR_G1_IO2_Msk /*!< GROUP1_IO2 sampling mode */
  9133. #define TSC_IOSCR_G1_IO3_Pos (2U)
  9134. #define TSC_IOSCR_G1_IO3_Msk (0x1UL << TSC_IOSCR_G1_IO3_Pos) /*!< 0x00000004 */
  9135. #define TSC_IOSCR_G1_IO3 TSC_IOSCR_G1_IO3_Msk /*!< GROUP1_IO3 sampling mode */
  9136. #define TSC_IOSCR_G1_IO4_Pos (3U)
  9137. #define TSC_IOSCR_G1_IO4_Msk (0x1UL << TSC_IOSCR_G1_IO4_Pos) /*!< 0x00000008 */
  9138. #define TSC_IOSCR_G1_IO4 TSC_IOSCR_G1_IO4_Msk /*!< GROUP1_IO4 sampling mode */
  9139. #define TSC_IOSCR_G2_IO1_Pos (4U)
  9140. #define TSC_IOSCR_G2_IO1_Msk (0x1UL << TSC_IOSCR_G2_IO1_Pos) /*!< 0x00000010 */
  9141. #define TSC_IOSCR_G2_IO1 TSC_IOSCR_G2_IO1_Msk /*!< GROUP2_IO1 sampling mode */
  9142. #define TSC_IOSCR_G2_IO2_Pos (5U)
  9143. #define TSC_IOSCR_G2_IO2_Msk (0x1UL << TSC_IOSCR_G2_IO2_Pos) /*!< 0x00000020 */
  9144. #define TSC_IOSCR_G2_IO2 TSC_IOSCR_G2_IO2_Msk /*!< GROUP2_IO2 sampling mode */
  9145. #define TSC_IOSCR_G2_IO3_Pos (6U)
  9146. #define TSC_IOSCR_G2_IO3_Msk (0x1UL << TSC_IOSCR_G2_IO3_Pos) /*!< 0x00000040 */
  9147. #define TSC_IOSCR_G2_IO3 TSC_IOSCR_G2_IO3_Msk /*!< GROUP2_IO3 sampling mode */
  9148. #define TSC_IOSCR_G2_IO4_Pos (7U)
  9149. #define TSC_IOSCR_G2_IO4_Msk (0x1UL << TSC_IOSCR_G2_IO4_Pos) /*!< 0x00000080 */
  9150. #define TSC_IOSCR_G2_IO4 TSC_IOSCR_G2_IO4_Msk /*!< GROUP2_IO4 sampling mode */
  9151. #define TSC_IOSCR_G3_IO1_Pos (8U)
  9152. #define TSC_IOSCR_G3_IO1_Msk (0x1UL << TSC_IOSCR_G3_IO1_Pos) /*!< 0x00000100 */
  9153. #define TSC_IOSCR_G3_IO1 TSC_IOSCR_G3_IO1_Msk /*!< GROUP3_IO1 sampling mode */
  9154. #define TSC_IOSCR_G3_IO2_Pos (9U)
  9155. #define TSC_IOSCR_G3_IO2_Msk (0x1UL << TSC_IOSCR_G3_IO2_Pos) /*!< 0x00000200 */
  9156. #define TSC_IOSCR_G3_IO2 TSC_IOSCR_G3_IO2_Msk /*!< GROUP3_IO2 sampling mode */
  9157. #define TSC_IOSCR_G3_IO3_Pos (10U)
  9158. #define TSC_IOSCR_G3_IO3_Msk (0x1UL << TSC_IOSCR_G3_IO3_Pos) /*!< 0x00000400 */
  9159. #define TSC_IOSCR_G3_IO3 TSC_IOSCR_G3_IO3_Msk /*!< GROUP3_IO3 sampling mode */
  9160. #define TSC_IOSCR_G3_IO4_Pos (11U)
  9161. #define TSC_IOSCR_G3_IO4_Msk (0x1UL << TSC_IOSCR_G3_IO4_Pos) /*!< 0x00000800 */
  9162. #define TSC_IOSCR_G3_IO4 TSC_IOSCR_G3_IO4_Msk /*!< GROUP3_IO4 sampling mode */
  9163. #define TSC_IOSCR_G4_IO1_Pos (12U)
  9164. #define TSC_IOSCR_G4_IO1_Msk (0x1UL << TSC_IOSCR_G4_IO1_Pos) /*!< 0x00001000 */
  9165. #define TSC_IOSCR_G4_IO1 TSC_IOSCR_G4_IO1_Msk /*!< GROUP4_IO1 sampling mode */
  9166. #define TSC_IOSCR_G4_IO2_Pos (13U)
  9167. #define TSC_IOSCR_G4_IO2_Msk (0x1UL << TSC_IOSCR_G4_IO2_Pos) /*!< 0x00002000 */
  9168. #define TSC_IOSCR_G4_IO2 TSC_IOSCR_G4_IO2_Msk /*!< GROUP4_IO2 sampling mode */
  9169. #define TSC_IOSCR_G4_IO3_Pos (14U)
  9170. #define TSC_IOSCR_G4_IO3_Msk (0x1UL << TSC_IOSCR_G4_IO3_Pos) /*!< 0x00004000 */
  9171. #define TSC_IOSCR_G4_IO3 TSC_IOSCR_G4_IO3_Msk /*!< GROUP4_IO3 sampling mode */
  9172. #define TSC_IOSCR_G4_IO4_Pos (15U)
  9173. #define TSC_IOSCR_G4_IO4_Msk (0x1UL << TSC_IOSCR_G4_IO4_Pos) /*!< 0x00008000 */
  9174. #define TSC_IOSCR_G4_IO4 TSC_IOSCR_G4_IO4_Msk /*!< GROUP4_IO4 sampling mode */
  9175. #define TSC_IOSCR_G5_IO1_Pos (16U)
  9176. #define TSC_IOSCR_G5_IO1_Msk (0x1UL << TSC_IOSCR_G5_IO1_Pos) /*!< 0x00010000 */
  9177. #define TSC_IOSCR_G5_IO1 TSC_IOSCR_G5_IO1_Msk /*!< GROUP5_IO1 sampling mode */
  9178. #define TSC_IOSCR_G5_IO2_Pos (17U)
  9179. #define TSC_IOSCR_G5_IO2_Msk (0x1UL << TSC_IOSCR_G5_IO2_Pos) /*!< 0x00020000 */
  9180. #define TSC_IOSCR_G5_IO2 TSC_IOSCR_G5_IO2_Msk /*!< GROUP5_IO2 sampling mode */
  9181. #define TSC_IOSCR_G5_IO3_Pos (18U)
  9182. #define TSC_IOSCR_G5_IO3_Msk (0x1UL << TSC_IOSCR_G5_IO3_Pos) /*!< 0x00040000 */
  9183. #define TSC_IOSCR_G5_IO3 TSC_IOSCR_G5_IO3_Msk /*!< GROUP5_IO3 sampling mode */
  9184. #define TSC_IOSCR_G5_IO4_Pos (19U)
  9185. #define TSC_IOSCR_G5_IO4_Msk (0x1UL << TSC_IOSCR_G5_IO4_Pos) /*!< 0x00080000 */
  9186. #define TSC_IOSCR_G5_IO4 TSC_IOSCR_G5_IO4_Msk /*!< GROUP5_IO4 sampling mode */
  9187. #define TSC_IOSCR_G6_IO1_Pos (20U)
  9188. #define TSC_IOSCR_G6_IO1_Msk (0x1UL << TSC_IOSCR_G6_IO1_Pos) /*!< 0x00100000 */
  9189. #define TSC_IOSCR_G6_IO1 TSC_IOSCR_G6_IO1_Msk /*!< GROUP6_IO1 sampling mode */
  9190. #define TSC_IOSCR_G6_IO2_Pos (21U)
  9191. #define TSC_IOSCR_G6_IO2_Msk (0x1UL << TSC_IOSCR_G6_IO2_Pos) /*!< 0x00200000 */
  9192. #define TSC_IOSCR_G6_IO2 TSC_IOSCR_G6_IO2_Msk /*!< GROUP6_IO2 sampling mode */
  9193. #define TSC_IOSCR_G6_IO3_Pos (22U)
  9194. #define TSC_IOSCR_G6_IO3_Msk (0x1UL << TSC_IOSCR_G6_IO3_Pos) /*!< 0x00400000 */
  9195. #define TSC_IOSCR_G6_IO3 TSC_IOSCR_G6_IO3_Msk /*!< GROUP6_IO3 sampling mode */
  9196. #define TSC_IOSCR_G6_IO4_Pos (23U)
  9197. #define TSC_IOSCR_G6_IO4_Msk (0x1UL << TSC_IOSCR_G6_IO4_Pos) /*!< 0x00800000 */
  9198. #define TSC_IOSCR_G6_IO4 TSC_IOSCR_G6_IO4_Msk /*!< GROUP6_IO4 sampling mode */
  9199. #define TSC_IOSCR_G7_IO1_Pos (24U)
  9200. #define TSC_IOSCR_G7_IO1_Msk (0x1UL << TSC_IOSCR_G7_IO1_Pos) /*!< 0x01000000 */
  9201. #define TSC_IOSCR_G7_IO1 TSC_IOSCR_G7_IO1_Msk /*!< GROUP7_IO1 sampling mode */
  9202. #define TSC_IOSCR_G7_IO2_Pos (25U)
  9203. #define TSC_IOSCR_G7_IO2_Msk (0x1UL << TSC_IOSCR_G7_IO2_Pos) /*!< 0x02000000 */
  9204. #define TSC_IOSCR_G7_IO2 TSC_IOSCR_G7_IO2_Msk /*!< GROUP7_IO2 sampling mode */
  9205. #define TSC_IOSCR_G7_IO3_Pos (26U)
  9206. #define TSC_IOSCR_G7_IO3_Msk (0x1UL << TSC_IOSCR_G7_IO3_Pos) /*!< 0x04000000 */
  9207. #define TSC_IOSCR_G7_IO3 TSC_IOSCR_G7_IO3_Msk /*!< GROUP7_IO3 sampling mode */
  9208. #define TSC_IOSCR_G7_IO4_Pos (27U)
  9209. #define TSC_IOSCR_G7_IO4_Msk (0x1UL << TSC_IOSCR_G7_IO4_Pos) /*!< 0x08000000 */
  9210. #define TSC_IOSCR_G7_IO4 TSC_IOSCR_G7_IO4_Msk /*!< GROUP7_IO4 sampling mode */
  9211. /******************* Bit definition for TSC_IOCCR register ******************/
  9212. #define TSC_IOCCR_G1_IO1_Pos (0U)
  9213. #define TSC_IOCCR_G1_IO1_Msk (0x1UL << TSC_IOCCR_G1_IO1_Pos) /*!< 0x00000001 */
  9214. #define TSC_IOCCR_G1_IO1 TSC_IOCCR_G1_IO1_Msk /*!< GROUP1_IO1 channel mode */
  9215. #define TSC_IOCCR_G1_IO2_Pos (1U)
  9216. #define TSC_IOCCR_G1_IO2_Msk (0x1UL << TSC_IOCCR_G1_IO2_Pos) /*!< 0x00000002 */
  9217. #define TSC_IOCCR_G1_IO2 TSC_IOCCR_G1_IO2_Msk /*!< GROUP1_IO2 channel mode */
  9218. #define TSC_IOCCR_G1_IO3_Pos (2U)
  9219. #define TSC_IOCCR_G1_IO3_Msk (0x1UL << TSC_IOCCR_G1_IO3_Pos) /*!< 0x00000004 */
  9220. #define TSC_IOCCR_G1_IO3 TSC_IOCCR_G1_IO3_Msk /*!< GROUP1_IO3 channel mode */
  9221. #define TSC_IOCCR_G1_IO4_Pos (3U)
  9222. #define TSC_IOCCR_G1_IO4_Msk (0x1UL << TSC_IOCCR_G1_IO4_Pos) /*!< 0x00000008 */
  9223. #define TSC_IOCCR_G1_IO4 TSC_IOCCR_G1_IO4_Msk /*!< GROUP1_IO4 channel mode */
  9224. #define TSC_IOCCR_G2_IO1_Pos (4U)
  9225. #define TSC_IOCCR_G2_IO1_Msk (0x1UL << TSC_IOCCR_G2_IO1_Pos) /*!< 0x00000010 */
  9226. #define TSC_IOCCR_G2_IO1 TSC_IOCCR_G2_IO1_Msk /*!< GROUP2_IO1 channel mode */
  9227. #define TSC_IOCCR_G2_IO2_Pos (5U)
  9228. #define TSC_IOCCR_G2_IO2_Msk (0x1UL << TSC_IOCCR_G2_IO2_Pos) /*!< 0x00000020 */
  9229. #define TSC_IOCCR_G2_IO2 TSC_IOCCR_G2_IO2_Msk /*!< GROUP2_IO2 channel mode */
  9230. #define TSC_IOCCR_G2_IO3_Pos (6U)
  9231. #define TSC_IOCCR_G2_IO3_Msk (0x1UL << TSC_IOCCR_G2_IO3_Pos) /*!< 0x00000040 */
  9232. #define TSC_IOCCR_G2_IO3 TSC_IOCCR_G2_IO3_Msk /*!< GROUP2_IO3 channel mode */
  9233. #define TSC_IOCCR_G2_IO4_Pos (7U)
  9234. #define TSC_IOCCR_G2_IO4_Msk (0x1UL << TSC_IOCCR_G2_IO4_Pos) /*!< 0x00000080 */
  9235. #define TSC_IOCCR_G2_IO4 TSC_IOCCR_G2_IO4_Msk /*!< GROUP2_IO4 channel mode */
  9236. #define TSC_IOCCR_G3_IO1_Pos (8U)
  9237. #define TSC_IOCCR_G3_IO1_Msk (0x1UL << TSC_IOCCR_G3_IO1_Pos) /*!< 0x00000100 */
  9238. #define TSC_IOCCR_G3_IO1 TSC_IOCCR_G3_IO1_Msk /*!< GROUP3_IO1 channel mode */
  9239. #define TSC_IOCCR_G3_IO2_Pos (9U)
  9240. #define TSC_IOCCR_G3_IO2_Msk (0x1UL << TSC_IOCCR_G3_IO2_Pos) /*!< 0x00000200 */
  9241. #define TSC_IOCCR_G3_IO2 TSC_IOCCR_G3_IO2_Msk /*!< GROUP3_IO2 channel mode */
  9242. #define TSC_IOCCR_G3_IO3_Pos (10U)
  9243. #define TSC_IOCCR_G3_IO3_Msk (0x1UL << TSC_IOCCR_G3_IO3_Pos) /*!< 0x00000400 */
  9244. #define TSC_IOCCR_G3_IO3 TSC_IOCCR_G3_IO3_Msk /*!< GROUP3_IO3 channel mode */
  9245. #define TSC_IOCCR_G3_IO4_Pos (11U)
  9246. #define TSC_IOCCR_G3_IO4_Msk (0x1UL << TSC_IOCCR_G3_IO4_Pos) /*!< 0x00000800 */
  9247. #define TSC_IOCCR_G3_IO4 TSC_IOCCR_G3_IO4_Msk /*!< GROUP3_IO4 channel mode */
  9248. #define TSC_IOCCR_G4_IO1_Pos (12U)
  9249. #define TSC_IOCCR_G4_IO1_Msk (0x1UL << TSC_IOCCR_G4_IO1_Pos) /*!< 0x00001000 */
  9250. #define TSC_IOCCR_G4_IO1 TSC_IOCCR_G4_IO1_Msk /*!< GROUP4_IO1 channel mode */
  9251. #define TSC_IOCCR_G4_IO2_Pos (13U)
  9252. #define TSC_IOCCR_G4_IO2_Msk (0x1UL << TSC_IOCCR_G4_IO2_Pos) /*!< 0x00002000 */
  9253. #define TSC_IOCCR_G4_IO2 TSC_IOCCR_G4_IO2_Msk /*!< GROUP4_IO2 channel mode */
  9254. #define TSC_IOCCR_G4_IO3_Pos (14U)
  9255. #define TSC_IOCCR_G4_IO3_Msk (0x1UL << TSC_IOCCR_G4_IO3_Pos) /*!< 0x00004000 */
  9256. #define TSC_IOCCR_G4_IO3 TSC_IOCCR_G4_IO3_Msk /*!< GROUP4_IO3 channel mode */
  9257. #define TSC_IOCCR_G4_IO4_Pos (15U)
  9258. #define TSC_IOCCR_G4_IO4_Msk (0x1UL << TSC_IOCCR_G4_IO4_Pos) /*!< 0x00008000 */
  9259. #define TSC_IOCCR_G4_IO4 TSC_IOCCR_G4_IO4_Msk /*!< GROUP4_IO4 channel mode */
  9260. #define TSC_IOCCR_G5_IO1_Pos (16U)
  9261. #define TSC_IOCCR_G5_IO1_Msk (0x1UL << TSC_IOCCR_G5_IO1_Pos) /*!< 0x00010000 */
  9262. #define TSC_IOCCR_G5_IO1 TSC_IOCCR_G5_IO1_Msk /*!< GROUP5_IO1 channel mode */
  9263. #define TSC_IOCCR_G5_IO2_Pos (17U)
  9264. #define TSC_IOCCR_G5_IO2_Msk (0x1UL << TSC_IOCCR_G5_IO2_Pos) /*!< 0x00020000 */
  9265. #define TSC_IOCCR_G5_IO2 TSC_IOCCR_G5_IO2_Msk /*!< GROUP5_IO2 channel mode */
  9266. #define TSC_IOCCR_G5_IO3_Pos (18U)
  9267. #define TSC_IOCCR_G5_IO3_Msk (0x1UL << TSC_IOCCR_G5_IO3_Pos) /*!< 0x00040000 */
  9268. #define TSC_IOCCR_G5_IO3 TSC_IOCCR_G5_IO3_Msk /*!< GROUP5_IO3 channel mode */
  9269. #define TSC_IOCCR_G5_IO4_Pos (19U)
  9270. #define TSC_IOCCR_G5_IO4_Msk (0x1UL << TSC_IOCCR_G5_IO4_Pos) /*!< 0x00080000 */
  9271. #define TSC_IOCCR_G5_IO4 TSC_IOCCR_G5_IO4_Msk /*!< GROUP5_IO4 channel mode */
  9272. #define TSC_IOCCR_G6_IO1_Pos (20U)
  9273. #define TSC_IOCCR_G6_IO1_Msk (0x1UL << TSC_IOCCR_G6_IO1_Pos) /*!< 0x00100000 */
  9274. #define TSC_IOCCR_G6_IO1 TSC_IOCCR_G6_IO1_Msk /*!< GROUP6_IO1 channel mode */
  9275. #define TSC_IOCCR_G6_IO2_Pos (21U)
  9276. #define TSC_IOCCR_G6_IO2_Msk (0x1UL << TSC_IOCCR_G6_IO2_Pos) /*!< 0x00200000 */
  9277. #define TSC_IOCCR_G6_IO2 TSC_IOCCR_G6_IO2_Msk /*!< GROUP6_IO2 channel mode */
  9278. #define TSC_IOCCR_G6_IO3_Pos (22U)
  9279. #define TSC_IOCCR_G6_IO3_Msk (0x1UL << TSC_IOCCR_G6_IO3_Pos) /*!< 0x00400000 */
  9280. #define TSC_IOCCR_G6_IO3 TSC_IOCCR_G6_IO3_Msk /*!< GROUP6_IO3 channel mode */
  9281. #define TSC_IOCCR_G6_IO4_Pos (23U)
  9282. #define TSC_IOCCR_G6_IO4_Msk (0x1UL << TSC_IOCCR_G6_IO4_Pos) /*!< 0x00800000 */
  9283. #define TSC_IOCCR_G6_IO4 TSC_IOCCR_G6_IO4_Msk /*!< GROUP6_IO4 channel mode */
  9284. #define TSC_IOCCR_G7_IO1_Pos (24U)
  9285. #define TSC_IOCCR_G7_IO1_Msk (0x1UL << TSC_IOCCR_G7_IO1_Pos) /*!< 0x01000000 */
  9286. #define TSC_IOCCR_G7_IO1 TSC_IOCCR_G7_IO1_Msk /*!< GROUP7_IO1 channel mode */
  9287. #define TSC_IOCCR_G7_IO2_Pos (25U)
  9288. #define TSC_IOCCR_G7_IO2_Msk (0x1UL << TSC_IOCCR_G7_IO2_Pos) /*!< 0x02000000 */
  9289. #define TSC_IOCCR_G7_IO2 TSC_IOCCR_G7_IO2_Msk /*!< GROUP7_IO2 channel mode */
  9290. #define TSC_IOCCR_G7_IO3_Pos (26U)
  9291. #define TSC_IOCCR_G7_IO3_Msk (0x1UL << TSC_IOCCR_G7_IO3_Pos) /*!< 0x04000000 */
  9292. #define TSC_IOCCR_G7_IO3 TSC_IOCCR_G7_IO3_Msk /*!< GROUP7_IO3 channel mode */
  9293. #define TSC_IOCCR_G7_IO4_Pos (27U)
  9294. #define TSC_IOCCR_G7_IO4_Msk (0x1UL << TSC_IOCCR_G7_IO4_Pos) /*!< 0x08000000 */
  9295. #define TSC_IOCCR_G7_IO4 TSC_IOCCR_G7_IO4_Msk /*!< GROUP7_IO4 channel mode */
  9296. /******************* Bit definition for TSC_IOGCSR register *****************/
  9297. #define TSC_IOGCSR_G1E_Pos (0U)
  9298. #define TSC_IOGCSR_G1E_Msk (0x1UL << TSC_IOGCSR_G1E_Pos) /*!< 0x00000001 */
  9299. #define TSC_IOGCSR_G1E TSC_IOGCSR_G1E_Msk /*!< Analog IO GROUP1 enable */
  9300. #define TSC_IOGCSR_G2E_Pos (1U)
  9301. #define TSC_IOGCSR_G2E_Msk (0x1UL << TSC_IOGCSR_G2E_Pos) /*!< 0x00000002 */
  9302. #define TSC_IOGCSR_G2E TSC_IOGCSR_G2E_Msk /*!< Analog IO GROUP2 enable */
  9303. #define TSC_IOGCSR_G3E_Pos (2U)
  9304. #define TSC_IOGCSR_G3E_Msk (0x1UL << TSC_IOGCSR_G3E_Pos) /*!< 0x00000004 */
  9305. #define TSC_IOGCSR_G3E TSC_IOGCSR_G3E_Msk /*!< Analog IO GROUP3 enable */
  9306. #define TSC_IOGCSR_G4E_Pos (3U)
  9307. #define TSC_IOGCSR_G4E_Msk (0x1UL << TSC_IOGCSR_G4E_Pos) /*!< 0x00000008 */
  9308. #define TSC_IOGCSR_G4E TSC_IOGCSR_G4E_Msk /*!< Analog IO GROUP4 enable */
  9309. #define TSC_IOGCSR_G5E_Pos (4U)
  9310. #define TSC_IOGCSR_G5E_Msk (0x1UL << TSC_IOGCSR_G5E_Pos) /*!< 0x00000010 */
  9311. #define TSC_IOGCSR_G5E TSC_IOGCSR_G5E_Msk /*!< Analog IO GROUP5 enable */
  9312. #define TSC_IOGCSR_G6E_Pos (5U)
  9313. #define TSC_IOGCSR_G6E_Msk (0x1UL << TSC_IOGCSR_G6E_Pos) /*!< 0x00000020 */
  9314. #define TSC_IOGCSR_G6E TSC_IOGCSR_G6E_Msk /*!< Analog IO GROUP6 enable */
  9315. #define TSC_IOGCSR_G7E_Pos (6U)
  9316. #define TSC_IOGCSR_G7E_Msk (0x1UL << TSC_IOGCSR_G7E_Pos) /*!< 0x00000040 */
  9317. #define TSC_IOGCSR_G7E TSC_IOGCSR_G7E_Msk /*!< Analog IO GROUP7 enable */
  9318. #define TSC_IOGCSR_G1S_Pos (16U)
  9319. #define TSC_IOGCSR_G1S_Msk (0x1UL << TSC_IOGCSR_G1S_Pos) /*!< 0x00010000 */
  9320. #define TSC_IOGCSR_G1S TSC_IOGCSR_G1S_Msk /*!< Analog IO GROUP1 status */
  9321. #define TSC_IOGCSR_G2S_Pos (17U)
  9322. #define TSC_IOGCSR_G2S_Msk (0x1UL << TSC_IOGCSR_G2S_Pos) /*!< 0x00020000 */
  9323. #define TSC_IOGCSR_G2S TSC_IOGCSR_G2S_Msk /*!< Analog IO GROUP2 status */
  9324. #define TSC_IOGCSR_G3S_Pos (18U)
  9325. #define TSC_IOGCSR_G3S_Msk (0x1UL << TSC_IOGCSR_G3S_Pos) /*!< 0x00040000 */
  9326. #define TSC_IOGCSR_G3S TSC_IOGCSR_G3S_Msk /*!< Analog IO GROUP3 status */
  9327. #define TSC_IOGCSR_G4S_Pos (19U)
  9328. #define TSC_IOGCSR_G4S_Msk (0x1UL << TSC_IOGCSR_G4S_Pos) /*!< 0x00080000 */
  9329. #define TSC_IOGCSR_G4S TSC_IOGCSR_G4S_Msk /*!< Analog IO GROUP4 status */
  9330. #define TSC_IOGCSR_G5S_Pos (20U)
  9331. #define TSC_IOGCSR_G5S_Msk (0x1UL << TSC_IOGCSR_G5S_Pos) /*!< 0x00100000 */
  9332. #define TSC_IOGCSR_G5S TSC_IOGCSR_G5S_Msk /*!< Analog IO GROUP5 status */
  9333. #define TSC_IOGCSR_G6S_Pos (21U)
  9334. #define TSC_IOGCSR_G6S_Msk (0x1UL << TSC_IOGCSR_G6S_Pos) /*!< 0x00200000 */
  9335. #define TSC_IOGCSR_G6S TSC_IOGCSR_G6S_Msk /*!< Analog IO GROUP6 status */
  9336. #define TSC_IOGCSR_G7S_Pos (22U)
  9337. #define TSC_IOGCSR_G7S_Msk (0x1UL << TSC_IOGCSR_G7S_Pos) /*!< 0x00400000 */
  9338. #define TSC_IOGCSR_G7S TSC_IOGCSR_G7S_Msk /*!< Analog IO GROUP7 status */
  9339. /******************* Bit definition for TSC_IOGXCR register *****************/
  9340. #define TSC_IOGXCR_CNT_Pos (0U)
  9341. #define TSC_IOGXCR_CNT_Msk (0x3FFFUL << TSC_IOGXCR_CNT_Pos) /*!< 0x00003FFF */
  9342. #define TSC_IOGXCR_CNT TSC_IOGXCR_CNT_Msk /*!< CNT[13:0] bits (Counter value) */
  9343. /******************************************************************************/
  9344. /* */
  9345. /* LCD Controller (LCD) */
  9346. /* */
  9347. /******************************************************************************/
  9348. /******************* Bit definition for LCD_CR register *********************/
  9349. #define LCD_CR_LCDEN_Pos (0U)
  9350. #define LCD_CR_LCDEN_Msk (0x1UL << LCD_CR_LCDEN_Pos) /*!< 0x00000001 */
  9351. #define LCD_CR_LCDEN LCD_CR_LCDEN_Msk /*!< LCD Enable Bit */
  9352. #define LCD_CR_VSEL_Pos (1U)
  9353. #define LCD_CR_VSEL_Msk (0x1UL << LCD_CR_VSEL_Pos) /*!< 0x00000002 */
  9354. #define LCD_CR_VSEL LCD_CR_VSEL_Msk /*!< Voltage source selector Bit */
  9355. #define LCD_CR_DUTY_Pos (2U)
  9356. #define LCD_CR_DUTY_Msk (0x7UL << LCD_CR_DUTY_Pos) /*!< 0x0000001C */
  9357. #define LCD_CR_DUTY LCD_CR_DUTY_Msk /*!< DUTY[2:0] bits (Duty selector) */
  9358. #define LCD_CR_DUTY_0 (0x1U << LCD_CR_DUTY_Pos) /*!< 0x00000004 */
  9359. #define LCD_CR_DUTY_1 (0x2U << LCD_CR_DUTY_Pos) /*!< 0x00000008 */
  9360. #define LCD_CR_DUTY_2 (0x4U << LCD_CR_DUTY_Pos) /*!< 0x00000010 */
  9361. #define LCD_CR_BIAS_Pos (5U)
  9362. #define LCD_CR_BIAS_Msk (0x3UL << LCD_CR_BIAS_Pos) /*!< 0x00000060 */
  9363. #define LCD_CR_BIAS LCD_CR_BIAS_Msk /*!< BIAS[1:0] bits (Bias selector) */
  9364. #define LCD_CR_BIAS_0 (0x1U << LCD_CR_BIAS_Pos) /*!< 0x00000020 */
  9365. #define LCD_CR_BIAS_1 (0x2U << LCD_CR_BIAS_Pos) /*!< 0x00000040 */
  9366. #define LCD_CR_MUX_SEG_Pos (7U)
  9367. #define LCD_CR_MUX_SEG_Msk (0x1UL << LCD_CR_MUX_SEG_Pos) /*!< 0x00000080 */
  9368. #define LCD_CR_MUX_SEG LCD_CR_MUX_SEG_Msk /*!< Mux Segment Enable Bit */
  9369. #define LCD_CR_BUFEN_Pos (8U)
  9370. #define LCD_CR_BUFEN_Msk (0x1UL << LCD_CR_BUFEN_Pos) /*!< 0x00000100 */
  9371. #define LCD_CR_BUFEN LCD_CR_BUFEN_Msk /*!< Voltage output buffer enable */
  9372. /******************* Bit definition for LCD_FCR register ********************/
  9373. #define LCD_FCR_HD_Pos (0U)
  9374. #define LCD_FCR_HD_Msk (0x1UL << LCD_FCR_HD_Pos) /*!< 0x00000001 */
  9375. #define LCD_FCR_HD LCD_FCR_HD_Msk /*!< High Drive Enable Bit */
  9376. #define LCD_FCR_SOFIE_Pos (1U)
  9377. #define LCD_FCR_SOFIE_Msk (0x1UL << LCD_FCR_SOFIE_Pos) /*!< 0x00000002 */
  9378. #define LCD_FCR_SOFIE LCD_FCR_SOFIE_Msk /*!< Start of Frame Interrupt Enable Bit */
  9379. #define LCD_FCR_UDDIE_Pos (3U)
  9380. #define LCD_FCR_UDDIE_Msk (0x1UL << LCD_FCR_UDDIE_Pos) /*!< 0x00000008 */
  9381. #define LCD_FCR_UDDIE LCD_FCR_UDDIE_Msk /*!< Update Display Done Interrupt Enable Bit */
  9382. #define LCD_FCR_PON_Pos (4U)
  9383. #define LCD_FCR_PON_Msk (0x7UL << LCD_FCR_PON_Pos) /*!< 0x00000070 */
  9384. #define LCD_FCR_PON LCD_FCR_PON_Msk /*!< PON[2:0] bits (Pulse ON Duration) */
  9385. #define LCD_FCR_PON_0 (0x1U << LCD_FCR_PON_Pos) /*!< 0x00000010 */
  9386. #define LCD_FCR_PON_1 (0x2U << LCD_FCR_PON_Pos) /*!< 0x00000020 */
  9387. #define LCD_FCR_PON_2 (0x4U << LCD_FCR_PON_Pos) /*!< 0x00000040 */
  9388. #define LCD_FCR_DEAD_Pos (7U)
  9389. #define LCD_FCR_DEAD_Msk (0x7UL << LCD_FCR_DEAD_Pos) /*!< 0x00000380 */
  9390. #define LCD_FCR_DEAD LCD_FCR_DEAD_Msk /*!< DEAD[2:0] bits (DEAD Time) */
  9391. #define LCD_FCR_DEAD_0 (0x1U << LCD_FCR_DEAD_Pos) /*!< 0x00000080 */
  9392. #define LCD_FCR_DEAD_1 (0x2U << LCD_FCR_DEAD_Pos) /*!< 0x00000100 */
  9393. #define LCD_FCR_DEAD_2 (0x4U << LCD_FCR_DEAD_Pos) /*!< 0x00000200 */
  9394. #define LCD_FCR_CC_Pos (10U)
  9395. #define LCD_FCR_CC_Msk (0x7UL << LCD_FCR_CC_Pos) /*!< 0x00001C00 */
  9396. #define LCD_FCR_CC LCD_FCR_CC_Msk /*!< CC[2:0] bits (Contrast Control) */
  9397. #define LCD_FCR_CC_0 (0x1U << LCD_FCR_CC_Pos) /*!< 0x00000400 */
  9398. #define LCD_FCR_CC_1 (0x2U << LCD_FCR_CC_Pos) /*!< 0x00000800 */
  9399. #define LCD_FCR_CC_2 (0x4U << LCD_FCR_CC_Pos) /*!< 0x00001000 */
  9400. #define LCD_FCR_BLINKF_Pos (13U)
  9401. #define LCD_FCR_BLINKF_Msk (0x7UL << LCD_FCR_BLINKF_Pos) /*!< 0x0000E000 */
  9402. #define LCD_FCR_BLINKF LCD_FCR_BLINKF_Msk /*!< BLINKF[2:0] bits (Blink Frequency) */
  9403. #define LCD_FCR_BLINKF_0 (0x1U << LCD_FCR_BLINKF_Pos) /*!< 0x00002000 */
  9404. #define LCD_FCR_BLINKF_1 (0x2U << LCD_FCR_BLINKF_Pos) /*!< 0x00004000 */
  9405. #define LCD_FCR_BLINKF_2 (0x4U << LCD_FCR_BLINKF_Pos) /*!< 0x00008000 */
  9406. #define LCD_FCR_BLINK_Pos (16U)
  9407. #define LCD_FCR_BLINK_Msk (0x3UL << LCD_FCR_BLINK_Pos) /*!< 0x00030000 */
  9408. #define LCD_FCR_BLINK LCD_FCR_BLINK_Msk /*!< BLINK[1:0] bits (Blink Enable) */
  9409. #define LCD_FCR_BLINK_0 (0x1U << LCD_FCR_BLINK_Pos) /*!< 0x00010000 */
  9410. #define LCD_FCR_BLINK_1 (0x2U << LCD_FCR_BLINK_Pos) /*!< 0x00020000 */
  9411. #define LCD_FCR_DIV_Pos (18U)
  9412. #define LCD_FCR_DIV_Msk (0xFUL << LCD_FCR_DIV_Pos) /*!< 0x003C0000 */
  9413. #define LCD_FCR_DIV LCD_FCR_DIV_Msk /*!< DIV[3:0] bits (Divider) */
  9414. #define LCD_FCR_PS_Pos (22U)
  9415. #define LCD_FCR_PS_Msk (0xFUL << LCD_FCR_PS_Pos) /*!< 0x03C00000 */
  9416. #define LCD_FCR_PS LCD_FCR_PS_Msk /*!< PS[3:0] bits (Prescaler) */
  9417. /******************* Bit definition for LCD_SR register *********************/
  9418. #define LCD_SR_ENS_Pos (0U)
  9419. #define LCD_SR_ENS_Msk (0x1UL << LCD_SR_ENS_Pos) /*!< 0x00000001 */
  9420. #define LCD_SR_ENS LCD_SR_ENS_Msk /*!< LCD Enabled Bit */
  9421. #define LCD_SR_SOF_Pos (1U)
  9422. #define LCD_SR_SOF_Msk (0x1UL << LCD_SR_SOF_Pos) /*!< 0x00000002 */
  9423. #define LCD_SR_SOF LCD_SR_SOF_Msk /*!< Start Of Frame Flag Bit */
  9424. #define LCD_SR_UDR_Pos (2U)
  9425. #define LCD_SR_UDR_Msk (0x1UL << LCD_SR_UDR_Pos) /*!< 0x00000004 */
  9426. #define LCD_SR_UDR LCD_SR_UDR_Msk /*!< Update Display Request Bit */
  9427. #define LCD_SR_UDD_Pos (3U)
  9428. #define LCD_SR_UDD_Msk (0x1UL << LCD_SR_UDD_Pos) /*!< 0x00000008 */
  9429. #define LCD_SR_UDD LCD_SR_UDD_Msk /*!< Update Display Done Flag Bit */
  9430. #define LCD_SR_RDY_Pos (4U)
  9431. #define LCD_SR_RDY_Msk (0x1UL << LCD_SR_RDY_Pos) /*!< 0x00000010 */
  9432. #define LCD_SR_RDY LCD_SR_RDY_Msk /*!< Ready Flag Bit */
  9433. #define LCD_SR_FCRSR_Pos (5U)
  9434. #define LCD_SR_FCRSR_Msk (0x1UL << LCD_SR_FCRSR_Pos) /*!< 0x00000020 */
  9435. #define LCD_SR_FCRSR LCD_SR_FCRSR_Msk /*!< LCD FCR Register Synchronization Flag Bit */
  9436. /******************* Bit definition for LCD_CLR register ********************/
  9437. #define LCD_CLR_SOFC_Pos (1U)
  9438. #define LCD_CLR_SOFC_Msk (0x1UL << LCD_CLR_SOFC_Pos) /*!< 0x00000002 */
  9439. #define LCD_CLR_SOFC LCD_CLR_SOFC_Msk /*!< Start Of Frame Flag Clear Bit */
  9440. #define LCD_CLR_UDDC_Pos (3U)
  9441. #define LCD_CLR_UDDC_Msk (0x1UL << LCD_CLR_UDDC_Pos) /*!< 0x00000008 */
  9442. #define LCD_CLR_UDDC LCD_CLR_UDDC_Msk /*!< Update Display Done Flag Clear Bit */
  9443. /******************* Bit definition for LCD_RAM register ********************/
  9444. #define LCD_RAM_SEGMENT_DATA_Pos (0U)
  9445. #define LCD_RAM_SEGMENT_DATA_Msk (0xFFFFFFFFUL << LCD_RAM_SEGMENT_DATA_Pos) /*!< 0xFFFFFFFF */
  9446. #define LCD_RAM_SEGMENT_DATA LCD_RAM_SEGMENT_DATA_Msk /*!< Segment Data Bits */
  9447. /******************************************************************************/
  9448. /* */
  9449. /* Serial Audio Interface */
  9450. /* */
  9451. /******************************************************************************/
  9452. /******************** Bit definition for SAI_GCR register *******************/
  9453. #define SAI_GCR_SYNCIN_Pos (0U)
  9454. #define SAI_GCR_SYNCIN_Msk (0x3UL << SAI_GCR_SYNCIN_Pos) /*!< 0x00000003 */
  9455. #define SAI_GCR_SYNCIN SAI_GCR_SYNCIN_Msk /*!<SYNCIN[1:0] bits (Synchronization Inputs) */
  9456. #define SAI_GCR_SYNCIN_0 (0x1U << SAI_GCR_SYNCIN_Pos) /*!< 0x00000001 */
  9457. #define SAI_GCR_SYNCIN_1 (0x2U << SAI_GCR_SYNCIN_Pos) /*!< 0x00000002 */
  9458. #define SAI_GCR_SYNCOUT_Pos (4U)
  9459. #define SAI_GCR_SYNCOUT_Msk (0x3UL << SAI_GCR_SYNCOUT_Pos) /*!< 0x00000030 */
  9460. #define SAI_GCR_SYNCOUT SAI_GCR_SYNCOUT_Msk /*!<SYNCOUT[1:0] bits (Synchronization Outputs) */
  9461. #define SAI_GCR_SYNCOUT_0 (0x1U << SAI_GCR_SYNCOUT_Pos) /*!< 0x00000010 */
  9462. #define SAI_GCR_SYNCOUT_1 (0x2U << SAI_GCR_SYNCOUT_Pos) /*!< 0x00000020 */
  9463. /******************* Bit definition for SAI_xCR1 register *******************/
  9464. #define SAI_xCR1_MODE_Pos (0U)
  9465. #define SAI_xCR1_MODE_Msk (0x3UL << SAI_xCR1_MODE_Pos) /*!< 0x00000003 */
  9466. #define SAI_xCR1_MODE SAI_xCR1_MODE_Msk /*!<MODE[1:0] bits (Audio Block Mode) */
  9467. #define SAI_xCR1_MODE_0 (0x1U << SAI_xCR1_MODE_Pos) /*!< 0x00000001 */
  9468. #define SAI_xCR1_MODE_1 (0x2U << SAI_xCR1_MODE_Pos) /*!< 0x00000002 */
  9469. #define SAI_xCR1_PRTCFG_Pos (2U)
  9470. #define SAI_xCR1_PRTCFG_Msk (0x3UL << SAI_xCR1_PRTCFG_Pos) /*!< 0x0000000C */
  9471. #define SAI_xCR1_PRTCFG SAI_xCR1_PRTCFG_Msk /*!<PRTCFG[1:0] bits (Protocol Configuration) */
  9472. #define SAI_xCR1_PRTCFG_0 (0x1U << SAI_xCR1_PRTCFG_Pos) /*!< 0x00000004 */
  9473. #define SAI_xCR1_PRTCFG_1 (0x2U << SAI_xCR1_PRTCFG_Pos) /*!< 0x00000008 */
  9474. #define SAI_xCR1_DS_Pos (5U)
  9475. #define SAI_xCR1_DS_Msk (0x7UL << SAI_xCR1_DS_Pos) /*!< 0x000000E0 */
  9476. #define SAI_xCR1_DS SAI_xCR1_DS_Msk /*!<DS[1:0] bits (Data Size) */
  9477. #define SAI_xCR1_DS_0 (0x1U << SAI_xCR1_DS_Pos) /*!< 0x00000020 */
  9478. #define SAI_xCR1_DS_1 (0x2U << SAI_xCR1_DS_Pos) /*!< 0x00000040 */
  9479. #define SAI_xCR1_DS_2 (0x4U << SAI_xCR1_DS_Pos) /*!< 0x00000080 */
  9480. #define SAI_xCR1_LSBFIRST_Pos (8U)
  9481. #define SAI_xCR1_LSBFIRST_Msk (0x1UL << SAI_xCR1_LSBFIRST_Pos) /*!< 0x00000100 */
  9482. #define SAI_xCR1_LSBFIRST SAI_xCR1_LSBFIRST_Msk /*!<LSB First Configuration */
  9483. #define SAI_xCR1_CKSTR_Pos (9U)
  9484. #define SAI_xCR1_CKSTR_Msk (0x1UL << SAI_xCR1_CKSTR_Pos) /*!< 0x00000200 */
  9485. #define SAI_xCR1_CKSTR SAI_xCR1_CKSTR_Msk /*!<ClocK STRobing edge */
  9486. #define SAI_xCR1_SYNCEN_Pos (10U)
  9487. #define SAI_xCR1_SYNCEN_Msk (0x3UL << SAI_xCR1_SYNCEN_Pos) /*!< 0x00000C00 */
  9488. #define SAI_xCR1_SYNCEN SAI_xCR1_SYNCEN_Msk /*!<SYNCEN[1:0](SYNChronization ENable) */
  9489. #define SAI_xCR1_SYNCEN_0 (0x1U << SAI_xCR1_SYNCEN_Pos) /*!< 0x00000400 */
  9490. #define SAI_xCR1_SYNCEN_1 (0x2U << SAI_xCR1_SYNCEN_Pos) /*!< 0x00000800 */
  9491. #define SAI_xCR1_MONO_Pos (12U)
  9492. #define SAI_xCR1_MONO_Msk (0x1UL << SAI_xCR1_MONO_Pos) /*!< 0x00001000 */
  9493. #define SAI_xCR1_MONO SAI_xCR1_MONO_Msk /*!<Mono mode */
  9494. #define SAI_xCR1_OUTDRIV_Pos (13U)
  9495. #define SAI_xCR1_OUTDRIV_Msk (0x1UL << SAI_xCR1_OUTDRIV_Pos) /*!< 0x00002000 */
  9496. #define SAI_xCR1_OUTDRIV SAI_xCR1_OUTDRIV_Msk /*!<Output Drive */
  9497. #define SAI_xCR1_SAIEN_Pos (16U)
  9498. #define SAI_xCR1_SAIEN_Msk (0x1UL << SAI_xCR1_SAIEN_Pos) /*!< 0x00010000 */
  9499. #define SAI_xCR1_SAIEN SAI_xCR1_SAIEN_Msk /*!<Audio Block enable */
  9500. #define SAI_xCR1_DMAEN_Pos (17U)
  9501. #define SAI_xCR1_DMAEN_Msk (0x1UL << SAI_xCR1_DMAEN_Pos) /*!< 0x00020000 */
  9502. #define SAI_xCR1_DMAEN SAI_xCR1_DMAEN_Msk /*!<DMA enable */
  9503. #define SAI_xCR1_NODIV_Pos (19U)
  9504. #define SAI_xCR1_NODIV_Msk (0x1UL << SAI_xCR1_NODIV_Pos) /*!< 0x00080000 */
  9505. #define SAI_xCR1_NODIV SAI_xCR1_NODIV_Msk /*!<No Divider Configuration */
  9506. #define SAI_xCR1_MCKDIV_Pos (20U)
  9507. #define SAI_xCR1_MCKDIV_Msk (0x3FUL << SAI_xCR1_MCKDIV_Pos) /*!< 0x03F00000 */
  9508. #define SAI_xCR1_MCKDIV SAI_xCR1_MCKDIV_Msk /*!<MCKDIV[5:0] (Master ClocK Divider) */
  9509. #define SAI_xCR1_MCKDIV_0 (0x01U << SAI_xCR1_MCKDIV_Pos) /*!< 0x00100000 */
  9510. #define SAI_xCR1_MCKDIV_1 (0x02U << SAI_xCR1_MCKDIV_Pos) /*!< 0x00200000 */
  9511. #define SAI_xCR1_MCKDIV_2 (0x04U << SAI_xCR1_MCKDIV_Pos) /*!< 0x00400000 */
  9512. #define SAI_xCR1_MCKDIV_3 (0x08U << SAI_xCR1_MCKDIV_Pos) /*!< 0x00800000 */
  9513. #define SAI_xCR1_MCKDIV_4 (0x10U << SAI_xCR1_MCKDIV_Pos) /*!< 0x01000000 */
  9514. #define SAI_xCR1_MCKDIV_5 (0x20U << SAI_xCR1_MCKDIV_Pos) /*!< 0x02000000 */
  9515. #define SAI_xCR1_OSR_Pos (26U)
  9516. #define SAI_xCR1_OSR_Msk (0x1UL << SAI_xCR1_OSR_Pos) /*!< 0x04000000 */
  9517. #define SAI_xCR1_OSR SAI_xCR1_OSR_Msk /*!<Oversampling ratio for master clock */
  9518. #define SAI_xCR1_MCKEN_Pos (27U)
  9519. #define SAI_xCR1_MCKEN_Msk (0x1UL << SAI_xCR1_MCKEN_Pos) /*!< 0x08000000 */
  9520. #define SAI_xCR1_MCKEN SAI_xCR1_MCKEN_Msk /*!<Master clock generation enable */
  9521. /******************* Bit definition for SAI_xCR2 register *******************/
  9522. #define SAI_xCR2_FTH_Pos (0U)
  9523. #define SAI_xCR2_FTH_Msk (0x7UL << SAI_xCR2_FTH_Pos) /*!< 0x00000007 */
  9524. #define SAI_xCR2_FTH SAI_xCR2_FTH_Msk /*!<FTH[2:0](Fifo THreshold) */
  9525. #define SAI_xCR2_FTH_0 (0x1U << SAI_xCR2_FTH_Pos) /*!< 0x00000001 */
  9526. #define SAI_xCR2_FTH_1 (0x2U << SAI_xCR2_FTH_Pos) /*!< 0x00000002 */
  9527. #define SAI_xCR2_FTH_2 (0x4U << SAI_xCR2_FTH_Pos) /*!< 0x00000004 */
  9528. #define SAI_xCR2_FFLUSH_Pos (3U)
  9529. #define SAI_xCR2_FFLUSH_Msk (0x1UL << SAI_xCR2_FFLUSH_Pos) /*!< 0x00000008 */
  9530. #define SAI_xCR2_FFLUSH SAI_xCR2_FFLUSH_Msk /*!<Fifo FLUSH */
  9531. #define SAI_xCR2_TRIS_Pos (4U)
  9532. #define SAI_xCR2_TRIS_Msk (0x1UL << SAI_xCR2_TRIS_Pos) /*!< 0x00000010 */
  9533. #define SAI_xCR2_TRIS SAI_xCR2_TRIS_Msk /*!<TRIState Management on data line */
  9534. #define SAI_xCR2_MUTE_Pos (5U)
  9535. #define SAI_xCR2_MUTE_Msk (0x1UL << SAI_xCR2_MUTE_Pos) /*!< 0x00000020 */
  9536. #define SAI_xCR2_MUTE SAI_xCR2_MUTE_Msk /*!<Mute mode */
  9537. #define SAI_xCR2_MUTEVAL_Pos (6U)
  9538. #define SAI_xCR2_MUTEVAL_Msk (0x1UL << SAI_xCR2_MUTEVAL_Pos) /*!< 0x00000040 */
  9539. #define SAI_xCR2_MUTEVAL SAI_xCR2_MUTEVAL_Msk /*!<Muate value */
  9540. #define SAI_xCR2_MUTECNT_Pos (7U)
  9541. #define SAI_xCR2_MUTECNT_Msk (0x3FUL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00001F80 */
  9542. #define SAI_xCR2_MUTECNT SAI_xCR2_MUTECNT_Msk /*!<MUTECNT[5:0] (MUTE counter) */
  9543. #define SAI_xCR2_MUTECNT_0 (0x01U << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000080 */
  9544. #define SAI_xCR2_MUTECNT_1 (0x02U << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000100 */
  9545. #define SAI_xCR2_MUTECNT_2 (0x04U << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000200 */
  9546. #define SAI_xCR2_MUTECNT_3 (0x08U << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000400 */
  9547. #define SAI_xCR2_MUTECNT_4 (0x10U << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000800 */
  9548. #define SAI_xCR2_MUTECNT_5 (0x20U << SAI_xCR2_MUTECNT_Pos) /*!< 0x00001000 */
  9549. #define SAI_xCR2_CPL_Pos (13U)
  9550. #define SAI_xCR2_CPL_Msk (0x1UL << SAI_xCR2_CPL_Pos) /*!< 0x00002000 */
  9551. #define SAI_xCR2_CPL SAI_xCR2_CPL_Msk /*!<CPL mode */
  9552. #define SAI_xCR2_COMP_Pos (14U)
  9553. #define SAI_xCR2_COMP_Msk (0x3UL << SAI_xCR2_COMP_Pos) /*!< 0x0000C000 */
  9554. #define SAI_xCR2_COMP SAI_xCR2_COMP_Msk /*!<COMP[1:0] (Companding mode) */
  9555. #define SAI_xCR2_COMP_0 (0x1U << SAI_xCR2_COMP_Pos) /*!< 0x00004000 */
  9556. #define SAI_xCR2_COMP_1 (0x2U << SAI_xCR2_COMP_Pos) /*!< 0x00008000 */
  9557. /****************** Bit definition for SAI_xFRCR register *******************/
  9558. #define SAI_xFRCR_FRL_Pos (0U)
  9559. #define SAI_xFRCR_FRL_Msk (0xFFUL << SAI_xFRCR_FRL_Pos) /*!< 0x000000FF */
  9560. #define SAI_xFRCR_FRL SAI_xFRCR_FRL_Msk /*!<FRL[7:0](Frame length) */
  9561. #define SAI_xFRCR_FRL_0 (0x01U << SAI_xFRCR_FRL_Pos) /*!< 0x00000001 */
  9562. #define SAI_xFRCR_FRL_1 (0x02U << SAI_xFRCR_FRL_Pos) /*!< 0x00000002 */
  9563. #define SAI_xFRCR_FRL_2 (0x04U << SAI_xFRCR_FRL_Pos) /*!< 0x00000004 */
  9564. #define SAI_xFRCR_FRL_3 (0x08U << SAI_xFRCR_FRL_Pos) /*!< 0x00000008 */
  9565. #define SAI_xFRCR_FRL_4 (0x10U << SAI_xFRCR_FRL_Pos) /*!< 0x00000010 */
  9566. #define SAI_xFRCR_FRL_5 (0x20U << SAI_xFRCR_FRL_Pos) /*!< 0x00000020 */
  9567. #define SAI_xFRCR_FRL_6 (0x40U << SAI_xFRCR_FRL_Pos) /*!< 0x00000040 */
  9568. #define SAI_xFRCR_FRL_7 (0x80U << SAI_xFRCR_FRL_Pos) /*!< 0x00000080 */
  9569. #define SAI_xFRCR_FSALL_Pos (8U)
  9570. #define SAI_xFRCR_FSALL_Msk (0x7FUL << SAI_xFRCR_FSALL_Pos) /*!< 0x00007F00 */
  9571. #define SAI_xFRCR_FSALL SAI_xFRCR_FSALL_Msk /*!<FRL[6:0] (Frame synchronization active level length) */
  9572. #define SAI_xFRCR_FSALL_0 (0x01U << SAI_xFRCR_FSALL_Pos) /*!< 0x00000100 */
  9573. #define SAI_xFRCR_FSALL_1 (0x02U << SAI_xFRCR_FSALL_Pos) /*!< 0x00000200 */
  9574. #define SAI_xFRCR_FSALL_2 (0x04U << SAI_xFRCR_FSALL_Pos) /*!< 0x00000400 */
  9575. #define SAI_xFRCR_FSALL_3 (0x08U << SAI_xFRCR_FSALL_Pos) /*!< 0x00000800 */
  9576. #define SAI_xFRCR_FSALL_4 (0x10U << SAI_xFRCR_FSALL_Pos) /*!< 0x00001000 */
  9577. #define SAI_xFRCR_FSALL_5 (0x20U << SAI_xFRCR_FSALL_Pos) /*!< 0x00002000 */
  9578. #define SAI_xFRCR_FSALL_6 (0x40U << SAI_xFRCR_FSALL_Pos) /*!< 0x00004000 */
  9579. #define SAI_xFRCR_FSDEF_Pos (16U)
  9580. #define SAI_xFRCR_FSDEF_Msk (0x1UL << SAI_xFRCR_FSDEF_Pos) /*!< 0x00010000 */
  9581. #define SAI_xFRCR_FSDEF SAI_xFRCR_FSDEF_Msk /*!< Frame Synchronization Definition */
  9582. #define SAI_xFRCR_FSPOL_Pos (17U)
  9583. #define SAI_xFRCR_FSPOL_Msk (0x1UL << SAI_xFRCR_FSPOL_Pos) /*!< 0x00020000 */
  9584. #define SAI_xFRCR_FSPOL SAI_xFRCR_FSPOL_Msk /*!<Frame Synchronization POLarity */
  9585. #define SAI_xFRCR_FSOFF_Pos (18U)
  9586. #define SAI_xFRCR_FSOFF_Msk (0x1UL << SAI_xFRCR_FSOFF_Pos) /*!< 0x00040000 */
  9587. #define SAI_xFRCR_FSOFF SAI_xFRCR_FSOFF_Msk /*!<Frame Synchronization OFFset */
  9588. /****************** Bit definition for SAI_xSLOTR register *******************/
  9589. #define SAI_xSLOTR_FBOFF_Pos (0U)
  9590. #define SAI_xSLOTR_FBOFF_Msk (0x1FUL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x0000001F */
  9591. #define SAI_xSLOTR_FBOFF SAI_xSLOTR_FBOFF_Msk /*!<FRL[4:0](First Bit Offset) */
  9592. #define SAI_xSLOTR_FBOFF_0 (0x01U << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000001 */
  9593. #define SAI_xSLOTR_FBOFF_1 (0x02U << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000002 */
  9594. #define SAI_xSLOTR_FBOFF_2 (0x04U << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000004 */
  9595. #define SAI_xSLOTR_FBOFF_3 (0x08U << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000008 */
  9596. #define SAI_xSLOTR_FBOFF_4 (0x10U << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000010 */
  9597. #define SAI_xSLOTR_SLOTSZ_Pos (6U)
  9598. #define SAI_xSLOTR_SLOTSZ_Msk (0x3UL << SAI_xSLOTR_SLOTSZ_Pos) /*!< 0x000000C0 */
  9599. #define SAI_xSLOTR_SLOTSZ SAI_xSLOTR_SLOTSZ_Msk /*!<SLOTSZ[1:0] (Slot size) */
  9600. #define SAI_xSLOTR_SLOTSZ_0 (0x1U << SAI_xSLOTR_SLOTSZ_Pos) /*!< 0x00000040 */
  9601. #define SAI_xSLOTR_SLOTSZ_1 (0x2U << SAI_xSLOTR_SLOTSZ_Pos) /*!< 0x00000080 */
  9602. #define SAI_xSLOTR_NBSLOT_Pos (8U)
  9603. #define SAI_xSLOTR_NBSLOT_Msk (0xFUL << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000F00 */
  9604. #define SAI_xSLOTR_NBSLOT SAI_xSLOTR_NBSLOT_Msk /*!<NBSLOT[3:0] (Number of Slot in audio Frame) */
  9605. #define SAI_xSLOTR_NBSLOT_0 (0x1U << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000100 */
  9606. #define SAI_xSLOTR_NBSLOT_1 (0x2U << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000200 */
  9607. #define SAI_xSLOTR_NBSLOT_2 (0x4U << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000400 */
  9608. #define SAI_xSLOTR_NBSLOT_3 (0x8U << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000800 */
  9609. #define SAI_xSLOTR_SLOTEN_Pos (16U)
  9610. #define SAI_xSLOTR_SLOTEN_Msk (0xFFFFUL << SAI_xSLOTR_SLOTEN_Pos) /*!< 0xFFFF0000 */
  9611. #define SAI_xSLOTR_SLOTEN SAI_xSLOTR_SLOTEN_Msk /*!<SLOTEN[15:0] (Slot Enable) */
  9612. /******************* Bit definition for SAI_xIMR register *******************/
  9613. #define SAI_xIMR_OVRUDRIE_Pos (0U)
  9614. #define SAI_xIMR_OVRUDRIE_Msk (0x1UL << SAI_xIMR_OVRUDRIE_Pos) /*!< 0x00000001 */
  9615. #define SAI_xIMR_OVRUDRIE SAI_xIMR_OVRUDRIE_Msk /*!<Overrun underrun interrupt enable */
  9616. #define SAI_xIMR_MUTEDETIE_Pos (1U)
  9617. #define SAI_xIMR_MUTEDETIE_Msk (0x1UL << SAI_xIMR_MUTEDETIE_Pos) /*!< 0x00000002 */
  9618. #define SAI_xIMR_MUTEDETIE SAI_xIMR_MUTEDETIE_Msk /*!<Mute detection interrupt enable */
  9619. #define SAI_xIMR_WCKCFGIE_Pos (2U)
  9620. #define SAI_xIMR_WCKCFGIE_Msk (0x1UL << SAI_xIMR_WCKCFGIE_Pos) /*!< 0x00000004 */
  9621. #define SAI_xIMR_WCKCFGIE SAI_xIMR_WCKCFGIE_Msk /*!<Wrong Clock Configuration interrupt enable */
  9622. #define SAI_xIMR_FREQIE_Pos (3U)
  9623. #define SAI_xIMR_FREQIE_Msk (0x1UL << SAI_xIMR_FREQIE_Pos) /*!< 0x00000008 */
  9624. #define SAI_xIMR_FREQIE SAI_xIMR_FREQIE_Msk /*!<FIFO request interrupt enable */
  9625. #define SAI_xIMR_CNRDYIE_Pos (4U)
  9626. #define SAI_xIMR_CNRDYIE_Msk (0x1UL << SAI_xIMR_CNRDYIE_Pos) /*!< 0x00000010 */
  9627. #define SAI_xIMR_CNRDYIE SAI_xIMR_CNRDYIE_Msk /*!<Codec not ready interrupt enable */
  9628. #define SAI_xIMR_AFSDETIE_Pos (5U)
  9629. #define SAI_xIMR_AFSDETIE_Msk (0x1UL << SAI_xIMR_AFSDETIE_Pos) /*!< 0x00000020 */
  9630. #define SAI_xIMR_AFSDETIE SAI_xIMR_AFSDETIE_Msk /*!<Anticipated frame synchronization detection interrupt enable */
  9631. #define SAI_xIMR_LFSDETIE_Pos (6U)
  9632. #define SAI_xIMR_LFSDETIE_Msk (0x1UL << SAI_xIMR_LFSDETIE_Pos) /*!< 0x00000040 */
  9633. #define SAI_xIMR_LFSDETIE SAI_xIMR_LFSDETIE_Msk /*!<Late frame synchronization detection interrupt enable */
  9634. /******************** Bit definition for SAI_xSR register *******************/
  9635. #define SAI_xSR_OVRUDR_Pos (0U)
  9636. #define SAI_xSR_OVRUDR_Msk (0x1UL << SAI_xSR_OVRUDR_Pos) /*!< 0x00000001 */
  9637. #define SAI_xSR_OVRUDR SAI_xSR_OVRUDR_Msk /*!<Overrun underrun */
  9638. #define SAI_xSR_MUTEDET_Pos (1U)
  9639. #define SAI_xSR_MUTEDET_Msk (0x1UL << SAI_xSR_MUTEDET_Pos) /*!< 0x00000002 */
  9640. #define SAI_xSR_MUTEDET SAI_xSR_MUTEDET_Msk /*!<Mute detection */
  9641. #define SAI_xSR_WCKCFG_Pos (2U)
  9642. #define SAI_xSR_WCKCFG_Msk (0x1UL << SAI_xSR_WCKCFG_Pos) /*!< 0x00000004 */
  9643. #define SAI_xSR_WCKCFG SAI_xSR_WCKCFG_Msk /*!<Wrong Clock Configuration */
  9644. #define SAI_xSR_FREQ_Pos (3U)
  9645. #define SAI_xSR_FREQ_Msk (0x1UL << SAI_xSR_FREQ_Pos) /*!< 0x00000008 */
  9646. #define SAI_xSR_FREQ SAI_xSR_FREQ_Msk /*!<FIFO request */
  9647. #define SAI_xSR_CNRDY_Pos (4U)
  9648. #define SAI_xSR_CNRDY_Msk (0x1UL << SAI_xSR_CNRDY_Pos) /*!< 0x00000010 */
  9649. #define SAI_xSR_CNRDY SAI_xSR_CNRDY_Msk /*!<Codec not ready */
  9650. #define SAI_xSR_AFSDET_Pos (5U)
  9651. #define SAI_xSR_AFSDET_Msk (0x1UL << SAI_xSR_AFSDET_Pos) /*!< 0x00000020 */
  9652. #define SAI_xSR_AFSDET SAI_xSR_AFSDET_Msk /*!<Anticipated frame synchronization detection */
  9653. #define SAI_xSR_LFSDET_Pos (6U)
  9654. #define SAI_xSR_LFSDET_Msk (0x1UL << SAI_xSR_LFSDET_Pos) /*!< 0x00000040 */
  9655. #define SAI_xSR_LFSDET SAI_xSR_LFSDET_Msk /*!<Late frame synchronization detection */
  9656. #define SAI_xSR_FLVL_Pos (16U)
  9657. #define SAI_xSR_FLVL_Msk (0x7UL << SAI_xSR_FLVL_Pos) /*!< 0x00070000 */
  9658. #define SAI_xSR_FLVL SAI_xSR_FLVL_Msk /*!<FLVL[2:0] (FIFO Level Threshold) */
  9659. #define SAI_xSR_FLVL_0 (0x1U << SAI_xSR_FLVL_Pos) /*!< 0x00010000 */
  9660. #define SAI_xSR_FLVL_1 (0x2U << SAI_xSR_FLVL_Pos) /*!< 0x00020000 */
  9661. #define SAI_xSR_FLVL_2 (0x4U << SAI_xSR_FLVL_Pos) /*!< 0x00040000 */
  9662. /****************** Bit definition for SAI_xCLRFR register ******************/
  9663. #define SAI_xCLRFR_COVRUDR_Pos (0U)
  9664. #define SAI_xCLRFR_COVRUDR_Msk (0x1UL << SAI_xCLRFR_COVRUDR_Pos) /*!< 0x00000001 */
  9665. #define SAI_xCLRFR_COVRUDR SAI_xCLRFR_COVRUDR_Msk /*!<Clear Overrun underrun */
  9666. #define SAI_xCLRFR_CMUTEDET_Pos (1U)
  9667. #define SAI_xCLRFR_CMUTEDET_Msk (0x1UL << SAI_xCLRFR_CMUTEDET_Pos) /*!< 0x00000002 */
  9668. #define SAI_xCLRFR_CMUTEDET SAI_xCLRFR_CMUTEDET_Msk /*!<Clear Mute detection */
  9669. #define SAI_xCLRFR_CWCKCFG_Pos (2U)
  9670. #define SAI_xCLRFR_CWCKCFG_Msk (0x1UL << SAI_xCLRFR_CWCKCFG_Pos) /*!< 0x00000004 */
  9671. #define SAI_xCLRFR_CWCKCFG SAI_xCLRFR_CWCKCFG_Msk /*!<Clear Wrong Clock Configuration */
  9672. #define SAI_xCLRFR_CFREQ_Pos (3U)
  9673. #define SAI_xCLRFR_CFREQ_Msk (0x1UL << SAI_xCLRFR_CFREQ_Pos) /*!< 0x00000008 */
  9674. #define SAI_xCLRFR_CFREQ SAI_xCLRFR_CFREQ_Msk /*!<Clear FIFO request */
  9675. #define SAI_xCLRFR_CCNRDY_Pos (4U)
  9676. #define SAI_xCLRFR_CCNRDY_Msk (0x1UL << SAI_xCLRFR_CCNRDY_Pos) /*!< 0x00000010 */
  9677. #define SAI_xCLRFR_CCNRDY SAI_xCLRFR_CCNRDY_Msk /*!<Clear Codec not ready */
  9678. #define SAI_xCLRFR_CAFSDET_Pos (5U)
  9679. #define SAI_xCLRFR_CAFSDET_Msk (0x1UL << SAI_xCLRFR_CAFSDET_Pos) /*!< 0x00000020 */
  9680. #define SAI_xCLRFR_CAFSDET SAI_xCLRFR_CAFSDET_Msk /*!<Clear Anticipated frame synchronization detection */
  9681. #define SAI_xCLRFR_CLFSDET_Pos (6U)
  9682. #define SAI_xCLRFR_CLFSDET_Msk (0x1UL << SAI_xCLRFR_CLFSDET_Pos) /*!< 0x00000040 */
  9683. #define SAI_xCLRFR_CLFSDET SAI_xCLRFR_CLFSDET_Msk /*!<Clear Late frame synchronization detection */
  9684. /****************** Bit definition for SAI_xDR register ******************/
  9685. #define SAI_xDR_DATA_Pos (0U)
  9686. #define SAI_xDR_DATA_Msk (0xFFFFFFFFUL << SAI_xDR_DATA_Pos) /*!< 0xFFFFFFFF */
  9687. #define SAI_xDR_DATA SAI_xDR_DATA_Msk
  9688. /****************** Bit definition for SAI_PDMCR register *******************/
  9689. #define SAI_PDMCR_PDMEN_Pos (0U)
  9690. #define SAI_PDMCR_PDMEN_Msk (0x1UL << SAI_PDMCR_PDMEN_Pos) /*!< 0x00000001 */
  9691. #define SAI_PDMCR_PDMEN SAI_PDMCR_PDMEN_Msk /*!<PDM enable */
  9692. #define SAI_PDMCR_MICNBR_Pos (4U)
  9693. #define SAI_PDMCR_MICNBR_Msk (0x3UL << SAI_PDMCR_MICNBR_Pos) /*!< 0x00000030 */
  9694. #define SAI_PDMCR_MICNBR SAI_PDMCR_MICNBR_Msk /*!<MICNBR[1:0] (Number of microphones) */
  9695. #define SAI_PDMCR_MICNBR_0 (0x1U << SAI_PDMCR_MICNBR_Pos) /*!< 0x00000010 */
  9696. #define SAI_PDMCR_MICNBR_1 (0x2U << SAI_PDMCR_MICNBR_Pos) /*!< 0x00000020 */
  9697. #define SAI_PDMCR_CKEN1_Pos (8U)
  9698. #define SAI_PDMCR_CKEN1_Msk (0x1UL << SAI_PDMCR_CKEN1_Pos) /*!< 0x00000100 */
  9699. #define SAI_PDMCR_CKEN1 SAI_PDMCR_CKEN1_Msk /*!<Clock 1 enable */
  9700. #define SAI_PDMCR_CKEN2_Pos (9U)
  9701. #define SAI_PDMCR_CKEN2_Msk (0x1UL << SAI_PDMCR_CKEN2_Pos) /*!< 0x00000200 */
  9702. #define SAI_PDMCR_CKEN2 SAI_PDMCR_CKEN2_Msk /*!<Clock 2 enable */
  9703. #define SAI_PDMCR_CKEN3_Pos (10U)
  9704. #define SAI_PDMCR_CKEN3_Msk (0x1UL << SAI_PDMCR_CKEN3_Pos) /*!< 0x00000400 */
  9705. #define SAI_PDMCR_CKEN3 SAI_PDMCR_CKEN3_Msk /*!<Clock 3 enable */
  9706. #define SAI_PDMCR_CKEN4_Pos (11U)
  9707. #define SAI_PDMCR_CKEN4_Msk (0x1UL << SAI_PDMCR_CKEN4_Pos) /*!< 0x00000800 */
  9708. #define SAI_PDMCR_CKEN4 SAI_PDMCR_CKEN4_Msk /*!<Clock 4 enable */
  9709. /****************** Bit definition for SAI_PDMDLY register ******************/
  9710. #define SAI_PDMDLY_DLYM1L_Pos (0U)
  9711. #define SAI_PDMDLY_DLYM1L_Msk (0x7UL << SAI_PDMDLY_DLYM1L_Pos) /*!< 0x00000007 */
  9712. #define SAI_PDMDLY_DLYM1L SAI_PDMDLY_DLYM1L_Msk /*!<DLYM1L[2:0] (Delay line adjust for left microphone of pair 1) */
  9713. #define SAI_PDMDLY_DLYM1L_0 (0x1U << SAI_PDMDLY_DLYM1L_Pos) /*!< 0x00000001 */
  9714. #define SAI_PDMDLY_DLYM1L_1 (0x2U << SAI_PDMDLY_DLYM1L_Pos) /*!< 0x00000002 */
  9715. #define SAI_PDMDLY_DLYM1L_2 (0x4U << SAI_PDMDLY_DLYM1L_Pos) /*!< 0x00000004 */
  9716. #define SAI_PDMDLY_DLYM1R_Pos (4U)
  9717. #define SAI_PDMDLY_DLYM1R_Msk (0x7UL << SAI_PDMDLY_DLYM1R_Pos) /*!< 0x00000070 */
  9718. #define SAI_PDMDLY_DLYM1R SAI_PDMDLY_DLYM1R_Msk /*!<DLYM1R[2:0] (Delay line adjust for right microphone of pair 1) */
  9719. #define SAI_PDMDLY_DLYM1R_0 (0x1U << SAI_PDMDLY_DLYM1R_Pos) /*!< 0x00000010 */
  9720. #define SAI_PDMDLY_DLYM1R_1 (0x2U << SAI_PDMDLY_DLYM1R_Pos) /*!< 0x00000020 */
  9721. #define SAI_PDMDLY_DLYM1R_2 (0x4U << SAI_PDMDLY_DLYM1R_Pos) /*!< 0x00000040 */
  9722. #define SAI_PDMDLY_DLYM2L_Pos (8U)
  9723. #define SAI_PDMDLY_DLYM2L_Msk (0x7UL << SAI_PDMDLY_DLYM2L_Pos) /*!< 0x00000700 */
  9724. #define SAI_PDMDLY_DLYM2L SAI_PDMDLY_DLYM2L_Msk /*!<DLYM2L[2:0] (Delay line adjust for left microphone of pair 2) */
  9725. #define SAI_PDMDLY_DLYM2L_0 (0x1U << SAI_PDMDLY_DLYM2L_Pos) /*!< 0x00000100 */
  9726. #define SAI_PDMDLY_DLYM2L_1 (0x2U << SAI_PDMDLY_DLYM2L_Pos) /*!< 0x00000200 */
  9727. #define SAI_PDMDLY_DLYM2L_2 (0x4U << SAI_PDMDLY_DLYM2L_Pos) /*!< 0x00000400 */
  9728. #define SAI_PDMDLY_DLYM2R_Pos (12U)
  9729. #define SAI_PDMDLY_DLYM2R_Msk (0x7UL << SAI_PDMDLY_DLYM2R_Pos) /*!< 0x00007000 */
  9730. #define SAI_PDMDLY_DLYM2R SAI_PDMDLY_DLYM2R_Msk /*!<DLYM2R[2:0] (Delay line adjust for right microphone of pair 2) */
  9731. #define SAI_PDMDLY_DLYM2R_0 (0x1U << SAI_PDMDLY_DLYM2R_Pos) /*!< 0x00001000 */
  9732. #define SAI_PDMDLY_DLYM2R_1 (0x2U << SAI_PDMDLY_DLYM2R_Pos) /*!< 0x00002000 */
  9733. #define SAI_PDMDLY_DLYM2R_2 (0x4U << SAI_PDMDLY_DLYM2R_Pos) /*!< 0x00004000 */
  9734. #define SAI_PDMDLY_DLYM3L_Pos (16U)
  9735. #define SAI_PDMDLY_DLYM3L_Msk (0x7UL << SAI_PDMDLY_DLYM3L_Pos) /*!< 0x00070000 */
  9736. #define SAI_PDMDLY_DLYM3L SAI_PDMDLY_DLYM3L_Msk /*!<DLYM3L[2:0] (Delay line adjust for left microphone of pair 3) */
  9737. #define SAI_PDMDLY_DLYM3L_0 (0x1U << SAI_PDMDLY_DLYM3L_Pos) /*!< 0x00010000 */
  9738. #define SAI_PDMDLY_DLYM3L_1 (0x2U << SAI_PDMDLY_DLYM3L_Pos) /*!< 0x00020000 */
  9739. #define SAI_PDMDLY_DLYM3L_2 (0x4U << SAI_PDMDLY_DLYM3L_Pos) /*!< 0x00040000 */
  9740. #define SAI_PDMDLY_DLYM3R_Pos (20U)
  9741. #define SAI_PDMDLY_DLYM3R_Msk (0x7UL << SAI_PDMDLY_DLYM3R_Pos) /*!< 0x00700000 */
  9742. #define SAI_PDMDLY_DLYM3R SAI_PDMDLY_DLYM3R_Msk /*!<DLYM3R[2:0] (Delay line adjust for right microphone of pair 3) */
  9743. #define SAI_PDMDLY_DLYM3R_0 (0x1U << SAI_PDMDLY_DLYM3R_Pos) /*!< 0x00100000 */
  9744. #define SAI_PDMDLY_DLYM3R_1 (0x2U << SAI_PDMDLY_DLYM3R_Pos) /*!< 0x00200000 */
  9745. #define SAI_PDMDLY_DLYM3R_2 (0x4U << SAI_PDMDLY_DLYM3R_Pos) /*!< 0x00400000 */
  9746. #define SAI_PDMDLY_DLYM4L_Pos (24U)
  9747. #define SAI_PDMDLY_DLYM4L_Msk (0x7UL << SAI_PDMDLY_DLYM4L_Pos) /*!< 0x07000000 */
  9748. #define SAI_PDMDLY_DLYM4L SAI_PDMDLY_DLYM4L_Msk /*!<DLYM4L[2:0] (Delay line adjust for left microphone of pair 4) */
  9749. #define SAI_PDMDLY_DLYM4L_0 (0x1U << SAI_PDMDLY_DLYM4L_Pos) /*!< 0x01000000 */
  9750. #define SAI_PDMDLY_DLYM4L_1 (0x2U << SAI_PDMDLY_DLYM4L_Pos) /*!< 0x02000000 */
  9751. #define SAI_PDMDLY_DLYM4L_2 (0x4U << SAI_PDMDLY_DLYM4L_Pos) /*!< 0x04000000 */
  9752. #define SAI_PDMDLY_DLYM4R_Pos (28U)
  9753. #define SAI_PDMDLY_DLYM4R_Msk (0x7UL << SAI_PDMDLY_DLYM4R_Pos) /*!< 0x70000000 */
  9754. #define SAI_PDMDLY_DLYM4R SAI_PDMDLY_DLYM4R_Msk /*!<DLYM4R[2:0] (Delay line adjust for right microphone of pair 4) */
  9755. #define SAI_PDMDLY_DLYM4R_0 (0x1U << SAI_PDMDLY_DLYM4R_Pos) /*!< 0x10000000 */
  9756. #define SAI_PDMDLY_DLYM4R_1 (0x2U << SAI_PDMDLY_DLYM4R_Pos) /*!< 0x20000000 */
  9757. #define SAI_PDMDLY_DLYM4R_2 (0x4U << SAI_PDMDLY_DLYM4R_Pos) /*!< 0x40000000 */
  9758. /******************************************************************************/
  9759. /* */
  9760. /* SYSCFG */
  9761. /* */
  9762. /******************************************************************************/
  9763. /***************** Bit definition for SYSCFG_MEMRMP register (SYSCFG memory remap register) ***********************************/
  9764. #define SYSCFG_MEMRMP_MEM_MODE_Pos (0U)
  9765. #define SYSCFG_MEMRMP_MEM_MODE_Msk (0x7UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000007 */
  9766. #define SYSCFG_MEMRMP_MEM_MODE SYSCFG_MEMRMP_MEM_MODE_Msk /*!< SYSCFG_Memory Remap Config */
  9767. #define SYSCFG_MEMRMP_MEM_MODE_0 (0x1U << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000001 */
  9768. #define SYSCFG_MEMRMP_MEM_MODE_1 (0x2U << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000002 */
  9769. #define SYSCFG_MEMRMP_MEM_MODE_2 (0x4U << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000004 */
  9770. /***************** Bit definition for SYSCFG_CFGR1 register (SYSCFG configuration register 1) ****************************************************************/
  9771. #define SYSCFG_CFGR1_BOOSTEN_Pos (8U)
  9772. #define SYSCFG_CFGR1_BOOSTEN_Msk (0x1UL << SYSCFG_CFGR1_BOOSTEN_Pos) /*!< 0x00000100 */
  9773. #define SYSCFG_CFGR1_BOOSTEN SYSCFG_CFGR1_BOOSTEN_Msk /*!< I/O analog switch voltage booster enable */
  9774. #define SYSCFG_CFGR1_ANASWVDD_Pos (9U)
  9775. #define SYSCFG_CFGR1_ANASWVDD_Msk (0x1UL << SYSCFG_CFGR1_ANASWVDD_Pos) /*!< 0x00000200 */
  9776. #define SYSCFG_CFGR1_ANASWVDD SYSCFG_CFGR1_ANASWVDD_Msk /*!< I/O analog switch voltage selection */
  9777. #define SYSCFG_CFGR1_I2C_PB6_FMP_Pos (16U)
  9778. #define SYSCFG_CFGR1_I2C_PB6_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB6_FMP_Pos) /*!< 0x00010000 */
  9779. #define SYSCFG_CFGR1_I2C_PB6_FMP SYSCFG_CFGR1_I2C_PB6_FMP_Msk /*!< Fast-mode Plus (Fm+) driving capability activation on PB6 */
  9780. #define SYSCFG_CFGR1_I2C_PB7_FMP_Pos (17U)
  9781. #define SYSCFG_CFGR1_I2C_PB7_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB7_FMP_Pos) /*!< 0x00020000 */
  9782. #define SYSCFG_CFGR1_I2C_PB7_FMP SYSCFG_CFGR1_I2C_PB7_FMP_Msk /*!< Fast-mode Plus (Fm+) driving capability activation on PB7 */
  9783. #define SYSCFG_CFGR1_I2C_PB8_FMP_Pos (18U)
  9784. #define SYSCFG_CFGR1_I2C_PB8_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB8_FMP_Pos) /*!< 0x00040000 */
  9785. #define SYSCFG_CFGR1_I2C_PB8_FMP SYSCFG_CFGR1_I2C_PB8_FMP_Msk /*!< Fast-mode Plus (Fm+) driving capability activation on PB8 */
  9786. #define SYSCFG_CFGR1_I2C_PB9_FMP_Pos (19U)
  9787. #define SYSCFG_CFGR1_I2C_PB9_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB9_FMP_Pos) /*!< 0x00080000 */
  9788. #define SYSCFG_CFGR1_I2C_PB9_FMP SYSCFG_CFGR1_I2C_PB9_FMP_Msk /*!< Fast-mode Plus (Fm+) driving capability activation on PB9 */
  9789. #define SYSCFG_CFGR1_I2C1_FMP_Pos (20U)
  9790. #define SYSCFG_CFGR1_I2C1_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C1_FMP_Pos) /*!< 0x00100000 */
  9791. #define SYSCFG_CFGR1_I2C1_FMP SYSCFG_CFGR1_I2C1_FMP_Msk /*!< I2C1 Fast-mode Plus (Fm+) driving capability activation */
  9792. #define SYSCFG_CFGR1_I2C3_FMP_Pos (22U)
  9793. #define SYSCFG_CFGR1_I2C3_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C3_FMP_Pos) /*!< 0x00400000 */
  9794. #define SYSCFG_CFGR1_I2C3_FMP SYSCFG_CFGR1_I2C3_FMP_Msk /*!< I2C3 Fast-mode Plus (Fm+) driving capability activation */
  9795. #define SYSCFG_CFGR1_FPU_IE_Pos (26U)
  9796. #define SYSCFG_CFGR1_FPU_IE_Msk (0x3FUL << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0xFC000000 */
  9797. #define SYSCFG_CFGR1_FPU_IE SYSCFG_CFGR1_FPU_IE_Msk /*!< Cortex M4 Floating Point Unit interrupts enable bits */
  9798. #define SYSCFG_CFGR1_FPU_IE_0 (0x01U << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0x04000000 */
  9799. #define SYSCFG_CFGR1_FPU_IE_1 (0x02U << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0x08000000 */
  9800. #define SYSCFG_CFGR1_FPU_IE_2 (0x04U << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0x10000000 */
  9801. #define SYSCFG_CFGR1_FPU_IE_3 (0x08U << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0x20000000 */
  9802. #define SYSCFG_CFGR1_FPU_IE_4 (0x10U << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0x40000000 */
  9803. #define SYSCFG_CFGR1_FPU_IE_5 (0x20U << SYSCFG_CFGR1_FPU_IE_Pos) /*!< 0x80000000 */
  9804. /***************** Bit definition for SYSCFG_EXTICR1 register (External interrupt configuration register 1) ********************************/
  9805. #define SYSCFG_EXTICR1_EXTI0_Pos (0U)
  9806. #define SYSCFG_EXTICR1_EXTI0_Msk (0x7UL << SYSCFG_EXTICR1_EXTI0_Pos) /*!< 0x00000007 */
  9807. #define SYSCFG_EXTICR1_EXTI0 SYSCFG_EXTICR1_EXTI0_Msk /*!< External Interrupt Line 0 configuration */
  9808. #define SYSCFG_EXTICR1_EXTI1_Pos (4U)
  9809. #define SYSCFG_EXTICR1_EXTI1_Msk (0x7UL << SYSCFG_EXTICR1_EXTI1_Pos) /*!< 0x00000070 */
  9810. #define SYSCFG_EXTICR1_EXTI1 SYSCFG_EXTICR1_EXTI1_Msk /*!< External Interrupt Line 1 configuration */
  9811. #define SYSCFG_EXTICR1_EXTI2_Pos (8U)
  9812. #define SYSCFG_EXTICR1_EXTI2_Msk (0x7UL << SYSCFG_EXTICR1_EXTI2_Pos) /*!< 0x00000700 */
  9813. #define SYSCFG_EXTICR1_EXTI2 SYSCFG_EXTICR1_EXTI2_Msk /*!< External Interrupt Line 2 configuration */
  9814. #define SYSCFG_EXTICR1_EXTI3_Pos (12U)
  9815. #define SYSCFG_EXTICR1_EXTI3_Msk (0x7UL << SYSCFG_EXTICR1_EXTI3_Pos) /*!< 0x00007000 */
  9816. #define SYSCFG_EXTICR1_EXTI3 SYSCFG_EXTICR1_EXTI3_Msk /*!< External Interrupt Line 3 configuration */
  9817. /**
  9818. * @brief External Interrupt Line 0 Source Input configuration
  9819. */
  9820. #define SYSCFG_EXTICR1_EXTI0_PA (0x00000000UL) /*!< PA[0] pin */
  9821. #define SYSCFG_EXTICR1_EXTI0_PB (0x00000001UL) /*!< PB[0] pin */
  9822. #define SYSCFG_EXTICR1_EXTI0_PC (0x00000002UL) /*!< PC[0] pin */
  9823. #define SYSCFG_EXTICR1_EXTI0_PD (0x00000003UL) /*!< PD[0] pin */
  9824. #define SYSCFG_EXTICR1_EXTI0_PE (0x00000004UL) /*!< PE[0] pin */
  9825. #define SYSCFG_EXTICR1_EXTI0_PH (0x00000007UL) /*!< PH[0] pin */
  9826. /**
  9827. * @brief External Interrupt Line 1 Source Input configuration
  9828. */
  9829. #define SYSCFG_EXTICR1_EXTI1_PA (0x00000000UL) /*!< PA[1] pin */
  9830. #define SYSCFG_EXTICR1_EXTI1_PB (0x00000010UL) /*!< PB[1] pin */
  9831. #define SYSCFG_EXTICR1_EXTI1_PC (0x00000020UL) /*!< PC[1] pin */
  9832. #define SYSCFG_EXTICR1_EXTI1_PD (0x00000030UL) /*!< PD[1] pin */
  9833. #define SYSCFG_EXTICR1_EXTI1_PE (0x00000040UL) /*!< PE[1] pin */
  9834. #define SYSCFG_EXTICR1_EXTI1_PH (0x00000070UL) /*!< PH[1] pin */
  9835. /**
  9836. * @brief External Interrupt Line 2 Source Input configuration
  9837. */
  9838. #define SYSCFG_EXTICR1_EXTI2_PA (0x00000000UL) /*!< PA[2] pin */
  9839. #define SYSCFG_EXTICR1_EXTI2_PB (0x00000100UL) /*!< PB[2] pin */
  9840. #define SYSCFG_EXTICR1_EXTI2_PC (0x00000200UL) /*!< PC[2] pin */
  9841. #define SYSCFG_EXTICR1_EXTI2_PD (0x00000300UL) /*!< PD[2] pin */
  9842. #define SYSCFG_EXTICR1_EXTI2_PE (0x00000400UL) /*!< PE[2] pin */
  9843. /**
  9844. * @brief External Interrupt Line 3 Source Input configuration
  9845. */
  9846. #define SYSCFG_EXTICR1_EXTI3_PA (0x00000000UL) /*!< PA[3] pin */
  9847. #define SYSCFG_EXTICR1_EXTI3_PB (0x00001000UL) /*!< PB[3] pin */
  9848. #define SYSCFG_EXTICR1_EXTI3_PC (0x00002000UL) /*!< PC[3] pin */
  9849. #define SYSCFG_EXTICR1_EXTI3_PD (0x00003000UL) /*!< PD[3] pin */
  9850. #define SYSCFG_EXTICR1_EXTI3_PE (0x00004000UL) /*!< PE[3] pin */
  9851. #define SYSCFG_EXTICR1_EXTI3_PH (0x00007000UL) /*!< PH[3] pin */
  9852. /***************** Bit definition for SYSCFG_EXTICR2 register (External interrupt configuration register 2) ********************************/
  9853. #define SYSCFG_EXTICR2_EXTI4_Pos (0U)
  9854. #define SYSCFG_EXTICR2_EXTI4_Msk (0x7UL << SYSCFG_EXTICR2_EXTI4_Pos) /*!< 0x00000007 */
  9855. #define SYSCFG_EXTICR2_EXTI4 SYSCFG_EXTICR2_EXTI4_Msk /*!< External Interrupt Line 4 configuration */
  9856. #define SYSCFG_EXTICR2_EXTI5_Pos (4U)
  9857. #define SYSCFG_EXTICR2_EXTI5_Msk (0x7UL << SYSCFG_EXTICR2_EXTI5_Pos) /*!< 0x00000070 */
  9858. #define SYSCFG_EXTICR2_EXTI5 SYSCFG_EXTICR2_EXTI5_Msk /*!< External Interrupt Line 5 configuration */
  9859. #define SYSCFG_EXTICR2_EXTI6_Pos (8U)
  9860. #define SYSCFG_EXTICR2_EXTI6_Msk (0x7UL << SYSCFG_EXTICR2_EXTI6_Pos) /*!< 0x00000700 */
  9861. #define SYSCFG_EXTICR2_EXTI6 SYSCFG_EXTICR2_EXTI6_Msk /*!< External Interrupt Line 6 configuration */
  9862. #define SYSCFG_EXTICR2_EXTI7_Pos (12U)
  9863. #define SYSCFG_EXTICR2_EXTI7_Msk (0x7UL << SYSCFG_EXTICR2_EXTI7_Pos) /*!< 0x00007000 */
  9864. #define SYSCFG_EXTICR2_EXTI7 SYSCFG_EXTICR2_EXTI7_Msk /*!< External Interrupt Line 7 configuration */
  9865. /**
  9866. * @brief External Interrupt Line 4 Source Input configuration
  9867. */
  9868. #define SYSCFG_EXTICR2_EXTI4_PA (0x00000000UL) /*!< PA[4] pin */
  9869. #define SYSCFG_EXTICR2_EXTI4_PB (0x00000001UL) /*!< PB[4] pin */
  9870. #define SYSCFG_EXTICR2_EXTI4_PC (0x00000002UL) /*!< PC[4] pin */
  9871. #define SYSCFG_EXTICR2_EXTI4_PD (0x00000003UL) /*!< PD[4] pin */
  9872. #define SYSCFG_EXTICR2_EXTI4_PE (0x00000004UL) /*!< PE[4] pin */
  9873. /**
  9874. * @brief External Interrupt Line 5 Source Input configuration
  9875. */
  9876. #define SYSCFG_EXTICR2_EXTI5_PA (0x00000000UL) /*!< PA[5] pin */
  9877. #define SYSCFG_EXTICR2_EXTI5_PB (0x00000010UL) /*!< PB[5] pin */
  9878. #define SYSCFG_EXTICR2_EXTI5_PC (0x00000020UL) /*!< PC[5] pin */
  9879. #define SYSCFG_EXTICR2_EXTI5_PD (0x00000030UL) /*!< PD[5] pin */
  9880. /**
  9881. * @brief External Interrupt Line 6 Source Input configuration
  9882. */
  9883. #define SYSCFG_EXTICR2_EXTI6_PA (0x00000000UL) /*!< PA[6] pin */
  9884. #define SYSCFG_EXTICR2_EXTI6_PB (0x00000100UL) /*!< PB[6] pin */
  9885. #define SYSCFG_EXTICR2_EXTI6_PC (0x00000200UL) /*!< PC[6] pin */
  9886. #define SYSCFG_EXTICR2_EXTI6_PD (0x00000300UL) /*!< PD[6] pin */
  9887. /**
  9888. * @brief External Interrupt Line 7 Source Input configuration
  9889. */
  9890. #define SYSCFG_EXTICR2_EXTI7_PA (0x00000000UL) /*!< PA[7] pin */
  9891. #define SYSCFG_EXTICR2_EXTI7_PB (0x00001000UL) /*!< PB[7] pin */
  9892. #define SYSCFG_EXTICR2_EXTI7_PC (0x00002000UL) /*!< PC[7] pin */
  9893. #define SYSCFG_EXTICR2_EXTI7_PD (0x00003000UL) /*!< PD[7] pin */
  9894. /***************** Bit definition for SYSCFG_EXTICR3 register (External interrupt configuration register 3) ********************************/
  9895. #define SYSCFG_EXTICR3_EXTI8_Pos (0U)
  9896. #define SYSCFG_EXTICR3_EXTI8_Msk (0x7UL << SYSCFG_EXTICR3_EXTI8_Pos) /*!< 0x00000007 */
  9897. #define SYSCFG_EXTICR3_EXTI8 SYSCFG_EXTICR3_EXTI8_Msk /*!< External Interrupt Line 8 configuration */
  9898. #define SYSCFG_EXTICR3_EXTI9_Pos (4U)
  9899. #define SYSCFG_EXTICR3_EXTI9_Msk (0x7UL << SYSCFG_EXTICR3_EXTI9_Pos) /*!< 0x00000070 */
  9900. #define SYSCFG_EXTICR3_EXTI9 SYSCFG_EXTICR3_EXTI9_Msk /*!< External Interrupt Line 9 configuration */
  9901. #define SYSCFG_EXTICR3_EXTI10_Pos (8U)
  9902. #define SYSCFG_EXTICR3_EXTI10_Msk (0x7UL << SYSCFG_EXTICR3_EXTI10_Pos) /*!< 0x00000700 */
  9903. #define SYSCFG_EXTICR3_EXTI10 SYSCFG_EXTICR3_EXTI10_Msk /*!< External Interrupt Line 10 configuration */
  9904. #define SYSCFG_EXTICR3_EXTI11_Pos (12U)
  9905. #define SYSCFG_EXTICR3_EXTI11_Msk (0xFUL << SYSCFG_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */
  9906. #define SYSCFG_EXTICR3_EXTI11 SYSCFG_EXTICR3_EXTI11_Msk /*!< External Interrupt Line 11 configuration */
  9907. /**
  9908. * @brief External Interrupt Line 8 Source Input configuration
  9909. */
  9910. #define SYSCFG_EXTICR3_EXTI8_PA (0x00000000UL) /*!< PA[8] pin */
  9911. #define SYSCFG_EXTICR3_EXTI8_PB (0x00000001UL) /*!< PB[8] pin */
  9912. #define SYSCFG_EXTICR3_EXTI8_PC (0x00000002UL) /*!< PC[8] pin */
  9913. #define SYSCFG_EXTICR3_EXTI8_PD (0x00000003UL) /*!< PD[8] pin */
  9914. /**
  9915. * @brief External Interrupt Line 9 Source Input configuration
  9916. */
  9917. #define SYSCFG_EXTICR3_EXTI9_PA (0x00000000UL) /*!< PA[9] pin */
  9918. #define SYSCFG_EXTICR3_EXTI9_PB (0x00000010UL) /*!< PB[9] pin */
  9919. #define SYSCFG_EXTICR3_EXTI9_PC (0x00000020UL) /*!< PC[9] pin */
  9920. #define SYSCFG_EXTICR3_EXTI9_PD (0x00000030UL) /*!< PD[9] pin */
  9921. /**
  9922. * @brief External Interrupt Line 10 Source Input configuration
  9923. */
  9924. #define SYSCFG_EXTICR3_EXTI10_PA (0x00000000UL) /*!< PA[10] pin */
  9925. #define SYSCFG_EXTICR3_EXTI10_PB (0x00000100UL) /*!< PB[10] pin */
  9926. #define SYSCFG_EXTICR3_EXTI10_PC (0x00000200UL) /*!< PC[10] pin */
  9927. #define SYSCFG_EXTICR3_EXTI10_PD (0x00000300UL) /*!< PD[10] pin */
  9928. /**
  9929. * @brief External Interrupt Line 11 Source Input configuration
  9930. */
  9931. #define SYSCFG_EXTICR3_EXTI11_PA (0x00000000UL) /*!< PA[11] pin */
  9932. #define SYSCFG_EXTICR3_EXTI11_PB (0x00001000UL) /*!< PB[11] pin */
  9933. #define SYSCFG_EXTICR3_EXTI11_PC (0x00002000UL) /*!< PC[11] pin */
  9934. #define SYSCFG_EXTICR3_EXTI11_PD (0x00003000UL) /*!< PD[11] pin */
  9935. /***************** Bit definition for SYSCFG_EXTICR4 register (External interrupt configuration register 4) *********************************/
  9936. #define SYSCFG_EXTICR4_EXTI12_Pos (0U)
  9937. #define SYSCFG_EXTICR4_EXTI12_Msk (0x7UL << SYSCFG_EXTICR4_EXTI12_Pos) /*!< 0x00000007 */
  9938. #define SYSCFG_EXTICR4_EXTI12 SYSCFG_EXTICR4_EXTI12_Msk /*!< External Interrupt Line 12 configuration */
  9939. #define SYSCFG_EXTICR4_EXTI13_Pos (4U)
  9940. #define SYSCFG_EXTICR4_EXTI13_Msk (0x7UL << SYSCFG_EXTICR4_EXTI13_Pos) /*!< 0x00000070 */
  9941. #define SYSCFG_EXTICR4_EXTI13 SYSCFG_EXTICR4_EXTI13_Msk /*!< External Interrupt Line 13 configuration */
  9942. #define SYSCFG_EXTICR4_EXTI14_Pos (8U)
  9943. #define SYSCFG_EXTICR4_EXTI14_Msk (0x7UL << SYSCFG_EXTICR4_EXTI14_Pos) /*!< 0x00000700 */
  9944. #define SYSCFG_EXTICR4_EXTI14 SYSCFG_EXTICR4_EXTI14_Msk /*!< External Interrupt Line 14 configuration */
  9945. #define SYSCFG_EXTICR4_EXTI15_Pos (12U)
  9946. #define SYSCFG_EXTICR4_EXTI15_Msk (0x7UL << SYSCFG_EXTICR4_EXTI15_Pos) /*!< 0x00007000 */
  9947. #define SYSCFG_EXTICR4_EXTI15 SYSCFG_EXTICR4_EXTI15_Msk /*!< External Interrupt Line 15 configuration */
  9948. /**
  9949. * @brief External Interrupt Line 12 Source Input configuration
  9950. */
  9951. #define SYSCFG_EXTICR4_EXTI12_PA (0x00000000UL) /*!< PA[12] pin */
  9952. #define SYSCFG_EXTICR4_EXTI12_PB (0x00000001UL) /*!< PB[12] pin */
  9953. #define SYSCFG_EXTICR4_EXTI12_PC (0x00000002UL) /*!< PC[12] pin */
  9954. #define SYSCFG_EXTICR4_EXTI12_PD (0x00000003UL) /*!< PD[12] pin */
  9955. /**
  9956. * @brief External Interrupt Line 13 Source Input configuration
  9957. */
  9958. #define SYSCFG_EXTICR4_EXTI13_PA (0x00000000UL) /*!< PA[13] pin */
  9959. #define SYSCFG_EXTICR4_EXTI13_PB (0x00000010UL) /*!< PB[13] pin */
  9960. #define SYSCFG_EXTICR4_EXTI13_PC (0x00000020UL) /*!< PC[13] pin */
  9961. #define SYSCFG_EXTICR4_EXTI13_PD (0x00000030UL) /*!< PD[13] pin */
  9962. /**
  9963. * @brief External Interrupt Line 14 Source Input configuration
  9964. */
  9965. #define SYSCFG_EXTICR4_EXTI14_PA (0x00000000UL) /*!< PA[14] pin */
  9966. #define SYSCFG_EXTICR4_EXTI14_PB (0x00000100UL) /*!< PB[14] pin */
  9967. #define SYSCFG_EXTICR4_EXTI14_PC (0x00000200UL) /*!< PC[14] pin */
  9968. #define SYSCFG_EXTICR4_EXTI14_PD (0x00000300UL) /*!< PD[14] pin */
  9969. /**
  9970. * @brief External Interrupt Line 15 Source Input configuration
  9971. */
  9972. #define SYSCFG_EXTICR4_EXTI15_PA (0x00000000UL) /*!< PA[15] pin */
  9973. #define SYSCFG_EXTICR4_EXTI15_PB (0x00001000UL) /*!< PB[15] pin */
  9974. #define SYSCFG_EXTICR4_EXTI15_PC (0x00002000UL) /*!< PC[15] pin */
  9975. #define SYSCFG_EXTICR4_EXTI15_PD (0x00003000UL) /*!< PD[15] pin */
  9976. /***************** Bit definition for SYSCFG_SCSR register (SYSCFG SRAM2 control and status register) *********************************************************/
  9977. #define SYSCFG_SCSR_SRAM2ER_Pos (0U)
  9978. #define SYSCFG_SCSR_SRAM2ER_Msk (0x1UL << SYSCFG_SCSR_SRAM2ER_Pos) /*!< 0x00000001 */
  9979. #define SYSCFG_SCSR_SRAM2ER SYSCFG_SCSR_SRAM2ER_Msk /*!< SRAM2 and PKA RAM Erase */
  9980. #define SYSCFG_SCSR_SRAM2BSY_Pos (1U)
  9981. #define SYSCFG_SCSR_SRAM2BSY_Msk (0x1UL << SYSCFG_SCSR_SRAM2BSY_Pos) /*!< 0x00000002 */
  9982. #define SYSCFG_SCSR_SRAM2BSY SYSCFG_SCSR_SRAM2BSY_Msk /*!< SRAM2 and PKA RAM busy by erase operation */
  9983. #define SYSCFG_SCSR_C2RFD_Pos (31U)
  9984. #define SYSCFG_SCSR_C2RFD_Msk (0x1UL << SYSCFG_SCSR_C2RFD_Pos) /*!< 0x80000000 */
  9985. #define SYSCFG_SCSR_C2RFD SYSCFG_SCSR_C2RFD_Msk /*!< CPU2 SRAM fetch (execution) disable */
  9986. /***************** Bit definition for SYSCFG_CFGR2 register (SYSCFG configuration register 2) *****************************************************************/
  9987. #define SYSCFG_CFGR2_CLL_Pos (0U)
  9988. #define SYSCFG_CFGR2_CLL_Msk (0x1UL << SYSCFG_CFGR2_CLL_Pos) /*!< 0x00000001 */
  9989. #define SYSCFG_CFGR2_CLL SYSCFG_CFGR2_CLL_Msk /*!< Cortex M4 LOCKUP (hardfault) output enable */
  9990. #define SYSCFG_CFGR2_SPL_Pos (1U)
  9991. #define SYSCFG_CFGR2_SPL_Msk (0x1UL << SYSCFG_CFGR2_SPL_Pos) /*!< 0x00000002 */
  9992. #define SYSCFG_CFGR2_SPL SYSCFG_CFGR2_SPL_Msk /*!< SRAM2 Parity Lock */
  9993. #define SYSCFG_CFGR2_PVDL_Pos (2U)
  9994. #define SYSCFG_CFGR2_PVDL_Msk (0x1UL << SYSCFG_CFGR2_PVDL_Pos) /*!< 0x00000004 */
  9995. #define SYSCFG_CFGR2_PVDL SYSCFG_CFGR2_PVDL_Msk /*!< PVD Lock */
  9996. #define SYSCFG_CFGR2_ECCL_Pos (3U)
  9997. #define SYSCFG_CFGR2_ECCL_Msk (0x1UL << SYSCFG_CFGR2_ECCL_Pos) /*!< 0x00000008 */
  9998. #define SYSCFG_CFGR2_ECCL SYSCFG_CFGR2_ECCL_Msk /*!< ECC Lock */
  9999. #define SYSCFG_CFGR2_SPF_Pos (8U)
  10000. #define SYSCFG_CFGR2_SPF_Msk (0x1UL << SYSCFG_CFGR2_SPF_Pos) /*!< 0x00000100 */
  10001. #define SYSCFG_CFGR2_SPF SYSCFG_CFGR2_SPF_Msk /*!< SRAM2 Parity Lock */
  10002. /***************** Bit definition for SYSCFG_SWPR1 register (SYSCFG SRAM2A write protection register) *********************************************************/
  10003. #define SYSCFG_SWPR1_PAGE0_Pos (0U)
  10004. #define SYSCFG_SWPR1_PAGE0_Msk (0x1UL << SYSCFG_SWPR1_PAGE0_Pos) /*!< 0x00000001 */
  10005. #define SYSCFG_SWPR1_PAGE0 SYSCFG_SWPR1_PAGE0_Msk /*!< SRAM2A Write protection page 0 (0x20030000 - 0x200303FF) */
  10006. #define SYSCFG_SWPR1_PAGE1_Pos (1U)
  10007. #define SYSCFG_SWPR1_PAGE1_Msk (0x1UL << SYSCFG_SWPR1_PAGE1_Pos) /*!< 0x00000002 */
  10008. #define SYSCFG_SWPR1_PAGE1 SYSCFG_SWPR1_PAGE1_Msk /*!< SRAM2A Write protection page 1 (0x20030400 - 0x200307FF) */
  10009. #define SYSCFG_SWPR1_PAGE2_Pos (2U)
  10010. #define SYSCFG_SWPR1_PAGE2_Msk (0x1UL << SYSCFG_SWPR1_PAGE2_Pos) /*!< 0x00000004 */
  10011. #define SYSCFG_SWPR1_PAGE2 SYSCFG_SWPR1_PAGE2_Msk /*!< SRAM2A Write protection page 2 (0x20030800 - 0x20030BFF) */
  10012. #define SYSCFG_SWPR1_PAGE3_Pos (3U)
  10013. #define SYSCFG_SWPR1_PAGE3_Msk (0x1UL << SYSCFG_SWPR1_PAGE3_Pos) /*!< 0x00000008 */
  10014. #define SYSCFG_SWPR1_PAGE3 SYSCFG_SWPR1_PAGE3_Msk /*!< SRAM2A Write protection page 3 (0x20030C00 - 0x20030FFF) */
  10015. #define SYSCFG_SWPR1_PAGE4_Pos (4U)
  10016. #define SYSCFG_SWPR1_PAGE4_Msk (0x1UL << SYSCFG_SWPR1_PAGE4_Pos) /*!< 0x00000010 */
  10017. #define SYSCFG_SWPR1_PAGE4 SYSCFG_SWPR1_PAGE4_Msk /*!< SRAM2A Write protection page 4 (0x20031000 - 0x200313FF) */
  10018. #define SYSCFG_SWPR1_PAGE5_Pos (5U)
  10019. #define SYSCFG_SWPR1_PAGE5_Msk (0x1UL << SYSCFG_SWPR1_PAGE5_Pos) /*!< 0x00000020 */
  10020. #define SYSCFG_SWPR1_PAGE5 SYSCFG_SWPR1_PAGE5_Msk /*!< SRAM2A Write protection page 5 (0x20031400 - 0x200317FF) */
  10021. #define SYSCFG_SWPR1_PAGE6_Pos (6U)
  10022. #define SYSCFG_SWPR1_PAGE6_Msk (0x1UL << SYSCFG_SWPR1_PAGE6_Pos) /*!< 0x00000040 */
  10023. #define SYSCFG_SWPR1_PAGE6 SYSCFG_SWPR1_PAGE6_Msk /*!< SRAM2A Write protection page 6 (0x20031800 - 0x20031BFF) */
  10024. #define SYSCFG_SWPR1_PAGE7_Pos (7U)
  10025. #define SYSCFG_SWPR1_PAGE7_Msk (0x1UL << SYSCFG_SWPR1_PAGE7_Pos) /*!< 0x00000080 */
  10026. #define SYSCFG_SWPR1_PAGE7 SYSCFG_SWPR1_PAGE7_Msk /*!< SRAM2A Write protection page 7 (0x20031C00 - 0x20031FFF) */
  10027. #define SYSCFG_SWPR1_PAGE8_Pos (8U)
  10028. #define SYSCFG_SWPR1_PAGE8_Msk (0x1UL << SYSCFG_SWPR1_PAGE8_Pos) /*!< 0x00000100 */
  10029. #define SYSCFG_SWPR1_PAGE8 SYSCFG_SWPR1_PAGE8_Msk /*!< SRAM2A Write protection page 8 (0x20032000 - 0x200323FF) */
  10030. #define SYSCFG_SWPR1_PAGE9_Pos (9U)
  10031. #define SYSCFG_SWPR1_PAGE9_Msk (0x1UL << SYSCFG_SWPR1_PAGE9_Pos) /*!< 0x00000200 */
  10032. #define SYSCFG_SWPR1_PAGE9 SYSCFG_SWPR1_PAGE9_Msk /*!< SRAM2A Write protection page 9 (0x20032400 - 0x200327FF) */
  10033. #define SYSCFG_SWPR1_PAGE10_Pos (10U)
  10034. #define SYSCFG_SWPR1_PAGE10_Msk (0x1UL << SYSCFG_SWPR1_PAGE10_Pos) /*!< 0x00000400 */
  10035. #define SYSCFG_SWPR1_PAGE10 SYSCFG_SWPR1_PAGE10_Msk /*!< SRAM2A Write protection page 10 (0x20032800 - 0x20032BFF) */
  10036. #define SYSCFG_SWPR1_PAGE11_Pos (11U)
  10037. #define SYSCFG_SWPR1_PAGE11_Msk (0x1UL << SYSCFG_SWPR1_PAGE11_Pos) /*!< 0x00000800 */
  10038. #define SYSCFG_SWPR1_PAGE11 SYSCFG_SWPR1_PAGE11_Msk /*!< SRAM2A Write protection page 11 (0x20032C00 - 0x20032FFF) */
  10039. #define SYSCFG_SWPR1_PAGE12_Pos (12U)
  10040. #define SYSCFG_SWPR1_PAGE12_Msk (0x1UL << SYSCFG_SWPR1_PAGE12_Pos) /*!< 0x00001000 */
  10041. #define SYSCFG_SWPR1_PAGE12 SYSCFG_SWPR1_PAGE12_Msk /*!< SRAM2A Write protection page 12 (0x20033000 - 0x200333FF) */
  10042. #define SYSCFG_SWPR1_PAGE13_Pos (13U)
  10043. #define SYSCFG_SWPR1_PAGE13_Msk (0x1UL << SYSCFG_SWPR1_PAGE13_Pos) /*!< 0x00002000 */
  10044. #define SYSCFG_SWPR1_PAGE13 SYSCFG_SWPR1_PAGE13_Msk /*!< SRAM2A Write protection page 13 (0x20033400 - 0x200337FF) */
  10045. #define SYSCFG_SWPR1_PAGE14_Pos (14U)
  10046. #define SYSCFG_SWPR1_PAGE14_Msk (0x1UL << SYSCFG_SWPR1_PAGE14_Pos) /*!< 0x00004000 */
  10047. #define SYSCFG_SWPR1_PAGE14 SYSCFG_SWPR1_PAGE14_Msk /*!< SRAM2A Write protection page 14 (0x20033800 - 0x20033BFF) */
  10048. #define SYSCFG_SWPR1_PAGE15_Pos (15U)
  10049. #define SYSCFG_SWPR1_PAGE15_Msk (0x1UL << SYSCFG_SWPR1_PAGE15_Pos) /*!< 0x00008000 */
  10050. #define SYSCFG_SWPR1_PAGE15 SYSCFG_SWPR1_PAGE15_Msk /*!< SRAM2A Write protection page 15 (0x20033C00 - 0x20033FFF) */
  10051. #define SYSCFG_SWPR1_PAGE16_Pos (16U)
  10052. #define SYSCFG_SWPR1_PAGE16_Msk (0x1UL << SYSCFG_SWPR1_PAGE16_Pos) /*!< 0x00010000 */
  10053. #define SYSCFG_SWPR1_PAGE16 SYSCFG_SWPR1_PAGE16_Msk /*!< SRAM2A Write protection page 16 (0x20034000 - 0x200343FF) */
  10054. #define SYSCFG_SWPR1_PAGE17_Pos (17U)
  10055. #define SYSCFG_SWPR1_PAGE17_Msk (0x1UL << SYSCFG_SWPR1_PAGE17_Pos) /*!< 0x00020000 */
  10056. #define SYSCFG_SWPR1_PAGE17 SYSCFG_SWPR1_PAGE17_Msk /*!< SRAM2A Write protection page 17 (0x20034400 - 0x200347FF) */
  10057. #define SYSCFG_SWPR1_PAGE18_Pos (18U)
  10058. #define SYSCFG_SWPR1_PAGE18_Msk (0x1UL << SYSCFG_SWPR1_PAGE18_Pos) /*!< 0x00040000 */
  10059. #define SYSCFG_SWPR1_PAGE18 SYSCFG_SWPR1_PAGE18_Msk /*!< SRAM2A Write protection page 18 (0x20034800 - 0x20034BFF) */
  10060. #define SYSCFG_SWPR1_PAGE19_Pos (19U)
  10061. #define SYSCFG_SWPR1_PAGE19_Msk (0x1UL << SYSCFG_SWPR1_PAGE19_Pos) /*!< 0x00080000 */
  10062. #define SYSCFG_SWPR1_PAGE19 SYSCFG_SWPR1_PAGE19_Msk /*!< SRAM2A Write protection page 19 (0x20034C00 - 0x20034FFF) */
  10063. #define SYSCFG_SWPR1_PAGE20_Pos (20U)
  10064. #define SYSCFG_SWPR1_PAGE20_Msk (0x1UL << SYSCFG_SWPR1_PAGE20_Pos) /*!< 0x00100000 */
  10065. #define SYSCFG_SWPR1_PAGE20 SYSCFG_SWPR1_PAGE20_Msk /*!< SRAM2A Write protection page 20 (0x20035000 - 0x200353FF) */
  10066. #define SYSCFG_SWPR1_PAGE21_Pos (21U)
  10067. #define SYSCFG_SWPR1_PAGE21_Msk (0x1UL << SYSCFG_SWPR1_PAGE21_Pos) /*!< 0x00200000 */
  10068. #define SYSCFG_SWPR1_PAGE21 SYSCFG_SWPR1_PAGE21_Msk /*!< SRAM2A Write protection page 21 (0x20035400 - 0x200357FF) */
  10069. #define SYSCFG_SWPR1_PAGE22_Pos (22U)
  10070. #define SYSCFG_SWPR1_PAGE22_Msk (0x1UL << SYSCFG_SWPR1_PAGE22_Pos) /*!< 0x00400000 */
  10071. #define SYSCFG_SWPR1_PAGE22 SYSCFG_SWPR1_PAGE22_Msk /*!< SRAM2A Write protection page 22 (0x20035800 - 0x20035BFF) */
  10072. #define SYSCFG_SWPR1_PAGE23_Pos (23U)
  10073. #define SYSCFG_SWPR1_PAGE23_Msk (0x1UL << SYSCFG_SWPR1_PAGE23_Pos) /*!< 0x00800000 */
  10074. #define SYSCFG_SWPR1_PAGE23 SYSCFG_SWPR1_PAGE23_Msk /*!< SRAM2A Write protection page 23 (0x20035C00 - 0x20035FFF) */
  10075. #define SYSCFG_SWPR1_PAGE24_Pos (24U)
  10076. #define SYSCFG_SWPR1_PAGE24_Msk (0x1UL << SYSCFG_SWPR1_PAGE24_Pos) /*!< 0x01000000 */
  10077. #define SYSCFG_SWPR1_PAGE24 SYSCFG_SWPR1_PAGE24_Msk /*!< SRAM2A Write protection page 24 (0x20036000 - 0x200363FF) */
  10078. #define SYSCFG_SWPR1_PAGE25_Pos (25U)
  10079. #define SYSCFG_SWPR1_PAGE25_Msk (0x1UL << SYSCFG_SWPR1_PAGE25_Pos) /*!< 0x02000000 */
  10080. #define SYSCFG_SWPR1_PAGE25 SYSCFG_SWPR1_PAGE25_Msk /*!< SRAM2A Write protection page 25 (0x20036400 - 0x200367FF) */
  10081. #define SYSCFG_SWPR1_PAGE26_Pos (26U)
  10082. #define SYSCFG_SWPR1_PAGE26_Msk (0x1UL << SYSCFG_SWPR1_PAGE26_Pos) /*!< 0x04000000 */
  10083. #define SYSCFG_SWPR1_PAGE26 SYSCFG_SWPR1_PAGE26_Msk /*!< SRAM2A Write protection page 26 (0x20036800 - 0x20036BFF) */
  10084. #define SYSCFG_SWPR1_PAGE27_Pos (27U)
  10085. #define SYSCFG_SWPR1_PAGE27_Msk (0x1UL << SYSCFG_SWPR1_PAGE27_Pos) /*!< 0x08000000 */
  10086. #define SYSCFG_SWPR1_PAGE27 SYSCFG_SWPR1_PAGE27_Msk /*!< SRAM2A Write protection page 27 (0x20036C00 - 0x20036FFF) */
  10087. #define SYSCFG_SWPR1_PAGE28_Pos (28U)
  10088. #define SYSCFG_SWPR1_PAGE28_Msk (0x1UL << SYSCFG_SWPR1_PAGE28_Pos) /*!< 0x10000000 */
  10089. #define SYSCFG_SWPR1_PAGE28 SYSCFG_SWPR1_PAGE28_Msk /*!< SRAM2A Write protection page 28 (0x20037000 - 0x200373FF) */
  10090. #define SYSCFG_SWPR1_PAGE29_Pos (29U)
  10091. #define SYSCFG_SWPR1_PAGE29_Msk (0x1UL << SYSCFG_SWPR1_PAGE29_Pos) /*!< 0x20000000 */
  10092. #define SYSCFG_SWPR1_PAGE29 SYSCFG_SWPR1_PAGE29_Msk /*!< SRAM2A Write protection page 29 (0x20037400 - 0x200377FF) */
  10093. #define SYSCFG_SWPR1_PAGE30_Pos (30U)
  10094. #define SYSCFG_SWPR1_PAGE30_Msk (0x1UL << SYSCFG_SWPR1_PAGE30_Pos) /*!< 0x40000000 */
  10095. #define SYSCFG_SWPR1_PAGE30 SYSCFG_SWPR1_PAGE30_Msk /*!< SRAM2A Write protection page 30 (0x20037800 - 0x20037BFF) */
  10096. #define SYSCFG_SWPR1_PAGE31_Pos (31U)
  10097. #define SYSCFG_SWPR1_PAGE31_Msk (0x1UL << SYSCFG_SWPR1_PAGE31_Pos) /*!< 0x80000000 */
  10098. #define SYSCFG_SWPR1_PAGE31 SYSCFG_SWPR1_PAGE31_Msk /*!< SRAM2A Write protection page 31 (0x20037C00 - 0x20037FFF) */
  10099. /***************** Bit definition for SYSCFG_SKR register (SYSCFG SRAM2 key register) *************************************************************************/
  10100. #define SYSCFG_SKR_KEY_Pos (0U)
  10101. #define SYSCFG_SKR_KEY_Msk (0xFFUL << SYSCFG_SKR_KEY_Pos) /*!< 0x000000FF */
  10102. #define SYSCFG_SKR_KEY SYSCFG_SKR_KEY_Msk /*!< SRAM2 write protection key for software erase */
  10103. /***************** Bit definition for SYSCFG_SWPR2 register (SYSCFG SRAM2 write protection register) **********************************************************/
  10104. #define SYSCFG_SWPR2_PAGE32_Pos (0U)
  10105. #define SYSCFG_SWPR2_PAGE32_Msk (0x1UL << SYSCFG_SWPR2_PAGE32_Pos) /*!< 0x00000001 */
  10106. #define SYSCFG_SWPR2_PAGE32 SYSCFG_SWPR2_PAGE32_Msk /*!< SRAM2B Write protection page 0 (0x20038000 - 0x200383FF) */
  10107. #define SYSCFG_SWPR2_PAGE33_Pos (1U)
  10108. #define SYSCFG_SWPR2_PAGE33_Msk (0x1UL << SYSCFG_SWPR2_PAGE33_Pos) /*!< 0x00000002 */
  10109. #define SYSCFG_SWPR2_PAGE33 SYSCFG_SWPR2_PAGE33_Msk /*!< SRAM2B Write protection page 1 (0x20038400 - 0x200387FF) */
  10110. #define SYSCFG_SWPR2_PAGE34_Pos (2U)
  10111. #define SYSCFG_SWPR2_PAGE34_Msk (0x1UL << SYSCFG_SWPR2_PAGE34_Pos) /*!< 0x00000004 */
  10112. #define SYSCFG_SWPR2_PAGE34 SYSCFG_SWPR2_PAGE34_Msk /*!< SRAM2B Write protection page 2 (0x20038800 - 0x20038bFF) */
  10113. #define SYSCFG_SWPR2_PAGE35_Pos (3U)
  10114. #define SYSCFG_SWPR2_PAGE35_Msk (0x1UL << SYSCFG_SWPR2_PAGE35_Pos) /*!< 0x00000008 */
  10115. #define SYSCFG_SWPR2_PAGE35 SYSCFG_SWPR2_PAGE35_Msk /*!< SRAM2B Write protection page 3 (0x20038C00 - 0x20038FFF) */
  10116. #define SYSCFG_SWPR2_PAGE36_Pos (4U)
  10117. #define SYSCFG_SWPR2_PAGE36_Msk (0x1UL << SYSCFG_SWPR2_PAGE36_Pos) /*!< 0x00000010 */
  10118. #define SYSCFG_SWPR2_PAGE36 SYSCFG_SWPR2_PAGE36_Msk /*!< SRAM2B Write protection page 4 (0x20039000 - 0x200393FF) */
  10119. #define SYSCFG_SWPR2_PAGE37_Pos (5U)
  10120. #define SYSCFG_SWPR2_PAGE37_Msk (0x1UL << SYSCFG_SWPR2_PAGE37_Pos) /*!< 0x00000020 */
  10121. #define SYSCFG_SWPR2_PAGE37 SYSCFG_SWPR2_PAGE37_Msk /*!< SRAM2B Write protection page 5 (0x20039400 - 0x200397FF) */
  10122. #define SYSCFG_SWPR2_PAGE38_Pos (6U)
  10123. #define SYSCFG_SWPR2_PAGE38_Msk (0x1UL << SYSCFG_SWPR2_PAGE38_Pos) /*!< 0x00000040 */
  10124. #define SYSCFG_SWPR2_PAGE38 SYSCFG_SWPR2_PAGE38_Msk /*!< SRAM2B Write protection page 6 (0x20039800 - 0x20039BFF) */
  10125. #define SYSCFG_SWPR2_PAGE39_Pos (7U)
  10126. #define SYSCFG_SWPR2_PAGE39_Msk (0x1UL << SYSCFG_SWPR2_PAGE39_Pos) /*!< 0x00000080 */
  10127. #define SYSCFG_SWPR2_PAGE39 SYSCFG_SWPR2_PAGE39_Msk /*!< SRAM2B Write protection page 7 (0x20039C00 - 0x20039FFF) */
  10128. #define SYSCFG_SWPR2_PAGE40_Pos (8U)
  10129. #define SYSCFG_SWPR2_PAGE40_Msk (0x1UL << SYSCFG_SWPR2_PAGE40_Pos) /*!< 0x00000100 */
  10130. #define SYSCFG_SWPR2_PAGE40 SYSCFG_SWPR2_PAGE40_Msk /*!< SRAM2B Write protection page 8 (0x2003A000 - 0x2003A3FF) */
  10131. #define SYSCFG_SWPR2_PAGE41_Pos (9U)
  10132. #define SYSCFG_SWPR2_PAGE41_Msk (0x1UL << SYSCFG_SWPR2_PAGE41_Pos) /*!< 0x00000200 */
  10133. #define SYSCFG_SWPR2_PAGE41 SYSCFG_SWPR2_PAGE41_Msk /*!< SRAM2B Write protection page 9 (0x2003A400 - 0x2003A7FF) */
  10134. #define SYSCFG_SWPR2_PAGE42_Pos (10U)
  10135. #define SYSCFG_SWPR2_PAGE42_Msk (0x1UL << SYSCFG_SWPR2_PAGE42_Pos) /*!< 0x00000400 */
  10136. #define SYSCFG_SWPR2_PAGE42 SYSCFG_SWPR2_PAGE42_Msk /*!< SRAM2B Write protection page 10 (0x2003A800 - 0x2003ABFF) */
  10137. #define SYSCFG_SWPR2_PAGE43_Pos (11U)
  10138. #define SYSCFG_SWPR2_PAGE43_Msk (0x1UL << SYSCFG_SWPR2_PAGE43_Pos) /*!< 0x00000800 */
  10139. #define SYSCFG_SWPR2_PAGE43 SYSCFG_SWPR2_PAGE43_Msk /*!< SRAM2B Write protection page 11 (0x2003AC00 - 0x2003AFFF) */
  10140. #define SYSCFG_SWPR2_PAGE44_Pos (12U)
  10141. #define SYSCFG_SWPR2_PAGE44_Msk (0x1UL << SYSCFG_SWPR2_PAGE44_Pos) /*!< 0x00001000 */
  10142. #define SYSCFG_SWPR2_PAGE44 SYSCFG_SWPR2_PAGE44_Msk /*!< SRAM2B Write protection page 12 (0x2003B000 - 0x2003B3FF) */
  10143. #define SYSCFG_SWPR2_PAGE45_Pos (13U)
  10144. #define SYSCFG_SWPR2_PAGE45_Msk (0x1UL << SYSCFG_SWPR2_PAGE45_Pos) /*!< 0x00002000 */
  10145. #define SYSCFG_SWPR2_PAGE45 SYSCFG_SWPR2_PAGE45_Msk /*!< SRAM2B Write protection page 13 (0x2003B400 - 0x2003B7FF) */
  10146. #define SYSCFG_SWPR2_PAGE46_Pos (14U)
  10147. #define SYSCFG_SWPR2_PAGE46_Msk (0x1UL << SYSCFG_SWPR2_PAGE46_Pos) /*!< 0x00004000 */
  10148. #define SYSCFG_SWPR2_PAGE46 SYSCFG_SWPR2_PAGE46_Msk /*!< SRAM2B Write protection page 14 (0x2003B800 - 0x2003BBFF) */
  10149. #define SYSCFG_SWPR2_PAGE47_Pos (15U)
  10150. #define SYSCFG_SWPR2_PAGE47_Msk (0x1UL << SYSCFG_SWPR2_PAGE47_Pos) /*!< 0x00008000 */
  10151. #define SYSCFG_SWPR2_PAGE47 SYSCFG_SWPR2_PAGE47_Msk /*!< SRAM2B Write protection page 15 (0x2003BC00 - 0x2003BFFF) */
  10152. #define SYSCFG_SWPR2_PAGE48_Pos (16U)
  10153. #define SYSCFG_SWPR2_PAGE48_Msk (0x1UL << SYSCFG_SWPR2_PAGE48_Pos) /*!< 0x00010000 */
  10154. #define SYSCFG_SWPR2_PAGE48 SYSCFG_SWPR2_PAGE48_Msk /*!< SRAM2B Write protection page 16 (0x2003C000 - 0x2003C3FF) */
  10155. #define SYSCFG_SWPR2_PAGE49_Pos (17U)
  10156. #define SYSCFG_SWPR2_PAGE49_Msk (0x1UL << SYSCFG_SWPR2_PAGE49_Pos) /*!< 0x00020000 */
  10157. #define SYSCFG_SWPR2_PAGE49 SYSCFG_SWPR2_PAGE49_Msk /*!< SRAM2B Write protection page 17 (0x2003C400 - 0x2003C7FF) */
  10158. #define SYSCFG_SWPR2_PAGE50_Pos (18U)
  10159. #define SYSCFG_SWPR2_PAGE50_Msk (0x1UL << SYSCFG_SWPR2_PAGE50_Pos) /*!< 0x00040000 */
  10160. #define SYSCFG_SWPR2_PAGE50 SYSCFG_SWPR2_PAGE50_Msk /*!< SRAM2B Write protection page 18 (0x2003C800 - 0x2003CBFF) */
  10161. #define SYSCFG_SWPR2_PAGE51_Pos (19U)
  10162. #define SYSCFG_SWPR2_PAGE51_Msk (0x1UL << SYSCFG_SWPR2_PAGE51_Pos) /*!< 0x00080000 */
  10163. #define SYSCFG_SWPR2_PAGE51 SYSCFG_SWPR2_PAGE51_Msk /*!< SRAM2B Write protection page 19 (0x2003CC00 - 0x2003CFFF) */
  10164. #define SYSCFG_SWPR2_PAGE52_Pos (20U)
  10165. #define SYSCFG_SWPR2_PAGE52_Msk (0x1UL << SYSCFG_SWPR2_PAGE52_Pos) /*!< 0x00100000 */
  10166. #define SYSCFG_SWPR2_PAGE52 SYSCFG_SWPR2_PAGE52_Msk /*!< SRAM2B Write protection page 20 (0x2003D000 - 0x2003D3FF) */
  10167. #define SYSCFG_SWPR2_PAGE53_Pos (21U)
  10168. #define SYSCFG_SWPR2_PAGE53_Msk (0x1UL << SYSCFG_SWPR2_PAGE53_Pos) /*!< 0x00200000 */
  10169. #define SYSCFG_SWPR2_PAGE53 SYSCFG_SWPR2_PAGE53_Msk /*!< SRAM2B Write protection page 21 (0x2003D400 - 0x2003D7FF) */
  10170. #define SYSCFG_SWPR2_PAGE54_Pos (22U)
  10171. #define SYSCFG_SWPR2_PAGE54_Msk (0x1UL << SYSCFG_SWPR2_PAGE54_Pos) /*!< 0x00400000 */
  10172. #define SYSCFG_SWPR2_PAGE54 SYSCFG_SWPR2_PAGE54_Msk /*!< SRAM2B Write protection page 22 (0x2003D800 - 0x2003DBFF) */
  10173. #define SYSCFG_SWPR2_PAGE55_Pos (23U)
  10174. #define SYSCFG_SWPR2_PAGE55_Msk (0x1UL << SYSCFG_SWPR2_PAGE55_Pos) /*!< 0x00800000 */
  10175. #define SYSCFG_SWPR2_PAGE55 SYSCFG_SWPR2_PAGE55_Msk /*!< SRAM2B Write protection page 23 (0x2003DC00 - 0x2003DFFF) */
  10176. #define SYSCFG_SWPR2_PAGE56_Pos (24U)
  10177. #define SYSCFG_SWPR2_PAGE56_Msk (0x1UL << SYSCFG_SWPR2_PAGE56_Pos) /*!< 0x01000000 */
  10178. #define SYSCFG_SWPR2_PAGE56 SYSCFG_SWPR2_PAGE56_Msk /*!< SRAM2B Write protection page 24 (0x2003E000 - 0x2003E3FF) */
  10179. #define SYSCFG_SWPR2_PAGE57_Pos (25U)
  10180. #define SYSCFG_SWPR2_PAGE57_Msk (0x1UL << SYSCFG_SWPR2_PAGE57_Pos) /*!< 0x02000000 */
  10181. #define SYSCFG_SWPR2_PAGE57 SYSCFG_SWPR2_PAGE57_Msk /*!< SRAM2B Write protection page 25 (0x2003E400 - 0x2003E7FF) */
  10182. #define SYSCFG_SWPR2_PAGE58_Pos (26U)
  10183. #define SYSCFG_SWPR2_PAGE58_Msk (0x1UL << SYSCFG_SWPR2_PAGE58_Pos) /*!< 0x04000000 */
  10184. #define SYSCFG_SWPR2_PAGE58 SYSCFG_SWPR2_PAGE58_Msk /*!< SRAM2B Write protection page 26 (0x2003E800 - 0x2003EBFF) */
  10185. #define SYSCFG_SWPR2_PAGE59_Pos (27U)
  10186. #define SYSCFG_SWPR2_PAGE59_Msk (0x1UL << SYSCFG_SWPR2_PAGE59_Pos) /*!< 0x08000000 */
  10187. #define SYSCFG_SWPR2_PAGE59 SYSCFG_SWPR2_PAGE59_Msk /*!< SRAM2B Write protection page 27 (0x2003EC00 - 0x2003EFFF) */
  10188. #define SYSCFG_SWPR2_PAGE60_Pos (28U)
  10189. #define SYSCFG_SWPR2_PAGE60_Msk (0x1UL << SYSCFG_SWPR2_PAGE60_Pos) /*!< 0x10000000 */
  10190. #define SYSCFG_SWPR2_PAGE60 SYSCFG_SWPR2_PAGE60_Msk /*!< SRAM2B Write protection page 28 (0x2003F000 - 0x2003F3FF) */
  10191. #define SYSCFG_SWPR2_PAGE61_Pos (29U)
  10192. #define SYSCFG_SWPR2_PAGE61_Msk (0x1UL << SYSCFG_SWPR2_PAGE61_Pos) /*!< 0x20000000 */
  10193. #define SYSCFG_SWPR2_PAGE61 SYSCFG_SWPR2_PAGE61_Msk /*!< SRAM2B Write protection page 29 (0x2003F400 - 0x2003F7FF) */
  10194. #define SYSCFG_SWPR2_PAGE62_Pos (30U)
  10195. #define SYSCFG_SWPR2_PAGE62_Msk (0x1UL << SYSCFG_SWPR2_PAGE62_Pos) /*!< 0x40000000 */
  10196. #define SYSCFG_SWPR2_PAGE62 SYSCFG_SWPR2_PAGE62_Msk /*!< SRAM2B Write protection page 30 (0x2003F800 - 0x2003FBFF) */
  10197. #define SYSCFG_SWPR2_PAGE63_Pos (31U)
  10198. #define SYSCFG_SWPR2_PAGE63_Msk (0x1UL << SYSCFG_SWPR2_PAGE63_Pos) /*!< 0x80000000 */
  10199. #define SYSCFG_SWPR2_PAGE63 SYSCFG_SWPR2_PAGE63_Msk /*!< SRAM2B Write protection page 31 (0x2003FC00 - 0x2003FFFF) */
  10200. /***************** Bit definition for SYSCFG_IMR1 register (Interrupt masks control and status register on CPU1 - part 1) *******************************************/
  10201. #define SYSCFG_IMR1_TIM1IM_Pos (13U)
  10202. #define SYSCFG_IMR1_TIM1IM_Msk (0x1UL << SYSCFG_IMR1_TIM1IM_Pos) /*!< 0x00002000 */
  10203. #define SYSCFG_IMR1_TIM1IM SYSCFG_IMR1_TIM1IM_Msk /*!< Enabling of interrupt from Timer 1 to CPU1 */
  10204. #define SYSCFG_IMR1_TIM16IM_Pos (14U)
  10205. #define SYSCFG_IMR1_TIM16IM_Msk (0x1UL << SYSCFG_IMR1_TIM16IM_Pos) /*!< 0x00004000 */
  10206. #define SYSCFG_IMR1_TIM16IM SYSCFG_IMR1_TIM16IM_Msk /*!< Enabling of interrupt from Timer 16 to CPU1 */
  10207. #define SYSCFG_IMR1_TIM17IM_Pos (15U)
  10208. #define SYSCFG_IMR1_TIM17IM_Msk (0x1UL << SYSCFG_IMR1_TIM17IM_Pos) /*!< 0x00008000 */
  10209. #define SYSCFG_IMR1_TIM17IM SYSCFG_IMR1_TIM17IM_Msk /*!< Enabling of interrupt from Timer 17 to CPU1 */
  10210. #define SYSCFG_IMR1_EXTI5IM_Pos (21U)
  10211. #define SYSCFG_IMR1_EXTI5IM_Msk (0x1UL << SYSCFG_IMR1_EXTI5IM_Pos) /*!< 0x00200000 */
  10212. #define SYSCFG_IMR1_EXTI5IM SYSCFG_IMR1_EXTI5IM_Msk /*!< Enabling of interrupt from External Interrupt Line 5 to CPU1 */
  10213. #define SYSCFG_IMR1_EXTI6IM_Pos (22U)
  10214. #define SYSCFG_IMR1_EXTI6IM_Msk (0x1UL << SYSCFG_IMR1_EXTI6IM_Pos) /*!< 0x00400000 */
  10215. #define SYSCFG_IMR1_EXTI6IM SYSCFG_IMR1_EXTI6IM_Msk /*!< Enabling of interrupt from External Interrupt Line 6 to CPU1 */
  10216. #define SYSCFG_IMR1_EXTI7IM_Pos (23U)
  10217. #define SYSCFG_IMR1_EXTI7IM_Msk (0x1UL << SYSCFG_IMR1_EXTI7IM_Pos) /*!< 0x00800000 */
  10218. #define SYSCFG_IMR1_EXTI7IM SYSCFG_IMR1_EXTI7IM_Msk /*!< Enabling of interrupt from External Interrupt Line 7 to CPU1 */
  10219. #define SYSCFG_IMR1_EXTI8IM_Pos (24U)
  10220. #define SYSCFG_IMR1_EXTI8IM_Msk (0x1UL << SYSCFG_IMR1_EXTI8IM_Pos) /*!< 0x01000000 */
  10221. #define SYSCFG_IMR1_EXTI8IM SYSCFG_IMR1_EXTI8IM_Msk /*!< Enabling of interrupt from External Interrupt Line 8 to CPU1 */
  10222. #define SYSCFG_IMR1_EXTI9IM_Pos (25U)
  10223. #define SYSCFG_IMR1_EXTI9IM_Msk (0x1UL << SYSCFG_IMR1_EXTI9IM_Pos) /*!< 0x02000000 */
  10224. #define SYSCFG_IMR1_EXTI9IM SYSCFG_IMR1_EXTI9IM_Msk /*!< Enabling of interrupt from External Interrupt Line 9 to CPU1 */
  10225. #define SYSCFG_IMR1_EXTI10IM_Pos (26U)
  10226. #define SYSCFG_IMR1_EXTI10IM_Msk (0x1UL << SYSCFG_IMR1_EXTI10IM_Pos) /*!< 0x04000000 */
  10227. #define SYSCFG_IMR1_EXTI10IM SYSCFG_IMR1_EXTI10IM_Msk /*!< Enabling of interrupt from External Interrupt Line 10 to CPU1 */
  10228. #define SYSCFG_IMR1_EXTI11IM_Pos (27U)
  10229. #define SYSCFG_IMR1_EXTI11IM_Msk (0x1UL << SYSCFG_IMR1_EXTI11IM_Pos) /*!< 0x08000000 */
  10230. #define SYSCFG_IMR1_EXTI11IM SYSCFG_IMR1_EXTI11IM_Msk /*!< Enabling of interrupt from External Interrupt Line 11 to CPU1 */
  10231. #define SYSCFG_IMR1_EXTI12IM_Pos (28U)
  10232. #define SYSCFG_IMR1_EXTI12IM_Msk (0x1UL << SYSCFG_IMR1_EXTI12IM_Pos) /*!< 0x10000000 */
  10233. #define SYSCFG_IMR1_EXTI12IM SYSCFG_IMR1_EXTI12IM_Msk /*!< Enabling of interrupt from External Interrupt Line 12 to CPU1 */
  10234. #define SYSCFG_IMR1_EXTI13IM_Pos (29U)
  10235. #define SYSCFG_IMR1_EXTI13IM_Msk (0x1UL << SYSCFG_IMR1_EXTI13IM_Pos) /*!< 0x20000000 */
  10236. #define SYSCFG_IMR1_EXTI13IM SYSCFG_IMR1_EXTI13IM_Msk /*!< Enabling of interrupt from External Interrupt Line 13 to CPU1 */
  10237. #define SYSCFG_IMR1_EXTI14IM_Pos (30U)
  10238. #define SYSCFG_IMR1_EXTI14IM_Msk (0x1UL << SYSCFG_IMR1_EXTI14IM_Pos) /*!< 0x40000000 */
  10239. #define SYSCFG_IMR1_EXTI14IM SYSCFG_IMR1_EXTI14IM_Msk /*!< Enabling of interrupt from External Interrupt Line 14 to CPU1 */
  10240. #define SYSCFG_IMR1_EXTI15IM_Pos (31U)
  10241. #define SYSCFG_IMR1_EXTI15IM_Msk (0x1UL << SYSCFG_IMR1_EXTI15IM_Pos) /*!< 0x80000000 */
  10242. #define SYSCFG_IMR1_EXTI15IM SYSCFG_IMR1_EXTI15IM_Msk /*!< Enabling of interrupt from External Interrupt Line 15 to CPU1 */
  10243. /***************** Bit definition for SYSCFG_IMR2 register (Interrupt masks control and status register on CPU1 - part 2) *******************************************/
  10244. #define SYSCFG_IMR2_PVM1IM_Pos (16U)
  10245. #define SYSCFG_IMR2_PVM1IM_Msk (0x1UL << SYSCFG_IMR2_PVM1IM_Pos) /*!< 0x00010000 */
  10246. #define SYSCFG_IMR2_PVM1IM SYSCFG_IMR2_PVM1IM_Msk /*!< Enabling of interrupt from Power Voltage Monitoring 1 to CPU1 */
  10247. #define SYSCFG_IMR2_PVM3IM_Pos (18U)
  10248. #define SYSCFG_IMR2_PVM3IM_Msk (0x1UL << SYSCFG_IMR2_PVM3IM_Pos) /*!< 0x00040000 */
  10249. #define SYSCFG_IMR2_PVM3IM SYSCFG_IMR2_PVM3IM_Msk /*!< Enabling of interrupt from Power Voltage Monitoring 3 to CPU1 */
  10250. #define SYSCFG_IMR2_PVDIM_Pos (20U)
  10251. #define SYSCFG_IMR2_PVDIM_Msk (0x1UL << SYSCFG_IMR2_PVDIM_Pos) /*!< 0x00100000 */
  10252. #define SYSCFG_IMR2_PVDIM SYSCFG_IMR2_PVDIM_Msk /*!< Enabling of interrupt from Power Voltage Detector to CPU1 */
  10253. /***************** Bit definition for SYSCFG_C2IMR1 register (Interrupt masks control and status register on CPU2 - part 1) *******************************************/
  10254. #define SYSCFG_C2IMR1_RTCSTAMPTAMPLSECSSIM_Pos (0U)
  10255. #define SYSCFG_C2IMR1_RTCSTAMPTAMPLSECSSIM_Msk (0x1UL << SYSCFG_C2IMR1_RTCSTAMPTAMPLSECSSIM_Pos) /*!< 0x00000001 */
  10256. #define SYSCFG_C2IMR1_RTCSTAMPTAMPLSECSSIM SYSCFG_C2IMR1_RTCSTAMPTAMPLSECSSIM_Msk /* !< Enabling of interrupt from RTC TimeStamp, RTC Tampers
  10257. and LSE Clock Security System to CPU2 */
  10258. #define SYSCFG_C2IMR1_RTCWKUPIM_Pos (3U)
  10259. #define SYSCFG_C2IMR1_RTCWKUPIM_Msk (0x1UL << SYSCFG_C2IMR1_RTCWKUPIM_Pos) /*!< 0x00000008 */
  10260. #define SYSCFG_C2IMR1_RTCWKUPIM SYSCFG_C2IMR1_RTCWKUPIM_Msk /*!< Enabling of interrupt from RTC Wakeup to CPU2 */
  10261. #define SYSCFG_C2IMR1_RTCALARMIM_Pos (4U)
  10262. #define SYSCFG_C2IMR1_RTCALARMIM_Msk (0x1UL << SYSCFG_C2IMR1_RTCALARMIM_Pos) /*!< 0x00000010 */
  10263. #define SYSCFG_C2IMR1_RTCALARMIM SYSCFG_C2IMR1_RTCALARMIM_Msk /*!< Enabling of interrupt from RTC Alarms to CPU2 */
  10264. #define SYSCFG_C2IMR1_RCCIM_Pos (5U)
  10265. #define SYSCFG_C2IMR1_RCCIM_Msk (0x1UL << SYSCFG_C2IMR1_RCCIM_Pos) /*!< 0x00000020 */
  10266. #define SYSCFG_C2IMR1_RCCIM SYSCFG_C2IMR1_RCCIM_Msk /*!< Enabling of interrupt from RCC to CPU2 */
  10267. #define SYSCFG_C2IMR1_FLASHIM_Pos (6U)
  10268. #define SYSCFG_C2IMR1_FLASHIM_Msk (0x1UL << SYSCFG_C2IMR1_FLASHIM_Pos) /*!< 0x00000040 */
  10269. #define SYSCFG_C2IMR1_FLASHIM SYSCFG_C2IMR1_FLASHIM_Msk /*!< Enabling of interrupt from FLASH to CPU2 */
  10270. #define SYSCFG_C2IMR1_PKAIM_Pos (8U)
  10271. #define SYSCFG_C2IMR1_PKAIM_Msk (0x1UL << SYSCFG_C2IMR1_PKAIM_Pos) /*!< 0x00000100 */
  10272. #define SYSCFG_C2IMR1_PKAIM SYSCFG_C2IMR1_PKAIM_Msk /*!< Enabling of interrupt from Public Key Accelerator to CPU2 */
  10273. #define SYSCFG_C2IMR1_RNGIM_Pos (9U)
  10274. #define SYSCFG_C2IMR1_RNGIM_Msk (0x1UL << SYSCFG_C2IMR1_RNGIM_Pos) /*!< 0x00000200 */
  10275. #define SYSCFG_C2IMR1_RNGIM SYSCFG_C2IMR1_RNGIM_Msk /*!< Enabling of interrupt from Random Number Generator to CPU2 */
  10276. #define SYSCFG_C2IMR1_AES1IM_Pos (10U)
  10277. #define SYSCFG_C2IMR1_AES1IM_Msk (0x1UL << SYSCFG_C2IMR1_AES1IM_Pos) /*!< 0x00000400 */
  10278. #define SYSCFG_C2IMR1_AES1IM SYSCFG_C2IMR1_AES1IM_Msk /*!< Enabling of interrupt from Advanced Encryption Standard 1 to CPU2 */
  10279. #define SYSCFG_C2IMR1_COMPIM_Pos (11U)
  10280. #define SYSCFG_C2IMR1_COMPIM_Msk (0x1UL << SYSCFG_C2IMR1_COMPIM_Pos) /*!< 0x00000800 */
  10281. #define SYSCFG_C2IMR1_COMPIM SYSCFG_C2IMR1_COMPIM_Msk /*!< Enabling of interrupt from Comparator to CPU2 */
  10282. #define SYSCFG_C2IMR1_ADCIM_Pos (12U)
  10283. #define SYSCFG_C2IMR1_ADCIM_Msk (0x1UL << SYSCFG_C2IMR1_ADCIM_Pos) /*!< 0x00001000 */
  10284. #define SYSCFG_C2IMR1_ADCIM SYSCFG_C2IMR1_ADCIM_Msk /*!< Enabling of interrupt from Analog Digital Converter to CPU2 */
  10285. #define SYSCFG_C2IMR1_EXTI0IM_Pos (16U)
  10286. #define SYSCFG_C2IMR1_EXTI0IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI0IM_Pos) /*!< 0x00010000 */
  10287. #define SYSCFG_C2IMR1_EXTI0IM SYSCFG_C2IMR1_EXTI0IM_Msk /*!< Enabling of interrupt from External Interrupt Line 0 to CPU2 */
  10288. #define SYSCFG_C2IMR1_EXTI1IM_Pos (17U)
  10289. #define SYSCFG_C2IMR1_EXTI1IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI1IM_Pos) /*!< 0x00020000 */
  10290. #define SYSCFG_C2IMR1_EXTI1IM SYSCFG_C2IMR1_EXTI1IM_Msk /*!< Enabling of interrupt from External Interrupt Line 1 to CPU2 */
  10291. #define SYSCFG_C2IMR1_EXTI2IM_Pos (18U)
  10292. #define SYSCFG_C2IMR1_EXTI2IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI2IM_Pos) /*!< 0x00040000 */
  10293. #define SYSCFG_C2IMR1_EXTI2IM SYSCFG_C2IMR1_EXTI2IM_Msk /*!< Enabling of interrupt from External Interrupt Line 2 to CPU2 */
  10294. #define SYSCFG_C2IMR1_EXTI3IM_Pos (19U)
  10295. #define SYSCFG_C2IMR1_EXTI3IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI3IM_Pos) /*!< 0x00080000 */
  10296. #define SYSCFG_C2IMR1_EXTI3IM SYSCFG_C2IMR1_EXTI3IM_Msk /*!< Enabling of interrupt from External Interrupt Line 3 to CPU2 */
  10297. #define SYSCFG_C2IMR1_EXTI4IM_Pos (20U)
  10298. #define SYSCFG_C2IMR1_EXTI4IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI4IM_Pos) /*!< 0x00100000 */
  10299. #define SYSCFG_C2IMR1_EXTI4IM SYSCFG_C2IMR1_EXTI4IM_Msk /*!< Enabling of interrupt from External Interrupt Line 4 to CPU2 */
  10300. #define SYSCFG_C2IMR1_EXTI5IM_Pos (21U)
  10301. #define SYSCFG_C2IMR1_EXTI5IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI5IM_Pos) /*!< 0x00200000 */
  10302. #define SYSCFG_C2IMR1_EXTI5IM SYSCFG_C2IMR1_EXTI5IM_Msk /*!< Enabling of interrupt from External Interrupt Line 5 to CPU2 */
  10303. #define SYSCFG_C2IMR1_EXTI6IM_Pos (22U)
  10304. #define SYSCFG_C2IMR1_EXTI6IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI6IM_Pos) /*!< 0x00400000 */
  10305. #define SYSCFG_C2IMR1_EXTI6IM SYSCFG_C2IMR1_EXTI6IM_Msk /*!< Enabling of interrupt from External Interrupt Line 6 to CPU2 */
  10306. #define SYSCFG_C2IMR1_EXTI7IM_Pos (23U)
  10307. #define SYSCFG_C2IMR1_EXTI7IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI7IM_Pos) /*!< 0x00800000 */
  10308. #define SYSCFG_C2IMR1_EXTI7IM SYSCFG_C2IMR1_EXTI7IM_Msk /*!< Enabling of interrupt from External Interrupt Line 7 to CPU2 */
  10309. #define SYSCFG_C2IMR1_EXTI8IM_Pos (24U)
  10310. #define SYSCFG_C2IMR1_EXTI8IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI8IM_Pos) /*!< 0x01000000 */
  10311. #define SYSCFG_C2IMR1_EXTI8IM SYSCFG_C2IMR1_EXTI8IM_Msk /*!< Enabling of interrupt from External Interrupt Line 8 to CPU2 */
  10312. #define SYSCFG_C2IMR1_EXTI9IM_Pos (25U)
  10313. #define SYSCFG_C2IMR1_EXTI9IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI9IM_Pos) /*!< 0x02000000 */
  10314. #define SYSCFG_C2IMR1_EXTI9IM SYSCFG_C2IMR1_EXTI9IM_Msk /*!< Enabling of interrupt from External Interrupt Line 9 to CPU2 */
  10315. #define SYSCFG_C2IMR1_EXTI10IM_Pos (26U)
  10316. #define SYSCFG_C2IMR1_EXTI10IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI10IM_Pos) /*!< 0x04000000 */
  10317. #define SYSCFG_C2IMR1_EXTI10IM SYSCFG_C2IMR1_EXTI10IM_Msk /*!< Enabling of interrupt from External Interrupt Line 10 to CPU2 */
  10318. #define SYSCFG_C2IMR1_EXTI11IM_Pos (27U)
  10319. #define SYSCFG_C2IMR1_EXTI11IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI11IM_Pos) /*!< 0x08000000 */
  10320. #define SYSCFG_C2IMR1_EXTI11IM SYSCFG_C2IMR1_EXTI11IM_Msk /*!< Enabling of interrupt from External Interrupt Line 11 to CPU2 */
  10321. #define SYSCFG_C2IMR1_EXTI12IM_Pos (28U)
  10322. #define SYSCFG_C2IMR1_EXTI12IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI12IM_Pos) /*!< 0x10000000 */
  10323. #define SYSCFG_C2IMR1_EXTI12IM SYSCFG_C2IMR1_EXTI12IM_Msk /*!< Enabling of interrupt from External Interrupt Line 12 to CPU2 */
  10324. #define SYSCFG_C2IMR1_EXTI13IM_Pos (29U)
  10325. #define SYSCFG_C2IMR1_EXTI13IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI13IM_Pos) /*!< 0x20000000 */
  10326. #define SYSCFG_C2IMR1_EXTI13IM SYSCFG_C2IMR1_EXTI13IM_Msk /*!< Enabling of interrupt from External Interrupt Line 13 to CPU2 */
  10327. #define SYSCFG_C2IMR1_EXTI14IM_Pos (30U)
  10328. #define SYSCFG_C2IMR1_EXTI14IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI14IM_Pos) /*!< 0x40000000 */
  10329. #define SYSCFG_C2IMR1_EXTI14IM SYSCFG_C2IMR1_EXTI14IM_Msk /*!< Enabling of interrupt from External Interrupt Line 14 to CPU2 */
  10330. #define SYSCFG_C2IMR1_EXTI15IM_Pos (31U)
  10331. #define SYSCFG_C2IMR1_EXTI15IM_Msk (0x1UL << SYSCFG_C2IMR1_EXTI15IM_Pos) /*!< 0x80000000 */
  10332. #define SYSCFG_C2IMR1_EXTI15IM SYSCFG_C2IMR1_EXTI15IM_Msk /*!< Enabling of interrupt from External Interrupt Line 15 to CPU2 */
  10333. /***************** Bit definition for SYSCFG_C2IMR2 register (Interrupt masks control and status register on CPU2 - part 2) *******************************************/
  10334. #define SYSCFG_C2IMR2_DMA1CH1IM_Pos (0U)
  10335. #define SYSCFG_C2IMR2_DMA1CH1IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA1CH1IM_Pos) /*!< 0x00000001 */
  10336. #define SYSCFG_C2IMR2_DMA1CH1IM SYSCFG_C2IMR2_DMA1CH1IM_Msk /*!< Enabling of interrupt from DMA1 Channel 1 to CPU2 */
  10337. #define SYSCFG_C2IMR2_DMA1CH2IM_Pos (1U)
  10338. #define SYSCFG_C2IMR2_DMA1CH2IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA1CH2IM_Pos) /*!< 0x00000002 */
  10339. #define SYSCFG_C2IMR2_DMA1CH2IM SYSCFG_C2IMR2_DMA1CH2IM_Msk /*!< Enabling of interrupt from DMA1 Channel 2 to CPU2 */
  10340. #define SYSCFG_C2IMR2_DMA1CH3IM_Pos (2U)
  10341. #define SYSCFG_C2IMR2_DMA1CH3IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA1CH3IM_Pos) /*!< 0x00000004 */
  10342. #define SYSCFG_C2IMR2_DMA1CH3IM SYSCFG_C2IMR2_DMA1CH3IM_Msk /*!< Enabling of interrupt from DMA1 Channel 3 to CPU2 */
  10343. #define SYSCFG_C2IMR2_DMA1CH4IM_Pos (3U)
  10344. #define SYSCFG_C2IMR2_DMA1CH4IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA1CH4IM_Pos) /*!< 0x00000008 */
  10345. #define SYSCFG_C2IMR2_DMA1CH4IM SYSCFG_C2IMR2_DMA1CH4IM_Msk /*!< Enabling of interrupt from DMA1 Channel 4 to CPU2 */
  10346. #define SYSCFG_C2IMR2_DMA1CH5IM_Pos (4U)
  10347. #define SYSCFG_C2IMR2_DMA1CH5IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA1CH5IM_Pos) /*!< 0x00000010 */
  10348. #define SYSCFG_C2IMR2_DMA1CH5IM SYSCFG_C2IMR2_DMA1CH5IM_Msk /*!< Enabling of interrupt from DMA1 Channel 5 to CPU2 */
  10349. #define SYSCFG_C2IMR2_DMA1CH6IM_Pos (5U)
  10350. #define SYSCFG_C2IMR2_DMA1CH6IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA1CH6IM_Pos) /*!< 0x00000020 */
  10351. #define SYSCFG_C2IMR2_DMA1CH6IM SYSCFG_C2IMR2_DMA1CH6IM_Msk /*!< Enabling of interrupt from DMA1 Channel 6 to CPU2 */
  10352. #define SYSCFG_C2IMR2_DMA1CH7IM_Pos (6U)
  10353. #define SYSCFG_C2IMR2_DMA1CH7IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA1CH7IM_Pos) /*!< 0x00000040 */
  10354. #define SYSCFG_C2IMR2_DMA1CH7IM SYSCFG_C2IMR2_DMA1CH7IM_Msk /*!< Enabling of interrupt from DMA1 Channel 7 to CPU2 */
  10355. #define SYSCFG_C2IMR2_DMA2CH1IM_Pos (8U)
  10356. #define SYSCFG_C2IMR2_DMA2CH1IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA2CH1IM_Pos) /*!< 0x00000100 */
  10357. #define SYSCFG_C2IMR2_DMA2CH1IM SYSCFG_C2IMR2_DMA2CH1IM_Msk /*!< Enabling of interrupt from DMA2 Channel 1 to CPU2 */
  10358. #define SYSCFG_C2IMR2_DMA2CH2IM_Pos (9U)
  10359. #define SYSCFG_C2IMR2_DMA2CH2IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA2CH2IM_Pos) /*!< 0x00000200 */
  10360. #define SYSCFG_C2IMR2_DMA2CH2IM SYSCFG_C2IMR2_DMA2CH2IM_Msk /*!< Enabling of interrupt from DMA2 Channel 2 to CPU2 */
  10361. #define SYSCFG_C2IMR2_DMA2CH3IM_Pos (10U)
  10362. #define SYSCFG_C2IMR2_DMA2CH3IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA2CH3IM_Pos) /*!< 0x00000400 */
  10363. #define SYSCFG_C2IMR2_DMA2CH3IM SYSCFG_C2IMR2_DMA2CH3IM_Msk /*!< Enabling of interrupt from DMA2 Channel 3 to CPU2 */
  10364. #define SYSCFG_C2IMR2_DMA2CH4IM_Pos (11U)
  10365. #define SYSCFG_C2IMR2_DMA2CH4IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA2CH4IM_Pos) /*!< 0x00000800 */
  10366. #define SYSCFG_C2IMR2_DMA2CH4IM SYSCFG_C2IMR2_DMA2CH4IM_Msk /*!< Enabling of interrupt from DMA2 Channel 4 to CPU2 */
  10367. #define SYSCFG_C2IMR2_DMA2CH5IM_Pos (12U)
  10368. #define SYSCFG_C2IMR2_DMA2CH5IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA2CH5IM_Pos) /*!< 0x00001000 */
  10369. #define SYSCFG_C2IMR2_DMA2CH5IM SYSCFG_C2IMR2_DMA2CH5IM_Msk /*!< Enabling of interrupt from DMA2 Channel 5 to CPU2 */
  10370. #define SYSCFG_C2IMR2_DMA2CH6IM_Pos (13U)
  10371. #define SYSCFG_C2IMR2_DMA2CH6IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA2CH6IM_Pos) /*!< 0x00002000 */
  10372. #define SYSCFG_C2IMR2_DMA2CH6IM SYSCFG_C2IMR2_DMA2CH6IM_Msk /*!< Enabling of interrupt from DMA2 Channel 6 to CPU2 */
  10373. #define SYSCFG_C2IMR2_DMA2CH7IM_Pos (14U)
  10374. #define SYSCFG_C2IMR2_DMA2CH7IM_Msk (0x1UL << SYSCFG_C2IMR2_DMA2CH7IM_Pos) /*!< 0x00004000 */
  10375. #define SYSCFG_C2IMR2_DMA2CH7IM SYSCFG_C2IMR2_DMA2CH7IM_Msk /*!< Enabling of interrupt from DMA2 Channel 7 to CPU2 */
  10376. #define SYSCFG_C2IMR2_DMAMUX1IM_Pos (15U)
  10377. #define SYSCFG_C2IMR2_DMAMUX1IM_Msk (0x1UL << SYSCFG_C2IMR2_DMAMUX1IM_Pos) /*!< 0x00008000 */
  10378. #define SYSCFG_C2IMR2_DMAMUX1IM SYSCFG_C2IMR2_DMAMUX1IM_Msk /*!< Enabling of interrupt from DMAMUX1 to CPU2 */
  10379. #define SYSCFG_C2IMR2_PVM1IM_Pos (16U)
  10380. #define SYSCFG_C2IMR2_PVM1IM_Msk (0x1UL << SYSCFG_C2IMR2_PVM1IM_Pos) /*!< 0x00010000 */
  10381. #define SYSCFG_C2IMR2_PVM1IM SYSCFG_C2IMR2_PVM1IM_Msk /*!< Enabling of interrupt from Power Voltage Monitoring 1 to CPU2 */
  10382. #define SYSCFG_C2IMR2_PVM3IM_Pos (18U)
  10383. #define SYSCFG_C2IMR2_PVM3IM_Msk (0x1UL << SYSCFG_C2IMR2_PVM3IM_Pos) /*!< 0x00040000 */
  10384. #define SYSCFG_C2IMR2_PVM3IM SYSCFG_C2IMR2_PVM3IM_Msk /*!< Enabling of interrupt from Power Voltage Monitoring 3 to CPU2 */
  10385. #define SYSCFG_C2IMR2_PVDIM_Pos (20U)
  10386. #define SYSCFG_C2IMR2_PVDIM_Msk (0x1UL << SYSCFG_C2IMR2_PVDIM_Pos) /*!< 0x00100000 */
  10387. #define SYSCFG_C2IMR2_PVDIM SYSCFG_C2IMR2_PVDIM_Msk /*!< Enabling of interrupt from Power Voltage Detector to CPU2 */
  10388. #define SYSCFG_C2IMR2_TSCIM_Pos (21U)
  10389. #define SYSCFG_C2IMR2_TSCIM_Msk (0x1UL << SYSCFG_C2IMR2_TSCIM_Pos) /*!< 0x00200000 */
  10390. #define SYSCFG_C2IMR2_TSCIM SYSCFG_C2IMR2_TSCIM_Msk /*!< Enabling of interrupt from Touch Sensing Controller to CPU2 */
  10391. #define SYSCFG_C2IMR2_LCDIM_Pos (22U)
  10392. #define SYSCFG_C2IMR2_LCDIM_Msk (0x1UL << SYSCFG_C2IMR2_LCDIM_Pos) /*!< 0x00400000 */
  10393. #define SYSCFG_C2IMR2_LCDIM SYSCFG_C2IMR2_LCDIM_Msk /*!< Enabling of interrupt from Liquid Crystal Display to CPU2 */
  10394. /***************** Bit definition for SYSCFG_SIPCR register (SYSCFG secure IP control register) *****************************************************************************/
  10395. #define SYSCFG_SIPCR_SAES1_Pos (0U)
  10396. #define SYSCFG_SIPCR_SAES1_Msk (0x1UL << SYSCFG_SIPCR_SAES1_Pos) /*!< 0x00000001 */
  10397. #define SYSCFG_SIPCR_SAES1 SYSCFG_SIPCR_SAES1_Msk /*!< Enabling the security access of Advanced Encryption Standard 1 KEY[7:0] */
  10398. #define SYSCFG_SIPCR_SAES2_Pos (1U)
  10399. #define SYSCFG_SIPCR_SAES2_Msk (0x1UL << SYSCFG_SIPCR_SAES2_Pos) /*!< 0x00000002 */
  10400. #define SYSCFG_SIPCR_SAES2 SYSCFG_SIPCR_SAES2_Msk /*!< Enabling the security access of Advanced Encryption Standard 2 */
  10401. #define SYSCFG_SIPCR_SPKA_Pos (2U)
  10402. #define SYSCFG_SIPCR_SPKA_Msk (0x1UL << SYSCFG_SIPCR_SPKA_Pos) /*!< 0x00000004 */
  10403. #define SYSCFG_SIPCR_SPKA SYSCFG_SIPCR_SPKA_Msk /*!< Enabling the security access of Public Key Accelerator */
  10404. #define SYSCFG_SIPCR_SRNG_Pos (3U)
  10405. #define SYSCFG_SIPCR_SRNG_Msk (0x1UL << SYSCFG_SIPCR_SRNG_Pos) /*!< 0x00000008 */
  10406. #define SYSCFG_SIPCR_SRNG SYSCFG_SIPCR_SRNG_Msk /*!< Enabling the security access of Random Number Generator */
  10407. /******************************************************************************/
  10408. /* */
  10409. /* TIM */
  10410. /* */
  10411. /******************************************************************************/
  10412. /******************* Bit definition for TIM_CR1 register ********************/
  10413. #define TIM_CR1_CEN_Pos (0U)
  10414. #define TIM_CR1_CEN_Msk (0x1UL << TIM_CR1_CEN_Pos) /*!< 0x00000001 */
  10415. #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */
  10416. #define TIM_CR1_UDIS_Pos (1U)
  10417. #define TIM_CR1_UDIS_Msk (0x1UL << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */
  10418. #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */
  10419. #define TIM_CR1_URS_Pos (2U)
  10420. #define TIM_CR1_URS_Msk (0x1UL << TIM_CR1_URS_Pos) /*!< 0x00000004 */
  10421. #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */
  10422. #define TIM_CR1_OPM_Pos (3U)
  10423. #define TIM_CR1_OPM_Msk (0x1UL << TIM_CR1_OPM_Pos) /*!< 0x00000008 */
  10424. #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */
  10425. #define TIM_CR1_DIR_Pos (4U)
  10426. #define TIM_CR1_DIR_Msk (0x1UL << TIM_CR1_DIR_Pos) /*!< 0x00000010 */
  10427. #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */
  10428. #define TIM_CR1_CMS_Pos (5U)
  10429. #define TIM_CR1_CMS_Msk (0x3UL << TIM_CR1_CMS_Pos) /*!< 0x00000060 */
  10430. #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */
  10431. #define TIM_CR1_CMS_0 (0x1U << TIM_CR1_CMS_Pos) /*!< 0x00000020 */
  10432. #define TIM_CR1_CMS_1 (0x2U << TIM_CR1_CMS_Pos) /*!< 0x00000040 */
  10433. #define TIM_CR1_ARPE_Pos (7U)
  10434. #define TIM_CR1_ARPE_Msk (0x1UL << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */
  10435. #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */
  10436. #define TIM_CR1_CKD_Pos (8U)
  10437. #define TIM_CR1_CKD_Msk (0x3UL << TIM_CR1_CKD_Pos) /*!< 0x00000300 */
  10438. #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */
  10439. #define TIM_CR1_CKD_0 (0x1U << TIM_CR1_CKD_Pos) /*!< 0x00000100 */
  10440. #define TIM_CR1_CKD_1 (0x2U << TIM_CR1_CKD_Pos) /*!< 0x00000200 */
  10441. #define TIM_CR1_UIFREMAP_Pos (11U)
  10442. #define TIM_CR1_UIFREMAP_Msk (0x1UL << TIM_CR1_UIFREMAP_Pos) /*!< 0x00000800 */
  10443. #define TIM_CR1_UIFREMAP TIM_CR1_UIFREMAP_Msk /*!<Update interrupt flag remap */
  10444. /******************* Bit definition for TIM_CR2 register ********************/
  10445. #define TIM_CR2_CCPC_Pos (0U)
  10446. #define TIM_CR2_CCPC_Msk (0x1UL << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */
  10447. #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */
  10448. #define TIM_CR2_CCUS_Pos (2U)
  10449. #define TIM_CR2_CCUS_Msk (0x1UL << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */
  10450. #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */
  10451. #define TIM_CR2_CCDS_Pos (3U)
  10452. #define TIM_CR2_CCDS_Msk (0x1UL << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */
  10453. #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */
  10454. #define TIM_CR2_MMS_Pos (4U)
  10455. #define TIM_CR2_MMS_Msk (0x7UL << TIM_CR2_MMS_Pos) /*!< 0x00000070 */
  10456. #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */
  10457. #define TIM_CR2_MMS_0 (0x1U << TIM_CR2_MMS_Pos) /*!< 0x00000010 */
  10458. #define TIM_CR2_MMS_1 (0x2U << TIM_CR2_MMS_Pos) /*!< 0x00000020 */
  10459. #define TIM_CR2_MMS_2 (0x4U << TIM_CR2_MMS_Pos) /*!< 0x00000040 */
  10460. #define TIM_CR2_TI1S_Pos (7U)
  10461. #define TIM_CR2_TI1S_Msk (0x1UL << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */
  10462. #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */
  10463. #define TIM_CR2_OIS1_Pos (8U)
  10464. #define TIM_CR2_OIS1_Msk (0x1UL << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */
  10465. #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */
  10466. #define TIM_CR2_OIS1N_Pos (9U)
  10467. #define TIM_CR2_OIS1N_Msk (0x1UL << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */
  10468. #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */
  10469. #define TIM_CR2_OIS2_Pos (10U)
  10470. #define TIM_CR2_OIS2_Msk (0x1UL << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */
  10471. #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */
  10472. #define TIM_CR2_OIS2N_Pos (11U)
  10473. #define TIM_CR2_OIS2N_Msk (0x1UL << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */
  10474. #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */
  10475. #define TIM_CR2_OIS3_Pos (12U)
  10476. #define TIM_CR2_OIS3_Msk (0x1UL << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */
  10477. #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */
  10478. #define TIM_CR2_OIS3N_Pos (13U)
  10479. #define TIM_CR2_OIS3N_Msk (0x1UL << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */
  10480. #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */
  10481. #define TIM_CR2_OIS4_Pos (14U)
  10482. #define TIM_CR2_OIS4_Msk (0x1UL << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */
  10483. #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */
  10484. #define TIM_CR2_OIS5_Pos (16U)
  10485. #define TIM_CR2_OIS5_Msk (0x1UL << TIM_CR2_OIS5_Pos) /*!< 0x00010000 */
  10486. #define TIM_CR2_OIS5 TIM_CR2_OIS5_Msk /*!<Output Idle state 5 (OC5 output) */
  10487. #define TIM_CR2_OIS6_Pos (18U)
  10488. #define TIM_CR2_OIS6_Msk (0x1UL << TIM_CR2_OIS6_Pos) /*!< 0x00040000 */
  10489. #define TIM_CR2_OIS6 TIM_CR2_OIS6_Msk /*!<Output Idle state 6 (OC6 output) */
  10490. #define TIM_CR2_MMS2_Pos (20U)
  10491. #define TIM_CR2_MMS2_Msk (0xFUL << TIM_CR2_MMS2_Pos) /*!< 0x00F00000 */
  10492. #define TIM_CR2_MMS2 TIM_CR2_MMS2_Msk /*!<MMS[2:0] bits (Master Mode Selection) */
  10493. #define TIM_CR2_MMS2_0 (0x1U << TIM_CR2_MMS2_Pos) /*!< 0x00100000 */
  10494. #define TIM_CR2_MMS2_1 (0x2U << TIM_CR2_MMS2_Pos) /*!< 0x00200000 */
  10495. #define TIM_CR2_MMS2_2 (0x4U << TIM_CR2_MMS2_Pos) /*!< 0x00400000 */
  10496. #define TIM_CR2_MMS2_3 (0x8U << TIM_CR2_MMS2_Pos) /*!< 0x00800000 */
  10497. /******************* Bit definition for TIM_SMCR register *******************/
  10498. #define TIM_SMCR_SMS_Pos (0U)
  10499. #define TIM_SMCR_SMS_Msk (0x10007UL << TIM_SMCR_SMS_Pos) /*!< 0x00010007 */
  10500. #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */
  10501. #define TIM_SMCR_SMS_0 (0x00001U << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */
  10502. #define TIM_SMCR_SMS_1 (0x00002U << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */
  10503. #define TIM_SMCR_SMS_2 (0x00004U << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */
  10504. #define TIM_SMCR_SMS_3 (0x10000U << TIM_SMCR_SMS_Pos) /*!< 0x00010000 */
  10505. #define TIM_SMCR_OCCS_Pos (3U)
  10506. #define TIM_SMCR_OCCS_Msk (0x1UL << TIM_SMCR_OCCS_Pos) /*!< 0x00000008 */
  10507. #define TIM_SMCR_OCCS TIM_SMCR_OCCS_Msk /*!< OCREF clear selection */
  10508. #define TIM_SMCR_TS_Pos (4U)
  10509. #define TIM_SMCR_TS_Msk (0x30007UL << TIM_SMCR_TS_Pos) /*!< 0x00300070 */
  10510. #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */
  10511. #define TIM_SMCR_TS_0 (0x00001U << TIM_SMCR_TS_Pos) /*!< 0x00000010 */
  10512. #define TIM_SMCR_TS_1 (0x00002U << TIM_SMCR_TS_Pos) /*!< 0x00000020 */
  10513. #define TIM_SMCR_TS_2 (0x00004U << TIM_SMCR_TS_Pos) /*!< 0x00000040 */
  10514. #define TIM_SMCR_TS_3 (0x10000U << TIM_SMCR_TS_Pos) /*!< 0x00100000 */
  10515. #define TIM_SMCR_TS_4 (0x20000U << TIM_SMCR_TS_Pos) /*!< 0x00200000 */
  10516. #define TIM_SMCR_MSM_Pos (7U)
  10517. #define TIM_SMCR_MSM_Msk (0x1UL << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */
  10518. #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */
  10519. #define TIM_SMCR_ETF_Pos (8U)
  10520. #define TIM_SMCR_ETF_Msk (0xFUL << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */
  10521. #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */
  10522. #define TIM_SMCR_ETF_0 (0x1U << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */
  10523. #define TIM_SMCR_ETF_1 (0x2U << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */
  10524. #define TIM_SMCR_ETF_2 (0x4U << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */
  10525. #define TIM_SMCR_ETF_3 (0x8U << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */
  10526. #define TIM_SMCR_ETPS_Pos (12U)
  10527. #define TIM_SMCR_ETPS_Msk (0x3UL << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */
  10528. #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */
  10529. #define TIM_SMCR_ETPS_0 (0x1U << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */
  10530. #define TIM_SMCR_ETPS_1 (0x2U << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */
  10531. #define TIM_SMCR_ECE_Pos (14U)
  10532. #define TIM_SMCR_ECE_Msk (0x1UL << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */
  10533. #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */
  10534. #define TIM_SMCR_ETP_Pos (15U)
  10535. #define TIM_SMCR_ETP_Msk (0x1UL << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */
  10536. #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */
  10537. /******************* Bit definition for TIM_DIER register *******************/
  10538. #define TIM_DIER_UIE_Pos (0U)
  10539. #define TIM_DIER_UIE_Msk (0x1UL << TIM_DIER_UIE_Pos) /*!< 0x00000001 */
  10540. #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */
  10541. #define TIM_DIER_CC1IE_Pos (1U)
  10542. #define TIM_DIER_CC1IE_Msk (0x1UL << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */
  10543. #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */
  10544. #define TIM_DIER_CC2IE_Pos (2U)
  10545. #define TIM_DIER_CC2IE_Msk (0x1UL << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */
  10546. #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */
  10547. #define TIM_DIER_CC3IE_Pos (3U)
  10548. #define TIM_DIER_CC3IE_Msk (0x1UL << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */
  10549. #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */
  10550. #define TIM_DIER_CC4IE_Pos (4U)
  10551. #define TIM_DIER_CC4IE_Msk (0x1UL << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */
  10552. #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */
  10553. #define TIM_DIER_COMIE_Pos (5U)
  10554. #define TIM_DIER_COMIE_Msk (0x1UL << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */
  10555. #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */
  10556. #define TIM_DIER_TIE_Pos (6U)
  10557. #define TIM_DIER_TIE_Msk (0x1UL << TIM_DIER_TIE_Pos) /*!< 0x00000040 */
  10558. #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */
  10559. #define TIM_DIER_BIE_Pos (7U)
  10560. #define TIM_DIER_BIE_Msk (0x1UL << TIM_DIER_BIE_Pos) /*!< 0x00000080 */
  10561. #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */
  10562. #define TIM_DIER_UDE_Pos (8U)
  10563. #define TIM_DIER_UDE_Msk (0x1UL << TIM_DIER_UDE_Pos) /*!< 0x00000100 */
  10564. #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */
  10565. #define TIM_DIER_CC1DE_Pos (9U)
  10566. #define TIM_DIER_CC1DE_Msk (0x1UL << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */
  10567. #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */
  10568. #define TIM_DIER_CC2DE_Pos (10U)
  10569. #define TIM_DIER_CC2DE_Msk (0x1UL << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */
  10570. #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */
  10571. #define TIM_DIER_CC3DE_Pos (11U)
  10572. #define TIM_DIER_CC3DE_Msk (0x1UL << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */
  10573. #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */
  10574. #define TIM_DIER_CC4DE_Pos (12U)
  10575. #define TIM_DIER_CC4DE_Msk (0x1UL << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */
  10576. #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */
  10577. #define TIM_DIER_COMDE_Pos (13U)
  10578. #define TIM_DIER_COMDE_Msk (0x1UL << TIM_DIER_COMDE_Pos) /*!< 0x00002000 */
  10579. #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk /*!<COM DMA request enable */
  10580. #define TIM_DIER_TDE_Pos (14U)
  10581. #define TIM_DIER_TDE_Msk (0x1UL << TIM_DIER_TDE_Pos) /*!< 0x00004000 */
  10582. #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */
  10583. /******************** Bit definition for TIM_SR register ********************/
  10584. #define TIM_SR_UIF_Pos (0U)
  10585. #define TIM_SR_UIF_Msk (0x1UL << TIM_SR_UIF_Pos) /*!< 0x00000001 */
  10586. #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */
  10587. #define TIM_SR_CC1IF_Pos (1U)
  10588. #define TIM_SR_CC1IF_Msk (0x1UL << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */
  10589. #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */
  10590. #define TIM_SR_CC2IF_Pos (2U)
  10591. #define TIM_SR_CC2IF_Msk (0x1UL << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */
  10592. #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */
  10593. #define TIM_SR_CC3IF_Pos (3U)
  10594. #define TIM_SR_CC3IF_Msk (0x1UL << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */
  10595. #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */
  10596. #define TIM_SR_CC4IF_Pos (4U)
  10597. #define TIM_SR_CC4IF_Msk (0x1UL << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */
  10598. #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */
  10599. #define TIM_SR_COMIF_Pos (5U)
  10600. #define TIM_SR_COMIF_Msk (0x1UL << TIM_SR_COMIF_Pos) /*!< 0x00000020 */
  10601. #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */
  10602. #define TIM_SR_TIF_Pos (6U)
  10603. #define TIM_SR_TIF_Msk (0x1UL << TIM_SR_TIF_Pos) /*!< 0x00000040 */
  10604. #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */
  10605. #define TIM_SR_BIF_Pos (7U)
  10606. #define TIM_SR_BIF_Msk (0x1UL << TIM_SR_BIF_Pos) /*!< 0x00000080 */
  10607. #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */
  10608. #define TIM_SR_B2IF_Pos (8U)
  10609. #define TIM_SR_B2IF_Msk (0x1UL << TIM_SR_B2IF_Pos) /*!< 0x00000100 */
  10610. #define TIM_SR_B2IF TIM_SR_B2IF_Msk /*!<Break 2 interrupt Flag */
  10611. #define TIM_SR_CC1OF_Pos (9U)
  10612. #define TIM_SR_CC1OF_Msk (0x1UL << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */
  10613. #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */
  10614. #define TIM_SR_CC2OF_Pos (10U)
  10615. #define TIM_SR_CC2OF_Msk (0x1UL << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */
  10616. #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */
  10617. #define TIM_SR_CC3OF_Pos (11U)
  10618. #define TIM_SR_CC3OF_Msk (0x1UL << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */
  10619. #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */
  10620. #define TIM_SR_CC4OF_Pos (12U)
  10621. #define TIM_SR_CC4OF_Msk (0x1UL << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */
  10622. #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */
  10623. #define TIM_SR_SBIF_Pos (13U)
  10624. #define TIM_SR_SBIF_Msk (0x1UL << TIM_SR_SBIF_Pos) /*!< 0x00002000 */
  10625. #define TIM_SR_SBIF TIM_SR_SBIF_Msk /*!<System Break interrupt Flag */
  10626. #define TIM_SR_CC5IF_Pos (16U)
  10627. #define TIM_SR_CC5IF_Msk (0x1UL << TIM_SR_CC5IF_Pos) /*!< 0x00010000 */
  10628. #define TIM_SR_CC5IF TIM_SR_CC5IF_Msk /*!<Capture/Compare 5 interrupt Flag */
  10629. #define TIM_SR_CC6IF_Pos (17U)
  10630. #define TIM_SR_CC6IF_Msk (0x1UL << TIM_SR_CC6IF_Pos) /*!< 0x00020000 */
  10631. #define TIM_SR_CC6IF TIM_SR_CC6IF_Msk /*!<Capture/Compare 6 interrupt Flag */
  10632. /******************* Bit definition for TIM_EGR register ********************/
  10633. #define TIM_EGR_UG_Pos (0U)
  10634. #define TIM_EGR_UG_Msk (0x1UL << TIM_EGR_UG_Pos) /*!< 0x00000001 */
  10635. #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */
  10636. #define TIM_EGR_CC1G_Pos (1U)
  10637. #define TIM_EGR_CC1G_Msk (0x1UL << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */
  10638. #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */
  10639. #define TIM_EGR_CC2G_Pos (2U)
  10640. #define TIM_EGR_CC2G_Msk (0x1UL << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */
  10641. #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */
  10642. #define TIM_EGR_CC3G_Pos (3U)
  10643. #define TIM_EGR_CC3G_Msk (0x1UL << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */
  10644. #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */
  10645. #define TIM_EGR_CC4G_Pos (4U)
  10646. #define TIM_EGR_CC4G_Msk (0x1UL << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */
  10647. #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */
  10648. #define TIM_EGR_COMG_Pos (5U)
  10649. #define TIM_EGR_COMG_Msk (0x1UL << TIM_EGR_COMG_Pos) /*!< 0x00000020 */
  10650. #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */
  10651. #define TIM_EGR_TG_Pos (6U)
  10652. #define TIM_EGR_TG_Msk (0x1UL << TIM_EGR_TG_Pos) /*!< 0x00000040 */
  10653. #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */
  10654. #define TIM_EGR_BG_Pos (7U)
  10655. #define TIM_EGR_BG_Msk (0x1UL << TIM_EGR_BG_Pos) /*!< 0x00000080 */
  10656. #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */
  10657. #define TIM_EGR_B2G_Pos (8U)
  10658. #define TIM_EGR_B2G_Msk (0x1UL << TIM_EGR_B2G_Pos) /*!< 0x00000100 */
  10659. #define TIM_EGR_B2G TIM_EGR_B2G_Msk /*!<Break 2 Generation */
  10660. /****************** Bit definition for TIM_CCMR1 register *******************/
  10661. #define TIM_CCMR1_CC1S_Pos (0U)
  10662. #define TIM_CCMR1_CC1S_Msk (0x3UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */
  10663. #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
  10664. #define TIM_CCMR1_CC1S_0 (0x1U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */
  10665. #define TIM_CCMR1_CC1S_1 (0x2U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */
  10666. #define TIM_CCMR1_OC1FE_Pos (2U)
  10667. #define TIM_CCMR1_OC1FE_Msk (0x1UL << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */
  10668. #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */
  10669. #define TIM_CCMR1_OC1PE_Pos (3U)
  10670. #define TIM_CCMR1_OC1PE_Msk (0x1UL << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */
  10671. #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */
  10672. #define TIM_CCMR1_OC1M_Pos (4U)
  10673. #define TIM_CCMR1_OC1M_Msk (0x1007UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00010070 */
  10674. #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
  10675. #define TIM_CCMR1_OC1M_0 (0x0001U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */
  10676. #define TIM_CCMR1_OC1M_1 (0x0002U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */
  10677. #define TIM_CCMR1_OC1M_2 (0x0004U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */
  10678. #define TIM_CCMR1_OC1M_3 (0x1000U << TIM_CCMR1_OC1M_Pos) /*!< 0x00010000 */
  10679. #define TIM_CCMR1_OC1CE_Pos (7U)
  10680. #define TIM_CCMR1_OC1CE_Msk (0x1UL << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */
  10681. #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1 Clear Enable */
  10682. #define TIM_CCMR1_CC2S_Pos (8U)
  10683. #define TIM_CCMR1_CC2S_Msk (0x3UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */
  10684. #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
  10685. #define TIM_CCMR1_CC2S_0 (0x1U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */
  10686. #define TIM_CCMR1_CC2S_1 (0x2U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */
  10687. #define TIM_CCMR1_OC2FE_Pos (10U)
  10688. #define TIM_CCMR1_OC2FE_Msk (0x1UL << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */
  10689. #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */
  10690. #define TIM_CCMR1_OC2PE_Pos (11U)
  10691. #define TIM_CCMR1_OC2PE_Msk (0x1UL << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */
  10692. #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */
  10693. #define TIM_CCMR1_OC2M_Pos (12U)
  10694. #define TIM_CCMR1_OC2M_Msk (0x1007UL << TIM_CCMR1_OC2M_Pos) /*!< 0x01007000 */
  10695. #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
  10696. #define TIM_CCMR1_OC2M_0 (0x0001U << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */
  10697. #define TIM_CCMR1_OC2M_1 (0x0002U << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */
  10698. #define TIM_CCMR1_OC2M_2 (0x0004U << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */
  10699. #define TIM_CCMR1_OC2M_3 (0x1000U << TIM_CCMR1_OC2M_Pos) /*!< 0x01000000 */
  10700. #define TIM_CCMR1_OC2CE_Pos (15U)
  10701. #define TIM_CCMR1_OC2CE_Msk (0x1UL << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */
  10702. #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */
  10703. /*----------------------------------------------------------------------------*/
  10704. #define TIM_CCMR1_IC1PSC_Pos (2U)
  10705. #define TIM_CCMR1_IC1PSC_Msk (0x3UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */
  10706. #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
  10707. #define TIM_CCMR1_IC1PSC_0 (0x1U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */
  10708. #define TIM_CCMR1_IC1PSC_1 (0x2U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */
  10709. #define TIM_CCMR1_IC1F_Pos (4U)
  10710. #define TIM_CCMR1_IC1F_Msk (0xFUL << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */
  10711. #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
  10712. #define TIM_CCMR1_IC1F_0 (0x1U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */
  10713. #define TIM_CCMR1_IC1F_1 (0x2U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */
  10714. #define TIM_CCMR1_IC1F_2 (0x4U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */
  10715. #define TIM_CCMR1_IC1F_3 (0x8U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */
  10716. #define TIM_CCMR1_IC2PSC_Pos (10U)
  10717. #define TIM_CCMR1_IC2PSC_Msk (0x3UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */
  10718. #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
  10719. #define TIM_CCMR1_IC2PSC_0 (0x1U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */
  10720. #define TIM_CCMR1_IC2PSC_1 (0x2U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */
  10721. #define TIM_CCMR1_IC2F_Pos (12U)
  10722. #define TIM_CCMR1_IC2F_Msk (0xFUL << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */
  10723. #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
  10724. #define TIM_CCMR1_IC2F_0 (0x1U << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */
  10725. #define TIM_CCMR1_IC2F_1 (0x2U << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */
  10726. #define TIM_CCMR1_IC2F_2 (0x4U << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */
  10727. #define TIM_CCMR1_IC2F_3 (0x8U << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */
  10728. /****************** Bit definition for TIM_CCMR2 register *******************/
  10729. #define TIM_CCMR2_CC3S_Pos (0U)
  10730. #define TIM_CCMR2_CC3S_Msk (0x3UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */
  10731. #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
  10732. #define TIM_CCMR2_CC3S_0 (0x1U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */
  10733. #define TIM_CCMR2_CC3S_1 (0x2U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */
  10734. #define TIM_CCMR2_OC3FE_Pos (2U)
  10735. #define TIM_CCMR2_OC3FE_Msk (0x1UL << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */
  10736. #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */
  10737. #define TIM_CCMR2_OC3PE_Pos (3U)
  10738. #define TIM_CCMR2_OC3PE_Msk (0x1UL << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */
  10739. #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */
  10740. #define TIM_CCMR2_OC3M_Pos (4U)
  10741. #define TIM_CCMR2_OC3M_Msk (0x1007UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00010070 */
  10742. #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
  10743. #define TIM_CCMR2_OC3M_0 (0x0001U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */
  10744. #define TIM_CCMR2_OC3M_1 (0x0002U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */
  10745. #define TIM_CCMR2_OC3M_2 (0x0004U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */
  10746. #define TIM_CCMR2_OC3M_3 (0x1000U << TIM_CCMR2_OC3M_Pos) /*!< 0x00010000 */
  10747. #define TIM_CCMR2_OC3CE_Pos (7U)
  10748. #define TIM_CCMR2_OC3CE_Msk (0x1UL << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */
  10749. #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */
  10750. #define TIM_CCMR2_CC4S_Pos (8U)
  10751. #define TIM_CCMR2_CC4S_Msk (0x3UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */
  10752. #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
  10753. #define TIM_CCMR2_CC4S_0 (0x1U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */
  10754. #define TIM_CCMR2_CC4S_1 (0x2U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */
  10755. #define TIM_CCMR2_OC4FE_Pos (10U)
  10756. #define TIM_CCMR2_OC4FE_Msk (0x1UL << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */
  10757. #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */
  10758. #define TIM_CCMR2_OC4PE_Pos (11U)
  10759. #define TIM_CCMR2_OC4PE_Msk (0x1UL << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */
  10760. #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */
  10761. #define TIM_CCMR2_OC4M_Pos (12U)
  10762. #define TIM_CCMR2_OC4M_Msk (0x1007UL << TIM_CCMR2_OC4M_Pos) /*!< 0x01007000 */
  10763. #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
  10764. #define TIM_CCMR2_OC4M_0 (0x0001U << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */
  10765. #define TIM_CCMR2_OC4M_1 (0x0002U << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */
  10766. #define TIM_CCMR2_OC4M_2 (0x0004U << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */
  10767. #define TIM_CCMR2_OC4M_3 (0x1000U << TIM_CCMR2_OC4M_Pos) /*!< 0x01000000 */
  10768. #define TIM_CCMR2_OC4CE_Pos (15U)
  10769. #define TIM_CCMR2_OC4CE_Msk (0x1UL << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */
  10770. #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */
  10771. /*----------------------------------------------------------------------------*/
  10772. #define TIM_CCMR2_IC3PSC_Pos (2U)
  10773. #define TIM_CCMR2_IC3PSC_Msk (0x3UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */
  10774. #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
  10775. #define TIM_CCMR2_IC3PSC_0 (0x1U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */
  10776. #define TIM_CCMR2_IC3PSC_1 (0x2U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */
  10777. #define TIM_CCMR2_IC3F_Pos (4U)
  10778. #define TIM_CCMR2_IC3F_Msk (0xFUL << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */
  10779. #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
  10780. #define TIM_CCMR2_IC3F_0 (0x1U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */
  10781. #define TIM_CCMR2_IC3F_1 (0x2U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */
  10782. #define TIM_CCMR2_IC3F_2 (0x4U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */
  10783. #define TIM_CCMR2_IC3F_3 (0x8U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */
  10784. #define TIM_CCMR2_IC4PSC_Pos (10U)
  10785. #define TIM_CCMR2_IC4PSC_Msk (0x3UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */
  10786. #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
  10787. #define TIM_CCMR2_IC4PSC_0 (0x1U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */
  10788. #define TIM_CCMR2_IC4PSC_1 (0x2U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */
  10789. #define TIM_CCMR2_IC4F_Pos (12U)
  10790. #define TIM_CCMR2_IC4F_Msk (0xFUL << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */
  10791. #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
  10792. #define TIM_CCMR2_IC4F_0 (0x1U << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */
  10793. #define TIM_CCMR2_IC4F_1 (0x2U << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */
  10794. #define TIM_CCMR2_IC4F_2 (0x4U << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */
  10795. #define TIM_CCMR2_IC4F_3 (0x8U << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */
  10796. /****************** Bit definition for TIM_CCMR3 register *******************/
  10797. #define TIM_CCMR3_OC5FE_Pos (2U)
  10798. #define TIM_CCMR3_OC5FE_Msk (0x1UL << TIM_CCMR3_OC5FE_Pos) /*!< 0x00000004 */
  10799. #define TIM_CCMR3_OC5FE TIM_CCMR3_OC5FE_Msk /*!<Output Compare 5 Fast enable */
  10800. #define TIM_CCMR3_OC5PE_Pos (3U)
  10801. #define TIM_CCMR3_OC5PE_Msk (0x1UL << TIM_CCMR3_OC5PE_Pos) /*!< 0x00000008 */
  10802. #define TIM_CCMR3_OC5PE TIM_CCMR3_OC5PE_Msk /*!<Output Compare 5 Preload enable */
  10803. #define TIM_CCMR3_OC5M_Pos (4U)
  10804. #define TIM_CCMR3_OC5M_Msk (0x1007UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00010070 */
  10805. #define TIM_CCMR3_OC5M TIM_CCMR3_OC5M_Msk /*!<OC5M[3:0] bits (Output Compare 5 Mode) */
  10806. #define TIM_CCMR3_OC5M_0 (0x0001U << TIM_CCMR3_OC5M_Pos) /*!< 0x00000010 */
  10807. #define TIM_CCMR3_OC5M_1 (0x0002U << TIM_CCMR3_OC5M_Pos) /*!< 0x00000020 */
  10808. #define TIM_CCMR3_OC5M_2 (0x0004U << TIM_CCMR3_OC5M_Pos) /*!< 0x00000040 */
  10809. #define TIM_CCMR3_OC5M_3 (0x1000U << TIM_CCMR3_OC5M_Pos) /*!< 0x00010000 */
  10810. #define TIM_CCMR3_OC5CE_Pos (7U)
  10811. #define TIM_CCMR3_OC5CE_Msk (0x1UL << TIM_CCMR3_OC5CE_Pos) /*!< 0x00000080 */
  10812. #define TIM_CCMR3_OC5CE TIM_CCMR3_OC5CE_Msk /*!<Output Compare 5 Clear Enable */
  10813. #define TIM_CCMR3_OC6FE_Pos (10U)
  10814. #define TIM_CCMR3_OC6FE_Msk (0x1UL << TIM_CCMR3_OC6FE_Pos) /*!< 0x00000400 */
  10815. #define TIM_CCMR3_OC6FE TIM_CCMR3_OC6FE_Msk /*!<Output Compare 6 Fast enable */
  10816. #define TIM_CCMR3_OC6PE_Pos (11U)
  10817. #define TIM_CCMR3_OC6PE_Msk (0x1UL << TIM_CCMR3_OC6PE_Pos) /*!< 0x00000800 */
  10818. #define TIM_CCMR3_OC6PE TIM_CCMR3_OC6PE_Msk /*!<Output Compare 6 Preload enable */
  10819. #define TIM_CCMR3_OC6M_Pos (12U)
  10820. #define TIM_CCMR3_OC6M_Msk (0x1007UL << TIM_CCMR3_OC6M_Pos) /*!< 0x01007000 */
  10821. #define TIM_CCMR3_OC6M TIM_CCMR3_OC6M_Msk /*!<OC6M[3:0] bits (Output Compare 6 Mode) */
  10822. #define TIM_CCMR3_OC6M_0 (0x0001U << TIM_CCMR3_OC6M_Pos) /*!< 0x00001000 */
  10823. #define TIM_CCMR3_OC6M_1 (0x0002U << TIM_CCMR3_OC6M_Pos) /*!< 0x00002000 */
  10824. #define TIM_CCMR3_OC6M_2 (0x0004U << TIM_CCMR3_OC6M_Pos) /*!< 0x00004000 */
  10825. #define TIM_CCMR3_OC6M_3 (0x1000U << TIM_CCMR3_OC6M_Pos) /*!< 0x01000000 */
  10826. #define TIM_CCMR3_OC6CE_Pos (15U)
  10827. #define TIM_CCMR3_OC6CE_Msk (0x1UL << TIM_CCMR3_OC6CE_Pos) /*!< 0x00008000 */
  10828. #define TIM_CCMR3_OC6CE TIM_CCMR3_OC6CE_Msk /*!<Output Compare 6 Clear Enable */
  10829. /******************* Bit definition for TIM_CCER register *******************/
  10830. #define TIM_CCER_CC1E_Pos (0U)
  10831. #define TIM_CCER_CC1E_Msk (0x1UL << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */
  10832. #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */
  10833. #define TIM_CCER_CC1P_Pos (1U)
  10834. #define TIM_CCER_CC1P_Msk (0x1UL << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */
  10835. #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */
  10836. #define TIM_CCER_CC1NE_Pos (2U)
  10837. #define TIM_CCER_CC1NE_Msk (0x1UL << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */
  10838. #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */
  10839. #define TIM_CCER_CC1NP_Pos (3U)
  10840. #define TIM_CCER_CC1NP_Msk (0x1UL << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */
  10841. #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */
  10842. #define TIM_CCER_CC2E_Pos (4U)
  10843. #define TIM_CCER_CC2E_Msk (0x1UL << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */
  10844. #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */
  10845. #define TIM_CCER_CC2P_Pos (5U)
  10846. #define TIM_CCER_CC2P_Msk (0x1UL << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */
  10847. #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */
  10848. #define TIM_CCER_CC2NE_Pos (6U)
  10849. #define TIM_CCER_CC2NE_Msk (0x1UL << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */
  10850. #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */
  10851. #define TIM_CCER_CC2NP_Pos (7U)
  10852. #define TIM_CCER_CC2NP_Msk (0x1UL << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */
  10853. #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */
  10854. #define TIM_CCER_CC3E_Pos (8U)
  10855. #define TIM_CCER_CC3E_Msk (0x1UL << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */
  10856. #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */
  10857. #define TIM_CCER_CC3P_Pos (9U)
  10858. #define TIM_CCER_CC3P_Msk (0x1UL << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */
  10859. #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */
  10860. #define TIM_CCER_CC3NE_Pos (10U)
  10861. #define TIM_CCER_CC3NE_Msk (0x1UL << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */
  10862. #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */
  10863. #define TIM_CCER_CC3NP_Pos (11U)
  10864. #define TIM_CCER_CC3NP_Msk (0x1UL << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */
  10865. #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */
  10866. #define TIM_CCER_CC4E_Pos (12U)
  10867. #define TIM_CCER_CC4E_Msk (0x1UL << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */
  10868. #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */
  10869. #define TIM_CCER_CC4P_Pos (13U)
  10870. #define TIM_CCER_CC4P_Msk (0x1UL << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */
  10871. #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */
  10872. #define TIM_CCER_CC4NP_Pos (15U)
  10873. #define TIM_CCER_CC4NP_Msk (0x1UL << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */
  10874. #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */
  10875. #define TIM_CCER_CC5E_Pos (16U)
  10876. #define TIM_CCER_CC5E_Msk (0x1UL << TIM_CCER_CC5E_Pos) /*!< 0x00010000 */
  10877. #define TIM_CCER_CC5E TIM_CCER_CC5E_Msk /*!<Capture/Compare 5 output enable */
  10878. #define TIM_CCER_CC5P_Pos (17U)
  10879. #define TIM_CCER_CC5P_Msk (0x1UL << TIM_CCER_CC5P_Pos) /*!< 0x00020000 */
  10880. #define TIM_CCER_CC5P TIM_CCER_CC5P_Msk /*!<Capture/Compare 5 output Polarity */
  10881. #define TIM_CCER_CC6E_Pos (20U)
  10882. #define TIM_CCER_CC6E_Msk (0x1UL << TIM_CCER_CC6E_Pos) /*!< 0x00100000 */
  10883. #define TIM_CCER_CC6E TIM_CCER_CC6E_Msk /*!<Capture/Compare 6 output enable */
  10884. #define TIM_CCER_CC6P_Pos (21U)
  10885. #define TIM_CCER_CC6P_Msk (0x1UL << TIM_CCER_CC6P_Pos) /*!< 0x00200000 */
  10886. #define TIM_CCER_CC6P TIM_CCER_CC6P_Msk /*!<Capture/Compare 6 output Polarity */
  10887. /******************* Bit definition for TIM_CNT register ********************/
  10888. #define TIM_CNT_CNT_Pos (0U)
  10889. #define TIM_CNT_CNT_Msk (0xFFFFFFFFUL << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */
  10890. #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */
  10891. #define TIM_CNT_UIFCPY_Pos (31U)
  10892. #define TIM_CNT_UIFCPY_Msk (0x1UL << TIM_CNT_UIFCPY_Pos) /*!< 0x80000000 */
  10893. #define TIM_CNT_UIFCPY TIM_CNT_UIFCPY_Msk /*!<Update interrupt flag copy (if UIFREMAP=1) */
  10894. /******************* Bit definition for TIM_PSC register ********************/
  10895. #define TIM_PSC_PSC_Pos (0U)
  10896. #define TIM_PSC_PSC_Msk (0xFFFFUL << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */
  10897. #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */
  10898. /******************* Bit definition for TIM_ARR register ********************/
  10899. #define TIM_ARR_ARR_Pos (0U)
  10900. #define TIM_ARR_ARR_Msk (0xFFFFFFFFUL << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */
  10901. #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<Actual auto-reload Value */
  10902. /******************* Bit definition for TIM_RCR register ********************/
  10903. #define TIM_RCR_REP_Pos (0U)
  10904. #define TIM_RCR_REP_Msk (0xFFFFUL << TIM_RCR_REP_Pos) /*!< 0x0000FFFF */
  10905. #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */
  10906. /******************* Bit definition for TIM_CCR1 register *******************/
  10907. #define TIM_CCR1_CCR1_Pos (0U)
  10908. #define TIM_CCR1_CCR1_Msk (0xFFFFUL << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */
  10909. #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */
  10910. /******************* Bit definition for TIM_CCR2 register *******************/
  10911. #define TIM_CCR2_CCR2_Pos (0U)
  10912. #define TIM_CCR2_CCR2_Msk (0xFFFFUL << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */
  10913. #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */
  10914. /******************* Bit definition for TIM_CCR3 register *******************/
  10915. #define TIM_CCR3_CCR3_Pos (0U)
  10916. #define TIM_CCR3_CCR3_Msk (0xFFFFUL << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */
  10917. #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */
  10918. /******************* Bit definition for TIM_CCR4 register *******************/
  10919. #define TIM_CCR4_CCR4_Pos (0U)
  10920. #define TIM_CCR4_CCR4_Msk (0xFFFFUL << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */
  10921. #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */
  10922. /******************* Bit definition for TIM_CCR5 register *******************/
  10923. #define TIM_CCR5_CCR5_Pos (0U)
  10924. #define TIM_CCR5_CCR5_Msk (0xFFFFFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0xFFFFFFFF */
  10925. #define TIM_CCR5_CCR5 TIM_CCR5_CCR5_Msk /*!<Capture/Compare 5 Value */
  10926. #define TIM_CCR5_GC5C1_Pos (29U)
  10927. #define TIM_CCR5_GC5C1_Msk (0x1UL << TIM_CCR5_GC5C1_Pos) /*!< 0x20000000 */
  10928. #define TIM_CCR5_GC5C1 TIM_CCR5_GC5C1_Msk /*!<Group Channel 5 and Channel 1 */
  10929. #define TIM_CCR5_GC5C2_Pos (30U)
  10930. #define TIM_CCR5_GC5C2_Msk (0x1UL << TIM_CCR5_GC5C2_Pos) /*!< 0x40000000 */
  10931. #define TIM_CCR5_GC5C2 TIM_CCR5_GC5C2_Msk /*!<Group Channel 5 and Channel 2 */
  10932. #define TIM_CCR5_GC5C3_Pos (31U)
  10933. #define TIM_CCR5_GC5C3_Msk (0x1UL << TIM_CCR5_GC5C3_Pos) /*!< 0x80000000 */
  10934. #define TIM_CCR5_GC5C3 TIM_CCR5_GC5C3_Msk /*!<Group Channel 5 and Channel 3 */
  10935. /******************* Bit definition for TIM_CCR6 register *******************/
  10936. #define TIM_CCR6_CCR6_Pos (0U)
  10937. #define TIM_CCR6_CCR6_Msk (0xFFFFUL << TIM_CCR6_CCR6_Pos) /*!< 0x0000FFFF */
  10938. #define TIM_CCR6_CCR6 TIM_CCR6_CCR6_Msk /*!<Capture/Compare 6 Value */
  10939. /******************* Bit definition for TIM_BDTR register *******************/
  10940. #define TIM_BDTR_DTG_Pos (0U)
  10941. #define TIM_BDTR_DTG_Msk (0xFFUL << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */
  10942. #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
  10943. #define TIM_BDTR_DTG_0 (0x01U << TIM_BDTR_DTG_Pos) /*!< 0x00000001 */
  10944. #define TIM_BDTR_DTG_1 (0x02U << TIM_BDTR_DTG_Pos) /*!< 0x00000002 */
  10945. #define TIM_BDTR_DTG_2 (0x04U << TIM_BDTR_DTG_Pos) /*!< 0x00000004 */
  10946. #define TIM_BDTR_DTG_3 (0x08U << TIM_BDTR_DTG_Pos) /*!< 0x00000008 */
  10947. #define TIM_BDTR_DTG_4 (0x10U << TIM_BDTR_DTG_Pos) /*!< 0x00000010 */
  10948. #define TIM_BDTR_DTG_5 (0x20U << TIM_BDTR_DTG_Pos) /*!< 0x00000020 */
  10949. #define TIM_BDTR_DTG_6 (0x40U << TIM_BDTR_DTG_Pos) /*!< 0x00000040 */
  10950. #define TIM_BDTR_DTG_7 (0x80U << TIM_BDTR_DTG_Pos) /*!< 0x00000080 */
  10951. #define TIM_BDTR_LOCK_Pos (8U)
  10952. #define TIM_BDTR_LOCK_Msk (0x3UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */
  10953. #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */
  10954. #define TIM_BDTR_LOCK_0 (0x1U << TIM_BDTR_LOCK_Pos) /*!< 0x00000100 */
  10955. #define TIM_BDTR_LOCK_1 (0x2U << TIM_BDTR_LOCK_Pos) /*!< 0x00000200 */
  10956. #define TIM_BDTR_OSSI_Pos (10U)
  10957. #define TIM_BDTR_OSSI_Msk (0x1UL << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */
  10958. #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */
  10959. #define TIM_BDTR_OSSR_Pos (11U)
  10960. #define TIM_BDTR_OSSR_Msk (0x1UL << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */
  10961. #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */
  10962. #define TIM_BDTR_BKE_Pos (12U)
  10963. #define TIM_BDTR_BKE_Msk (0x1UL << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */
  10964. #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable for Break 1 */
  10965. #define TIM_BDTR_BKP_Pos (13U)
  10966. #define TIM_BDTR_BKP_Msk (0x1UL << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */
  10967. #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity for Break 1 */
  10968. #define TIM_BDTR_AOE_Pos (14U)
  10969. #define TIM_BDTR_AOE_Msk (0x1UL << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */
  10970. #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */
  10971. #define TIM_BDTR_MOE_Pos (15U)
  10972. #define TIM_BDTR_MOE_Msk (0x1UL << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */
  10973. #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */
  10974. #define TIM_BDTR_BKF_Pos (16U)
  10975. #define TIM_BDTR_BKF_Msk (0xFUL << TIM_BDTR_BKF_Pos) /*!< 0x000F0000 */
  10976. #define TIM_BDTR_BKF TIM_BDTR_BKF_Msk /*!<Break Filter for Break 1 */
  10977. #define TIM_BDTR_BK2F_Pos (20U)
  10978. #define TIM_BDTR_BK2F_Msk (0xFUL << TIM_BDTR_BK2F_Pos) /*!< 0x00F00000 */
  10979. #define TIM_BDTR_BK2F TIM_BDTR_BK2F_Msk /*!<Break Filter for Break 2 */
  10980. #define TIM_BDTR_BK2E_Pos (24U)
  10981. #define TIM_BDTR_BK2E_Msk (0x1UL << TIM_BDTR_BK2E_Pos) /*!< 0x01000000 */
  10982. #define TIM_BDTR_BK2E TIM_BDTR_BK2E_Msk /*!<Break enable for Break 2 */
  10983. #define TIM_BDTR_BK2P_Pos (25U)
  10984. #define TIM_BDTR_BK2P_Msk (0x1UL << TIM_BDTR_BK2P_Pos) /*!< 0x02000000 */
  10985. #define TIM_BDTR_BK2P TIM_BDTR_BK2P_Msk /*!<Break Polarity for Break 2 */
  10986. #define TIM_BDTR_BKDSRM_Pos (26U)
  10987. #define TIM_BDTR_BKDSRM_Msk (0x1UL << TIM_BDTR_BKDSRM_Pos) /*!< 0x04000000 */
  10988. #define TIM_BDTR_BKDSRM TIM_BDTR_BKDSRM_Msk /*!<Break disarming/re-arming */
  10989. #define TIM_BDTR_BK2DSRM_Pos (27U)
  10990. #define TIM_BDTR_BK2DSRM_Msk (0x1UL << TIM_BDTR_BK2DSRM_Pos) /*!< 0x08000000 */
  10991. #define TIM_BDTR_BK2DSRM TIM_BDTR_BK2DSRM_Msk /*!<Break2 disarming/re-arming */
  10992. #define TIM_BDTR_BKBID_Pos (28U)
  10993. #define TIM_BDTR_BKBID_Msk (0x1UL << TIM_BDTR_BKBID_Pos) /*!< 0x10000000 */
  10994. #define TIM_BDTR_BKBID TIM_BDTR_BKBID_Msk /*!<Break BIDirectional */
  10995. #define TIM_BDTR_BK2BID_Pos (29U)
  10996. #define TIM_BDTR_BK2BID_Msk (0x1UL << TIM_BDTR_BK2BID_Pos) /*!< 0x20000000 */
  10997. #define TIM_BDTR_BK2BID TIM_BDTR_BK2BID_Msk /*!<Break2 BIDirectional */
  10998. /******************* Bit definition for TIM_DCR register ********************/
  10999. #define TIM_DCR_DBA_Pos (0U)
  11000. #define TIM_DCR_DBA_Msk (0x1FUL << TIM_DCR_DBA_Pos) /*!< 0x0000001F */
  11001. #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */
  11002. #define TIM_DCR_DBA_0 (0x01U << TIM_DCR_DBA_Pos) /*!< 0x00000001 */
  11003. #define TIM_DCR_DBA_1 (0x02U << TIM_DCR_DBA_Pos) /*!< 0x00000002 */
  11004. #define TIM_DCR_DBA_2 (0x04U << TIM_DCR_DBA_Pos) /*!< 0x00000004 */
  11005. #define TIM_DCR_DBA_3 (0x08U << TIM_DCR_DBA_Pos) /*!< 0x00000008 */
  11006. #define TIM_DCR_DBA_4 (0x10U << TIM_DCR_DBA_Pos) /*!< 0x00000010 */
  11007. #define TIM_DCR_DBL_Pos (8U)
  11008. #define TIM_DCR_DBL_Msk (0x1FUL << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */
  11009. #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */
  11010. #define TIM_DCR_DBL_0 (0x01U << TIM_DCR_DBL_Pos) /*!< 0x00000100 */
  11011. #define TIM_DCR_DBL_1 (0x02U << TIM_DCR_DBL_Pos) /*!< 0x00000200 */
  11012. #define TIM_DCR_DBL_2 (0x04U << TIM_DCR_DBL_Pos) /*!< 0x00000400 */
  11013. #define TIM_DCR_DBL_3 (0x08U << TIM_DCR_DBL_Pos) /*!< 0x00000800 */
  11014. #define TIM_DCR_DBL_4 (0x10U << TIM_DCR_DBL_Pos) /*!< 0x00001000 */
  11015. /******************* Bit definition for TIM_DMAR register *******************/
  11016. #define TIM_DMAR_DMAB_Pos (0U)
  11017. #define TIM_DMAR_DMAB_Msk (0xFFFFUL << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */
  11018. #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */
  11019. /******************* Bit definition for TIM1_OR register *******************/
  11020. #define TIM1_OR_ETR_ADC1_RMP_Pos (0U)
  11021. #define TIM1_OR_ETR_ADC1_RMP_Msk (0x3UL << TIM1_OR_ETR_ADC1_RMP_Pos) /*!< 0x00000003 */
  11022. #define TIM1_OR_ETR_ADC1_RMP TIM1_OR_ETR_ADC1_RMP_Msk /*!< TIM1_ETR_ADC1 remapping capability*/
  11023. #define TIM1_OR_ETR_ADC1_RMP_0 (0x1U << TIM1_OR_ETR_ADC1_RMP_Pos) /*!< 0x00000001 */
  11024. #define TIM1_OR_ETR_ADC1_RMP_1 (0x2U << TIM1_OR_ETR_ADC1_RMP_Pos) /*!< 0x00000002 */
  11025. #define TIM1_OR_TI1_RMP_Pos (4U)
  11026. #define TIM1_OR_TI1_RMP_Msk (0x1UL << TIM1_OR_TI1_RMP_Pos) /*!< 0x00000010 */
  11027. #define TIM1_OR_TI1_RMP TIM1_OR_TI1_RMP_Msk /*!< Input Capture 1 remap*/
  11028. /******************* Bit definition for TIM2_OR register *******************/
  11029. #define TIM2_OR_TI4_RMP_Pos (2U)
  11030. #define TIM2_OR_TI4_RMP_Msk (0x3UL << TIM2_OR_TI4_RMP_Pos) /*!< 0x0000000C */
  11031. #define TIM2_OR_TI4_RMP TIM2_OR_TI4_RMP_Msk /*!< TI4 RMP[1:0]Input capture 4 remap*/
  11032. #define TIM2_OR_TI4_RMP_0 (0x1U << TIM2_OR_TI4_RMP_Pos) /*!< 0x00000004 */
  11033. #define TIM2_OR_TI4_RMP_1 (0x2U << TIM2_OR_TI4_RMP_Pos) /*!< 0x00000008 */
  11034. #define TIM2_OR_ETR_RMP_Pos (1U)
  11035. #define TIM2_OR_ETR_RMP_Msk (0x1UL << TIM2_OR_ETR_RMP_Pos) /*!< 0x00000002 */
  11036. #define TIM2_OR_ETR_RMP TIM2_OR_ETR_RMP_Msk /*!< External trigger remap*/
  11037. #define TIM2_OR_ITR1_RMP_Pos (0U)
  11038. #define TIM2_OR_ITR1_RMP_Msk (0x1UL << TIM2_OR_ITR1_RMP_Pos) /*!< 0x00000001 */
  11039. #define TIM2_OR_ITR1_RMP TIM2_OR_ITR1_RMP_Msk /*!< Internal trigger remap*/
  11040. /******************* Bit definition for TIM16_OR register ******************/
  11041. #define TIM16_OR_TI1_RMP_Pos (0U)
  11042. #define TIM16_OR_TI1_RMP_Msk (0x3UL << TIM16_OR_TI1_RMP_Pos) /*!< 0x00000003 */
  11043. #define TIM16_OR_TI1_RMP TIM16_OR_TI1_RMP_Msk /*!<Timer 16 input 1 connection. */
  11044. #define TIM16_OR_TI1_RMP_0 (0x1U << TIM16_OR_TI1_RMP_Pos) /*!< 0x00000001 */
  11045. #define TIM16_OR_TI1_RMP_1 (0x2U << TIM16_OR_TI1_RMP_Pos) /*!< 0x00000002 */
  11046. /******************* Bit definition for TIM17_OR register ******************/
  11047. #define TIM17_OR_TI1_RMP_Pos (0U)
  11048. #define TIM17_OR_TI1_RMP_Msk (0x3UL << TIM17_OR_TI1_RMP_Pos) /*!< 0x00000003 */
  11049. #define TIM17_OR_TI1_RMP TIM17_OR_TI1_RMP_Msk /*!<Timer 17 input 1 connection. */
  11050. #define TIM17_OR_TI1_RMP_0 (0x1U << TIM17_OR_TI1_RMP_Pos) /*!< 0x00000001 */
  11051. #define TIM17_OR_TI1_RMP_1 (0x2U << TIM17_OR_TI1_RMP_Pos) /*!< 0x00000002 */
  11052. /******************* Bit definition for TIM1_AF1 register *******************/
  11053. #define TIM1_AF1_BKINE_Pos (0U)
  11054. #define TIM1_AF1_BKINE_Msk (0x1UL << TIM1_AF1_BKINE_Pos) /*!< 0x00000001 */
  11055. #define TIM1_AF1_BKINE TIM1_AF1_BKINE_Msk /*!<BRK BKIN input enable */
  11056. #define TIM1_AF1_BKCMP1E_Pos (1U)
  11057. #define TIM1_AF1_BKCMP1E_Msk (0x1UL << TIM1_AF1_BKCMP1E_Pos) /*!< 0x00000002 */
  11058. #define TIM1_AF1_BKCMP1E TIM1_AF1_BKCMP1E_Msk /*!<BRK COMP1 enable */
  11059. #define TIM1_AF1_BKCMP2E_Pos (2U)
  11060. #define TIM1_AF1_BKCMP2E_Msk (0x1UL << TIM1_AF1_BKCMP2E_Pos) /*!< 0x00000004 */
  11061. #define TIM1_AF1_BKCMP2E TIM1_AF1_BKCMP2E_Msk /*!<BRK COMP2 enable */
  11062. #define TIM1_AF1_BKINP_Pos (9U)
  11063. #define TIM1_AF1_BKINP_Msk (0x1UL << TIM1_AF1_BKINP_Pos) /*!< 0x00000200 */
  11064. #define TIM1_AF1_BKINP TIM1_AF1_BKINP_Msk /*!<BRK BKIN input polarity */
  11065. #define TIM1_AF1_BKCMP1P_Pos (10U)
  11066. #define TIM1_AF1_BKCMP1P_Msk (0x1UL << TIM1_AF1_BKCMP1P_Pos) /*!< 0x00000400 */
  11067. #define TIM1_AF1_BKCMP1P TIM1_AF1_BKCMP1P_Msk /*!<BRK COMP1 input polarity */
  11068. #define TIM1_AF1_BKCMP2P_Pos (11U)
  11069. #define TIM1_AF1_BKCMP2P_Msk (0x1UL << TIM1_AF1_BKCMP2P_Pos) /*!< 0x00000800 */
  11070. #define TIM1_AF1_BKCMP2P TIM1_AF1_BKCMP2P_Msk /*!<BRK COMP2 input polarity */
  11071. #define TIM1_AF1_ETRSEL_Pos (14U)
  11072. #define TIM1_AF1_ETRSEL_Msk (0x7UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x0001C000 */
  11073. #define TIM1_AF1_ETRSEL TIM1_AF1_ETRSEL_Msk /*!<ETRSEL[2:0] bits (TIM1 ETR source selection) */
  11074. #define TIM1_AF1_ETRSEL_0 (0x1U << TIM1_AF1_ETRSEL_Pos) /*!< 0x00004000 */
  11075. #define TIM1_AF1_ETRSEL_1 (0x2U << TIM1_AF1_ETRSEL_Pos) /*!< 0x00008000 */
  11076. #define TIM1_AF1_ETRSEL_2 (0x4U << TIM1_AF1_ETRSEL_Pos) /*!< 0x00010000 */
  11077. /******************* Bit definition for TIM2_AF1 register *******************/
  11078. #define TIM2_AF1_ETRSEL_Pos (14U)
  11079. #define TIM2_AF1_ETRSEL_Msk (0x7UL << TIM2_AF1_ETRSEL_Pos) /*!< 0x0001C000 */
  11080. #define TIM2_AF1_ETRSEL (0x00001C000) /*!< External trigger source selection */
  11081. #define TIM2_AF1_ETRSEL_0 (0x000004000) /*!< Bit_0 */
  11082. #define TIM2_AF1_ETRSEL_1 (0x000008000) /*!< Bit_1 */
  11083. #define TIM2_AF1_ETRSEL_2 (0x000010000) /*!< Bit_2 */
  11084. /******************* Bit definition for TIM16_AF1 register *******************/
  11085. #define TIM16_AF1_BKINE_Pos (0U)
  11086. #define TIM16_AF1_BKINE_Msk (0x1UL << TIM16_AF1_BKINE_Pos) /*!< 0x00000001 */
  11087. #define TIM16_AF1_BKINE TIM16_AF1_BKINE_Msk /*!<BRK BKIN input enable */
  11088. #define TIM16_AF1_BKCMP1E_Pos (1U)
  11089. #define TIM16_AF1_BKCMP1E_Msk (0x1UL << TIM16_AF1_BKCMP1E_Pos) /*!< 0x00000002 */
  11090. #define TIM16_AF1_BKCMP1E TIM16_AF1_BKCMP1E_Msk /*!<BRK COMP1 enable */
  11091. #define TIM16_AF1_BKCMP2E_Pos (2U)
  11092. #define TIM16_AF1_BKCMP2E_Msk (0x1UL << TIM16_AF1_BKCMP2E_Pos) /*!< 0x00000004 */
  11093. #define TIM16_AF1_BKCMP2E TIM16_AF1_BKCMP2E_Msk /*!<BRK COMP2 enable */
  11094. #define TIM16_AF1_BKINP_Pos (9U)
  11095. #define TIM16_AF1_BKINP_Msk (0x1UL << TIM16_AF1_BKINP_Pos) /*!< 0x00000200 */
  11096. #define TIM16_AF1_BKINP TIM16_AF1_BKINP_Msk /*!<BRK BKIN2 input polarity */
  11097. #define TIM16_AF1_BKCMP1P_Pos (10U)
  11098. #define TIM16_AF1_BKCMP1P_Msk (0x1UL << TIM16_AF1_BKCMP1P_Pos) /*!< 0x00000400 */
  11099. #define TIM16_AF1_BKCMP1P TIM16_AF1_BKCMP1P_Msk /*!<BRK COMP1 input polarity */
  11100. #define TIM16_AF1_BKCMP2P_Pos (11U)
  11101. #define TIM16_AF1_BKCMP2P_Msk (0x1UL << TIM16_AF1_BKCMP2P_Pos) /*!< 0x00000800 */
  11102. #define TIM16_AF1_BKCMP2P TIM16_AF1_BKCMP2P_Msk /*!<BRK COMP2 input polarity */
  11103. /******************* Bit definition for TIM17_AF1 register *******************/
  11104. #define TIM17_AF1_BKINE_Pos (0U)
  11105. #define TIM17_AF1_BKINE_Msk (0x1UL << TIM17_AF1_BKINE_Pos) /*!< 0x00000001 */
  11106. #define TIM17_AF1_BKINE TIM17_AF1_BKINE_Msk /*!<BRK BKIN input enable */
  11107. #define TIM17_AF1_BKCMP1E_Pos (1U)
  11108. #define TIM17_AF1_BKCMP1E_Msk (0x1UL << TIM17_AF1_BKCMP1E_Pos) /*!< 0x00000002 */
  11109. #define TIM17_AF1_BKCMP1E TIM17_AF1_BKCMP1E_Msk /*!<BRK COMP1 enable */
  11110. #define TIM17_AF1_BKCMP2E_Pos (2U)
  11111. #define TIM17_AF1_BKCMP2E_Msk (0x1UL << TIM17_AF1_BKCMP2E_Pos) /*!< 0x00000004 */
  11112. #define TIM17_AF1_BKCMP2E TIM17_AF1_BKCMP2E_Msk /*!<BRK COMP2 enable */
  11113. #define TIM17_AF1_BKINP_Pos (9U)
  11114. #define TIM17_AF1_BKINP_Msk (0x1UL << TIM17_AF1_BKINP_Pos) /*!< 0x00000200 */
  11115. #define TIM17_AF1_BKINP TIM17_AF1_BKINP_Msk /*!<BRK BKIN2 input polarity */
  11116. #define TIM17_AF1_BKCMP1P_Pos (10U)
  11117. #define TIM17_AF1_BKCMP1P_Msk (0x1UL << TIM17_AF1_BKCMP1P_Pos) /*!< 0x00000400 */
  11118. #define TIM17_AF1_BKCMP1P TIM17_AF1_BKCMP1P_Msk /*!<BRK COMP1 input polarity */
  11119. #define TIM17_AF1_BKCMP2P_Pos (11U)
  11120. #define TIM17_AF1_BKCMP2P_Msk (0x1UL << TIM17_AF1_BKCMP2P_Pos) /*!< 0x00000800 */
  11121. #define TIM17_AF1_BKCMP2P TIM17_AF1_BKCMP2P_Msk /*!<BRK COMP2 input polarity */
  11122. /******************* Bit definition for TIM1_AF2 register *******************/
  11123. #define TIM1_AF2_BK2INE_Pos (0U)
  11124. #define TIM1_AF2_BK2INE_Msk (0x1UL << TIM1_AF2_BK2INE_Pos) /*!< 0x00000001 */
  11125. #define TIM1_AF2_BK2INE TIM1_AF2_BK2INE_Msk /*!<BRK2 BKIN2 input enable */
  11126. #define TIM1_AF2_BK2CMP1E_Pos (1U)
  11127. #define TIM1_AF2_BK2CMP1E_Msk (0x1UL << TIM1_AF2_BK2CMP1E_Pos) /*!< 0x00000002 */
  11128. #define TIM1_AF2_BK2CMP1E TIM1_AF2_BK2CMP1E_Msk /*!<BRK2 COMP1 enable */
  11129. #define TIM1_AF2_BK2CMP2E_Pos (2U)
  11130. #define TIM1_AF2_BK2CMP2E_Msk (0x1UL << TIM1_AF2_BK2CMP2E_Pos) /*!< 0x00000004 */
  11131. #define TIM1_AF2_BK2CMP2E TIM1_AF2_BK2CMP2E_Msk /*!<BRK2 COMP2 enable */
  11132. #define TIM1_AF2_BK2INP_Pos (9U)
  11133. #define TIM1_AF2_BK2INP_Msk (0x1UL << TIM1_AF2_BK2INP_Pos) /*!< 0x00000200 */
  11134. #define TIM1_AF2_BK2INP TIM1_AF2_BK2INP_Msk /*!<BRK2 BKIN2 input polarity */
  11135. #define TIM1_AF2_BK2CMP1P_Pos (10U)
  11136. #define TIM1_AF2_BK2CMP1P_Msk (0x1UL << TIM1_AF2_BK2CMP1P_Pos) /*!< 0x00000400 */
  11137. #define TIM1_AF2_BK2CMP1P TIM1_AF2_BK2CMP1P_Msk /*!<BRK2 COMP1 input polarity */
  11138. #define TIM1_AF2_BK2CMP2P_Pos (11U)
  11139. #define TIM1_AF2_BK2CMP2P_Msk (0x1UL << TIM1_AF2_BK2CMP2P_Pos) /*!< 0x00000800 */
  11140. #define TIM1_AF2_BK2CMP2P TIM1_AF2_BK2CMP2P_Msk /*!<BRK2 COMP2 input polarity */
  11141. /******************************************************************************/
  11142. /* */
  11143. /* Low Power Timer (LPTIM) */
  11144. /* */
  11145. /******************************************************************************/
  11146. /****************** Bit definition for LPTIM_ISR register *******************/
  11147. #define LPTIM_ISR_CMPM_Pos (0U)
  11148. #define LPTIM_ISR_CMPM_Msk (0x1UL << LPTIM_ISR_CMPM_Pos) /*!< 0x00000001 */
  11149. #define LPTIM_ISR_CMPM LPTIM_ISR_CMPM_Msk /*!< Compare match */
  11150. #define LPTIM_ISR_ARRM_Pos (1U)
  11151. #define LPTIM_ISR_ARRM_Msk (0x1UL << LPTIM_ISR_ARRM_Pos) /*!< 0x00000002 */
  11152. #define LPTIM_ISR_ARRM LPTIM_ISR_ARRM_Msk /*!< Autoreload match */
  11153. #define LPTIM_ISR_EXTTRIG_Pos (2U)
  11154. #define LPTIM_ISR_EXTTRIG_Msk (0x1UL << LPTIM_ISR_EXTTRIG_Pos) /*!< 0x00000004 */
  11155. #define LPTIM_ISR_EXTTRIG LPTIM_ISR_EXTTRIG_Msk /*!< External trigger edge event */
  11156. #define LPTIM_ISR_CMPOK_Pos (3U)
  11157. #define LPTIM_ISR_CMPOK_Msk (0x1UL << LPTIM_ISR_CMPOK_Pos) /*!< 0x00000008 */
  11158. #define LPTIM_ISR_CMPOK LPTIM_ISR_CMPOK_Msk /*!< Compare register update OK */
  11159. #define LPTIM_ISR_ARROK_Pos (4U)
  11160. #define LPTIM_ISR_ARROK_Msk (0x1UL << LPTIM_ISR_ARROK_Pos) /*!< 0x00000010 */
  11161. #define LPTIM_ISR_ARROK LPTIM_ISR_ARROK_Msk /*!< Autoreload register update OK */
  11162. #define LPTIM_ISR_UP_Pos (5U)
  11163. #define LPTIM_ISR_UP_Msk (0x1UL << LPTIM_ISR_UP_Pos) /*!< 0x00000020 */
  11164. #define LPTIM_ISR_UP LPTIM_ISR_UP_Msk /*!< Counter direction change down to up */
  11165. #define LPTIM_ISR_DOWN_Pos (6U)
  11166. #define LPTIM_ISR_DOWN_Msk (0x1UL << LPTIM_ISR_DOWN_Pos) /*!< 0x00000040 */
  11167. #define LPTIM_ISR_DOWN LPTIM_ISR_DOWN_Msk /*!< Counter direction change up to down */
  11168. /****************** Bit definition for LPTIM_ICR register *******************/
  11169. #define LPTIM_ICR_CMPMCF_Pos (0U)
  11170. #define LPTIM_ICR_CMPMCF_Msk (0x1UL << LPTIM_ICR_CMPMCF_Pos) /*!< 0x00000001 */
  11171. #define LPTIM_ICR_CMPMCF LPTIM_ICR_CMPMCF_Msk /*!< Compare match Clear Flag */
  11172. #define LPTIM_ICR_ARRMCF_Pos (1U)
  11173. #define LPTIM_ICR_ARRMCF_Msk (0x1UL << LPTIM_ICR_ARRMCF_Pos) /*!< 0x00000002 */
  11174. #define LPTIM_ICR_ARRMCF LPTIM_ICR_ARRMCF_Msk /*!< Autoreload match Clear Flag */
  11175. #define LPTIM_ICR_EXTTRIGCF_Pos (2U)
  11176. #define LPTIM_ICR_EXTTRIGCF_Msk (0x1UL << LPTIM_ICR_EXTTRIGCF_Pos) /*!< 0x00000004 */
  11177. #define LPTIM_ICR_EXTTRIGCF LPTIM_ICR_EXTTRIGCF_Msk /*!< External trigger edge event Clear Flag */
  11178. #define LPTIM_ICR_CMPOKCF_Pos (3U)
  11179. #define LPTIM_ICR_CMPOKCF_Msk (0x1UL << LPTIM_ICR_CMPOKCF_Pos) /*!< 0x00000008 */
  11180. #define LPTIM_ICR_CMPOKCF LPTIM_ICR_CMPOKCF_Msk /*!< Compare register update OK Clear Flag */
  11181. #define LPTIM_ICR_ARROKCF_Pos (4U)
  11182. #define LPTIM_ICR_ARROKCF_Msk (0x1UL << LPTIM_ICR_ARROKCF_Pos) /*!< 0x00000010 */
  11183. #define LPTIM_ICR_ARROKCF LPTIM_ICR_ARROKCF_Msk /*!< Autoreload register update OK Clear Flag */
  11184. #define LPTIM_ICR_UPCF_Pos (5U)
  11185. #define LPTIM_ICR_UPCF_Msk (0x1UL << LPTIM_ICR_UPCF_Pos) /*!< 0x00000020 */
  11186. #define LPTIM_ICR_UPCF LPTIM_ICR_UPCF_Msk /*!< Counter direction change down to up Clear Flag */
  11187. #define LPTIM_ICR_DOWNCF_Pos (6U)
  11188. #define LPTIM_ICR_DOWNCF_Msk (0x1UL << LPTIM_ICR_DOWNCF_Pos) /*!< 0x00000040 */
  11189. #define LPTIM_ICR_DOWNCF LPTIM_ICR_DOWNCF_Msk /*!< Counter direction change up to down Clear Flag */
  11190. /****************** Bit definition for LPTIM_IER register ********************/
  11191. #define LPTIM_IER_CMPMIE_Pos (0U)
  11192. #define LPTIM_IER_CMPMIE_Msk (0x1UL << LPTIM_IER_CMPMIE_Pos) /*!< 0x00000001 */
  11193. #define LPTIM_IER_CMPMIE LPTIM_IER_CMPMIE_Msk /*!< Compare match Interrupt Enable */
  11194. #define LPTIM_IER_ARRMIE_Pos (1U)
  11195. #define LPTIM_IER_ARRMIE_Msk (0x1UL << LPTIM_IER_ARRMIE_Pos) /*!< 0x00000002 */
  11196. #define LPTIM_IER_ARRMIE LPTIM_IER_ARRMIE_Msk /*!< Autoreload match Interrupt Enable */
  11197. #define LPTIM_IER_EXTTRIGIE_Pos (2U)
  11198. #define LPTIM_IER_EXTTRIGIE_Msk (0x1UL << LPTIM_IER_EXTTRIGIE_Pos) /*!< 0x00000004 */
  11199. #define LPTIM_IER_EXTTRIGIE LPTIM_IER_EXTTRIGIE_Msk /*!< External trigger edge event Interrupt Enable */
  11200. #define LPTIM_IER_CMPOKIE_Pos (3U)
  11201. #define LPTIM_IER_CMPOKIE_Msk (0x1UL << LPTIM_IER_CMPOKIE_Pos) /*!< 0x00000008 */
  11202. #define LPTIM_IER_CMPOKIE LPTIM_IER_CMPOKIE_Msk /*!< Compare register update OK Interrupt Enable */
  11203. #define LPTIM_IER_ARROKIE_Pos (4U)
  11204. #define LPTIM_IER_ARROKIE_Msk (0x1UL << LPTIM_IER_ARROKIE_Pos) /*!< 0x00000010 */
  11205. #define LPTIM_IER_ARROKIE LPTIM_IER_ARROKIE_Msk /*!< Autoreload register update OK Interrupt Enable */
  11206. #define LPTIM_IER_UPIE_Pos (5U)
  11207. #define LPTIM_IER_UPIE_Msk (0x1UL << LPTIM_IER_UPIE_Pos) /*!< 0x00000020 */
  11208. #define LPTIM_IER_UPIE LPTIM_IER_UPIE_Msk /*!< Counter direction change down to up Interrupt Enable */
  11209. #define LPTIM_IER_DOWNIE_Pos (6U)
  11210. #define LPTIM_IER_DOWNIE_Msk (0x1UL << LPTIM_IER_DOWNIE_Pos) /*!< 0x00000040 */
  11211. #define LPTIM_IER_DOWNIE LPTIM_IER_DOWNIE_Msk /*!< Counter direction change up to down Interrupt Enable */
  11212. /****************** Bit definition for LPTIM_CFGR register *******************/
  11213. #define LPTIM_CFGR_CKSEL_Pos (0U)
  11214. #define LPTIM_CFGR_CKSEL_Msk (0x1UL << LPTIM_CFGR_CKSEL_Pos) /*!< 0x00000001 */
  11215. #define LPTIM_CFGR_CKSEL LPTIM_CFGR_CKSEL_Msk /*!< Clock selector */
  11216. #define LPTIM_CFGR_CKPOL_Pos (1U)
  11217. #define LPTIM_CFGR_CKPOL_Msk (0x3UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000006 */
  11218. #define LPTIM_CFGR_CKPOL LPTIM_CFGR_CKPOL_Msk /*!< CKPOL[1:0] bits (Clock polarity) */
  11219. #define LPTIM_CFGR_CKPOL_0 (0x1U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000002 */
  11220. #define LPTIM_CFGR_CKPOL_1 (0x2U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000004 */
  11221. #define LPTIM_CFGR_CKFLT_Pos (3U)
  11222. #define LPTIM_CFGR_CKFLT_Msk (0x3UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000018 */
  11223. #define LPTIM_CFGR_CKFLT LPTIM_CFGR_CKFLT_Msk /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */
  11224. #define LPTIM_CFGR_CKFLT_0 (0x1U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000008 */
  11225. #define LPTIM_CFGR_CKFLT_1 (0x2U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000010 */
  11226. #define LPTIM_CFGR_TRGFLT_Pos (6U)
  11227. #define LPTIM_CFGR_TRGFLT_Msk (0x3UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x000000C0 */
  11228. #define LPTIM_CFGR_TRGFLT LPTIM_CFGR_TRGFLT_Msk /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */
  11229. #define LPTIM_CFGR_TRGFLT_0 (0x1U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000040 */
  11230. #define LPTIM_CFGR_TRGFLT_1 (0x2U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000080 */
  11231. #define LPTIM_CFGR_PRESC_Pos (9U)
  11232. #define LPTIM_CFGR_PRESC_Msk (0x7UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000E00 */
  11233. #define LPTIM_CFGR_PRESC LPTIM_CFGR_PRESC_Msk /*!< PRESC[2:0] bits (Clock prescaler) */
  11234. #define LPTIM_CFGR_PRESC_0 (0x1U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000200 */
  11235. #define LPTIM_CFGR_PRESC_1 (0x2U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000400 */
  11236. #define LPTIM_CFGR_PRESC_2 (0x4U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000800 */
  11237. #define LPTIM_CFGR_TRIGSEL_Pos (13U)
  11238. #define LPTIM_CFGR_TRIGSEL_Msk (0x7UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x0000E000 */
  11239. #define LPTIM_CFGR_TRIGSEL LPTIM_CFGR_TRIGSEL_Msk /*!< TRIGSEL[2:0]] bits (Trigger selector) */
  11240. #define LPTIM_CFGR_TRIGSEL_0 (0x1U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00002000 */
  11241. #define LPTIM_CFGR_TRIGSEL_1 (0x2U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00004000 */
  11242. #define LPTIM_CFGR_TRIGSEL_2 (0x4U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00008000 */
  11243. #define LPTIM_CFGR_TRIGEN_Pos (17U)
  11244. #define LPTIM_CFGR_TRIGEN_Msk (0x3UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00060000 */
  11245. #define LPTIM_CFGR_TRIGEN LPTIM_CFGR_TRIGEN_Msk /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */
  11246. #define LPTIM_CFGR_TRIGEN_0 (0x1U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00020000 */
  11247. #define LPTIM_CFGR_TRIGEN_1 (0x2U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00040000 */
  11248. #define LPTIM_CFGR_TIMOUT_Pos (19U)
  11249. #define LPTIM_CFGR_TIMOUT_Msk (0x1UL << LPTIM_CFGR_TIMOUT_Pos) /*!< 0x00080000 */
  11250. #define LPTIM_CFGR_TIMOUT LPTIM_CFGR_TIMOUT_Msk /*!< Timeout enable */
  11251. #define LPTIM_CFGR_WAVE_Pos (20U)
  11252. #define LPTIM_CFGR_WAVE_Msk (0x1UL << LPTIM_CFGR_WAVE_Pos) /*!< 0x00100000 */
  11253. #define LPTIM_CFGR_WAVE LPTIM_CFGR_WAVE_Msk /*!< Waveform shape */
  11254. #define LPTIM_CFGR_WAVPOL_Pos (21U)
  11255. #define LPTIM_CFGR_WAVPOL_Msk (0x1UL << LPTIM_CFGR_WAVPOL_Pos) /*!< 0x00200000 */
  11256. #define LPTIM_CFGR_WAVPOL LPTIM_CFGR_WAVPOL_Msk /*!< Waveform shape polarity */
  11257. #define LPTIM_CFGR_PRELOAD_Pos (22U)
  11258. #define LPTIM_CFGR_PRELOAD_Msk (0x1UL << LPTIM_CFGR_PRELOAD_Pos) /*!< 0x00400000 */
  11259. #define LPTIM_CFGR_PRELOAD LPTIM_CFGR_PRELOAD_Msk /*!< Reg update mode */
  11260. #define LPTIM_CFGR_COUNTMODE_Pos (23U)
  11261. #define LPTIM_CFGR_COUNTMODE_Msk (0x1UL << LPTIM_CFGR_COUNTMODE_Pos) /*!< 0x00800000 */
  11262. #define LPTIM_CFGR_COUNTMODE LPTIM_CFGR_COUNTMODE_Msk /*!< Counter mode enable */
  11263. #define LPTIM_CFGR_ENC_Pos (24U)
  11264. #define LPTIM_CFGR_ENC_Msk (0x1UL << LPTIM_CFGR_ENC_Pos) /*!< 0x01000000 */
  11265. #define LPTIM_CFGR_ENC LPTIM_CFGR_ENC_Msk /*!< Encoder mode enable */
  11266. /****************** Bit definition for LPTIM_CR register ********************/
  11267. #define LPTIM_CR_ENABLE_Pos (0U)
  11268. #define LPTIM_CR_ENABLE_Msk (0x1UL << LPTIM_CR_ENABLE_Pos) /*!< 0x00000001 */
  11269. #define LPTIM_CR_ENABLE LPTIM_CR_ENABLE_Msk /*!< LPTIMer enable */
  11270. #define LPTIM_CR_SNGSTRT_Pos (1U)
  11271. #define LPTIM_CR_SNGSTRT_Msk (0x1UL << LPTIM_CR_SNGSTRT_Pos) /*!< 0x00000002 */
  11272. #define LPTIM_CR_SNGSTRT LPTIM_CR_SNGSTRT_Msk /*!< Timer start in single mode */
  11273. #define LPTIM_CR_CNTSTRT_Pos (2U)
  11274. #define LPTIM_CR_CNTSTRT_Msk (0x1UL << LPTIM_CR_CNTSTRT_Pos) /*!< 0x00000004 */
  11275. #define LPTIM_CR_CNTSTRT LPTIM_CR_CNTSTRT_Msk /*!< Timer start in continuous mode */
  11276. #define LPTIM_CR_COUNTRST_Pos (3U)
  11277. #define LPTIM_CR_COUNTRST_Msk (0x1UL << LPTIM_CR_COUNTRST_Pos) /*!< 0x00000008 */
  11278. #define LPTIM_CR_COUNTRST LPTIM_CR_COUNTRST_Msk /*!< Counter reset */
  11279. #define LPTIM_CR_RSTARE_Pos (4U)
  11280. #define LPTIM_CR_RSTARE_Msk (0x1UL << LPTIM_CR_RSTARE_Pos) /*!< 0x00000010 */
  11281. #define LPTIM_CR_RSTARE LPTIM_CR_RSTARE_Msk /*!< Reset after read enable */
  11282. /****************** Bit definition for LPTIM_CMP register *******************/
  11283. #define LPTIM_CMP_CMP_Pos (0U)
  11284. #define LPTIM_CMP_CMP_Msk (0xFFFFUL << LPTIM_CMP_CMP_Pos) /*!< 0x0000FFFF */
  11285. #define LPTIM_CMP_CMP LPTIM_CMP_CMP_Msk /*!< Compare register */
  11286. /****************** Bit definition for LPTIM_ARR register *******************/
  11287. #define LPTIM_ARR_ARR_Pos (0U)
  11288. #define LPTIM_ARR_ARR_Msk (0xFFFFUL << LPTIM_ARR_ARR_Pos) /*!< 0x0000FFFF */
  11289. #define LPTIM_ARR_ARR LPTIM_ARR_ARR_Msk /*!< Auto reload register */
  11290. /****************** Bit definition for LPTIM_CNT register *******************/
  11291. #define LPTIM_CNT_CNT_Pos (0U)
  11292. #define LPTIM_CNT_CNT_Msk (0xFFFFUL << LPTIM_CNT_CNT_Pos) /*!< 0x0000FFFF */
  11293. #define LPTIM_CNT_CNT LPTIM_CNT_CNT_Msk /*!< Counter register */
  11294. /****************** Bit definition for LPTIM_OR register *******************/
  11295. #define LPTIM_OR_OR_Pos (0U)
  11296. #define LPTIM_OR_OR_Msk (0x3UL << LPTIM_OR_OR_Pos) /*!< 0x00000003 */
  11297. #define LPTIM_OR_OR LPTIM_OR_OR_Msk /*!< OR[1:0] bits (Remap selection) */
  11298. #define LPTIM_OR_OR_0 (0x1U << LPTIM_OR_OR_Pos) /*!< 0x00000001 */
  11299. #define LPTIM_OR_OR_1 (0x2U << LPTIM_OR_OR_Pos) /*!< 0x00000002 */
  11300. /******************************************************************************/
  11301. /* */
  11302. /* Inter-Processor Communication Controller (IPCC) */
  11303. /* */
  11304. /******************************************************************************/
  11305. /********************** Bit definition for IPCC_C1CR register ***************/
  11306. #define IPCC_C1CR_RXOIE_Pos (0U)
  11307. #define IPCC_C1CR_RXOIE_Msk (0x1UL << IPCC_C1CR_RXOIE_Pos) /*!< 0x00000001 */
  11308. #define IPCC_C1CR_RXOIE IPCC_C1CR_RXOIE_Msk /*!< Processor M4 Receive channel occupied interrupt enable */
  11309. #define IPCC_C1CR_TXFIE_Pos (16U)
  11310. #define IPCC_C1CR_TXFIE_Msk (0x1UL << IPCC_C1CR_TXFIE_Pos) /*!< 0x00010000 */
  11311. #define IPCC_C1CR_TXFIE IPCC_C1CR_TXFIE_Msk /*!< Processor M4 Transmit channel free interrupt enable */
  11312. /********************** Bit definition for IPCC_C1MR register **************/
  11313. #define IPCC_C1MR_CH1OM_Pos (0U)
  11314. #define IPCC_C1MR_CH1OM_Msk (0x1UL << IPCC_C1MR_CH1OM_Pos) /*!< 0x00000001 */
  11315. #define IPCC_C1MR_CH1OM IPCC_C1MR_CH1OM_Msk /*!< M4 Channel1 occupied interrupt mask */
  11316. #define IPCC_C1MR_CH2OM_Pos (1U)
  11317. #define IPCC_C1MR_CH2OM_Msk (0x1UL << IPCC_C1MR_CH2OM_Pos) /*!< 0x00000002 */
  11318. #define IPCC_C1MR_CH2OM IPCC_C1MR_CH2OM_Msk /*!< M4 Channel2 occupied interrupt mask */
  11319. #define IPCC_C1MR_CH3OM_Pos (2U)
  11320. #define IPCC_C1MR_CH3OM_Msk (0x1UL << IPCC_C1MR_CH3OM_Pos) /*!< 0x00000004 */
  11321. #define IPCC_C1MR_CH3OM IPCC_C1MR_CH3OM_Msk /*!< M4 Channel3 occupied interrupt mask */
  11322. #define IPCC_C1MR_CH4OM_Pos (3U)
  11323. #define IPCC_C1MR_CH4OM_Msk (0x1UL << IPCC_C1MR_CH4OM_Pos) /*!< 0x00000008 */
  11324. #define IPCC_C1MR_CH4OM IPCC_C1MR_CH4OM_Msk /*!< M4 Channel4 occupied interrupt mask */
  11325. #define IPCC_C1MR_CH5OM_Pos (4U)
  11326. #define IPCC_C1MR_CH5OM_Msk (0x1UL << IPCC_C1MR_CH5OM_Pos) /*!< 0x00000010 */
  11327. #define IPCC_C1MR_CH5OM IPCC_C1MR_CH5OM_Msk /*!< M4 Channel5 occupied interrupt mask */
  11328. #define IPCC_C1MR_CH6OM_Pos (5U)
  11329. #define IPCC_C1MR_CH6OM_Msk (0x1UL << IPCC_C1MR_CH6OM_Pos) /*!< 0x00000020 */
  11330. #define IPCC_C1MR_CH6OM IPCC_C1MR_CH6OM_Msk /*!< M4 Channel6 occupied interrupt mask */
  11331. #define IPCC_C1MR_CH1FM_Pos (16U)
  11332. #define IPCC_C1MR_CH1FM_Msk (0x1UL << IPCC_C1MR_CH1FM_Pos) /*!< 0x00010000 */
  11333. #define IPCC_C1MR_CH1FM IPCC_C1MR_CH1FM_Msk /*!< M4 Transmit Channel1 free interrupt mask */
  11334. #define IPCC_C1MR_CH2FM_Pos (17U)
  11335. #define IPCC_C1MR_CH2FM_Msk (0x1UL << IPCC_C1MR_CH2FM_Pos) /*!< 0x00020000 */
  11336. #define IPCC_C1MR_CH2FM IPCC_C1MR_CH2FM_Msk /*!< M4 Transmit Channel2 free interrupt mask */
  11337. #define IPCC_C1MR_CH3FM_Pos (18U)
  11338. #define IPCC_C1MR_CH3FM_Msk (0x1UL << IPCC_C1MR_CH3FM_Pos) /*!< 0x00040000 */
  11339. #define IPCC_C1MR_CH3FM IPCC_C1MR_CH3FM_Msk /*!< M4 Transmit Channel3 free interrupt mask */
  11340. #define IPCC_C1MR_CH4FM_Pos (19U)
  11341. #define IPCC_C1MR_CH4FM_Msk (0x1UL << IPCC_C1MR_CH4FM_Pos) /*!< 0x00080000 */
  11342. #define IPCC_C1MR_CH4FM IPCC_C1MR_CH4FM_Msk /*!< M4 Transmit Channel4 free interrupt mask */
  11343. #define IPCC_C1MR_CH5FM_Pos (20U)
  11344. #define IPCC_C1MR_CH5FM_Msk (0x1UL << IPCC_C1MR_CH5FM_Pos) /*!< 0x00100000 */
  11345. #define IPCC_C1MR_CH5FM IPCC_C1MR_CH5FM_Msk /*!< M4 Transmit Channel5 free interrupt mask */
  11346. #define IPCC_C1MR_CH6FM_Pos (21U)
  11347. #define IPCC_C1MR_CH6FM_Msk (0x1UL << IPCC_C1MR_CH6FM_Pos) /*!< 0x00200000 */
  11348. #define IPCC_C1MR_CH6FM IPCC_C1MR_CH6FM_Msk /*!< M4 Transmit Channel6 free interrupt mask */
  11349. /********************** Bit definition for IPCC_C1SCR register ***************/
  11350. #define IPCC_C1SCR_CH1C_Pos (0U)
  11351. #define IPCC_C1SCR_CH1C_Msk (0x1UL << IPCC_C1SCR_CH1C_Pos) /*!< 0x00000001 */
  11352. #define IPCC_C1SCR_CH1C IPCC_C1SCR_CH1C_Msk /*!< M4 receive Channel1 status clear */
  11353. #define IPCC_C1SCR_CH2C_Pos (1U)
  11354. #define IPCC_C1SCR_CH2C_Msk (0x1UL << IPCC_C1SCR_CH2C_Pos) /*!< 0x00000002 */
  11355. #define IPCC_C1SCR_CH2C IPCC_C1SCR_CH2C_Msk /*!< M4 receive Channel2 status clear */
  11356. #define IPCC_C1SCR_CH3C_Pos (2U)
  11357. #define IPCC_C1SCR_CH3C_Msk (0x1UL << IPCC_C1SCR_CH3C_Pos) /*!< 0x00000004 */
  11358. #define IPCC_C1SCR_CH3C IPCC_C1SCR_CH3C_Msk /*!< M4 receive Channel3 status clear */
  11359. #define IPCC_C1SCR_CH4C_Pos (3U)
  11360. #define IPCC_C1SCR_CH4C_Msk (0x1UL << IPCC_C1SCR_CH4C_Pos) /*!< 0x00000008 */
  11361. #define IPCC_C1SCR_CH4C IPCC_C1SCR_CH4C_Msk /*!< M4 receive Channel4 status clear */
  11362. #define IPCC_C1SCR_CH5C_Pos (4U)
  11363. #define IPCC_C1SCR_CH5C_Msk (0x1UL << IPCC_C1SCR_CH5C_Pos) /*!< 0x00000010 */
  11364. #define IPCC_C1SCR_CH5C IPCC_C1SCR_CH5C_Msk /*!< M4 receive Channel5 status clear */
  11365. #define IPCC_C1SCR_CH6C_Pos (5U)
  11366. #define IPCC_C1SCR_CH6C_Msk (0x1UL << IPCC_C1SCR_CH6C_Pos) /*!< 0x00000020 */
  11367. #define IPCC_C1SCR_CH6C IPCC_C1SCR_CH6C_Msk /*!< M4 receive Channel6 status clear */
  11368. #define IPCC_C1SCR_CH1S_Pos (16U)
  11369. #define IPCC_C1SCR_CH1S_Msk (0x1UL << IPCC_C1SCR_CH1S_Pos) /*!< 0x00010000 */
  11370. #define IPCC_C1SCR_CH1S IPCC_C1SCR_CH1S_Msk /*!< M4 transmit Channel1 status set */
  11371. #define IPCC_C1SCR_CH2S_Pos (17U)
  11372. #define IPCC_C1SCR_CH2S_Msk (0x1UL << IPCC_C1SCR_CH2S_Pos) /*!< 0x00020000 */
  11373. #define IPCC_C1SCR_CH2S IPCC_C1SCR_CH2S_Msk /*!< M4 transmit Channel2 status set */
  11374. #define IPCC_C1SCR_CH3S_Pos (18U)
  11375. #define IPCC_C1SCR_CH3S_Msk (0x1UL << IPCC_C1SCR_CH3S_Pos) /*!< 0x00040000 */
  11376. #define IPCC_C1SCR_CH3S IPCC_C1SCR_CH3S_Msk /*!< M4 transmit Channel3 status set */
  11377. #define IPCC_C1SCR_CH4S_Pos (19U)
  11378. #define IPCC_C1SCR_CH4S_Msk (0x1UL << IPCC_C1SCR_CH4S_Pos) /*!< 0x00080000 */
  11379. #define IPCC_C1SCR_CH4S IPCC_C1SCR_CH4S_Msk /*!< M4 transmit Channel4 status set */
  11380. #define IPCC_C1SCR_CH5S_Pos (20U)
  11381. #define IPCC_C1SCR_CH5S_Msk (0x1UL << IPCC_C1SCR_CH5S_Pos) /*!< 0x00100000 */
  11382. #define IPCC_C1SCR_CH5S IPCC_C1SCR_CH5S_Msk /*!< M4 transmit Channel5 status set */
  11383. #define IPCC_C1SCR_CH6S_Pos (21U)
  11384. #define IPCC_C1SCR_CH6S_Msk (0x1UL << IPCC_C1SCR_CH6S_Pos) /*!< 0x00200000 */
  11385. #define IPCC_C1SCR_CH6S IPCC_C1SCR_CH6S_Msk /*!< M4 transmit Channel6 status set */
  11386. /********************** Bit definition for IPCC_C1TOC2SR register ***************/
  11387. #define IPCC_C1TOC2SR_CH1F_Pos (0U)
  11388. #define IPCC_C1TOC2SR_CH1F_Msk (0x1UL << IPCC_C1TOC2SR_CH1F_Pos) /*!< 0x00000001 */
  11389. #define IPCC_C1TOC2SR_CH1F IPCC_C1TOC2SR_CH1F_Msk /*!< M4 transmit to M4 receive Channel1 status flag before masking */
  11390. #define IPCC_C1TOC2SR_CH2F_Pos (1U)
  11391. #define IPCC_C1TOC2SR_CH2F_Msk (0x1UL << IPCC_C1TOC2SR_CH2F_Pos) /*!< 0x00000002 */
  11392. #define IPCC_C1TOC2SR_CH2F IPCC_C1TOC2SR_CH2F_Msk /*!< M4 transmit to M4 receive Channel2 status flag before masking */
  11393. #define IPCC_C1TOC2SR_CH3F_Pos (2U)
  11394. #define IPCC_C1TOC2SR_CH3F_Msk (0x1UL << IPCC_C1TOC2SR_CH3F_Pos) /*!< 0x00000004 */
  11395. #define IPCC_C1TOC2SR_CH3F IPCC_C1TOC2SR_CH3F_Msk /*!< M4 transmit to M4 receive Channel3 status flag before masking */
  11396. #define IPCC_C1TOC2SR_CH4F_Pos (3U)
  11397. #define IPCC_C1TOC2SR_CH4F_Msk (0x1UL << IPCC_C1TOC2SR_CH4F_Pos) /*!< 0x00000008 */
  11398. #define IPCC_C1TOC2SR_CH4F IPCC_C1TOC2SR_CH4F_Msk /*!< M4 transmit to M4 receive Channel4 status flag before masking */
  11399. #define IPCC_C1TOC2SR_CH5F_Pos (4U)
  11400. #define IPCC_C1TOC2SR_CH5F_Msk (0x1UL << IPCC_C1TOC2SR_CH5F_Pos) /*!< 0x00000010 */
  11401. #define IPCC_C1TOC2SR_CH5F IPCC_C1TOC2SR_CH5F_Msk /*!< M4 transmit to M4 receive Channel5 status flag before masking */
  11402. #define IPCC_C1TOC2SR_CH6F_Pos (5U)
  11403. #define IPCC_C1TOC2SR_CH6F_Msk (0x1UL << IPCC_C1TOC2SR_CH6F_Pos) /*!< 0x00000020 */
  11404. #define IPCC_C1TOC2SR_CH6F IPCC_C1TOC2SR_CH6F_Msk /*!< M4 transmit to M4 receive Channel6 status flag before masking */
  11405. /********************** Bit definition for IPCC_C2CR register ***************/
  11406. #define IPCC_C2CR_RXOIE_Pos (0U)
  11407. #define IPCC_C2CR_RXOIE_Msk (0x1UL << IPCC_C2CR_RXOIE_Pos) /*!< 0x00000001 */
  11408. #define IPCC_C2CR_RXOIE IPCC_C2CR_RXOIE_Msk /*!< Processor M0+ Receive channel occupied interrupt enable */
  11409. #define IPCC_C2CR_TXFIE_Pos (16U)
  11410. #define IPCC_C2CR_TXFIE_Msk (0x1UL << IPCC_C2CR_TXFIE_Pos) /*!< 0x00010000 */
  11411. #define IPCC_C2CR_TXFIE IPCC_C2CR_TXFIE_Msk /*!< Processor M0+ Transmit channel free interrupt enable */
  11412. /********************** Bit definition for IPCC_C2MR register ***************/
  11413. #define IPCC_C2MR_CH1OM_Pos (0U)
  11414. #define IPCC_C2MR_CH1OM_Msk (0x1UL << IPCC_C2MR_CH1OM_Pos) /*!< 0x00000001 */
  11415. #define IPCC_C2MR_CH1OM IPCC_C2MR_CH1OM_Msk /*!< M0+ Channel1 occupied interrupt mask */
  11416. #define IPCC_C2MR_CH2OM_Pos (1U)
  11417. #define IPCC_C2MR_CH2OM_Msk (0x1UL << IPCC_C2MR_CH2OM_Pos) /*!< 0x00000002 */
  11418. #define IPCC_C2MR_CH2OM IPCC_C2MR_CH2OM_Msk /*!< M0+ Channel2 occupied interrupt mask */
  11419. #define IPCC_C2MR_CH3OM_Pos (2U)
  11420. #define IPCC_C2MR_CH3OM_Msk (0x1UL << IPCC_C2MR_CH3OM_Pos) /*!< 0x00000004 */
  11421. #define IPCC_C2MR_CH3OM IPCC_C2MR_CH3OM_Msk /*!< M0+ Channel3 occupied interrupt mask */
  11422. #define IPCC_C2MR_CH4OM_Pos (3U)
  11423. #define IPCC_C2MR_CH4OM_Msk (0x1UL << IPCC_C2MR_CH4OM_Pos) /*!< 0x00000008 */
  11424. #define IPCC_C2MR_CH4OM IPCC_C2MR_CH4OM_Msk /*!< M0+ Channel4 occupied interrupt mask */
  11425. #define IPCC_C2MR_CH5OM_Pos (4U)
  11426. #define IPCC_C2MR_CH5OM_Msk (0x1UL << IPCC_C2MR_CH5OM_Pos) /*!< 0x00000010 */
  11427. #define IPCC_C2MR_CH5OM IPCC_C2MR_CH5OM_Msk /*!< M0+ Channel5 occupied interrupt mask */
  11428. #define IPCC_C2MR_CH6OM_Pos (5U)
  11429. #define IPCC_C2MR_CH6OM_Msk (0x1UL << IPCC_C2MR_CH6OM_Pos) /*!< 0x00000020 */
  11430. #define IPCC_C2MR_CH6OM IPCC_C2MR_CH6OM_Msk /*!< M0+ Channel6 occupied interrupt mask */
  11431. #define IPCC_C2MR_CH1FM_Pos (16U)
  11432. #define IPCC_C2MR_CH1FM_Msk (0x1UL << IPCC_C2MR_CH1FM_Pos) /*!< 0x00010000 */
  11433. #define IPCC_C2MR_CH1FM IPCC_C2MR_CH1FM_Msk /*!< M0+ Transmit Channel1 free interrupt mask */
  11434. #define IPCC_C2MR_CH2FM_Pos (17U)
  11435. #define IPCC_C2MR_CH2FM_Msk (0x1UL << IPCC_C2MR_CH2FM_Pos) /*!< 0x00020000 */
  11436. #define IPCC_C2MR_CH2FM IPCC_C2MR_CH2FM_Msk /*!< M0+ Transmit Channel2 free interrupt mask */
  11437. #define IPCC_C2MR_CH3FM_Pos (18U)
  11438. #define IPCC_C2MR_CH3FM_Msk (0x1UL << IPCC_C2MR_CH3FM_Pos) /*!< 0x00040000 */
  11439. #define IPCC_C2MR_CH3FM IPCC_C2MR_CH3FM_Msk /*!< M0+ Transmit Channel3 free interrupt mask */
  11440. #define IPCC_C2MR_CH4FM_Pos (19U)
  11441. #define IPCC_C2MR_CH4FM_Msk (0x1UL << IPCC_C2MR_CH4FM_Pos) /*!< 0x00080000 */
  11442. #define IPCC_C2MR_CH4FM IPCC_C2MR_CH4FM_Msk /*!< M0+ Transmit Channel4 free interrupt mask */
  11443. #define IPCC_C2MR_CH5FM_Pos (20U)
  11444. #define IPCC_C2MR_CH5FM_Msk (0x1UL << IPCC_C2MR_CH5FM_Pos) /*!< 0x00100000 */
  11445. #define IPCC_C2MR_CH5FM IPCC_C2MR_CH5FM_Msk /*!< M0+ Transmit Channel5 free interrupt mask */
  11446. #define IPCC_C2MR_CH6FM_Pos (21U)
  11447. #define IPCC_C2MR_CH6FM_Msk (0x1UL << IPCC_C2MR_CH6FM_Pos) /*!< 0x00200000 */
  11448. #define IPCC_C2MR_CH6FM IPCC_C2MR_CH6FM_Msk /*!< M0+ Transmit Channel6 free interrupt mask */
  11449. /********************** Bit definition for IPCC_C2SCR register ***************/
  11450. #define IPCC_C2SCR_CH1C_Pos (0U)
  11451. #define IPCC_C2SCR_CH1C_Msk (0x1UL << IPCC_C2SCR_CH1C_Pos) /*!< 0x00000001 */
  11452. #define IPCC_C2SCR_CH1C IPCC_C2SCR_CH1C_Msk /*!< M0+ receive Channel1 status clear */
  11453. #define IPCC_C2SCR_CH2C_Pos (1U)
  11454. #define IPCC_C2SCR_CH2C_Msk (0x1UL << IPCC_C2SCR_CH2C_Pos) /*!< 0x00000002 */
  11455. #define IPCC_C2SCR_CH2C IPCC_C2SCR_CH2C_Msk /*!< M0+ receive Channel2 status clear */
  11456. #define IPCC_C2SCR_CH3C_Pos (2U)
  11457. #define IPCC_C2SCR_CH3C_Msk (0x1UL << IPCC_C2SCR_CH3C_Pos) /*!< 0x00000004 */
  11458. #define IPCC_C2SCR_CH3C IPCC_C2SCR_CH3C_Msk /*!< M0+ receive Channel3 status clear */
  11459. #define IPCC_C2SCR_CH4C_Pos (3U)
  11460. #define IPCC_C2SCR_CH4C_Msk (0x1UL << IPCC_C2SCR_CH4C_Pos) /*!< 0x00000008 */
  11461. #define IPCC_C2SCR_CH4C IPCC_C2SCR_CH4C_Msk /*!< M0+ receive Channel4 status clear */
  11462. #define IPCC_C2SCR_CH5C_Pos (4U)
  11463. #define IPCC_C2SCR_CH5C_Msk (0x1UL << IPCC_C2SCR_CH5C_Pos) /*!< 0x00000010 */
  11464. #define IPCC_C2SCR_CH5C IPCC_C2SCR_CH5C_Msk /*!< M0+ receive Channel5 status clear */
  11465. #define IPCC_C2SCR_CH6C_Pos (5U)
  11466. #define IPCC_C2SCR_CH6C_Msk (0x1UL << IPCC_C2SCR_CH6C_Pos) /*!< 0x00000020 */
  11467. #define IPCC_C2SCR_CH6C IPCC_C2SCR_CH6C_Msk /*!< M0+ receive Channel6 status clear */
  11468. #define IPCC_C2SCR_CH1S_Pos (16U)
  11469. #define IPCC_C2SCR_CH1S_Msk (0x1UL << IPCC_C2SCR_CH1S_Pos) /*!< 0x00010000 */
  11470. #define IPCC_C2SCR_CH1S IPCC_C2SCR_CH1S_Msk /*!< M0+ transmit Channel1 status set */
  11471. #define IPCC_C2SCR_CH2S_Pos (17U)
  11472. #define IPCC_C2SCR_CH2S_Msk (0x1UL << IPCC_C2SCR_CH2S_Pos) /*!< 0x00020000 */
  11473. #define IPCC_C2SCR_CH2S IPCC_C2SCR_CH2S_Msk /*!< M0+ transmit Channel2 status set */
  11474. #define IPCC_C2SCR_CH3S_Pos (18U)
  11475. #define IPCC_C2SCR_CH3S_Msk (0x1UL << IPCC_C2SCR_CH3S_Pos) /*!< 0x00040000 */
  11476. #define IPCC_C2SCR_CH3S IPCC_C2SCR_CH3S_Msk /*!< M0+ transmit Channel3 status set */
  11477. #define IPCC_C2SCR_CH4S_Pos (19U)
  11478. #define IPCC_C2SCR_CH4S_Msk (0x1UL << IPCC_C2SCR_CH4S_Pos) /*!< 0x00080000 */
  11479. #define IPCC_C2SCR_CH4S IPCC_C2SCR_CH4S_Msk /*!< M0+ transmit Channel4 status set */
  11480. #define IPCC_C2SCR_CH5S_Pos (20U)
  11481. #define IPCC_C2SCR_CH5S_Msk (0x1UL << IPCC_C2SCR_CH5S_Pos) /*!< 0x00100000 */
  11482. #define IPCC_C2SCR_CH5S IPCC_C2SCR_CH5S_Msk /*!< M0+ transmit Channel5 status set */
  11483. #define IPCC_C2SCR_CH6S_Pos (21U)
  11484. #define IPCC_C2SCR_CH6S_Msk (0x1UL << IPCC_C2SCR_CH6S_Pos) /*!< 0x00200000 */
  11485. #define IPCC_C2SCR_CH6S IPCC_C2SCR_CH6S_Msk /*!< M0+ transmit Channel6 status set */
  11486. /********************** Bit definition for IPCC_C2TOC1SR register ***************/
  11487. #define IPCC_C2TOC1SR_CH1F_Pos (0U)
  11488. #define IPCC_C2TOC1SR_CH1F_Msk (0x1UL << IPCC_C2TOC1SR_CH1F_Pos) /*!< 0x00000001 */
  11489. #define IPCC_C2TOC1SR_CH1F IPCC_C2TOC1SR_CH1F_Msk /*!< M0+ transmit to M0 receive Channel1 status flag before masking */
  11490. #define IPCC_C2TOC1SR_CH2F_Pos (1U)
  11491. #define IPCC_C2TOC1SR_CH2F_Msk (0x1UL << IPCC_C2TOC1SR_CH2F_Pos) /*!< 0x00000002 */
  11492. #define IPCC_C2TOC1SR_CH2F IPCC_C2TOC1SR_CH2F_Msk /*!< M0+ transmit to M0 receive Channel2 status flag before masking */
  11493. #define IPCC_C2TOC1SR_CH3F_Pos (2U)
  11494. #define IPCC_C2TOC1SR_CH3F_Msk (0x1UL << IPCC_C2TOC1SR_CH3F_Pos) /*!< 0x00000004 */
  11495. #define IPCC_C2TOC1SR_CH3F IPCC_C2TOC1SR_CH3F_Msk /*!< M0+ transmit to M0 receive Channel3 status flag before masking */
  11496. #define IPCC_C2TOC1SR_CH4F_Pos (3U)
  11497. #define IPCC_C2TOC1SR_CH4F_Msk (0x1UL << IPCC_C2TOC1SR_CH4F_Pos) /*!< 0x00000008 */
  11498. #define IPCC_C2TOC1SR_CH4F IPCC_C2TOC1SR_CH4F_Msk /*!< M0+ transmit to M0 receive Channel4 status flag before masking */
  11499. #define IPCC_C2TOC1SR_CH5F_Pos (4U)
  11500. #define IPCC_C2TOC1SR_CH5F_Msk (0x1UL << IPCC_C2TOC1SR_CH5F_Pos) /*!< 0x00000010 */
  11501. #define IPCC_C2TOC1SR_CH5F IPCC_C2TOC1SR_CH5F_Msk /*!< M0+ transmit to M0 receive Channel5 status flag before masking */
  11502. #define IPCC_C2TOC1SR_CH6F_Pos (5U)
  11503. #define IPCC_C2TOC1SR_CH6F_Msk (0x1UL << IPCC_C2TOC1SR_CH6F_Pos) /*!< 0x00000020 */
  11504. #define IPCC_C2TOC1SR_CH6F IPCC_C2TOC1SR_CH6F_Msk /*!< M0+ transmit to M0 receive Channel6 status flag before masking */
  11505. /********************** Bit definition for IPCC_C1CR register ***************/
  11506. #define IPCC_CR_RXOIE_Pos IPCC_C1CR_RXOIE_Pos
  11507. #define IPCC_CR_RXOIE_Msk IPCC_C1CR_RXOIE_Msk
  11508. #define IPCC_CR_RXOIE IPCC_C1CR_RXOIE
  11509. #define IPCC_CR_TXFIE_Pos IPCC_C1CR_TXFIE_Pos
  11510. #define IPCC_CR_TXFIE_Msk IPCC_C1CR_TXFIE_Msk
  11511. #define IPCC_CR_TXFIE IPCC_C1CR_TXFIE
  11512. /********************** Bit definition for IPCC_C1MR register **************/
  11513. #define IPCC_MR_CH1OM_Pos IPCC_C1MR_CH1OM_Pos
  11514. #define IPCC_MR_CH1OM_Msk IPCC_C1MR_CH1OM_Msk
  11515. #define IPCC_MR_CH1OM IPCC_C1MR_CH1OM
  11516. #define IPCC_MR_CH2OM_Pos IPCC_C1MR_CH2OM_Pos
  11517. #define IPCC_MR_CH2OM_Msk IPCC_C1MR_CH2OM_Msk
  11518. #define IPCC_MR_CH2OM IPCC_C1MR_CH2OM
  11519. #define IPCC_MR_CH3OM_Pos IPCC_C1MR_CH3OM_Pos
  11520. #define IPCC_MR_CH3OM_Msk IPCC_C1MR_CH3OM_Msk
  11521. #define IPCC_MR_CH3OM IPCC_C1MR_CH3OM
  11522. #define IPCC_MR_CH4OM_Pos IPCC_C1MR_CH4OM_Pos
  11523. #define IPCC_MR_CH4OM_Msk IPCC_C1MR_CH4OM_Msk
  11524. #define IPCC_MR_CH4OM IPCC_C1MR_CH4OM
  11525. #define IPCC_MR_CH5OM_Pos IPCC_C1MR_CH5OM_Pos
  11526. #define IPCC_MR_CH5OM_Msk IPCC_C1MR_CH5OM_Msk
  11527. #define IPCC_MR_CH5OM IPCC_C1MR_CH5OM
  11528. #define IPCC_MR_CH6OM_Pos IPCC_C1MR_CH6OM_Pos
  11529. #define IPCC_MR_CH6OM_Msk IPCC_C1MR_CH6OM_Msk
  11530. #define IPCC_MR_CH6OM IPCC_C1MR_CH6OM
  11531. #define IPCC_MR_CH1FM_Pos IPCC_C1MR_CH1FM_Pos
  11532. #define IPCC_MR_CH1FM_Msk IPCC_C1MR_CH1FM_Msk
  11533. #define IPCC_MR_CH1FM IPCC_C1MR_CH1FM
  11534. #define IPCC_MR_CH2FM_Pos IPCC_C1MR_CH2FM_Pos
  11535. #define IPCC_MR_CH2FM_Msk IPCC_C1MR_CH2FM_Msk
  11536. #define IPCC_MR_CH2FM IPCC_C1MR_CH2FM
  11537. #define IPCC_MR_CH3FM_Pos IPCC_C1MR_CH3FM_Pos
  11538. #define IPCC_MR_CH3FM_Msk IPCC_C1MR_CH3FM_Msk
  11539. #define IPCC_MR_CH3FM IPCC_C1MR_CH3FM
  11540. #define IPCC_MR_CH4FM_Pos IPCC_C1MR_CH4FM_Pos
  11541. #define IPCC_MR_CH4FM_Msk IPCC_C1MR_CH4FM_Msk
  11542. #define IPCC_MR_CH4FM IPCC_C1MR_CH4FM
  11543. #define IPCC_MR_CH5FM_Pos IPCC_C1MR_CH5FM_Pos
  11544. #define IPCC_MR_CH5FM_Msk IPCC_C1MR_CH5FM_Msk
  11545. #define IPCC_MR_CH5FM IPCC_C1MR_CH5FM
  11546. #define IPCC_MR_CH6FM_Pos IPCC_C1MR_CH6FM_Pos
  11547. #define IPCC_MR_CH6FM_Msk IPCC_C1MR_CH6FM_Msk
  11548. #define IPCC_MR_CH6FM IPCC_C1MR_CH6FM
  11549. /********************** Bit definition for IPCC_C1SCR register ***************/
  11550. #define IPCC_SCR_CH1C_Pos IPCC_C1SCR_CH1C_Pos
  11551. #define IPCC_SCR_CH1C_Msk IPCC_C1SCR_CH1C_Msk
  11552. #define IPCC_SCR_CH1C IPCC_C1SCR_CH1C
  11553. #define IPCC_SCR_CH2C_Pos IPCC_C1SCR_CH2C_Pos
  11554. #define IPCC_SCR_CH2C_Msk IPCC_C1SCR_CH2C_Msk
  11555. #define IPCC_SCR_CH2C IPCC_C1SCR_CH2C
  11556. #define IPCC_SCR_CH3C_Pos IPCC_C1SCR_CH3C_Pos
  11557. #define IPCC_SCR_CH3C_Msk IPCC_C1SCR_CH3C_Msk
  11558. #define IPCC_SCR_CH3C IPCC_C1SCR_CH3C
  11559. #define IPCC_SCR_CH4C_Pos IPCC_C1SCR_CH4C_Pos
  11560. #define IPCC_SCR_CH4C_Msk IPCC_C1SCR_CH4C_Msk
  11561. #define IPCC_SCR_CH4C IPCC_C1SCR_CH4C
  11562. #define IPCC_SCR_CH5C_Pos IPCC_C1SCR_CH5C_Pos
  11563. #define IPCC_SCR_CH5C_Msk IPCC_C1SCR_CH5C_Msk
  11564. #define IPCC_SCR_CH5C IPCC_C1SCR_CH5C
  11565. #define IPCC_SCR_CH6C_Pos IPCC_C1SCR_CH6C_Pos
  11566. #define IPCC_SCR_CH6C_Msk IPCC_C1SCR_CH6C_Msk
  11567. #define IPCC_SCR_CH6C IPCC_C1SCR_CH6C
  11568. #define IPCC_SCR_CH1S_Pos IPCC_C1SCR_CH1S_Pos
  11569. #define IPCC_SCR_CH1S_Msk IPCC_C1SCR_CH1S_Msk
  11570. #define IPCC_SCR_CH1S IPCC_C1SCR_CH1S
  11571. #define IPCC_SCR_CH2S_Pos IPCC_C1SCR_CH2S_Pos
  11572. #define IPCC_SCR_CH2S_Msk IPCC_C1SCR_CH2S_Msk
  11573. #define IPCC_SCR_CH2S IPCC_C1SCR_CH2S
  11574. #define IPCC_SCR_CH3S_Pos IPCC_C1SCR_CH3S_Pos
  11575. #define IPCC_SCR_CH3S_Msk IPCC_C1SCR_CH3S_Msk
  11576. #define IPCC_SCR_CH3S IPCC_C1SCR_CH3S
  11577. #define IPCC_SCR_CH4S_Pos IPCC_C1SCR_CH4S_Pos
  11578. #define IPCC_SCR_CH4S_Msk IPCC_C1SCR_CH4S_Msk
  11579. #define IPCC_SCR_CH4S IPCC_C1SCR_CH4S
  11580. #define IPCC_SCR_CH5S_Pos IPCC_C1SCR_CH5S_Pos
  11581. #define IPCC_SCR_CH5S_Msk IPCC_C1SCR_CH5S_Msk
  11582. #define IPCC_SCR_CH5S IPCC_C1SCR_CH5S
  11583. #define IPCC_SCR_CH6S_Pos IPCC_C1SCR_CH6S_Pos
  11584. #define IPCC_SCR_CH6S_Msk IPCC_C1SCR_CH6S_Msk
  11585. #define IPCC_SCR_CH6S IPCC_C1SCR_CH6S
  11586. /********************** Bit definition for IPCC_C1TOC2SR register ***************/
  11587. #define IPCC_SR_CH1F_Pos IPCC_C1TOC2SR_CH1F_Pos
  11588. #define IPCC_SR_CH1F_Msk IPCC_C1TOC2SR_CH1F_Msk
  11589. #define IPCC_SR_CH1F IPCC_C1TOC2SR_CH1F
  11590. #define IPCC_SR_CH2F_Pos IPCC_C1TOC2SR_CH2F_Pos
  11591. #define IPCC_SR_CH2F_Msk IPCC_C1TOC2SR_CH2F_Msk
  11592. #define IPCC_SR_CH2F IPCC_C1TOC2SR_CH2F
  11593. #define IPCC_SR_CH3F_Pos IPCC_C1TOC2SR_CH3F_Pos
  11594. #define IPCC_SR_CH3F_Msk IPCC_C1TOC2SR_CH3F_Msk
  11595. #define IPCC_SR_CH3F IPCC_C1TOC2SR_CH3F
  11596. #define IPCC_SR_CH4F_Pos IPCC_C1TOC2SR_CH4F_Pos
  11597. #define IPCC_SR_CH4F_Msk IPCC_C1TOC2SR_CH4F_Msk
  11598. #define IPCC_SR_CH4F IPCC_C1TOC2SR_CH4F
  11599. #define IPCC_SR_CH5F_Pos IPCC_C1TOC2SR_CH5F_Pos
  11600. #define IPCC_SR_CH5F_Msk IPCC_C1TOC2SR_CH5F_Msk
  11601. #define IPCC_SR_CH5F IPCC_C1TOC2SR_CH5F
  11602. #define IPCC_SR_CH6F_Pos IPCC_C1TOC2SR_CH6F_Pos
  11603. #define IPCC_SR_CH6F_Msk IPCC_C1TOC2SR_CH6F_Msk
  11604. #define IPCC_SR_CH6F IPCC_C1TOC2SR_CH6F
  11605. /******************** Number of IPCC channels ******************************/
  11606. #define IPCC_CHANNEL_NUMBER 6U
  11607. /******************************************************************************/
  11608. /* */
  11609. /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */
  11610. /* */
  11611. /******************************************************************************/
  11612. /****************** Bit definition for USART_CR1 register *******************/
  11613. #define USART_CR1_UE_Pos (0U)
  11614. #define USART_CR1_UE_Msk (0x1UL << USART_CR1_UE_Pos) /*!< 0x00000001 */
  11615. #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */
  11616. #define USART_CR1_UESM_Pos (1U)
  11617. #define USART_CR1_UESM_Msk (0x1UL << USART_CR1_UESM_Pos) /*!< 0x00000002 */
  11618. #define USART_CR1_UESM USART_CR1_UESM_Msk /*!< USART Enable in STOP Mode */
  11619. #define USART_CR1_RE_Pos (2U)
  11620. #define USART_CR1_RE_Msk (0x1UL << USART_CR1_RE_Pos) /*!< 0x00000004 */
  11621. #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */
  11622. #define USART_CR1_TE_Pos (3U)
  11623. #define USART_CR1_TE_Msk (0x1UL << USART_CR1_TE_Pos) /*!< 0x00000008 */
  11624. #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */
  11625. #define USART_CR1_IDLEIE_Pos (4U)
  11626. #define USART_CR1_IDLEIE_Msk (0x1UL << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */
  11627. #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */
  11628. #define USART_CR1_RXNEIE_Pos (5U)
  11629. #define USART_CR1_RXNEIE_Msk (0x1UL << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */
  11630. #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */
  11631. #define USART_CR1_RXNEIE_RXFNEIE_Pos USART_CR1_RXNEIE_Pos
  11632. #define USART_CR1_RXNEIE_RXFNEIE_Msk USART_CR1_RXNEIE_Msk /*!< 0x00000020 */
  11633. #define USART_CR1_RXNEIE_RXFNEIE USART_CR1_RXNEIE_Msk /*!< RXNE and RX FIFO Not Empty Interrupt Enable */
  11634. #define USART_CR1_TCIE_Pos (6U)
  11635. #define USART_CR1_TCIE_Msk (0x1UL << USART_CR1_TCIE_Pos) /*!< 0x00000040 */
  11636. #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */
  11637. #define USART_CR1_TXEIE_Pos (7U)
  11638. #define USART_CR1_TXEIE_Msk (0x1UL << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */
  11639. #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< TXE Interrupt Enable */
  11640. #define USART_CR1_TXEIE_TXFNFIE_Pos (7U)
  11641. #define USART_CR1_TXEIE_TXFNFIE_Msk (0x1UL << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */
  11642. #define USART_CR1_TXEIE_TXFNFIE USART_CR1_TXEIE /*!< TXE and TX FIFO Not Full Interrupt Enable */
  11643. #define USART_CR1_PEIE_Pos (8U)
  11644. #define USART_CR1_PEIE_Msk (0x1UL << USART_CR1_PEIE_Pos) /*!< 0x00000100 */
  11645. #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */
  11646. #define USART_CR1_PS_Pos (9U)
  11647. #define USART_CR1_PS_Msk (0x1UL << USART_CR1_PS_Pos) /*!< 0x00000200 */
  11648. #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */
  11649. #define USART_CR1_PCE_Pos (10U)
  11650. #define USART_CR1_PCE_Msk (0x1UL << USART_CR1_PCE_Pos) /*!< 0x00000400 */
  11651. #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */
  11652. #define USART_CR1_WAKE_Pos (11U)
  11653. #define USART_CR1_WAKE_Msk (0x1UL << USART_CR1_WAKE_Pos) /*!< 0x00000800 */
  11654. #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Receiver Wakeup method */
  11655. #define USART_CR1_M0_Pos (12U)
  11656. #define USART_CR1_M0_Msk (0x1UL << USART_CR1_M0_Pos) /*!< 0x00001000 */
  11657. #define USART_CR1_M0 USART_CR1_M0_Msk /*!< Word length - Bit 0 */
  11658. #define USART_CR1_MME_Pos (13U)
  11659. #define USART_CR1_MME_Msk (0x1UL << USART_CR1_MME_Pos) /*!< 0x00002000 */
  11660. #define USART_CR1_MME USART_CR1_MME_Msk /*!< Mute Mode Enable */
  11661. #define USART_CR1_CMIE_Pos (14U)
  11662. #define USART_CR1_CMIE_Msk (0x1UL << USART_CR1_CMIE_Pos) /*!< 0x00004000 */
  11663. #define USART_CR1_CMIE USART_CR1_CMIE_Msk /*!< Character match interrupt enable */
  11664. #define USART_CR1_OVER8_Pos (15U)
  11665. #define USART_CR1_OVER8_Msk (0x1UL << USART_CR1_OVER8_Pos) /*!< 0x00008000 */
  11666. #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!< Oversampling by 8-bit or 16-bit mode */
  11667. #define USART_CR1_DEDT_Pos (16U)
  11668. #define USART_CR1_DEDT_Msk (0x1FUL << USART_CR1_DEDT_Pos) /*!< 0x001F0000 */
  11669. #define USART_CR1_DEDT USART_CR1_DEDT_Msk /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */
  11670. #define USART_CR1_DEDT_0 (0x01U << USART_CR1_DEDT_Pos) /*!< 0x00010000 */
  11671. #define USART_CR1_DEDT_1 (0x02U << USART_CR1_DEDT_Pos) /*!< 0x00020000 */
  11672. #define USART_CR1_DEDT_2 (0x04U << USART_CR1_DEDT_Pos) /*!< 0x00040000 */
  11673. #define USART_CR1_DEDT_3 (0x08U << USART_CR1_DEDT_Pos) /*!< 0x00080000 */
  11674. #define USART_CR1_DEDT_4 (0x10U << USART_CR1_DEDT_Pos) /*!< 0x00100000 */
  11675. #define USART_CR1_DEAT_Pos (21U)
  11676. #define USART_CR1_DEAT_Msk (0x1FUL << USART_CR1_DEAT_Pos) /*!< 0x03E00000 */
  11677. #define USART_CR1_DEAT USART_CR1_DEAT_Msk /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */
  11678. #define USART_CR1_DEAT_0 (0x01U << USART_CR1_DEAT_Pos) /*!< 0x00200000 */
  11679. #define USART_CR1_DEAT_1 (0x02U << USART_CR1_DEAT_Pos) /*!< 0x00400000 */
  11680. #define USART_CR1_DEAT_2 (0x04U << USART_CR1_DEAT_Pos) /*!< 0x00800000 */
  11681. #define USART_CR1_DEAT_3 (0x08U << USART_CR1_DEAT_Pos) /*!< 0x01000000 */
  11682. #define USART_CR1_DEAT_4 (0x10U << USART_CR1_DEAT_Pos) /*!< 0x02000000 */
  11683. #define USART_CR1_RTOIE_Pos (26U)
  11684. #define USART_CR1_RTOIE_Msk (0x1UL << USART_CR1_RTOIE_Pos) /*!< 0x04000000 */
  11685. #define USART_CR1_RTOIE USART_CR1_RTOIE_Msk /*!< Receive Time Out Interrupt Enable */
  11686. #define USART_CR1_EOBIE_Pos (27U)
  11687. #define USART_CR1_EOBIE_Msk (0x1UL << USART_CR1_EOBIE_Pos) /*!< 0x08000000 */
  11688. #define USART_CR1_EOBIE USART_CR1_EOBIE_Msk /*!< End of Block Interrupt Enable */
  11689. #define USART_CR1_M1_Pos (28U)
  11690. #define USART_CR1_M1_Msk (0x1UL << USART_CR1_M1_Pos) /*!< 0x10000000 */
  11691. #define USART_CR1_M1 USART_CR1_M1_Msk /*!< Word length - Bit 1 */
  11692. #define USART_CR1_M (uint32_t)(USART_CR1_M1 | USART_CR1_M0) /*!< Word length */
  11693. #define USART_CR1_FIFOEN_Pos (29U)
  11694. #define USART_CR1_FIFOEN_Msk (0x1UL << USART_CR1_FIFOEN_Pos) /*!< 0x20000000 */
  11695. #define USART_CR1_FIFOEN USART_CR1_FIFOEN_Msk /*!< FIFO mode enable */
  11696. #define USART_CR1_TXFEIE_Pos (30U)
  11697. #define USART_CR1_TXFEIE_Msk (0x1UL << USART_CR1_TXFEIE_Pos) /*!< 0x40000000 */
  11698. #define USART_CR1_TXFEIE USART_CR1_TXFEIE_Msk /*!< TX FIFO Empty Interrupt Enable */
  11699. #define USART_CR1_RXFFIE_Pos (31U)
  11700. #define USART_CR1_RXFFIE_Msk (0x1UL << USART_CR1_RXFFIE_Pos) /*!< 0x80000000 */
  11701. #define USART_CR1_RXFFIE USART_CR1_RXFFIE_Msk /*!< RX FIFO Full Interrupt Enable */
  11702. /****************** Bit definition for USART_CR2 register *******************/
  11703. #define USART_CR2_SLVEN_Pos (0U)
  11704. #define USART_CR2_SLVEN_Msk (0x1UL << USART_CR2_SLVEN_Pos) /*!< 0x00000001 */
  11705. #define USART_CR2_SLVEN USART_CR2_SLVEN_Msk /*!< Synchronous Slave mode enable */
  11706. #define USART_CR2_DIS_NSS_Pos (3U)
  11707. #define USART_CR2_DIS_NSS_Msk (0x1UL << USART_CR2_DIS_NSS_Pos) /*!< 0x00000008 */
  11708. #define USART_CR2_DIS_NSS USART_CR2_DIS_NSS_Msk /*!< Slave Select (NSS) pin management */
  11709. #define USART_CR2_ADDM7_Pos (4U)
  11710. #define USART_CR2_ADDM7_Msk (0x1UL << USART_CR2_ADDM7_Pos) /*!< 0x00000010 */
  11711. #define USART_CR2_ADDM7 USART_CR2_ADDM7_Msk /*!< 7-bit or 4-bit Address Detection */
  11712. #define USART_CR2_LBDL_Pos (5U)
  11713. #define USART_CR2_LBDL_Msk (0x1UL << USART_CR2_LBDL_Pos) /*!< 0x00000020 */
  11714. #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */
  11715. #define USART_CR2_LBDIE_Pos (6U)
  11716. #define USART_CR2_LBDIE_Msk (0x1UL << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */
  11717. #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */
  11718. #define USART_CR2_LBCL_Pos (8U)
  11719. #define USART_CR2_LBCL_Msk (0x1UL << USART_CR2_LBCL_Pos) /*!< 0x00000100 */
  11720. #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */
  11721. #define USART_CR2_CPHA_Pos (9U)
  11722. #define USART_CR2_CPHA_Msk (0x1UL << USART_CR2_CPHA_Pos) /*!< 0x00000200 */
  11723. #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */
  11724. #define USART_CR2_CPOL_Pos (10U)
  11725. #define USART_CR2_CPOL_Msk (0x1UL << USART_CR2_CPOL_Pos) /*!< 0x00000400 */
  11726. #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */
  11727. #define USART_CR2_CLKEN_Pos (11U)
  11728. #define USART_CR2_CLKEN_Msk (0x1UL << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */
  11729. #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */
  11730. #define USART_CR2_STOP_Pos (12U)
  11731. #define USART_CR2_STOP_Msk (0x3UL << USART_CR2_STOP_Pos) /*!< 0x00003000 */
  11732. #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */
  11733. #define USART_CR2_STOP_0 (0x1U << USART_CR2_STOP_Pos) /*!< 0x00001000 */
  11734. #define USART_CR2_STOP_1 (0x2U << USART_CR2_STOP_Pos) /*!< 0x00002000 */
  11735. #define USART_CR2_LINEN_Pos (14U)
  11736. #define USART_CR2_LINEN_Msk (0x1UL << USART_CR2_LINEN_Pos) /*!< 0x00004000 */
  11737. #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */
  11738. #define USART_CR2_SWAP_Pos (15U)
  11739. #define USART_CR2_SWAP_Msk (0x1UL << USART_CR2_SWAP_Pos) /*!< 0x00008000 */
  11740. #define USART_CR2_SWAP USART_CR2_SWAP_Msk /*!< SWAP TX/RX pins */
  11741. #define USART_CR2_RXINV_Pos (16U)
  11742. #define USART_CR2_RXINV_Msk (0x1UL << USART_CR2_RXINV_Pos) /*!< 0x00010000 */
  11743. #define USART_CR2_RXINV USART_CR2_RXINV_Msk /*!< RX pin active level inversion */
  11744. #define USART_CR2_TXINV_Pos (17U)
  11745. #define USART_CR2_TXINV_Msk (0x1UL << USART_CR2_TXINV_Pos) /*!< 0x00020000 */
  11746. #define USART_CR2_TXINV USART_CR2_TXINV_Msk /*!< TX pin active level inversion */
  11747. #define USART_CR2_DATAINV_Pos (18U)
  11748. #define USART_CR2_DATAINV_Msk (0x1UL << USART_CR2_DATAINV_Pos) /*!< 0x00040000 */
  11749. #define USART_CR2_DATAINV USART_CR2_DATAINV_Msk /*!< Binary data inversion */
  11750. #define USART_CR2_MSBFIRST_Pos (19U)
  11751. #define USART_CR2_MSBFIRST_Msk (0x1UL << USART_CR2_MSBFIRST_Pos) /*!< 0x00080000 */
  11752. #define USART_CR2_MSBFIRST USART_CR2_MSBFIRST_Msk /*!< Most Significant Bit First */
  11753. #define USART_CR2_ABREN_Pos (20U)
  11754. #define USART_CR2_ABREN_Msk (0x1UL << USART_CR2_ABREN_Pos) /*!< 0x00100000 */
  11755. #define USART_CR2_ABREN USART_CR2_ABREN_Msk /*!< Auto Baud-Rate Enable*/
  11756. #define USART_CR2_ABRMODE_Pos (21U)
  11757. #define USART_CR2_ABRMODE_Msk (0x3UL << USART_CR2_ABRMODE_Pos) /*!< 0x00600000 */
  11758. #define USART_CR2_ABRMODE USART_CR2_ABRMODE_Msk /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */
  11759. #define USART_CR2_ABRMODE_0 (0x1U << USART_CR2_ABRMODE_Pos) /*!< 0x00200000 */
  11760. #define USART_CR2_ABRMODE_1 (0x2U << USART_CR2_ABRMODE_Pos) /*!< 0x00400000 */
  11761. #define USART_CR2_RTOEN_Pos (23U)
  11762. #define USART_CR2_RTOEN_Msk (0x1UL << USART_CR2_RTOEN_Pos) /*!< 0x00800000 */
  11763. #define USART_CR2_RTOEN USART_CR2_RTOEN_Msk /*!< Receiver Time-Out enable */
  11764. #define USART_CR2_ADD_Pos (24U)
  11765. #define USART_CR2_ADD_Msk (0xFFUL << USART_CR2_ADD_Pos) /*!< 0xFF000000 */
  11766. #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */
  11767. /****************** Bit definition for USART_CR3 register *******************/
  11768. #define USART_CR3_EIE_Pos (0U)
  11769. #define USART_CR3_EIE_Msk (0x1UL << USART_CR3_EIE_Pos) /*!< 0x00000001 */
  11770. #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */
  11771. #define USART_CR3_IREN_Pos (1U)
  11772. #define USART_CR3_IREN_Msk (0x1UL << USART_CR3_IREN_Pos) /*!< 0x00000002 */
  11773. #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */
  11774. #define USART_CR3_IRLP_Pos (2U)
  11775. #define USART_CR3_IRLP_Msk (0x1UL << USART_CR3_IRLP_Pos) /*!< 0x00000004 */
  11776. #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */
  11777. #define USART_CR3_HDSEL_Pos (3U)
  11778. #define USART_CR3_HDSEL_Msk (0x1UL << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */
  11779. #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */
  11780. #define USART_CR3_NACK_Pos (4U)
  11781. #define USART_CR3_NACK_Msk (0x1UL << USART_CR3_NACK_Pos) /*!< 0x00000010 */
  11782. #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< SmartCard NACK enable */
  11783. #define USART_CR3_SCEN_Pos (5U)
  11784. #define USART_CR3_SCEN_Msk (0x1UL << USART_CR3_SCEN_Pos) /*!< 0x00000020 */
  11785. #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< SmartCard mode enable */
  11786. #define USART_CR3_DMAR_Pos (6U)
  11787. #define USART_CR3_DMAR_Msk (0x1UL << USART_CR3_DMAR_Pos) /*!< 0x00000040 */
  11788. #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */
  11789. #define USART_CR3_DMAT_Pos (7U)
  11790. #define USART_CR3_DMAT_Msk (0x1UL << USART_CR3_DMAT_Pos) /*!< 0x00000080 */
  11791. #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */
  11792. #define USART_CR3_RTSE_Pos (8U)
  11793. #define USART_CR3_RTSE_Msk (0x1UL << USART_CR3_RTSE_Pos) /*!< 0x00000100 */
  11794. #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */
  11795. #define USART_CR3_CTSE_Pos (9U)
  11796. #define USART_CR3_CTSE_Msk (0x1UL << USART_CR3_CTSE_Pos) /*!< 0x00000200 */
  11797. #define USART_CR3_CTSE USART_CR3_CTSE_Msk
  11798. #define USART_CR3_CTSIE_Pos (10U)
  11799. #define USART_CR3_CTSIE_Msk (0x1UL << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */
  11800. #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */
  11801. #define USART_CR3_ONEBIT_Pos (11U)
  11802. #define USART_CR3_ONEBIT_Msk (0x1UL << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */
  11803. #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!< One sample bit method enable */
  11804. #define USART_CR3_OVRDIS_Pos (12U)
  11805. #define USART_CR3_OVRDIS_Msk (0x1UL << USART_CR3_OVRDIS_Pos) /*!< 0x00001000 */
  11806. #define USART_CR3_OVRDIS USART_CR3_OVRDIS_Msk /*!< Overrun Disable */
  11807. #define USART_CR3_DDRE_Pos (13U)
  11808. #define USART_CR3_DDRE_Msk (0x1UL << USART_CR3_DDRE_Pos) /*!< 0x00002000 */
  11809. #define USART_CR3_DDRE USART_CR3_DDRE_Msk /*!< DMA Disable on Reception Error */
  11810. #define USART_CR3_DEM_Pos (14U)
  11811. #define USART_CR3_DEM_Msk (0x1UL << USART_CR3_DEM_Pos) /*!< 0x00004000 */
  11812. #define USART_CR3_DEM USART_CR3_DEM_Msk /*!< Driver Enable Mode */
  11813. #define USART_CR3_DEP_Pos (15U)
  11814. #define USART_CR3_DEP_Msk (0x1UL << USART_CR3_DEP_Pos) /*!< 0x00008000 */
  11815. #define USART_CR3_DEP USART_CR3_DEP_Msk /*!< Driver Enable Polarity Selection */
  11816. #define USART_CR3_SCARCNT_Pos (17U)
  11817. #define USART_CR3_SCARCNT_Msk (0x7UL << USART_CR3_SCARCNT_Pos) /*!< 0x000E0000 */
  11818. #define USART_CR3_SCARCNT USART_CR3_SCARCNT_Msk /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */
  11819. #define USART_CR3_SCARCNT_0 (0x1U << USART_CR3_SCARCNT_Pos) /*!< 0x00020000 */
  11820. #define USART_CR3_SCARCNT_1 (0x2U << USART_CR3_SCARCNT_Pos) /*!< 0x00040000 */
  11821. #define USART_CR3_SCARCNT_2 (0x4U << USART_CR3_SCARCNT_Pos) /*!< 0x00080000 */
  11822. #define USART_CR3_WUS_Pos (20U)
  11823. #define USART_CR3_WUS_Msk (0x3UL << USART_CR3_WUS_Pos) /*!< 0x00300000 */
  11824. #define USART_CR3_WUS USART_CR3_WUS_Msk /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */
  11825. #define USART_CR3_WUS_0 (0x1U << USART_CR3_WUS_Pos) /*!< 0x00100000 */
  11826. #define USART_CR3_WUS_1 (0x2U << USART_CR3_WUS_Pos) /*!< 0x00200000 */
  11827. #define USART_CR3_WUFIE_Pos (22U)
  11828. #define USART_CR3_WUFIE_Msk (0x1UL << USART_CR3_WUFIE_Pos) /*!< 0x00400000 */
  11829. #define USART_CR3_WUFIE USART_CR3_WUFIE_Msk /*!< Wake Up Interrupt Enable */
  11830. #define USART_CR3_TXFTIE_Pos (23U)
  11831. #define USART_CR3_TXFTIE_Msk (0x1UL << USART_CR3_TXFTIE_Pos) /*!< 0x00800000 */
  11832. #define USART_CR3_TXFTIE USART_CR3_TXFTIE_Msk /*!< TX FIFO Threshold Interrupt Enable */
  11833. #define USART_CR3_TCBGTIE_Pos (24U)
  11834. #define USART_CR3_TCBGTIE_Msk (0x1UL << USART_CR3_TCBGTIE_Pos) /*!< 0x01000000 */
  11835. #define USART_CR3_TCBGTIE USART_CR3_TCBGTIE_Msk /*!< Transmission Complete Before Guard Time Interrupt Enable */
  11836. #define USART_CR3_RXFTCFG_Pos (25U)
  11837. #define USART_CR3_RXFTCFG_Msk (0x7UL << USART_CR3_RXFTCFG_Pos) /*!< 0x0E000000 */
  11838. #define USART_CR3_RXFTCFG USART_CR3_RXFTCFG_Msk /*!< RX FIFO Threshold Configuration */
  11839. #define USART_CR3_RXFTCFG_0 (0x1U << USART_CR3_RXFTCFG_Pos) /*!< 0x02000000 */
  11840. #define USART_CR3_RXFTCFG_1 (0x2U << USART_CR3_RXFTCFG_Pos) /*!< 0x04000000 */
  11841. #define USART_CR3_RXFTCFG_2 (0x4U << USART_CR3_RXFTCFG_Pos) /*!< 0x08000000 */
  11842. #define USART_CR3_RXFTIE_Pos (28U)
  11843. #define USART_CR3_RXFTIE_Msk (0x1UL << USART_CR3_RXFTIE_Pos) /*!< 0x10000000 */
  11844. #define USART_CR3_RXFTIE USART_CR3_RXFTIE_Msk /*!< RX FIFO Threshold Interrupt Enable */
  11845. #define USART_CR3_TXFTCFG_Pos (29U)
  11846. #define USART_CR3_TXFTCFG_Msk (0x7UL << USART_CR3_TXFTCFG_Pos) /*!< 0xE0000000 */
  11847. #define USART_CR3_TXFTCFG USART_CR3_TXFTCFG_Msk /*!< TX FIFO Threshold configuration */
  11848. #define USART_CR3_TXFTCFG_0 (0x1U << USART_CR3_TXFTCFG_Pos) /*!< 0x20000000 */
  11849. #define USART_CR3_TXFTCFG_1 (0x2U << USART_CR3_TXFTCFG_Pos) /*!< 0x40000000 */
  11850. #define USART_CR3_TXFTCFG_2 (0x4U << USART_CR3_TXFTCFG_Pos) /*!< 0x80000000 */
  11851. /****************** Bit definition for USART_BRR register *******************/
  11852. #define USART_BRR_LPUART ((uint32_t)0x000FFFFF) /*!< LPUART Baud rate register [19:0] */
  11853. #define USART_BRR_BRR ((uint16_t)0xFFFF) /*!< USART Baud rate register [15:0] */
  11854. /****************** Bit definition for USART_GTPR register ******************/
  11855. #define USART_GTPR_PSC_Pos (0U)
  11856. #define USART_GTPR_PSC_Msk (0xFFUL << USART_GTPR_PSC_Pos) /*!< 0x000000FF */
  11857. #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */
  11858. #define USART_GTPR_GT_Pos (8U)
  11859. #define USART_GTPR_GT_Msk (0xFFUL << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */
  11860. #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< GT[7:0] bits (Guard time value) */
  11861. /******************* Bit definition for USART_RTOR register *****************/
  11862. #define USART_RTOR_RTO_Pos (0U)
  11863. #define USART_RTOR_RTO_Msk (0xFFFFFFUL << USART_RTOR_RTO_Pos) /*!< 0x00FFFFFF */
  11864. #define USART_RTOR_RTO USART_RTOR_RTO_Msk /*!< Receiver Timeout Value */
  11865. #define USART_RTOR_BLEN_Pos (24U)
  11866. #define USART_RTOR_BLEN_Msk (0xFFUL << USART_RTOR_BLEN_Pos) /*!< 0xFF000000 */
  11867. #define USART_RTOR_BLEN USART_RTOR_BLEN_Msk /*!< Block Length */
  11868. /******************* Bit definition for USART_RQR register ******************/
  11869. #define USART_RQR_ABRRQ_Pos (0U)
  11870. #define USART_RQR_ABRRQ_Msk (0x1UL << USART_RQR_ABRRQ_Pos) /*!< 0x00000001 */
  11871. #define USART_RQR_ABRRQ USART_RQR_ABRRQ_Msk /*!< Auto-Baud Rate Request */
  11872. #define USART_RQR_SBKRQ_Pos (1U)
  11873. #define USART_RQR_SBKRQ_Msk (0x1UL << USART_RQR_SBKRQ_Pos) /*!< 0x00000002 */
  11874. #define USART_RQR_SBKRQ USART_RQR_SBKRQ_Msk /*!< Send Break Request */
  11875. #define USART_RQR_MMRQ_Pos (2U)
  11876. #define USART_RQR_MMRQ_Msk (0x1UL << USART_RQR_MMRQ_Pos) /*!< 0x00000004 */
  11877. #define USART_RQR_MMRQ USART_RQR_MMRQ_Msk /*!< Mute Mode Request */
  11878. #define USART_RQR_RXFRQ_Pos (3U)
  11879. #define USART_RQR_RXFRQ_Msk (0x1UL << USART_RQR_RXFRQ_Pos) /*!< 0x00000008 */
  11880. #define USART_RQR_RXFRQ USART_RQR_RXFRQ_Msk /*!< Receive Data flush Request */
  11881. #define USART_RQR_TXFRQ_Pos (4U)
  11882. #define USART_RQR_TXFRQ_Msk (0x1UL << USART_RQR_TXFRQ_Pos) /*!< 0x00000010 */
  11883. #define USART_RQR_TXFRQ USART_RQR_TXFRQ_Msk /*!< Transmit Data flush Request */
  11884. /******************* Bit definition for USART_ISR register ******************/
  11885. #define USART_ISR_PE_Pos (0U)
  11886. #define USART_ISR_PE_Msk (0x1UL << USART_ISR_PE_Pos) /*!< 0x00000001 */
  11887. #define USART_ISR_PE USART_ISR_PE_Msk /*!< Parity Error */
  11888. #define USART_ISR_FE_Pos (1U)
  11889. #define USART_ISR_FE_Msk (0x1UL << USART_ISR_FE_Pos) /*!< 0x00000002 */
  11890. #define USART_ISR_FE USART_ISR_FE_Msk /*!< Framing Error */
  11891. #define USART_ISR_NE_Pos (2U)
  11892. #define USART_ISR_NE_Msk (0x1UL << USART_ISR_NE_Pos) /*!< 0x00000004 */
  11893. #define USART_ISR_NE USART_ISR_NE_Msk /*!< START bit Noise Error detection Flag */
  11894. #define USART_ISR_ORE_Pos (3U)
  11895. #define USART_ISR_ORE_Msk (0x1UL << USART_ISR_ORE_Pos) /*!< 0x00000008 */
  11896. #define USART_ISR_ORE USART_ISR_ORE_Msk /*!< OverRun Error */
  11897. #define USART_ISR_IDLE_Pos (4U)
  11898. #define USART_ISR_IDLE_Msk (0x1UL << USART_ISR_IDLE_Pos) /*!< 0x00000010 */
  11899. #define USART_ISR_IDLE USART_ISR_IDLE_Msk /*!< IDLE line detected */
  11900. #define USART_ISR_RXNE_Pos (5U)
  11901. #define USART_ISR_RXNE_Msk (0x1UL << USART_ISR_RXNE_Pos) /*!< 0x00000020 */
  11902. #define USART_ISR_RXNE USART_ISR_RXNE_Msk /*!< Read Data Register Not Empty */
  11903. #define USART_ISR_RXNE_RXFNE_Pos USART_ISR_RXNE_Pos
  11904. #define USART_ISR_RXNE_RXFNE_Msk USART_ISR_RXNE_Msk /*!< 0x00000020 */
  11905. #define USART_ISR_RXNE_RXFNE USART_ISR_RXNE_Msk /*!< Read Data Register or RX FIFO Not Empty */
  11906. #define USART_ISR_TC_Pos (6U)
  11907. #define USART_ISR_TC_Msk (0x1UL << USART_ISR_TC_Pos) /*!< 0x00000040 */
  11908. #define USART_ISR_TC USART_ISR_TC_Msk /*!< Transmission Complete */
  11909. #define USART_ISR_TXE_Pos (7U)
  11910. #define USART_ISR_TXE_Msk (0x1UL << USART_ISR_TXE_Pos) /*!< 0x00000080 */
  11911. #define USART_ISR_TXE USART_ISR_TXE_Msk /*!< Transmit Data Register Empty */
  11912. #define USART_ISR_TXE_TXFNF_Pos USART_ISR_TXE_Pos
  11913. #define USART_ISR_TXE_TXFNF_Msk USART_ISR_TXE_Msk /*!< 0x00000080 */
  11914. #define USART_ISR_TXE_TXFNF USART_ISR_TXE_Msk /*!< Transmit Data Register Empty or TX FIFO Not Full Flag */
  11915. #define USART_ISR_LBDF_Pos (8U)
  11916. #define USART_ISR_LBDF_Msk (0x1UL << USART_ISR_LBDF_Pos) /*!< 0x00000100 */
  11917. #define USART_ISR_LBDF USART_ISR_LBDF_Msk /*!< LIN Break Detection Flag */
  11918. #define USART_ISR_CTSIF_Pos (9U)
  11919. #define USART_ISR_CTSIF_Msk (0x1UL << USART_ISR_CTSIF_Pos) /*!< 0x00000200 */
  11920. #define USART_ISR_CTSIF USART_ISR_CTSIF_Msk /*!< CTS interrupt Flag */
  11921. #define USART_ISR_CTS_Pos (10U)
  11922. #define USART_ISR_CTS_Msk (0x1UL << USART_ISR_CTS_Pos) /*!< 0x00000400 */
  11923. #define USART_ISR_CTS USART_ISR_CTS_Msk /*!< CTS Flag */
  11924. #define USART_ISR_RTOF_Pos (11U)
  11925. #define USART_ISR_RTOF_Msk (0x1UL << USART_ISR_RTOF_Pos) /*!< 0x00000800 */
  11926. #define USART_ISR_RTOF USART_ISR_RTOF_Msk /*!< Receiver Timeout */
  11927. #define USART_ISR_EOBF_Pos (12U)
  11928. #define USART_ISR_EOBF_Msk (0x1UL << USART_ISR_EOBF_Pos) /*!< 0x00001000 */
  11929. #define USART_ISR_EOBF USART_ISR_EOBF_Msk /*!< End Of Block Flag */
  11930. #define USART_ISR_UDR_Pos (13U)
  11931. #define USART_ISR_UDR_Msk (0x1UL << USART_ISR_UDR_Pos) /*!< 0x00002000 */
  11932. #define USART_ISR_UDR USART_ISR_UDR_Msk /*!< SPI Slave Underrun error Flag */
  11933. #define USART_ISR_ABRE_Pos (14U)
  11934. #define USART_ISR_ABRE_Msk (0x1UL << USART_ISR_ABRE_Pos) /*!< 0x00004000 */
  11935. #define USART_ISR_ABRE USART_ISR_ABRE_Msk /*!< Auto-Baud Rate Error */
  11936. #define USART_ISR_ABRF_Pos (15U)
  11937. #define USART_ISR_ABRF_Msk (0x1UL << USART_ISR_ABRF_Pos) /*!< 0x00008000 */
  11938. #define USART_ISR_ABRF USART_ISR_ABRF_Msk /*!< Auto-Baud Rate Flag */
  11939. #define USART_ISR_BUSY_Pos (16U)
  11940. #define USART_ISR_BUSY_Msk (0x1UL << USART_ISR_BUSY_Pos) /*!< 0x00010000 */
  11941. #define USART_ISR_BUSY USART_ISR_BUSY_Msk /*!< Busy Flag */
  11942. #define USART_ISR_CMF_Pos (17U)
  11943. #define USART_ISR_CMF_Msk (0x1UL << USART_ISR_CMF_Pos) /*!< 0x00020000 */
  11944. #define USART_ISR_CMF USART_ISR_CMF_Msk /*!< Character Match Flag */
  11945. #define USART_ISR_SBKF_Pos (18U)
  11946. #define USART_ISR_SBKF_Msk (0x1UL << USART_ISR_SBKF_Pos) /*!< 0x00040000 */
  11947. #define USART_ISR_SBKF USART_ISR_SBKF_Msk /*!< Send Break Flag */
  11948. #define USART_ISR_RWU_Pos (19U)
  11949. #define USART_ISR_RWU_Msk (0x1UL << USART_ISR_RWU_Pos) /*!< 0x00080000 */
  11950. #define USART_ISR_RWU USART_ISR_RWU_Msk /*!< Receive Wake Up from mute mode Flag */
  11951. #define USART_ISR_WUF_Pos (20U)
  11952. #define USART_ISR_WUF_Msk (0x1UL << USART_ISR_WUF_Pos) /*!< 0x00100000 */
  11953. #define USART_ISR_WUF USART_ISR_WUF_Msk /*!< Wake Up from stop mode Flag */
  11954. #define USART_ISR_TEACK_Pos (21U)
  11955. #define USART_ISR_TEACK_Msk (0x1UL << USART_ISR_TEACK_Pos) /*!< 0x00200000 */
  11956. #define USART_ISR_TEACK USART_ISR_TEACK_Msk /*!< Transmit Enable Acknowledge Flag */
  11957. #define USART_ISR_REACK_Pos (22U)
  11958. #define USART_ISR_REACK_Msk (0x1UL << USART_ISR_REACK_Pos) /*!< 0x00400000 */
  11959. #define USART_ISR_REACK USART_ISR_REACK_Msk /*!< Receive Enable Acknowledge Flag */
  11960. #define USART_ISR_TXFE_Pos (23U)
  11961. #define USART_ISR_TXFE_Msk (0x1UL << USART_ISR_TXFE_Pos) /*!< 0x00800000 */
  11962. #define USART_ISR_TXFE USART_ISR_TXFE_Msk /*!< TX FIFO Empty Flag */
  11963. #define USART_ISR_RXFF_Pos (24U)
  11964. #define USART_ISR_RXFF_Msk (0x1UL << USART_ISR_RXFF_Pos) /*!< 0x01000000 */
  11965. #define USART_ISR_RXFF USART_ISR_RXFF_Msk /*!< RX FIFO Full Flag */
  11966. #define USART_ISR_TCBGT_Pos (25U)
  11967. #define USART_ISR_TCBGT_Msk (0x1UL << USART_ISR_TCBGT_Pos) /*!< 0x02000000 */
  11968. #define USART_ISR_TCBGT USART_ISR_TCBGT_Msk /*!< Transmission Complete Before Guard Time completion */
  11969. #define USART_ISR_RXFT_Pos (26U)
  11970. #define USART_ISR_RXFT_Msk (0x1UL << USART_ISR_RXFT_Pos) /*!< 0x04000000 */
  11971. #define USART_ISR_RXFT USART_ISR_RXFT_Msk /*!< RX FIFO Threshold Flag */
  11972. #define USART_ISR_TXFT_Pos (27U)
  11973. #define USART_ISR_TXFT_Msk (0x1UL << USART_ISR_TXFT_Pos) /*!< 0x08000000 */
  11974. #define USART_ISR_TXFT USART_ISR_TXFT_Msk /*!< TX FIFO Threshold Flag */
  11975. /******************* Bit definition for USART_ICR register ******************/
  11976. #define USART_ICR_PECF_Pos (0U)
  11977. #define USART_ICR_PECF_Msk (0x1UL << USART_ICR_PECF_Pos) /*!< 0x00000001 */
  11978. #define USART_ICR_PECF USART_ICR_PECF_Msk /*!< Parity Error Clear Flag */
  11979. #define USART_ICR_FECF_Pos (1U)
  11980. #define USART_ICR_FECF_Msk (0x1UL << USART_ICR_FECF_Pos) /*!< 0x00000002 */
  11981. #define USART_ICR_FECF USART_ICR_FECF_Msk /*!< Framing Error Clear Flag */
  11982. #define USART_ICR_NECF_Pos (2U)
  11983. #define USART_ICR_NECF_Msk (0x1UL << USART_ICR_NECF_Pos) /*!< 0x00000004 */
  11984. #define USART_ICR_NECF USART_ICR_NECF_Msk /*!< Noise Error detected Clear Flag */
  11985. #define USART_ICR_ORECF_Pos (3U)
  11986. #define USART_ICR_ORECF_Msk (0x1UL << USART_ICR_ORECF_Pos) /*!< 0x00000008 */
  11987. #define USART_ICR_ORECF USART_ICR_ORECF_Msk /*!< OverRun Error Clear Flag */
  11988. #define USART_ICR_IDLECF_Pos (4U)
  11989. #define USART_ICR_IDLECF_Msk (0x1UL << USART_ICR_IDLECF_Pos) /*!< 0x00000010 */
  11990. #define USART_ICR_IDLECF USART_ICR_IDLECF_Msk /*!< IDLE line detected Clear Flag */
  11991. #define USART_ICR_TXFECF_Pos (5U)
  11992. #define USART_ICR_TXFECF_Msk (0x1UL << USART_ICR_TXFECF_Pos) /*!< 0x00000020 */
  11993. #define USART_ICR_TXFECF USART_ICR_TXFECF_Msk /*!< TX FIFO Empty Clear Flag */
  11994. #define USART_ICR_TCCF_Pos (6U)
  11995. #define USART_ICR_TCCF_Msk (0x1UL << USART_ICR_TCCF_Pos) /*!< 0x00000040 */
  11996. #define USART_ICR_TCCF USART_ICR_TCCF_Msk /*!< Transmission Complete Clear Flag */
  11997. #define USART_ICR_TCBGTCF_Pos (7U)
  11998. #define USART_ICR_TCBGTCF_Msk (0x1UL << USART_ICR_TCBGTCF_Pos) /*!< 0x00000080 */
  11999. #define USART_ICR_TCBGTCF USART_ICR_TCBGTCF_Msk /*!< Transmission Complete Before Guard Time Clear Flag */
  12000. #define USART_ICR_LBDCF_Pos (8U)
  12001. #define USART_ICR_LBDCF_Msk (0x1UL << USART_ICR_LBDCF_Pos) /*!< 0x00000100 */
  12002. #define USART_ICR_LBDCF USART_ICR_LBDCF_Msk /*!< LIN Break Detection Clear Flag */
  12003. #define USART_ICR_CTSCF_Pos (9U)
  12004. #define USART_ICR_CTSCF_Msk (0x1UL << USART_ICR_CTSCF_Pos) /*!< 0x00000200 */
  12005. #define USART_ICR_CTSCF USART_ICR_CTSCF_Msk /*!< CTS Interrupt Clear Flag */
  12006. #define USART_ICR_RTOCF_Pos (11U)
  12007. #define USART_ICR_RTOCF_Msk (0x1UL << USART_ICR_RTOCF_Pos) /*!< 0x00000800 */
  12008. #define USART_ICR_RTOCF USART_ICR_RTOCF_Msk /*!< Receiver Time Out Clear Flag */
  12009. #define USART_ICR_EOBCF_Pos (12U)
  12010. #define USART_ICR_EOBCF_Msk (0x1UL << USART_ICR_EOBCF_Pos) /*!< 0x00001000 */
  12011. #define USART_ICR_EOBCF USART_ICR_EOBCF_Msk /*!< End Of Block Clear Flag */
  12012. #define USART_ICR_UDRCF_Pos (13U)
  12013. #define USART_ICR_UDRCF_Msk (0x1UL << USART_ICR_UDRCF_Pos) /*!< 0x00002000 */
  12014. #define USART_ICR_UDRCF USART_ICR_UDRCF_Msk /*!< SPI Slave Underrun Clear Flag */
  12015. #define USART_ICR_CMCF_Pos (17U)
  12016. #define USART_ICR_CMCF_Msk (0x1UL << USART_ICR_CMCF_Pos) /*!< 0x00020000 */
  12017. #define USART_ICR_CMCF USART_ICR_CMCF_Msk /*!< Character Match Clear Flag */
  12018. #define USART_ICR_WUCF_Pos (20U)
  12019. #define USART_ICR_WUCF_Msk (0x1UL << USART_ICR_WUCF_Pos) /*!< 0x00100000 */
  12020. #define USART_ICR_WUCF USART_ICR_WUCF_Msk /*!< Wake Up from stop mode Clear Flag */
  12021. /******************* Bit definition for USART_RDR register ******************/
  12022. #define USART_RDR_RDR_Pos (0U)
  12023. #define USART_RDR_RDR_Msk (0x01FFUL << USART_RDR_RDR_Pos) /*!< 0x000001FF */
  12024. #define USART_RDR_RDR USART_RDR_RDR_Msk /*!< RDR[8:0] bits (Receive Data value) */
  12025. /******************* Bit definition for USART_TDR register ******************/
  12026. #define USART_TDR_TDR_Pos (0U)
  12027. #define USART_TDR_TDR_Msk (0x01FFUL << USART_TDR_TDR_Pos) /*!< 0x000001FF */
  12028. #define USART_TDR_TDR USART_TDR_TDR_Msk /*!< TDR[8:0] bits (Transmit Data value) */
  12029. /******************* Bit definition for USART_PRESC register ******************/
  12030. #define USART_PRESC_PRESCALER_Pos (0U)
  12031. #define USART_PRESC_PRESCALER_Msk (0xFUL << USART_PRESC_PRESCALER_Pos) /*!< 0x0000000F */
  12032. #define USART_PRESC_PRESCALER USART_PRESC_PRESCALER_Msk /*!< PRESCALER[3:0] bits (Clock prescaler) */
  12033. #define USART_PRESC_PRESCALER_0 (0x1U << USART_PRESC_PRESCALER_Pos) /*!< 0x00000001 */
  12034. #define USART_PRESC_PRESCALER_1 (0x2U << USART_PRESC_PRESCALER_Pos) /*!< 0x00000002 */
  12035. #define USART_PRESC_PRESCALER_2 (0x4U << USART_PRESC_PRESCALER_Pos) /*!< 0x00000004 */
  12036. #define USART_PRESC_PRESCALER_3 (0x8U << USART_PRESC_PRESCALER_Pos) /*!< 0x00000008 */
  12037. /******************************************************************************/
  12038. /* */
  12039. /* VREFBUF */
  12040. /* */
  12041. /******************************************************************************/
  12042. /******************* Bit definition for VREFBUF_CSR register ****************/
  12043. #define VREFBUF_CSR_ENVR_Pos (0U)
  12044. #define VREFBUF_CSR_ENVR_Msk (0x1UL << VREFBUF_CSR_ENVR_Pos) /*!< 0x00000001 */
  12045. #define VREFBUF_CSR_ENVR VREFBUF_CSR_ENVR_Msk /*!<Voltage reference buffer enable */
  12046. #define VREFBUF_CSR_HIZ_Pos (1U)
  12047. #define VREFBUF_CSR_HIZ_Msk (0x1UL << VREFBUF_CSR_HIZ_Pos) /*!< 0x00000002 */
  12048. #define VREFBUF_CSR_HIZ VREFBUF_CSR_HIZ_Msk /*!<High impedance mode */
  12049. #define VREFBUF_CSR_VRS_Pos (2U)
  12050. #define VREFBUF_CSR_VRS_Msk (0x1UL << VREFBUF_CSR_VRS_Pos) /*!< 0x00000004 */
  12051. #define VREFBUF_CSR_VRS VREFBUF_CSR_VRS_Msk /*!<Voltage reference scale */
  12052. #define VREFBUF_CSR_VRR_Pos (3U)
  12053. #define VREFBUF_CSR_VRR_Msk (0x1UL << VREFBUF_CSR_VRR_Pos) /*!< 0x00000008 */
  12054. #define VREFBUF_CSR_VRR VREFBUF_CSR_VRR_Msk /*!<Voltage reference buffer ready */
  12055. /******************* Bit definition for VREFBUF_CCR register ******************/
  12056. #define VREFBUF_CCR_TRIM_Pos (0U)
  12057. #define VREFBUF_CCR_TRIM_Msk (0x3FUL << VREFBUF_CCR_TRIM_Pos) /*!< 0x0000003F */
  12058. #define VREFBUF_CCR_TRIM VREFBUF_CCR_TRIM_Msk /*!<TRIM[5:0] bits (Trimming code) */
  12059. /******************************************************************************/
  12060. /* */
  12061. /* Window WATCHDOG */
  12062. /* */
  12063. /******************************************************************************/
  12064. /******************* Bit definition for WWDG_CR register ********************/
  12065. #define WWDG_CR_T_Pos (0U)
  12066. #define WWDG_CR_T_Msk (0x7FUL << WWDG_CR_T_Pos) /*!< 0x0000007F */
  12067. #define WWDG_CR_T WWDG_CR_T_Msk /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */
  12068. #define WWDG_CR_T_0 (0x01U << WWDG_CR_T_Pos) /*!< 0x00000001 */
  12069. #define WWDG_CR_T_1 (0x02U << WWDG_CR_T_Pos) /*!< 0x00000002 */
  12070. #define WWDG_CR_T_2 (0x04U << WWDG_CR_T_Pos) /*!< 0x00000004 */
  12071. #define WWDG_CR_T_3 (0x08U << WWDG_CR_T_Pos) /*!< 0x00000008 */
  12072. #define WWDG_CR_T_4 (0x10U << WWDG_CR_T_Pos) /*!< 0x00000010 */
  12073. #define WWDG_CR_T_5 (0x20U << WWDG_CR_T_Pos) /*!< 0x00000020 */
  12074. #define WWDG_CR_T_6 (0x40U << WWDG_CR_T_Pos) /*!< 0x00000040 */
  12075. #define WWDG_CR_WDGA_Pos (7U)
  12076. #define WWDG_CR_WDGA_Msk (0x1UL << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */
  12077. #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!<Activation bit */
  12078. /******************* Bit definition for WWDG_CFR register *******************/
  12079. #define WWDG_CFR_W_Pos (0U)
  12080. #define WWDG_CFR_W_Msk (0x7FUL << WWDG_CFR_W_Pos) /*!< 0x0000007F */
  12081. #define WWDG_CFR_W WWDG_CFR_W_Msk /*!<W[6:0] bits (7-bit window value) */
  12082. #define WWDG_CFR_W_0 (0x01U << WWDG_CFR_W_Pos) /*!< 0x00000001 */
  12083. #define WWDG_CFR_W_1 (0x02U << WWDG_CFR_W_Pos) /*!< 0x00000002 */
  12084. #define WWDG_CFR_W_2 (0x04U << WWDG_CFR_W_Pos) /*!< 0x00000004 */
  12085. #define WWDG_CFR_W_3 (0x08U << WWDG_CFR_W_Pos) /*!< 0x00000008 */
  12086. #define WWDG_CFR_W_4 (0x10U << WWDG_CFR_W_Pos) /*!< 0x00000010 */
  12087. #define WWDG_CFR_W_5 (0x20U << WWDG_CFR_W_Pos) /*!< 0x00000020 */
  12088. #define WWDG_CFR_W_6 (0x40U << WWDG_CFR_W_Pos) /*!< 0x00000040 */
  12089. #define WWDG_CFR_WDGTB_Pos (11U)
  12090. #define WWDG_CFR_WDGTB_Msk (0x7UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00003800 */
  12091. #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!<WDGTB[2:0] bits (Timer Base) */
  12092. #define WWDG_CFR_WDGTB_0 (0x1U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000800 */
  12093. #define WWDG_CFR_WDGTB_1 (0x2U << WWDG_CFR_WDGTB_Pos) /*!< 0x00001000 */
  12094. #define WWDG_CFR_WDGTB_2 (0x4U << WWDG_CFR_WDGTB_Pos) /*!< 0x00002000 */
  12095. #define WWDG_CFR_EWI_Pos (9U)
  12096. #define WWDG_CFR_EWI_Msk (0x1UL << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */
  12097. #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!<Early Wakeup Interrupt */
  12098. /******************* Bit definition for WWDG_SR register ********************/
  12099. #define WWDG_SR_EWIF_Pos (0U)
  12100. #define WWDG_SR_EWIF_Msk (0x1UL << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */
  12101. #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!<Early Wakeup Interrupt Flag */
  12102. /******************************************************************************/
  12103. /* */
  12104. /* Debug MCU */
  12105. /* */
  12106. /******************************************************************************/
  12107. /******************** Bit definition for DBGMCU_IDCODE register *************/
  12108. #define DBGMCU_IDCODE_DEV_ID_Pos (0U)
  12109. #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFUL << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */
  12110. #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk
  12111. #define DBGMCU_IDCODE_REV_ID_Pos (16U)
  12112. #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */
  12113. #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk
  12114. /******************** Bit definition for DBGMCU_CR register *****************/
  12115. #define DBGMCU_CR_DBG_SLEEP_Pos (0U)
  12116. #define DBGMCU_CR_DBG_SLEEP_Msk (0x1UL << DBGMCU_CR_DBG_SLEEP_Pos) /*!< 0x00000001 */
  12117. #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk
  12118. #define DBGMCU_CR_DBG_STOP_Pos (1U)
  12119. #define DBGMCU_CR_DBG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */
  12120. #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk
  12121. #define DBGMCU_CR_DBG_STANDBY_Pos (2U)
  12122. #define DBGMCU_CR_DBG_STANDBY_Msk (0x1UL << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */
  12123. #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk
  12124. #define DBGMCU_CR_TRACE_IOEN_Pos (5U)
  12125. #define DBGMCU_CR_TRACE_IOEN_Msk (0x1UL << DBGMCU_CR_TRACE_IOEN_Pos) /*!< 0x00000020 */
  12126. #define DBGMCU_CR_TRACE_IOEN DBGMCU_CR_TRACE_IOEN_Msk
  12127. #define DBGMCU_CR_TRGOEN_Pos (28U)
  12128. #define DBGMCU_CR_TRGOEN_Msk (0x1UL << DBGMCU_CR_TRGOEN_Pos) /*!< 0x10000000 */
  12129. #define DBGMCU_CR_TRGOEN DBGMCU_CR_TRGOEN_Msk
  12130. /******************** Bit definition for DBGMCU_APB1FZR1 register ***********/
  12131. #define DBGMCU_APB1FZR1_DBG_TIM2_STOP_Pos (0U)
  12132. #define DBGMCU_APB1FZR1_DBG_TIM2_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_TIM2_STOP_Pos) /*!< 0x00000001 */
  12133. #define DBGMCU_APB1FZR1_DBG_TIM2_STOP DBGMCU_APB1FZR1_DBG_TIM2_STOP_Msk
  12134. #define DBGMCU_APB1FZR1_DBG_RTC_STOP_Pos (10U)
  12135. #define DBGMCU_APB1FZR1_DBG_RTC_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_RTC_STOP_Pos) /*!< 0x00000400 */
  12136. #define DBGMCU_APB1FZR1_DBG_RTC_STOP DBGMCU_APB1FZR1_DBG_RTC_STOP_Msk
  12137. #define DBGMCU_APB1FZR1_DBG_WWDG_STOP_Pos (11U)
  12138. #define DBGMCU_APB1FZR1_DBG_WWDG_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_WWDG_STOP_Pos) /*!< 0x00000800 */
  12139. #define DBGMCU_APB1FZR1_DBG_WWDG_STOP DBGMCU_APB1FZR1_DBG_WWDG_STOP_Msk
  12140. #define DBGMCU_APB1FZR1_DBG_IWDG_STOP_Pos (12U)
  12141. #define DBGMCU_APB1FZR1_DBG_IWDG_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */
  12142. #define DBGMCU_APB1FZR1_DBG_IWDG_STOP DBGMCU_APB1FZR1_DBG_IWDG_STOP_Msk
  12143. #define DBGMCU_APB1FZR1_DBG_I2C1_STOP_Pos (21U)
  12144. #define DBGMCU_APB1FZR1_DBG_I2C1_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_I2C1_STOP_Pos) /*!< 0x00200000 */
  12145. #define DBGMCU_APB1FZR1_DBG_I2C1_STOP DBGMCU_APB1FZR1_DBG_I2C1_STOP_Msk
  12146. #define DBGMCU_APB1FZR1_DBG_I2C3_STOP_Pos (23U)
  12147. #define DBGMCU_APB1FZR1_DBG_I2C3_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_I2C3_STOP_Pos) /*!< 0x00800000 */
  12148. #define DBGMCU_APB1FZR1_DBG_I2C3_STOP DBGMCU_APB1FZR1_DBG_I2C3_STOP_Msk
  12149. #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Pos (31U)
  12150. #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Pos) /*!< 0x80000000 */
  12151. #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Msk
  12152. /******************** Bit definition for DBGMCU_C2APB1FZR1 register ***********/
  12153. #define DBGMCU_C2APB1FZR1_DBG_TIM2_STOP_Pos (0U)
  12154. #define DBGMCU_C2APB1FZR1_DBG_TIM2_STOP_Msk (0x1UL << DBGMCU_C2APB1FZR1_DBG_TIM2_STOP_Pos) /*!< 0x00000001 */
  12155. #define DBGMCU_C2APB1FZR1_DBG_TIM2_STOP DBGMCU_C2APB1FZR1_DBG_TIM2_STOP_Msk
  12156. #define DBGMCU_C2APB1FZR1_DBG_RTC_STOP_Pos (10U)
  12157. #define DBGMCU_C2APB1FZR1_DBG_RTC_STOP_Msk (0x1UL << DBGMCU_C2APB1FZR1_DBG_RTC_STOP_Pos) /*!< 0x00000400 */
  12158. #define DBGMCU_C2APB1FZR1_DBG_RTC_STOP DBGMCU_C2APB1FZR1_DBG_RTC_STOP_Msk
  12159. #define DBGMCU_C2APB1FZR1_DBG_IWDG_STOP_Pos (12U)
  12160. #define DBGMCU_C2APB1FZR1_DBG_IWDG_STOP_Msk (0x1UL << DBGMCU_C2APB1FZR1_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */
  12161. #define DBGMCU_C2APB1FZR1_DBG_IWDG_STOP DBGMCU_C2APB1FZR1_DBG_IWDG_STOP_Msk
  12162. #define DBGMCU_C2APB1FZR1_DBG_I2C1_STOP_Pos (21U)
  12163. #define DBGMCU_C2APB1FZR1_DBG_I2C1_STOP_Msk (0x1UL << DBGMCU_C2APB1FZR1_DBG_I2C1_STOP_Pos) /*!< 0x00200000 */
  12164. #define DBGMCU_C2APB1FZR1_DBG_I2C1_STOP DBGMCU_C2APB1FZR1_DBG_I2C1_STOP_Msk
  12165. #define DBGMCU_C2APB1FZR1_DBG_I2C3_STOP_Pos (23U)
  12166. #define DBGMCU_C2APB1FZR1_DBG_I2C3_STOP_Msk (0x1UL << DBGMCU_C2APB1FZR1_DBG_I2C3_STOP_Pos) /*!< 0x00800000 */
  12167. #define DBGMCU_C2APB1FZR1_DBG_I2C3_STOP DBGMCU_C2APB1FZR1_DBG_I2C3_STOP_Msk
  12168. #define DBGMCU_C2APB1FZR1_DBG_LPTIM1_STOP_Pos (31U)
  12169. #define DBGMCU_C2APB1FZR1_DBG_LPTIM1_STOP_Msk (0x1UL << DBGMCU_C2APB1FZR1_DBG_LPTIM1_STOP_Pos) /*!< 0x80000000 */
  12170. #define DBGMCU_C2APB1FZR1_DBG_LPTIM1_STOP DBGMCU_C2APB1FZR1_DBG_LPTIM1_STOP_Msk
  12171. /******************** Bit definition for DBGMCU_APB1FZR2 register ***********/
  12172. #define DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Pos (5U)
  12173. #define DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Msk (0x1UL << DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Pos) /*!< 0x00000020 */
  12174. #define DBGMCU_APB1FZR2_DBG_LPTIM2_STOP DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Msk
  12175. /******************** Bit definition for DBGMCU_C2APB1FZR2 register ***********/
  12176. #define DBGMCU_C2APB1FZR2_DBG_LPTIM2_STOP_Pos (5U)
  12177. #define DBGMCU_C2APB1FZR2_DBG_LPTIM2_STOP_Msk (0x1UL << DBGMCU_C2APB1FZR2_DBG_LPTIM2_STOP_Pos) /*!< 0x00000020 */
  12178. #define DBGMCU_C2APB1FZR2_DBG_LPTIM2_STOP DBGMCU_C2APB1FZR2_DBG_LPTIM2_STOP_Msk
  12179. /******************** Bit definition for DBGMCU_APB2FZR register ************/
  12180. #define DBGMCU_APB2FZR_DBG_TIM1_STOP_Pos (11U)
  12181. #define DBGMCU_APB2FZR_DBG_TIM1_STOP_Msk (0x1UL << DBGMCU_APB2FZR_DBG_TIM1_STOP_Pos) /*!< 0x000000800 */
  12182. #define DBGMCU_APB2FZR_DBG_TIM1_STOP DBGMCU_APB2FZR_DBG_TIM1_STOP_Msk
  12183. #define DBGMCU_APB2FZR_DBG_TIM16_STOP_Pos (17U)
  12184. #define DBGMCU_APB2FZR_DBG_TIM16_STOP_Msk (0x1UL << DBGMCU_APB2FZR_DBG_TIM16_STOP_Pos) /*!< 0x00020000 */
  12185. #define DBGMCU_APB2FZR_DBG_TIM16_STOP DBGMCU_APB2FZR_DBG_TIM16_STOP_Msk
  12186. #define DBGMCU_APB2FZR_DBG_TIM17_STOP_Pos (18U)
  12187. #define DBGMCU_APB2FZR_DBG_TIM17_STOP_Msk (0x1UL << DBGMCU_APB2FZR_DBG_TIM17_STOP_Pos) /*!< 0x00040000 */
  12188. #define DBGMCU_APB2FZR_DBG_TIM17_STOP DBGMCU_APB2FZR_DBG_TIM17_STOP_Msk
  12189. /******************** Bit definition for DBGMCU_C2APB2FZR register ************/
  12190. #define DBGMCU_C2APB2FZR_DBG_TIM1_STOP_Pos (11U)
  12191. #define DBGMCU_C2APB2FZR_DBG_TIM1_STOP_Msk (0x1UL << DBGMCU_C2APB2FZR_DBG_TIM1_STOP_Pos) /*!< 0x000000800 */
  12192. #define DBGMCU_C2APB2FZR_DBG_TIM1_STOP DBGMCU_C2APB2FZR_DBG_TIM1_STOP_Msk
  12193. #define DBGMCU_C2APB2FZR_DBG_TIM16_STOP_Pos (17U)
  12194. #define DBGMCU_C2APB2FZR_DBG_TIM16_STOP_Msk (0x1UL << DBGMCU_C2APB2FZR_DBG_TIM16_STOP_Pos) /*!< 0x00020000 */
  12195. #define DBGMCU_C2APB2FZR_DBG_TIM16_STOP DBGMCU_C2APB2FZR_DBG_TIM16_STOP_Msk
  12196. #define DBGMCU_C2APB2FZR_DBG_TIM17_STOP_Pos (18U)
  12197. #define DBGMCU_C2APB2FZR_DBG_TIM17_STOP_Msk (0x1UL << DBGMCU_C2APB2FZR_DBG_TIM17_STOP_Pos) /*!< 0x00040000 */
  12198. #define DBGMCU_C2APB2FZR_DBG_TIM17_STOP DBGMCU_C2APB2FZR_DBG_TIM17_STOP_Msk
  12199. /******************************************************************************/
  12200. /* */
  12201. /* USB Device General registers */
  12202. /* */
  12203. /******************************************************************************/
  12204. #define USB_BASE (0x40005C00UL) /*!< USB_IP Peripheral Registers base address */
  12205. #define USB_PMAADDR_Pos (13U)
  12206. #define USB_PMAADDR_Msk (0x20003UL << USB_PMAADDR_Pos) /*!< 0x40006000 */
  12207. #define USB_PMAADDR USB_PMAADDR_Msk /*!< USB_IP Packet Memory Area base address */
  12208. #define USB_CNTR (USB_BASE + 0x40) /*!< Control register */
  12209. #define USB_ISTR (USB_BASE + 0x44) /*!< Interrupt status register */
  12210. #define USB_FNR (USB_BASE + 0x48) /*!< Frame number register */
  12211. #define USB_DADDR (USB_BASE + 0x4C) /*!< Device address register */
  12212. #define USB_BTABLE (USB_BASE + 0x50) /*!< Buffer Table address register */
  12213. #define USB_LPMCSR (USB_BASE + 0x54) /*!< LPM Control and Status register */
  12214. #define USB_BCDR (USB_BASE + 0x58) /*!< Battery Charging detector register*/
  12215. /**************************** ISTR interrupt events *************************/
  12216. #define USB_ISTR_CTR ((uint16_t)0x8000U) /*!< Correct TRansfer (clear-only bit) */
  12217. #define USB_ISTR_PMAOVR ((uint16_t)0x4000U) /*!< DMA OVeR/underrun (clear-only bit) */
  12218. #define USB_ISTR_ERR ((uint16_t)0x2000U) /*!< ERRor (clear-only bit) */
  12219. #define USB_ISTR_WKUP ((uint16_t)0x1000U) /*!< WaKe UP (clear-only bit) */
  12220. #define USB_ISTR_SUSP ((uint16_t)0x0800U) /*!< SUSPend (clear-only bit) */
  12221. #define USB_ISTR_RESET ((uint16_t)0x0400U) /*!< RESET (clear-only bit) */
  12222. #define USB_ISTR_SOF ((uint16_t)0x0200U) /*!< Start Of Frame (clear-only bit) */
  12223. #define USB_ISTR_ESOF ((uint16_t)0x0100U) /*!< Expected Start Of Frame (clear-only bit) */
  12224. #define USB_ISTR_L1REQ ((uint16_t)0x0080U) /*!< LPM L1 state request */
  12225. #define USB_ISTR_DIR ((uint16_t)0x0010U) /*!< DIRection of transaction (read-only bit) */
  12226. #define USB_ISTR_EP_ID ((uint16_t)0x000FU) /*!< EndPoint IDentifier (read-only bit) */
  12227. #define USB_CLR_CTR (~USB_ISTR_CTR) /*!< clear Correct TRansfer bit */
  12228. #define USB_CLR_PMAOVR (~USB_ISTR_PMAOVR) /*!< clear DMA OVeR/underrun bit*/
  12229. #define USB_CLR_ERR (~USB_ISTR_ERR) /*!< clear ERRor bit */
  12230. #define USB_CLR_WKUP (~USB_ISTR_WKUP) /*!< clear WaKe UP bit */
  12231. #define USB_CLR_SUSP (~USB_ISTR_SUSP) /*!< clear SUSPend bit */
  12232. #define USB_CLR_RESET (~USB_ISTR_RESET) /*!< clear RESET bit */
  12233. #define USB_CLR_SOF (~USB_ISTR_SOF) /*!< clear Start Of Frame bit */
  12234. #define USB_CLR_ESOF (~USB_ISTR_ESOF) /*!< clear Expected Start Of Frame bit */
  12235. #define USB_CLR_L1REQ (~USB_ISTR_L1REQ) /*!< clear LPM L1 bit */
  12236. /************************* CNTR control register bits definitions ***********/
  12237. #define USB_CNTR_CTRM ((uint16_t)0x8000U) /*!< Correct TRansfer Mask */
  12238. #define USB_CNTR_PMAOVRM ((uint16_t)0x4000U) /*!< DMA OVeR/underrun Mask */
  12239. #define USB_CNTR_ERRM ((uint16_t)0x2000U) /*!< ERRor Mask */
  12240. #define USB_CNTR_WKUPM ((uint16_t)0x1000U) /*!< WaKe UP Mask */
  12241. #define USB_CNTR_SUSPM ((uint16_t)0x0800U) /*!< SUSPend Mask */
  12242. #define USB_CNTR_RESETM ((uint16_t)0x0400U) /*!< RESET Mask */
  12243. #define USB_CNTR_SOFM ((uint16_t)0x0200U) /*!< Start Of Frame Mask */
  12244. #define USB_CNTR_ESOFM ((uint16_t)0x0100U) /*!< Expected Start Of Frame Mask */
  12245. #define USB_CNTR_L1REQM ((uint16_t)0x0080U) /*!< LPM L1 state request interrupt mask */
  12246. #define USB_CNTR_L1RESUME ((uint16_t)0x0020U) /*!< LPM L1 Resume request */
  12247. #define USB_CNTR_RESUME ((uint16_t)0x0010U) /*!< RESUME request */
  12248. #define USB_CNTR_FSUSP ((uint16_t)0x0008U) /*!< Force SUSPend */
  12249. #define USB_CNTR_LPMODE ((uint16_t)0x0004U) /*!< Low-power MODE */
  12250. #define USB_CNTR_PDWN ((uint16_t)0x0002U) /*!< Power DoWN */
  12251. #define USB_CNTR_FRES ((uint16_t)0x0001U) /*!< Force USB RESet */
  12252. /************************* BCDR control register bits definitions ***********/
  12253. #define USB_BCDR_DPPU ((uint16_t)0x8000U) /*!< DP Pull-up Enable */
  12254. #define USB_BCDR_PS2DET ((uint16_t)0x0080U) /*!< PS2 port or proprietary charger detected */
  12255. #define USB_BCDR_SDET ((uint16_t)0x0040U) /*!< Secondary detection (SD) status */
  12256. #define USB_BCDR_PDET ((uint16_t)0x0020U) /*!< Primary detection (PD) status */
  12257. #define USB_BCDR_DCDET ((uint16_t)0x0010U) /*!< Data contact detection (DCD) status */
  12258. #define USB_BCDR_SDEN ((uint16_t)0x0008U) /*!< Secondary detection (SD) mode enable */
  12259. #define USB_BCDR_PDEN ((uint16_t)0x0004U) /*!< Primary detection (PD) mode enable */
  12260. #define USB_BCDR_DCDEN ((uint16_t)0x0002U) /*!< Data contact detection (DCD) mode enable */
  12261. #define USB_BCDR_BCDEN ((uint16_t)0x0001U) /*!< Battery charging detector (BCD) enable */
  12262. /*************************** LPM register bits definitions ******************/
  12263. #define USB_LPMCSR_BESL ((uint16_t)0x00F0U) /*!< BESL value received with last ACKed LPM Token */
  12264. #define USB_LPMCSR_REMWAKE ((uint16_t)0x0008U) /*!< bRemoteWake value received with last ACKed LPM Token */
  12265. #define USB_LPMCSR_LPMACK ((uint16_t)0x0002U) /*!< LPM Token acknowledge enable*/
  12266. #define USB_LPMCSR_LMPEN ((uint16_t)0x0001U) /*!< LPM support enable */
  12267. /******************** FNR Frame Number Register bit definitions ************/
  12268. #define USB_FNR_RXDP ((uint16_t)0x8000U) /*!< status of D+ data line */
  12269. #define USB_FNR_RXDM ((uint16_t)0x4000U) /*!< status of D- data line */
  12270. #define USB_FNR_LCK ((uint16_t)0x2000U) /*!< LoCKed */
  12271. #define USB_FNR_LSOF ((uint16_t)0x1800U) /*!< Lost SOF */
  12272. #define USB_FNR_FN ((uint16_t)0x07FFU) /*!< Frame Number */
  12273. /******************** DADDR Device ADDRess bit definitions ****************/
  12274. #define USB_DADDR_EF ((uint8_t)0x80U) /*!< USB device address Enable Function */
  12275. #define USB_DADDR_ADD ((uint8_t)0x7FU) /*!< USB device address */
  12276. /****************************** Endpoint register *************************/
  12277. #define USB_EP0R USB_BASE /*!< endpoint 0 register address */
  12278. #define USB_EP1R (USB_BASE + 0x04) /*!< endpoint 1 register address */
  12279. #define USB_EP2R (USB_BASE + 0x08) /*!< endpoint 2 register address */
  12280. #define USB_EP3R (USB_BASE + 0x0C) /*!< endpoint 3 register address */
  12281. #define USB_EP4R (USB_BASE + 0x10) /*!< endpoint 4 register address */
  12282. #define USB_EP5R (USB_BASE + 0x14) /*!< endpoint 5 register address */
  12283. #define USB_EP6R (USB_BASE + 0x18) /*!< endpoint 6 register address */
  12284. #define USB_EP7R (USB_BASE + 0x1C) /*!< endpoint 7 register address */
  12285. /* bit positions */
  12286. #define USB_EP_CTR_RX ((uint16_t)0x8000U) /*!< EndPoint Correct TRansfer RX */
  12287. #define USB_EP_DTOG_RX ((uint16_t)0x4000U) /*!< EndPoint Data TOGGLE RX */
  12288. #define USB_EPRX_STAT ((uint16_t)0x3000U) /*!< EndPoint RX STATus bit field */
  12289. #define USB_EP_SETUP ((uint16_t)0x0800U) /*!< EndPoint SETUP */
  12290. #define USB_EP_T_FIELD ((uint16_t)0x0600U) /*!< EndPoint TYPE */
  12291. #define USB_EP_KIND ((uint16_t)0x0100U) /*!< EndPoint KIND */
  12292. #define USB_EP_CTR_TX ((uint16_t)0x0080U) /*!< EndPoint Correct TRansfer TX */
  12293. #define USB_EP_DTOG_TX ((uint16_t)0x0040U) /*!< EndPoint Data TOGGLE TX */
  12294. #define USB_EPTX_STAT ((uint16_t)0x0030U) /*!< EndPoint TX STATus bit field */
  12295. #define USB_EPADDR_FIELD ((uint16_t)0x000FU) /*!< EndPoint ADDRess FIELD */
  12296. /* EndPoint REGister MASK (no toggle fields) */
  12297. #define USB_EPREG_MASK (USB_EP_CTR_RX|USB_EP_SETUP|USB_EP_T_FIELD|USB_EP_KIND|USB_EP_CTR_TX|USB_EPADDR_FIELD)
  12298. /*!< EP_TYPE[1:0] EndPoint TYPE */
  12299. #define USB_EP_TYPE_MASK ((uint16_t)0x0600U) /*!< EndPoint TYPE Mask */
  12300. #define USB_EP_BULK ((uint16_t)0x0000U) /*!< EndPoint BULK */
  12301. #define USB_EP_CONTROL ((uint16_t)0x0200U) /*!< EndPoint CONTROL */
  12302. #define USB_EP_ISOCHRONOUS ((uint16_t)0x0400U) /*!< EndPoint ISOCHRONOUS */
  12303. #define USB_EP_INTERRUPT ((uint16_t)0x0600U) /*!< EndPoint INTERRUPT */
  12304. #define USB_EP_T_MASK ((uint16_t) ~USB_EP_T_FIELD & USB_EPREG_MASK)
  12305. #define USB_EPKIND_MASK ((uint16_t)~USB_EP_KIND & USB_EPREG_MASK) /*!< EP_KIND EndPoint KIND */
  12306. /*!< STAT_TX[1:0] STATus for TX transfer */
  12307. #define USB_EP_TX_DIS ((uint16_t)0x0000U) /*!< EndPoint TX DISabled */
  12308. #define USB_EP_TX_STALL ((uint16_t)0x0010U) /*!< EndPoint TX STALLed */
  12309. #define USB_EP_TX_NAK ((uint16_t)0x0020U) /*!< EndPoint TX NAKed */
  12310. #define USB_EP_TX_VALID ((uint16_t)0x0030U) /*!< EndPoint TX VALID */
  12311. #define USB_EPTX_DTOG1 ((uint16_t)0x0010U) /*!< EndPoint TX Data TOGgle bit1 */
  12312. #define USB_EPTX_DTOG2 ((uint16_t)0x0020U) /*!< EndPoint TX Data TOGgle bit2 */
  12313. #define USB_EPTX_DTOGMASK (USB_EPTX_STAT|USB_EPREG_MASK)
  12314. /*!< STAT_RX[1:0] STATus for RX transfer */
  12315. #define USB_EP_RX_DIS ((uint16_t)0x0000U) /*!< EndPoint RX DISabled */
  12316. #define USB_EP_RX_STALL ((uint16_t)0x1000U) /*!< EndPoint RX STALLed */
  12317. #define USB_EP_RX_NAK ((uint16_t)0x2000U) /*!< EndPoint RX NAKed */
  12318. #define USB_EP_RX_VALID ((uint16_t)0x3000U) /*!< EndPoint RX VALID */
  12319. #define USB_EPRX_DTOG1 ((uint16_t)0x1000U) /*!< EndPoint RX Data TOGgle bit1 */
  12320. #define USB_EPRX_DTOG2 ((uint16_t)0x2000U) /*!< EndPoint RX Data TOGgle bit1 */
  12321. #define USB_EPRX_DTOGMASK (USB_EPRX_STAT|USB_EPREG_MASK)
  12322. /****************** Bit definition for USB_BTABLE register ******************/
  12323. #define USB_BTABLE_BTABLE ((uint16_t)0xFFF8U)
  12324. /******************************************************************************/
  12325. /* */
  12326. /* CRS Clock Recovery System */
  12327. /******************************************************************************/
  12328. /******************* Bit definition for CRS_CR register *********************/
  12329. #define CRS_CR_SYNCOKIE_Pos (0U)
  12330. #define CRS_CR_SYNCOKIE_Msk (0x1UL << CRS_CR_SYNCOKIE_Pos) /*!< 0x00000001 */
  12331. #define CRS_CR_SYNCOKIE CRS_CR_SYNCOKIE_Msk /*!< SYNC event OK interrupt enable */
  12332. #define CRS_CR_SYNCWARNIE_Pos (1U)
  12333. #define CRS_CR_SYNCWARNIE_Msk (0x1UL << CRS_CR_SYNCWARNIE_Pos) /*!< 0x00000002 */
  12334. #define CRS_CR_SYNCWARNIE CRS_CR_SYNCWARNIE_Msk /*!< SYNC warning interrupt enable */
  12335. #define CRS_CR_ERRIE_Pos (2U)
  12336. #define CRS_CR_ERRIE_Msk (0x1UL << CRS_CR_ERRIE_Pos) /*!< 0x00000004 */
  12337. #define CRS_CR_ERRIE CRS_CR_ERRIE_Msk /*!< SYNC error or trimming error interrupt enable */
  12338. #define CRS_CR_ESYNCIE_Pos (3U)
  12339. #define CRS_CR_ESYNCIE_Msk (0x1UL << CRS_CR_ESYNCIE_Pos) /*!< 0x00000008 */
  12340. #define CRS_CR_ESYNCIE CRS_CR_ESYNCIE_Msk /*!< Expected SYNC interrupt enable */
  12341. #define CRS_CR_CEN_Pos (5U)
  12342. #define CRS_CR_CEN_Msk (0x1UL << CRS_CR_CEN_Pos) /*!< 0x00000020 */
  12343. #define CRS_CR_CEN CRS_CR_CEN_Msk /*!< Frequency error counter enable */
  12344. #define CRS_CR_AUTOTRIMEN_Pos (6U)
  12345. #define CRS_CR_AUTOTRIMEN_Msk (0x1UL << CRS_CR_AUTOTRIMEN_Pos) /*!< 0x00000040 */
  12346. #define CRS_CR_AUTOTRIMEN CRS_CR_AUTOTRIMEN_Msk /*!< Automatic trimming enable */
  12347. #define CRS_CR_SWSYNC_Pos (7U)
  12348. #define CRS_CR_SWSYNC_Msk (0x1UL << CRS_CR_SWSYNC_Pos) /*!< 0x00000080 */
  12349. #define CRS_CR_SWSYNC CRS_CR_SWSYNC_Msk /*!< Generate software SYNC event */
  12350. #define CRS_CR_TRIM_Pos (8U)
  12351. #define CRS_CR_TRIM_Msk (0x3FUL << CRS_CR_TRIM_Pos) /*!< 0x00003F00 */
  12352. #define CRS_CR_TRIM CRS_CR_TRIM_Msk /*!< HSI48 oscillator smooth trimming */
  12353. /******************* Bit definition for CRS_CFGR register *********************/
  12354. #define CRS_CFGR_RELOAD_Pos (0U)
  12355. #define CRS_CFGR_RELOAD_Msk (0xFFFFUL << CRS_CFGR_RELOAD_Pos) /*!< 0x0000FFFF */
  12356. #define CRS_CFGR_RELOAD CRS_CFGR_RELOAD_Msk /*!< Counter reload value */
  12357. #define CRS_CFGR_FELIM_Pos (16U)
  12358. #define CRS_CFGR_FELIM_Msk (0xFFUL << CRS_CFGR_FELIM_Pos) /*!< 0x00FF0000 */
  12359. #define CRS_CFGR_FELIM CRS_CFGR_FELIM_Msk /*!< Frequency error limit */
  12360. #define CRS_CFGR_SYNCDIV_Pos (24U)
  12361. #define CRS_CFGR_SYNCDIV_Msk (0x7UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x07000000 */
  12362. #define CRS_CFGR_SYNCDIV CRS_CFGR_SYNCDIV_Msk /*!< SYNC divider */
  12363. #define CRS_CFGR_SYNCDIV_0 (0x1U << CRS_CFGR_SYNCDIV_Pos) /*!< 0x01000000 */
  12364. #define CRS_CFGR_SYNCDIV_1 (0x2U << CRS_CFGR_SYNCDIV_Pos) /*!< 0x02000000 */
  12365. #define CRS_CFGR_SYNCDIV_2 (0x4U << CRS_CFGR_SYNCDIV_Pos) /*!< 0x04000000 */
  12366. #define CRS_CFGR_SYNCSRC_Pos (28U)
  12367. #define CRS_CFGR_SYNCSRC_Msk (0x3UL << CRS_CFGR_SYNCSRC_Pos) /*!< 0x30000000 */
  12368. #define CRS_CFGR_SYNCSRC CRS_CFGR_SYNCSRC_Msk /*!< SYNC signal source selection */
  12369. #define CRS_CFGR_SYNCSRC_0 (0x1U << CRS_CFGR_SYNCSRC_Pos) /*!< 0x10000000 */
  12370. #define CRS_CFGR_SYNCSRC_1 (0x2U << CRS_CFGR_SYNCSRC_Pos) /*!< 0x20000000 */
  12371. #define CRS_CFGR_SYNCPOL_Pos (31U)
  12372. #define CRS_CFGR_SYNCPOL_Msk (0x1UL << CRS_CFGR_SYNCPOL_Pos) /*!< 0x80000000 */
  12373. #define CRS_CFGR_SYNCPOL CRS_CFGR_SYNCPOL_Msk /*!< SYNC polarity selection */
  12374. /******************* Bit definition for CRS_ISR register *********************/
  12375. #define CRS_ISR_SYNCOKF_Pos (0U)
  12376. #define CRS_ISR_SYNCOKF_Msk (0x1UL << CRS_ISR_SYNCOKF_Pos) /*!< 0x00000001 */
  12377. #define CRS_ISR_SYNCOKF CRS_ISR_SYNCOKF_Msk /*!< SYNC event OK flag */
  12378. #define CRS_ISR_SYNCWARNF_Pos (1U)
  12379. #define CRS_ISR_SYNCWARNF_Msk (0x1UL << CRS_ISR_SYNCWARNF_Pos) /*!< 0x00000002 */
  12380. #define CRS_ISR_SYNCWARNF CRS_ISR_SYNCWARNF_Msk /*!< SYNC warning flag */
  12381. #define CRS_ISR_ERRF_Pos (2U)
  12382. #define CRS_ISR_ERRF_Msk (0x1UL << CRS_ISR_ERRF_Pos) /*!< 0x00000004 */
  12383. #define CRS_ISR_ERRF CRS_ISR_ERRF_Msk /*!< Error flag */
  12384. #define CRS_ISR_ESYNCF_Pos (3U)
  12385. #define CRS_ISR_ESYNCF_Msk (0x1UL << CRS_ISR_ESYNCF_Pos) /*!< 0x00000008 */
  12386. #define CRS_ISR_ESYNCF CRS_ISR_ESYNCF_Msk /*!< Expected SYNC flag */
  12387. #define CRS_ISR_SYNCERR_Pos (8U)
  12388. #define CRS_ISR_SYNCERR_Msk (0x1UL << CRS_ISR_SYNCERR_Pos) /*!< 0x00000100 */
  12389. #define CRS_ISR_SYNCERR CRS_ISR_SYNCERR_Msk /*!< SYNC error */
  12390. #define CRS_ISR_SYNCMISS_Pos (9U)
  12391. #define CRS_ISR_SYNCMISS_Msk (0x1UL << CRS_ISR_SYNCMISS_Pos) /*!< 0x00000200 */
  12392. #define CRS_ISR_SYNCMISS CRS_ISR_SYNCMISS_Msk /*!< SYNC missed */
  12393. #define CRS_ISR_TRIMOVF_Pos (10U)
  12394. #define CRS_ISR_TRIMOVF_Msk (0x1UL << CRS_ISR_TRIMOVF_Pos) /*!< 0x00000400 */
  12395. #define CRS_ISR_TRIMOVF CRS_ISR_TRIMOVF_Msk /*!< Trimming overflow or underflow */
  12396. #define CRS_ISR_FEDIR_Pos (15U)
  12397. #define CRS_ISR_FEDIR_Msk (0x1UL << CRS_ISR_FEDIR_Pos) /*!< 0x00008000 */
  12398. #define CRS_ISR_FEDIR CRS_ISR_FEDIR_Msk /*!< Frequency error direction */
  12399. #define CRS_ISR_FECAP_Pos (16U)
  12400. #define CRS_ISR_FECAP_Msk (0xFFFFUL << CRS_ISR_FECAP_Pos) /*!< 0xFFFF0000 */
  12401. #define CRS_ISR_FECAP CRS_ISR_FECAP_Msk /*!< Frequency error capture */
  12402. /******************* Bit definition for CRS_ICR register *********************/
  12403. #define CRS_ICR_SYNCOKC_Pos (0U)
  12404. #define CRS_ICR_SYNCOKC_Msk (0x1UL << CRS_ICR_SYNCOKC_Pos) /*!< 0x00000001 */
  12405. #define CRS_ICR_SYNCOKC CRS_ICR_SYNCOKC_Msk /*!< SYNC event OK clear flag */
  12406. #define CRS_ICR_SYNCWARNC_Pos (1U)
  12407. #define CRS_ICR_SYNCWARNC_Msk (0x1UL << CRS_ICR_SYNCWARNC_Pos) /*!< 0x00000002 */
  12408. #define CRS_ICR_SYNCWARNC CRS_ICR_SYNCWARNC_Msk /*!< SYNC warning clear flag */
  12409. #define CRS_ICR_ERRC_Pos (2U)
  12410. #define CRS_ICR_ERRC_Msk (0x1UL << CRS_ICR_ERRC_Pos) /*!< 0x00000004 */
  12411. #define CRS_ICR_ERRC CRS_ICR_ERRC_Msk /*!< Error clear flag */
  12412. #define CRS_ICR_ESYNCC_Pos (3U)
  12413. #define CRS_ICR_ESYNCC_Msk (0x1UL << CRS_ICR_ESYNCC_Pos) /*!< 0x00000008 */
  12414. #define CRS_ICR_ESYNCC CRS_ICR_ESYNCC_Msk /*!< Expected SYNC clear flag */
  12415. /** @addtogroup Exported_macros
  12416. * @{
  12417. */
  12418. /*********************** UART Instances : Asynchronous mode *******************/
  12419. #define IS_UART_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
  12420. /*********************** UART Instances : FIFO mode ***************************/
  12421. #define IS_UART_FIFO_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  12422. ((INSTANCE) == LPUART1))
  12423. /*********************** UART Instances : SPI Slave mode **********************/
  12424. #define IS_UART_SPI_SLAVE_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
  12425. /*********************** USART Instances : Synchronous mode *******************/
  12426. #define IS_USART_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
  12427. /*********************** USART Instances : Auto Baud Rate detection ***********/
  12428. #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
  12429. /*********************** UART Instances : Half-Duplex mode ********************/
  12430. #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  12431. ((INSTANCE) == LPUART1))
  12432. /*********************** UART Instances : LIN mode ****************************/
  12433. #define IS_UART_LIN_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
  12434. /*********************** UART Instances : Wake-up from Stop mode **************/
  12435. #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  12436. ((INSTANCE) == LPUART1))
  12437. /*********************** UART Instances : Hardware Flow control ***************/
  12438. #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  12439. ((INSTANCE) == LPUART1))
  12440. /*********************** UART Instances : Smard card mode *********************/
  12441. #define IS_SMARTCARD_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
  12442. /*********************** UART Instances : Driver Enable ***********************/
  12443. #define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE) (((INSTANCE) == USART1)|| \
  12444. ((INSTANCE) == LPUART1))
  12445. /*********************** UART Instances : IRDA mode ***************************/
  12446. #define IS_IRDA_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
  12447. /******************** LPUART Instance *****************************************/
  12448. #define IS_LPUART_INSTANCE(INSTANCE) ((INSTANCE) == LPUART1)
  12449. /******************************* ADC Instances ********************************/
  12450. #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
  12451. #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC1_COMMON)
  12452. /******************************* AES Instances ********************************/
  12453. #define IS_AES_ALL_INSTANCE(INSTANCE) (((INSTANCE) == AES1) || ((INSTANCE) == AES2))
  12454. /******************************** COMP Instances ******************************/
  12455. #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \
  12456. ((INSTANCE) == COMP2))
  12457. #define IS_COMP_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == COMP12_COMMON)
  12458. /******************** COMP Instances with window mode capability **************/
  12459. #define IS_COMP_WINDOWMODE_INSTANCE(INSTANCE) ((INSTANCE) == COMP2)
  12460. /******************************* CRC Instances ********************************/
  12461. #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
  12462. /******************************** DMA Instances *******************************/
  12463. #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \
  12464. ((INSTANCE) == DMA1_Channel2) || \
  12465. ((INSTANCE) == DMA1_Channel3) || \
  12466. ((INSTANCE) == DMA1_Channel4) || \
  12467. ((INSTANCE) == DMA1_Channel5) || \
  12468. ((INSTANCE) == DMA1_Channel6) || \
  12469. ((INSTANCE) == DMA1_Channel7) || \
  12470. ((INSTANCE) == DMA2_Channel1) || \
  12471. ((INSTANCE) == DMA2_Channel2) || \
  12472. ((INSTANCE) == DMA2_Channel3) || \
  12473. ((INSTANCE) == DMA2_Channel4) || \
  12474. ((INSTANCE) == DMA2_Channel5) || \
  12475. ((INSTANCE) == DMA2_Channel6) || \
  12476. ((INSTANCE) == DMA2_Channel7))
  12477. /******************************** DMAMUX Instances ****************************/
  12478. #define IS_DMAMUX_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DMAMUX1)
  12479. #define IS_DMAMUX_REQUEST_GEN_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMAMUX1_RequestGenerator0) || \
  12480. ((INSTANCE) == DMAMUX1_RequestGenerator1) || \
  12481. ((INSTANCE) == DMAMUX1_RequestGenerator2) || \
  12482. ((INSTANCE) == DMAMUX1_RequestGenerator3))
  12483. /******************************* GPIO Instances *******************************/
  12484. #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
  12485. ((INSTANCE) == GPIOB) || \
  12486. ((INSTANCE) == GPIOC) || \
  12487. ((INSTANCE) == GPIOD) || \
  12488. ((INSTANCE) == GPIOE) || \
  12489. ((INSTANCE) == GPIOH))
  12490. /******************************* GPIO AF Instances ****************************/
  12491. #define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
  12492. /**************************** GPIO Lock Instances *****************************/
  12493. #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
  12494. /******************************** I2C Instances *******************************/
  12495. #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
  12496. ((INSTANCE) == I2C3))
  12497. /****************** I2C Instances : wakeup capability from stop modes *********/
  12498. #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) IS_I2C_ALL_INSTANCE(INSTANCE)
  12499. /******************************* SMBUS Instances ******************************/
  12500. #define IS_SMBUS_ALL_INSTANCE(INSTANCE) IS_I2C_ALL_INSTANCE(INSTANCE)
  12501. /******************************* IPCC Instances ********************************/
  12502. #define IS_IPCC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IPCC)
  12503. /******************************* LCD Instances ********************************/
  12504. #define IS_LCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == LCD)
  12505. /******************************** HSEM Instances *******************************/
  12506. #define IS_HSEM_ALL_INSTANCE(INSTANCE) ((INSTANCE) == HSEM)
  12507. #define HSEM_CPU1_COREID (0x00000004UL)/* Semaphore Core ID */
  12508. #define HSEM_CPU2_COREID (0x00000008UL)/* Semaphore Core ID */
  12509. #define HSEM_SEMID_MIN (0U) /* HSEM ID Min*/
  12510. #define HSEM_SEMID_MAX (31U) /* HSEM ID Max */
  12511. #define HSEM_PROCESSID_MIN (0U) /* HSEM Process ID Min */
  12512. #define HSEM_PROCESSID_MAX (255U) /* HSEM Process ID Max */
  12513. #define HSEM_CLEAR_KEY_MIN (0U) /* HSEM clear Key Min value */
  12514. #define HSEM_CLEAR_KEY_MAX (0xFFFFU) /* HSEM clear Key Max value */
  12515. /******************************** PCD Instances *******************************/
  12516. #define IS_PCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB)
  12517. /******************************** PKA Instances *******************************/
  12518. #define IS_PKA_ALL_INSTANCE(INSTANCE) ((INSTANCE) == PKA)
  12519. /******************************* QUADSPI Instances *******************************/
  12520. #define IS_QUADSPI_ALL_INSTANCE(INSTANCE) ((INSTANCE) == QUADSPI)
  12521. /******************************* RNG Instances ********************************/
  12522. #define IS_RNG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RNG)
  12523. /****************************** RTC Instances *********************************/
  12524. #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
  12525. /******************************** SAI Instances *******************************/
  12526. #define IS_SAI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SAI1_Block_A) || \
  12527. ((INSTANCE) == SAI1_Block_B))
  12528. /******************************** SPI Instances *******************************/
  12529. #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
  12530. ((INSTANCE) == SPI2))
  12531. /****************** LPTIM Instances : All supported instances *****************/
  12532. #define IS_LPTIM_INSTANCE(INSTANCE) (((INSTANCE) == LPTIM1) || \
  12533. ((INSTANCE) == LPTIM2))
  12534. /****************** LPTIM Instances : Encoder mode ****************************/
  12535. #define IS_LPTIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM1)
  12536. /****************** TIM Instances : All supported instances *******************/
  12537. #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  12538. ((INSTANCE) == TIM2) || \
  12539. ((INSTANCE) == TIM16) || \
  12540. ((INSTANCE) == TIM17))
  12541. /****************************** IWDG Instances ********************************/
  12542. #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
  12543. /****************************** WWDG Instances ********************************/
  12544. #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
  12545. /******************************* USB Instances *******************************/
  12546. #define IS_USB_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB)
  12547. /****************** TIM Instances : supporting 32 bits counter ****************/
  12548. #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE) ((INSTANCE) == TIM2)
  12549. /****************** TIM Instances : supporting the break function *************/
  12550. #define IS_TIM_BREAK_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  12551. ((INSTANCE) == TIM16) || \
  12552. ((INSTANCE) == TIM17))
  12553. /************** TIM Instances : supporting Break source selection *************/
  12554. #define IS_TIM_BREAKSOURCE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  12555. ((INSTANCE) == TIM16) || \
  12556. ((INSTANCE) == TIM17))
  12557. /****************** TIM Instances : supporting 2 break inputs *****************/
  12558. #define IS_TIM_BKIN2_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  12559. /************* TIM Instances : at least 1 capture/compare channel *************/
  12560. #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  12561. ((INSTANCE) == TIM2) || \
  12562. ((INSTANCE) == TIM16) || \
  12563. ((INSTANCE) == TIM17))
  12564. /************ TIM Instances : at least 2 capture/compare channels *************/
  12565. #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  12566. ((INSTANCE) == TIM2))
  12567. /************ TIM Instances : at least 3 capture/compare channels *************/
  12568. #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  12569. ((INSTANCE) == TIM2))
  12570. /************ TIM Instances : at least 4 capture/compare channels *************/
  12571. #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  12572. ((INSTANCE) == TIM2))
  12573. /****************** TIM Instances : at least 5 capture/compare channels *******/
  12574. #define IS_TIM_CC5_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  12575. /****************** TIM Instances : at least 6 capture/compare channels *******/
  12576. #define IS_TIM_CC6_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  12577. /************ TIM Instances : DMA requests generation (TIMx_DIER.COMDE) *******/
  12578. #define IS_TIM_CCDMA_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  12579. /****************** TIM Instances : DMA requests generation (TIMx_DIER.UDE) ***/
  12580. #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  12581. ((INSTANCE) == TIM2) || \
  12582. ((INSTANCE) == TIM16) || \
  12583. ((INSTANCE) == TIM17))
  12584. /************ TIM Instances : DMA requests generation (TIMx_DIER.CCxDE) *******/
  12585. #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  12586. ((INSTANCE) == TIM2) || \
  12587. ((INSTANCE) == TIM16) || \
  12588. ((INSTANCE) == TIM17))
  12589. /******************** TIM Instances : DMA burst feature ***********************/
  12590. #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  12591. ((INSTANCE) == TIM2) || \
  12592. ((INSTANCE) == TIM16) || \
  12593. ((INSTANCE) == TIM17))
  12594. /******************* TIM Instances : Timer input selection ********************/
  12595. #define IS_TIM_TISEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  12596. ((INSTANCE) == TIM2) || \
  12597. ((INSTANCE) == TIM16) || \
  12598. ((INSTANCE) == TIM17))
  12599. /******************* TIM Instances : output(s) available **********************/
  12600. #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
  12601. ((((INSTANCE) == TIM1) && \
  12602. (((CHANNEL) == TIM_CHANNEL_1) || \
  12603. ((CHANNEL) == TIM_CHANNEL_2) || \
  12604. ((CHANNEL) == TIM_CHANNEL_3) || \
  12605. ((CHANNEL) == TIM_CHANNEL_4) || \
  12606. ((CHANNEL) == TIM_CHANNEL_5) || \
  12607. ((CHANNEL) == TIM_CHANNEL_6))) \
  12608. || \
  12609. (((INSTANCE) == TIM2) && \
  12610. (((CHANNEL) == TIM_CHANNEL_1) || \
  12611. ((CHANNEL) == TIM_CHANNEL_2) || \
  12612. ((CHANNEL) == TIM_CHANNEL_3) || \
  12613. ((CHANNEL) == TIM_CHANNEL_4))) \
  12614. || \
  12615. (((INSTANCE) == TIM16) && \
  12616. (((CHANNEL) == TIM_CHANNEL_1))) \
  12617. || \
  12618. (((INSTANCE) == TIM17) && \
  12619. (((CHANNEL) == TIM_CHANNEL_1))))
  12620. /****************** TIM Instances : supporting complementary output(s) ********/
  12621. #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
  12622. ((((INSTANCE) == TIM1) && \
  12623. (((CHANNEL) == TIM_CHANNEL_1) || \
  12624. ((CHANNEL) == TIM_CHANNEL_2) || \
  12625. ((CHANNEL) == TIM_CHANNEL_3))) \
  12626. || \
  12627. (((INSTANCE) == TIM17) && \
  12628. ((CHANNEL) == TIM_CHANNEL_1)) \
  12629. || \
  12630. (((INSTANCE) == TIM16) && \
  12631. ((CHANNEL) == TIM_CHANNEL_1)))
  12632. /****************** TIM Instances : supporting clock division *****************/
  12633. #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  12634. ((INSTANCE) == TIM2) || \
  12635. ((INSTANCE) == TIM16) || \
  12636. ((INSTANCE) == TIM17))
  12637. /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/
  12638. #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  12639. ((INSTANCE) == TIM2))
  12640. /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/
  12641. #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  12642. ((INSTANCE) == TIM2))
  12643. /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/
  12644. #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  12645. ((INSTANCE) == TIM2))
  12646. /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/
  12647. #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  12648. ((INSTANCE) == TIM2))
  12649. /****************** TIM Instances : supporting combined 3-phase PWM mode ******/
  12650. #define IS_TIM_COMBINED3PHASEPWM_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  12651. /****************** TIM Instances : supporting commutation event generation ***/
  12652. #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  12653. ((INSTANCE) == TIM16) || \
  12654. ((INSTANCE) == TIM17))
  12655. /****************** TIM Instances : supporting counting mode selection ********/
  12656. #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  12657. ((INSTANCE) == TIM2))
  12658. /****************** TIM Instances : supporting encoder interface **************/
  12659. #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  12660. ((INSTANCE) == TIM2))
  12661. /****************** TIM Instances : supporting Hall sensor interface **********/
  12662. #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  12663. ((INSTANCE) == TIM2))
  12664. /**************** TIM Instances : external trigger input available ************/
  12665. #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  12666. ((INSTANCE) == TIM2))
  12667. /************* TIM Instances : supporting ETR source selection ***************/
  12668. #define IS_TIM_ETRSEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  12669. ((INSTANCE) == TIM2))
  12670. /****** TIM Instances : Master mode available (TIMx_CR2.MMS available )********/
  12671. #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  12672. ((INSTANCE) == TIM2))
  12673. /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
  12674. #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  12675. ((INSTANCE) == TIM2))
  12676. /****************** TIM Instances : supporting OCxREF clear *******************/
  12677. #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  12678. ((INSTANCE) == TIM2))
  12679. /****************** TIM Instances : remapping capability **********************/
  12680. #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  12681. ((INSTANCE) == TIM2) || \
  12682. ((INSTANCE) == TIM16) || \
  12683. ((INSTANCE) == TIM17))
  12684. /****************** TIM Instances : supporting repetition counter *************/
  12685. #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  12686. ((INSTANCE) == TIM16) || \
  12687. ((INSTANCE) == TIM17))
  12688. /****************** TIM Instances : supporting ADC triggering through TRGO2 ***/
  12689. #define IS_TIM_TRGO2_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  12690. /******************* TIM Instances : Timer input XOR function *****************/
  12691. #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  12692. ((INSTANCE) == TIM2))
  12693. /************ TIM Instances : Advanced timers ********************************/
  12694. #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) (((INSTANCE) == TIM1))
  12695. /****************************** TSC Instances *********************************/
  12696. #define IS_TSC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == TSC)
  12697. /**
  12698. * @}
  12699. */
  12700. /**
  12701. * @}
  12702. */
  12703. /**
  12704. * @}
  12705. */
  12706. #ifdef __cplusplus
  12707. }
  12708. #endif /* __cplusplus */
  12709. #endif /* __STM32WB5Mxx_H */
  12710. /**
  12711. * @}
  12712. */
  12713. /**
  12714. * @}
  12715. */
  12716. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/