You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 

315 lines
10 KiB

  1. /**
  2. ******************************************************************************
  3. * @file stm32wbxx_ll_utils.h
  4. * @author MCD Application Team
  5. * @brief Header file of UTILS LL module.
  6. @verbatim
  7. ==============================================================================
  8. ##### How to use this driver #####
  9. ==============================================================================
  10. [..]
  11. The LL UTILS driver contains a set of generic APIs that can be
  12. used by user:
  13. (+) Device electronic signature
  14. (+) Timing functions
  15. (+) PLL configuration functions
  16. @endverbatim
  17. ******************************************************************************
  18. * @attention
  19. *
  20. * <h2><center>&copy; Copyright (c) 2019 STMicroelectronics.
  21. * All rights reserved.</center></h2>
  22. *
  23. * This software component is licensed by ST under BSD 3-Clause license,
  24. * the "License"; You may not use this file except in compliance with the
  25. * License. You may obtain a copy of the License at:
  26. * opensource.org/licenses/BSD-3-Clause
  27. *
  28. ******************************************************************************
  29. */
  30. /* Define to prevent recursive inclusion -------------------------------------*/
  31. #ifndef STM32WBxx_LL_UTILS_H
  32. #define STM32WBxx_LL_UTILS_H
  33. #ifdef __cplusplus
  34. extern "C" {
  35. #endif
  36. /* Includes ------------------------------------------------------------------*/
  37. #include "stm32wbxx.h"
  38. /** @addtogroup STM32WBxx_LL_Driver
  39. * @{
  40. */
  41. /** @defgroup UTILS_LL UTILS
  42. * @{
  43. */
  44. /* Private types -------------------------------------------------------------*/
  45. /* Private variables ---------------------------------------------------------*/
  46. /* Private constants ---------------------------------------------------------*/
  47. /** @defgroup UTILS_LL_Private_Constants UTILS Private Constants
  48. * @{
  49. */
  50. /* Max delay can be used in LL_mDelay */
  51. #define LL_MAX_DELAY 0xFFFFFFFFU
  52. /**
  53. * @brief Unique device ID register base address
  54. */
  55. #define UID_BASE_ADDRESS UID_BASE
  56. /**
  57. * @brief Flash size data register base address
  58. */
  59. #define FLASHSIZE_BASE_ADDRESS FLASHSIZE_BASE
  60. /**
  61. * @brief Package data register base address
  62. */
  63. #define PACKAGE_BASE_ADDRESS PACKAGE_BASE
  64. /**
  65. * @}
  66. */
  67. /* Private macros ------------------------------------------------------------*/
  68. /** @defgroup UTILS_LL_Private_Macros UTILS Private Macros
  69. * @{
  70. */
  71. /**
  72. * @}
  73. */
  74. /* Exported types ------------------------------------------------------------*/
  75. /** @defgroup UTILS_LL_ES_INIT UTILS Exported structures
  76. * @{
  77. */
  78. /**
  79. * @brief UTILS PLL structure definition
  80. */
  81. typedef struct
  82. {
  83. uint32_t PLLM; /*!< Division factor for PLL VCO input clock.
  84. This parameter can be a value of @ref RCC_LL_EC_PLLM_DIV.
  85. This feature can be modified afterwards using unitary function
  86. @ref LL_RCC_PLL_ConfigDomain_SYS(). */
  87. uint32_t PLLN; /*!< Multiplication factor for PLL VCO output clock.
  88. This parameter must be a number between Min_Data = 6 and Max_Data = 127.
  89. This feature can be modified afterwards using unitary function
  90. @ref LL_RCC_PLL_ConfigDomain_SYS(). */
  91. uint32_t PLLR; /*!< Division for the main system clock.
  92. This parameter can be a value of @ref RCC_LL_EC_PLLR_DIV.
  93. This feature can be modified afterwards using unitary function
  94. @ref LL_RCC_PLL_ConfigDomain_SYS(). */
  95. } LL_UTILS_PLLInitTypeDef;
  96. /**
  97. * @brief UTILS System, AHB and APB buses clock configuration structure definition
  98. */
  99. typedef struct
  100. {
  101. uint32_t CPU1CLKDivider; /*!< The CPU1 clock (HCLK1) divider. This clock is derived from the system clock (SYSCLK).
  102. This parameter can be a value of @ref RCC_LL_EC_SYSCLK_DIV.
  103. This feature can be modified afterwards using unitary function
  104. @ref LL_RCC_SetAHBPrescaler(). */
  105. uint32_t CPU2CLKDivider; /*!< The CPU2 clock (HCLK2) divider. This clock is derived from the system clock (SYSCLK).
  106. This parameter can be a value of @ref RCC_LL_EC_SYSCLK_DIV.
  107. This feature can be modified afterwards using unitary function
  108. @ref LL_C2_RCC_SetAHBPrescaler(). */
  109. uint32_t AHB4CLKDivider; /*!< The AHBS clock (HCLK4) divider. This clock is derived from the system clock (SYSCLK).
  110. This parameter can be a value of @ref RCC_LL_EC_SYSCLK_DIV.
  111. This feature can be modified afterwards using unitary function
  112. @ref LL_RCC_SetAHB4Prescaler(). */
  113. uint32_t APB1CLKDivider; /*!< The APB1 clock (PCLK1) divider. This clock is derived from the AHB clock (HCLK1).
  114. This parameter can be a value of @ref RCC_LL_EC_APB1_DIV.
  115. This feature can be modified afterwards using unitary function
  116. @ref LL_RCC_SetAPB1Prescaler(). */
  117. uint32_t APB2CLKDivider; /*!< The APB2 clock (PCLK2) divider. This clock is derived from the AHB clock (HCLK1).
  118. This parameter can be a value of @ref RCC_LL_EC_APB2_DIV.
  119. This feature can be modified afterwards using unitary function
  120. @ref LL_RCC_SetAPB2Prescaler(). */
  121. } LL_UTILS_ClkInitTypeDef;
  122. /**
  123. * @}
  124. */
  125. /* Exported constants --------------------------------------------------------*/
  126. /** @defgroup UTILS_LL_Exported_Constants UTILS Exported Constants
  127. * @{
  128. */
  129. /** @defgroup UTILS_EC_HSE_BYPASS HSE Bypass activation
  130. * @{
  131. */
  132. #define LL_UTILS_HSEBYPASS_OFF 0x00000000U /*!< HSE Bypass is not enabled */
  133. #define LL_UTILS_HSEBYPASS_ON 0x00000001U /*!< HSE Bypass is enabled */
  134. /**
  135. * @}
  136. */
  137. /** @defgroup UTILS_EC_PACKAGETYPE PACKAGE TYPE
  138. * @{
  139. */
  140. #define LL_UTILS_PACKAGETYPE_CSP100 0x00000011U /*!< CSP100/BGA129 package type */
  141. #define LL_UTILS_PACKAGETYPE_QFN68 0x00000013U /*!< QFN68 package type */
  142. #define LL_UTILS_PACKAGETYPE_QFN48 0x0000000AU /*!< QFN48 package type */
  143. /**
  144. * @}
  145. */
  146. /**
  147. * @}
  148. */
  149. /* Exported macro ------------------------------------------------------------*/
  150. /* Exported functions --------------------------------------------------------*/
  151. /** @defgroup UTILS_LL_Exported_Functions UTILS Exported Functions
  152. * @{
  153. */
  154. /** @defgroup UTILS_EF_DEVICE_ELECTRONIC_SIGNATURE DEVICE ELECTRONIC SIGNATURE
  155. * @{
  156. */
  157. /**
  158. * @brief Get Word0 of the unique device identifier (UID based on 96 bits)
  159. * @retval UID[31:0]: X and Y coordinates on the wafer expressed in BCD format
  160. */
  161. __STATIC_INLINE uint32_t LL_GetUID_Word0(void)
  162. {
  163. return (uint32_t)(READ_REG(*((uint32_t *)UID_BASE_ADDRESS)));
  164. }
  165. /**
  166. * @brief Get Word1 of the unique device identifier (UID based on 96 bits)
  167. * @retval UID[63:32]: Wafer number (UID[39:32]) & LOT_NUM[23:0] (UID[63:40])
  168. */
  169. __STATIC_INLINE uint32_t LL_GetUID_Word1(void)
  170. {
  171. return (uint32_t)(READ_REG(*((uint32_t *)(UID_BASE_ADDRESS + 4U))));
  172. }
  173. /**
  174. * @brief Get Word2 of the unique device identifier (UID based on 96 bits)
  175. * @retval UID[95:64]: Lot number (ASCII encoded) - LOT_NUM[55:24]
  176. */
  177. __STATIC_INLINE uint32_t LL_GetUID_Word2(void)
  178. {
  179. return (uint32_t)(READ_REG(*((uint32_t *)(UID_BASE_ADDRESS + 8U))));
  180. }
  181. /**
  182. * @brief Get Flash memory size
  183. * @note This bitfield indicates the size of the device Flash memory expressed in
  184. * Kbytes. As an example, 0x040 corresponds to 64 Kbytes.
  185. * @retval FLASH_SIZE[15:0]: Flash memory size
  186. */
  187. __STATIC_INLINE uint32_t LL_GetFlashSize(void)
  188. {
  189. return (uint32_t)(READ_REG(*((uint32_t *)FLASHSIZE_BASE_ADDRESS)) & 0x0000FFFFUL);
  190. }
  191. /**
  192. * @brief Get Package type
  193. * @retval Returned value can be one of the following values:
  194. * @arg @ref LL_UTILS_PACKAGETYPE_CSP100
  195. * @arg @ref LL_UTILS_PACKAGETYPE_QFN68
  196. * @arg @ref LL_UTILS_PACKAGETYPE_QFN48
  197. *
  198. */
  199. __STATIC_INLINE uint32_t LL_GetPackageType(void)
  200. {
  201. return (uint32_t)(READ_REG(*((uint32_t *)PACKAGE_BASE_ADDRESS)) & 0x1FU);
  202. }
  203. /**
  204. * @}
  205. */
  206. /** @defgroup UTILS_LL_EF_DELAY DELAY
  207. * @{
  208. */
  209. /**
  210. * @brief This function configures the Cortex-M SysTick source of the time base.
  211. * @param HCLKFrequency HCLK frequency in Hz (can be calculated thanks to RCC helper macro or function @ref LL_RCC_GetSystemClocksFreq (HCLK1_Frequency field))
  212. * @note When a RTOS is used, it is recommended to avoid changing the SysTick
  213. * configuration by calling this function, for a delay use rather osDelay RTOS service.
  214. * @param Ticks Number of ticks
  215. * @retval None
  216. */
  217. __STATIC_INLINE void LL_InitTick(uint32_t HCLKFrequency, uint32_t Ticks)
  218. {
  219. /* Configure the SysTick to have interrupt in 1ms time base */
  220. SysTick->LOAD = (uint32_t)((HCLKFrequency / Ticks) - 1UL); /* set reload register */
  221. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  222. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  223. SysTick_CTRL_ENABLE_Msk; /* Enable the Systick Timer */
  224. }
  225. void LL_Init1msTick(uint32_t HCLKFrequency);
  226. void LL_mDelay(uint32_t Delay);
  227. /**
  228. * @}
  229. */
  230. /** @defgroup UTILS_EF_SYSTEM SYSTEM
  231. * @{
  232. */
  233. void LL_SetSystemCoreClock(uint32_t HCLKFrequency);
  234. ErrorStatus LL_SetFlashLatency(uint32_t HCLK4Frequency);
  235. ErrorStatus LL_PLL_ConfigSystemClock_MSI(LL_UTILS_PLLInitTypeDef *UTILS_PLLInitStruct,
  236. LL_UTILS_ClkInitTypeDef *UTILS_ClkInitStruct);
  237. ErrorStatus LL_PLL_ConfigSystemClock_HSI(LL_UTILS_PLLInitTypeDef *UTILS_PLLInitStruct,
  238. LL_UTILS_ClkInitTypeDef *UTILS_ClkInitStruct);
  239. ErrorStatus LL_PLL_ConfigSystemClock_HSE(uint32_t HSEBypass,
  240. LL_UTILS_PLLInitTypeDef *UTILS_PLLInitStruct, LL_UTILS_ClkInitTypeDef *UTILS_ClkInitStruct);
  241. /**
  242. * @}
  243. */
  244. /**
  245. * @}
  246. */
  247. /**
  248. * @}
  249. */
  250. /**
  251. * @}
  252. */
  253. #ifdef __cplusplus
  254. }
  255. #endif
  256. #endif /* STM32WBxx_LL_UTILS_H */
  257. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/