You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 

417 lines
18 KiB

  1. ;********************** COPYRIGHT(c) 2017 STMicroelectronics ******************
  2. ;* File Name : startup_stm32l451xx.s
  3. ;* Author : MCD Application Team
  4. ;* Version : V1.3.2
  5. ;* Date : 16-June-2017
  6. ;* Description : STM32L451xx Ultra Low Power devices vector table for MDK-ARM toolchain.
  7. ;* This module performs:
  8. ;* - Set the initial SP
  9. ;* - Set the initial PC == Reset_Handler
  10. ;* - Set the vector table entries with the exceptions ISR address
  11. ;* - Branches to __main in the C library (which eventually
  12. ;* calls main()).
  13. ;* After Reset the Cortex-M4 processor is in Thread mode,
  14. ;* priority is Privileged, and the Stack is set to Main.
  15. ;* <<< Use Configuration Wizard in Context Menu >>>
  16. ;*******************************************************************************
  17. ;*
  18. ;* Redistribution and use in source and binary forms, with or without modification,
  19. ;* are permitted provided that the following conditions are met:
  20. ;* 1. Redistributions of source code must retain the above copyright notice,
  21. ;* this list of conditions and the following disclaimer.
  22. ;* 2. Redistributions in binary form must reproduce the above copyright notice,
  23. ;* this list of conditions and the following disclaimer in the documentation
  24. ;* and/or other materials provided with the distribution.
  25. ;* 3. Neither the name of STMicroelectronics nor the names of its contributors
  26. ;* may be used to endorse or promote products derived from this software
  27. ;* without specific prior written permission.
  28. ;*
  29. ;* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  30. ;* AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  31. ;* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  32. ;* DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  33. ;* FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  34. ;* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  35. ;* SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  36. ;* CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  37. ;* OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  38. ;* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  39. ;*
  40. ;*******************************************************************************
  41. ;
  42. ; Amount of memory (in bytes) allocated for Stack
  43. ; Tailor this value to your application needs
  44. ; <h> Stack Configuration
  45. ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8>
  46. ; </h>
  47. Stack_Size EQU 0x400;
  48. AREA STACK, NOINIT, READWRITE, ALIGN=3
  49. Stack_Mem SPACE Stack_Size
  50. __initial_sp
  51. ; <h> Heap Configuration
  52. ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8>
  53. ; </h>
  54. Heap_Size EQU 0x200;
  55. AREA HEAP, NOINIT, READWRITE, ALIGN=3
  56. __heap_base
  57. Heap_Mem SPACE Heap_Size
  58. __heap_limit
  59. PRESERVE8
  60. THUMB
  61. ; Vector Table Mapped to Address 0 at Reset
  62. AREA RESET, DATA, READONLY
  63. EXPORT __Vectors
  64. EXPORT __Vectors_End
  65. EXPORT __Vectors_Size
  66. __Vectors DCD __initial_sp ; Top of Stack
  67. DCD Reset_Handler ; Reset Handler
  68. DCD NMI_Handler ; NMI Handler
  69. DCD HardFault_Handler ; Hard Fault Handler
  70. DCD MemManage_Handler ; MPU Fault Handler
  71. DCD BusFault_Handler ; Bus Fault Handler
  72. DCD UsageFault_Handler ; Usage Fault Handler
  73. DCD 0 ; Reserved
  74. DCD 0 ; Reserved
  75. DCD 0 ; Reserved
  76. DCD 0 ; Reserved
  77. DCD SVC_Handler ; SVCall Handler
  78. DCD DebugMon_Handler ; Debug Monitor Handler
  79. DCD 0 ; Reserved
  80. DCD PendSV_Handler ; PendSV Handler
  81. DCD SysTick_Handler ; SysTick Handler
  82. ; External Interrupts
  83. DCD WWDG_IRQHandler ; Window WatchDog
  84. DCD PVD_PVM_IRQHandler ; PVD/PVM1/PVM2/PVM3/PVM4 through EXTI Line detection
  85. DCD TAMP_STAMP_IRQHandler ; Tamper and TimeStamps through the EXTI line
  86. DCD RTC_WKUP_IRQHandler ; RTC Wakeup through the EXTI line
  87. DCD FLASH_IRQHandler ; FLASH
  88. DCD RCC_IRQHandler ; RCC
  89. DCD EXTI0_IRQHandler ; EXTI Line0
  90. DCD EXTI1_IRQHandler ; EXTI Line1
  91. DCD EXTI2_IRQHandler ; EXTI Line2
  92. DCD EXTI3_IRQHandler ; EXTI Line3
  93. DCD EXTI4_IRQHandler ; EXTI Line4
  94. DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1
  95. DCD DMA1_Channel2_IRQHandler ; DMA1 Channel 2
  96. DCD DMA1_Channel3_IRQHandler ; DMA1 Channel 3
  97. DCD DMA1_Channel4_IRQHandler ; DMA1 Channel 4
  98. DCD DMA1_Channel5_IRQHandler ; DMA1 Channel 5
  99. DCD DMA1_Channel6_IRQHandler ; DMA1 Channel 6
  100. DCD DMA1_Channel7_IRQHandler ; DMA1 Channel 7
  101. DCD ADC1_IRQHandler ; ADC1
  102. DCD CAN1_TX_IRQHandler ; CAN1 TX
  103. DCD CAN1_RX0_IRQHandler ; CAN1 RX0
  104. DCD CAN1_RX1_IRQHandler ; CAN1 RX1
  105. DCD CAN1_SCE_IRQHandler ; CAN1 SCE
  106. DCD EXTI9_5_IRQHandler ; External Line[9:5]s
  107. DCD TIM1_BRK_TIM15_IRQHandler ; TIM1 Break and TIM15
  108. DCD TIM1_UP_TIM16_IRQHandler ; TIM1 Update and TIM16
  109. DCD TIM1_TRG_COM_IRQHandler ; TIM1 Trigger and Commutation
  110. DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare
  111. DCD TIM2_IRQHandler ; TIM2
  112. DCD TIM3_IRQHandler ; TIM3
  113. DCD 0 ; Reserved
  114. DCD I2C1_EV_IRQHandler ; I2C1 Event
  115. DCD I2C1_ER_IRQHandler ; I2C1 Error
  116. DCD I2C2_EV_IRQHandler ; I2C2 Event
  117. DCD I2C2_ER_IRQHandler ; I2C2 Error
  118. DCD SPI1_IRQHandler ; SPI1
  119. DCD SPI2_IRQHandler ; SPI2
  120. DCD USART1_IRQHandler ; USART1
  121. DCD USART2_IRQHandler ; USART2
  122. DCD USART3_IRQHandler ; USART3
  123. DCD EXTI15_10_IRQHandler ; External Line[15:10]
  124. DCD RTC_Alarm_IRQHandler ; RTC Alarm (A and B) through EXTI Line
  125. DCD 0 ; Reserved
  126. DCD 0 ; Reserved
  127. DCD 0 ; Reserved
  128. DCD 0 ; Reserved
  129. DCD 0 ; Reserved
  130. DCD 0 ; Reserved
  131. DCD 0 ; Reserved
  132. DCD SDMMC1_IRQHandler ; SDMMC1
  133. DCD 0 ; Reserved
  134. DCD SPI3_IRQHandler ; SPI3
  135. DCD UART4_IRQHandler ; UART4
  136. DCD 0 ; Reserved
  137. DCD TIM6_DAC_IRQHandler ; TIM6 and DAC1&2 underrun errors
  138. DCD 0 ; Reserved
  139. DCD DMA2_Channel1_IRQHandler ; DMA2 Channel 1
  140. DCD DMA2_Channel2_IRQHandler ; DMA2 Channel 2
  141. DCD DMA2_Channel3_IRQHandler ; DMA2 Channel 3
  142. DCD DMA2_Channel4_IRQHandler ; DMA2 Channel 4
  143. DCD DMA2_Channel5_IRQHandler ; DMA2 Channel 5
  144. DCD DFSDM1_FLT0_IRQHandler ; DFSDM1 Filter 0 global Interrupt
  145. DCD DFSDM1_FLT1_IRQHandler ; DFSDM1 Filter 1 global Interrupt
  146. DCD 0 ; Reserved
  147. DCD COMP_IRQHandler ; COMP Interrupt
  148. DCD LPTIM1_IRQHandler ; LP TIM1 interrupt
  149. DCD LPTIM2_IRQHandler ; LP TIM2 interrupt
  150. DCD 0 ; Reserved
  151. DCD DMA2_Channel6_IRQHandler ; DMA2 Channel 6
  152. DCD DMA2_Channel7_IRQHandler ; DMA2 Channel 7
  153. DCD LPUART1_IRQHandler ; LP UART1 interrupt
  154. DCD QUADSPI_IRQHandler ; Quad SPI global interrupt
  155. DCD I2C3_EV_IRQHandler ; I2C3 event
  156. DCD I2C3_ER_IRQHandler ; I2C3 error
  157. DCD SAI1_IRQHandler ; Serial Audio Interface 1 global interrupt
  158. DCD 0 ; Reserved
  159. DCD 0 ; Reserved
  160. DCD TSC_IRQHandler ; Touch Sense Controller global interrupt
  161. DCD 0 ; Reserved
  162. DCD 0 ; Reserved
  163. DCD RNG_IRQHandler ; RNG global interrupt
  164. DCD FPU_IRQHandler ; FPU
  165. DCD CRS_IRQHandler ; CRS interrupt
  166. DCD I2C4_EV_IRQHandler ; I2C4 event
  167. DCD I2C4_ER_IRQHandler ; I2C4 error
  168. __Vectors_End
  169. __Vectors_Size EQU __Vectors_End - __Vectors
  170. AREA |.text|, CODE, READONLY
  171. ; Reset handler
  172. Reset_Handler PROC
  173. EXPORT Reset_Handler [WEAK]
  174. IMPORT SystemInit
  175. IMPORT __main
  176. LDR R0, =SystemInit
  177. BLX R0
  178. LDR R0, =__main
  179. BX R0
  180. ENDP
  181. ; Dummy Exception Handlers (infinite loops which can be modified)
  182. NMI_Handler PROC
  183. EXPORT NMI_Handler [WEAK]
  184. B .
  185. ENDP
  186. HardFault_Handler\
  187. PROC
  188. EXPORT HardFault_Handler [WEAK]
  189. B .
  190. ENDP
  191. MemManage_Handler\
  192. PROC
  193. EXPORT MemManage_Handler [WEAK]
  194. B .
  195. ENDP
  196. BusFault_Handler\
  197. PROC
  198. EXPORT BusFault_Handler [WEAK]
  199. B .
  200. ENDP
  201. UsageFault_Handler\
  202. PROC
  203. EXPORT UsageFault_Handler [WEAK]
  204. B .
  205. ENDP
  206. SVC_Handler PROC
  207. EXPORT SVC_Handler [WEAK]
  208. B .
  209. ENDP
  210. DebugMon_Handler\
  211. PROC
  212. EXPORT DebugMon_Handler [WEAK]
  213. B .
  214. ENDP
  215. PendSV_Handler PROC
  216. EXPORT PendSV_Handler [WEAK]
  217. B .
  218. ENDP
  219. SysTick_Handler PROC
  220. EXPORT SysTick_Handler [WEAK]
  221. B .
  222. ENDP
  223. Default_Handler PROC
  224. EXPORT WWDG_IRQHandler [WEAK]
  225. EXPORT PVD_PVM_IRQHandler [WEAK]
  226. EXPORT TAMP_STAMP_IRQHandler [WEAK]
  227. EXPORT RTC_WKUP_IRQHandler [WEAK]
  228. EXPORT FLASH_IRQHandler [WEAK]
  229. EXPORT RCC_IRQHandler [WEAK]
  230. EXPORT EXTI0_IRQHandler [WEAK]
  231. EXPORT EXTI1_IRQHandler [WEAK]
  232. EXPORT EXTI2_IRQHandler [WEAK]
  233. EXPORT EXTI3_IRQHandler [WEAK]
  234. EXPORT EXTI4_IRQHandler [WEAK]
  235. EXPORT DMA1_Channel1_IRQHandler [WEAK]
  236. EXPORT DMA1_Channel2_IRQHandler [WEAK]
  237. EXPORT DMA1_Channel3_IRQHandler [WEAK]
  238. EXPORT DMA1_Channel4_IRQHandler [WEAK]
  239. EXPORT DMA1_Channel5_IRQHandler [WEAK]
  240. EXPORT DMA1_Channel6_IRQHandler [WEAK]
  241. EXPORT DMA1_Channel7_IRQHandler [WEAK]
  242. EXPORT ADC1_IRQHandler [WEAK]
  243. EXPORT CAN1_TX_IRQHandler [WEAK]
  244. EXPORT CAN1_RX0_IRQHandler [WEAK]
  245. EXPORT CAN1_RX1_IRQHandler [WEAK]
  246. EXPORT CAN1_SCE_IRQHandler [WEAK]
  247. EXPORT EXTI9_5_IRQHandler [WEAK]
  248. EXPORT TIM1_BRK_TIM15_IRQHandler [WEAK]
  249. EXPORT TIM1_UP_TIM16_IRQHandler [WEAK]
  250. EXPORT TIM1_TRG_COM_IRQHandler [WEAK]
  251. EXPORT TIM1_CC_IRQHandler [WEAK]
  252. EXPORT TIM2_IRQHandler [WEAK]
  253. EXPORT TIM3_IRQHandler [WEAK]
  254. EXPORT I2C1_EV_IRQHandler [WEAK]
  255. EXPORT I2C1_ER_IRQHandler [WEAK]
  256. EXPORT I2C2_EV_IRQHandler [WEAK]
  257. EXPORT I2C2_ER_IRQHandler [WEAK]
  258. EXPORT SPI1_IRQHandler [WEAK]
  259. EXPORT SPI2_IRQHandler [WEAK]
  260. EXPORT USART1_IRQHandler [WEAK]
  261. EXPORT USART2_IRQHandler [WEAK]
  262. EXPORT USART3_IRQHandler [WEAK]
  263. EXPORT EXTI15_10_IRQHandler [WEAK]
  264. EXPORT RTC_Alarm_IRQHandler [WEAK]
  265. EXPORT SDMMC1_IRQHandler [WEAK]
  266. EXPORT SPI3_IRQHandler [WEAK]
  267. EXPORT UART4_IRQHandler [WEAK]
  268. EXPORT TIM6_DAC_IRQHandler [WEAK]
  269. EXPORT DMA2_Channel1_IRQHandler [WEAK]
  270. EXPORT DMA2_Channel2_IRQHandler [WEAK]
  271. EXPORT DMA2_Channel3_IRQHandler [WEAK]
  272. EXPORT DMA2_Channel4_IRQHandler [WEAK]
  273. EXPORT DMA2_Channel5_IRQHandler [WEAK]
  274. EXPORT DFSDM1_FLT0_IRQHandler [WEAK]
  275. EXPORT DFSDM1_FLT1_IRQHandler [WEAK]
  276. EXPORT COMP_IRQHandler [WEAK]
  277. EXPORT LPTIM1_IRQHandler [WEAK]
  278. EXPORT LPTIM2_IRQHandler [WEAK]
  279. EXPORT DMA2_Channel6_IRQHandler [WEAK]
  280. EXPORT DMA2_Channel7_IRQHandler [WEAK]
  281. EXPORT LPUART1_IRQHandler [WEAK]
  282. EXPORT QUADSPI_IRQHandler [WEAK]
  283. EXPORT I2C3_EV_IRQHandler [WEAK]
  284. EXPORT I2C3_ER_IRQHandler [WEAK]
  285. EXPORT SAI1_IRQHandler [WEAK]
  286. EXPORT TSC_IRQHandler [WEAK]
  287. EXPORT RNG_IRQHandler [WEAK]
  288. EXPORT FPU_IRQHandler [WEAK]
  289. EXPORT CRS_IRQHandler [WEAK]
  290. EXPORT I2C4_EV_IRQHandler [WEAK]
  291. EXPORT I2C4_ER_IRQHandler [WEAK]
  292. WWDG_IRQHandler
  293. PVD_PVM_IRQHandler
  294. TAMP_STAMP_IRQHandler
  295. RTC_WKUP_IRQHandler
  296. FLASH_IRQHandler
  297. RCC_IRQHandler
  298. EXTI0_IRQHandler
  299. EXTI1_IRQHandler
  300. EXTI2_IRQHandler
  301. EXTI3_IRQHandler
  302. EXTI4_IRQHandler
  303. DMA1_Channel1_IRQHandler
  304. DMA1_Channel2_IRQHandler
  305. DMA1_Channel3_IRQHandler
  306. DMA1_Channel4_IRQHandler
  307. DMA1_Channel5_IRQHandler
  308. DMA1_Channel6_IRQHandler
  309. DMA1_Channel7_IRQHandler
  310. ADC1_IRQHandler
  311. CAN1_TX_IRQHandler
  312. CAN1_RX0_IRQHandler
  313. CAN1_RX1_IRQHandler
  314. CAN1_SCE_IRQHandler
  315. EXTI9_5_IRQHandler
  316. TIM1_BRK_TIM15_IRQHandler
  317. TIM1_UP_TIM16_IRQHandler
  318. TIM1_TRG_COM_IRQHandler
  319. TIM1_CC_IRQHandler
  320. TIM2_IRQHandler
  321. TIM3_IRQHandler
  322. I2C1_EV_IRQHandler
  323. I2C1_ER_IRQHandler
  324. I2C2_EV_IRQHandler
  325. I2C2_ER_IRQHandler
  326. SPI1_IRQHandler
  327. SPI2_IRQHandler
  328. USART1_IRQHandler
  329. USART2_IRQHandler
  330. USART3_IRQHandler
  331. EXTI15_10_IRQHandler
  332. RTC_Alarm_IRQHandler
  333. SDMMC1_IRQHandler
  334. SPI3_IRQHandler
  335. UART4_IRQHandler
  336. TIM6_DAC_IRQHandler
  337. DMA2_Channel1_IRQHandler
  338. DMA2_Channel2_IRQHandler
  339. DMA2_Channel3_IRQHandler
  340. DMA2_Channel4_IRQHandler
  341. DMA2_Channel5_IRQHandler
  342. DFSDM1_FLT0_IRQHandler
  343. DFSDM1_FLT1_IRQHandler
  344. COMP_IRQHandler
  345. LPTIM1_IRQHandler
  346. LPTIM2_IRQHandler
  347. DMA2_Channel6_IRQHandler
  348. DMA2_Channel7_IRQHandler
  349. LPUART1_IRQHandler
  350. QUADSPI_IRQHandler
  351. I2C3_EV_IRQHandler
  352. I2C3_ER_IRQHandler
  353. SAI1_IRQHandler
  354. TSC_IRQHandler
  355. RNG_IRQHandler
  356. FPU_IRQHandler
  357. CRS_IRQHandler
  358. I2C4_EV_IRQHandler
  359. I2C4_ER_IRQHandler
  360. B .
  361. ENDP
  362. ALIGN
  363. ;*******************************************************************************
  364. ; User Stack and Heap initialization
  365. ;*******************************************************************************
  366. IF :DEF:__MICROLIB
  367. EXPORT __initial_sp
  368. EXPORT __heap_base
  369. EXPORT __heap_limit
  370. ELSE
  371. IMPORT __use_two_region_memory
  372. EXPORT __user_initial_stackheap
  373. __user_initial_stackheap
  374. LDR R0, = Heap_Mem
  375. LDR R1, =(Stack_Mem + Stack_Size)
  376. LDR R2, = (Heap_Mem + Heap_Size)
  377. LDR R3, = Stack_Mem
  378. BX LR
  379. ALIGN
  380. ENDIF
  381. END
  382. ;************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE*****