You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 

22909 lines
1.7 MiB

  1. /**
  2. ******************************************************************************
  3. * @file stm32h7b3xx.h
  4. * @author MCD Application Team
  5. * @brief CMSIS STM32H7B3xx Device Peripheral Access Layer Header File.
  6. *
  7. * This file contains:
  8. * - Data structures and the address mapping for all peripherals
  9. * - Peripheral's registers declarations and bits definition
  10. * - Macros to access peripheral's registers hardware
  11. *
  12. ******************************************************************************
  13. * @attention
  14. *
  15. * <h2><center>&copy; Copyright (c) 2019 STMicroelectronics.
  16. * All rights reserved.</center></h2>
  17. *
  18. * This software component is licensed by ST under BSD 3-Clause license,
  19. * the "License"; You may not use this file except in compliance with the
  20. * License. You may obtain a copy of the License at:
  21. * opensource.org/licenses/BSD-3-Clause
  22. *
  23. ******************************************************************************
  24. */
  25. /** @addtogroup CMSIS_Device
  26. * @{
  27. */
  28. /** @addtogroup stm32h7b3xx
  29. * @{
  30. */
  31. #ifndef STM32H7B3xx_H
  32. #define STM32H7B3xx_H
  33. #ifdef __cplusplus
  34. extern "C" {
  35. #endif /* __cplusplus */
  36. /** @addtogroup Peripheral_interrupt_number_definition
  37. * @{
  38. */
  39. /**
  40. * @brief STM32H7XX Interrupt Number Definition, according to the selected device
  41. * in @ref Library_configuration_section
  42. */
  43. typedef enum
  44. {
  45. /****** Cortex-M Processor Exceptions Numbers *****************************************************************/
  46. NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */
  47. HardFault_IRQn = -13, /*!< 4 Cortex-M Memory Management Interrupt */
  48. MemoryManagement_IRQn = -12, /*!< 4 Cortex-M Memory Management Interrupt */
  49. BusFault_IRQn = -11, /*!< 5 Cortex-M Bus Fault Interrupt */
  50. UsageFault_IRQn = -10, /*!< 6 Cortex-M Usage Fault Interrupt */
  51. SVCall_IRQn = -5, /*!< 11 Cortex-M SV Call Interrupt */
  52. DebugMonitor_IRQn = -4, /*!< 12 Cortex-M Debug Monitor Interrupt */
  53. PendSV_IRQn = -2, /*!< 14 Cortex-M Pend SV Interrupt */
  54. SysTick_IRQn = -1, /*!< 15 Cortex-M System Tick Interrupt */
  55. /****** STM32 specific Interrupt Numbers **********************************************************************/
  56. WWDG_IRQn = 0, /*!< Window WatchDog Interrupt ( wwdg1_it, wwdg2_it) */
  57. PVD_PVM_IRQn = 1, /*!< PVD/PVM through EXTI Line detection Interrupt */
  58. RTC_TAMP_STAMP_CSS_LSE_IRQn = 2, /*!< Tamper, TimeStamp, CSS and LSE interrupts through the EXTI line */
  59. RTC_WKUP_IRQn = 3, /*!< RTC Wakeup interrupt through the EXTI line */
  60. FLASH_IRQn = 4, /*!< FLASH global Interrupt */
  61. RCC_IRQn = 5, /*!< RCC global Interrupt */
  62. EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */
  63. EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */
  64. EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */
  65. EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */
  66. EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */
  67. DMA1_Stream0_IRQn = 11, /*!< DMA1 Stream 0 global Interrupt */
  68. DMA1_Stream1_IRQn = 12, /*!< DMA1 Stream 1 global Interrupt */
  69. DMA1_Stream2_IRQn = 13, /*!< DMA1 Stream 2 global Interrupt */
  70. DMA1_Stream3_IRQn = 14, /*!< DMA1 Stream 3 global Interrupt */
  71. DMA1_Stream4_IRQn = 15, /*!< DMA1 Stream 4 global Interrupt */
  72. DMA1_Stream5_IRQn = 16, /*!< DMA1 Stream 5 global Interrupt */
  73. DMA1_Stream6_IRQn = 17, /*!< DMA1 Stream 6 global Interrupt */
  74. ADC_IRQn = 18, /*!< ADC1 and ADC2 global Interrupts */
  75. FDCAN1_IT0_IRQn = 19, /*!< FDCAN1 Interrupt line 0 */
  76. FDCAN2_IT0_IRQn = 20, /*!< FDCAN2 Interrupt line 0 */
  77. FDCAN1_IT1_IRQn = 21, /*!< FDCAN1 Interrupt line 1 */
  78. FDCAN2_IT1_IRQn = 22, /*!< FDCAN2 Interrupt line 1 */
  79. EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */
  80. TIM1_BRK_IRQn = 24, /*!< TIM1 Break Interrupt */
  81. TIM1_UP_IRQn = 25, /*!< TIM1 Update Interrupt */
  82. TIM1_TRG_COM_IRQn = 26, /*!< TIM1 Trigger and Commutation Interrupt */
  83. TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */
  84. TIM2_IRQn = 28, /*!< TIM2 global Interrupt */
  85. TIM3_IRQn = 29, /*!< TIM3 global Interrupt */
  86. TIM4_IRQn = 30, /*!< TIM4 global Interrupt */
  87. I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */
  88. I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */
  89. I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */
  90. I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */
  91. SPI1_IRQn = 35, /*!< SPI1 global Interrupt */
  92. SPI2_IRQn = 36, /*!< SPI2 global Interrupt */
  93. USART1_IRQn = 37, /*!< USART1 global Interrupt */
  94. USART2_IRQn = 38, /*!< USART2 global Interrupt */
  95. USART3_IRQn = 39, /*!< USART3 global Interrupt */
  96. EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */
  97. RTC_Alarm_IRQn = 41, /*!< RTC Alarm (A and B) through EXTI Line Interrupt */
  98. DFSDM2_IRQn = 42, /*!< DFSDM2 global Interrupt */
  99. TIM8_BRK_TIM12_IRQn = 43, /*!< TIM8 Break Interrupt and TIM12 global interrupt */
  100. TIM8_UP_TIM13_IRQn = 44, /*!< TIM8 Update Interrupt and TIM13 global interrupt */
  101. TIM8_TRG_COM_TIM14_IRQn = 45, /*!< TIM8 Trigger and Commutation Interrupt and TIM14 global interrupt */
  102. TIM8_CC_IRQn = 46, /*!< TIM8 Capture Compare Interrupt */
  103. DMA1_Stream7_IRQn = 47, /*!< DMA1 Stream7 Interrupt */
  104. FMC_IRQn = 48, /*!< FMC global Interrupt */
  105. SDMMC1_IRQn = 49, /*!< SDMMC1 global Interrupt */
  106. TIM5_IRQn = 50, /*!< TIM5 global Interrupt */
  107. SPI3_IRQn = 51, /*!< SPI3 global Interrupt */
  108. UART4_IRQn = 52, /*!< UART4 global Interrupt */
  109. UART5_IRQn = 53, /*!< UART5 global Interrupt */
  110. TIM6_DAC_IRQn = 54, /*!< TIM6 global and DAC1&2 underrun error interrupts */
  111. TIM7_IRQn = 55, /*!< TIM7 global interrupt */
  112. DMA2_Stream0_IRQn = 56, /*!< DMA2 Stream 0 global Interrupt */
  113. DMA2_Stream1_IRQn = 57, /*!< DMA2 Stream 1 global Interrupt */
  114. DMA2_Stream2_IRQn = 58, /*!< DMA2 Stream 2 global Interrupt */
  115. DMA2_Stream3_IRQn = 59, /*!< DMA2 Stream 3 global Interrupt */
  116. DMA2_Stream4_IRQn = 60, /*!< DMA2 Stream 4 global Interrupt */
  117. FDCAN_CAL_IRQn = 63, /*!< FDCAN Calibration unit Interrupt */
  118. DFSDM1_FLT4_IRQn = 64, /*!< DFSDM Filter4 Interrupt */
  119. DFSDM1_FLT5_IRQn = 65, /*!< DFSDM Filter5 Interrupt */
  120. DFSDM1_FLT6_IRQn = 66, /*!< DFSDM Filter6 Interrupt */
  121. DFSDM1_FLT7_IRQn = 67, /*!< DFSDM Filter7 Interrupt */
  122. DMA2_Stream5_IRQn = 68, /*!< DMA2 Stream 5 global interrupt */
  123. DMA2_Stream6_IRQn = 69, /*!< DMA2 Stream 6 global interrupt */
  124. DMA2_Stream7_IRQn = 70, /*!< DMA2 Stream 7 global interrupt */
  125. USART6_IRQn = 71, /*!< USART6 global interrupt */
  126. I2C3_EV_IRQn = 72, /*!< I2C3 event interrupt */
  127. I2C3_ER_IRQn = 73, /*!< I2C3 error interrupt */
  128. OTG_HS_EP1_OUT_IRQn = 74, /*!< USB OTG HS End Point 1 Out global interrupt */
  129. OTG_HS_EP1_IN_IRQn = 75, /*!< USB OTG HS End Point 1 In global interrupt */
  130. OTG_HS_WKUP_IRQn = 76, /*!< USB OTG HS Wakeup through EXTI interrupt */
  131. OTG_HS_IRQn = 77, /*!< USB OTG HS global interrupt */
  132. DCMI_PSSI_IRQn = 78, /*!< DCMI and PSSI global interrupt */
  133. CRYP_IRQn = 79, /*!< CRYP crypto global interrupt */
  134. HASH_RNG_IRQn = 80, /*!< HASH and RNG global interrupt */
  135. FPU_IRQn = 81, /*!< FPU global interrupt */
  136. UART7_IRQn = 82, /*!< UART7 global interrupt */
  137. UART8_IRQn = 83, /*!< UART8 global interrupt */
  138. SPI4_IRQn = 84, /*!< SPI4 global Interrupt */
  139. SPI5_IRQn = 85, /*!< SPI5 global Interrupt */
  140. SPI6_IRQn = 86, /*!< SPI6 global Interrupt */
  141. SAI1_IRQn = 87, /*!< SAI1 global Interrupt */
  142. LTDC_IRQn = 88, /*!< LTDC global Interrupt */
  143. LTDC_ER_IRQn = 89, /*!< LTDC Error global Interrupt */
  144. DMA2D_IRQn = 90, /*!< DMA2D global Interrupt */
  145. SAI2_IRQn = 91, /*!< SAI2 global Interrupt */
  146. OCTOSPI1_IRQn = 92, /*!< OCTOSPI1 global interrupt */
  147. LPTIM1_IRQn = 93, /*!< LP TIM1 interrupt */
  148. CEC_IRQn = 94, /*!< HDMI-CEC global Interrupt */
  149. I2C4_EV_IRQn = 95, /*!< I2C4 Event Interrupt */
  150. I2C4_ER_IRQn = 96, /*!< I2C4 Error Interrupt */
  151. SPDIF_RX_IRQn = 97, /*!< SPDIF-RX global Interrupt */
  152. DMAMUX1_OVR_IRQn = 102, /*!<DMAMUX1 Overrun interrupt */
  153. DFSDM1_FLT0_IRQn = 110, /*!<DFSDM Filter1 Interrupt */
  154. DFSDM1_FLT1_IRQn = 111, /*!<DFSDM Filter2 Interrupt */
  155. DFSDM1_FLT2_IRQn = 112, /*!<DFSDM Filter3 Interrupt */
  156. DFSDM1_FLT3_IRQn = 113, /*!<DFSDM Filter4 Interrupt */
  157. SWPMI1_IRQn = 115, /*!< Serial Wire Interface 1 global interrupt */
  158. TIM15_IRQn = 116, /*!< TIM15 global Interrupt */
  159. TIM16_IRQn = 117, /*!< TIM16 global Interrupt */
  160. TIM17_IRQn = 118, /*!< TIM17 global Interrupt */
  161. MDIOS_WKUP_IRQn = 119, /*!< MDIOS Wakeup Interrupt */
  162. MDIOS_IRQn = 120, /*!< MDIOS global Interrupt */
  163. JPEG_IRQn = 121, /*!< JPEG global Interrupt */
  164. MDMA_IRQn = 122, /*!< MDMA global Interrupt */
  165. SDMMC2_IRQn = 124, /*!< SDMMC2 global Interrupt */
  166. HSEM1_IRQn = 125, /*!< HSEM1 global Interrupt */
  167. DAC2_IRQn = 127, /*!< DAC2 global Interrupt */
  168. DMAMUX2_OVR_IRQn = 128, /*!<DMAMUX2 Overrun interrupt */
  169. BDMA2_Channel0_IRQn = 129, /*!< BDMA2 Channel 0 global Interrupt */
  170. BDMA2_Channel1_IRQn = 130, /*!< BDMA2 Channel 1 global Interrupt */
  171. BDMA2_Channel2_IRQn = 131, /*!< BDMA2 Channel 2 global Interrupt */
  172. BDMA2_Channel3_IRQn = 132, /*!< BDMA2 Channel 3 global Interrupt */
  173. BDMA2_Channel4_IRQn = 133, /*!< BDMA2 Channel 4 global Interrupt */
  174. BDMA2_Channel5_IRQn = 134, /*!< BDMA2 Channel 5 global Interrupt */
  175. BDMA2_Channel6_IRQn = 135, /*!< BDMA2 Channel 6 global Interrupt */
  176. BDMA2_Channel7_IRQn = 136, /*!< BDMA2 Channel 7 global Interrupt */
  177. COMP_IRQn = 137 , /*!< COMP global Interrupt */
  178. LPTIM2_IRQn = 138, /*!< LP TIM2 global interrupt */
  179. LPTIM3_IRQn = 139, /*!< LP TIM3 global interrupt */
  180. UART9_IRQn = 140, /*!< UART9 global interrupt */
  181. USART10_IRQn = 141, /*!< USART10 global interrupt */
  182. LPUART1_IRQn = 142, /*!< LP UART1 interrupt */
  183. WWDG_RST_IRQn = 143, /*!<Window Watchdog Event interrupt */
  184. CRS_IRQn = 144, /*!< Clock Recovery Global Interrupt */
  185. ECC_IRQn = 145, /*!< ECC diagnostic Global Interrupt */
  186. DTS_IRQn = 147, /*!< Digital Temperature Sensor Global Interrupt */
  187. WAKEUP_PIN_IRQn = 149, /*!< Interrupt for all 6 wake-up pins */
  188. OCTOSPI2_IRQn = 150, /*!< OctoSPI2 global interrupt */
  189. OTFDEC1_IRQn = 151, /*!< OTFDEC1 global interrupt */
  190. OTFDEC2_IRQn = 152, /*!< OTFDEC2 global interrupt */
  191. GFXMMU_IRQn = 153, /*!< GFXMMU global interrupt */
  192. BDMA1_IRQn = 154, /*!< BDMA1 for DFSM global interrupt */
  193. } IRQn_Type;
  194. /**
  195. * @}
  196. */
  197. /** @addtogroup Configuration_section_for_CMSIS
  198. * @{
  199. */
  200. /**
  201. * @brief Configuration of the Cortex-M7 Processor and Core Peripherals
  202. */
  203. #define __CM7_REV 0x0100U /*!< Cortex-M7 revision r1p0 */
  204. #define __MPU_PRESENT 1 /*!< CM7 provides an MPU */
  205. #define __NVIC_PRIO_BITS 4 /*!< CM7 uses 4 Bits for the Priority Levels */
  206. #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */
  207. #define __FPU_PRESENT 1 /*!< FPU present */
  208. #define __ICACHE_PRESENT 1 /*!< CM7 instruction cache present */
  209. #define __DCACHE_PRESENT 1 /*!< CM7 data cache present */
  210. #include "core_cm7.h" /*!< Cortex-M7 processor and core peripherals */
  211. /**
  212. * @}
  213. */
  214. #include "system_stm32h7xx.h"
  215. #include <stdint.h>
  216. /** @addtogroup Peripheral_registers_structures
  217. * @{
  218. */
  219. /**
  220. * @brief Analog to Digital Converter
  221. */
  222. typedef struct
  223. {
  224. __IO uint32_t ISR; /*!< ADC Interrupt and Status Register, Address offset: 0x00 */
  225. __IO uint32_t IER; /*!< ADC Interrupt Enable Register, Address offset: 0x04 */
  226. __IO uint32_t CR; /*!< ADC control register, Address offset: 0x08 */
  227. __IO uint32_t CFGR; /*!< ADC Configuration register, Address offset: 0x0C */
  228. __IO uint32_t CFGR2; /*!< ADC Configuration register 2, Address offset: 0x10 */
  229. __IO uint32_t SMPR1; /*!< ADC sample time register 1, Address offset: 0x14 */
  230. __IO uint32_t SMPR2; /*!< ADC sample time register 2, Address offset: 0x18 */
  231. __IO uint32_t PCSEL; /*!< ADC pre-channel selection, Address offset: 0x1C */
  232. __IO uint32_t LTR1; /*!< ADC watchdog Lower threshold register 1, Address offset: 0x20 */
  233. __IO uint32_t HTR1; /*!< ADC watchdog higher threshold register 1, Address offset: 0x24 */
  234. uint32_t RESERVED1; /*!< Reserved, 0x028 */
  235. uint32_t RESERVED2; /*!< Reserved, 0x02C */
  236. __IO uint32_t SQR1; /*!< ADC regular sequence register 1, Address offset: 0x30 */
  237. __IO uint32_t SQR2; /*!< ADC regular sequence register 2, Address offset: 0x34 */
  238. __IO uint32_t SQR3; /*!< ADC regular sequence register 3, Address offset: 0x38 */
  239. __IO uint32_t SQR4; /*!< ADC regular sequence register 4, Address offset: 0x3C */
  240. __IO uint32_t DR; /*!< ADC regular data register, Address offset: 0x40 */
  241. uint32_t RESERVED3; /*!< Reserved, 0x044 */
  242. uint32_t RESERVED4; /*!< Reserved, 0x048 */
  243. __IO uint32_t JSQR; /*!< ADC injected sequence register, Address offset: 0x4C */
  244. uint32_t RESERVED5[4]; /*!< Reserved, 0x050 - 0x05C */
  245. __IO uint32_t OFR1; /*!< ADC offset register 1, Address offset: 0x60 */
  246. __IO uint32_t OFR2; /*!< ADC offset register 2, Address offset: 0x64 */
  247. __IO uint32_t OFR3; /*!< ADC offset register 3, Address offset: 0x68 */
  248. __IO uint32_t OFR4; /*!< ADC offset register 4, Address offset: 0x6C */
  249. uint32_t RESERVED6[4]; /*!< Reserved, 0x070 - 0x07C */
  250. __IO uint32_t JDR1; /*!< ADC injected data register 1, Address offset: 0x80 */
  251. __IO uint32_t JDR2; /*!< ADC injected data register 2, Address offset: 0x84 */
  252. __IO uint32_t JDR3; /*!< ADC injected data register 3, Address offset: 0x88 */
  253. __IO uint32_t JDR4; /*!< ADC injected data register 4, Address offset: 0x8C */
  254. uint32_t RESERVED7[4]; /*!< Reserved, 0x090 - 0x09C */
  255. __IO uint32_t AWD2CR; /*!< ADC Analog Watchdog 2 Configuration Register, Address offset: 0xA0 */
  256. __IO uint32_t AWD3CR; /*!< ADC Analog Watchdog 3 Configuration Register, Address offset: 0xA4 */
  257. uint32_t RESERVED8; /*!< Reserved, 0x0A8 */
  258. uint32_t RESERVED9; /*!< Reserved, 0x0AC */
  259. __IO uint32_t LTR2; /*!< ADC watchdog Lower threshold register 2, Address offset: 0xB0 */
  260. __IO uint32_t HTR2; /*!< ADC watchdog Higher threshold register 2, Address offset: 0xB4 */
  261. __IO uint32_t LTR3; /*!< ADC watchdog Lower threshold register 3, Address offset: 0xB8 */
  262. __IO uint32_t HTR3; /*!< ADC watchdog Higher threshold register 3, Address offset: 0xBC */
  263. __IO uint32_t DIFSEL; /*!< ADC Differential Mode Selection Register, Address offset: 0xC0 */
  264. __IO uint32_t CALFACT; /*!< ADC Calibration Factors, Address offset: 0xC4 */
  265. __IO uint32_t CALFACT2; /*!< ADC Linearity Calibration Factors, Address offset: 0xC8 */
  266. } ADC_TypeDef;
  267. typedef struct
  268. {
  269. __IO uint32_t CSR; /*!< ADC Common status register, Address offset: ADC1/3 base address + 0x300 */
  270. uint32_t RESERVED; /*!< Reserved, ADC1/3 base address + 0x304 */
  271. __IO uint32_t CCR; /*!< ADC common control register, Address offset: ADC1/3 base address + 0x308 */
  272. __IO uint32_t CDR; /*!< ADC common regular data register for dual Address offset: ADC1/3 base address + 0x30C */
  273. __IO uint32_t CDR2; /*!< ADC common regular data register for 32-bit dual mode Address offset: ADC1/3 base address + 0x310 */
  274. } ADC_Common_TypeDef;
  275. /**
  276. * @brief VREFBUF
  277. */
  278. typedef struct
  279. {
  280. __IO uint32_t CSR; /*!< VREFBUF control and status register, Address offset: 0x00 */
  281. __IO uint32_t CCR; /*!< VREFBUF calibration and control register, Address offset: 0x04 */
  282. } VREFBUF_TypeDef;
  283. /**
  284. * @brief FD Controller Area Network
  285. */
  286. typedef struct
  287. {
  288. __IO uint32_t CREL; /*!< FDCAN Core Release register, Address offset: 0x000 */
  289. __IO uint32_t ENDN; /*!< FDCAN Endian register, Address offset: 0x004 */
  290. __IO uint32_t RESERVED1; /*!< Reserved, 0x008 */
  291. __IO uint32_t DBTP; /*!< FDCAN Data Bit Timing & Prescaler register, Address offset: 0x00C */
  292. __IO uint32_t TEST; /*!< FDCAN Test register, Address offset: 0x010 */
  293. __IO uint32_t RWD; /*!< FDCAN RAM Watchdog register, Address offset: 0x014 */
  294. __IO uint32_t CCCR; /*!< FDCAN CC Control register, Address offset: 0x018 */
  295. __IO uint32_t NBTP; /*!< FDCAN Nominal Bit Timing & Prescaler register, Address offset: 0x01C */
  296. __IO uint32_t TSCC; /*!< FDCAN Timestamp Counter Configuration register, Address offset: 0x020 */
  297. __IO uint32_t TSCV; /*!< FDCAN Timestamp Counter Value register, Address offset: 0x024 */
  298. __IO uint32_t TOCC; /*!< FDCAN Timeout Counter Configuration register, Address offset: 0x028 */
  299. __IO uint32_t TOCV; /*!< FDCAN Timeout Counter Value register, Address offset: 0x02C */
  300. __IO uint32_t RESERVED2[4]; /*!< Reserved, 0x030 - 0x03C */
  301. __IO uint32_t ECR; /*!< FDCAN Error Counter register, Address offset: 0x040 */
  302. __IO uint32_t PSR; /*!< FDCAN Protocol Status register, Address offset: 0x044 */
  303. __IO uint32_t TDCR; /*!< FDCAN Transmitter Delay Compensation register, Address offset: 0x048 */
  304. __IO uint32_t RESERVED3; /*!< Reserved, 0x04C */
  305. __IO uint32_t IR; /*!< FDCAN Interrupt register, Address offset: 0x050 */
  306. __IO uint32_t IE; /*!< FDCAN Interrupt Enable register, Address offset: 0x054 */
  307. __IO uint32_t ILS; /*!< FDCAN Interrupt Line Select register, Address offset: 0x058 */
  308. __IO uint32_t ILE; /*!< FDCAN Interrupt Line Enable register, Address offset: 0x05C */
  309. __IO uint32_t RESERVED4[8]; /*!< Reserved, 0x060 - 0x07C */
  310. __IO uint32_t GFC; /*!< FDCAN Global Filter Configuration register, Address offset: 0x080 */
  311. __IO uint32_t SIDFC; /*!< FDCAN Standard ID Filter Configuration register, Address offset: 0x084 */
  312. __IO uint32_t XIDFC; /*!< FDCAN Extended ID Filter Configuration register, Address offset: 0x088 */
  313. __IO uint32_t RESERVED5; /*!< Reserved, 0x08C */
  314. __IO uint32_t XIDAM; /*!< FDCAN Extended ID AND Mask register, Address offset: 0x090 */
  315. __IO uint32_t HPMS; /*!< FDCAN High Priority Message Status register, Address offset: 0x094 */
  316. __IO uint32_t NDAT1; /*!< FDCAN New Data 1 register, Address offset: 0x098 */
  317. __IO uint32_t NDAT2; /*!< FDCAN New Data 2 register, Address offset: 0x09C */
  318. __IO uint32_t RXF0C; /*!< FDCAN Rx FIFO 0 Configuration register, Address offset: 0x0A0 */
  319. __IO uint32_t RXF0S; /*!< FDCAN Rx FIFO 0 Status register, Address offset: 0x0A4 */
  320. __IO uint32_t RXF0A; /*!< FDCAN Rx FIFO 0 Acknowledge register, Address offset: 0x0A8 */
  321. __IO uint32_t RXBC; /*!< FDCAN Rx Buffer Configuration register, Address offset: 0x0AC */
  322. __IO uint32_t RXF1C; /*!< FDCAN Rx FIFO 1 Configuration register, Address offset: 0x0B0 */
  323. __IO uint32_t RXF1S; /*!< FDCAN Rx FIFO 1 Status register, Address offset: 0x0B4 */
  324. __IO uint32_t RXF1A; /*!< FDCAN Rx FIFO 1 Acknowledge register, Address offset: 0x0B8 */
  325. __IO uint32_t RXESC; /*!< FDCAN Rx Buffer/FIFO Element Size Configuration register, Address offset: 0x0BC */
  326. __IO uint32_t TXBC; /*!< FDCAN Tx Buffer Configuration register, Address offset: 0x0C0 */
  327. __IO uint32_t TXFQS; /*!< FDCAN Tx FIFO/Queue Status register, Address offset: 0x0C4 */
  328. __IO uint32_t TXESC; /*!< FDCAN Tx Buffer Element Size Configuration register, Address offset: 0x0C8 */
  329. __IO uint32_t TXBRP; /*!< FDCAN Tx Buffer Request Pending register, Address offset: 0x0CC */
  330. __IO uint32_t TXBAR; /*!< FDCAN Tx Buffer Add Request register, Address offset: 0x0D0 */
  331. __IO uint32_t TXBCR; /*!< FDCAN Tx Buffer Cancellation Request register, Address offset: 0x0D4 */
  332. __IO uint32_t TXBTO; /*!< FDCAN Tx Buffer Transmission Occurred register, Address offset: 0x0D8 */
  333. __IO uint32_t TXBCF; /*!< FDCAN Tx Buffer Cancellation Finished register, Address offset: 0x0DC */
  334. __IO uint32_t TXBTIE; /*!< FDCAN Tx Buffer Transmission Interrupt Enable register, Address offset: 0x0E0 */
  335. __IO uint32_t TXBCIE; /*!< FDCAN Tx Buffer Cancellation Finished Interrupt Enable register, Address offset: 0x0E4 */
  336. __IO uint32_t RESERVED6[2]; /*!< Reserved, 0x0E8 - 0x0EC */
  337. __IO uint32_t TXEFC; /*!< FDCAN Tx Event FIFO Configuration register, Address offset: 0x0F0 */
  338. __IO uint32_t TXEFS; /*!< FDCAN Tx Event FIFO Status register, Address offset: 0x0F4 */
  339. __IO uint32_t TXEFA; /*!< FDCAN Tx Event FIFO Acknowledge register, Address offset: 0x0F8 */
  340. __IO uint32_t RESERVED7; /*!< Reserved, 0x0FC */
  341. } FDCAN_GlobalTypeDef;
  342. /**
  343. * @brief TTFD Controller Area Network
  344. */
  345. typedef struct
  346. {
  347. __IO uint32_t TTTMC; /*!< TT Trigger Memory Configuration register, Address offset: 0x100 */
  348. __IO uint32_t TTRMC; /*!< TT Reference Message Configuration register, Address offset: 0x104 */
  349. __IO uint32_t TTOCF; /*!< TT Operation Configuration register, Address offset: 0x108 */
  350. __IO uint32_t TTMLM; /*!< TT Matrix Limits register, Address offset: 0x10C */
  351. __IO uint32_t TURCF; /*!< TUR Configuration register, Address offset: 0x110 */
  352. __IO uint32_t TTOCN; /*!< TT Operation Control register, Address offset: 0x114 */
  353. __IO uint32_t TTGTP; /*!< TT Global Time Preset register, Address offset: 0x118 */
  354. __IO uint32_t TTTMK; /*!< TT Time Mark register, Address offset: 0x11C */
  355. __IO uint32_t TTIR; /*!< TT Interrupt register, Address offset: 0x120 */
  356. __IO uint32_t TTIE; /*!< TT Interrupt Enable register, Address offset: 0x124 */
  357. __IO uint32_t TTILS; /*!< TT Interrupt Line Select register, Address offset: 0x128 */
  358. __IO uint32_t TTOST; /*!< TT Operation Status register, Address offset: 0x12C */
  359. __IO uint32_t TURNA; /*!< TT TUR Numerator Actual register, Address offset: 0x130 */
  360. __IO uint32_t TTLGT; /*!< TT Local and Global Time register, Address offset: 0x134 */
  361. __IO uint32_t TTCTC; /*!< TT Cycle Time and Count register, Address offset: 0x138 */
  362. __IO uint32_t TTCPT; /*!< TT Capture Time register, Address offset: 0x13C */
  363. __IO uint32_t TTCSM; /*!< TT Cycle Sync Mark register, Address offset: 0x140 */
  364. __IO uint32_t RESERVED1[111]; /*!< Reserved, 0x144 - 0x2FC */
  365. __IO uint32_t TTTS; /*!< TT Trigger Select register, Address offset: 0x300 */
  366. } TTCAN_TypeDef;
  367. /**
  368. * @brief FD Controller Area Network
  369. */
  370. typedef struct
  371. {
  372. __IO uint32_t CREL; /*!< Clock Calibration Unit Core Release register, Address offset: 0x00 */
  373. __IO uint32_t CCFG; /*!< Calibration Configuration register, Address offset: 0x04 */
  374. __IO uint32_t CSTAT; /*!< Calibration Status register, Address offset: 0x08 */
  375. __IO uint32_t CWD; /*!< Calibration Watchdog register, Address offset: 0x0C */
  376. __IO uint32_t IR; /*!< CCU Interrupt register, Address offset: 0x10 */
  377. __IO uint32_t IE; /*!< CCU Interrupt Enable register, Address offset: 0x14 */
  378. } FDCAN_ClockCalibrationUnit_TypeDef;
  379. /**
  380. * @brief Consumer Electronics Control
  381. */
  382. typedef struct
  383. {
  384. __IO uint32_t CR; /*!< CEC control register, Address offset:0x00 */
  385. __IO uint32_t CFGR; /*!< CEC configuration register, Address offset:0x04 */
  386. __IO uint32_t TXDR; /*!< CEC Tx data register , Address offset:0x08 */
  387. __IO uint32_t RXDR; /*!< CEC Rx Data Register, Address offset:0x0C */
  388. __IO uint32_t ISR; /*!< CEC Interrupt and Status Register, Address offset:0x10 */
  389. __IO uint32_t IER; /*!< CEC interrupt enable register, Address offset:0x14 */
  390. }CEC_TypeDef;
  391. /**
  392. * @brief CRC calculation unit
  393. */
  394. typedef struct
  395. {
  396. __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
  397. __IO uint32_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
  398. __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
  399. uint32_t RESERVED2; /*!< Reserved, 0x0C */
  400. __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */
  401. __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */
  402. } CRC_TypeDef;
  403. /**
  404. * @brief Clock Recovery System
  405. */
  406. typedef struct
  407. {
  408. __IO uint32_t CR; /*!< CRS ccontrol register, Address offset: 0x00 */
  409. __IO uint32_t CFGR; /*!< CRS configuration register, Address offset: 0x04 */
  410. __IO uint32_t ISR; /*!< CRS interrupt and status register, Address offset: 0x08 */
  411. __IO uint32_t ICR; /*!< CRS interrupt flag clear register, Address offset: 0x0C */
  412. } CRS_TypeDef;
  413. /**
  414. * @brief Digital to Analog Converter
  415. */
  416. typedef struct
  417. {
  418. __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */
  419. __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */
  420. __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */
  421. __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */
  422. __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */
  423. __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */
  424. __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */
  425. __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */
  426. __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */
  427. __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */
  428. __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */
  429. __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */
  430. __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */
  431. __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */
  432. __IO uint32_t CCR; /*!< DAC calibration control register, Address offset: 0x38 */
  433. __IO uint32_t MCR; /*!< DAC mode control register, Address offset: 0x3C */
  434. __IO uint32_t SHSR1; /*!< DAC Sample and Hold sample time register 1, Address offset: 0x40 */
  435. __IO uint32_t SHSR2; /*!< DAC Sample and Hold sample time register 2, Address offset: 0x44 */
  436. __IO uint32_t SHHR; /*!< DAC Sample and Hold hold time register, Address offset: 0x48 */
  437. __IO uint32_t SHRR; /*!< DAC Sample and Hold refresh time register, Address offset: 0x4C */
  438. } DAC_TypeDef;
  439. /**
  440. * @brief DFSDM module registers
  441. */
  442. typedef struct
  443. {
  444. __IO uint32_t FLTCR1; /*!< DFSDM control register1, Address offset: 0x100 */
  445. __IO uint32_t FLTCR2; /*!< DFSDM control register2, Address offset: 0x104 */
  446. __IO uint32_t FLTISR; /*!< DFSDM interrupt and status register, Address offset: 0x108 */
  447. __IO uint32_t FLTICR; /*!< DFSDM interrupt flag clear register, Address offset: 0x10C */
  448. __IO uint32_t FLTJCHGR; /*!< DFSDM injected channel group selection register, Address offset: 0x110 */
  449. __IO uint32_t FLTFCR; /*!< DFSDM filter control register, Address offset: 0x114 */
  450. __IO uint32_t FLTJDATAR; /*!< DFSDM data register for injected group, Address offset: 0x118 */
  451. __IO uint32_t FLTRDATAR; /*!< DFSDM data register for regular group, Address offset: 0x11C */
  452. __IO uint32_t FLTAWHTR; /*!< DFSDM analog watchdog high threshold register, Address offset: 0x120 */
  453. __IO uint32_t FLTAWLTR; /*!< DFSDM analog watchdog low threshold register, Address offset: 0x124 */
  454. __IO uint32_t FLTAWSR; /*!< DFSDM analog watchdog status register Address offset: 0x128 */
  455. __IO uint32_t FLTAWCFR; /*!< DFSDM analog watchdog clear flag register Address offset: 0x12C */
  456. __IO uint32_t FLTEXMAX; /*!< DFSDM extreme detector maximum register, Address offset: 0x130 */
  457. __IO uint32_t FLTEXMIN; /*!< DFSDM extreme detector minimum register Address offset: 0x134 */
  458. __IO uint32_t FLTCNVTIMR; /*!< DFSDM conversion timer, Address offset: 0x138 */
  459. } DFSDM_Filter_TypeDef;
  460. /**
  461. * @brief DFSDM channel configuration registers
  462. */
  463. typedef struct
  464. {
  465. __IO uint32_t CHCFGR1; /*!< DFSDM channel configuration register1, Address offset: 0x00 */
  466. __IO uint32_t CHCFGR2; /*!< DFSDM channel configuration register2, Address offset: 0x04 */
  467. __IO uint32_t CHAWSCDR; /*!< DFSDM channel analog watchdog and
  468. short circuit detector register, Address offset: 0x08 */
  469. __IO uint32_t CHWDATAR; /*!< DFSDM channel watchdog filter data register, Address offset: 0x0C */
  470. __IO uint32_t CHDATINR; /*!< DFSDM channel data input register, Address offset: 0x10 */
  471. __IO uint32_t CHDLYR; /*!< DFSDM channel delay register, Address offset: 0x14 */
  472. } DFSDM_Channel_TypeDef;
  473. /**
  474. * @brief Debug MCU
  475. */
  476. typedef struct
  477. {
  478. __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
  479. __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */
  480. uint32_t RESERVED4[11]; /*!< Reserved, Address offset: 0x08 */
  481. __IO uint32_t APB3FZ1; /*!< Debug MCU APB3FZ1 freeze register, Address offset: 0x34 */
  482. uint32_t RESERVED5; /*!< Reserved, Address offset: 0x38 */
  483. __IO uint32_t APB1LFZ1; /*!< Debug MCU APB1LFZ1 freeze register, Address offset: 0x3C */
  484. uint32_t RESERVED6; /*!< Reserved, Address offset: 0x40 */
  485. __IO uint32_t APB1HFZ1; /*!< Debug MCU APB1LFZ1 freeze register, Address offset: 0x44 */
  486. uint32_t RESERVED7; /*!< Reserved, Address offset: 0x48 */
  487. __IO uint32_t APB2FZ1; /*!< Debug MCU APB2FZ1 freeze register, Address offset: 0x4C */
  488. uint32_t RESERVED8; /*!< Reserved, Address offset: 0x50 */
  489. __IO uint32_t APB4FZ1; /*!< Debug MCU APB4FZ1 freeze register, Address offset: 0x54 */
  490. }DBGMCU_TypeDef;
  491. /**
  492. * @brief DCMI
  493. */
  494. typedef struct
  495. {
  496. __IO uint32_t CR; /*!< DCMI control register 1, Address offset: 0x00 */
  497. __IO uint32_t SR; /*!< DCMI status register, Address offset: 0x04 */
  498. __IO uint32_t RISR; /*!< DCMI raw interrupt status register, Address offset: 0x08 */
  499. __IO uint32_t IER; /*!< DCMI interrupt enable register, Address offset: 0x0C */
  500. __IO uint32_t MISR; /*!< DCMI masked interrupt status register, Address offset: 0x10 */
  501. __IO uint32_t ICR; /*!< DCMI interrupt clear register, Address offset: 0x14 */
  502. __IO uint32_t ESCR; /*!< DCMI embedded synchronization code register, Address offset: 0x18 */
  503. __IO uint32_t ESUR; /*!< DCMI embedded synchronization unmask register, Address offset: 0x1C */
  504. __IO uint32_t CWSTRTR; /*!< DCMI crop window start, Address offset: 0x20 */
  505. __IO uint32_t CWSIZER; /*!< DCMI crop window size, Address offset: 0x24 */
  506. __IO uint32_t DR; /*!< DCMI data register, Address offset: 0x28 */
  507. } DCMI_TypeDef;
  508. /**
  509. * @brief PSSI
  510. */
  511. typedef struct
  512. {
  513. __IO uint32_t CR; /*!< PSSI control register 1, Address offset: 0x000 */
  514. __IO uint32_t SR; /*!< PSSI status register, Address offset: 0x004 */
  515. __IO uint32_t RIS; /*!< PSSI raw interrupt status register, Address offset: 0x008 */
  516. __IO uint32_t IER; /*!< PSSI interrupt enable register, Address offset: 0x00C */
  517. __IO uint32_t MIS; /*!< PSSI masked interrupt status register, Address offset: 0x010 */
  518. __IO uint32_t ICR; /*!< PSSI interrupt clear register, Address offset: 0x014 */
  519. __IO uint32_t RESERVED1[4]; /*!< Reserved, 0x018 - 0x024 */
  520. __IO uint32_t DR; /*!< PSSI data register, Address offset: 0x028 */
  521. __IO uint32_t RESERVED2[241]; /*!< Reserved, 0x02C - 0x3EC */
  522. __IO uint32_t HWCFGR; /*!< PSSI IP HW configuration register, Address offset: 0x3F0 */
  523. __IO uint32_t VERR; /*!< PSSI IP version register, Address offset: 0x3F4 */
  524. __IO uint32_t IPIDR; /*!< PSSI IP ID register, Address offset: 0x3F8 */
  525. __IO uint32_t SIDR; /*!< PSSI SIZE ID register, Address offset: 0x3FC */
  526. } PSSI_TypeDef;
  527. /**
  528. * @brief DMA Controller
  529. */
  530. typedef struct
  531. {
  532. __IO uint32_t CR; /*!< DMA stream x configuration register */
  533. __IO uint32_t NDTR; /*!< DMA stream x number of data register */
  534. __IO uint32_t PAR; /*!< DMA stream x peripheral address register */
  535. __IO uint32_t M0AR; /*!< DMA stream x memory 0 address register */
  536. __IO uint32_t M1AR; /*!< DMA stream x memory 1 address register */
  537. __IO uint32_t FCR; /*!< DMA stream x FIFO control register */
  538. } DMA_Stream_TypeDef;
  539. typedef struct
  540. {
  541. __IO uint32_t LISR; /*!< DMA low interrupt status register, Address offset: 0x00 */
  542. __IO uint32_t HISR; /*!< DMA high interrupt status register, Address offset: 0x04 */
  543. __IO uint32_t LIFCR; /*!< DMA low interrupt flag clear register, Address offset: 0x08 */
  544. __IO uint32_t HIFCR; /*!< DMA high interrupt flag clear register, Address offset: 0x0C */
  545. } DMA_TypeDef;
  546. typedef struct
  547. {
  548. __IO uint32_t CCR; /*!< DMA channel x configuration register */
  549. __IO uint32_t CNDTR; /*!< DMA channel x number of data register */
  550. __IO uint32_t CPAR; /*!< DMA channel x peripheral address register */
  551. __IO uint32_t CM0AR; /*!< DMA channel x memory 0 address register */
  552. __IO uint32_t CM1AR; /*!< DMA channel x memory 1 address register */
  553. } BDMA_Channel_TypeDef;
  554. typedef struct
  555. {
  556. __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */
  557. __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */
  558. } BDMA_TypeDef;
  559. typedef struct
  560. {
  561. __IO uint32_t CCR; /*!< DMA Multiplexer Channel x Control Register */
  562. }DMAMUX_Channel_TypeDef;
  563. typedef struct
  564. {
  565. __IO uint32_t CSR; /*!< DMA Channel Status Register */
  566. __IO uint32_t CFR; /*!< DMA Channel Clear Flag Register */
  567. }DMAMUX_ChannelStatus_TypeDef;
  568. typedef struct
  569. {
  570. __IO uint32_t RGCR; /*!< DMA Request Generator x Control Register */
  571. }DMAMUX_RequestGen_TypeDef;
  572. typedef struct
  573. {
  574. __IO uint32_t RGSR; /*!< DMA Request Generator Status Register */
  575. __IO uint32_t RGCFR; /*!< DMA Request Generator Clear Flag Register */
  576. }DMAMUX_RequestGenStatus_TypeDef;
  577. /**
  578. * @brief MDMA Controller
  579. */
  580. typedef struct
  581. {
  582. __IO uint32_t GISR0; /*!< MDMA Global Interrupt/Status Register 0, Address offset: 0x00 */
  583. }MDMA_TypeDef;
  584. typedef struct
  585. {
  586. __IO uint32_t CISR; /*!< MDMA channel x interrupt/status register, Address offset: 0x40 */
  587. __IO uint32_t CIFCR; /*!< MDMA channel x interrupt flag clear register, Address offset: 0x44 */
  588. __IO uint32_t CESR; /*!< MDMA Channel x error status register, Address offset: 0x48 */
  589. __IO uint32_t CCR; /*!< MDMA channel x control register, Address offset: 0x4C */
  590. __IO uint32_t CTCR; /*!< MDMA channel x Transfer Configuration register, Address offset: 0x50 */
  591. __IO uint32_t CBNDTR; /*!< MDMA Channel x block number of data register, Address offset: 0x54 */
  592. __IO uint32_t CSAR; /*!< MDMA channel x source address register, Address offset: 0x58 */
  593. __IO uint32_t CDAR; /*!< MDMA channel x destination address register, Address offset: 0x5C */
  594. __IO uint32_t CBRUR; /*!< MDMA channel x Block Repeat address Update register, Address offset: 0x60 */
  595. __IO uint32_t CLAR; /*!< MDMA channel x Link Address register, Address offset: 0x64 */
  596. __IO uint32_t CTBR; /*!< MDMA channel x Trigger and Bus selection Register, Address offset: 0x68 */
  597. uint32_t RESERVED0; /*!< Reserved, 0x68 */
  598. __IO uint32_t CMAR; /*!< MDMA channel x Mask address register, Address offset: 0x70 */
  599. __IO uint32_t CMDR; /*!< MDMA channel x Mask Data register, Address offset: 0x74 */
  600. }MDMA_Channel_TypeDef;
  601. /**
  602. * @brief DMA2D Controller
  603. */
  604. typedef struct
  605. {
  606. __IO uint32_t CR; /*!< DMA2D Control Register, Address offset: 0x00 */
  607. __IO uint32_t ISR; /*!< DMA2D Interrupt Status Register, Address offset: 0x04 */
  608. __IO uint32_t IFCR; /*!< DMA2D Interrupt Flag Clear Register, Address offset: 0x08 */
  609. __IO uint32_t FGMAR; /*!< DMA2D Foreground Memory Address Register, Address offset: 0x0C */
  610. __IO uint32_t FGOR; /*!< DMA2D Foreground Offset Register, Address offset: 0x10 */
  611. __IO uint32_t BGMAR; /*!< DMA2D Background Memory Address Register, Address offset: 0x14 */
  612. __IO uint32_t BGOR; /*!< DMA2D Background Offset Register, Address offset: 0x18 */
  613. __IO uint32_t FGPFCCR; /*!< DMA2D Foreground PFC Control Register, Address offset: 0x1C */
  614. __IO uint32_t FGCOLR; /*!< DMA2D Foreground Color Register, Address offset: 0x20 */
  615. __IO uint32_t BGPFCCR; /*!< DMA2D Background PFC Control Register, Address offset: 0x24 */
  616. __IO uint32_t BGCOLR; /*!< DMA2D Background Color Register, Address offset: 0x28 */
  617. __IO uint32_t FGCMAR; /*!< DMA2D Foreground CLUT Memory Address Register, Address offset: 0x2C */
  618. __IO uint32_t BGCMAR; /*!< DMA2D Background CLUT Memory Address Register, Address offset: 0x30 */
  619. __IO uint32_t OPFCCR; /*!< DMA2D Output PFC Control Register, Address offset: 0x34 */
  620. __IO uint32_t OCOLR; /*!< DMA2D Output Color Register, Address offset: 0x38 */
  621. __IO uint32_t OMAR; /*!< DMA2D Output Memory Address Register, Address offset: 0x3C */
  622. __IO uint32_t OOR; /*!< DMA2D Output Offset Register, Address offset: 0x40 */
  623. __IO uint32_t NLR; /*!< DMA2D Number of Line Register, Address offset: 0x44 */
  624. __IO uint32_t LWR; /*!< DMA2D Line Watermark Register, Address offset: 0x48 */
  625. __IO uint32_t AMTCR; /*!< DMA2D AHB Master Timer Configuration Register, Address offset: 0x4C */
  626. uint32_t RESERVED[236]; /*!< Reserved, 0x50-0x3FF */
  627. __IO uint32_t FGCLUT[256]; /*!< DMA2D Foreground CLUT, Address offset:400-7FF */
  628. __IO uint32_t BGCLUT[256]; /*!< DMA2D Background CLUT, Address offset:800-BFF */
  629. } DMA2D_TypeDef;
  630. /**
  631. * @brief External Interrupt/Event Controller
  632. */
  633. typedef struct
  634. {
  635. __IO uint32_t RTSR1; /*!< EXTI Rising trigger selection register, Address offset: 0x00 */
  636. __IO uint32_t FTSR1; /*!< EXTI Falling trigger selection register, Address offset: 0x04 */
  637. __IO uint32_t SWIER1; /*!< EXTI Software interrupt event register, Address offset: 0x08 */
  638. __IO uint32_t D3PMR1; /*!< EXTI D3 Pending mask register, (same register as to SRDPMR1) Address offset: 0x0C */
  639. __IO uint32_t D3PCR1L; /*!< EXTI D3 Pending clear selection register low, (same register as to SRDPCR1L) Address offset: 0x10 */
  640. __IO uint32_t D3PCR1H; /*!< EXTI D3 Pending clear selection register High, (same register as to SRDPCR1H) Address offset: 0x14 */
  641. uint32_t RESERVED1[2]; /*!< Reserved, 0x18 to 0x1C */
  642. __IO uint32_t RTSR2; /*!< EXTI Rising trigger selection register, Address offset: 0x20 */
  643. __IO uint32_t FTSR2; /*!< EXTI Falling trigger selection register, Address offset: 0x24 */
  644. __IO uint32_t SWIER2; /*!< EXTI Software interrupt event register, Address offset: 0x28 */
  645. __IO uint32_t D3PMR2; /*!< EXTI D3 Pending mask register, (same register as to SRDPMR2) Address offset: 0x2C */
  646. __IO uint32_t D3PCR2L; /*!< EXTI D3 Pending clear selection register low, (same register as to SRDPCR2L) Address offset: 0x30 */
  647. __IO uint32_t D3PCR2H; /*!< EXTI D3 Pending clear selection register High, (same register as to SRDPCR2H) Address offset: 0x34 */
  648. uint32_t RESERVED2[2]; /*!< Reserved, 0x38 to 0x3C */
  649. __IO uint32_t RTSR3; /*!< EXTI Rising trigger selection register, Address offset: 0x40 */
  650. __IO uint32_t FTSR3; /*!< EXTI Falling trigger selection register, Address offset: 0x44 */
  651. __IO uint32_t SWIER3; /*!< EXTI Software interrupt event register, Address offset: 0x48 */
  652. __IO uint32_t D3PMR3; /*!< EXTI D3 Pending mask register, (same register as to SRDPMR3) Address offset: 0x4C */
  653. __IO uint32_t D3PCR3L; /*!< EXTI D3 Pending clear selection register low, (same register as to SRDPCR3L) Address offset: 0x50 */
  654. __IO uint32_t D3PCR3H; /*!< EXTI D3 Pending clear selection register High, (same register as to SRDPCR3H) Address offset: 0x54 */
  655. uint32_t RESERVED3[10]; /*!< Reserved, 0x58 to 0x7C */
  656. __IO uint32_t IMR1; /*!< EXTI Interrupt mask register, Address offset: 0x80 */
  657. __IO uint32_t EMR1; /*!< EXTI Event mask register, Address offset: 0x84 */
  658. __IO uint32_t PR1; /*!< EXTI Pending register, Address offset: 0x88 */
  659. uint32_t RESERVED4; /*!< Reserved, 0x8C */
  660. __IO uint32_t IMR2; /*!< EXTI Interrupt mask register, Address offset: 0x90 */
  661. __IO uint32_t EMR2; /*!< EXTI Event mask register, Address offset: 0x94 */
  662. __IO uint32_t PR2; /*!< EXTI Pending register, Address offset: 0x98 */
  663. uint32_t RESERVED5; /*!< Reserved, 0x9C */
  664. __IO uint32_t IMR3; /*!< EXTI Interrupt mask register, Address offset: 0xA0 */
  665. __IO uint32_t EMR3; /*!< EXTI Event mask register, Address offset: 0xA4 */
  666. __IO uint32_t PR3; /*!< EXTI Pending register, Address offset: 0xA8 */
  667. }EXTI_TypeDef;
  668. typedef struct
  669. {
  670. __IO uint32_t IMR1; /*!< EXTI Interrupt mask register, Address offset: 0x00 */
  671. __IO uint32_t EMR1; /*!< EXTI Event mask register, Address offset: 0x04 */
  672. __IO uint32_t PR1; /*!< EXTI Pending register, Address offset: 0x08 */
  673. uint32_t RESERVED1; /*!< Reserved, 0x0C */
  674. __IO uint32_t IMR2; /*!< EXTI Interrupt mask register, Address offset: 0x10 */
  675. __IO uint32_t EMR2; /*!< EXTI Event mask register, Address offset: 0x14 */
  676. __IO uint32_t PR2; /*!< EXTI Pending register, Address offset: 0x18 */
  677. uint32_t RESERVED2; /*!< Reserved, 0x1C */
  678. __IO uint32_t IMR3; /*!< EXTI Interrupt mask register, Address offset: 0x20 */
  679. __IO uint32_t EMR3; /*!< EXTI Event mask register, Address offset: 0x24 */
  680. __IO uint32_t PR3; /*!< EXTI Pending register, Address offset: 0x28 */
  681. }EXTI_Core_TypeDef;
  682. /**
  683. * @brief FLASH Registers
  684. */
  685. typedef struct
  686. {
  687. __IO uint32_t ACR; /*!< FLASH access control register, Address offset: 0x00 */
  688. __IO uint32_t KEYR1; /*!< Flash Key Register for bank1, Address offset: 0x04 */
  689. __IO uint32_t OPTKEYR; /*!< Flash Option Key Register, Address offset: 0x08 */
  690. __IO uint32_t CR1; /*!< Flash Control Register for bank1, Address offset: 0x0C */
  691. __IO uint32_t SR1; /*!< Flash Status Register for bank1, Address offset: 0x10 */
  692. __IO uint32_t CCR1; /*!< Flash Control Register for bank1, Address offset: 0x14 */
  693. __IO uint32_t OPTCR; /*!< Flash Option Control Register, Address offset: 0x18 */
  694. __IO uint32_t OPTSR_CUR; /*!< Flash Option Status Current Register, Address offset: 0x1C */
  695. __IO uint32_t OPTSR_PRG; /*!< Flash Option Status to Program Register, Address offset: 0x20 */
  696. __IO uint32_t OPTCCR; /*!< Flash Option Clear Control Register, Address offset: 0x24 */
  697. __IO uint32_t PRAR_CUR1; /*!< Flash Current Protection Address Register for bank1, Address offset: 0x28 */
  698. __IO uint32_t PRAR_PRG1; /*!< Flash Protection Address to Program Register for bank1, Address offset: 0x2C */
  699. __IO uint32_t SCAR_CUR1; /*!< Flash Current Secure Address Register for bank1, Address offset: 0x30 */
  700. __IO uint32_t SCAR_PRG1; /*!< Flash Secure Address to Program Register for bank1, Address offset: 0x34 */
  701. __IO uint32_t WPSN_CUR1; /*!< Flash Current Write Protection Register on bank1, Address offset: 0x38 */
  702. __IO uint32_t WPSN_PRG1; /*!< Flash Write Protection to Program Register on bank1, Address offset: 0x3C */
  703. __IO uint32_t BOOT_CUR; /*!< Flash Current Boot Address for Pelican Core Register, Address offset: 0x40 */
  704. __IO uint32_t BOOT_PRG; /*!< Flash Boot Address to Program for Pelican Core Register, Address offset: 0x44 */
  705. uint32_t RESERVED0[2]; /*!< Reserved, 0x48 to 0x4C */
  706. __IO uint32_t CRCCR1; /*!< Flash CRC Control register For Bank1 Register , Address offset: 0x50 */
  707. __IO uint32_t CRCSADD1; /*!< Flash CRC Start Address Register for Bank1 , Address offset: 0x54 */
  708. __IO uint32_t CRCEADD1; /*!< Flash CRC End Address Register for Bank1 , Address offset: 0x58 */
  709. __IO uint32_t CRCDATA; /*!< Flash CRC Data Register for Bank1 , Address offset: 0x5C */
  710. __IO uint32_t ECC_FA1; /*!< Flash ECC Fail Address For Bank1 Register , Address offset: 0x60 */
  711. uint32_t RESERVED; /*!< Reserved, 0x64 */
  712. __IO uint32_t OTPBL_CUR; /*!< Flash Current OTP Block Lock Register, Address offset: 0x68 */
  713. __IO uint32_t OTPBL_PRG; /*!< Flash OTP Block Lock to Program Register, Address offset: 0x6C */
  714. uint32_t RESERVED1[37]; /*!< Reserved, 0x70 to 0x100 */
  715. __IO uint32_t KEYR2; /*!< Flash Key Register for bank2, Address offset: 0x104 */
  716. uint32_t RESERVED2; /*!< Reserved, 0x108 */
  717. __IO uint32_t CR2; /*!< Flash Control Register for bank2, Address offset: 0x10C */
  718. __IO uint32_t SR2; /*!< Flash Status Register for bank2, Address offset: 0x110 */
  719. __IO uint32_t CCR2; /*!< Flash Status Register for bank2, Address offset: 0x114 */
  720. uint32_t RESERVED3[4]; /*!< Reserved, 0x118 to 0x124 */
  721. __IO uint32_t PRAR_CUR2; /*!< Flash Current Protection Address Register for bank2, Address offset: 0x128 */
  722. __IO uint32_t PRAR_PRG2; /*!< Flash Protection Address to Program Register for bank2, Address offset: 0x12C */
  723. __IO uint32_t SCAR_CUR2; /*!< Flash Current Secure Address Register for bank2, Address offset: 0x130 */
  724. __IO uint32_t SCAR_PRG2; /*!< Flash Secure Address Register for bank2, Address offset: 0x134 */
  725. __IO uint32_t WPSN_CUR2; /*!< Flash Current Write Protection Register on bank2, Address offset: 0x138 */
  726. __IO uint32_t WPSN_PRG2; /*!< Flash Write Protection to Program Register on bank2, Address offset: 0x13C */
  727. uint32_t RESERVED4[4]; /*!< Reserved, 0x140 to 0x14C */
  728. __IO uint32_t CRCCR2; /*!< Flash CRC Control register For Bank2 Register , Address offset: 0x150 */
  729. __IO uint32_t CRCSADD2; /*!< Flash CRC Start Address Register for Bank2 , Address offset: 0x154 */
  730. __IO uint32_t CRCEADD2; /*!< Flash CRC End Address Register for Bank2 , Address offset: 0x158 */
  731. __IO uint32_t CRCDATA2; /*!< Flash CRC Data Register for Bank2 , Address offset: 0x15C */
  732. __IO uint32_t ECC_FA2; /*!< Flash ECC Fail Address For Bank2 Register , Address offset: 0x160 */
  733. } FLASH_TypeDef;
  734. /**
  735. * @brief Flexible Memory Controller
  736. */
  737. typedef struct
  738. {
  739. __IO uint32_t BTCR[8]; /*!< NOR/PSRAM chip-select control register(BCR) and chip-select timing register(BTR), Address offset: 0x00-1C */
  740. } FMC_Bank1_TypeDef;
  741. /**
  742. * @brief Flexible Memory Controller Bank1E
  743. */
  744. typedef struct
  745. {
  746. __IO uint32_t BWTR[7]; /*!< NOR/PSRAM write timing registers, Address offset: 0x104-0x11C */
  747. } FMC_Bank1E_TypeDef;
  748. /**
  749. * @brief Flexible Memory Controller Bank2
  750. */
  751. typedef struct
  752. {
  753. __IO uint32_t PCR2; /*!< NAND Flash control register 2, Address offset: 0x60 */
  754. __IO uint32_t SR2; /*!< NAND Flash FIFO status and interrupt register 2, Address offset: 0x64 */
  755. __IO uint32_t PMEM2; /*!< NAND Flash Common memory space timing register 2, Address offset: 0x68 */
  756. __IO uint32_t PATT2; /*!< NAND Flash Attribute memory space timing register 2, Address offset: 0x6C */
  757. uint32_t RESERVED0; /*!< Reserved, 0x70 */
  758. __IO uint32_t ECCR2; /*!< NAND Flash ECC result registers 2, Address offset: 0x74 */
  759. } FMC_Bank2_TypeDef;
  760. /**
  761. * @brief Flexible Memory Controller Bank3
  762. */
  763. typedef struct
  764. {
  765. __IO uint32_t PCR; /*!< NAND Flash control register 3, Address offset: 0x80 */
  766. __IO uint32_t SR; /*!< NAND Flash FIFO status and interrupt register 3, Address offset: 0x84 */
  767. __IO uint32_t PMEM; /*!< NAND Flash Common memory space timing register 3, Address offset: 0x88 */
  768. __IO uint32_t PATT; /*!< NAND Flash Attribute memory space timing register 3, Address offset: 0x8C */
  769. uint32_t RESERVED; /*!< Reserved, 0x90 */
  770. __IO uint32_t ECCR; /*!< NAND Flash ECC result registers 3, Address offset: 0x94 */
  771. } FMC_Bank3_TypeDef;
  772. /**
  773. * @brief Flexible Memory Controller Bank5 and 6
  774. */
  775. typedef struct
  776. {
  777. __IO uint32_t SDCR[2]; /*!< SDRAM Control registers , Address offset: 0x140-0x144 */
  778. __IO uint32_t SDTR[2]; /*!< SDRAM Timing registers , Address offset: 0x148-0x14C */
  779. __IO uint32_t SDCMR; /*!< SDRAM Command Mode register, Address offset: 0x150 */
  780. __IO uint32_t SDRTR; /*!< SDRAM Refresh Timer register, Address offset: 0x154 */
  781. __IO uint32_t SDSR; /*!< SDRAM Status register, Address offset: 0x158 */
  782. } FMC_Bank5_6_TypeDef;
  783. /**
  784. * @brief GFXMMU registers
  785. */
  786. typedef struct
  787. {
  788. __IO uint32_t CR; /*!< GFXMMU configuration register, Address offset: 0x00 */
  789. __IO uint32_t SR; /*!< GFXMMU status register, Address offset: 0x04 */
  790. __IO uint32_t FCR; /*!< GFXMMU flag clear register, Address offset: 0x08 */
  791. __IO uint32_t CCR; /*!< GFXMMU Cache Control Register, Address offset: 0x0C */
  792. __IO uint32_t DVR; /*!< GFXMMU default value register, Address offset: 0x10 */
  793. uint32_t RESERVED1[3]; /*!< Reserved1, Address offset: 0x14 to 0x1C */
  794. __IO uint32_t B0CR; /*!< GFXMMU buffer 0 configuration register, Address offset: 0x20 */
  795. __IO uint32_t B1CR; /*!< GFXMMU buffer 1 configuration register, Address offset: 0x24 */
  796. __IO uint32_t B2CR; /*!< GFXMMU buffer 2 configuration register, Address offset: 0x28 */
  797. __IO uint32_t B3CR; /*!< GFXMMU buffer 3 configuration register, Address offset: 0x2C */
  798. uint32_t RESERVED2[1008]; /*!< Reserved2, Address offset: 0x30 to 0xFEC */
  799. __IO uint32_t HWCFGR; /*!< GFXMMU hardware configuration register, Address offset: 0xFF0 */
  800. __IO uint32_t VERR; /*!< GFXMMU version register, Address offset: 0xFF4 */
  801. __IO uint32_t IPIDR; /*!< GFXMMU identification register, Address offset: 0xFF8 */
  802. __IO uint32_t SIDR; /*!< GFXMMU size identification register, Address offset: 0xFFC */
  803. __IO uint32_t LUT[2048]; /*!< GFXMMU LUT registers, Address offset: 0x1000 to 0x2FFC
  804. For LUT line i, LUTiL = LUT[2*i] and LUTiH = LUT[(2*i)+1] */
  805. } GFXMMU_TypeDef;
  806. /**
  807. * @brief General Purpose I/O
  808. */
  809. typedef struct
  810. {
  811. __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
  812. __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
  813. __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
  814. __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
  815. __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
  816. __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
  817. __IO uint32_t BSRR; /*!< GPIO port bit set/reset, Address offset: 0x18 */
  818. __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
  819. __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */
  820. } GPIO_TypeDef;
  821. /**
  822. * @brief Operational Amplifier (OPAMP)
  823. */
  824. typedef struct
  825. {
  826. __IO uint32_t CSR; /*!< OPAMP control/status register, Address offset: 0x00 */
  827. __IO uint32_t OTR; /*!< OPAMP offset trimming register for normal mode, Address offset: 0x04 */
  828. __IO uint32_t HSOTR; /*!< OPAMP offset trimming register for high speed mode, Address offset: 0x08 */
  829. } OPAMP_TypeDef;
  830. /**
  831. * @brief System configuration controller
  832. */
  833. typedef struct
  834. {
  835. uint32_t RESERVED1; /*!< Reserved, Address offset: 0x00 */
  836. __IO uint32_t PMCR; /*!< SYSCFG peripheral mode configuration register, Address offset: 0x04 */
  837. __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */
  838. __IO uint32_t CFGR; /*!< SYSCFG configuration registers, Address offset: 0x18 */
  839. uint32_t RESERVED2; /*!< Reserved, Address offset: 0x1C */
  840. __IO uint32_t CCCSR; /*!< SYSCFG compensation cell control/status register, Address offset: 0x20 */
  841. __IO uint32_t CCVR; /*!< SYSCFG compensation cell value register, Address offset: 0x24 */
  842. __IO uint32_t CCCR; /*!< SYSCFG compensation cell code register, Address offset: 0x28 */
  843. } SYSCFG_TypeDef;
  844. /**
  845. * @brief Inter-integrated Circuit Interface
  846. */
  847. typedef struct
  848. {
  849. __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
  850. __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
  851. __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */
  852. __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */
  853. __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */
  854. __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */
  855. __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */
  856. __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */
  857. __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */
  858. __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */
  859. __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */
  860. } I2C_TypeDef;
  861. /**
  862. * @brief Independent WATCHDOG
  863. */
  864. typedef struct
  865. {
  866. __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
  867. __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
  868. __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
  869. __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
  870. __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */
  871. } IWDG_TypeDef;
  872. /**
  873. * @brief JPEG Codec
  874. */
  875. typedef struct
  876. {
  877. __IO uint32_t CONFR0; /*!< JPEG Codec Control Register (JPEG_CONFR0), Address offset: 00h */
  878. __IO uint32_t CONFR1; /*!< JPEG Codec Control Register (JPEG_CONFR1), Address offset: 04h */
  879. __IO uint32_t CONFR2; /*!< JPEG Codec Control Register (JPEG_CONFR2), Address offset: 08h */
  880. __IO uint32_t CONFR3; /*!< JPEG Codec Control Register (JPEG_CONFR3), Address offset: 0Ch */
  881. __IO uint32_t CONFR4; /*!< JPEG Codec Control Register (JPEG_CONFR4), Address offset: 10h */
  882. __IO uint32_t CONFR5; /*!< JPEG Codec Control Register (JPEG_CONFR5), Address offset: 14h */
  883. __IO uint32_t CONFR6; /*!< JPEG Codec Control Register (JPEG_CONFR6), Address offset: 18h */
  884. __IO uint32_t CONFR7; /*!< JPEG Codec Control Register (JPEG_CONFR7), Address offset: 1Ch */
  885. uint32_t Reserved20[4]; /* Reserved Address offset: 20h-2Ch */
  886. __IO uint32_t CR; /*!< JPEG Control Register (JPEG_CR), Address offset: 30h */
  887. __IO uint32_t SR; /*!< JPEG Status Register (JPEG_SR), Address offset: 34h */
  888. __IO uint32_t CFR; /*!< JPEG Clear Flag Register (JPEG_CFR), Address offset: 38h */
  889. uint32_t Reserved3c; /* Reserved Address offset: 3Ch */
  890. __IO uint32_t DIR; /*!< JPEG Data Input Register (JPEG_DIR), Address offset: 40h */
  891. __IO uint32_t DOR; /*!< JPEG Data Output Register (JPEG_DOR), Address offset: 44h */
  892. uint32_t Reserved48[2]; /* Reserved Address offset: 48h-4Ch */
  893. __IO uint32_t QMEM0[16]; /*!< JPEG quantization tables 0, Address offset: 50h-8Ch */
  894. __IO uint32_t QMEM1[16]; /*!< JPEG quantization tables 1, Address offset: 90h-CCh */
  895. __IO uint32_t QMEM2[16]; /*!< JPEG quantization tables 2, Address offset: D0h-10Ch */
  896. __IO uint32_t QMEM3[16]; /*!< JPEG quantization tables 3, Address offset: 110h-14Ch */
  897. __IO uint32_t HUFFMIN[16]; /*!< JPEG HuffMin tables, Address offset: 150h-18Ch */
  898. __IO uint32_t HUFFBASE[32]; /*!< JPEG HuffSymb tables, Address offset: 190h-20Ch */
  899. __IO uint32_t HUFFSYMB[84]; /*!< JPEG HUFFSYMB tables, Address offset: 210h-35Ch */
  900. __IO uint32_t DHTMEM[103]; /*!< JPEG DHTMem tables, Address offset: 360h-4F8h */
  901. uint32_t Reserved4FC; /* Reserved Address offset: 4FCh */
  902. __IO uint32_t HUFFENC_AC0[88]; /*!< JPEG encodor, AC Huffman table 0, Address offset: 500h-65Ch */
  903. __IO uint32_t HUFFENC_AC1[88]; /*!< JPEG encodor, AC Huffman table 1, Address offset: 660h-7BCh */
  904. __IO uint32_t HUFFENC_DC0[8]; /*!< JPEG encodor, DC Huffman table 0, Address offset: 7C0h-7DCh */
  905. __IO uint32_t HUFFENC_DC1[8]; /*!< JPEG encodor, DC Huffman table 1, Address offset: 7E0h-7FCh */
  906. } JPEG_TypeDef;
  907. /**
  908. * @brief LCD-TFT Display Controller
  909. */
  910. typedef struct
  911. {
  912. uint32_t RESERVED0[2]; /*!< Reserved, 0x00-0x04 */
  913. __IO uint32_t SSCR; /*!< LTDC Synchronization Size Configuration Register, Address offset: 0x08 */
  914. __IO uint32_t BPCR; /*!< LTDC Back Porch Configuration Register, Address offset: 0x0C */
  915. __IO uint32_t AWCR; /*!< LTDC Active Width Configuration Register, Address offset: 0x10 */
  916. __IO uint32_t TWCR; /*!< LTDC Total Width Configuration Register, Address offset: 0x14 */
  917. __IO uint32_t GCR; /*!< LTDC Global Control Register, Address offset: 0x18 */
  918. uint32_t RESERVED1[2]; /*!< Reserved, 0x1C-0x20 */
  919. __IO uint32_t SRCR; /*!< LTDC Shadow Reload Configuration Register, Address offset: 0x24 */
  920. uint32_t RESERVED2[1]; /*!< Reserved, 0x28 */
  921. __IO uint32_t BCCR; /*!< LTDC Background Color Configuration Register, Address offset: 0x2C */
  922. uint32_t RESERVED3[1]; /*!< Reserved, 0x30 */
  923. __IO uint32_t IER; /*!< LTDC Interrupt Enable Register, Address offset: 0x34 */
  924. __IO uint32_t ISR; /*!< LTDC Interrupt Status Register, Address offset: 0x38 */
  925. __IO uint32_t ICR; /*!< LTDC Interrupt Clear Register, Address offset: 0x3C */
  926. __IO uint32_t LIPCR; /*!< LTDC Line Interrupt Position Configuration Register, Address offset: 0x40 */
  927. __IO uint32_t CPSR; /*!< LTDC Current Position Status Register, Address offset: 0x44 */
  928. __IO uint32_t CDSR; /*!< LTDC Current Display Status Register, Address offset: 0x48 */
  929. } LTDC_TypeDef;
  930. /**
  931. * @brief LCD-TFT Display layer x Controller
  932. */
  933. typedef struct
  934. {
  935. __IO uint32_t CR; /*!< LTDC Layerx Control Register Address offset: 0x84 */
  936. __IO uint32_t WHPCR; /*!< LTDC Layerx Window Horizontal Position Configuration Register Address offset: 0x88 */
  937. __IO uint32_t WVPCR; /*!< LTDC Layerx Window Vertical Position Configuration Register Address offset: 0x8C */
  938. __IO uint32_t CKCR; /*!< LTDC Layerx Color Keying Configuration Register Address offset: 0x90 */
  939. __IO uint32_t PFCR; /*!< LTDC Layerx Pixel Format Configuration Register Address offset: 0x94 */
  940. __IO uint32_t CACR; /*!< LTDC Layerx Constant Alpha Configuration Register Address offset: 0x98 */
  941. __IO uint32_t DCCR; /*!< LTDC Layerx Default Color Configuration Register Address offset: 0x9C */
  942. __IO uint32_t BFCR; /*!< LTDC Layerx Blending Factors Configuration Register Address offset: 0xA0 */
  943. uint32_t RESERVED0[2]; /*!< Reserved */
  944. __IO uint32_t CFBAR; /*!< LTDC Layerx Color Frame Buffer Address Register Address offset: 0xAC */
  945. __IO uint32_t CFBLR; /*!< LTDC Layerx Color Frame Buffer Length Register Address offset: 0xB0 */
  946. __IO uint32_t CFBLNR; /*!< LTDC Layerx ColorFrame Buffer Line Number Register Address offset: 0xB4 */
  947. uint32_t RESERVED1[3]; /*!< Reserved */
  948. __IO uint32_t CLUTWR; /*!< LTDC Layerx CLUT Write Register Address offset: 0x144 */
  949. } LTDC_Layer_TypeDef;
  950. /**
  951. * @brief Power Control
  952. */
  953. typedef struct
  954. {
  955. __IO uint32_t CR1; /*!< PWR power control register 1, Address offset: 0x00 */
  956. __IO uint32_t CSR1; /*!< PWR power control status register 1, Address offset: 0x04 */
  957. __IO uint32_t CR2; /*!< PWR power control register 2, Address offset: 0x08 */
  958. __IO uint32_t CR3; /*!< PWR power control register 3, Address offset: 0x0C */
  959. __IO uint32_t CPUCR; /*!< PWR CPU control register, Address offset: 0x10 */
  960. uint32_t RESERVED0; /*!< Reserved, Address offset: 0x14 */
  961. __IO uint32_t SRDCR; /*!< PWR SRD domain control register, Address offset: 0x18 */
  962. uint32_t RESERVED1; /*!< Reserved, Address offset: 0x1C */
  963. __IO uint32_t WKUPCR; /*!< PWR wakeup clear register, Address offset: 0x20 */
  964. __IO uint32_t WKUPFR; /*!< PWR wakeup flag register, Address offset: 0x24 */
  965. __IO uint32_t WKUPEPR; /*!< PWR wakeup enable and polarity register, Address offset: 0x28 */
  966. } PWR_TypeDef;
  967. /**
  968. * @brief Reset and Clock Control
  969. */
  970. typedef struct
  971. {
  972. __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */
  973. __IO uint32_t HSICFGR; /*!< HSI Clock Calibration Register, Address offset: 0x04 */
  974. __IO uint32_t CRRCR; /*!< Clock Recovery RC Register, Address offset: 0x08 */
  975. __IO uint32_t CSICFGR; /*!< CSI Clock Calibration Register, Address offset: 0x0C */
  976. __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x10 */
  977. uint32_t RESERVED1; /*!< Reserved, Address offset: 0x14 */
  978. __IO uint32_t CDCFGR1; /*!< RCC Domain 1 configuration register, Address offset: 0x18 */
  979. __IO uint32_t CDCFGR2; /*!< RCC Domain 2 configuration register, Address offset: 0x1C */
  980. __IO uint32_t SRDCFGR; /*!< RCC Domain 3 configuration register, Address offset: 0x20 */
  981. uint32_t RESERVED2; /*!< Reserved, Address offset: 0x24 */
  982. __IO uint32_t PLLCKSELR; /*!< RCC PLLs Clock Source Selection Register, Address offset: 0x28 */
  983. __IO uint32_t PLLCFGR; /*!< RCC PLLs Configuration Register, Address offset: 0x2C */
  984. __IO uint32_t PLL1DIVR; /*!< RCC PLL1 Dividers Configuration Register, Address offset: 0x30 */
  985. __IO uint32_t PLL1FRACR; /*!< RCC PLL1 Fractional Divider Configuration Register, Address offset: 0x34 */
  986. __IO uint32_t PLL2DIVR; /*!< RCC PLL2 Dividers Configuration Register, Address offset: 0x38 */
  987. __IO uint32_t PLL2FRACR; /*!< RCC PLL2 Fractional Divider Configuration Register, Address offset: 0x3C */
  988. __IO uint32_t PLL3DIVR; /*!< RCC PLL3 Dividers Configuration Register, Address offset: 0x40 */
  989. __IO uint32_t PLL3FRACR; /*!< RCC PLL3 Fractional Divider Configuration Register, Address offset: 0x44 */
  990. uint32_t RESERVED3; /*!< Reserved, Address offset: 0x48 */
  991. __IO uint32_t CDCCIPR; /*!< RCC Domain 1 Kernel Clock Configuration Register Address offset: 0x4C */
  992. __IO uint32_t CDCCIP1R; /*!< RCC Domain 2 Kernel Clock Configuration Register Address offset: 0x50 */
  993. __IO uint32_t CDCCIP2R; /*!< RCC Domain 2 Kernel Clock Configuration Register Address offset: 0x54 */
  994. __IO uint32_t SRDCCIPR; /*!< RCC Domain 3 Kernel Clock Configuration Register Address offset: 0x58 */
  995. uint32_t RESERVED4; /*!< Reserved, Address offset: 0x5C */
  996. __IO uint32_t CIER; /*!< RCC Clock Source Interrupt Enable Register Address offset: 0x60 */
  997. __IO uint32_t CIFR; /*!< RCC Clock Source Interrupt Flag Register Address offset: 0x64 */
  998. __IO uint32_t CICR; /*!< RCC Clock Source Interrupt Clear Register Address offset: 0x68 */
  999. uint32_t RESERVED5; /*!< Reserved, Address offset: 0x6C */
  1000. __IO uint32_t BDCR; /*!< RCC Vswitch Backup Domain Control Register, Address offset: 0x70 */
  1001. __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x74 */
  1002. uint32_t RESERVED6; /*!< Reserved, Address offset: 0x78 */
  1003. __IO uint32_t AHB3RSTR; /*!< RCC AHB3 peripheral reset register, Address offset: 0x7C */
  1004. __IO uint32_t AHB1RSTR; /*!< RCC AHB1 peripheral reset register, Address offset: 0x80 */
  1005. __IO uint32_t AHB2RSTR; /*!< RCC AHB2 peripheral reset register, Address offset: 0x84 */
  1006. __IO uint32_t AHB4RSTR; /*!< RCC AHB4 peripheral reset register, Address offset: 0x88 */
  1007. __IO uint32_t APB3RSTR; /*!< RCC APB3 peripheral reset register, Address offset: 0x8C */
  1008. __IO uint32_t APB1LRSTR; /*!< RCC APB1 peripheral reset Low Word register, Address offset: 0x90 */
  1009. __IO uint32_t APB1HRSTR; /*!< RCC APB1 peripheral reset High Word register, Address offset: 0x94 */
  1010. __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x98 */
  1011. __IO uint32_t APB4RSTR; /*!< RCC APB4 peripheral reset register, Address offset: 0x9C */
  1012. uint32_t RESERVED7; /*!< Reserved, Address offset: 0xA0 */
  1013. uint32_t RESERVED8; /*!< Reserved, Address offset: 0xA4 */
  1014. __IO uint32_t SRDAMR; /*!< RCC Domain 3 Autonomous Mode Register, Address offset: 0xA8 */
  1015. uint32_t RESERVED9; /*!< Reserved, 0xAC-0xAF Address offset: 0xAC */
  1016. __IO uint32_t CKGAENR; /*!< AXI Clocks Gating Enable Register, Address offset: 0xB0 */
  1017. uint32_t RESERVED10[31]; /*!< Reserved, 0xAC-0xAF Address offset: 0xAC */
  1018. __IO uint32_t RSR; /*!< RCC Reset status register, Address offset: 0xD0 */
  1019. __IO uint32_t AHB3ENR; /*!< RCC AHB3 peripheral clock register, Address offset: 0xD4 */
  1020. __IO uint32_t AHB1ENR; /*!< RCC AHB1 peripheral clock register, Address offset: 0xD8 */
  1021. __IO uint32_t AHB2ENR; /*!< RCC AHB2 peripheral clock register, Address offset: 0xDC */
  1022. __IO uint32_t AHB4ENR; /*!< RCC AHB4 peripheral clock register, Address offset: 0xE0 */
  1023. __IO uint32_t APB3ENR; /*!< RCC APB3 peripheral clock register, Address offset: 0xE4 */
  1024. __IO uint32_t APB1LENR; /*!< RCC APB1 peripheral clock Low Word register, Address offset: 0xE8 */
  1025. __IO uint32_t APB1HENR; /*!< RCC APB1 peripheral clock High Word register, Address offset: 0xEC */
  1026. __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clock register, Address offset: 0xF0 */
  1027. __IO uint32_t APB4ENR; /*!< RCC APB4 peripheral clock register, Address offset: 0xF4 */
  1028. uint32_t RESERVED12; /*!< Reserved, Address offset: 0xF8 */
  1029. __IO uint32_t AHB3LPENR; /*!< RCC AHB3 peripheral sleep clock register, Address offset: 0xFC */
  1030. __IO uint32_t AHB1LPENR; /*!< RCC AHB1 peripheral sleep clock register, Address offset: 0x100 */
  1031. __IO uint32_t AHB2LPENR; /*!< RCC AHB2 peripheral sleep clock register, Address offset: 0x104 */
  1032. __IO uint32_t AHB4LPENR; /*!< RCC AHB4 peripheral sleep clock register, Address offset: 0x108 */
  1033. __IO uint32_t APB3LPENR; /*!< RCC APB3 peripheral sleep clock register, Address offset: 0x10C */
  1034. __IO uint32_t APB1LLPENR; /*!< RCC APB1 peripheral sleep clock Low Word register, Address offset: 0x110 */
  1035. __IO uint32_t APB1HLPENR; /*!< RCC APB1 peripheral sleep clock High Word register, Address offset: 0x114 */
  1036. __IO uint32_t APB2LPENR; /*!< RCC APB2 peripheral sleep clock register, Address offset: 0x118 */
  1037. __IO uint32_t APB4LPENR; /*!< RCC APB4 peripheral sleep clock register, Address offset: 0x11C */
  1038. uint32_t RESERVED13[4]; /*!< Reserved, 0x120-0x12C Address offset: 0x120 */
  1039. } RCC_TypeDef;
  1040. /**
  1041. * @brief Real-Time Clock
  1042. */
  1043. typedef struct
  1044. {
  1045. __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
  1046. __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
  1047. __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x08 */
  1048. __IO uint32_t ICSR; /*!< RTC initialization control and status register, Address offset: 0x0C */
  1049. __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
  1050. __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */
  1051. __IO uint32_t CR; /*!< RTC control register, Address offset: 0x18 */
  1052. uint32_t RESERVED0; /*!< Reserved, Address offset: 0x1C */
  1053. uint32_t RESERVED1; /*!< Reserved, Address offset: 0x20 */
  1054. __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
  1055. __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x28 */
  1056. __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */
  1057. __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
  1058. __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
  1059. __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */
  1060. uint32_t RESERVED2; /*!< Reserved, Address offset: 0x3C */
  1061. __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x40 */
  1062. __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */
  1063. __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x48 */
  1064. __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x4C */
  1065. __IO uint32_t SR; /*!< RTC Status register, Address offset: 0x50 */
  1066. __IO uint32_t MISR; /*!< RTC masked interrupt status register, Address offset: 0x54 */
  1067. uint32_t RESERVED3; /*!< Reserved, Address offset: 0x58 */
  1068. __IO uint32_t SCR; /*!< RTC status Clear register, Address offset: 0x5C */
  1069. __IO uint32_t CFGR; /*!< RTC configuration register, Address offset: 0x60 */
  1070. } RTC_TypeDef;
  1071. /**
  1072. * @brief Tamper and backup registers
  1073. */
  1074. typedef struct
  1075. {
  1076. __IO uint32_t CR1; /*!< TAMP configuration register 1, Address offset: 0x00 */
  1077. __IO uint32_t CR2; /*!< TAMP configuration register 2, Address offset: 0x04 */
  1078. uint32_t RESERVED0; /*!< Reserved, Address offset: 0x08 */
  1079. __IO uint32_t FLTCR; /*!< TAMP filter control register, Address offset: 0x0C */
  1080. __IO uint32_t ATCR1; /*!< TAMP active tamper control register, Address offset: 0x10 */
  1081. __IO uint32_t ATSEEDR; /*!< TAMP active tamper seed register, Address offset: 0x14 */
  1082. __IO uint32_t ATOR; /*!< TAMP active tamper output register, Address offset: 0x18 */
  1083. uint32_t RESERVED1[4]; /*!< Reserved, Address offset: 0x1C -- 0x28 */
  1084. __IO uint32_t IER; /*!< TAMP interrupt enable register, Address offset: 0x2C */
  1085. __IO uint32_t SR; /*!< TAMP status register, Address offset: 0x30 */
  1086. __IO uint32_t MISR; /*!< TAMP masked interrupt status register, Address offset: 0x34 */
  1087. uint32_t RESERVED2; /*!< Reserved, Address offset: 0x38 */
  1088. __IO uint32_t SCR; /*!< TAMP status clear register, Address offset: 0x3C */
  1089. __IO uint32_t COUNTR; /*!< TAMP monotonic counter register, Address offset: 0x40 */
  1090. uint32_t RESERVED3[3]; /*!< Reserved, Address offset: 0x44 -- 0x4C */
  1091. __IO uint32_t CFGR; /*!< TAMP configuration register, Address offset: 0x50 */
  1092. uint32_t RESERVED4[43]; /*!< Reserved, Address offset: 0x54 -- 0xFC */
  1093. __IO uint32_t BKP0R; /*!< TAMP backup register 0, Address offset: 0x100 */
  1094. __IO uint32_t BKP1R; /*!< TAMP backup register 1, Address offset: 0x104 */
  1095. __IO uint32_t BKP2R; /*!< TAMP backup register 2, Address offset: 0x108 */
  1096. __IO uint32_t BKP3R; /*!< TAMP backup register 3, Address offset: 0x10C */
  1097. __IO uint32_t BKP4R; /*!< TAMP backup register 4, Address offset: 0x110 */
  1098. __IO uint32_t BKP5R; /*!< TAMP backup register 5, Address offset: 0x114 */
  1099. __IO uint32_t BKP6R; /*!< TAMP backup register 6, Address offset: 0x118 */
  1100. __IO uint32_t BKP7R; /*!< TAMP backup register 7, Address offset: 0x11C */
  1101. __IO uint32_t BKP8R; /*!< TAMP backup register 8, Address offset: 0x120 */
  1102. __IO uint32_t BKP9R; /*!< TAMP backup register 9, Address offset: 0x124 */
  1103. __IO uint32_t BKP10R; /*!< TAMP backup register 10, Address offset: 0x128 */
  1104. __IO uint32_t BKP11R; /*!< TAMP backup register 11, Address offset: 0x12C */
  1105. __IO uint32_t BKP12R; /*!< TAMP backup register 12, Address offset: 0x130 */
  1106. __IO uint32_t BKP13R; /*!< TAMP backup register 13, Address offset: 0x134 */
  1107. __IO uint32_t BKP14R; /*!< TAMP backup register 14, Address offset: 0x138 */
  1108. __IO uint32_t BKP15R; /*!< TAMP backup register 15, Address offset: 0x13C */
  1109. __IO uint32_t BKP16R; /*!< TAMP backup register 16, Address offset: 0x140 */
  1110. __IO uint32_t BKP17R; /*!< TAMP backup register 17, Address offset: 0x144 */
  1111. __IO uint32_t BKP18R; /*!< TAMP backup register 18, Address offset: 0x148 */
  1112. __IO uint32_t BKP19R; /*!< TAMP backup register 19, Address offset: 0x14C */
  1113. __IO uint32_t BKP20R; /*!< TAMP backup register 20, Address offset: 0x150 */
  1114. __IO uint32_t BKP21R; /*!< TAMP backup register 21, Address offset: 0x154 */
  1115. __IO uint32_t BKP22R; /*!< TAMP backup register 22, Address offset: 0x158 */
  1116. __IO uint32_t BKP23R; /*!< TAMP backup register 23, Address offset: 0x15C */
  1117. __IO uint32_t BKP24R; /*!< TAMP backup register 24, Address offset: 0x160 */
  1118. __IO uint32_t BKP25R; /*!< TAMP backup register 25, Address offset: 0x164 */
  1119. __IO uint32_t BKP26R; /*!< TAMP backup register 26, Address offset: 0x168 */
  1120. __IO uint32_t BKP27R; /*!< TAMP backup register 27, Address offset: 0x16C */
  1121. __IO uint32_t BKP28R; /*!< TAMP backup register 28, Address offset: 0x170 */
  1122. __IO uint32_t BKP29R; /*!< TAMP backup register 29, Address offset: 0x174 */
  1123. __IO uint32_t BKP30R; /*!< TAMP backup register 30, Address offset: 0x178 */
  1124. __IO uint32_t BKP31R; /*!< TAMP backup register 31, Address offset: 0x17C */
  1125. } TAMP_TypeDef;
  1126. /**
  1127. * @brief Serial Audio Interface
  1128. */
  1129. typedef struct
  1130. {
  1131. __IO uint32_t GCR; /*!< SAI global configuration register, Address offset: 0x00 */
  1132. uint32_t RESERVED0[16]; /*!< Reserved, 0x04 - 0x43 */
  1133. __IO uint32_t PDMCR; /*!< SAI PDM control register, Address offset: 0x44 */
  1134. __IO uint32_t PDMDLY; /*!< SAI PDM delay register, Address offset: 0x48 */
  1135. } SAI_TypeDef;
  1136. typedef struct
  1137. {
  1138. __IO uint32_t CR1; /*!< SAI block x configuration register 1, Address offset: 0x04 */
  1139. __IO uint32_t CR2; /*!< SAI block x configuration register 2, Address offset: 0x08 */
  1140. __IO uint32_t FRCR; /*!< SAI block x frame configuration register, Address offset: 0x0C */
  1141. __IO uint32_t SLOTR; /*!< SAI block x slot register, Address offset: 0x10 */
  1142. __IO uint32_t IMR; /*!< SAI block x interrupt mask register, Address offset: 0x14 */
  1143. __IO uint32_t SR; /*!< SAI block x status register, Address offset: 0x18 */
  1144. __IO uint32_t CLRFR; /*!< SAI block x clear flag register, Address offset: 0x1C */
  1145. __IO uint32_t DR; /*!< SAI block x data register, Address offset: 0x20 */
  1146. } SAI_Block_TypeDef;
  1147. /**
  1148. * @brief SPDIF-RX Interface
  1149. */
  1150. typedef struct
  1151. {
  1152. __IO uint32_t CR; /*!< Control register, Address offset: 0x00 */
  1153. __IO uint32_t IMR; /*!< Interrupt mask register, Address offset: 0x04 */
  1154. __IO uint32_t SR; /*!< Status register, Address offset: 0x08 */
  1155. __IO uint32_t IFCR; /*!< Interrupt Flag Clear register, Address offset: 0x0C */
  1156. __IO uint32_t DR; /*!< Data input register, Address offset: 0x10 */
  1157. __IO uint32_t CSR; /*!< Channel Status register, Address offset: 0x14 */
  1158. __IO uint32_t DIR; /*!< Debug Information register, Address offset: 0x18 */
  1159. uint32_t RESERVED2; /*!< Reserved, 0x1A */
  1160. } SPDIFRX_TypeDef;
  1161. /**
  1162. * @brief Secure digital input/output Interface
  1163. */
  1164. typedef struct
  1165. {
  1166. __IO uint32_t POWER; /*!< SDMMC power control register, Address offset: 0x00 */
  1167. __IO uint32_t CLKCR; /*!< SDMMC clock control register, Address offset: 0x04 */
  1168. __IO uint32_t ARG; /*!< SDMMC argument register, Address offset: 0x08 */
  1169. __IO uint32_t CMD; /*!< SDMMC command register, Address offset: 0x0C */
  1170. __I uint32_t RESPCMD; /*!< SDMMC command response register, Address offset: 0x10 */
  1171. __I uint32_t RESP1; /*!< SDMMC response 1 register, Address offset: 0x14 */
  1172. __I uint32_t RESP2; /*!< SDMMC response 2 register, Address offset: 0x18 */
  1173. __I uint32_t RESP3; /*!< SDMMC response 3 register, Address offset: 0x1C */
  1174. __I uint32_t RESP4; /*!< SDMMC response 4 register, Address offset: 0x20 */
  1175. __IO uint32_t DTIMER; /*!< SDMMC data timer register, Address offset: 0x24 */
  1176. __IO uint32_t DLEN; /*!< SDMMC data length register, Address offset: 0x28 */
  1177. __IO uint32_t DCTRL; /*!< SDMMC data control register, Address offset: 0x2C */
  1178. __I uint32_t DCOUNT; /*!< SDMMC data counter register, Address offset: 0x30 */
  1179. __I uint32_t STA; /*!< SDMMC status register, Address offset: 0x34 */
  1180. __IO uint32_t ICR; /*!< SDMMC interrupt clear register, Address offset: 0x38 */
  1181. __IO uint32_t MASK; /*!< SDMMC mask register, Address offset: 0x3C */
  1182. __IO uint32_t ACKTIME; /*!< SDMMC Acknowledgement timer register, Address offset: 0x40 */
  1183. uint32_t RESERVED0[3]; /*!< Reserved, 0x44 - 0x4C - 0x4C */
  1184. __IO uint32_t IDMACTRL; /*!< SDMMC DMA control register, Address offset: 0x50 */
  1185. __IO uint32_t IDMABSIZE; /*!< SDMMC DMA buffer size register, Address offset: 0x54 */
  1186. __IO uint32_t IDMABASE0; /*!< SDMMC DMA buffer 0 base address register, Address offset: 0x58 */
  1187. __IO uint32_t IDMABASE1; /*!< SDMMC DMA buffer 1 base address register, Address offset: 0x5C */
  1188. uint32_t RESERVED1[8]; /*!< Reserved, 0x60-0x7C */
  1189. __IO uint32_t FIFO; /*!< SDMMC data FIFO register, Address offset: 0x80 */
  1190. uint32_t RESERVED2[222]; /*!< Reserved, 0x84-0x3F8 */
  1191. __IO uint32_t IPVR; /*!< SDMMC data FIFO register, Address offset: 0x3FC */
  1192. } SDMMC_TypeDef;
  1193. /**
  1194. * @brief Delay Block DLYB
  1195. */
  1196. typedef struct
  1197. {
  1198. __IO uint32_t CR; /*!< DELAY BLOCK control register, Address offset: 0x00 */
  1199. __IO uint32_t CFGR; /*!< DELAY BLOCK configuration register, Address offset: 0x04 */
  1200. } DLYB_TypeDef;
  1201. /**
  1202. * @brief HW Semaphore HSEM
  1203. */
  1204. typedef struct
  1205. {
  1206. __IO uint32_t R[32]; /*!< 2-step write lock and read back registers, Address offset: 00h-7Ch */
  1207. __IO uint32_t RLR[32]; /*!< 1-step read lock registers, Address offset: 80h-FCh */
  1208. __IO uint32_t C1IER; /*!< HSEM Interrupt enable register , Address offset: 100h */
  1209. __IO uint32_t C1ICR; /*!< HSEM Interrupt clear register , Address offset: 104h */
  1210. __IO uint32_t C1ISR; /*!< HSEM Interrupt Status register , Address offset: 108h */
  1211. __IO uint32_t C1MISR; /*!< HSEM Interrupt Masked Status register , Address offset: 10Ch */
  1212. uint32_t Reserved[12]; /* Reserved Address offset: 110h-13Ch */
  1213. __IO uint32_t CR; /*!< HSEM Semaphore clear register , Address offset: 140h */
  1214. __IO uint32_t KEYR; /*!< HSEM Semaphore clear key register , Address offset: 144h */
  1215. } HSEM_TypeDef;
  1216. typedef struct
  1217. {
  1218. __IO uint32_t IER; /*!< HSEM interrupt enable register , Address offset: 0h */
  1219. __IO uint32_t ICR; /*!< HSEM interrupt clear register , Address offset: 4h */
  1220. __IO uint32_t ISR; /*!< HSEM interrupt status register , Address offset: 8h */
  1221. __IO uint32_t MISR; /*!< HSEM masked interrupt status register , Address offset: Ch */
  1222. } HSEM_Common_TypeDef;
  1223. /**
  1224. * @brief Serial Peripheral Interface
  1225. */
  1226. typedef struct
  1227. {
  1228. __IO uint32_t CR1; /*!< SPI/I2S Control register 1, Address offset: 0x00 */
  1229. __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */
  1230. __IO uint32_t CFG1; /*!< SPI Configuration register 1, Address offset: 0x08 */
  1231. __IO uint32_t CFG2; /*!< SPI Configuration register 2, Address offset: 0x0C */
  1232. __IO uint32_t IER; /*!< SPI/I2S Interrupt Enable register, Address offset: 0x10 */
  1233. __IO uint32_t SR; /*!< SPI/I2S Status register, Address offset: 0x14 */
  1234. __IO uint32_t IFCR; /*!< SPI/I2S Interrupt/Status flags clear register, Address offset: 0x18 */
  1235. uint32_t RESERVED0; /*!< Reserved, 0x1C */
  1236. __IO uint32_t TXDR; /*!< SPI/I2S Transmit data register, Address offset: 0x20 */
  1237. uint32_t RESERVED1[3]; /*!< Reserved, 0x24-0x2C */
  1238. __IO uint32_t RXDR; /*!< SPI/I2S Receive data register, Address offset: 0x30 */
  1239. uint32_t RESERVED2[3]; /*!< Reserved, 0x34-0x3C */
  1240. __IO uint32_t CRCPOLY; /*!< SPI CRC Polynomial register, Address offset: 0x40 */
  1241. __IO uint32_t TXCRC; /*!< SPI Transmitter CRC register, Address offset: 0x44 */
  1242. __IO uint32_t RXCRC; /*!< SPI Receiver CRC register, Address offset: 0x48 */
  1243. __IO uint32_t UDRDR; /*!< SPI Underrun data register, Address offset: 0x4C */
  1244. __IO uint32_t I2SCFGR; /*!< I2S Configuration register, Address offset: 0x50 */
  1245. } SPI_TypeDef;
  1246. /**
  1247. * @brief DTS
  1248. */
  1249. typedef struct
  1250. {
  1251. __IO uint32_t CFGR1; /*!< DTS configuration register, Address offset: 0x00 */
  1252. uint32_t RESERVED0; /*!< Reserved, Address offset: 0x04 */
  1253. __IO uint32_t T0VALR1; /*!< DTS T0 Value register, Address offset: 0x08 */
  1254. uint32_t RESERVED1; /*!< Reserved, Address offset: 0x0C */
  1255. __IO uint32_t RAMPVALR; /*!< DTS Ramp value register, Address offset: 0x10 */
  1256. __IO uint32_t ITR1; /*!< DTS Interrupt threshold register, Address offset: 0x14 */
  1257. uint32_t RESERVED2; /*!< Reserved, Address offset: 0x18 */
  1258. __IO uint32_t DR; /*!< DTS data register, Address offset: 0x1C */
  1259. __IO uint32_t SR; /*!< DTS status register Address offset: 0x20 */
  1260. __IO uint32_t ITENR; /*!< DTS Interrupt enable register, Address offset: 0x24 */
  1261. __IO uint32_t ICIFR; /*!< DTS Clear Interrupt flag register, Address offset: 0x28 */
  1262. __IO uint32_t OR; /*!< DTS option register 1, Address offset: 0x2C */
  1263. }
  1264. DTS_TypeDef;
  1265. /**
  1266. * @brief TIM
  1267. */
  1268. typedef struct
  1269. {
  1270. __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
  1271. __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
  1272. __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */
  1273. __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
  1274. __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
  1275. __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
  1276. __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
  1277. __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
  1278. __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
  1279. __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
  1280. __IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */
  1281. __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
  1282. __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
  1283. __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
  1284. __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
  1285. __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
  1286. __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
  1287. __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
  1288. __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
  1289. __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
  1290. uint32_t RESERVED1; /*!< Reserved, 0x50 */
  1291. __IO uint32_t CCMR3; /*!< TIM capture/compare mode register 3, Address offset: 0x54 */
  1292. __IO uint32_t CCR5; /*!< TIM capture/compare register5, Address offset: 0x58 */
  1293. __IO uint32_t CCR6; /*!< TIM capture/compare register6, Address offset: 0x5C */
  1294. __IO uint32_t AF1; /*!< TIM alternate function option register 1, Address offset: 0x60 */
  1295. __IO uint32_t AF2; /*!< TIM alternate function option register 2, Address offset: 0x64 */
  1296. __IO uint32_t TISEL; /*!< TIM Input Selection register, Address offset: 0x68 */
  1297. } TIM_TypeDef;
  1298. /**
  1299. * @brief LPTIMIMER
  1300. */
  1301. typedef struct
  1302. {
  1303. __IO uint32_t ISR; /*!< LPTIM Interrupt and Status register, Address offset: 0x00 */
  1304. __IO uint32_t ICR; /*!< LPTIM Interrupt Clear register, Address offset: 0x04 */
  1305. __IO uint32_t IER; /*!< LPTIM Interrupt Enable register, Address offset: 0x08 */
  1306. __IO uint32_t CFGR; /*!< LPTIM Configuration register, Address offset: 0x0C */
  1307. __IO uint32_t CR; /*!< LPTIM Control register, Address offset: 0x10 */
  1308. __IO uint32_t CMP; /*!< LPTIM Compare register, Address offset: 0x14 */
  1309. __IO uint32_t ARR; /*!< LPTIM Autoreload register, Address offset: 0x18 */
  1310. __IO uint32_t CNT; /*!< LPTIM Counter register, Address offset: 0x1C */
  1311. uint32_t RESERVED1; /*!< Reserved, 0x20 */
  1312. __IO uint32_t CFGR2; /*!< LPTIM Configuration register, Address offset: 0x24 */
  1313. } LPTIM_TypeDef;
  1314. /**
  1315. * @brief Comparator
  1316. */
  1317. typedef struct
  1318. {
  1319. __IO uint32_t SR; /*!< Comparator status register, Address offset: 0x00 */
  1320. __IO uint32_t ICFR; /*!< Comparator interrupt clear flag register, Address offset: 0x04 */
  1321. __IO uint32_t OR; /*!< Comparator option register, Address offset: 0x08 */
  1322. } COMPOPT_TypeDef;
  1323. typedef struct
  1324. {
  1325. __IO uint32_t CFGR; /*!< Comparator configuration register , Address offset: 0x00 */
  1326. } COMP_TypeDef;
  1327. typedef struct
  1328. {
  1329. __IO uint32_t CFGR; /*!< COMP control and status register, used for bits common to several COMP instances, Address offset: 0x00 */
  1330. } COMP_Common_TypeDef;
  1331. /**
  1332. * @brief Universal Synchronous Asynchronous Receiver Transmitter
  1333. */
  1334. typedef struct
  1335. {
  1336. __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */
  1337. __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */
  1338. __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */
  1339. __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */
  1340. __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */
  1341. __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */
  1342. __IO uint32_t RQR; /*!< USART Request register, Address offset: 0x18 */
  1343. __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */
  1344. __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */
  1345. __IO uint32_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */
  1346. __IO uint32_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */
  1347. __IO uint32_t PRESC; /*!< USART clock Prescaler register, Address offset: 0x2C */
  1348. } USART_TypeDef;
  1349. /**
  1350. * @brief Single Wire Protocol Master Interface SPWMI
  1351. */
  1352. typedef struct
  1353. {
  1354. __IO uint32_t CR; /*!< SWPMI Configuration/Control register, Address offset: 0x00 */
  1355. __IO uint32_t BRR; /*!< SWPMI bitrate register, Address offset: 0x04 */
  1356. uint32_t RESERVED1; /*!< Reserved, 0x08 */
  1357. __IO uint32_t ISR; /*!< SWPMI Interrupt and Status register, Address offset: 0x0C */
  1358. __IO uint32_t ICR; /*!< SWPMI Interrupt Flag Clear register, Address offset: 0x10 */
  1359. __IO uint32_t IER; /*!< SWPMI Interrupt Enable register, Address offset: 0x14 */
  1360. __IO uint32_t RFL; /*!< SWPMI Receive Frame Length register, Address offset: 0x18 */
  1361. __IO uint32_t TDR; /*!< SWPMI Transmit data register, Address offset: 0x1C */
  1362. __IO uint32_t RDR; /*!< SWPMI Receive data register, Address offset: 0x20 */
  1363. __IO uint32_t OR; /*!< SWPMI Option register, Address offset: 0x24 */
  1364. } SWPMI_TypeDef;
  1365. /**
  1366. * @brief Window WATCHDOG
  1367. */
  1368. typedef struct
  1369. {
  1370. __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
  1371. __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
  1372. __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
  1373. } WWDG_TypeDef;
  1374. /**
  1375. * @brief RAM_ECC_Specific_Registers
  1376. */
  1377. typedef struct
  1378. {
  1379. __IO uint32_t CR; /*!< RAMECC monitor configuration register */
  1380. __IO uint32_t SR; /*!< RAMECC monitor status register */
  1381. __IO uint32_t FAR; /*!< RAMECC monitor failing address register */
  1382. __IO uint32_t FDRL; /*!< RAMECC monitor failing data low register */
  1383. __IO uint32_t FDRH; /*!< RAMECC monitor failing data high register */
  1384. __IO uint32_t FECR; /*!< RAMECC monitor failing ECC error code register */
  1385. } RAMECC_MonitorTypeDef;
  1386. typedef struct
  1387. {
  1388. __IO uint32_t IER; /*!< RAMECC interrupt enable register */
  1389. } RAMECC_TypeDef;
  1390. /**
  1391. * @}
  1392. */
  1393. /**
  1394. * @brief Crypto Processor
  1395. */
  1396. typedef struct
  1397. {
  1398. __IO uint32_t CR; /*!< CRYP control register, Address offset: 0x00 */
  1399. __IO uint32_t SR; /*!< CRYP status register, Address offset: 0x04 */
  1400. __IO uint32_t DIN; /*!< CRYP data input register, Address offset: 0x08 */
  1401. __IO uint32_t DOUT; /*!< CRYP data output register, Address offset: 0x0C */
  1402. __IO uint32_t DMACR; /*!< CRYP DMA control register, Address offset: 0x10 */
  1403. __IO uint32_t IMSCR; /*!< CRYP interrupt mask set/clear register, Address offset: 0x14 */
  1404. __IO uint32_t RISR; /*!< CRYP raw interrupt status register, Address offset: 0x18 */
  1405. __IO uint32_t MISR; /*!< CRYP masked interrupt status register, Address offset: 0x1C */
  1406. __IO uint32_t K0LR; /*!< CRYP key left register 0, Address offset: 0x20 */
  1407. __IO uint32_t K0RR; /*!< CRYP key right register 0, Address offset: 0x24 */
  1408. __IO uint32_t K1LR; /*!< CRYP key left register 1, Address offset: 0x28 */
  1409. __IO uint32_t K1RR; /*!< CRYP key right register 1, Address offset: 0x2C */
  1410. __IO uint32_t K2LR; /*!< CRYP key left register 2, Address offset: 0x30 */
  1411. __IO uint32_t K2RR; /*!< CRYP key right register 2, Address offset: 0x34 */
  1412. __IO uint32_t K3LR; /*!< CRYP key left register 3, Address offset: 0x38 */
  1413. __IO uint32_t K3RR; /*!< CRYP key right register 3, Address offset: 0x3C */
  1414. __IO uint32_t IV0LR; /*!< CRYP initialization vector left-word register 0, Address offset: 0x40 */
  1415. __IO uint32_t IV0RR; /*!< CRYP initialization vector right-word register 0, Address offset: 0x44 */
  1416. __IO uint32_t IV1LR; /*!< CRYP initialization vector left-word register 1, Address offset: 0x48 */
  1417. __IO uint32_t IV1RR; /*!< CRYP initialization vector right-word register 1, Address offset: 0x4C */
  1418. __IO uint32_t CSGCMCCM0R; /*!< CRYP GCM/GMAC or CCM/CMAC context swap register 0, Address offset: 0x50 */
  1419. __IO uint32_t CSGCMCCM1R; /*!< CRYP GCM/GMAC or CCM/CMAC context swap register 1, Address offset: 0x54 */
  1420. __IO uint32_t CSGCMCCM2R; /*!< CRYP GCM/GMAC or CCM/CMAC context swap register 2, Address offset: 0x58 */
  1421. __IO uint32_t CSGCMCCM3R; /*!< CRYP GCM/GMAC or CCM/CMAC context swap register 3, Address offset: 0x5C */
  1422. __IO uint32_t CSGCMCCM4R; /*!< CRYP GCM/GMAC or CCM/CMAC context swap register 4, Address offset: 0x60 */
  1423. __IO uint32_t CSGCMCCM5R; /*!< CRYP GCM/GMAC or CCM/CMAC context swap register 5, Address offset: 0x64 */
  1424. __IO uint32_t CSGCMCCM6R; /*!< CRYP GCM/GMAC or CCM/CMAC context swap register 6, Address offset: 0x68 */
  1425. __IO uint32_t CSGCMCCM7R; /*!< CRYP GCM/GMAC or CCM/CMAC context swap register 7, Address offset: 0x6C */
  1426. __IO uint32_t CSGCM0R; /*!< CRYP GCM/GMAC context swap register 0, Address offset: 0x70 */
  1427. __IO uint32_t CSGCM1R; /*!< CRYP GCM/GMAC context swap register 1, Address offset: 0x74 */
  1428. __IO uint32_t CSGCM2R; /*!< CRYP GCM/GMAC context swap register 2, Address offset: 0x78 */
  1429. __IO uint32_t CSGCM3R; /*!< CRYP GCM/GMAC context swap register 3, Address offset: 0x7C */
  1430. __IO uint32_t CSGCM4R; /*!< CRYP GCM/GMAC context swap register 4, Address offset: 0x80 */
  1431. __IO uint32_t CSGCM5R; /*!< CRYP GCM/GMAC context swap register 5, Address offset: 0x84 */
  1432. __IO uint32_t CSGCM6R; /*!< CRYP GCM/GMAC context swap register 6, Address offset: 0x88 */
  1433. __IO uint32_t CSGCM7R; /*!< CRYP GCM/GMAC context swap register 7, Address offset: 0x8C */
  1434. } CRYP_TypeDef;
  1435. /**
  1436. * @brief HASH
  1437. */
  1438. typedef struct
  1439. {
  1440. __IO uint32_t CR; /*!< HASH control register, Address offset: 0x00 */
  1441. __IO uint32_t DIN; /*!< HASH data input register, Address offset: 0x04 */
  1442. __IO uint32_t STR; /*!< HASH start register, Address offset: 0x08 */
  1443. __IO uint32_t HR[5]; /*!< HASH digest registers, Address offset: 0x0C-0x1C */
  1444. __IO uint32_t IMR; /*!< HASH interrupt enable register, Address offset: 0x20 */
  1445. __IO uint32_t SR; /*!< HASH status register, Address offset: 0x24 */
  1446. uint32_t RESERVED[52]; /*!< Reserved, 0x28-0xF4 */
  1447. __IO uint32_t CSR[54]; /*!< HASH context swap registers, Address offset: 0x0F8-0x1CC */
  1448. } HASH_TypeDef;
  1449. /**
  1450. * @brief HASH_DIGEST
  1451. */
  1452. typedef struct
  1453. {
  1454. __IO uint32_t HR[8]; /*!< HASH digest registers, Address offset: 0x310-0x32C */
  1455. } HASH_DIGEST_TypeDef;
  1456. /**
  1457. * @brief RNG
  1458. */
  1459. typedef struct
  1460. {
  1461. __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */
  1462. __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */
  1463. __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */
  1464. uint32_t RESERVED;
  1465. __IO uint32_t HTCR; /*!< RNG health test configuration register, Address offset: 0x10 */
  1466. } RNG_TypeDef;
  1467. /**
  1468. * @brief MDIOS
  1469. */
  1470. typedef struct
  1471. {
  1472. __IO uint32_t CR;
  1473. __IO uint32_t WRFR;
  1474. __IO uint32_t CWRFR;
  1475. __IO uint32_t RDFR;
  1476. __IO uint32_t CRDFR;
  1477. __IO uint32_t SR;
  1478. __IO uint32_t CLRFR;
  1479. uint32_t RESERVED[57];
  1480. __IO uint32_t DINR0;
  1481. __IO uint32_t DINR1;
  1482. __IO uint32_t DINR2;
  1483. __IO uint32_t DINR3;
  1484. __IO uint32_t DINR4;
  1485. __IO uint32_t DINR5;
  1486. __IO uint32_t DINR6;
  1487. __IO uint32_t DINR7;
  1488. __IO uint32_t DINR8;
  1489. __IO uint32_t DINR9;
  1490. __IO uint32_t DINR10;
  1491. __IO uint32_t DINR11;
  1492. __IO uint32_t DINR12;
  1493. __IO uint32_t DINR13;
  1494. __IO uint32_t DINR14;
  1495. __IO uint32_t DINR15;
  1496. __IO uint32_t DINR16;
  1497. __IO uint32_t DINR17;
  1498. __IO uint32_t DINR18;
  1499. __IO uint32_t DINR19;
  1500. __IO uint32_t DINR20;
  1501. __IO uint32_t DINR21;
  1502. __IO uint32_t DINR22;
  1503. __IO uint32_t DINR23;
  1504. __IO uint32_t DINR24;
  1505. __IO uint32_t DINR25;
  1506. __IO uint32_t DINR26;
  1507. __IO uint32_t DINR27;
  1508. __IO uint32_t DINR28;
  1509. __IO uint32_t DINR29;
  1510. __IO uint32_t DINR30;
  1511. __IO uint32_t DINR31;
  1512. __IO uint32_t DOUTR0;
  1513. __IO uint32_t DOUTR1;
  1514. __IO uint32_t DOUTR2;
  1515. __IO uint32_t DOUTR3;
  1516. __IO uint32_t DOUTR4;
  1517. __IO uint32_t DOUTR5;
  1518. __IO uint32_t DOUTR6;
  1519. __IO uint32_t DOUTR7;
  1520. __IO uint32_t DOUTR8;
  1521. __IO uint32_t DOUTR9;
  1522. __IO uint32_t DOUTR10;
  1523. __IO uint32_t DOUTR11;
  1524. __IO uint32_t DOUTR12;
  1525. __IO uint32_t DOUTR13;
  1526. __IO uint32_t DOUTR14;
  1527. __IO uint32_t DOUTR15;
  1528. __IO uint32_t DOUTR16;
  1529. __IO uint32_t DOUTR17;
  1530. __IO uint32_t DOUTR18;
  1531. __IO uint32_t DOUTR19;
  1532. __IO uint32_t DOUTR20;
  1533. __IO uint32_t DOUTR21;
  1534. __IO uint32_t DOUTR22;
  1535. __IO uint32_t DOUTR23;
  1536. __IO uint32_t DOUTR24;
  1537. __IO uint32_t DOUTR25;
  1538. __IO uint32_t DOUTR26;
  1539. __IO uint32_t DOUTR27;
  1540. __IO uint32_t DOUTR28;
  1541. __IO uint32_t DOUTR29;
  1542. __IO uint32_t DOUTR30;
  1543. __IO uint32_t DOUTR31;
  1544. } MDIOS_TypeDef;
  1545. /**
  1546. * @brief USB_OTG_Core_Registers
  1547. */
  1548. typedef struct
  1549. {
  1550. __IO uint32_t GOTGCTL; /*!< USB_OTG Control and Status Register 000h */
  1551. __IO uint32_t GOTGINT; /*!< USB_OTG Interrupt Register 004h */
  1552. __IO uint32_t GAHBCFG; /*!< Core AHB Configuration Register 008h */
  1553. __IO uint32_t GUSBCFG; /*!< Core USB Configuration Register 00Ch */
  1554. __IO uint32_t GRSTCTL; /*!< Core Reset Register 010h */
  1555. __IO uint32_t GINTSTS; /*!< Core Interrupt Register 014h */
  1556. __IO uint32_t GINTMSK; /*!< Core Interrupt Mask Register 018h */
  1557. __IO uint32_t GRXSTSR; /*!< Receive Sts Q Read Register 01Ch */
  1558. __IO uint32_t GRXSTSP; /*!< Receive Sts Q Read & POP Register 020h */
  1559. __IO uint32_t GRXFSIZ; /*!< Receive FIFO Size Register 024h */
  1560. __IO uint32_t DIEPTXF0_HNPTXFSIZ; /*!< EP0 / Non Periodic Tx FIFO Size Register 028h */
  1561. __IO uint32_t HNPTXSTS; /*!< Non Periodic Tx FIFO/Queue Sts reg 02Ch */
  1562. uint32_t Reserved30[2]; /*!< Reserved 030h */
  1563. __IO uint32_t GCCFG; /*!< General Purpose IO Register 038h */
  1564. __IO uint32_t CID; /*!< User ID Register 03Ch */
  1565. __IO uint32_t GSNPSID; /* USB_OTG core ID 040h*/
  1566. __IO uint32_t GHWCFG1; /* User HW config1 044h*/
  1567. __IO uint32_t GHWCFG2; /* User HW config2 048h*/
  1568. __IO uint32_t GHWCFG3; /*!< User HW config3 04Ch */
  1569. uint32_t Reserved6; /*!< Reserved 050h */
  1570. __IO uint32_t GLPMCFG; /*!< LPM Register 054h */
  1571. __IO uint32_t GPWRDN; /*!< Power Down Register 058h */
  1572. __IO uint32_t GDFIFOCFG; /*!< DFIFO Software Config Register 05Ch */
  1573. __IO uint32_t GADPCTL; /*!< ADP Timer, Control and Status Register 60Ch */
  1574. uint32_t Reserved43[39]; /*!< Reserved 058h-0FFh */
  1575. __IO uint32_t HPTXFSIZ; /*!< Host Periodic Tx FIFO Size Reg 100h */
  1576. __IO uint32_t DIEPTXF[0x0F]; /*!< dev Periodic Transmit FIFO */
  1577. } USB_OTG_GlobalTypeDef;
  1578. /**
  1579. * @brief USB_OTG_device_Registers
  1580. */
  1581. typedef struct
  1582. {
  1583. __IO uint32_t DCFG; /*!< dev Configuration Register 800h */
  1584. __IO uint32_t DCTL; /*!< dev Control Register 804h */
  1585. __IO uint32_t DSTS; /*!< dev Status Register (RO) 808h */
  1586. uint32_t Reserved0C; /*!< Reserved 80Ch */
  1587. __IO uint32_t DIEPMSK; /*!< dev IN Endpoint Mask 810h */
  1588. __IO uint32_t DOEPMSK; /*!< dev OUT Endpoint Mask 814h */
  1589. __IO uint32_t DAINT; /*!< dev All Endpoints Itr Reg 818h */
  1590. __IO uint32_t DAINTMSK; /*!< dev All Endpoints Itr Mask 81Ch */
  1591. uint32_t Reserved20; /*!< Reserved 820h */
  1592. uint32_t Reserved9; /*!< Reserved 824h */
  1593. __IO uint32_t DVBUSDIS; /*!< dev VBUS discharge Register 828h */
  1594. __IO uint32_t DVBUSPULSE; /*!< dev VBUS Pulse Register 82Ch */
  1595. __IO uint32_t DTHRCTL; /*!< dev threshold 830h */
  1596. __IO uint32_t DIEPEMPMSK; /*!< dev empty msk 834h */
  1597. __IO uint32_t DEACHINT; /*!< dedicated EP interrupt 838h */
  1598. __IO uint32_t DEACHMSK; /*!< dedicated EP msk 83Ch */
  1599. uint32_t Reserved40; /*!< dedicated EP mask 840h */
  1600. __IO uint32_t DINEP1MSK; /*!< dedicated EP mask 844h */
  1601. uint32_t Reserved44[15]; /*!< Reserved 844-87Ch */
  1602. __IO uint32_t DOUTEP1MSK; /*!< dedicated EP msk 884h */
  1603. } USB_OTG_DeviceTypeDef;
  1604. /**
  1605. * @brief USB_OTG_IN_Endpoint-Specific_Register
  1606. */
  1607. typedef struct
  1608. {
  1609. __IO uint32_t DIEPCTL; /*!< dev IN Endpoint Control Reg 900h + (ep_num * 20h) + 00h */
  1610. uint32_t Reserved04; /*!< Reserved 900h + (ep_num * 20h) + 04h */
  1611. __IO uint32_t DIEPINT; /*!< dev IN Endpoint Itr Reg 900h + (ep_num * 20h) + 08h */
  1612. uint32_t Reserved0C; /*!< Reserved 900h + (ep_num * 20h) + 0Ch */
  1613. __IO uint32_t DIEPTSIZ; /*!< IN Endpoint Txfer Size 900h + (ep_num * 20h) + 10h */
  1614. __IO uint32_t DIEPDMA; /*!< IN Endpoint DMA Address Reg 900h + (ep_num * 20h) + 14h */
  1615. __IO uint32_t DTXFSTS; /*!< IN Endpoint Tx FIFO Status Reg 900h + (ep_num * 20h) + 18h */
  1616. uint32_t Reserved18; /*!< Reserved 900h+(ep_num*20h)+1Ch-900h+ (ep_num * 20h) + 1Ch */
  1617. } USB_OTG_INEndpointTypeDef;
  1618. /**
  1619. * @brief USB_OTG_OUT_Endpoint-Specific_Registers
  1620. */
  1621. typedef struct
  1622. {
  1623. __IO uint32_t DOEPCTL; /*!< dev OUT Endpoint Control Reg B00h + (ep_num * 20h) + 00h */
  1624. uint32_t Reserved04; /*!< Reserved B00h + (ep_num * 20h) + 04h */
  1625. __IO uint32_t DOEPINT; /*!< dev OUT Endpoint Itr Reg B00h + (ep_num * 20h) + 08h */
  1626. uint32_t Reserved0C; /*!< Reserved B00h + (ep_num * 20h) + 0Ch */
  1627. __IO uint32_t DOEPTSIZ; /*!< dev OUT Endpoint Txfer Size B00h + (ep_num * 20h) + 10h */
  1628. __IO uint32_t DOEPDMA; /*!< dev OUT Endpoint DMA Address B00h + (ep_num * 20h) + 14h */
  1629. uint32_t Reserved18[2]; /*!< Reserved B00h + (ep_num * 20h) + 18h - B00h + (ep_num * 20h) + 1Ch */
  1630. } USB_OTG_OUTEndpointTypeDef;
  1631. /**
  1632. * @brief USB_OTG_Host_Mode_Register_Structures
  1633. */
  1634. typedef struct
  1635. {
  1636. __IO uint32_t HCFG; /*!< Host Configuration Register 400h */
  1637. __IO uint32_t HFIR; /*!< Host Frame Interval Register 404h */
  1638. __IO uint32_t HFNUM; /*!< Host Frame Nbr/Frame Remaining 408h */
  1639. uint32_t Reserved40C; /*!< Reserved 40Ch */
  1640. __IO uint32_t HPTXSTS; /*!< Host Periodic Tx FIFO/ Queue Status 410h */
  1641. __IO uint32_t HAINT; /*!< Host All Channels Interrupt Register 414h */
  1642. __IO uint32_t HAINTMSK; /*!< Host All Channels Interrupt Mask 418h */
  1643. } USB_OTG_HostTypeDef;
  1644. /**
  1645. * @brief USB_OTG_Host_Channel_Specific_Registers
  1646. */
  1647. typedef struct
  1648. {
  1649. __IO uint32_t HCCHAR; /*!< Host Channel Characteristics Register 500h */
  1650. __IO uint32_t HCSPLT; /*!< Host Channel Split Control Register 504h */
  1651. __IO uint32_t HCINT; /*!< Host Channel Interrupt Register 508h */
  1652. __IO uint32_t HCINTMSK; /*!< Host Channel Interrupt Mask Register 50Ch */
  1653. __IO uint32_t HCTSIZ; /*!< Host Channel Transfer Size Register 510h */
  1654. __IO uint32_t HCDMA; /*!< Host Channel DMA Address Register 514h */
  1655. uint32_t Reserved[2]; /*!< Reserved */
  1656. } USB_OTG_HostChannelTypeDef;
  1657. /**
  1658. * @}
  1659. */
  1660. /**
  1661. * @brief OCTO Serial Peripheral Interface
  1662. */
  1663. typedef struct
  1664. {
  1665. __IO uint32_t CR; /*!< OCTOSPI Control register, Address offset: 0x000 */
  1666. uint32_t RESERVED; /*!< Reserved, Address offset: 0x004 */
  1667. __IO uint32_t DCR1; /*!< OCTOSPI Device Configuration register 1, Address offset: 0x008 */
  1668. __IO uint32_t DCR2; /*!< OCTOSPI Device Configuration register 2, Address offset: 0x00C */
  1669. __IO uint32_t DCR3; /*!< OCTOSPI Device Configuration register 3, Address offset: 0x010 */
  1670. __IO uint32_t DCR4; /*!< OCTOSPI Device Configuration register 4, Address offset: 0x014 */
  1671. uint32_t RESERVED1[2]; /*!< Reserved, Address offset: 0x018-0x01C */
  1672. __IO uint32_t SR; /*!< OCTOSPI Status register, Address offset: 0x020 */
  1673. __IO uint32_t FCR; /*!< OCTOSPI Flag Clear register, Address offset: 0x024 */
  1674. uint32_t RESERVED2[6]; /*!< Reserved, Address offset: 0x028-0x03C */
  1675. __IO uint32_t DLR; /*!< OCTOSPI Data Length register, Address offset: 0x040 */
  1676. uint32_t RESERVED3; /*!< Reserved, Address offset: 0x044 */
  1677. __IO uint32_t AR; /*!< OCTOSPI Address register, Address offset: 0x048 */
  1678. uint32_t RESERVED4; /*!< Reserved, Address offset: 0x04C */
  1679. __IO uint32_t DR; /*!< OCTOSPI Data register, Address offset: 0x050 */
  1680. uint32_t RESERVED5[11]; /*!< Reserved, Address offset: 0x054-0x07C */
  1681. __IO uint32_t PSMKR; /*!< OCTOSPI Polling Status Mask register, Address offset: 0x080 */
  1682. uint32_t RESERVED6; /*!< Reserved, Address offset: 0x084 */
  1683. __IO uint32_t PSMAR; /*!< OCTOSPI Polling Status Match register, Address offset: 0x088 */
  1684. uint32_t RESERVED7; /*!< Reserved, Address offset: 0x08C */
  1685. __IO uint32_t PIR; /*!< OCTOSPI Polling Interval register, Address offset: 0x090 */
  1686. uint32_t RESERVED8[27]; /*!< Reserved, Address offset: 0x094-0x0FC */
  1687. __IO uint32_t CCR; /*!< OCTOSPI Communication Configuration register, Address offset: 0x100 */
  1688. uint32_t RESERVED9; /*!< Reserved, Address offset: 0x104 */
  1689. __IO uint32_t TCR; /*!< OCTOSPI Timing Configuration register, Address offset: 0x108 */
  1690. uint32_t RESERVED10; /*!< Reserved, Address offset: 0x10C */
  1691. __IO uint32_t IR; /*!< OCTOSPI Instruction register, Address offset: 0x110 */
  1692. uint32_t RESERVED11[3]; /*!< Reserved, Address offset: 0x114-0x11C */
  1693. __IO uint32_t ABR; /*!< OCTOSPI Alternate Bytes register, Address offset: 0x120 */
  1694. uint32_t RESERVED12[3]; /*!< Reserved, Address offset: 0x124-0x12C */
  1695. __IO uint32_t LPTR; /*!< OCTOSPI Low Power Timeout register, Address offset: 0x130 */
  1696. uint32_t RESERVED13[3]; /*!< Reserved, Address offset: 0x134-0x13C */
  1697. __IO uint32_t WPCCR; /*!< OCTOSPI Wrap Communication Configuration register, Address offset: 0x140 */
  1698. uint32_t RESERVED14; /*!< Reserved, Address offset: 0x144 */
  1699. __IO uint32_t WPTCR; /*!< OCTOSPI Wrap Timing Configuration register, Address offset: 0x148 */
  1700. uint32_t RESERVED15; /*!< Reserved, Address offset: 0x14C */
  1701. __IO uint32_t WPIR; /*!< OCTOSPI Wrap Instruction register, Address offset: 0x150 */
  1702. uint32_t RESERVED16[3]; /*!< Reserved, Address offset: 0x154-0x15C */
  1703. __IO uint32_t WPABR; /*!< OCTOSPI Wrap Alternate Bytes register, Address offset: 0x160 */
  1704. uint32_t RESERVED17[7]; /*!< Reserved, Address offset: 0x164-0x17C */
  1705. __IO uint32_t WCCR; /*!< OCTOSPI Write Communication Configuration register, Address offset: 0x180 */
  1706. uint32_t RESERVED18; /*!< Reserved, Address offset: 0x184 */
  1707. __IO uint32_t WTCR; /*!< OCTOSPI Write Timing Configuration register, Address offset: 0x188 */
  1708. uint32_t RESERVED19; /*!< Reserved, Address offset: 0x18C */
  1709. __IO uint32_t WIR; /*!< OCTOSPI Write Instruction register, Address offset: 0x190 */
  1710. uint32_t RESERVED20[3]; /*!< Reserved, Address offset: 0x194-0x19C */
  1711. __IO uint32_t WABR; /*!< OCTOSPI Write Alternate Bytes register, Address offset: 0x1A0 */
  1712. uint32_t RESERVED21[23]; /*!< Reserved, Address offset: 0x1A4-0x1FC */
  1713. __IO uint32_t HLCR; /*!< OCTOSPI Hyperbus Latency Configuration register, Address offset: 0x200 */
  1714. uint32_t RESERVED22[122]; /*!< Reserved, Address offset: 0x204-0x3EC */
  1715. __IO uint32_t HWCFGR; /*!< OCTOSPI HW Configuration register, Address offset: 0x3F0 */
  1716. __IO uint32_t VER; /*!< OCTOSPI Version register, Address offset: 0x3F4 */
  1717. __IO uint32_t ID; /*!< OCTOSPI Identification register, Address offset: 0x3F8 */
  1718. __IO uint32_t MID; /*!< OCTOPSI HW Magic ID register, Address offset: 0x3FC */
  1719. } OCTOSPI_TypeDef;
  1720. /**
  1721. * @}
  1722. */
  1723. /**
  1724. * @brief OCTO Serial Peripheral Interface IO Manager
  1725. */
  1726. typedef struct
  1727. {
  1728. __IO uint32_t CR; /*!< OCTOSPI IO Manager Control register, Address offset: 0x00 */
  1729. __IO uint32_t PCR[8]; /*!< OCTOSPI IO Manager Port[1:8] Configuration register, Address offset: 0x04-0x20 */
  1730. } OCTOSPIM_TypeDef;
  1731. /**
  1732. * @}
  1733. */
  1734. /**
  1735. * @brief OTFD register
  1736. */
  1737. typedef struct
  1738. {
  1739. __IO uint32_t REG_CONFIGR;
  1740. __IO uint32_t REG_START_ADDR;
  1741. __IO uint32_t REG_END_ADDR;
  1742. __IO uint32_t REG_NONCER0;
  1743. __IO uint32_t REG_NONCER1;
  1744. __IO uint32_t REG_KEYR0;
  1745. __IO uint32_t REG_KEYR1;
  1746. __IO uint32_t REG_KEYR2;
  1747. __IO uint32_t REG_KEYR3;
  1748. } OTFDEC_Region_TypeDef;
  1749. typedef struct
  1750. {
  1751. __IO uint32_t CR;
  1752. uint32_t RESERVED1[191];
  1753. __IO uint32_t ISR;
  1754. __IO uint32_t ICR;
  1755. __IO uint32_t IER;
  1756. uint32_t RESERVED2[56];
  1757. __IO uint32_t HWCFGR2;
  1758. __IO uint32_t HWCFGR1;
  1759. __IO uint32_t VERR;
  1760. __IO uint32_t IPIDR;
  1761. __IO uint32_t SIDR;
  1762. } OTFDEC_TypeDef;
  1763. /**
  1764. * @}
  1765. */
  1766. /** @addtogroup Peripheral_memory_map
  1767. * @{
  1768. */
  1769. #define CD_ITCMRAM_BASE (0x00000000UL) /*!< Base address of : 64KB RAM reserved for CPU execution/instruction accessible over ITCM */
  1770. #define CD_DTCMRAM_BASE (0x20000000UL) /*!< Base address of : 128KB (2x64KB) system data RAM accessible over DTCM */
  1771. #define CD_AXIFLASH_BASE (0x08000000UL) /*!< Base address of : (up to 2 MB) embedded FLASH memory accessible over AXI */
  1772. #define CD_AXISRAM1_BASE (0x24000000UL) /*!< Base address of : (up to 256KB) system data RAM1 accessible over over AXI */
  1773. #define CD_AXISRAM2_BASE (0x24040000UL) /*!< Base address of : (up to 384KB) system data RAM2 accessible over over AXI */
  1774. #define CD_AXISRAM3_BASE (0x240A0000UL) /*!< Base address of : (up to 384KB) system data RAM3 accessible over over AXI */
  1775. #define CD_AHBSRAM1_BASE (0x30000000UL) /*!< Base address of : (up to 64KB) system data RAM1 accessible over over AXI->AHB Bridge */
  1776. #define CD_AHBSRAM2_BASE (0x30010000UL) /*!< Base address of : (up to 64KB) system data RAM2 accessible over over AXI->AHB Bridge */
  1777. #define SRD_BKPSRAM_BASE (0x38800000UL) /*!< Base address of : Backup SRAM(4 KB) over AXI->AHB Bridge */
  1778. #define SRD_SRAM_BASE (0x38000000UL) /*!< Base address of : Backup SRAM(32 KB) over AXI->AHB Bridge */
  1779. #define OCTOSPI1_BASE (0x90000000UL) /*!< Base address of : OCTOSPI1 memories accessible over AXI */
  1780. #define OCTOSPI2_BASE (0x70000000UL) /*!< Base address of : OCTOSPI2 memories accessible over AXI */
  1781. #define FLASH_BANK1_BASE (0x08000000UL) /*!< Base address of : (up to 1 MB) Flash Bank1 accessible over AXI */
  1782. #define FLASH_BANK2_BASE (0x08100000UL) /*!< Base address of : (up to 1 MB) Flash Bank2 accessible over AXI */
  1783. #define FLASH_END (0x081FFFFFUL) /*!< FLASH end address */
  1784. /* Legacy define */
  1785. #define FLASH_BASE FLASH_BANK1_BASE
  1786. #define D1_AXISRAM_BASE CD_AXISRAM1_BASE
  1787. #define FLASH_OTP_BASE (0x08FFF000UL) /*!< Base address of : (up to 1KB) embedded FLASH Bank1 OTP Area */
  1788. #define FLASH_OTP_END (0x08FFF3FFUL) /*!< End address of : (up to 1KB) embedded FLASH Bank1 OTP Area */
  1789. /*!< Device electronic signature memory map */
  1790. #define UID_BASE (0x08FFF800UL) /*!< Unique device ID register base address */
  1791. #define FLASHSIZE_BASE (0x08FFF80CUL) /*!< FLASH Size register base address */
  1792. #define PACKAGE_BASE (0x08FFF80EUL) /*!< Package Data register base address */
  1793. #define PERIPH_BASE (0x40000000UL) /*!< Base address of : AHB/ABP Peripherals */
  1794. /*!< Peripheral memory map */
  1795. #define CD_APB1PERIPH_BASE PERIPH_BASE /*!< D2_APB1PERIPH_BASE PERIPH_BASE */
  1796. #define CD_APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) /*!< D2_APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL) */
  1797. #define CD_AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) /*!< D2_AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL) */
  1798. #define CD_AHB2PERIPH_BASE (PERIPH_BASE + 0x08020000UL) /*!< D2_AHB2PERIPH_BASE (PERIPH_BASE + 0x08020000UL) */
  1799. #define CD_APB3PERIPH_BASE (PERIPH_BASE + 0x10000000UL) /*!< D1_APB1PERIPH_BASE (PERIPH_BASE + 0x10000000UL) */
  1800. #define CD_AHB3PERIPH_BASE (PERIPH_BASE + 0x12000000UL) /*!< D1_AHB1PERIPH_BASE (PERIPH_BASE + 0x12000000UL) */
  1801. #define SRD_APB4PERIPH_BASE (PERIPH_BASE + 0x18000000UL) /*!< D3_APB1PERIPH_BASE (PERIPH_BASE + 0x18000000UL) */
  1802. #define SRD_AHB4PERIPH_BASE (PERIPH_BASE + 0x18020000UL) /*!< D3_AHB1PERIPH_BASE (PERIPH_BASE + 0x18020000UL) */
  1803. /*!< Legacy Peripheral memory map */
  1804. #define APB1PERIPH_BASE PERIPH_BASE
  1805. #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL)
  1806. #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL)
  1807. #define AHB2PERIPH_BASE (PERIPH_BASE + 0x08020000UL)
  1808. /*!< CD_AHB3PERIPH peripherals */
  1809. #define MDMA_BASE (CD_AHB3PERIPH_BASE + 0x0000UL)
  1810. #define DMA2D_BASE (CD_AHB3PERIPH_BASE + 0x1000UL)
  1811. #define FLASH_R_BASE (CD_AHB3PERIPH_BASE + 0x2000UL)
  1812. #define JPGDEC_BASE (CD_AHB3PERIPH_BASE + 0x3000UL)
  1813. #define FMC_R_BASE (CD_AHB3PERIPH_BASE + 0x4000UL)
  1814. #define OCTOSPI1_R_BASE (CD_AHB3PERIPH_BASE + 0x5000UL)
  1815. #define DLYB_OCTOSPI1_BASE (CD_AHB3PERIPH_BASE + 0x6000UL)
  1816. #define SDMMC1_BASE (CD_AHB3PERIPH_BASE + 0x7000UL)
  1817. #define DLYB_SDMMC1_BASE (CD_AHB3PERIPH_BASE + 0x8000UL)
  1818. #define RAMECC_BASE (CD_AHB3PERIPH_BASE + 0x9000UL)
  1819. #define OCTOSPI2_R_BASE (CD_AHB3PERIPH_BASE + 0xA000UL)
  1820. #define DLYB_OCTOSPI2_BASE (CD_AHB3PERIPH_BASE + 0xB000UL)
  1821. #define OCTOSPIM_BASE (CD_AHB3PERIPH_BASE + 0xB400UL)
  1822. /*!< CD_AHB1PERIPH peripherals */
  1823. #define DMA1_BASE (CD_AHB1PERIPH_BASE + 0x0000UL)
  1824. #define DMA2_BASE (CD_AHB1PERIPH_BASE + 0x0400UL)
  1825. #define DMAMUX1_BASE (CD_AHB1PERIPH_BASE + 0x0800UL)
  1826. #define ADC1_BASE (CD_AHB1PERIPH_BASE + 0x2000UL)
  1827. #define ADC2_BASE (CD_AHB1PERIPH_BASE + 0x2100UL)
  1828. #define ADC12_COMMON_BASE (CD_AHB1PERIPH_BASE + 0x2300UL)
  1829. #define CRC_BASE (CD_AHB1PERIPH_BASE + 0x3000UL)
  1830. /*!< USB registers base address */
  1831. #define USB1_OTG_HS_PERIPH_BASE (0x40040000UL)
  1832. #define USB_OTG_GLOBAL_BASE (0x000UL)
  1833. #define USB_OTG_DEVICE_BASE (0x800UL)
  1834. #define USB_OTG_IN_ENDPOINT_BASE (0x900UL)
  1835. #define USB_OTG_OUT_ENDPOINT_BASE (0xB00UL)
  1836. #define USB_OTG_EP_REG_SIZE (0x20UL)
  1837. #define USB_OTG_HOST_BASE (0x400UL)
  1838. #define USB_OTG_HOST_PORT_BASE (0x440UL)
  1839. #define USB_OTG_HOST_CHANNEL_BASE (0x500UL)
  1840. #define USB_OTG_HOST_CHANNEL_SIZE (0x20UL)
  1841. #define USB_OTG_PCGCCTL_BASE (0xE00UL)
  1842. #define USB_OTG_FIFO_BASE (0x1000UL)
  1843. #define USB_OTG_FIFO_SIZE (0x1000UL)
  1844. /*!< CD_AHB2PERIPH peripherals */
  1845. #define DCMI_BASE (CD_AHB2PERIPH_BASE + 0x0000UL)
  1846. #define PSSI_BASE (CD_AHB2PERIPH_BASE + 0x0400UL)
  1847. #define HSEM_BASE (CD_AHB2PERIPH_BASE + 0x0800UL)
  1848. #define CRYP_BASE (CD_AHB2PERIPH_BASE + 0x1000UL)
  1849. #define HASH_BASE (CD_AHB2PERIPH_BASE + 0x1400UL)
  1850. #define HASH_DIGEST_BASE (CD_AHB2PERIPH_BASE + 0x1710UL)
  1851. #define RNG_BASE (CD_AHB2PERIPH_BASE + 0x1800UL)
  1852. #define SDMMC2_BASE (CD_AHB2PERIPH_BASE + 0x2400UL)
  1853. #define DLYB_SDMMC2_BASE (CD_AHB2PERIPH_BASE + 0x2800UL)
  1854. #define BDMA1_BASE (CD_AHB2PERIPH_BASE + 0x2C00UL)
  1855. /*!< SRD_AHB4PERIPH peripherals */
  1856. #define GPIOA_BASE (SRD_AHB4PERIPH_BASE + 0x0000UL)
  1857. #define GPIOB_BASE (SRD_AHB4PERIPH_BASE + 0x0400UL)
  1858. #define GPIOC_BASE (SRD_AHB4PERIPH_BASE + 0x0800UL)
  1859. #define GPIOD_BASE (SRD_AHB4PERIPH_BASE + 0x0C00UL)
  1860. #define GPIOE_BASE (SRD_AHB4PERIPH_BASE + 0x1000UL)
  1861. #define GPIOF_BASE (SRD_AHB4PERIPH_BASE + 0x1400UL)
  1862. #define GPIOG_BASE (SRD_AHB4PERIPH_BASE + 0x1800UL)
  1863. #define GPIOH_BASE (SRD_AHB4PERIPH_BASE + 0x1C00UL)
  1864. #define GPIOI_BASE (SRD_AHB4PERIPH_BASE + 0x2000UL)
  1865. #define GPIOJ_BASE (SRD_AHB4PERIPH_BASE + 0x2400UL)
  1866. #define GPIOK_BASE (SRD_AHB4PERIPH_BASE + 0x2800UL)
  1867. #define RCC_BASE (SRD_AHB4PERIPH_BASE + 0x4400UL)
  1868. #define PWR_BASE (SRD_AHB4PERIPH_BASE + 0x4800UL)
  1869. #define BDMA2_BASE (SRD_AHB4PERIPH_BASE + 0x5400UL)
  1870. #define DMAMUX2_BASE (SRD_AHB4PERIPH_BASE + 0x5800UL)
  1871. /*!< CD_APB3PERIPH peripherals */
  1872. #define LTDC_BASE (CD_APB3PERIPH_BASE + 0x1000UL)
  1873. #define LTDC_Layer1_BASE (LTDC_BASE + 0x84UL)
  1874. #define LTDC_Layer2_BASE (LTDC_BASE + 0x104UL)
  1875. #define WWDG1_BASE (CD_APB3PERIPH_BASE + 0x3000UL)
  1876. /*!< CD_APB1PERIPH peripherals */
  1877. #define TIM2_BASE (CD_APB1PERIPH_BASE + 0x0000UL)
  1878. #define TIM3_BASE (CD_APB1PERIPH_BASE + 0x0400UL)
  1879. #define TIM4_BASE (CD_APB1PERIPH_BASE + 0x0800UL)
  1880. #define TIM5_BASE (CD_APB1PERIPH_BASE + 0x0C00UL)
  1881. #define TIM6_BASE (CD_APB1PERIPH_BASE + 0x1000UL)
  1882. #define TIM7_BASE (CD_APB1PERIPH_BASE + 0x1400UL)
  1883. #define TIM12_BASE (CD_APB1PERIPH_BASE + 0x1800UL)
  1884. #define TIM13_BASE (CD_APB1PERIPH_BASE + 0x1C00UL)
  1885. #define TIM14_BASE (CD_APB1PERIPH_BASE + 0x2000UL)
  1886. #define LPTIM1_BASE (CD_APB1PERIPH_BASE + 0x2400UL)
  1887. #define SPI2_BASE (CD_APB1PERIPH_BASE + 0x3800UL)
  1888. #define SPI3_BASE (CD_APB1PERIPH_BASE + 0x3C00UL)
  1889. #define SPDIFRX_BASE (CD_APB1PERIPH_BASE + 0x4000UL)
  1890. #define USART2_BASE (CD_APB1PERIPH_BASE + 0x4400UL)
  1891. #define USART3_BASE (CD_APB1PERIPH_BASE + 0x4800UL)
  1892. #define UART4_BASE (CD_APB1PERIPH_BASE + 0x4C00UL)
  1893. #define UART5_BASE (CD_APB1PERIPH_BASE + 0x5000UL)
  1894. #define I2C1_BASE (CD_APB1PERIPH_BASE + 0x5400UL)
  1895. #define I2C2_BASE (CD_APB1PERIPH_BASE + 0x5800UL)
  1896. #define I2C3_BASE (CD_APB1PERIPH_BASE + 0x5C00UL)
  1897. #define CEC_BASE (CD_APB1PERIPH_BASE + 0x6C00UL)
  1898. #define DAC1_BASE (CD_APB1PERIPH_BASE + 0x7400UL)
  1899. #define UART7_BASE (CD_APB1PERIPH_BASE + 0x7800UL)
  1900. #define UART8_BASE (CD_APB1PERIPH_BASE + 0x7C00UL)
  1901. #define CRS_BASE (CD_APB1PERIPH_BASE + 0x8400UL)
  1902. #define SWPMI1_BASE (CD_APB1PERIPH_BASE + 0x8800UL)
  1903. #define OPAMP_BASE (CD_APB1PERIPH_BASE + 0x9000UL)
  1904. #define OPAMP1_BASE (CD_APB1PERIPH_BASE + 0x9000UL)
  1905. #define OPAMP2_BASE (CD_APB1PERIPH_BASE + 0x9010UL)
  1906. #define MDIOS_BASE (CD_APB1PERIPH_BASE + 0x9400UL)
  1907. #define FDCAN1_BASE (CD_APB1PERIPH_BASE + 0xA000UL)
  1908. #define FDCAN2_BASE (CD_APB1PERIPH_BASE + 0xA400UL)
  1909. #define FDCAN_CCU_BASE (CD_APB1PERIPH_BASE + 0xA800UL)
  1910. #define SRAMCAN_BASE (CD_APB1PERIPH_BASE + 0xAC00UL)
  1911. /*!< CD_APB2PERIPH peripherals */
  1912. #define TIM1_BASE (CD_APB2PERIPH_BASE + 0x0000UL)
  1913. #define TIM8_BASE (CD_APB2PERIPH_BASE + 0x0400UL)
  1914. #define USART1_BASE (CD_APB2PERIPH_BASE + 0x1000UL)
  1915. #define USART6_BASE (CD_APB2PERIPH_BASE + 0x1400UL)
  1916. #define UART9_BASE (CD_APB2PERIPH_BASE + 0x1800UL)
  1917. #define USART10_BASE (CD_APB2PERIPH_BASE + 0x1C00UL)
  1918. #define SPI1_BASE (CD_APB2PERIPH_BASE + 0x3000UL)
  1919. #define SPI4_BASE (CD_APB2PERIPH_BASE + 0x3400UL)
  1920. #define TIM15_BASE (CD_APB2PERIPH_BASE + 0x4000UL)
  1921. #define TIM16_BASE (CD_APB2PERIPH_BASE + 0x4400UL)
  1922. #define TIM17_BASE (CD_APB2PERIPH_BASE + 0x4800UL)
  1923. #define SPI5_BASE (CD_APB2PERIPH_BASE + 0x5000UL)
  1924. #define SAI1_BASE (CD_APB2PERIPH_BASE + 0x5800UL)
  1925. #define SAI1_Block_A_BASE (SAI1_BASE + 0x004UL)
  1926. #define SAI1_Block_B_BASE (SAI1_BASE + 0x024UL)
  1927. #define SAI2_BASE (CD_APB2PERIPH_BASE + 0x5C00UL)
  1928. #define SAI2_Block_A_BASE (SAI2_BASE + 0x004UL)
  1929. #define SAI2_Block_B_BASE (SAI2_BASE + 0x024UL)
  1930. #define DFSDM1_BASE (CD_APB2PERIPH_BASE + 0x7800UL)
  1931. #define DFSDM1_Channel0_BASE (DFSDM1_BASE + 0x00UL)
  1932. #define DFSDM1_Channel1_BASE (DFSDM1_BASE + 0x20UL)
  1933. #define DFSDM1_Channel2_BASE (DFSDM1_BASE + 0x40UL)
  1934. #define DFSDM1_Channel3_BASE (DFSDM1_BASE + 0x60UL)
  1935. #define DFSDM1_Channel4_BASE (DFSDM1_BASE + 0x80UL)
  1936. #define DFSDM1_Channel5_BASE (DFSDM1_BASE + 0xA0UL)
  1937. #define DFSDM1_Channel6_BASE (DFSDM1_BASE + 0xC0UL)
  1938. #define DFSDM1_Channel7_BASE (DFSDM1_BASE + 0xE0UL)
  1939. #define DFSDM1_Filter0_BASE (DFSDM1_BASE + 0x100UL)
  1940. #define DFSDM1_Filter1_BASE (DFSDM1_BASE + 0x180UL)
  1941. #define DFSDM1_Filter2_BASE (DFSDM1_BASE + 0x200UL)
  1942. #define DFSDM1_Filter3_BASE (DFSDM1_BASE + 0x280UL)
  1943. #define DFSDM1_Filter4_BASE (DFSDM1_BASE + 0x300UL)
  1944. #define DFSDM1_Filter5_BASE (DFSDM1_BASE + 0x380UL)
  1945. #define DFSDM1_Filter6_BASE (DFSDM1_BASE + 0x400UL)
  1946. #define DFSDM1_Filter7_BASE (DFSDM1_BASE + 0x480UL)
  1947. /*!< SRD_APB4PERIPH peripherals */
  1948. #define EXTI_BASE (SRD_APB4PERIPH_BASE + 0x0000UL)
  1949. #define EXTI_D1_BASE (EXTI_BASE + 0x0080UL)
  1950. #define SYSCFG_BASE (SRD_APB4PERIPH_BASE + 0x0400UL)
  1951. #define LPUART1_BASE (SRD_APB4PERIPH_BASE + 0x0C00UL)
  1952. #define SPI6_BASE (SRD_APB4PERIPH_BASE + 0x1400UL)
  1953. #define I2C4_BASE (SRD_APB4PERIPH_BASE + 0x1C00UL)
  1954. #define LPTIM2_BASE (SRD_APB4PERIPH_BASE + 0x2400UL)
  1955. #define LPTIM3_BASE (SRD_APB4PERIPH_BASE + 0x2800UL)
  1956. #define DAC2_BASE (SRD_APB4PERIPH_BASE + 0x3400UL)
  1957. #define COMP12_BASE (SRD_APB4PERIPH_BASE + 0x3800UL)
  1958. #define COMP1_BASE (COMP12_BASE + 0x0CUL)
  1959. #define COMP2_BASE (COMP12_BASE + 0x10UL)
  1960. #define VREFBUF_BASE (SRD_APB4PERIPH_BASE + 0x3C00UL)
  1961. #define RTC_BASE (SRD_APB4PERIPH_BASE + 0x4000UL)
  1962. #define TAMP_BASE (SRD_APB4PERIPH_BASE + 0x4400UL)
  1963. #define IWDG1_BASE (SRD_APB4PERIPH_BASE + 0x4800UL)
  1964. #define DTS_BASE (SRD_APB4PERIPH_BASE + 0x6800UL)
  1965. #define DFSDM2_BASE (SRD_APB4PERIPH_BASE + 0x6C00UL)
  1966. #define DFSDM2_Channel0_BASE (DFSDM2_BASE + 0x00UL)
  1967. #define DFSDM2_Channel1_BASE (DFSDM2_BASE + 0x20UL)
  1968. #define DFSDM2_FLT0_BASE (DFSDM2_BASE + 0x100UL)
  1969. /*!< CD_AHB3PERIPH peripherals */
  1970. #define OTFDEC1_BASE (CD_AHB3PERIPH_BASE + 0xB800UL)
  1971. #define OTFDEC1_REGION1_BASE (OTFDEC1_BASE + 0x20UL)
  1972. #define OTFDEC1_REGION2_BASE (OTFDEC1_BASE + 0x50UL)
  1973. #define OTFDEC1_REGION3_BASE (OTFDEC1_BASE + 0x80UL)
  1974. #define OTFDEC1_REGION4_BASE (OTFDEC1_BASE + 0xB0UL)
  1975. #define OTFDEC2_BASE (CD_AHB3PERIPH_BASE + 0xBC00UL)
  1976. #define OTFDEC2_REGION1_BASE (OTFDEC2_BASE + 0x20UL)
  1977. #define OTFDEC2_REGION2_BASE (OTFDEC2_BASE + 0x50UL)
  1978. #define OTFDEC2_REGION3_BASE (OTFDEC2_BASE + 0x80UL)
  1979. #define OTFDEC2_REGION4_BASE (OTFDEC2_BASE + 0xB0UL)
  1980. #define GFXMMU_BASE (CD_AHB3PERIPH_BASE + 0xC000UL)
  1981. #define BDMA1_Channel0_BASE (BDMA1_BASE + 0x0008UL)
  1982. #define BDMA1_Channel1_BASE (BDMA1_BASE + 0x001CUL)
  1983. #define BDMA1_Channel2_BASE (BDMA1_BASE + 0x0030UL)
  1984. #define BDMA1_Channel3_BASE (BDMA1_BASE + 0x0044UL)
  1985. #define BDMA1_Channel4_BASE (BDMA1_BASE + 0x0058UL)
  1986. #define BDMA1_Channel5_BASE (BDMA1_BASE + 0x006CUL)
  1987. #define BDMA1_Channel6_BASE (BDMA1_BASE + 0x0080UL)
  1988. #define BDMA1_Channel7_BASE (BDMA1_BASE + 0x0094UL)
  1989. #define BDMA2_Channel0_BASE (BDMA2_BASE + 0x0008UL)
  1990. #define BDMA2_Channel1_BASE (BDMA2_BASE + 0x001CUL)
  1991. #define BDMA2_Channel2_BASE (BDMA2_BASE + 0x0030UL)
  1992. #define BDMA2_Channel3_BASE (BDMA2_BASE + 0x0044UL)
  1993. #define BDMA2_Channel4_BASE (BDMA2_BASE + 0x0058UL)
  1994. #define BDMA2_Channel5_BASE (BDMA2_BASE + 0x006CUL)
  1995. #define BDMA2_Channel6_BASE (BDMA2_BASE + 0x0080UL)
  1996. #define BDMA2_Channel7_BASE (BDMA2_BASE + 0x0094UL)
  1997. #define DMAMUX2_Channel0_BASE (DMAMUX2_BASE)
  1998. #define DMAMUX2_Channel1_BASE (DMAMUX2_BASE + 0x0004UL)
  1999. #define DMAMUX2_Channel2_BASE (DMAMUX2_BASE + 0x0008UL)
  2000. #define DMAMUX2_Channel3_BASE (DMAMUX2_BASE + 0x000CUL)
  2001. #define DMAMUX2_Channel4_BASE (DMAMUX2_BASE + 0x0010UL)
  2002. #define DMAMUX2_Channel5_BASE (DMAMUX2_BASE + 0x0014UL)
  2003. #define DMAMUX2_Channel6_BASE (DMAMUX2_BASE + 0x0018UL)
  2004. #define DMAMUX2_Channel7_BASE (DMAMUX2_BASE + 0x001CUL)
  2005. #define DMAMUX2_RequestGenerator0_BASE (DMAMUX2_BASE + 0x0100UL)
  2006. #define DMAMUX2_RequestGenerator1_BASE (DMAMUX2_BASE + 0x0104UL)
  2007. #define DMAMUX2_RequestGenerator2_BASE (DMAMUX2_BASE + 0x0108UL)
  2008. #define DMAMUX2_RequestGenerator3_BASE (DMAMUX2_BASE + 0x010CUL)
  2009. #define DMAMUX2_RequestGenerator4_BASE (DMAMUX2_BASE + 0x0110UL)
  2010. #define DMAMUX2_RequestGenerator5_BASE (DMAMUX2_BASE + 0x0114UL)
  2011. #define DMAMUX2_RequestGenerator6_BASE (DMAMUX2_BASE + 0x0118UL)
  2012. #define DMAMUX2_RequestGenerator7_BASE (DMAMUX2_BASE + 0x011CUL)
  2013. #define DMAMUX2_ChannelStatus_BASE (DMAMUX2_BASE + 0x0080UL)
  2014. #define DMAMUX2_RequestGenStatus_BASE (DMAMUX2_BASE + 0x0140UL)
  2015. #define DMA1_Stream0_BASE (DMA1_BASE + 0x010UL)
  2016. #define DMA1_Stream1_BASE (DMA1_BASE + 0x028UL)
  2017. #define DMA1_Stream2_BASE (DMA1_BASE + 0x040UL)
  2018. #define DMA1_Stream3_BASE (DMA1_BASE + 0x058UL)
  2019. #define DMA1_Stream4_BASE (DMA1_BASE + 0x070UL)
  2020. #define DMA1_Stream5_BASE (DMA1_BASE + 0x088UL)
  2021. #define DMA1_Stream6_BASE (DMA1_BASE + 0x0A0UL)
  2022. #define DMA1_Stream7_BASE (DMA1_BASE + 0x0B8UL)
  2023. #define DMA2_Stream0_BASE (DMA2_BASE + 0x010UL)
  2024. #define DMA2_Stream1_BASE (DMA2_BASE + 0x028UL)
  2025. #define DMA2_Stream2_BASE (DMA2_BASE + 0x040UL)
  2026. #define DMA2_Stream3_BASE (DMA2_BASE + 0x058UL)
  2027. #define DMA2_Stream4_BASE (DMA2_BASE + 0x070UL)
  2028. #define DMA2_Stream5_BASE (DMA2_BASE + 0x088UL)
  2029. #define DMA2_Stream6_BASE (DMA2_BASE + 0x0A0UL)
  2030. #define DMA2_Stream7_BASE (DMA2_BASE + 0x0B8UL)
  2031. #define DMAMUX1_Channel0_BASE (DMAMUX1_BASE)
  2032. #define DMAMUX1_Channel1_BASE (DMAMUX1_BASE + 0x0004UL)
  2033. #define DMAMUX1_Channel2_BASE (DMAMUX1_BASE + 0x0008UL)
  2034. #define DMAMUX1_Channel3_BASE (DMAMUX1_BASE + 0x000CUL)
  2035. #define DMAMUX1_Channel4_BASE (DMAMUX1_BASE + 0x0010UL)
  2036. #define DMAMUX1_Channel5_BASE (DMAMUX1_BASE + 0x0014UL)
  2037. #define DMAMUX1_Channel6_BASE (DMAMUX1_BASE + 0x0018UL)
  2038. #define DMAMUX1_Channel7_BASE (DMAMUX1_BASE + 0x001CUL)
  2039. #define DMAMUX1_Channel8_BASE (DMAMUX1_BASE + 0x0020UL)
  2040. #define DMAMUX1_Channel9_BASE (DMAMUX1_BASE + 0x0024UL)
  2041. #define DMAMUX1_Channel10_BASE (DMAMUX1_BASE + 0x0028UL)
  2042. #define DMAMUX1_Channel11_BASE (DMAMUX1_BASE + 0x002CUL)
  2043. #define DMAMUX1_Channel12_BASE (DMAMUX1_BASE + 0x0030UL)
  2044. #define DMAMUX1_Channel13_BASE (DMAMUX1_BASE + 0x0034UL)
  2045. #define DMAMUX1_Channel14_BASE (DMAMUX1_BASE + 0x0038UL)
  2046. #define DMAMUX1_Channel15_BASE (DMAMUX1_BASE + 0x003CUL)
  2047. #define DMAMUX1_RequestGenerator0_BASE (DMAMUX1_BASE + 0x0100UL)
  2048. #define DMAMUX1_RequestGenerator1_BASE (DMAMUX1_BASE + 0x0104UL)
  2049. #define DMAMUX1_RequestGenerator2_BASE (DMAMUX1_BASE + 0x0108UL)
  2050. #define DMAMUX1_RequestGenerator3_BASE (DMAMUX1_BASE + 0x010CUL)
  2051. #define DMAMUX1_RequestGenerator4_BASE (DMAMUX1_BASE + 0x0110UL)
  2052. #define DMAMUX1_RequestGenerator5_BASE (DMAMUX1_BASE + 0x0114UL)
  2053. #define DMAMUX1_RequestGenerator6_BASE (DMAMUX1_BASE + 0x0118UL)
  2054. #define DMAMUX1_RequestGenerator7_BASE (DMAMUX1_BASE + 0x011CUL)
  2055. #define DMAMUX1_ChannelStatus_BASE (DMAMUX1_BASE + 0x0080UL)
  2056. #define DMAMUX1_RequestGenStatus_BASE (DMAMUX1_BASE + 0x0140UL)
  2057. /*!< FMC Banks registers base address */
  2058. #define FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000UL)
  2059. #define FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104UL)
  2060. #define FMC_Bank2_R_BASE (FMC_R_BASE + 0x0060UL)
  2061. #define FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080UL)
  2062. #define FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140UL)
  2063. /* Debug MCU registers base address */
  2064. #define DBGMCU_BASE (0x5C001000UL)
  2065. #define MDMA_Channel0_BASE (MDMA_BASE + 0x00000040UL)
  2066. #define MDMA_Channel1_BASE (MDMA_BASE + 0x00000080UL)
  2067. #define MDMA_Channel2_BASE (MDMA_BASE + 0x000000C0UL)
  2068. #define MDMA_Channel3_BASE (MDMA_BASE + 0x00000100UL)
  2069. #define MDMA_Channel4_BASE (MDMA_BASE + 0x00000140UL)
  2070. #define MDMA_Channel5_BASE (MDMA_BASE + 0x00000180UL)
  2071. #define MDMA_Channel6_BASE (MDMA_BASE + 0x000001C0UL)
  2072. #define MDMA_Channel7_BASE (MDMA_BASE + 0x00000200UL)
  2073. #define MDMA_Channel8_BASE (MDMA_BASE + 0x00000240UL)
  2074. #define MDMA_Channel9_BASE (MDMA_BASE + 0x00000280UL)
  2075. #define MDMA_Channel10_BASE (MDMA_BASE + 0x000002C0UL)
  2076. #define MDMA_Channel11_BASE (MDMA_BASE + 0x00000300UL)
  2077. #define MDMA_Channel12_BASE (MDMA_BASE + 0x00000340UL)
  2078. #define MDMA_Channel13_BASE (MDMA_BASE + 0x00000380UL)
  2079. #define MDMA_Channel14_BASE (MDMA_BASE + 0x000003C0UL)
  2080. #define MDMA_Channel15_BASE (MDMA_BASE + 0x00000400UL)
  2081. #define MDMA_Channel16_BASE (MDMA_BASE + 0x00000440UL)
  2082. /* GFXMMU virtual buffers base address */
  2083. #define GFXMMU_VIRTUAL_BUFFERS_BASE (0x25000000UL)
  2084. #define GFXMMU_VIRTUAL_BUFFER0_BASE (GFXMMU_VIRTUAL_BUFFERS_BASE)
  2085. #define GFXMMU_VIRTUAL_BUFFER1_BASE (GFXMMU_VIRTUAL_BUFFERS_BASE + 0x400000UL)
  2086. #define GFXMMU_VIRTUAL_BUFFER2_BASE (GFXMMU_VIRTUAL_BUFFERS_BASE + 0x800000UL)
  2087. #define GFXMMU_VIRTUAL_BUFFER3_BASE (GFXMMU_VIRTUAL_BUFFERS_BASE + 0xC00000UL)
  2088. #define RAMECC_Monitor1_BASE (RAMECC_BASE + 0x20UL)
  2089. #define RAMECC_Monitor2_BASE (RAMECC_BASE + 0x40UL)
  2090. #define RAMECC_Monitor3_BASE (RAMECC_BASE + 0x60UL)
  2091. /**
  2092. * @}
  2093. */
  2094. /** @addtogroup Peripheral_declaration
  2095. * @{
  2096. */
  2097. #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
  2098. #define TIM3 ((TIM_TypeDef *) TIM3_BASE)
  2099. #define TIM4 ((TIM_TypeDef *) TIM4_BASE)
  2100. #define TIM5 ((TIM_TypeDef *) TIM5_BASE)
  2101. #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
  2102. #define TIM7 ((TIM_TypeDef *) TIM7_BASE)
  2103. #define TIM13 ((TIM_TypeDef *) TIM13_BASE)
  2104. #define TIM14 ((TIM_TypeDef *) TIM14_BASE)
  2105. #define VREFBUF ((VREFBUF_TypeDef *) VREFBUF_BASE)
  2106. #define RTC ((RTC_TypeDef *) RTC_BASE)
  2107. #define TAMP ((TAMP_TypeDef *) TAMP_BASE)
  2108. #define WWDG1 ((WWDG_TypeDef *) WWDG1_BASE)
  2109. #define IWDG1 ((IWDG_TypeDef *) IWDG1_BASE)
  2110. #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
  2111. #define SPI3 ((SPI_TypeDef *) SPI3_BASE)
  2112. #define SPI4 ((SPI_TypeDef *) SPI4_BASE)
  2113. #define SPI5 ((SPI_TypeDef *) SPI5_BASE)
  2114. #define SPI6 ((SPI_TypeDef *) SPI6_BASE)
  2115. #define USART2 ((USART_TypeDef *) USART2_BASE)
  2116. #define USART3 ((USART_TypeDef *) USART3_BASE)
  2117. #define USART6 ((USART_TypeDef *) USART6_BASE)
  2118. #define USART10 ((USART_TypeDef *) USART10_BASE)
  2119. #define UART7 ((USART_TypeDef *) UART7_BASE)
  2120. #define UART8 ((USART_TypeDef *) UART8_BASE)
  2121. #define UART9 ((USART_TypeDef *) UART9_BASE)
  2122. #define CRS ((CRS_TypeDef *) CRS_BASE)
  2123. #define UART4 ((USART_TypeDef *) UART4_BASE)
  2124. #define UART5 ((USART_TypeDef *) UART5_BASE)
  2125. #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
  2126. #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
  2127. #define I2C3 ((I2C_TypeDef *) I2C3_BASE)
  2128. #define I2C4 ((I2C_TypeDef *) I2C4_BASE)
  2129. #define FDCAN1 ((FDCAN_GlobalTypeDef *) FDCAN1_BASE)
  2130. #define FDCAN2 ((FDCAN_GlobalTypeDef *) FDCAN2_BASE)
  2131. #define FDCAN_CCU ((FDCAN_ClockCalibrationUnit_TypeDef *) FDCAN_CCU_BASE)
  2132. #define CEC ((CEC_TypeDef *) CEC_BASE)
  2133. #define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE)
  2134. #define PWR ((PWR_TypeDef *) PWR_BASE)
  2135. #define DAC1 ((DAC_TypeDef *) DAC1_BASE)
  2136. #define LPUART1 ((USART_TypeDef *) LPUART1_BASE)
  2137. #define SWPMI1 ((SWPMI_TypeDef *) SWPMI1_BASE)
  2138. #define LPTIM2 ((LPTIM_TypeDef *) LPTIM2_BASE)
  2139. #define LPTIM3 ((LPTIM_TypeDef *) LPTIM3_BASE)
  2140. #define DTS ((DTS_TypeDef *) DTS_BASE)
  2141. #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
  2142. #define COMP12 ((COMPOPT_TypeDef *) COMP12_BASE)
  2143. #define COMP1 ((COMP_TypeDef *) COMP1_BASE)
  2144. #define COMP2 ((COMP_TypeDef *) COMP2_BASE)
  2145. #define COMP12_COMMON ((COMP_Common_TypeDef *) COMP2_BASE)
  2146. #define OPAMP ((OPAMP_TypeDef *) OPAMP_BASE)
  2147. #define OPAMP1 ((OPAMP_TypeDef *) OPAMP1_BASE)
  2148. #define OPAMP2 ((OPAMP_TypeDef *) OPAMP2_BASE)
  2149. #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
  2150. #define EXTI_D1 ((EXTI_Core_TypeDef *) EXTI_D1_BASE)
  2151. #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
  2152. #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
  2153. #define TIM8 ((TIM_TypeDef *) TIM8_BASE)
  2154. #define USART1 ((USART_TypeDef *) USART1_BASE)
  2155. #define TIM12 ((TIM_TypeDef *) TIM12_BASE)
  2156. #define TIM15 ((TIM_TypeDef *) TIM15_BASE)
  2157. #define TIM16 ((TIM_TypeDef *) TIM16_BASE)
  2158. #define TIM17 ((TIM_TypeDef *) TIM17_BASE)
  2159. #define SAI1 ((SAI_TypeDef *) SAI1_BASE)
  2160. #define SAI1_Block_A ((SAI_Block_TypeDef *)SAI1_Block_A_BASE)
  2161. #define SAI1_Block_B ((SAI_Block_TypeDef *)SAI1_Block_B_BASE)
  2162. #define SAI2 ((SAI_TypeDef *) SAI2_BASE)
  2163. #define SAI2_Block_A ((SAI_Block_TypeDef *)SAI2_Block_A_BASE)
  2164. #define SAI2_Block_B ((SAI_Block_TypeDef *)SAI2_Block_B_BASE)
  2165. #define SPDIFRX ((SPDIFRX_TypeDef *) SPDIFRX_BASE)
  2166. #define DFSDM1_Channel0 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel0_BASE)
  2167. #define DFSDM1_Channel1 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel1_BASE)
  2168. #define DFSDM1_Channel2 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel2_BASE)
  2169. #define DFSDM1_Channel3 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel3_BASE)
  2170. #define DFSDM1_Channel4 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel4_BASE)
  2171. #define DFSDM1_Channel5 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel5_BASE)
  2172. #define DFSDM1_Channel6 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel6_BASE)
  2173. #define DFSDM1_Channel7 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel7_BASE)
  2174. #define DFSDM1_Filter0 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter0_BASE)
  2175. #define DFSDM1_Filter1 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter1_BASE)
  2176. #define DFSDM1_Filter2 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter2_BASE)
  2177. #define DFSDM1_Filter3 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter3_BASE)
  2178. #define DFSDM1_Filter4 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter4_BASE)
  2179. #define DFSDM1_Filter5 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter5_BASE)
  2180. #define DFSDM1_Filter6 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter6_BASE)
  2181. #define DFSDM1_Filter7 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter7_BASE)
  2182. #define DFSDM2_Channel0 ((DFSDM_Channel_TypeDef *) DFSDM2_Channel0_BASE)
  2183. #define DFSDM2_Channel1 ((DFSDM_Channel_TypeDef *) DFSDM2_Channel1_BASE)
  2184. #define DFSDM2_Filter0 ((DFSDM_Filter_TypeDef *) DFSDM2_FLT0_BASE)
  2185. #define DMA2D ((DMA2D_TypeDef *) DMA2D_BASE)
  2186. #define DCMI ((DCMI_TypeDef *) DCMI_BASE)
  2187. #define PSSI ((PSSI_TypeDef *) PSSI_BASE)
  2188. #define RCC ((RCC_TypeDef *) RCC_BASE)
  2189. #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
  2190. #define CRC ((CRC_TypeDef *) CRC_BASE)
  2191. #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
  2192. #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
  2193. #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
  2194. #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
  2195. #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE)
  2196. #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE)
  2197. #define GPIOG ((GPIO_TypeDef *) GPIOG_BASE)
  2198. #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE)
  2199. #define GPIOI ((GPIO_TypeDef *) GPIOI_BASE)
  2200. #define GPIOJ ((GPIO_TypeDef *) GPIOJ_BASE)
  2201. #define GPIOK ((GPIO_TypeDef *) GPIOK_BASE)
  2202. #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
  2203. #define ADC2 ((ADC_TypeDef *) ADC2_BASE)
  2204. #define ADC12_COMMON ((ADC_Common_TypeDef *) ADC12_COMMON_BASE)
  2205. #define CRYP ((CRYP_TypeDef *) CRYP_BASE)
  2206. #define HASH ((HASH_TypeDef *) HASH_BASE)
  2207. #define HASH_DIGEST ((HASH_DIGEST_TypeDef *) HASH_DIGEST_BASE)
  2208. #define RNG ((RNG_TypeDef *) RNG_BASE)
  2209. #define SDMMC2 ((SDMMC_TypeDef *) SDMMC2_BASE)
  2210. #define DLYB_SDMMC2 ((DLYB_TypeDef *) DLYB_SDMMC2_BASE)
  2211. #define BDMA1 ((BDMA_TypeDef *) BDMA1_BASE)
  2212. #define BDMA1_Channel0 ((BDMA_Channel_TypeDef *) BDMA1_Channel0_BASE)
  2213. #define BDMA1_Channel1 ((BDMA_Channel_TypeDef *) BDMA1_Channel1_BASE)
  2214. #define BDMA1_Channel2 ((BDMA_Channel_TypeDef *) BDMA1_Channel2_BASE)
  2215. #define BDMA1_Channel3 ((BDMA_Channel_TypeDef *) BDMA1_Channel3_BASE)
  2216. #define BDMA1_Channel4 ((BDMA_Channel_TypeDef *) BDMA1_Channel4_BASE)
  2217. #define BDMA1_Channel5 ((BDMA_Channel_TypeDef *) BDMA1_Channel5_BASE)
  2218. #define BDMA1_Channel6 ((BDMA_Channel_TypeDef *) BDMA1_Channel6_BASE)
  2219. #define BDMA1_Channel7 ((BDMA_Channel_TypeDef *) BDMA1_Channel7_BASE)
  2220. #define BDMA2 ((BDMA_TypeDef *) BDMA2_BASE)
  2221. #define BDMA2_Channel0 ((BDMA_Channel_TypeDef *) BDMA2_Channel0_BASE)
  2222. #define BDMA2_Channel1 ((BDMA_Channel_TypeDef *) BDMA2_Channel1_BASE)
  2223. #define BDMA2_Channel2 ((BDMA_Channel_TypeDef *) BDMA2_Channel2_BASE)
  2224. #define BDMA2_Channel3 ((BDMA_Channel_TypeDef *) BDMA2_Channel3_BASE)
  2225. #define BDMA2_Channel4 ((BDMA_Channel_TypeDef *) BDMA2_Channel4_BASE)
  2226. #define BDMA2_Channel5 ((BDMA_Channel_TypeDef *) BDMA2_Channel5_BASE)
  2227. #define BDMA2_Channel6 ((BDMA_Channel_TypeDef *) BDMA2_Channel6_BASE)
  2228. #define BDMA2_Channel7 ((BDMA_Channel_TypeDef *) BDMA2_Channel7_BASE)
  2229. #define RAMECC ((RAMECC_TypeDef *)RAMECC_BASE)
  2230. #define RAMECC_Monitor1 ((RAMECC_MonitorTypeDef *)RAMECC_Monitor1_BASE)
  2231. #define RAMECC_Monitor2 ((RAMECC_MonitorTypeDef *)RAMECC_Monitor2_BASE)
  2232. #define RAMECC_Monitor3 ((RAMECC_MonitorTypeDef *)RAMECC_Monitor3_BASE)
  2233. #define DMAMUX2 ((DMAMUX_Channel_TypeDef *) DMAMUX2_BASE)
  2234. #define DMAMUX2_Channel0 ((DMAMUX_Channel_TypeDef *) DMAMUX2_Channel0_BASE)
  2235. #define DMAMUX2_Channel1 ((DMAMUX_Channel_TypeDef *) DMAMUX2_Channel1_BASE)
  2236. #define DMAMUX2_Channel2 ((DMAMUX_Channel_TypeDef *) DMAMUX2_Channel2_BASE)
  2237. #define DMAMUX2_Channel3 ((DMAMUX_Channel_TypeDef *) DMAMUX2_Channel3_BASE)
  2238. #define DMAMUX2_Channel4 ((DMAMUX_Channel_TypeDef *) DMAMUX2_Channel4_BASE)
  2239. #define DMAMUX2_Channel5 ((DMAMUX_Channel_TypeDef *) DMAMUX2_Channel5_BASE)
  2240. #define DMAMUX2_Channel6 ((DMAMUX_Channel_TypeDef *) DMAMUX2_Channel6_BASE)
  2241. #define DMAMUX2_Channel7 ((DMAMUX_Channel_TypeDef *) DMAMUX2_Channel7_BASE)
  2242. #define DMAMUX2_RequestGenerator0 ((DMAMUX_RequestGen_TypeDef *) DMAMUX2_RequestGenerator0_BASE)
  2243. #define DMAMUX2_RequestGenerator1 ((DMAMUX_RequestGen_TypeDef *) DMAMUX2_RequestGenerator1_BASE)
  2244. #define DMAMUX2_RequestGenerator2 ((DMAMUX_RequestGen_TypeDef *) DMAMUX2_RequestGenerator2_BASE)
  2245. #define DMAMUX2_RequestGenerator3 ((DMAMUX_RequestGen_TypeDef *) DMAMUX2_RequestGenerator3_BASE)
  2246. #define DMAMUX2_RequestGenerator4 ((DMAMUX_RequestGen_TypeDef *) DMAMUX2_RequestGenerator4_BASE)
  2247. #define DMAMUX2_RequestGenerator5 ((DMAMUX_RequestGen_TypeDef *) DMAMUX2_RequestGenerator5_BASE)
  2248. #define DMAMUX2_RequestGenerator6 ((DMAMUX_RequestGen_TypeDef *) DMAMUX2_RequestGenerator6_BASE)
  2249. #define DMAMUX2_RequestGenerator7 ((DMAMUX_RequestGen_TypeDef *) DMAMUX2_RequestGenerator7_BASE)
  2250. #define DMAMUX2_ChannelStatus ((DMAMUX_ChannelStatus_TypeDef *) DMAMUX2_ChannelStatus_BASE)
  2251. #define DMAMUX2_RequestGenStatus ((DMAMUX_RequestGenStatus_TypeDef *) DMAMUX2_RequestGenStatus_BASE)
  2252. #define DMA2 ((DMA_TypeDef *) DMA2_BASE)
  2253. #define DMA2_Stream0 ((DMA_Stream_TypeDef *) DMA2_Stream0_BASE)
  2254. #define DMA2_Stream1 ((DMA_Stream_TypeDef *) DMA2_Stream1_BASE)
  2255. #define DMA2_Stream2 ((DMA_Stream_TypeDef *) DMA2_Stream2_BASE)
  2256. #define DMA2_Stream3 ((DMA_Stream_TypeDef *) DMA2_Stream3_BASE)
  2257. #define DMA2_Stream4 ((DMA_Stream_TypeDef *) DMA2_Stream4_BASE)
  2258. #define DMA2_Stream5 ((DMA_Stream_TypeDef *) DMA2_Stream5_BASE)
  2259. #define DMA2_Stream6 ((DMA_Stream_TypeDef *) DMA2_Stream6_BASE)
  2260. #define DMA2_Stream7 ((DMA_Stream_TypeDef *) DMA2_Stream7_BASE)
  2261. #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
  2262. #define DMA1_Stream0 ((DMA_Stream_TypeDef *) DMA1_Stream0_BASE)
  2263. #define DMA1_Stream1 ((DMA_Stream_TypeDef *) DMA1_Stream1_BASE)
  2264. #define DMA1_Stream2 ((DMA_Stream_TypeDef *) DMA1_Stream2_BASE)
  2265. #define DMA1_Stream3 ((DMA_Stream_TypeDef *) DMA1_Stream3_BASE)
  2266. #define DMA1_Stream4 ((DMA_Stream_TypeDef *) DMA1_Stream4_BASE)
  2267. #define DMA1_Stream5 ((DMA_Stream_TypeDef *) DMA1_Stream5_BASE)
  2268. #define DMA1_Stream6 ((DMA_Stream_TypeDef *) DMA1_Stream6_BASE)
  2269. #define DMA1_Stream7 ((DMA_Stream_TypeDef *) DMA1_Stream7_BASE)
  2270. #define DMAMUX1 ((DMAMUX_Channel_TypeDef *) DMAMUX1_BASE)
  2271. #define DMAMUX1_Channel0 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel0_BASE)
  2272. #define DMAMUX1_Channel1 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel1_BASE)
  2273. #define DMAMUX1_Channel2 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel2_BASE)
  2274. #define DMAMUX1_Channel3 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel3_BASE)
  2275. #define DMAMUX1_Channel4 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel4_BASE)
  2276. #define DMAMUX1_Channel5 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel5_BASE)
  2277. #define DMAMUX1_Channel6 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel6_BASE)
  2278. #define DMAMUX1_Channel7 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel7_BASE)
  2279. #define DMAMUX1_Channel8 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel8_BASE)
  2280. #define DMAMUX1_Channel9 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel9_BASE)
  2281. #define DMAMUX1_Channel10 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel10_BASE)
  2282. #define DMAMUX1_Channel11 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel11_BASE)
  2283. #define DMAMUX1_Channel12 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel12_BASE)
  2284. #define DMAMUX1_Channel13 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel13_BASE)
  2285. #define DMAMUX1_Channel14 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel14_BASE)
  2286. #define DMAMUX1_Channel15 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel15_BASE)
  2287. #define DMAMUX1_RequestGenerator0 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator0_BASE)
  2288. #define DMAMUX1_RequestGenerator1 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator1_BASE)
  2289. #define DMAMUX1_RequestGenerator2 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator2_BASE)
  2290. #define DMAMUX1_RequestGenerator3 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator3_BASE)
  2291. #define DMAMUX1_RequestGenerator4 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator4_BASE)
  2292. #define DMAMUX1_RequestGenerator5 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator5_BASE)
  2293. #define DMAMUX1_RequestGenerator6 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator6_BASE)
  2294. #define DMAMUX1_RequestGenerator7 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator7_BASE)
  2295. #define DMAMUX1_ChannelStatus ((DMAMUX_ChannelStatus_TypeDef *) DMAMUX1_ChannelStatus_BASE)
  2296. #define DMAMUX1_RequestGenStatus ((DMAMUX_RequestGenStatus_TypeDef *) DMAMUX1_RequestGenStatus_BASE)
  2297. #define FMC_Bank1_R ((FMC_Bank1_TypeDef *) FMC_Bank1_R_BASE)
  2298. #define FMC_Bank1E_R ((FMC_Bank1E_TypeDef *) FMC_Bank1E_R_BASE)
  2299. #define FMC_Bank2_R ((FMC_Bank2_TypeDef *) FMC_Bank2_R_BASE)
  2300. #define FMC_Bank3_R ((FMC_Bank3_TypeDef *) FMC_Bank3_R_BASE)
  2301. #define FMC_Bank5_6_R ((FMC_Bank5_6_TypeDef *) FMC_Bank5_6_R_BASE)
  2302. #define DAC2 ((DAC_TypeDef *) DAC2_BASE)
  2303. #define OCTOSPI1 ((OCTOSPI_TypeDef *) OCTOSPI1_R_BASE)
  2304. #define DLYB_OCTOSPI1 ((DLYB_TypeDef *) DLYB_OCTOSPI1_BASE)
  2305. #define OCTOSPI2 ((OCTOSPI_TypeDef *) OCTOSPI2_R_BASE)
  2306. #define DLYB_OCTOSPI2 ((DLYB_TypeDef *) DLYB_OCTOSPI2_BASE)
  2307. #define OCTOSPIM ((OCTOSPIM_TypeDef *) OCTOSPIM_BASE)
  2308. #define OTFDEC1 ((OTFDEC_TypeDef *) OTFDEC1_BASE)
  2309. #define OTFDEC1_REGION1 ((OTFDEC_Region_TypeDef *) OTFDEC1_REGION1_BASE)
  2310. #define OTFDEC1_REGION2 ((OTFDEC_Region_TypeDef *) OTFDEC1_REGION2_BASE)
  2311. #define OTFDEC1_REGION3 ((OTFDEC_Region_TypeDef *) OTFDEC1_REGION3_BASE)
  2312. #define OTFDEC1_REGION4 ((OTFDEC_Region_TypeDef *) OTFDEC1_REGION4_BASE)
  2313. #define OTFDEC2 ((OTFDEC_TypeDef *) OTFDEC2_BASE)
  2314. #define OTFDEC2_REGION1 ((OTFDEC_Region_TypeDef *) OTFDEC2_REGION1_BASE)
  2315. #define OTFDEC2_REGION2 ((OTFDEC_Region_TypeDef *) OTFDEC2_REGION2_BASE)
  2316. #define OTFDEC2_REGION3 ((OTFDEC_Region_TypeDef *) OTFDEC2_REGION3_BASE)
  2317. #define OTFDEC2_REGION4 ((OTFDEC_Region_TypeDef *) OTFDEC2_REGION4_BASE)
  2318. #define GFXMMU ((GFXMMU_TypeDef *) GFXMMU_BASE)
  2319. #define SDMMC1 ((SDMMC_TypeDef *) SDMMC1_BASE)
  2320. #define DLYB_SDMMC1 ((DLYB_TypeDef *) DLYB_SDMMC1_BASE)
  2321. #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
  2322. #define JPEG ((JPEG_TypeDef *) JPGDEC_BASE)
  2323. #define HSEM ((HSEM_TypeDef *) HSEM_BASE)
  2324. #define HSEM_COMMON ((HSEM_Common_TypeDef *) (HSEM_BASE + 0x100UL))
  2325. #define LTDC ((LTDC_TypeDef *)LTDC_BASE)
  2326. #define LTDC_Layer1 ((LTDC_Layer_TypeDef *)LTDC_Layer1_BASE)
  2327. #define LTDC_Layer2 ((LTDC_Layer_TypeDef *)LTDC_Layer2_BASE)
  2328. #define MDIOS ((MDIOS_TypeDef *) MDIOS_BASE)
  2329. #define MDMA ((MDMA_TypeDef *)MDMA_BASE)
  2330. #define MDMA_Channel0 ((MDMA_Channel_TypeDef *)MDMA_Channel0_BASE)
  2331. #define MDMA_Channel1 ((MDMA_Channel_TypeDef *)MDMA_Channel1_BASE)
  2332. #define MDMA_Channel2 ((MDMA_Channel_TypeDef *)MDMA_Channel2_BASE)
  2333. #define MDMA_Channel3 ((MDMA_Channel_TypeDef *)MDMA_Channel3_BASE)
  2334. #define MDMA_Channel4 ((MDMA_Channel_TypeDef *)MDMA_Channel4_BASE)
  2335. #define MDMA_Channel5 ((MDMA_Channel_TypeDef *)MDMA_Channel5_BASE)
  2336. #define MDMA_Channel6 ((MDMA_Channel_TypeDef *)MDMA_Channel6_BASE)
  2337. #define MDMA_Channel7 ((MDMA_Channel_TypeDef *)MDMA_Channel7_BASE)
  2338. #define MDMA_Channel8 ((MDMA_Channel_TypeDef *)MDMA_Channel8_BASE)
  2339. #define MDMA_Channel9 ((MDMA_Channel_TypeDef *)MDMA_Channel9_BASE)
  2340. #define MDMA_Channel10 ((MDMA_Channel_TypeDef *)MDMA_Channel10_BASE)
  2341. #define MDMA_Channel11 ((MDMA_Channel_TypeDef *)MDMA_Channel11_BASE)
  2342. #define MDMA_Channel12 ((MDMA_Channel_TypeDef *)MDMA_Channel12_BASE)
  2343. #define MDMA_Channel13 ((MDMA_Channel_TypeDef *)MDMA_Channel13_BASE)
  2344. #define MDMA_Channel14 ((MDMA_Channel_TypeDef *)MDMA_Channel14_BASE)
  2345. #define MDMA_Channel15 ((MDMA_Channel_TypeDef *)MDMA_Channel15_BASE)
  2346. #define USB1_OTG_HS ((USB_OTG_GlobalTypeDef *) USB1_OTG_HS_PERIPH_BASE)
  2347. /* Legacy defines */
  2348. #define USB_OTG_HS USB1_OTG_HS
  2349. #define USB_OTG_HS_PERIPH_BASE USB1_OTG_HS_PERIPH_BASE
  2350. /**
  2351. * @}
  2352. */
  2353. /** @addtogroup Exported_constants
  2354. * @{
  2355. */
  2356. /** @addtogroup Peripheral_Registers_Bits_Definition
  2357. * @{
  2358. */
  2359. /******************************************************************************/
  2360. /* Peripheral Registers_Bits_Definition */
  2361. /******************************************************************************/
  2362. /******************************************************************************/
  2363. /* */
  2364. /* Analog to Digital Converter */
  2365. /* */
  2366. /******************************************************************************/
  2367. /******************************* ADC VERSION ********************************/
  2368. #define ADC_VER_V5_3
  2369. /******************** Bit definition for ADC_ISR register ********************/
  2370. #define ADC_ISR_ADRDY_Pos (0U)
  2371. #define ADC_ISR_ADRDY_Msk (0x1UL << ADC_ISR_ADRDY_Pos) /*!< 0x00000001 */
  2372. #define ADC_ISR_ADRDY ADC_ISR_ADRDY_Msk /*!< ADC Ready (ADRDY) flag */
  2373. #define ADC_ISR_EOSMP_Pos (1U)
  2374. #define ADC_ISR_EOSMP_Msk (0x1UL << ADC_ISR_EOSMP_Pos) /*!< 0x00000002 */
  2375. #define ADC_ISR_EOSMP ADC_ISR_EOSMP_Msk /*!< ADC End of Sampling flag */
  2376. #define ADC_ISR_EOC_Pos (2U)
  2377. #define ADC_ISR_EOC_Msk (0x1UL << ADC_ISR_EOC_Pos) /*!< 0x00000004 */
  2378. #define ADC_ISR_EOC ADC_ISR_EOC_Msk /*!< ADC End of Regular Conversion flag */
  2379. #define ADC_ISR_EOS_Pos (3U)
  2380. #define ADC_ISR_EOS_Msk (0x1UL << ADC_ISR_EOS_Pos) /*!< 0x00000008 */
  2381. #define ADC_ISR_EOS ADC_ISR_EOS_Msk /*!< ADC End of Regular sequence of Conversions flag */
  2382. #define ADC_ISR_OVR_Pos (4U)
  2383. #define ADC_ISR_OVR_Msk (0x1UL << ADC_ISR_OVR_Pos) /*!< 0x00000010 */
  2384. #define ADC_ISR_OVR ADC_ISR_OVR_Msk /*!< ADC overrun flag */
  2385. #define ADC_ISR_JEOC_Pos (5U)
  2386. #define ADC_ISR_JEOC_Msk (0x1UL << ADC_ISR_JEOC_Pos) /*!< 0x00000020 */
  2387. #define ADC_ISR_JEOC ADC_ISR_JEOC_Msk /*!< ADC End of Injected Conversion flag */
  2388. #define ADC_ISR_JEOS_Pos (6U)
  2389. #define ADC_ISR_JEOS_Msk (0x1UL << ADC_ISR_JEOS_Pos) /*!< 0x00000040 */
  2390. #define ADC_ISR_JEOS ADC_ISR_JEOS_Msk /*!< ADC End of Injected sequence of Conversions flag */
  2391. #define ADC_ISR_AWD1_Pos (7U)
  2392. #define ADC_ISR_AWD1_Msk (0x1UL << ADC_ISR_AWD1_Pos) /*!< 0x00000080 */
  2393. #define ADC_ISR_AWD1 ADC_ISR_AWD1_Msk /*!< ADC Analog watchdog 1 flag */
  2394. #define ADC_ISR_AWD2_Pos (8U)
  2395. #define ADC_ISR_AWD2_Msk (0x1UL << ADC_ISR_AWD2_Pos) /*!< 0x00000100 */
  2396. #define ADC_ISR_AWD2 ADC_ISR_AWD2_Msk /*!< ADC Analog watchdog 2 flag */
  2397. #define ADC_ISR_AWD3_Pos (9U)
  2398. #define ADC_ISR_AWD3_Msk (0x1UL << ADC_ISR_AWD3_Pos) /*!< 0x00000200 */
  2399. #define ADC_ISR_AWD3 ADC_ISR_AWD3_Msk /*!< ADC Analog watchdog 3 flag */
  2400. #define ADC_ISR_JQOVF_Pos (10U)
  2401. #define ADC_ISR_JQOVF_Msk (0x1UL << ADC_ISR_JQOVF_Pos) /*!< 0x00000400 */
  2402. #define ADC_ISR_JQOVF ADC_ISR_JQOVF_Msk /*!< ADC Injected Context Queue Overflow flag */
  2403. /******************** Bit definition for ADC_IER register ********************/
  2404. #define ADC_IER_ADRDYIE_Pos (0U)
  2405. #define ADC_IER_ADRDYIE_Msk (0x1UL << ADC_IER_ADRDYIE_Pos) /*!< 0x00000001 */
  2406. #define ADC_IER_ADRDYIE ADC_IER_ADRDYIE_Msk /*!< ADC Ready (ADRDY) interrupt source */
  2407. #define ADC_IER_EOSMPIE_Pos (1U)
  2408. #define ADC_IER_EOSMPIE_Msk (0x1UL << ADC_IER_EOSMPIE_Pos) /*!< 0x00000002 */
  2409. #define ADC_IER_EOSMPIE ADC_IER_EOSMPIE_Msk /*!< ADC End of Sampling interrupt source */
  2410. #define ADC_IER_EOCIE_Pos (2U)
  2411. #define ADC_IER_EOCIE_Msk (0x1UL << ADC_IER_EOCIE_Pos) /*!< 0x00000004 */
  2412. #define ADC_IER_EOCIE ADC_IER_EOCIE_Msk /*!< ADC End of Regular Conversion interrupt source */
  2413. #define ADC_IER_EOSIE_Pos (3U)
  2414. #define ADC_IER_EOSIE_Msk (0x1UL << ADC_IER_EOSIE_Pos) /*!< 0x00000008 */
  2415. #define ADC_IER_EOSIE ADC_IER_EOSIE_Msk /*!< ADC End of Regular sequence of Conversions interrupt source */
  2416. #define ADC_IER_OVRIE_Pos (4U)
  2417. #define ADC_IER_OVRIE_Msk (0x1UL << ADC_IER_OVRIE_Pos) /*!< 0x00000010 */
  2418. #define ADC_IER_OVRIE ADC_IER_OVRIE_Msk /*!< ADC overrun interrupt source */
  2419. #define ADC_IER_JEOCIE_Pos (5U)
  2420. #define ADC_IER_JEOCIE_Msk (0x1UL << ADC_IER_JEOCIE_Pos) /*!< 0x00000020 */
  2421. #define ADC_IER_JEOCIE ADC_IER_JEOCIE_Msk /*!< ADC End of Injected Conversion interrupt source */
  2422. #define ADC_IER_JEOSIE_Pos (6U)
  2423. #define ADC_IER_JEOSIE_Msk (0x1UL << ADC_IER_JEOSIE_Pos) /*!< 0x00000040 */
  2424. #define ADC_IER_JEOSIE ADC_IER_JEOSIE_Msk /*!< ADC End of Injected sequence of Conversions interrupt source */
  2425. #define ADC_IER_AWD1IE_Pos (7U)
  2426. #define ADC_IER_AWD1IE_Msk (0x1UL << ADC_IER_AWD1IE_Pos) /*!< 0x00000080 */
  2427. #define ADC_IER_AWD1IE ADC_IER_AWD1IE_Msk /*!< ADC Analog watchdog 1 interrupt source */
  2428. #define ADC_IER_AWD2IE_Pos (8U)
  2429. #define ADC_IER_AWD2IE_Msk (0x1UL << ADC_IER_AWD2IE_Pos) /*!< 0x00000100 */
  2430. #define ADC_IER_AWD2IE ADC_IER_AWD2IE_Msk /*!< ADC Analog watchdog 2 interrupt source */
  2431. #define ADC_IER_AWD3IE_Pos (9U)
  2432. #define ADC_IER_AWD3IE_Msk (0x1UL << ADC_IER_AWD3IE_Pos) /*!< 0x00000200 */
  2433. #define ADC_IER_AWD3IE ADC_IER_AWD3IE_Msk /*!< ADC Analog watchdog 3 interrupt source */
  2434. #define ADC_IER_JQOVFIE_Pos (10U)
  2435. #define ADC_IER_JQOVFIE_Msk (0x1UL << ADC_IER_JQOVFIE_Pos) /*!< 0x00000400 */
  2436. #define ADC_IER_JQOVFIE ADC_IER_JQOVFIE_Msk /*!< ADC Injected Context Queue Overflow interrupt source */
  2437. /******************** Bit definition for ADC_CR register ********************/
  2438. #define ADC_CR_ADEN_Pos (0U)
  2439. #define ADC_CR_ADEN_Msk (0x1UL << ADC_CR_ADEN_Pos) /*!< 0x00000001 */
  2440. #define ADC_CR_ADEN ADC_CR_ADEN_Msk /*!< ADC Enable control */
  2441. #define ADC_CR_ADDIS_Pos (1U)
  2442. #define ADC_CR_ADDIS_Msk (0x1UL << ADC_CR_ADDIS_Pos) /*!< 0x00000002 */
  2443. #define ADC_CR_ADDIS ADC_CR_ADDIS_Msk /*!< ADC Disable command */
  2444. #define ADC_CR_ADSTART_Pos (2U)
  2445. #define ADC_CR_ADSTART_Msk (0x1UL << ADC_CR_ADSTART_Pos) /*!< 0x00000004 */
  2446. #define ADC_CR_ADSTART ADC_CR_ADSTART_Msk /*!< ADC Start of Regular conversion */
  2447. #define ADC_CR_JADSTART_Pos (3U)
  2448. #define ADC_CR_JADSTART_Msk (0x1UL << ADC_CR_JADSTART_Pos) /*!< 0x00000008 */
  2449. #define ADC_CR_JADSTART ADC_CR_JADSTART_Msk /*!< ADC Start of injected conversion */
  2450. #define ADC_CR_ADSTP_Pos (4U)
  2451. #define ADC_CR_ADSTP_Msk (0x1UL << ADC_CR_ADSTP_Pos) /*!< 0x00000010 */
  2452. #define ADC_CR_ADSTP ADC_CR_ADSTP_Msk /*!< ADC Stop of Regular conversion */
  2453. #define ADC_CR_JADSTP_Pos (5U)
  2454. #define ADC_CR_JADSTP_Msk (0x1UL << ADC_CR_JADSTP_Pos) /*!< 0x00000020 */
  2455. #define ADC_CR_JADSTP ADC_CR_JADSTP_Msk /*!< ADC Stop of injected conversion */
  2456. #define ADC_CR_BOOST_Pos (8U)
  2457. #define ADC_CR_BOOST_Msk (0x3UL << ADC_CR_BOOST_Pos) /*!< 0x00000300 */
  2458. #define ADC_CR_BOOST ADC_CR_BOOST_Msk /*!< ADC Boost Mode configuration */
  2459. #define ADC_CR_BOOST_0 (0x1UL << ADC_CR_BOOST_Pos) /*!< 0x00000100 */
  2460. #define ADC_CR_BOOST_1 (0x2UL << ADC_CR_BOOST_Pos) /*!< 0x00000200 */
  2461. #define ADC_CR_ADCALLIN_Pos (16U)
  2462. #define ADC_CR_ADCALLIN_Msk (0x1UL << ADC_CR_ADCALLIN_Pos) /*!< 0x00010000 */
  2463. #define ADC_CR_ADCALLIN ADC_CR_ADCALLIN_Msk /*!< ADC Linearity calibration */
  2464. #define ADC_CR_LINCALRDYW1_Pos (22U)
  2465. #define ADC_CR_LINCALRDYW1_Msk (0x1UL << ADC_CR_LINCALRDYW1_Pos) /*!< 0x00400000 */
  2466. #define ADC_CR_LINCALRDYW1 ADC_CR_LINCALRDYW1_Msk /*!< ADC Linearity calibration ready Word 1 */
  2467. #define ADC_CR_LINCALRDYW2_Pos (23U)
  2468. #define ADC_CR_LINCALRDYW2_Msk (0x1UL << ADC_CR_LINCALRDYW2_Pos) /*!< 0x00800000 */
  2469. #define ADC_CR_LINCALRDYW2 ADC_CR_LINCALRDYW2_Msk /*!< ADC Linearity calibration ready Word 2 */
  2470. #define ADC_CR_LINCALRDYW3_Pos (24U)
  2471. #define ADC_CR_LINCALRDYW3_Msk (0x1UL << ADC_CR_LINCALRDYW3_Pos) /*!< 0x01000000 */
  2472. #define ADC_CR_LINCALRDYW3 ADC_CR_LINCALRDYW3_Msk /*!< ADC Linearity calibration ready Word 3 */
  2473. #define ADC_CR_LINCALRDYW4_Pos (25U)
  2474. #define ADC_CR_LINCALRDYW4_Msk (0x1UL << ADC_CR_LINCALRDYW4_Pos) /*!< 0x02000000 */
  2475. #define ADC_CR_LINCALRDYW4 ADC_CR_LINCALRDYW4_Msk /*!< ADC Linearity calibration ready Word 4 */
  2476. #define ADC_CR_LINCALRDYW5_Pos (26U)
  2477. #define ADC_CR_LINCALRDYW5_Msk (0x1UL << ADC_CR_LINCALRDYW5_Pos) /*!< 0x04000000 */
  2478. #define ADC_CR_LINCALRDYW5 ADC_CR_LINCALRDYW5_Msk /*!< ADC Linearity calibration ready Word 5 */
  2479. #define ADC_CR_LINCALRDYW6_Pos (27U)
  2480. #define ADC_CR_LINCALRDYW6_Msk (0x1UL << ADC_CR_LINCALRDYW6_Pos) /*!< 0x08000000 */
  2481. #define ADC_CR_LINCALRDYW6 ADC_CR_LINCALRDYW6_Msk /*!< ADC Linearity calibration ready Word 6 */
  2482. #define ADC_CR_ADVREGEN_Pos (28U)
  2483. #define ADC_CR_ADVREGEN_Msk (0x1UL << ADC_CR_ADVREGEN_Pos) /*!< 0x10000000 */
  2484. #define ADC_CR_ADVREGEN ADC_CR_ADVREGEN_Msk /*!< ADC Voltage regulator Enable */
  2485. #define ADC_CR_DEEPPWD_Pos (29U)
  2486. #define ADC_CR_DEEPPWD_Msk (0x1UL << ADC_CR_DEEPPWD_Pos) /*!< 0x20000000 */
  2487. #define ADC_CR_DEEPPWD ADC_CR_DEEPPWD_Msk /*!< ADC Deep power down Enable */
  2488. #define ADC_CR_ADCALDIF_Pos (30U)
  2489. #define ADC_CR_ADCALDIF_Msk (0x1UL << ADC_CR_ADCALDIF_Pos) /*!< 0x40000000 */
  2490. #define ADC_CR_ADCALDIF ADC_CR_ADCALDIF_Msk /*!< ADC Differential Mode for calibration */
  2491. #define ADC_CR_ADCAL_Pos (31U)
  2492. #define ADC_CR_ADCAL_Msk (0x1UL << ADC_CR_ADCAL_Pos) /*!< 0x80000000 */
  2493. #define ADC_CR_ADCAL ADC_CR_ADCAL_Msk /*!< ADC Calibration */
  2494. /******************** Bit definition for ADC_CFGR register ********************/
  2495. #define ADC_CFGR_DMNGT_Pos (0U)
  2496. #define ADC_CFGR_DMNGT_Msk (0x3UL << ADC_CFGR_DMNGT_Pos) /*!< 0x00000003 */
  2497. #define ADC_CFGR_DMNGT ADC_CFGR_DMNGT_Msk /*!< ADC Data Management configuration */
  2498. #define ADC_CFGR_DMNGT_0 (0x1UL << ADC_CFGR_DMNGT_Pos) /*!< 0x00000001 */
  2499. #define ADC_CFGR_DMNGT_1 (0x2UL << ADC_CFGR_DMNGT_Pos) /*!< 0x00000002 */
  2500. #define ADC_CFGR_RES_Pos (2U)
  2501. #define ADC_CFGR_RES_Msk (0x7UL << ADC_CFGR_RES_Pos) /*!< 0x0000001C */
  2502. #define ADC_CFGR_RES ADC_CFGR_RES_Msk /*!< ADC Data resolution */
  2503. #define ADC_CFGR_RES_0 (0x1UL << ADC_CFGR_RES_Pos) /*!< 0x00000004 */
  2504. #define ADC_CFGR_RES_1 (0x2UL << ADC_CFGR_RES_Pos) /*!< 0x00000008 */
  2505. #define ADC_CFGR_RES_2 (0x4UL << ADC_CFGR_RES_Pos) /*!< 0x00000010 */
  2506. #define ADC_CFGR_EXTSEL_Pos (5U)
  2507. #define ADC_CFGR_EXTSEL_Msk (0x1FUL << ADC_CFGR_EXTSEL_Pos) /*!< 0x000003E0 */
  2508. #define ADC_CFGR_EXTSEL ADC_CFGR_EXTSEL_Msk /*!< ADC External trigger selection for regular group */
  2509. #define ADC_CFGR_EXTSEL_0 (0x01UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000020 */
  2510. #define ADC_CFGR_EXTSEL_1 (0x02UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000040 */
  2511. #define ADC_CFGR_EXTSEL_2 (0x04UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000080 */
  2512. #define ADC_CFGR_EXTSEL_3 (0x08UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000100 */
  2513. #define ADC_CFGR_EXTSEL_4 (0x10UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000200 */
  2514. #define ADC_CFGR_EXTEN_Pos (10U)
  2515. #define ADC_CFGR_EXTEN_Msk (0x3UL << ADC_CFGR_EXTEN_Pos) /*!< 0x00000C00 */
  2516. #define ADC_CFGR_EXTEN ADC_CFGR_EXTEN_Msk /*!< ADC External trigger enable and polarity selection for regular channels */
  2517. #define ADC_CFGR_EXTEN_0 (0x1UL << ADC_CFGR_EXTEN_Pos) /*!< 0x00000400 */
  2518. #define ADC_CFGR_EXTEN_1 (0x2UL << ADC_CFGR_EXTEN_Pos) /*!< 0x00000800 */
  2519. #define ADC_CFGR_OVRMOD_Pos (12U)
  2520. #define ADC_CFGR_OVRMOD_Msk (0x1UL << ADC_CFGR_OVRMOD_Pos) /*!< 0x00001000 */
  2521. #define ADC_CFGR_OVRMOD ADC_CFGR_OVRMOD_Msk /*!< ADC overrun mode */
  2522. #define ADC_CFGR_CONT_Pos (13U)
  2523. #define ADC_CFGR_CONT_Msk (0x1UL << ADC_CFGR_CONT_Pos) /*!< 0x00002000 */
  2524. #define ADC_CFGR_CONT ADC_CFGR_CONT_Msk /*!< ADC Single/continuous conversion mode for regular conversion */
  2525. #define ADC_CFGR_AUTDLY_Pos (14U)
  2526. #define ADC_CFGR_AUTDLY_Msk (0x1UL << ADC_CFGR_AUTDLY_Pos) /*!< 0x00004000 */
  2527. #define ADC_CFGR_AUTDLY ADC_CFGR_AUTDLY_Msk /*!< ADC Delayed conversion mode */
  2528. #define ADC_CFGR_DISCEN_Pos (16U)
  2529. #define ADC_CFGR_DISCEN_Msk (0x1UL << ADC_CFGR_DISCEN_Pos) /*!< 0x00010000 */
  2530. #define ADC_CFGR_DISCEN ADC_CFGR_DISCEN_Msk /*!< ADC Discontinuous mode for regular channels */
  2531. #define ADC_CFGR_DISCNUM_Pos (17U)
  2532. #define ADC_CFGR_DISCNUM_Msk (0x7UL << ADC_CFGR_DISCNUM_Pos) /*!< 0x000E0000 */
  2533. #define ADC_CFGR_DISCNUM ADC_CFGR_DISCNUM_Msk /*!< ADC Discontinuous mode channel count */
  2534. #define ADC_CFGR_DISCNUM_0 (0x1UL << ADC_CFGR_DISCNUM_Pos) /*!< 0x00020000 */
  2535. #define ADC_CFGR_DISCNUM_1 (0x2UL << ADC_CFGR_DISCNUM_Pos) /*!< 0x00040000 */
  2536. #define ADC_CFGR_DISCNUM_2 (0x4UL << ADC_CFGR_DISCNUM_Pos) /*!< 0x00080000 */
  2537. #define ADC_CFGR_JDISCEN_Pos (20U)
  2538. #define ADC_CFGR_JDISCEN_Msk (0x1UL << ADC_CFGR_JDISCEN_Pos) /*!< 0x00100000 */
  2539. #define ADC_CFGR_JDISCEN ADC_CFGR_JDISCEN_Msk /*!< ADC Discontinuous mode on injected channels */
  2540. #define ADC_CFGR_JQM_Pos (21U)
  2541. #define ADC_CFGR_JQM_Msk (0x1UL << ADC_CFGR_JQM_Pos) /*!< 0x00200000 */
  2542. #define ADC_CFGR_JQM ADC_CFGR_JQM_Msk /*!< ADC JSQR Queue mode */
  2543. #define ADC_CFGR_AWD1SGL_Pos (22U)
  2544. #define ADC_CFGR_AWD1SGL_Msk (0x1UL << ADC_CFGR_AWD1SGL_Pos) /*!< 0x00400000 */
  2545. #define ADC_CFGR_AWD1SGL ADC_CFGR_AWD1SGL_Msk /*!< Enable the watchdog 1 on a single channel or on all channels */
  2546. #define ADC_CFGR_AWD1EN_Pos (23U)
  2547. #define ADC_CFGR_AWD1EN_Msk (0x1UL << ADC_CFGR_AWD1EN_Pos) /*!< 0x00800000 */
  2548. #define ADC_CFGR_AWD1EN ADC_CFGR_AWD1EN_Msk /*!< ADC Analog watchdog 1 enable on regular Channels */
  2549. #define ADC_CFGR_JAWD1EN_Pos (24U)
  2550. #define ADC_CFGR_JAWD1EN_Msk (0x1UL << ADC_CFGR_JAWD1EN_Pos) /*!< 0x01000000 */
  2551. #define ADC_CFGR_JAWD1EN ADC_CFGR_JAWD1EN_Msk /*!< ADC Analog watchdog 1 enable on injected Channels */
  2552. #define ADC_CFGR_JAUTO_Pos (25U)
  2553. #define ADC_CFGR_JAUTO_Msk (0x1UL << ADC_CFGR_JAUTO_Pos) /*!< 0x02000000 */
  2554. #define ADC_CFGR_JAUTO ADC_CFGR_JAUTO_Msk /*!< ADC Automatic injected group conversion */
  2555. #define ADC_CFGR_AWD1CH_Pos (26U)
  2556. #define ADC_CFGR_AWD1CH_Msk (0x1FUL << ADC_CFGR_AWD1CH_Pos) /*!< 0x7C000000 */
  2557. #define ADC_CFGR_AWD1CH ADC_CFGR_AWD1CH_Msk /*!< ADC Analog watchdog 1 Channel selection */
  2558. #define ADC_CFGR_AWD1CH_0 (0x01UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x04000000 */
  2559. #define ADC_CFGR_AWD1CH_1 (0x02UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x08000000 */
  2560. #define ADC_CFGR_AWD1CH_2 (0x04UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x10000000 */
  2561. #define ADC_CFGR_AWD1CH_3 (0x08UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x20000000 */
  2562. #define ADC_CFGR_AWD1CH_4 (0x10UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x40000000 */
  2563. #define ADC_CFGR_JQDIS_Pos (31U)
  2564. #define ADC_CFGR_JQDIS_Msk (0x1UL << ADC_CFGR_JQDIS_Pos) /*!< 0x80000000 */
  2565. #define ADC_CFGR_JQDIS ADC_CFGR_JQDIS_Msk /*!< ADC Injected queue disable */
  2566. /******************** Bit definition for ADC_CFGR2 register ********************/
  2567. #define ADC_CFGR2_ROVSE_Pos (0U)
  2568. #define ADC_CFGR2_ROVSE_Msk (0x1UL << ADC_CFGR2_ROVSE_Pos) /*!< 0x00000001 */
  2569. #define ADC_CFGR2_ROVSE ADC_CFGR2_ROVSE_Msk /*!< ADC Regular group oversampler enable */
  2570. #define ADC_CFGR2_JOVSE_Pos (1U)
  2571. #define ADC_CFGR2_JOVSE_Msk (0x1UL << ADC_CFGR2_JOVSE_Pos) /*!< 0x00000002 */
  2572. #define ADC_CFGR2_JOVSE ADC_CFGR2_JOVSE_Msk /*!< ADC Injected group oversampler enable */
  2573. #define ADC_CFGR2_OVSS_Pos (5U)
  2574. #define ADC_CFGR2_OVSS_Msk (0xFUL << ADC_CFGR2_OVSS_Pos) /*!< 0x000001E0 */
  2575. #define ADC_CFGR2_OVSS ADC_CFGR2_OVSS_Msk /*!< ADC Regular Oversampling shift */
  2576. #define ADC_CFGR2_OVSS_0 (0x1UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000020 */
  2577. #define ADC_CFGR2_OVSS_1 (0x2UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000040 */
  2578. #define ADC_CFGR2_OVSS_2 (0x4UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000080 */
  2579. #define ADC_CFGR2_OVSS_3 (0x8UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000100 */
  2580. #define ADC_CFGR2_TROVS_Pos (9U)
  2581. #define ADC_CFGR2_TROVS_Msk (0x1UL << ADC_CFGR2_TROVS_Pos) /*!< 0x00000200 */
  2582. #define ADC_CFGR2_TROVS ADC_CFGR2_TROVS_Msk /*!< ADC Triggered regular Oversampling */
  2583. #define ADC_CFGR2_ROVSM_Pos (10U)
  2584. #define ADC_CFGR2_ROVSM_Msk (0x1UL << ADC_CFGR2_ROVSM_Pos) /*!< 0x00000400 */
  2585. #define ADC_CFGR2_ROVSM ADC_CFGR2_ROVSM_Msk /*!< ADC Regular oversampling mode */
  2586. #define ADC_CFGR2_RSHIFT1_Pos (11U)
  2587. #define ADC_CFGR2_RSHIFT1_Msk (0x1UL << ADC_CFGR2_RSHIFT1_Pos) /*!< 0x00000800 */
  2588. #define ADC_CFGR2_RSHIFT1 ADC_CFGR2_RSHIFT1_Msk /*!< ADC Right-shift data after Offset 1 correction */
  2589. #define ADC_CFGR2_RSHIFT2_Pos (12U)
  2590. #define ADC_CFGR2_RSHIFT2_Msk (0x1UL << ADC_CFGR2_RSHIFT2_Pos) /*!< 0x00001000 */
  2591. #define ADC_CFGR2_RSHIFT2 ADC_CFGR2_RSHIFT2_Msk /*!< ADC Right-shift data after Offset 2 correction */
  2592. #define ADC_CFGR2_RSHIFT3_Pos (13U)
  2593. #define ADC_CFGR2_RSHIFT3_Msk (0x1UL << ADC_CFGR2_RSHIFT3_Pos) /*!< 0x00002000 */
  2594. #define ADC_CFGR2_RSHIFT3 ADC_CFGR2_RSHIFT3_Msk /*!< ADC Right-shift data after Offset 3 correction */
  2595. #define ADC_CFGR2_RSHIFT4_Pos (14U)
  2596. #define ADC_CFGR2_RSHIFT4_Msk (0x1UL << ADC_CFGR2_RSHIFT4_Pos) /*!< 0x00004000 */
  2597. #define ADC_CFGR2_RSHIFT4 ADC_CFGR2_RSHIFT4_Msk /*!< ADC Right-shift data after Offset 4 correction */
  2598. #define ADC_CFGR2_OVSR_Pos (16U)
  2599. #define ADC_CFGR2_OVSR_Msk (0x3FFUL << ADC_CFGR2_OVSR_Pos) /*!< 0x03FF0000 */
  2600. #define ADC_CFGR2_OVSR ADC_CFGR2_OVSR_Msk /*!< ADC oversampling Ratio */
  2601. #define ADC_CFGR2_OVSR_0 (0x001UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00010000 */
  2602. #define ADC_CFGR2_OVSR_1 (0x002UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00020000 */
  2603. #define ADC_CFGR2_OVSR_2 (0x004UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00040000 */
  2604. #define ADC_CFGR2_OVSR_3 (0x008UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00080000 */
  2605. #define ADC_CFGR2_OVSR_4 (0x010UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00100000 */
  2606. #define ADC_CFGR2_OVSR_5 (0x020UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00200000 */
  2607. #define ADC_CFGR2_OVSR_6 (0x040UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00400000 */
  2608. #define ADC_CFGR2_OVSR_7 (0x080UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00800000 */
  2609. #define ADC_CFGR2_OVSR_8 (0x100UL << ADC_CFGR2_OVSR_Pos) /*!< 0x01000000 */
  2610. #define ADC_CFGR2_OVSR_9 (0x200UL << ADC_CFGR2_OVSR_Pos) /*!< 0x02000000 */
  2611. #define ADC_CFGR2_LSHIFT_Pos (28U)
  2612. #define ADC_CFGR2_LSHIFT_Msk (0xFUL << ADC_CFGR2_LSHIFT_Pos) /*!< 0xF0000000 */
  2613. #define ADC_CFGR2_LSHIFT ADC_CFGR2_LSHIFT_Msk /*!< ADC Left shift factor */
  2614. #define ADC_CFGR2_LSHIFT_0 (0x1UL << ADC_CFGR2_LSHIFT_Pos) /*!< 0x10000000 */
  2615. #define ADC_CFGR2_LSHIFT_1 (0x2UL << ADC_CFGR2_LSHIFT_Pos) /*!< 0x20000000 */
  2616. #define ADC_CFGR2_LSHIFT_2 (0x4UL << ADC_CFGR2_LSHIFT_Pos) /*!< 0x40000000 */
  2617. #define ADC_CFGR2_LSHIFT_3 (0x8UL << ADC_CFGR2_LSHIFT_Pos) /*!< 0x80000000 */
  2618. /******************** Bit definition for ADC_SMPR1 register ********************/
  2619. #define ADC_SMPR1_SMP0_Pos (0U)
  2620. #define ADC_SMPR1_SMP0_Msk (0x7UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000007 */
  2621. #define ADC_SMPR1_SMP0 ADC_SMPR1_SMP0_Msk /*!< ADC Channel 0 Sampling time selection */
  2622. #define ADC_SMPR1_SMP0_0 (0x1UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000001 */
  2623. #define ADC_SMPR1_SMP0_1 (0x2UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000002 */
  2624. #define ADC_SMPR1_SMP0_2 (0x4UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000004 */
  2625. #define ADC_SMPR1_SMP1_Pos (3U)
  2626. #define ADC_SMPR1_SMP1_Msk (0x7UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000038 */
  2627. #define ADC_SMPR1_SMP1 ADC_SMPR1_SMP1_Msk /*!< ADC Channel 1 Sampling time selection */
  2628. #define ADC_SMPR1_SMP1_0 (0x1UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000008 */
  2629. #define ADC_SMPR1_SMP1_1 (0x2UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000010 */
  2630. #define ADC_SMPR1_SMP1_2 (0x4UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000020 */
  2631. #define ADC_SMPR1_SMP2_Pos (6U)
  2632. #define ADC_SMPR1_SMP2_Msk (0x7UL << ADC_SMPR1_SMP2_Pos) /*!< 0x000001C0 */
  2633. #define ADC_SMPR1_SMP2 ADC_SMPR1_SMP2_Msk /*!< ADC Channel 2 Sampling time selection */
  2634. #define ADC_SMPR1_SMP2_0 (0x1UL << ADC_SMPR1_SMP2_Pos) /*!< 0x00000040 */
  2635. #define ADC_SMPR1_SMP2_1 (0x2UL << ADC_SMPR1_SMP2_Pos) /*!< 0x00000080 */
  2636. #define ADC_SMPR1_SMP2_2 (0x4UL << ADC_SMPR1_SMP2_Pos) /*!< 0x00000100 */
  2637. #define ADC_SMPR1_SMP3_Pos (9U)
  2638. #define ADC_SMPR1_SMP3_Msk (0x7UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000E00 */
  2639. #define ADC_SMPR1_SMP3 ADC_SMPR1_SMP3_Msk /*!< ADC Channel 3 Sampling time selection */
  2640. #define ADC_SMPR1_SMP3_0 (0x1UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000200 */
  2641. #define ADC_SMPR1_SMP3_1 (0x2UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000400 */
  2642. #define ADC_SMPR1_SMP3_2 (0x4UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000800 */
  2643. #define ADC_SMPR1_SMP4_Pos (12U)
  2644. #define ADC_SMPR1_SMP4_Msk (0x7UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00007000 */
  2645. #define ADC_SMPR1_SMP4 ADC_SMPR1_SMP4_Msk /*!< ADC Channel 4 Sampling time selection */
  2646. #define ADC_SMPR1_SMP4_0 (0x1UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00001000 */
  2647. #define ADC_SMPR1_SMP4_1 (0x2UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00002000 */
  2648. #define ADC_SMPR1_SMP4_2 (0x4UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00004000 */
  2649. #define ADC_SMPR1_SMP5_Pos (15U)
  2650. #define ADC_SMPR1_SMP5_Msk (0x7UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00038000 */
  2651. #define ADC_SMPR1_SMP5 ADC_SMPR1_SMP5_Msk /*!< ADC Channel 5 Sampling time selection */
  2652. #define ADC_SMPR1_SMP5_0 (0x1UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00008000 */
  2653. #define ADC_SMPR1_SMP5_1 (0x2UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00010000 */
  2654. #define ADC_SMPR1_SMP5_2 (0x4UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00020000 */
  2655. #define ADC_SMPR1_SMP6_Pos (18U)
  2656. #define ADC_SMPR1_SMP6_Msk (0x7UL << ADC_SMPR1_SMP6_Pos) /*!< 0x001C0000 */
  2657. #define ADC_SMPR1_SMP6 ADC_SMPR1_SMP6_Msk /*!< ADC Channel 6 Sampling time selection */
  2658. #define ADC_SMPR1_SMP6_0 (0x1UL << ADC_SMPR1_SMP6_Pos) /*!< 0x00040000 */
  2659. #define ADC_SMPR1_SMP6_1 (0x2UL << ADC_SMPR1_SMP6_Pos) /*!< 0x00080000 */
  2660. #define ADC_SMPR1_SMP6_2 (0x4UL << ADC_SMPR1_SMP6_Pos) /*!< 0x00100000 */
  2661. #define ADC_SMPR1_SMP7_Pos (21U)
  2662. #define ADC_SMPR1_SMP7_Msk (0x7UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00E00000 */
  2663. #define ADC_SMPR1_SMP7 ADC_SMPR1_SMP7_Msk /*!< ADC Channel 7 Sampling time selection */
  2664. #define ADC_SMPR1_SMP7_0 (0x1UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00200000 */
  2665. #define ADC_SMPR1_SMP7_1 (0x2UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00400000 */
  2666. #define ADC_SMPR1_SMP7_2 (0x4UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00800000 */
  2667. #define ADC_SMPR1_SMP8_Pos (24U)
  2668. #define ADC_SMPR1_SMP8_Msk (0x7UL << ADC_SMPR1_SMP8_Pos) /*!< 0x07000000 */
  2669. #define ADC_SMPR1_SMP8 ADC_SMPR1_SMP8_Msk /*!< ADC Channel 8 Sampling time selection */
  2670. #define ADC_SMPR1_SMP8_0 (0x1UL << ADC_SMPR1_SMP8_Pos) /*!< 0x01000000 */
  2671. #define ADC_SMPR1_SMP8_1 (0x2UL << ADC_SMPR1_SMP8_Pos) /*!< 0x02000000 */
  2672. #define ADC_SMPR1_SMP8_2 (0x4UL << ADC_SMPR1_SMP8_Pos) /*!< 0x04000000 */
  2673. #define ADC_SMPR1_SMP9_Pos (27U)
  2674. #define ADC_SMPR1_SMP9_Msk (0x7UL << ADC_SMPR1_SMP9_Pos) /*!< 0x38000000 */
  2675. #define ADC_SMPR1_SMP9 ADC_SMPR1_SMP9_Msk /*!< ADC Channel 9 Sampling time selection */
  2676. #define ADC_SMPR1_SMP9_0 (0x1UL << ADC_SMPR1_SMP9_Pos) /*!< 0x08000000 */
  2677. #define ADC_SMPR1_SMP9_1 (0x2UL << ADC_SMPR1_SMP9_Pos) /*!< 0x10000000 */
  2678. #define ADC_SMPR1_SMP9_2 (0x4UL << ADC_SMPR1_SMP9_Pos) /*!< 0x20000000 */
  2679. /******************** Bit definition for ADC_SMPR2 register ********************/
  2680. #define ADC_SMPR2_SMP10_Pos (0U)
  2681. #define ADC_SMPR2_SMP10_Msk (0x7UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000007 */
  2682. #define ADC_SMPR2_SMP10 ADC_SMPR2_SMP10_Msk /*!< ADC Channel 10 Sampling time selection */
  2683. #define ADC_SMPR2_SMP10_0 (0x1UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000001 */
  2684. #define ADC_SMPR2_SMP10_1 (0x2UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000002 */
  2685. #define ADC_SMPR2_SMP10_2 (0x4UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000004 */
  2686. #define ADC_SMPR2_SMP11_Pos (3U)
  2687. #define ADC_SMPR2_SMP11_Msk (0x7UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000038 */
  2688. #define ADC_SMPR2_SMP11 ADC_SMPR2_SMP11_Msk /*!< ADC Channel 11 Sampling time selection */
  2689. #define ADC_SMPR2_SMP11_0 (0x1UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000008 */
  2690. #define ADC_SMPR2_SMP11_1 (0x2UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000010 */
  2691. #define ADC_SMPR2_SMP11_2 (0x4UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000020 */
  2692. #define ADC_SMPR2_SMP12_Pos (6U)
  2693. #define ADC_SMPR2_SMP12_Msk (0x7UL << ADC_SMPR2_SMP12_Pos) /*!< 0x000001C0 */
  2694. #define ADC_SMPR2_SMP12 ADC_SMPR2_SMP12_Msk /*!< ADC Channel 12 Sampling time selection */
  2695. #define ADC_SMPR2_SMP12_0 (0x1UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000040 */
  2696. #define ADC_SMPR2_SMP12_1 (0x2UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000080 */
  2697. #define ADC_SMPR2_SMP12_2 (0x4UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000100 */
  2698. #define ADC_SMPR2_SMP13_Pos (9U)
  2699. #define ADC_SMPR2_SMP13_Msk (0x7UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000E00 */
  2700. #define ADC_SMPR2_SMP13 ADC_SMPR2_SMP13_Msk /*!< ADC Channel 13 Sampling time selection */
  2701. #define ADC_SMPR2_SMP13_0 (0x1UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000200 */
  2702. #define ADC_SMPR2_SMP13_1 (0x2UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000400 */
  2703. #define ADC_SMPR2_SMP13_2 (0x4UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000800 */
  2704. #define ADC_SMPR2_SMP14_Pos (12U)
  2705. #define ADC_SMPR2_SMP14_Msk (0x7UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00007000 */
  2706. #define ADC_SMPR2_SMP14 ADC_SMPR2_SMP14_Msk /*!< ADC Channel 14 Sampling time selection */
  2707. #define ADC_SMPR2_SMP14_0 (0x1UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00001000 */
  2708. #define ADC_SMPR2_SMP14_1 (0x2UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00002000 */
  2709. #define ADC_SMPR2_SMP14_2 (0x4UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00004000 */
  2710. #define ADC_SMPR2_SMP15_Pos (15U)
  2711. #define ADC_SMPR2_SMP15_Msk (0x7UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00038000 */
  2712. #define ADC_SMPR2_SMP15 ADC_SMPR2_SMP15_Msk /*!< ADC Channel 15 Sampling time selection */
  2713. #define ADC_SMPR2_SMP15_0 (0x1UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00008000 */
  2714. #define ADC_SMPR2_SMP15_1 (0x2UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00010000 */
  2715. #define ADC_SMPR2_SMP15_2 (0x4UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00020000 */
  2716. #define ADC_SMPR2_SMP16_Pos (18U)
  2717. #define ADC_SMPR2_SMP16_Msk (0x7UL << ADC_SMPR2_SMP16_Pos) /*!< 0x001C0000 */
  2718. #define ADC_SMPR2_SMP16 ADC_SMPR2_SMP16_Msk /*!< ADC Channel 16 Sampling time selection */
  2719. #define ADC_SMPR2_SMP16_0 (0x1UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00040000 */
  2720. #define ADC_SMPR2_SMP16_1 (0x2UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00080000 */
  2721. #define ADC_SMPR2_SMP16_2 (0x4UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00100000 */
  2722. #define ADC_SMPR2_SMP17_Pos (21U)
  2723. #define ADC_SMPR2_SMP17_Msk (0x7UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00E00000 */
  2724. #define ADC_SMPR2_SMP17 ADC_SMPR2_SMP17_Msk /*!< ADC Channel 17 Sampling time selection */
  2725. #define ADC_SMPR2_SMP17_0 (0x1UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00200000 */
  2726. #define ADC_SMPR2_SMP17_1 (0x2UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00400000 */
  2727. #define ADC_SMPR2_SMP17_2 (0x4UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00800000 */
  2728. #define ADC_SMPR2_SMP18_Pos (24U)
  2729. #define ADC_SMPR2_SMP18_Msk (0x7UL << ADC_SMPR2_SMP18_Pos) /*!< 0x07000000 */
  2730. #define ADC_SMPR2_SMP18 ADC_SMPR2_SMP18_Msk /*!< ADC Channel 18 Sampling time selection */
  2731. #define ADC_SMPR2_SMP18_0 (0x1UL << ADC_SMPR2_SMP18_Pos) /*!< 0x01000000 */
  2732. #define ADC_SMPR2_SMP18_1 (0x2UL << ADC_SMPR2_SMP18_Pos) /*!< 0x02000000 */
  2733. #define ADC_SMPR2_SMP18_2 (0x4UL << ADC_SMPR2_SMP18_Pos) /*!< 0x04000000 */
  2734. #define ADC_SMPR2_SMP19_Pos (27U)
  2735. #define ADC_SMPR2_SMP19_Msk (0x7UL << ADC_SMPR2_SMP19_Pos) /*!< 0x38000000 */
  2736. #define ADC_SMPR2_SMP19 ADC_SMPR2_SMP19_Msk /*!< ADC Channel 19 Sampling time selection */
  2737. #define ADC_SMPR2_SMP19_0 (0x1UL << ADC_SMPR2_SMP19_Pos) /*!< 0x08000000 */
  2738. #define ADC_SMPR2_SMP19_1 (0x2UL << ADC_SMPR2_SMP19_Pos) /*!< 0x10000000 */
  2739. #define ADC_SMPR2_SMP19_2 (0x4UL << ADC_SMPR2_SMP19_Pos) /*!< 0x20000000 */
  2740. /******************** Bit definition for ADC_PCSEL register ********************/
  2741. #define ADC_PCSEL_PCSEL_Pos (0U)
  2742. #define ADC_PCSEL_PCSEL_Msk (0xFFFFFUL << ADC_PCSEL_PCSEL_Pos) /*!< 0x000FFFFF */
  2743. #define ADC_PCSEL_PCSEL ADC_PCSEL_PCSEL_Msk /*!< ADC pre channel selection */
  2744. #define ADC_PCSEL_PCSEL_0 (0x00001UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00000001 */
  2745. #define ADC_PCSEL_PCSEL_1 (0x00002UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00000002 */
  2746. #define ADC_PCSEL_PCSEL_2 (0x00004UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00000004 */
  2747. #define ADC_PCSEL_PCSEL_3 (0x00008UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00000008 */
  2748. #define ADC_PCSEL_PCSEL_4 (0x00010UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00000010 */
  2749. #define ADC_PCSEL_PCSEL_5 (0x00020UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00000020 */
  2750. #define ADC_PCSEL_PCSEL_6 (0x00040UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00000040 */
  2751. #define ADC_PCSEL_PCSEL_7 (0x00080UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00000080 */
  2752. #define ADC_PCSEL_PCSEL_8 (0x00100UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00000100 */
  2753. #define ADC_PCSEL_PCSEL_9 (0x00200UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00000200 */
  2754. #define ADC_PCSEL_PCSEL_10 (0x00400UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00000400 */
  2755. #define ADC_PCSEL_PCSEL_11 (0x00800UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00000800 */
  2756. #define ADC_PCSEL_PCSEL_12 (0x01000UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00001000 */
  2757. #define ADC_PCSEL_PCSEL_13 (0x02000UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00002000 */
  2758. #define ADC_PCSEL_PCSEL_14 (0x04000UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00004000 */
  2759. #define ADC_PCSEL_PCSEL_15 (0x08000UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00008000 */
  2760. #define ADC_PCSEL_PCSEL_16 (0x10000UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00010000 */
  2761. #define ADC_PCSEL_PCSEL_17 (0x20000UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00020000 */
  2762. #define ADC_PCSEL_PCSEL_18 (0x40000UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00040000 */
  2763. #define ADC_PCSEL_PCSEL_19 (0x80000UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00080000 */
  2764. /***************** Bit definition for ADC_LTR1, 2, 3 registers *****************/
  2765. #define ADC_LTR_LT_Pos (0U)
  2766. #define ADC_LTR_LT_Msk (0x3FFFFFFUL << ADC_LTR_LT_Pos) /*!< 0x03FFFFFF */
  2767. #define ADC_LTR_LT ADC_LTR_LT_Msk /*!< ADC Analog watchdog 1, 2 and 3 lower threshold */
  2768. /***************** Bit definition for ADC_HTR1, 2, 3 registers ****************/
  2769. #define ADC_HTR_HT_Pos (0U)
  2770. #define ADC_HTR_HT_Msk (0x3FFFFFFUL << ADC_HTR_HT_Pos) /*!< 0x03FFFFFF */
  2771. #define ADC_HTR_HT ADC_HTR_HT_Msk /*!< ADC Analog watchdog 1,2 and 3 higher threshold */
  2772. /******************** Bit definition for ADC_SQR1 register ********************/
  2773. #define ADC_SQR1_L_Pos (0U)
  2774. #define ADC_SQR1_L_Msk (0xFUL << ADC_SQR1_L_Pos) /*!< 0x0000000F */
  2775. #define ADC_SQR1_L ADC_SQR1_L_Msk /*!< ADC regular channel sequence lenght */
  2776. #define ADC_SQR1_L_0 (0x1UL << ADC_SQR1_L_Pos) /*!< 0x00000001 */
  2777. #define ADC_SQR1_L_1 (0x2UL << ADC_SQR1_L_Pos) /*!< 0x00000002 */
  2778. #define ADC_SQR1_L_2 (0x4UL << ADC_SQR1_L_Pos) /*!< 0x00000004 */
  2779. #define ADC_SQR1_L_3 (0x8UL << ADC_SQR1_L_Pos) /*!< 0x00000008 */
  2780. #define ADC_SQR1_SQ1_Pos (6U)
  2781. #define ADC_SQR1_SQ1_Msk (0x1FUL << ADC_SQR1_SQ1_Pos) /*!< 0x000007C0 */
  2782. #define ADC_SQR1_SQ1 ADC_SQR1_SQ1_Msk /*!< ADC 1st conversion in regular sequence */
  2783. #define ADC_SQR1_SQ1_0 (0x01UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000040 */
  2784. #define ADC_SQR1_SQ1_1 (0x02UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000080 */
  2785. #define ADC_SQR1_SQ1_2 (0x04UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000100 */
  2786. #define ADC_SQR1_SQ1_3 (0x08UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000200 */
  2787. #define ADC_SQR1_SQ1_4 (0x10UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000400 */
  2788. #define ADC_SQR1_SQ2_Pos (12U)
  2789. #define ADC_SQR1_SQ2_Msk (0x1FUL << ADC_SQR1_SQ2_Pos) /*!< 0x0001F000 */
  2790. #define ADC_SQR1_SQ2 ADC_SQR1_SQ2_Msk /*!< ADC 2nd conversion in regular sequence */
  2791. #define ADC_SQR1_SQ2_0 (0x01UL << ADC_SQR1_SQ2_Pos) /*!< 0x00001000 */
  2792. #define ADC_SQR1_SQ2_1 (0x02UL << ADC_SQR1_SQ2_Pos) /*!< 0x00002000 */
  2793. #define ADC_SQR1_SQ2_2 (0x04UL << ADC_SQR1_SQ2_Pos) /*!< 0x00004000 */
  2794. #define ADC_SQR1_SQ2_3 (0x08UL << ADC_SQR1_SQ2_Pos) /*!< 0x00008000 */
  2795. #define ADC_SQR1_SQ2_4 (0x10UL << ADC_SQR1_SQ2_Pos) /*!< 0x00010000 */
  2796. #define ADC_SQR1_SQ3_Pos (18U)
  2797. #define ADC_SQR1_SQ3_Msk (0x1FUL << ADC_SQR1_SQ3_Pos) /*!< 0x007C0000 */
  2798. #define ADC_SQR1_SQ3 ADC_SQR1_SQ3_Msk /*!< ADC 3rd conversion in regular sequence */
  2799. #define ADC_SQR1_SQ3_0 (0x01UL << ADC_SQR1_SQ3_Pos) /*!< 0x00040000 */
  2800. #define ADC_SQR1_SQ3_1 (0x02UL << ADC_SQR1_SQ3_Pos) /*!< 0x00080000 */
  2801. #define ADC_SQR1_SQ3_2 (0x04UL << ADC_SQR1_SQ3_Pos) /*!< 0x00100000 */
  2802. #define ADC_SQR1_SQ3_3 (0x08UL << ADC_SQR1_SQ3_Pos) /*!< 0x00200000 */
  2803. #define ADC_SQR1_SQ3_4 (0x10UL << ADC_SQR1_SQ3_Pos) /*!< 0x00400000 */
  2804. #define ADC_SQR1_SQ4_Pos (24U)
  2805. #define ADC_SQR1_SQ4_Msk (0x1FUL << ADC_SQR1_SQ4_Pos) /*!< 0x1F000000 */
  2806. #define ADC_SQR1_SQ4 ADC_SQR1_SQ4_Msk /*!< ADC 4th conversion in regular sequence */
  2807. #define ADC_SQR1_SQ4_0 (0x01UL << ADC_SQR1_SQ4_Pos) /*!< 0x01000000 */
  2808. #define ADC_SQR1_SQ4_1 (0x02UL << ADC_SQR1_SQ4_Pos) /*!< 0x02000000 */
  2809. #define ADC_SQR1_SQ4_2 (0x04UL << ADC_SQR1_SQ4_Pos) /*!< 0x04000000 */
  2810. #define ADC_SQR1_SQ4_3 (0x08UL << ADC_SQR1_SQ4_Pos) /*!< 0x08000000 */
  2811. #define ADC_SQR1_SQ4_4 (0x10UL << ADC_SQR1_SQ4_Pos) /*!< 0x10000000 */
  2812. /******************** Bit definition for ADC_SQR2 register ********************/
  2813. #define ADC_SQR2_SQ5_Pos (0U)
  2814. #define ADC_SQR2_SQ5_Msk (0x1FUL << ADC_SQR2_SQ5_Pos) /*!< 0x0000001F */
  2815. #define ADC_SQR2_SQ5 ADC_SQR2_SQ5_Msk /*!< ADC 5th conversion in regular sequence */
  2816. #define ADC_SQR2_SQ5_0 (0x01UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000001 */
  2817. #define ADC_SQR2_SQ5_1 (0x02UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000002 */
  2818. #define ADC_SQR2_SQ5_2 (0x04UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000004 */
  2819. #define ADC_SQR2_SQ5_3 (0x08UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000008 */
  2820. #define ADC_SQR2_SQ5_4 (0x10UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000010 */
  2821. #define ADC_SQR2_SQ6_Pos (6U)
  2822. #define ADC_SQR2_SQ6_Msk (0x1FUL << ADC_SQR2_SQ6_Pos) /*!< 0x000007C0 */
  2823. #define ADC_SQR2_SQ6 ADC_SQR2_SQ6_Msk /*!< ADC 6th conversion in regular sequence */
  2824. #define ADC_SQR2_SQ6_0 (0x01UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000040 */
  2825. #define ADC_SQR2_SQ6_1 (0x02UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000080 */
  2826. #define ADC_SQR2_SQ6_2 (0x04UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000100 */
  2827. #define ADC_SQR2_SQ6_3 (0x08UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000200 */
  2828. #define ADC_SQR2_SQ6_4 (0x10UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000400 */
  2829. #define ADC_SQR2_SQ7_Pos (12U)
  2830. #define ADC_SQR2_SQ7_Msk (0x1FUL << ADC_SQR2_SQ7_Pos) /*!< 0x0001F000 */
  2831. #define ADC_SQR2_SQ7 ADC_SQR2_SQ7_Msk /*!< ADC 7th conversion in regular sequence */
  2832. #define ADC_SQR2_SQ7_0 (0x01UL << ADC_SQR2_SQ7_Pos) /*!< 0x00001000 */
  2833. #define ADC_SQR2_SQ7_1 (0x02UL << ADC_SQR2_SQ7_Pos) /*!< 0x00002000 */
  2834. #define ADC_SQR2_SQ7_2 (0x04UL << ADC_SQR2_SQ7_Pos) /*!< 0x00004000 */
  2835. #define ADC_SQR2_SQ7_3 (0x08UL << ADC_SQR2_SQ7_Pos) /*!< 0x00008000 */
  2836. #define ADC_SQR2_SQ7_4 (0x10UL << ADC_SQR2_SQ7_Pos) /*!< 0x00010000 */
  2837. #define ADC_SQR2_SQ8_Pos (18U)
  2838. #define ADC_SQR2_SQ8_Msk (0x1FUL << ADC_SQR2_SQ8_Pos) /*!< 0x007C0000 */
  2839. #define ADC_SQR2_SQ8 ADC_SQR2_SQ8_Msk /*!< ADC 8th conversion in regular sequence */
  2840. #define ADC_SQR2_SQ8_0 (0x01UL << ADC_SQR2_SQ8_Pos) /*!< 0x00040000 */
  2841. #define ADC_SQR2_SQ8_1 (0x02UL << ADC_SQR2_SQ8_Pos) /*!< 0x00080000 */
  2842. #define ADC_SQR2_SQ8_2 (0x04UL << ADC_SQR2_SQ8_Pos) /*!< 0x00100000 */
  2843. #define ADC_SQR2_SQ8_3 (0x08UL << ADC_SQR2_SQ8_Pos) /*!< 0x00200000 */
  2844. #define ADC_SQR2_SQ8_4 (0x10UL << ADC_SQR2_SQ8_Pos) /*!< 0x00400000 */
  2845. #define ADC_SQR2_SQ9_Pos (24U)
  2846. #define ADC_SQR2_SQ9_Msk (0x1FUL << ADC_SQR2_SQ9_Pos) /*!< 0x1F000000 */
  2847. #define ADC_SQR2_SQ9 ADC_SQR2_SQ9_Msk /*!< ADC 9th conversion in regular sequence */
  2848. #define ADC_SQR2_SQ9_0 (0x01UL << ADC_SQR2_SQ9_Pos) /*!< 0x01000000 */
  2849. #define ADC_SQR2_SQ9_1 (0x02UL << ADC_SQR2_SQ9_Pos) /*!< 0x02000000 */
  2850. #define ADC_SQR2_SQ9_2 (0x04UL << ADC_SQR2_SQ9_Pos) /*!< 0x04000000 */
  2851. #define ADC_SQR2_SQ9_3 (0x08UL << ADC_SQR2_SQ9_Pos) /*!< 0x08000000 */
  2852. #define ADC_SQR2_SQ9_4 (0x10UL << ADC_SQR2_SQ9_Pos) /*!< 0x10000000 */
  2853. /******************** Bit definition for ADC_SQR3 register ********************/
  2854. #define ADC_SQR3_SQ10_Pos (0U)
  2855. #define ADC_SQR3_SQ10_Msk (0x1FUL << ADC_SQR3_SQ10_Pos) /*!< 0x0000001F */
  2856. #define ADC_SQR3_SQ10 ADC_SQR3_SQ10_Msk /*!< ADC 10th conversion in regular sequence */
  2857. #define ADC_SQR3_SQ10_0 (0x01UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000001 */
  2858. #define ADC_SQR3_SQ10_1 (0x02UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000002 */
  2859. #define ADC_SQR3_SQ10_2 (0x04UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000004 */
  2860. #define ADC_SQR3_SQ10_3 (0x08UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000008 */
  2861. #define ADC_SQR3_SQ10_4 (0x10UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000010 */
  2862. #define ADC_SQR3_SQ11_Pos (6U)
  2863. #define ADC_SQR3_SQ11_Msk (0x1FUL << ADC_SQR3_SQ11_Pos) /*!< 0x000007C0 */
  2864. #define ADC_SQR3_SQ11 ADC_SQR3_SQ11_Msk /*!< ADC 11th conversion in regular sequence */
  2865. #define ADC_SQR3_SQ11_0 (0x01UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000040 */
  2866. #define ADC_SQR3_SQ11_1 (0x02UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000080 */
  2867. #define ADC_SQR3_SQ11_2 (0x04UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000100 */
  2868. #define ADC_SQR3_SQ11_3 (0x08UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000200 */
  2869. #define ADC_SQR3_SQ11_4 (0x10UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000400 */
  2870. #define ADC_SQR3_SQ12_Pos (12U)
  2871. #define ADC_SQR3_SQ12_Msk (0x1FUL << ADC_SQR3_SQ12_Pos) /*!< 0x0001F000 */
  2872. #define ADC_SQR3_SQ12 ADC_SQR3_SQ12_Msk /*!< ADC 12th conversion in regular sequence */
  2873. #define ADC_SQR3_SQ12_0 (0x01UL << ADC_SQR3_SQ12_Pos) /*!< 0x00001000 */
  2874. #define ADC_SQR3_SQ12_1 (0x02UL << ADC_SQR3_SQ12_Pos) /*!< 0x00002000 */
  2875. #define ADC_SQR3_SQ12_2 (0x04UL << ADC_SQR3_SQ12_Pos) /*!< 0x00004000 */
  2876. #define ADC_SQR3_SQ12_3 (0x08UL << ADC_SQR3_SQ12_Pos) /*!< 0x00008000 */
  2877. #define ADC_SQR3_SQ12_4 (0x10UL << ADC_SQR3_SQ12_Pos) /*!< 0x00010000 */
  2878. #define ADC_SQR3_SQ13_Pos (18U)
  2879. #define ADC_SQR3_SQ13_Msk (0x1FUL << ADC_SQR3_SQ13_Pos) /*!< 0x007C0000 */
  2880. #define ADC_SQR3_SQ13 ADC_SQR3_SQ13_Msk /*!< ADC 13th conversion in regular sequence */
  2881. #define ADC_SQR3_SQ13_0 (0x01UL << ADC_SQR3_SQ13_Pos) /*!< 0x00040000 */
  2882. #define ADC_SQR3_SQ13_1 (0x02UL << ADC_SQR3_SQ13_Pos) /*!< 0x00080000 */
  2883. #define ADC_SQR3_SQ13_2 (0x04UL << ADC_SQR3_SQ13_Pos) /*!< 0x00100000 */
  2884. #define ADC_SQR3_SQ13_3 (0x08UL << ADC_SQR3_SQ13_Pos) /*!< 0x00200000 */
  2885. #define ADC_SQR3_SQ13_4 (0x10UL << ADC_SQR3_SQ13_Pos) /*!< 0x00400000 */
  2886. #define ADC_SQR3_SQ14_Pos (24U)
  2887. #define ADC_SQR3_SQ14_Msk (0x1FUL << ADC_SQR3_SQ14_Pos) /*!< 0x1F000000 */
  2888. #define ADC_SQR3_SQ14 ADC_SQR3_SQ14_Msk /*!< ADC 14th conversion in regular sequence */
  2889. #define ADC_SQR3_SQ14_0 (0x01UL << ADC_SQR3_SQ14_Pos) /*!< 0x01000000 */
  2890. #define ADC_SQR3_SQ14_1 (0x02UL << ADC_SQR3_SQ14_Pos) /*!< 0x02000000 */
  2891. #define ADC_SQR3_SQ14_2 (0x04UL << ADC_SQR3_SQ14_Pos) /*!< 0x04000000 */
  2892. #define ADC_SQR3_SQ14_3 (0x08UL << ADC_SQR3_SQ14_Pos) /*!< 0x08000000 */
  2893. #define ADC_SQR3_SQ14_4 (0x10UL << ADC_SQR3_SQ14_Pos) /*!< 0x10000000 */
  2894. /******************** Bit definition for ADC_SQR4 register ********************/
  2895. #define ADC_SQR4_SQ15_Pos (0U)
  2896. #define ADC_SQR4_SQ15_Msk (0x1FUL << ADC_SQR4_SQ15_Pos) /*!< 0x0000001F */
  2897. #define ADC_SQR4_SQ15 ADC_SQR4_SQ15_Msk /*!< ADC 15th conversion in regular sequence */
  2898. #define ADC_SQR4_SQ15_0 (0x01UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000001 */
  2899. #define ADC_SQR4_SQ15_1 (0x02UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000002 */
  2900. #define ADC_SQR4_SQ15_2 (0x04UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000004 */
  2901. #define ADC_SQR4_SQ15_3 (0x08UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000008 */
  2902. #define ADC_SQR4_SQ15_4 (0x10UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000010 */
  2903. #define ADC_SQR4_SQ16_Pos (6U)
  2904. #define ADC_SQR4_SQ16_Msk (0x1FUL << ADC_SQR4_SQ16_Pos) /*!< 0x000007C0 */
  2905. #define ADC_SQR4_SQ16 ADC_SQR4_SQ16_Msk /*!< ADC 16th conversion in regular sequence */
  2906. #define ADC_SQR4_SQ16_0 (0x01UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000040 */
  2907. #define ADC_SQR4_SQ16_1 (0x02UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000080 */
  2908. #define ADC_SQR4_SQ16_2 (0x04UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000100 */
  2909. #define ADC_SQR4_SQ16_3 (0x08UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000200 */
  2910. #define ADC_SQR4_SQ16_4 (0x10UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000400 */
  2911. /******************** Bit definition for ADC_DR register ********************/
  2912. #define ADC_DR_RDATA_Pos (0U)
  2913. #define ADC_DR_RDATA_Msk (0xFFFFFFFFUL << ADC_DR_RDATA_Pos) /*!< 0xFFFFFFFF */
  2914. #define ADC_DR_RDATA ADC_DR_RDATA_Msk /*!< ADC regular Data converted */
  2915. /******************** Bit definition for ADC_JSQR register ********************/
  2916. #define ADC_JSQR_JL_Pos (0U)
  2917. #define ADC_JSQR_JL_Msk (0x3UL << ADC_JSQR_JL_Pos) /*!< 0x00000003 */
  2918. #define ADC_JSQR_JL ADC_JSQR_JL_Msk /*!< ADC injected channel sequence length */
  2919. #define ADC_JSQR_JL_0 (0x1UL << ADC_JSQR_JL_Pos) /*!< 0x00000001 */
  2920. #define ADC_JSQR_JL_1 (0x2UL << ADC_JSQR_JL_Pos) /*!< 0x00000002 */
  2921. #define ADC_JSQR_JEXTSEL_Pos (2U)
  2922. #define ADC_JSQR_JEXTSEL_Msk (0x1FUL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x0000007C */
  2923. #define ADC_JSQR_JEXTSEL ADC_JSQR_JEXTSEL_Msk /*!< ADC external trigger selection for injected group */
  2924. #define ADC_JSQR_JEXTSEL_0 (0x01UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000004 */
  2925. #define ADC_JSQR_JEXTSEL_1 (0x02UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000008 */
  2926. #define ADC_JSQR_JEXTSEL_2 (0x04UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000010 */
  2927. #define ADC_JSQR_JEXTSEL_3 (0x08UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000020 */
  2928. #define ADC_JSQR_JEXTSEL_4 (0x10UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000040 */
  2929. #define ADC_JSQR_JEXTEN_Pos (7U)
  2930. #define ADC_JSQR_JEXTEN_Msk (0x3UL << ADC_JSQR_JEXTEN_Pos) /*!< 0x00000180 */
  2931. #define ADC_JSQR_JEXTEN ADC_JSQR_JEXTEN_Msk /*!< ADC external trigger enable and polarity selection for injected channels */
  2932. #define ADC_JSQR_JEXTEN_0 (0x1UL << ADC_JSQR_JEXTEN_Pos) /*!< 0x00000080 */
  2933. #define ADC_JSQR_JEXTEN_1 (0x2UL << ADC_JSQR_JEXTEN_Pos) /*!< 0x00000100 */
  2934. #define ADC_JSQR_JSQ1_Pos (9U)
  2935. #define ADC_JSQR_JSQ1_Msk (0x1FUL << ADC_JSQR_JSQ1_Pos) /*!< 0x00003E00 */
  2936. #define ADC_JSQR_JSQ1 ADC_JSQR_JSQ1_Msk /*!< ADC 1st conversion in injected sequence */
  2937. #define ADC_JSQR_JSQ1_0 (0x01UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000200 */
  2938. #define ADC_JSQR_JSQ1_1 (0x02UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000400 */
  2939. #define ADC_JSQR_JSQ1_2 (0x04UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000800 */
  2940. #define ADC_JSQR_JSQ1_3 (0x08UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00001000 */
  2941. #define ADC_JSQR_JSQ1_4 (0x10UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00002000 */
  2942. #define ADC_JSQR_JSQ2_Pos (15U)
  2943. #define ADC_JSQR_JSQ2_Msk (0x1FUL << ADC_JSQR_JSQ2_Pos) /*!< 0x000F8000 */
  2944. #define ADC_JSQR_JSQ2 ADC_JSQR_JSQ2_Msk /*!< ADC 2nd conversion in injected sequence */
  2945. #define ADC_JSQR_JSQ2_0 (0x01UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00008000 */
  2946. #define ADC_JSQR_JSQ2_1 (0x02UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00010000 */
  2947. #define ADC_JSQR_JSQ2_2 (0x04UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00020000 */
  2948. #define ADC_JSQR_JSQ2_3 (0x08UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00040000 */
  2949. #define ADC_JSQR_JSQ2_4 (0x10UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00080000 */
  2950. #define ADC_JSQR_JSQ3_Pos (21U)
  2951. #define ADC_JSQR_JSQ3_Msk (0x1FUL << ADC_JSQR_JSQ3_Pos) /*!< 0x03E00000 */
  2952. #define ADC_JSQR_JSQ3 ADC_JSQR_JSQ3_Msk /*!< ADC 3rd conversion in injected sequence */
  2953. #define ADC_JSQR_JSQ3_0 (0x01UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00200000 */
  2954. #define ADC_JSQR_JSQ3_1 (0x02UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00400000 */
  2955. #define ADC_JSQR_JSQ3_2 (0x04UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00800000 */
  2956. #define ADC_JSQR_JSQ3_3 (0x08UL << ADC_JSQR_JSQ3_Pos) /*!< 0x01000000 */
  2957. #define ADC_JSQR_JSQ3_4 (0x10UL << ADC_JSQR_JSQ3_Pos) /*!< 0x02000000 */
  2958. #define ADC_JSQR_JSQ4_Pos (27U)
  2959. #define ADC_JSQR_JSQ4_Msk (0x1FUL << ADC_JSQR_JSQ4_Pos) /*!< 0xF8000000 */
  2960. #define ADC_JSQR_JSQ4 ADC_JSQR_JSQ4_Msk /*!< ADC 4th conversion in injected sequence */
  2961. #define ADC_JSQR_JSQ4_0 (0x01UL << ADC_JSQR_JSQ4_Pos) /*!< 0x08000000 */
  2962. #define ADC_JSQR_JSQ4_1 (0x02UL << ADC_JSQR_JSQ4_Pos) /*!< 0x10000000 */
  2963. #define ADC_JSQR_JSQ4_2 (0x04UL << ADC_JSQR_JSQ4_Pos) /*!< 0x20000000 */
  2964. #define ADC_JSQR_JSQ4_3 (0x08UL << ADC_JSQR_JSQ4_Pos) /*!< 0x40000000 */
  2965. #define ADC_JSQR_JSQ4_4 (0x10UL << ADC_JSQR_JSQ4_Pos) /*!< 0x80000000 */
  2966. /******************** Bit definition for ADC_OFR1 register ********************/
  2967. #define ADC_OFR1_OFFSET1_Pos (0U)
  2968. #define ADC_OFR1_OFFSET1_Msk (0x3FFFFFFUL << ADC_OFR1_OFFSET1_Pos) /*!< 0x03FFFFFF */
  2969. #define ADC_OFR1_OFFSET1 ADC_OFR1_OFFSET1_Msk /*!< ADC data offset 1 for channel programmed into bits OFFSET1_CH[4:0] */
  2970. #define ADC_OFR1_OFFSET1_0 (0x0000001UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000001 */
  2971. #define ADC_OFR1_OFFSET1_1 (0x0000002UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000002 */
  2972. #define ADC_OFR1_OFFSET1_2 (0x0000004UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000004 */
  2973. #define ADC_OFR1_OFFSET1_3 (0x0000008UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000008 */
  2974. #define ADC_OFR1_OFFSET1_4 (0x0000010UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000010 */
  2975. #define ADC_OFR1_OFFSET1_5 (0x0000020UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000020 */
  2976. #define ADC_OFR1_OFFSET1_6 (0x0000040UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000040 */
  2977. #define ADC_OFR1_OFFSET1_7 (0x0000080UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000080 */
  2978. #define ADC_OFR1_OFFSET1_8 (0x0000100UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000100 */
  2979. #define ADC_OFR1_OFFSET1_9 (0x0000200UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000200 */
  2980. #define ADC_OFR1_OFFSET1_10 (0x0000400UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000400 */
  2981. #define ADC_OFR1_OFFSET1_11 (0x0000800UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000800 */
  2982. #define ADC_OFR1_OFFSET1_12 (0x0001000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00001000 */
  2983. #define ADC_OFR1_OFFSET1_13 (0x0002000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00002000 */
  2984. #define ADC_OFR1_OFFSET1_14 (0x0004000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00004000 */
  2985. #define ADC_OFR1_OFFSET1_15 (0x0008000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00008000 */
  2986. #define ADC_OFR1_OFFSET1_16 (0x0010000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00010000 */
  2987. #define ADC_OFR1_OFFSET1_17 (0x0020000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00020000 */
  2988. #define ADC_OFR1_OFFSET1_18 (0x0040000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00040000 */
  2989. #define ADC_OFR1_OFFSET1_19 (0x0080000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00080000 */
  2990. #define ADC_OFR1_OFFSET1_20 (0x0100000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00100000 */
  2991. #define ADC_OFR1_OFFSET1_21 (0x0200000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00200000 */
  2992. #define ADC_OFR1_OFFSET1_22 (0x0400000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00400000 */
  2993. #define ADC_OFR1_OFFSET1_23 (0x0800000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00800000 */
  2994. #define ADC_OFR1_OFFSET1_24 (0x1000000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x01000000 */
  2995. #define ADC_OFR1_OFFSET1_25 (0x2000000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x02000000 */
  2996. #define ADC_OFR1_OFFSET1_CH_Pos (26U)
  2997. #define ADC_OFR1_OFFSET1_CH_Msk (0x1FUL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x7C000000 */
  2998. #define ADC_OFR1_OFFSET1_CH ADC_OFR1_OFFSET1_CH_Msk /*!< ADC Channel selection for the data offset 1 */
  2999. #define ADC_OFR1_OFFSET1_CH_0 (0x01UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x04000000 */
  3000. #define ADC_OFR1_OFFSET1_CH_1 (0x02UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x08000000 */
  3001. #define ADC_OFR1_OFFSET1_CH_2 (0x04UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x10000000 */
  3002. #define ADC_OFR1_OFFSET1_CH_3 (0x08UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x20000000 */
  3003. #define ADC_OFR1_OFFSET1_CH_4 (0x10UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x40000000 */
  3004. #define ADC_OFR1_SSATE_Pos (31U)
  3005. #define ADC_OFR1_SSATE_Msk (0x1UL << ADC_OFR1_SSATE_Pos) /*!< 0x80000000 */
  3006. #define ADC_OFR1_SSATE ADC_OFR1_SSATE_Msk /*!< ADC Signed saturation Enable */
  3007. /******************** Bit definition for ADC_OFR2 register ********************/
  3008. #define ADC_OFR2_OFFSET2_Pos (0U)
  3009. #define ADC_OFR2_OFFSET2_Msk (0x3FFFFFFUL << ADC_OFR2_OFFSET2_Pos) /*!< 0x03FFFFFF */
  3010. #define ADC_OFR2_OFFSET2 ADC_OFR2_OFFSET2_Msk /*!< ADC data offset 2 for channel programmed into bits OFFSET2_CH[4:0] */
  3011. #define ADC_OFR2_OFFSET2_0 (0x0000001UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000001 */
  3012. #define ADC_OFR2_OFFSET2_1 (0x0000002UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000002 */
  3013. #define ADC_OFR2_OFFSET2_2 (0x0000004UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000004 */
  3014. #define ADC_OFR2_OFFSET2_3 (0x0000008UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000008 */
  3015. #define ADC_OFR2_OFFSET2_4 (0x0000010UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000010 */
  3016. #define ADC_OFR2_OFFSET2_5 (0x0000020UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000020 */
  3017. #define ADC_OFR2_OFFSET2_6 (0x0000040UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000040 */
  3018. #define ADC_OFR2_OFFSET2_7 (0x0000080UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000080 */
  3019. #define ADC_OFR2_OFFSET2_8 (0x0000100UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000100 */
  3020. #define ADC_OFR2_OFFSET2_9 (0x0000200UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000200 */
  3021. #define ADC_OFR2_OFFSET2_10 (0x0000400UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000400 */
  3022. #define ADC_OFR2_OFFSET2_11 (0x0000800UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000800 */
  3023. #define ADC_OFR2_OFFSET2_12 (0x0001000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00001000 */
  3024. #define ADC_OFR2_OFFSET2_13 (0x0002000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00002000 */
  3025. #define ADC_OFR2_OFFSET2_14 (0x0004000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00004000 */
  3026. #define ADC_OFR2_OFFSET2_15 (0x0008000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00008000 */
  3027. #define ADC_OFR2_OFFSET2_16 (0x0010000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00010000 */
  3028. #define ADC_OFR2_OFFSET2_17 (0x0020000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00020000 */
  3029. #define ADC_OFR2_OFFSET2_18 (0x0040000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00040000 */
  3030. #define ADC_OFR2_OFFSET2_19 (0x0080000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00080000 */
  3031. #define ADC_OFR2_OFFSET2_20 (0x0100000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00100000 */
  3032. #define ADC_OFR2_OFFSET2_21 (0x0200000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00200000 */
  3033. #define ADC_OFR2_OFFSET2_22 (0x0400000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00400000 */
  3034. #define ADC_OFR2_OFFSET2_23 (0x0800000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00800000 */
  3035. #define ADC_OFR2_OFFSET2_24 (0x1000000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x01000000 */
  3036. #define ADC_OFR2_OFFSET2_25 (0x2000000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x02000000 */
  3037. #define ADC_OFR2_OFFSET2_CH_Pos (26U)
  3038. #define ADC_OFR2_OFFSET2_CH_Msk (0x1FUL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x7C000000 */
  3039. #define ADC_OFR2_OFFSET2_CH ADC_OFR2_OFFSET2_CH_Msk /*!< ADC Channel selection for the data offset 2 */
  3040. #define ADC_OFR2_OFFSET2_CH_0 (0x01UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x04000000 */
  3041. #define ADC_OFR2_OFFSET2_CH_1 (0x02UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x08000000 */
  3042. #define ADC_OFR2_OFFSET2_CH_2 (0x04UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x10000000 */
  3043. #define ADC_OFR2_OFFSET2_CH_3 (0x08UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x20000000 */
  3044. #define ADC_OFR2_OFFSET2_CH_4 (0x10UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x40000000 */
  3045. #define ADC_OFR2_SSATE_Pos (31U)
  3046. #define ADC_OFR2_SSATE_Msk (0x1UL << ADC_OFR2_SSATE_Pos) /*!< 0x80000000 */
  3047. #define ADC_OFR2_SSATE ADC_OFR2_SSATE_Msk /*!< ADC Signed saturation Enable */
  3048. /******************** Bit definition for ADC_OFR3 register ********************/
  3049. #define ADC_OFR3_OFFSET3_Pos (0U)
  3050. #define ADC_OFR3_OFFSET3_Msk (0x3FFFFFFUL << ADC_OFR3_OFFSET3_Pos) /*!< 0x03FFFFFF */
  3051. #define ADC_OFR3_OFFSET3 ADC_OFR3_OFFSET3_Msk /*!< ADC data offset 3 for channel programmed into bits OFFSET3_CH[4:0] */
  3052. #define ADC_OFR3_OFFSET3_0 (0x0000001UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000001 */
  3053. #define ADC_OFR3_OFFSET3_1 (0x0000002UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000002 */
  3054. #define ADC_OFR3_OFFSET3_2 (0x0000004UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000004 */
  3055. #define ADC_OFR3_OFFSET3_3 (0x0000008UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000008 */
  3056. #define ADC_OFR3_OFFSET3_4 (0x0000010UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000010 */
  3057. #define ADC_OFR3_OFFSET3_5 (0x0000020UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000020 */
  3058. #define ADC_OFR3_OFFSET3_6 (0x0000040UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000040 */
  3059. #define ADC_OFR3_OFFSET3_7 (0x0000080UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000080 */
  3060. #define ADC_OFR3_OFFSET3_8 (0x0000100UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000100 */
  3061. #define ADC_OFR3_OFFSET3_9 (0x0000200UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000200 */
  3062. #define ADC_OFR3_OFFSET3_10 (0x0000400UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000400 */
  3063. #define ADC_OFR3_OFFSET3_11 (0x0000800UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000800 */
  3064. #define ADC_OFR3_OFFSET3_12 (0x0001000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00001000 */
  3065. #define ADC_OFR3_OFFSET3_13 (0x0002000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00002000 */
  3066. #define ADC_OFR3_OFFSET3_14 (0x0004000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00004000 */
  3067. #define ADC_OFR3_OFFSET3_15 (0x0008000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00008000 */
  3068. #define ADC_OFR3_OFFSET3_16 (0x0010000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00010000 */
  3069. #define ADC_OFR3_OFFSET3_17 (0x0020000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00020000 */
  3070. #define ADC_OFR3_OFFSET3_18 (0x0040000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00040000 */
  3071. #define ADC_OFR3_OFFSET3_19 (0x0080000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00080000 */
  3072. #define ADC_OFR3_OFFSET3_20 (0x0100000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00100000 */
  3073. #define ADC_OFR3_OFFSET3_21 (0x0200000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00200000 */
  3074. #define ADC_OFR3_OFFSET3_22 (0x0400000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00400000 */
  3075. #define ADC_OFR3_OFFSET3_23 (0x0800000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00800000 */
  3076. #define ADC_OFR3_OFFSET3_24 (0x1000000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x01000000 */
  3077. #define ADC_OFR3_OFFSET3_25 (0x2000000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x02000000 */
  3078. #define ADC_OFR3_OFFSET3_CH_Pos (26U)
  3079. #define ADC_OFR3_OFFSET3_CH_Msk (0x1FUL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x7C000000 */
  3080. #define ADC_OFR3_OFFSET3_CH ADC_OFR3_OFFSET3_CH_Msk /*!< ADC Channel selection for the data offset 3 */
  3081. #define ADC_OFR3_OFFSET3_CH_0 (0x01UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x04000000 */
  3082. #define ADC_OFR3_OFFSET3_CH_1 (0x02UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x08000000 */
  3083. #define ADC_OFR3_OFFSET3_CH_2 (0x04UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x10000000 */
  3084. #define ADC_OFR3_OFFSET3_CH_3 (0x08UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x20000000 */
  3085. #define ADC_OFR3_OFFSET3_CH_4 (0x10UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x40000000 */
  3086. #define ADC_OFR3_SSATE_Pos (31U)
  3087. #define ADC_OFR3_SSATE_Msk (0x1UL << ADC_OFR3_SSATE_Pos) /*!< 0x80000000 */
  3088. #define ADC_OFR3_SSATE ADC_OFR3_SSATE_Msk /*!< ADC Signed saturation Enable */
  3089. /******************** Bit definition for ADC_OFR4 register ********************/
  3090. #define ADC_OFR4_OFFSET4_Pos (0U)
  3091. #define ADC_OFR4_OFFSET4_Msk (0x3FFFFFFUL << ADC_OFR4_OFFSET4_Pos) /*!< 0x03FFFFFF */
  3092. #define ADC_OFR4_OFFSET4 ADC_OFR4_OFFSET4_Msk /*!< ADC data offset 4 for channel programmed into bits OFFSET4_CH[4:0] */
  3093. #define ADC_OFR4_OFFSET4_0 (0x0000001UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000001 */
  3094. #define ADC_OFR4_OFFSET4_1 (0x0000002UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000002 */
  3095. #define ADC_OFR4_OFFSET4_2 (0x0000004UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000004 */
  3096. #define ADC_OFR4_OFFSET4_3 (0x0000008UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000008 */
  3097. #define ADC_OFR4_OFFSET4_4 (0x0000010UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000010 */
  3098. #define ADC_OFR4_OFFSET4_5 (0x0000020UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000020 */
  3099. #define ADC_OFR4_OFFSET4_6 (0x0000040UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000040 */
  3100. #define ADC_OFR4_OFFSET4_7 (0x0000080UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000080 */
  3101. #define ADC_OFR4_OFFSET4_8 (0x0000100UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000100 */
  3102. #define ADC_OFR4_OFFSET4_9 (0x0000200UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000200 */
  3103. #define ADC_OFR4_OFFSET4_10 (0x0000400UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000400 */
  3104. #define ADC_OFR4_OFFSET4_11 (0x0000800UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000800 */
  3105. #define ADC_OFR4_OFFSET4_12 (0x0001000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00001000 */
  3106. #define ADC_OFR4_OFFSET4_13 (0x0002000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00002000 */
  3107. #define ADC_OFR4_OFFSET4_14 (0x0004000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00004000 */
  3108. #define ADC_OFR4_OFFSET4_15 (0x0008000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00008000 */
  3109. #define ADC_OFR4_OFFSET4_16 (0x0010000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00010000 */
  3110. #define ADC_OFR4_OFFSET4_17 (0x0020000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00020000 */
  3111. #define ADC_OFR4_OFFSET4_18 (0x0040000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00040000 */
  3112. #define ADC_OFR4_OFFSET4_19 (0x0080000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00080000 */
  3113. #define ADC_OFR4_OFFSET4_20 (0x0100000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00100000 */
  3114. #define ADC_OFR4_OFFSET4_21 (0x0200000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00200000 */
  3115. #define ADC_OFR4_OFFSET4_22 (0x0400000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00400000 */
  3116. #define ADC_OFR4_OFFSET4_23 (0x0800000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00800000 */
  3117. #define ADC_OFR4_OFFSET4_24 (0x1000000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x01000000 */
  3118. #define ADC_OFR4_OFFSET4_25 (0x2000000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x02000000 */
  3119. #define ADC_OFR4_OFFSET4_CH_Pos (26U)
  3120. #define ADC_OFR4_OFFSET4_CH_Msk (0x1FUL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x7C000000 */
  3121. #define ADC_OFR4_OFFSET4_CH ADC_OFR4_OFFSET4_CH_Msk /*!< ADC Channel selection for the data offset 4 */
  3122. #define ADC_OFR4_OFFSET4_CH_0 (0x01UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x04000000 */
  3123. #define ADC_OFR4_OFFSET4_CH_1 (0x02UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x08000000 */
  3124. #define ADC_OFR4_OFFSET4_CH_2 (0x04UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x10000000 */
  3125. #define ADC_OFR4_OFFSET4_CH_3 (0x08UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x20000000 */
  3126. #define ADC_OFR4_OFFSET4_CH_4 (0x10UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x40000000 */
  3127. #define ADC_OFR4_SSATE_Pos (31U)
  3128. #define ADC_OFR4_SSATE_Msk (0x1UL << ADC_OFR4_SSATE_Pos) /*!< 0x80000000 */
  3129. #define ADC_OFR4_SSATE ADC_OFR4_SSATE_Msk /*!< ADC Signed saturation Enable */
  3130. /******************** Bit definition for ADC_JDR1 register ********************/
  3131. #define ADC_JDR1_JDATA_Pos (0U)
  3132. #define ADC_JDR1_JDATA_Msk (0xFFFFFFFFUL << ADC_JDR1_JDATA_Pos) /*!< 0xFFFFFFFF */
  3133. #define ADC_JDR1_JDATA ADC_JDR1_JDATA_Msk /*!< ADC Injected DATA */
  3134. #define ADC_JDR1_JDATA_0 (0x00000001UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000001 */
  3135. #define ADC_JDR1_JDATA_1 (0x00000002UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000002 */
  3136. #define ADC_JDR1_JDATA_2 (0x00000004UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000004 */
  3137. #define ADC_JDR1_JDATA_3 (0x00000008UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000008 */
  3138. #define ADC_JDR1_JDATA_4 (0x00000010UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000010 */
  3139. #define ADC_JDR1_JDATA_5 (0x00000020UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000020 */
  3140. #define ADC_JDR1_JDATA_6 (0x00000040UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000040 */
  3141. #define ADC_JDR1_JDATA_7 (0x00000080UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000080 */
  3142. #define ADC_JDR1_JDATA_8 (0x00000100UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000100 */
  3143. #define ADC_JDR1_JDATA_9 (0x00000200UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000200 */
  3144. #define ADC_JDR1_JDATA_10 (0x00000400UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000400 */
  3145. #define ADC_JDR1_JDATA_11 (0x00000800UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000800 */
  3146. #define ADC_JDR1_JDATA_12 (0x00001000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00001000 */
  3147. #define ADC_JDR1_JDATA_13 (0x00002000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00002000 */
  3148. #define ADC_JDR1_JDATA_14 (0x00004000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00004000 */
  3149. #define ADC_JDR1_JDATA_15 (0x00008000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00008000 */
  3150. #define ADC_JDR1_JDATA_16 (0x00010000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00010000 */
  3151. #define ADC_JDR1_JDATA_17 (0x00020000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00020000 */
  3152. #define ADC_JDR1_JDATA_18 (0x00040000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00040000 */
  3153. #define ADC_JDR1_JDATA_19 (0x00080000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00080000 */
  3154. #define ADC_JDR1_JDATA_20 (0x00100000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00100000 */
  3155. #define ADC_JDR1_JDATA_21 (0x00200000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00200000 */
  3156. #define ADC_JDR1_JDATA_22 (0x00400000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00400000 */
  3157. #define ADC_JDR1_JDATA_23 (0x00800000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00800000 */
  3158. #define ADC_JDR1_JDATA_24 (0x01000000UL << ADC_JDR1_JDATA_Pos) /*!< 0x01000000 */
  3159. #define ADC_JDR1_JDATA_25 (0x02000000UL << ADC_JDR1_JDATA_Pos) /*!< 0x02000000 */
  3160. #define ADC_JDR1_JDATA_26 (0x04000000UL << ADC_JDR1_JDATA_Pos) /*!< 0x04000000 */
  3161. #define ADC_JDR1_JDATA_27 (0x08000000UL << ADC_JDR1_JDATA_Pos) /*!< 0x08000000 */
  3162. #define ADC_JDR1_JDATA_28 (0x10000000UL << ADC_JDR1_JDATA_Pos) /*!< 0x10000000 */
  3163. #define ADC_JDR1_JDATA_29 (0x20000000UL << ADC_JDR1_JDATA_Pos) /*!< 0x20000000 */
  3164. #define ADC_JDR1_JDATA_30 (0x40000000UL << ADC_JDR1_JDATA_Pos) /*!< 0x40000000 */
  3165. #define ADC_JDR1_JDATA_31 (0x80000000UL << ADC_JDR1_JDATA_Pos) /*!< 0x80000000 */
  3166. /******************** Bit definition for ADC_JDR2 register ********************/
  3167. #define ADC_JDR2_JDATA_Pos (0U)
  3168. #define ADC_JDR2_JDATA_Msk (0xFFFFFFFFUL << ADC_JDR2_JDATA_Pos) /*!< 0xFFFFFFFF */
  3169. #define ADC_JDR2_JDATA ADC_JDR2_JDATA_Msk /*!< ADC Injected DATA */
  3170. #define ADC_JDR2_JDATA_0 (0x00000001UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000001 */
  3171. #define ADC_JDR2_JDATA_1 (0x00000002UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000002 */
  3172. #define ADC_JDR2_JDATA_2 (0x00000004UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000004 */
  3173. #define ADC_JDR2_JDATA_3 (0x00000008UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000008 */
  3174. #define ADC_JDR2_JDATA_4 (0x00000010UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000010 */
  3175. #define ADC_JDR2_JDATA_5 (0x00000020UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000020 */
  3176. #define ADC_JDR2_JDATA_6 (0x00000040UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000040 */
  3177. #define ADC_JDR2_JDATA_7 (0x00000080UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000080 */
  3178. #define ADC_JDR2_JDATA_8 (0x00000100UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000100 */
  3179. #define ADC_JDR2_JDATA_9 (0x00000200UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000200 */
  3180. #define ADC_JDR2_JDATA_10 (0x00000400UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000400 */
  3181. #define ADC_JDR2_JDATA_11 (0x00000800UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000800 */
  3182. #define ADC_JDR2_JDATA_12 (0x00001000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00001000 */
  3183. #define ADC_JDR2_JDATA_13 (0x00002000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00002000 */
  3184. #define ADC_JDR2_JDATA_14 (0x00004000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00004000 */
  3185. #define ADC_JDR2_JDATA_15 (0x00008000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00008000 */
  3186. #define ADC_JDR2_JDATA_16 (0x00010000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00010000 */
  3187. #define ADC_JDR2_JDATA_17 (0x00020000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00020000 */
  3188. #define ADC_JDR2_JDATA_18 (0x00040000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00040000 */
  3189. #define ADC_JDR2_JDATA_19 (0x00080000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00080000 */
  3190. #define ADC_JDR2_JDATA_20 (0x00100000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00100000 */
  3191. #define ADC_JDR2_JDATA_21 (0x00200000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00200000 */
  3192. #define ADC_JDR2_JDATA_22 (0x00400000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00400000 */
  3193. #define ADC_JDR2_JDATA_23 (0x00800000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00800000 */
  3194. #define ADC_JDR2_JDATA_24 (0x01000000UL << ADC_JDR2_JDATA_Pos) /*!< 0x01000000 */
  3195. #define ADC_JDR2_JDATA_25 (0x02000000UL << ADC_JDR2_JDATA_Pos) /*!< 0x02000000 */
  3196. #define ADC_JDR2_JDATA_26 (0x04000000UL << ADC_JDR2_JDATA_Pos) /*!< 0x04000000 */
  3197. #define ADC_JDR2_JDATA_27 (0x08000000UL << ADC_JDR2_JDATA_Pos) /*!< 0x08000000 */
  3198. #define ADC_JDR2_JDATA_28 (0x10000000UL << ADC_JDR2_JDATA_Pos) /*!< 0x10000000 */
  3199. #define ADC_JDR2_JDATA_29 (0x20000000UL << ADC_JDR2_JDATA_Pos) /*!< 0x20000000 */
  3200. #define ADC_JDR2_JDATA_30 (0x40000000UL << ADC_JDR2_JDATA_Pos) /*!< 0x40000000 */
  3201. #define ADC_JDR2_JDATA_31 (0x80000000UL << ADC_JDR2_JDATA_Pos) /*!< 0x80000000 */
  3202. /******************** Bit definition for ADC_JDR3 register ********************/
  3203. #define ADC_JDR3_JDATA_Pos (0U)
  3204. #define ADC_JDR3_JDATA_Msk (0xFFFFFFFFUL << ADC_JDR3_JDATA_Pos) /*!< 0xFFFFFFFF */
  3205. #define ADC_JDR3_JDATA ADC_JDR3_JDATA_Msk /*!< ADC Injected DATA */
  3206. #define ADC_JDR3_JDATA_0 (0x00000001UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000001 */
  3207. #define ADC_JDR3_JDATA_1 (0x00000002UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000002 */
  3208. #define ADC_JDR3_JDATA_2 (0x00000004UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000004 */
  3209. #define ADC_JDR3_JDATA_3 (0x00000008UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000008 */
  3210. #define ADC_JDR3_JDATA_4 (0x00000010UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000010 */
  3211. #define ADC_JDR3_JDATA_5 (0x00000020UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000020 */
  3212. #define ADC_JDR3_JDATA_6 (0x00000040UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000040 */
  3213. #define ADC_JDR3_JDATA_7 (0x00000080UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000080 */
  3214. #define ADC_JDR3_JDATA_8 (0x00000100UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000100 */
  3215. #define ADC_JDR3_JDATA_9 (0x00000200UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000200 */
  3216. #define ADC_JDR3_JDATA_10 (0x00000400UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000400 */
  3217. #define ADC_JDR3_JDATA_11 (0x00000800UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000800 */
  3218. #define ADC_JDR3_JDATA_12 (0x00001000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00001000 */
  3219. #define ADC_JDR3_JDATA_13 (0x00002000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00002000 */
  3220. #define ADC_JDR3_JDATA_14 (0x00004000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00004000 */
  3221. #define ADC_JDR3_JDATA_15 (0x00008000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00008000 */
  3222. #define ADC_JDR3_JDATA_16 (0x00010000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00010000 */
  3223. #define ADC_JDR3_JDATA_17 (0x00020000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00020000 */
  3224. #define ADC_JDR3_JDATA_18 (0x00040000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00040000 */
  3225. #define ADC_JDR3_JDATA_19 (0x00080000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00080000 */
  3226. #define ADC_JDR3_JDATA_20 (0x00100000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00100000 */
  3227. #define ADC_JDR3_JDATA_21 (0x00200000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00200000 */
  3228. #define ADC_JDR3_JDATA_22 (0x00400000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00400000 */
  3229. #define ADC_JDR3_JDATA_23 (0x00800000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00800000 */
  3230. #define ADC_JDR3_JDATA_24 (0x01000000UL << ADC_JDR3_JDATA_Pos) /*!< 0x01000000 */
  3231. #define ADC_JDR3_JDATA_25 (0x02000000UL << ADC_JDR3_JDATA_Pos) /*!< 0x02000000 */
  3232. #define ADC_JDR3_JDATA_26 (0x04000000UL << ADC_JDR3_JDATA_Pos) /*!< 0x04000000 */
  3233. #define ADC_JDR3_JDATA_27 (0x08000000UL << ADC_JDR3_JDATA_Pos) /*!< 0x08000000 */
  3234. #define ADC_JDR3_JDATA_28 (0x10000000UL << ADC_JDR3_JDATA_Pos) /*!< 0x10000000 */
  3235. #define ADC_JDR3_JDATA_29 (0x20000000UL << ADC_JDR3_JDATA_Pos) /*!< 0x20000000 */
  3236. #define ADC_JDR3_JDATA_30 (0x40000000UL << ADC_JDR3_JDATA_Pos) /*!< 0x40000000 */
  3237. #define ADC_JDR3_JDATA_31 (0x80000000UL << ADC_JDR3_JDATA_Pos) /*!< 0x80000000 */
  3238. /******************** Bit definition for ADC_JDR4 register ********************/
  3239. #define ADC_JDR4_JDATA_Pos (0U)
  3240. #define ADC_JDR4_JDATA_Msk (0xFFFFFFFFUL << ADC_JDR4_JDATA_Pos) /*!< 0xFFFFFFFF */
  3241. #define ADC_JDR4_JDATA ADC_JDR4_JDATA_Msk /*!< ADC Injected DATA */
  3242. #define ADC_JDR4_JDATA_0 (0x00000001UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000001 */
  3243. #define ADC_JDR4_JDATA_1 (0x00000002UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000002 */
  3244. #define ADC_JDR4_JDATA_2 (0x00000004UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000004 */
  3245. #define ADC_JDR4_JDATA_3 (0x00000008UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000008 */
  3246. #define ADC_JDR4_JDATA_4 (0x00000010UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000010 */
  3247. #define ADC_JDR4_JDATA_5 (0x00000020UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000020 */
  3248. #define ADC_JDR4_JDATA_6 (0x00000040UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000040 */
  3249. #define ADC_JDR4_JDATA_7 (0x00000080UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000080 */
  3250. #define ADC_JDR4_JDATA_8 (0x00000100UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000100 */
  3251. #define ADC_JDR4_JDATA_9 (0x00000200UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000200 */
  3252. #define ADC_JDR4_JDATA_10 (0x00000400UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000400 */
  3253. #define ADC_JDR4_JDATA_11 (0x00000800UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000800 */
  3254. #define ADC_JDR4_JDATA_12 (0x00001000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00001000 */
  3255. #define ADC_JDR4_JDATA_13 (0x00002000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00002000 */
  3256. #define ADC_JDR4_JDATA_14 (0x00004000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00004000 */
  3257. #define ADC_JDR4_JDATA_15 (0x00008000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00008000 */
  3258. #define ADC_JDR4_JDATA_16 (0x00010000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00010000 */
  3259. #define ADC_JDR4_JDATA_17 (0x00020000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00020000 */
  3260. #define ADC_JDR4_JDATA_18 (0x00040000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00040000 */
  3261. #define ADC_JDR4_JDATA_19 (0x00080000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00080000 */
  3262. #define ADC_JDR4_JDATA_20 (0x00100000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00100000 */
  3263. #define ADC_JDR4_JDATA_21 (0x00200000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00200000 */
  3264. #define ADC_JDR4_JDATA_22 (0x00400000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00400000 */
  3265. #define ADC_JDR4_JDATA_23 (0x00800000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00800000 */
  3266. #define ADC_JDR4_JDATA_24 (0x01000000UL << ADC_JDR4_JDATA_Pos) /*!< 0x01000000 */
  3267. #define ADC_JDR4_JDATA_25 (0x02000000UL << ADC_JDR4_JDATA_Pos) /*!< 0x02000000 */
  3268. #define ADC_JDR4_JDATA_26 (0x04000000UL << ADC_JDR4_JDATA_Pos) /*!< 0x04000000 */
  3269. #define ADC_JDR4_JDATA_27 (0x08000000UL << ADC_JDR4_JDATA_Pos) /*!< 0x08000000 */
  3270. #define ADC_JDR4_JDATA_28 (0x10000000UL << ADC_JDR4_JDATA_Pos) /*!< 0x10000000 */
  3271. #define ADC_JDR4_JDATA_29 (0x20000000UL << ADC_JDR4_JDATA_Pos) /*!< 0x20000000 */
  3272. #define ADC_JDR4_JDATA_30 (0x40000000UL << ADC_JDR4_JDATA_Pos) /*!< 0x40000000 */
  3273. #define ADC_JDR4_JDATA_31 (0x80000000UL << ADC_JDR4_JDATA_Pos) /*!< 0x80000000 */
  3274. /******************** Bit definition for ADC_AWD2CR register ********************/
  3275. #define ADC_AWD2CR_AWD2CH_Pos (0U)
  3276. #define ADC_AWD2CR_AWD2CH_Msk (0xFFFFFUL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x000FFFFF */
  3277. #define ADC_AWD2CR_AWD2CH ADC_AWD2CR_AWD2CH_Msk /*!< ADC Analog watchdog 2 channel selection */
  3278. #define ADC_AWD2CR_AWD2CH_0 (0x00001UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000001 */
  3279. #define ADC_AWD2CR_AWD2CH_1 (0x00002UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000002 */
  3280. #define ADC_AWD2CR_AWD2CH_2 (0x00004UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000004 */
  3281. #define ADC_AWD2CR_AWD2CH_3 (0x00008UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000008 */
  3282. #define ADC_AWD2CR_AWD2CH_4 (0x00010UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000010 */
  3283. #define ADC_AWD2CR_AWD2CH_5 (0x00020UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000020 */
  3284. #define ADC_AWD2CR_AWD2CH_6 (0x00040UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000040 */
  3285. #define ADC_AWD2CR_AWD2CH_7 (0x00080UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000080 */
  3286. #define ADC_AWD2CR_AWD2CH_8 (0x00100UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000100 */
  3287. #define ADC_AWD2CR_AWD2CH_9 (0x00200UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000200 */
  3288. #define ADC_AWD2CR_AWD2CH_10 (0x00400UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000400 */
  3289. #define ADC_AWD2CR_AWD2CH_11 (0x00800UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000800 */
  3290. #define ADC_AWD2CR_AWD2CH_12 (0x01000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00001000 */
  3291. #define ADC_AWD2CR_AWD2CH_13 (0x02000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00002000 */
  3292. #define ADC_AWD2CR_AWD2CH_14 (0x04000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00004000 */
  3293. #define ADC_AWD2CR_AWD2CH_15 (0x08000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00008000 */
  3294. #define ADC_AWD2CR_AWD2CH_16 (0x10000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00010000 */
  3295. #define ADC_AWD2CR_AWD2CH_17 (0x20000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00020000 */
  3296. #define ADC_AWD2CR_AWD2CH_18 (0x40000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00040000 */
  3297. #define ADC_AWD2CR_AWD2CH_19 (0x80000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00080000 */
  3298. /******************** Bit definition for ADC_AWD3CR register ********************/
  3299. #define ADC_AWD3CR_AWD3CH_Pos (0U)
  3300. #define ADC_AWD3CR_AWD3CH_Msk (0xFFFFFUL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x000FFFFF */
  3301. #define ADC_AWD3CR_AWD3CH ADC_AWD3CR_AWD3CH_Msk /*!< ADC Analog watchdog 2 channel selection */
  3302. #define ADC_AWD3CR_AWD3CH_0 (0x00001UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000001 */
  3303. #define ADC_AWD3CR_AWD3CH_1 (0x00002UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000002 */
  3304. #define ADC_AWD3CR_AWD3CH_2 (0x00004UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000004 */
  3305. #define ADC_AWD3CR_AWD3CH_3 (0x00008UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000008 */
  3306. #define ADC_AWD3CR_AWD3CH_4 (0x00010UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000010 */
  3307. #define ADC_AWD3CR_AWD3CH_5 (0x00020UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000020 */
  3308. #define ADC_AWD3CR_AWD3CH_6 (0x00040UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000040 */
  3309. #define ADC_AWD3CR_AWD3CH_7 (0x00080UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000080 */
  3310. #define ADC_AWD3CR_AWD3CH_8 (0x00100UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000100 */
  3311. #define ADC_AWD3CR_AWD3CH_9 (0x00200UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000200 */
  3312. #define ADC_AWD3CR_AWD3CH_10 (0x00400UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000400 */
  3313. #define ADC_AWD3CR_AWD3CH_11 (0x00800UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000800 */
  3314. #define ADC_AWD3CR_AWD3CH_12 (0x01000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00001000 */
  3315. #define ADC_AWD3CR_AWD3CH_13 (0x02000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00002000 */
  3316. #define ADC_AWD3CR_AWD3CH_14 (0x04000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00004000 */
  3317. #define ADC_AWD3CR_AWD3CH_15 (0x08000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00008000 */
  3318. #define ADC_AWD3CR_AWD3CH_16 (0x10000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00010000 */
  3319. #define ADC_AWD3CR_AWD3CH_17 (0x20000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00020000 */
  3320. #define ADC_AWD3CR_AWD3CH_18 (0x40000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00040000 */
  3321. #define ADC_AWD3CR_AWD3CH_19 (0x80000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00080000 */
  3322. /******************** Bit definition for ADC_DIFSEL register ********************/
  3323. #define ADC_DIFSEL_DIFSEL_Pos (0U)
  3324. #define ADC_DIFSEL_DIFSEL_Msk (0xFFFFFUL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x000FFFFF */
  3325. #define ADC_DIFSEL_DIFSEL ADC_DIFSEL_DIFSEL_Msk /*!< ADC differential modes for channels 1 to 18 */
  3326. #define ADC_DIFSEL_DIFSEL_0 (0x00001UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000001 */
  3327. #define ADC_DIFSEL_DIFSEL_1 (0x00002UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000002 */
  3328. #define ADC_DIFSEL_DIFSEL_2 (0x00004UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000004 */
  3329. #define ADC_DIFSEL_DIFSEL_3 (0x00008UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000008 */
  3330. #define ADC_DIFSEL_DIFSEL_4 (0x00010UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000010 */
  3331. #define ADC_DIFSEL_DIFSEL_5 (0x00020UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000020 */
  3332. #define ADC_DIFSEL_DIFSEL_6 (0x00040UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000040 */
  3333. #define ADC_DIFSEL_DIFSEL_7 (0x00080UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000080 */
  3334. #define ADC_DIFSEL_DIFSEL_8 (0x00100UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000100 */
  3335. #define ADC_DIFSEL_DIFSEL_9 (0x00200UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000200 */
  3336. #define ADC_DIFSEL_DIFSEL_10 (0x00400UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000400 */
  3337. #define ADC_DIFSEL_DIFSEL_11 (0x00800UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000800 */
  3338. #define ADC_DIFSEL_DIFSEL_12 (0x01000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00001000 */
  3339. #define ADC_DIFSEL_DIFSEL_13 (0x02000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00002000 */
  3340. #define ADC_DIFSEL_DIFSEL_14 (0x04000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00004000 */
  3341. #define ADC_DIFSEL_DIFSEL_15 (0x08000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00008000 */
  3342. #define ADC_DIFSEL_DIFSEL_16 (0x10000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00010000 */
  3343. #define ADC_DIFSEL_DIFSEL_17 (0x20000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00020000 */
  3344. #define ADC_DIFSEL_DIFSEL_18 (0x40000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00040000 */
  3345. #define ADC_DIFSEL_DIFSEL_19 (0x80000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00080000 */
  3346. /******************** Bit definition for ADC_CALFACT register ********************/
  3347. #define ADC_CALFACT_CALFACT_S_Pos (0U)
  3348. #define ADC_CALFACT_CALFACT_S_Msk (0x7FFUL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x000007FF */
  3349. #define ADC_CALFACT_CALFACT_S ADC_CALFACT_CALFACT_S_Msk /*!< ADC calibration factors in single-ended mode */
  3350. #define ADC_CALFACT_CALFACT_S_0 (0x001UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000001 */
  3351. #define ADC_CALFACT_CALFACT_S_1 (0x002UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000002 */
  3352. #define ADC_CALFACT_CALFACT_S_2 (0x004UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000004 */
  3353. #define ADC_CALFACT_CALFACT_S_3 (0x008UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000008 */
  3354. #define ADC_CALFACT_CALFACT_S_4 (0x010UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000010 */
  3355. #define ADC_CALFACT_CALFACT_S_5 (0x020UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000020 */
  3356. #define ADC_CALFACT_CALFACT_S_6 (0x040UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000040 */
  3357. #define ADC_CALFACT_CALFACT_S_7 (0x080UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000080 */
  3358. #define ADC_CALFACT_CALFACT_S_8 (0x100UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000100 */
  3359. #define ADC_CALFACT_CALFACT_S_9 (0x200UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000200 */
  3360. #define ADC_CALFACT_CALFACT_S_10 (0x400UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000400 */
  3361. #define ADC_CALFACT_CALFACT_D_Pos (16U)
  3362. #define ADC_CALFACT_CALFACT_D_Msk (0x7FFUL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x07FF0000 */
  3363. #define ADC_CALFACT_CALFACT_D ADC_CALFACT_CALFACT_D_Msk /*!< ADC calibration factors in differential mode */
  3364. #define ADC_CALFACT_CALFACT_D_0 (0x001UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00010000 */
  3365. #define ADC_CALFACT_CALFACT_D_1 (0x002UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00020000 */
  3366. #define ADC_CALFACT_CALFACT_D_2 (0x004UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00040000 */
  3367. #define ADC_CALFACT_CALFACT_D_3 (0x008UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00080000 */
  3368. #define ADC_CALFACT_CALFACT_D_4 (0x010UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00100000 */
  3369. #define ADC_CALFACT_CALFACT_D_5 (0x020UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00200000 */
  3370. #define ADC_CALFACT_CALFACT_D_6 (0x040UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00400000 */
  3371. #define ADC_CALFACT_CALFACT_D_7 (0x080UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00800000 */
  3372. #define ADC_CALFACT_CALFACT_D_8 (0x100UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x01000000 */
  3373. #define ADC_CALFACT_CALFACT_D_9 (0x200UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x02000000 */
  3374. #define ADC_CALFACT_CALFACT_D_10 (0x400UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x04000000 */
  3375. /******************** Bit definition for ADC_CALFACT2 register ********************/
  3376. #define ADC_CALFACT2_LINCALFACT_Pos (0U)
  3377. #define ADC_CALFACT2_LINCALFACT_Msk (0x3FFFFFFFUL << ADC_CALFACT2_LINCALFACT_Pos) /*!< 0x3FFFFFFF */
  3378. #define ADC_CALFACT2_LINCALFACT ADC_CALFACT2_LINCALFACT_Msk /*!< ADC Linearity calibration factors */
  3379. #define ADC_CALFACT2_LINCALFACT_0 (0x00000001UL << ADC_CALFACT2_LINCALFACT_Pos) /*!< 0x00000001 */
  3380. #define ADC_CALFACT2_LINCALFACT_1 (0x00000002UL << ADC_CALFACT2_LINCALFACT_Pos) /*!< 0x00000002 */
  3381. #define ADC_CALFACT2_LINCALFACT_2 (0x00000004UL << ADC_CALFACT2_LINCALFACT_Pos) /*!< 0x00000004 */
  3382. #define ADC_CALFACT2_LINCALFACT_3 (0x00000008UL << ADC_CALFACT2_LINCALFACT_Pos) /*!< 0x00000008 */
  3383. #define ADC_CALFACT2_LINCALFACT_4 (0x00000010UL << ADC_CALFACT2_LINCALFACT_Pos) /*!< 0x00000010 */
  3384. #define ADC_CALFACT2_LINCALFACT_5 (0x00000020UL << ADC_CALFACT2_LINCALFACT_Pos) /*!< 0x00000020 */
  3385. #define ADC_CALFACT2_LINCALFACT_6 (0x00000040UL << ADC_CALFACT2_LINCALFACT_Pos) /*!< 0x00000040 */
  3386. #define ADC_CALFACT2_LINCALFACT_7 (0x00000080UL << ADC_CALFACT2_LINCALFACT_Pos) /*!< 0x00000080 */
  3387. #define ADC_CALFACT2_LINCALFACT_8 (0x00000100UL << ADC_CALFACT2_LINCALFACT_Pos) /*!< 0x00000100 */
  3388. #define ADC_CALFACT2_LINCALFACT_9 (0x00000200UL << ADC_CALFACT2_LINCALFACT_Pos) /*!< 0x00000200 */
  3389. #define ADC_CALFACT2_LINCALFACT_10 (0x00000400UL << ADC_CALFACT2_LINCALFACT_Pos) /*!< 0x00000400 */
  3390. #define ADC_CALFACT2_LINCALFACT_11 (0x00000800UL << ADC_CALFACT2_LINCALFACT_Pos) /*!< 0x00000800 */
  3391. #define ADC_CALFACT2_LINCALFACT_12 (0x00001000UL << ADC_CALFACT2_LINCALFACT_Pos) /*!< 0x00001000 */
  3392. #define ADC_CALFACT2_LINCALFACT_13 (0x00002000UL << ADC_CALFACT2_LINCALFACT_Pos) /*!< 0x00002000 */
  3393. #define ADC_CALFACT2_LINCALFACT_14 (0x00004000UL << ADC_CALFACT2_LINCALFACT_Pos) /*!< 0x00004000 */
  3394. #define ADC_CALFACT2_LINCALFACT_15 (0x00008000UL << ADC_CALFACT2_LINCALFACT_Pos) /*!< 0x00008000 */
  3395. #define ADC_CALFACT2_LINCALFACT_16 (0x00010000UL << ADC_CALFACT2_LINCALFACT_Pos) /*!< 0x00010000 */
  3396. #define ADC_CALFACT2_LINCALFACT_17 (0x00020000UL << ADC_CALFACT2_LINCALFACT_Pos) /*!< 0x00020000 */
  3397. #define ADC_CALFACT2_LINCALFACT_18 (0x00040000UL << ADC_CALFACT2_LINCALFACT_Pos) /*!< 0x00040000 */
  3398. #define ADC_CALFACT2_LINCALFACT_19 (0x00080000UL << ADC_CALFACT2_LINCALFACT_Pos) /*!< 0x00080000 */
  3399. #define ADC_CALFACT2_LINCALFACT_20 (0x00100000UL << ADC_CALFACT2_LINCALFACT_Pos) /*!< 0x00100000 */
  3400. #define ADC_CALFACT2_LINCALFACT_21 (0x00200000UL << ADC_CALFACT2_LINCALFACT_Pos) /*!< 0x00200000 */
  3401. #define ADC_CALFACT2_LINCALFACT_22 (0x00400000UL << ADC_CALFACT2_LINCALFACT_Pos) /*!< 0x00400000 */
  3402. #define ADC_CALFACT2_LINCALFACT_23 (0x00800000UL << ADC_CALFACT2_LINCALFACT_Pos) /*!< 0x00800000 */
  3403. #define ADC_CALFACT2_LINCALFACT_24 (0x01000000UL << ADC_CALFACT2_LINCALFACT_Pos) /*!< 0x01000000 */
  3404. #define ADC_CALFACT2_LINCALFACT_25 (0x02000000UL << ADC_CALFACT2_LINCALFACT_Pos) /*!< 0x02000000 */
  3405. #define ADC_CALFACT2_LINCALFACT_26 (0x04000000UL << ADC_CALFACT2_LINCALFACT_Pos) /*!< 0x04000000 */
  3406. #define ADC_CALFACT2_LINCALFACT_27 (0x08000000UL << ADC_CALFACT2_LINCALFACT_Pos) /*!< 0x08000000 */
  3407. #define ADC_CALFACT2_LINCALFACT_28 (0x10000000UL << ADC_CALFACT2_LINCALFACT_Pos) /*!< 0x10000000 */
  3408. #define ADC_CALFACT2_LINCALFACT_29 (0x20000000UL << ADC_CALFACT2_LINCALFACT_Pos) /*!< 0x20000000 */
  3409. /************************* ADC Common registers *****************************/
  3410. /******************** Bit definition for ADC_CSR register ********************/
  3411. #define ADC_CSR_ADRDY_MST_Pos (0U)
  3412. #define ADC_CSR_ADRDY_MST_Msk (0x1UL << ADC_CSR_ADRDY_MST_Pos) /*!< 0x00000001 */
  3413. #define ADC_CSR_ADRDY_MST ADC_CSR_ADRDY_MST_Msk /*!< Master ADC ready */
  3414. #define ADC_CSR_EOSMP_MST_Pos (1U)
  3415. #define ADC_CSR_EOSMP_MST_Msk (0x1UL << ADC_CSR_EOSMP_MST_Pos) /*!< 0x00000002 */
  3416. #define ADC_CSR_EOSMP_MST ADC_CSR_EOSMP_MST_Msk /*!< End of sampling phase flag of the master ADC */
  3417. #define ADC_CSR_EOC_MST_Pos (2U)
  3418. #define ADC_CSR_EOC_MST_Msk (0x1UL << ADC_CSR_EOC_MST_Pos) /*!< 0x00000004 */
  3419. #define ADC_CSR_EOC_MST ADC_CSR_EOC_MST_Msk /*!< End of regular conversion of the master ADC */
  3420. #define ADC_CSR_EOS_MST_Pos (3U)
  3421. #define ADC_CSR_EOS_MST_Msk (0x1UL << ADC_CSR_EOS_MST_Pos) /*!< 0x00000008 */
  3422. #define ADC_CSR_EOS_MST ADC_CSR_EOS_MST_Msk /*!< End of regular sequence flag of the master ADC */
  3423. #define ADC_CSR_OVR_MST_Pos (4U)
  3424. #define ADC_CSR_OVR_MST_Msk (0x1UL << ADC_CSR_OVR_MST_Pos) /*!< 0x00000010 */
  3425. #define ADC_CSR_OVR_MST ADC_CSR_OVR_MST_Msk /*!< Overrun flag of the master ADC */
  3426. #define ADC_CSR_JEOC_MST_Pos (5U)
  3427. #define ADC_CSR_JEOC_MST_Msk (0x1UL << ADC_CSR_JEOC_MST_Pos) /*!< 0x00000020 */
  3428. #define ADC_CSR_JEOC_MST ADC_CSR_JEOC_MST_Msk /*!< End of injected conversion of the master ADC */
  3429. #define ADC_CSR_JEOS_MST_Pos (6U)
  3430. #define ADC_CSR_JEOS_MST_Msk (0x1UL << ADC_CSR_JEOS_MST_Pos) /*!< 0x00000040 */
  3431. #define ADC_CSR_JEOS_MST ADC_CSR_JEOS_MST_Msk /*!< End of injected sequence flag of the master ADC */
  3432. #define ADC_CSR_AWD1_MST_Pos (7U)
  3433. #define ADC_CSR_AWD1_MST_Msk (0x1UL << ADC_CSR_AWD1_MST_Pos) /*!< 0x00000080 */
  3434. #define ADC_CSR_AWD1_MST ADC_CSR_AWD1_MST_Msk /*!< Analog watchdog 1 flag of the master ADC */
  3435. #define ADC_CSR_AWD2_MST_Pos (8U)
  3436. #define ADC_CSR_AWD2_MST_Msk (0x1UL << ADC_CSR_AWD2_MST_Pos) /*!< 0x00000100 */
  3437. #define ADC_CSR_AWD2_MST ADC_CSR_AWD2_MST_Msk /*!< Analog watchdog 2 flag of the master ADC */
  3438. #define ADC_CSR_AWD3_MST_Pos (9U)
  3439. #define ADC_CSR_AWD3_MST_Msk (0x1UL << ADC_CSR_AWD3_MST_Pos) /*!< 0x00000200 */
  3440. #define ADC_CSR_AWD3_MST ADC_CSR_AWD3_MST_Msk /*!< Analog watchdog 3 flag of the master ADC */
  3441. #define ADC_CSR_JQOVF_MST_Pos (10U)
  3442. #define ADC_CSR_JQOVF_MST_Msk (0x1UL << ADC_CSR_JQOVF_MST_Pos) /*!< 0x00000400 */
  3443. #define ADC_CSR_JQOVF_MST ADC_CSR_JQOVF_MST_Msk /*!< Injected context queue overflow flag of the master ADC */
  3444. #define ADC_CSR_ADRDY_SLV_Pos (16U)
  3445. #define ADC_CSR_ADRDY_SLV_Msk (0x1UL << ADC_CSR_ADRDY_SLV_Pos) /*!< 0x00010000 */
  3446. #define ADC_CSR_ADRDY_SLV ADC_CSR_ADRDY_SLV_Msk /*!< Slave ADC ready */
  3447. #define ADC_CSR_EOSMP_SLV_Pos (17U)
  3448. #define ADC_CSR_EOSMP_SLV_Msk (0x1UL << ADC_CSR_EOSMP_SLV_Pos) /*!< 0x00020000 */
  3449. #define ADC_CSR_EOSMP_SLV ADC_CSR_EOSMP_SLV_Msk /*!< End of sampling phase flag of the slave ADC */
  3450. #define ADC_CSR_EOC_SLV_Pos (18U)
  3451. #define ADC_CSR_EOC_SLV_Msk (0x1UL << ADC_CSR_EOC_SLV_Pos) /*!< 0x00040000 */
  3452. #define ADC_CSR_EOC_SLV ADC_CSR_EOC_SLV_Msk /*!< End of regular conversion of the slave ADC */
  3453. #define ADC_CSR_EOS_SLV_Pos (19U)
  3454. #define ADC_CSR_EOS_SLV_Msk (0x1UL << ADC_CSR_EOS_SLV_Pos) /*!< 0x00080000 */
  3455. #define ADC_CSR_EOS_SLV ADC_CSR_EOS_SLV_Msk /*!< End of regular sequence flag of the slave ADC */
  3456. #define ADC_CSR_OVR_SLV_Pos (20U)
  3457. #define ADC_CSR_OVR_SLV_Msk (0x1UL << ADC_CSR_OVR_SLV_Pos) /*!< 0x00100000 */
  3458. #define ADC_CSR_OVR_SLV ADC_CSR_OVR_SLV_Msk /*!< Overrun flag of the slave ADC */
  3459. #define ADC_CSR_JEOC_SLV_Pos (21U)
  3460. #define ADC_CSR_JEOC_SLV_Msk (0x1UL << ADC_CSR_JEOC_SLV_Pos) /*!< 0x00200000 */
  3461. #define ADC_CSR_JEOC_SLV ADC_CSR_JEOC_SLV_Msk /*!< End of injected conversion of the slave ADC */
  3462. #define ADC_CSR_JEOS_SLV_Pos (22U)
  3463. #define ADC_CSR_JEOS_SLV_Msk (0x1UL << ADC_CSR_JEOS_SLV_Pos) /*!< 0x00400000 */
  3464. #define ADC_CSR_JEOS_SLV ADC_CSR_JEOS_SLV_Msk /*!< End of injected sequence flag of the slave ADC */
  3465. #define ADC_CSR_AWD1_SLV_Pos (23U)
  3466. #define ADC_CSR_AWD1_SLV_Msk (0x1UL << ADC_CSR_AWD1_SLV_Pos) /*!< 0x00800000 */
  3467. #define ADC_CSR_AWD1_SLV ADC_CSR_AWD1_SLV_Msk /*!< Analog watchdog 1 flag of the slave ADC */
  3468. #define ADC_CSR_AWD2_SLV_Pos (24U)
  3469. #define ADC_CSR_AWD2_SLV_Msk (0x1UL << ADC_CSR_AWD2_SLV_Pos) /*!< 0x01000000 */
  3470. #define ADC_CSR_AWD2_SLV ADC_CSR_AWD2_SLV_Msk /*!< Analog watchdog 2 flag of the slave ADC */
  3471. #define ADC_CSR_AWD3_SLV_Pos (25U)
  3472. #define ADC_CSR_AWD3_SLV_Msk (0x1UL << ADC_CSR_AWD3_SLV_Pos) /*!< 0x02000000 */
  3473. #define ADC_CSR_AWD3_SLV ADC_CSR_AWD3_SLV_Msk /*!< Analog watchdog 3 flag of the slave ADC */
  3474. #define ADC_CSR_JQOVF_SLV_Pos (26U)
  3475. #define ADC_CSR_JQOVF_SLV_Msk (0x1UL << ADC_CSR_JQOVF_SLV_Pos) /*!< 0x04000000 */
  3476. #define ADC_CSR_JQOVF_SLV ADC_CSR_JQOVF_SLV_Msk /*!< Injected context queue overflow flag of the slave ADC */
  3477. /******************** Bit definition for ADC_CCR register ********************/
  3478. #define ADC_CCR_DUAL_Pos (0U)
  3479. #define ADC_CCR_DUAL_Msk (0x1FUL << ADC_CCR_DUAL_Pos) /*!< 0x0000001F */
  3480. #define ADC_CCR_DUAL ADC_CCR_DUAL_Msk /*!< Dual ADC mode selection */
  3481. #define ADC_CCR_DUAL_0 (0x01UL << ADC_CCR_DUAL_Pos) /*!< 0x00000001 */
  3482. #define ADC_CCR_DUAL_1 (0x02UL << ADC_CCR_DUAL_Pos) /*!< 0x00000002 */
  3483. #define ADC_CCR_DUAL_2 (0x04UL << ADC_CCR_DUAL_Pos) /*!< 0x00000004 */
  3484. #define ADC_CCR_DUAL_3 (0x08UL << ADC_CCR_DUAL_Pos) /*!< 0x00000008 */
  3485. #define ADC_CCR_DUAL_4 (0x10UL << ADC_CCR_DUAL_Pos) /*!< 0x00000010 */
  3486. #define ADC_CCR_DELAY_Pos (8U)
  3487. #define ADC_CCR_DELAY_Msk (0xFUL << ADC_CCR_DELAY_Pos) /*!< 0x00000F00 */
  3488. #define ADC_CCR_DELAY ADC_CCR_DELAY_Msk /*!< Delay between 2 sampling phases */
  3489. #define ADC_CCR_DELAY_0 (0x1UL << ADC_CCR_DELAY_Pos) /*!< 0x00000100 */
  3490. #define ADC_CCR_DELAY_1 (0x2UL << ADC_CCR_DELAY_Pos) /*!< 0x00000200 */
  3491. #define ADC_CCR_DELAY_2 (0x4UL << ADC_CCR_DELAY_Pos) /*!< 0x00000400 */
  3492. #define ADC_CCR_DELAY_3 (0x8UL << ADC_CCR_DELAY_Pos) /*!< 0x00000800 */
  3493. #define ADC_CCR_DAMDF_Pos (14U)
  3494. #define ADC_CCR_DAMDF_Msk (0x3UL << ADC_CCR_DAMDF_Pos) /*!< 0x0000C000 */
  3495. #define ADC_CCR_DAMDF ADC_CCR_DAMDF_Msk /*!< Dual ADC mode Data format */
  3496. #define ADC_CCR_DAMDF_0 (0x1UL << ADC_CCR_DAMDF_Pos) /*!< 0x00004000 */
  3497. #define ADC_CCR_DAMDF_1 (0x2UL << ADC_CCR_DAMDF_Pos) /*!< 0x00008000 */
  3498. #define ADC_CCR_CKMODE_Pos (16U)
  3499. #define ADC_CCR_CKMODE_Msk (0x3UL << ADC_CCR_CKMODE_Pos) /*!< 0x00030000 */
  3500. #define ADC_CCR_CKMODE ADC_CCR_CKMODE_Msk /*!< ADC clock mode */
  3501. #define ADC_CCR_CKMODE_0 (0x1UL << ADC_CCR_CKMODE_Pos) /*!< 0x00010000 */
  3502. #define ADC_CCR_CKMODE_1 (0x2UL << ADC_CCR_CKMODE_Pos) /*!< 0x00020000 */
  3503. #define ADC_CCR_PRESC_Pos (18U)
  3504. #define ADC_CCR_PRESC_Msk (0xFUL << ADC_CCR_PRESC_Pos) /*!< 0x003C0000 */
  3505. #define ADC_CCR_PRESC ADC_CCR_PRESC_Msk /*!< ADC prescaler */
  3506. #define ADC_CCR_PRESC_0 (0x1UL << ADC_CCR_PRESC_Pos) /*!< 0x00040000 */
  3507. #define ADC_CCR_PRESC_1 (0x2UL << ADC_CCR_PRESC_Pos) /*!< 0x00080000 */
  3508. #define ADC_CCR_PRESC_2 (0x4UL << ADC_CCR_PRESC_Pos) /*!< 0x00100000 */
  3509. #define ADC_CCR_PRESC_3 (0x8UL << ADC_CCR_PRESC_Pos) /*!< 0x00200000 */
  3510. #define ADC_CCR_VREFEN_Pos (22U)
  3511. #define ADC_CCR_VREFEN_Msk (0x1UL << ADC_CCR_VREFEN_Pos) /*!< 0x00400000 */
  3512. #define ADC_CCR_VREFEN ADC_CCR_VREFEN_Msk /*!< VREFINT enable */
  3513. #define ADC_CCR_TSEN_Pos (23U)
  3514. #define ADC_CCR_TSEN_Msk (0x1UL << ADC_CCR_TSEN_Pos) /*!< 0x00800000 */
  3515. #define ADC_CCR_TSEN ADC_CCR_TSEN_Msk /*!< Temperature sensor enable */
  3516. #define ADC_CCR_VBATEN_Pos (24U)
  3517. #define ADC_CCR_VBATEN_Msk (0x1UL << ADC_CCR_VBATEN_Pos) /*!< 0x01000000 */
  3518. #define ADC_CCR_VBATEN ADC_CCR_VBATEN_Msk /*!< VBAT enable */
  3519. /******************** Bit definition for ADC_CDR register *******************/
  3520. #define ADC_CDR_RDATA_MST_Pos (0U)
  3521. #define ADC_CDR_RDATA_MST_Msk (0xFFFFUL << ADC_CDR_RDATA_MST_Pos) /*!< 0x0000FFFF */
  3522. #define ADC_CDR_RDATA_MST ADC_CDR_RDATA_MST_Msk /*!< ADC multimode master group regular conversion data */
  3523. #define ADC_CDR_RDATA_SLV_Pos (16U)
  3524. #define ADC_CDR_RDATA_SLV_Msk (0xFFFFUL << ADC_CDR_RDATA_SLV_Pos) /*!< 0xFFFF0000 */
  3525. #define ADC_CDR_RDATA_SLV ADC_CDR_RDATA_SLV_Msk /*!< ADC multimode slave group regular conversion data */
  3526. /******************** Bit definition for ADC_CDR2 register ******************/
  3527. #define ADC_CDR2_RDATA_ALT_Pos (0U)
  3528. #define ADC_CDR2_RDATA_ALT_Msk (0xFFFFFFFFUL << ADC_CDR2_RDATA_ALT_Pos) /*!< 0xFFFFFFFF */
  3529. #define ADC_CDR2_RDATA_ALT ADC_CDR2_RDATA_ALT_Msk /*!< Regular data of the master/slave alternated ADCs */
  3530. /******************************************************************************/
  3531. /* */
  3532. /* VREFBUF */
  3533. /* */
  3534. /******************************************************************************/
  3535. /******************* Bit definition for VREFBUF_CSR register ****************/
  3536. #define VREFBUF_CSR_ENVR_Pos (0U)
  3537. #define VREFBUF_CSR_ENVR_Msk (0x1UL << VREFBUF_CSR_ENVR_Pos) /*!< 0x00000001 */
  3538. #define VREFBUF_CSR_ENVR VREFBUF_CSR_ENVR_Msk /*!<Voltage reference buffer enable */
  3539. #define VREFBUF_CSR_HIZ_Pos (1U)
  3540. #define VREFBUF_CSR_HIZ_Msk (0x1UL << VREFBUF_CSR_HIZ_Pos) /*!< 0x00000002 */
  3541. #define VREFBUF_CSR_HIZ VREFBUF_CSR_HIZ_Msk /*!<High impedance mode */
  3542. #define VREFBUF_CSR_VRR_Pos (3U)
  3543. #define VREFBUF_CSR_VRR_Msk (0x1UL << VREFBUF_CSR_VRR_Pos) /*!< 0x00000008 */
  3544. #define VREFBUF_CSR_VRR VREFBUF_CSR_VRR_Msk /*!<Voltage reference buffer ready */
  3545. #define VREFBUF_CSR_VRS_Pos (4U)
  3546. #define VREFBUF_CSR_VRS_Msk (0x7UL << VREFBUF_CSR_VRS_Pos) /*!< 0x00000070 */
  3547. #define VREFBUF_CSR_VRS VREFBUF_CSR_VRS_Msk /*!<Voltage reference scale */
  3548. #define VREFBUF_CSR_VRS_OUT1 ((uint32_t)0x00000000) /*!<Voltage reference VREF_OUT1 */
  3549. #define VREFBUF_CSR_VRS_OUT2_Pos (4U)
  3550. #define VREFBUF_CSR_VRS_OUT2_Msk (0x1UL << VREFBUF_CSR_VRS_OUT2_Pos) /*!< 0x00000010 */
  3551. #define VREFBUF_CSR_VRS_OUT2 VREFBUF_CSR_VRS_OUT2_Msk /*!<Voltage reference VREF_OUT2 */
  3552. #define VREFBUF_CSR_VRS_OUT3_Pos (5U)
  3553. #define VREFBUF_CSR_VRS_OUT3_Msk (0x1UL << VREFBUF_CSR_VRS_OUT3_Pos) /*!< 0x00000020 */
  3554. #define VREFBUF_CSR_VRS_OUT3 VREFBUF_CSR_VRS_OUT3_Msk /*!<Voltage reference VREF_OUT3 */
  3555. #define VREFBUF_CSR_VRS_OUT4_Pos (4U)
  3556. #define VREFBUF_CSR_VRS_OUT4_Msk (0x3UL << VREFBUF_CSR_VRS_OUT4_Pos) /*!< 0x00000030 */
  3557. #define VREFBUF_CSR_VRS_OUT4 VREFBUF_CSR_VRS_OUT4_Msk /*!<Voltage reference VREF_OUT4 */
  3558. /******************* Bit definition for VREFBUF_CCR register ****************/
  3559. #define VREFBUF_CCR_TRIM_Pos (0U)
  3560. #define VREFBUF_CCR_TRIM_Msk (0x3FUL << VREFBUF_CCR_TRIM_Pos) /*!< 0x0000003F */
  3561. #define VREFBUF_CCR_TRIM VREFBUF_CCR_TRIM_Msk /*!<TRIM[5:0] bits (Trimming code) */
  3562. /******************************************************************************/
  3563. /* */
  3564. /* Flexible Datarate Controller Area Network */
  3565. /* */
  3566. /******************************************************************************/
  3567. /*!<FDCAN control and status registers */
  3568. /***************** Bit definition for FDCAN_CREL register *******************/
  3569. #define FDCAN_CREL_DAY_Pos (0U)
  3570. #define FDCAN_CREL_DAY_Msk (0xFFUL << FDCAN_CREL_DAY_Pos) /*!< 0x000000FF */
  3571. #define FDCAN_CREL_DAY FDCAN_CREL_DAY_Msk /*!<Timestamp Day */
  3572. #define FDCAN_CREL_MON_Pos (8U)
  3573. #define FDCAN_CREL_MON_Msk (0xFFUL << FDCAN_CREL_MON_Pos) /*!< 0x0000FF00 */
  3574. #define FDCAN_CREL_MON FDCAN_CREL_MON_Msk /*!<Timestamp Month */
  3575. #define FDCAN_CREL_YEAR_Pos (16U)
  3576. #define FDCAN_CREL_YEAR_Msk (0xFUL << FDCAN_CREL_YEAR_Pos) /*!< 0x000F0000 */
  3577. #define FDCAN_CREL_YEAR FDCAN_CREL_YEAR_Msk /*!<Timestamp Year */
  3578. #define FDCAN_CREL_SUBSTEP_Pos (20U)
  3579. #define FDCAN_CREL_SUBSTEP_Msk (0xFUL << FDCAN_CREL_SUBSTEP_Pos) /*!< 0x00F00000 */
  3580. #define FDCAN_CREL_SUBSTEP FDCAN_CREL_SUBSTEP_Msk /*!<Sub-step of Core release */
  3581. #define FDCAN_CREL_STEP_Pos (24U)
  3582. #define FDCAN_CREL_STEP_Msk (0xFUL << FDCAN_CREL_STEP_Pos) /*!< 0x0F000000 */
  3583. #define FDCAN_CREL_STEP FDCAN_CREL_STEP_Msk /*!<Step of Core release */
  3584. #define FDCAN_CREL_REL_Pos (28U)
  3585. #define FDCAN_CREL_REL_Msk (0xFUL << FDCAN_CREL_REL_Pos) /*!< 0xF0000000 */
  3586. #define FDCAN_CREL_REL FDCAN_CREL_REL_Msk /*!<Core release */
  3587. /***************** Bit definition for FDCAN_ENDN register *******************/
  3588. #define FDCAN_ENDN_ETV_Pos (0U)
  3589. #define FDCAN_ENDN_ETV_Msk (0xFFFFFFFFUL << FDCAN_ENDN_ETV_Pos) /*!< 0xFFFFFFFF */
  3590. #define FDCAN_ENDN_ETV FDCAN_ENDN_ETV_Msk /*!<Endiannes Test Value */
  3591. /***************** Bit definition for FDCAN_DBTP register *******************/
  3592. #define FDCAN_DBTP_DSJW_Pos (0U)
  3593. #define FDCAN_DBTP_DSJW_Msk (0xFUL << FDCAN_DBTP_DSJW_Pos) /*!< 0x0000000F */
  3594. #define FDCAN_DBTP_DSJW FDCAN_DBTP_DSJW_Msk /*!<Synchronization Jump Width */
  3595. #define FDCAN_DBTP_DTSEG2_Pos (4U)
  3596. #define FDCAN_DBTP_DTSEG2_Msk (0xFUL << FDCAN_DBTP_DTSEG2_Pos) /*!< 0x000000F0 */
  3597. #define FDCAN_DBTP_DTSEG2 FDCAN_DBTP_DTSEG2_Msk /*!<Data time segment after sample point */
  3598. #define FDCAN_DBTP_DTSEG1_Pos (8U)
  3599. #define FDCAN_DBTP_DTSEG1_Msk (0x1FUL << FDCAN_DBTP_DTSEG1_Pos) /*!< 0x00001F00 */
  3600. #define FDCAN_DBTP_DTSEG1 FDCAN_DBTP_DTSEG1_Msk /*!<Data time segment before sample point */
  3601. #define FDCAN_DBTP_DBRP_Pos (16U)
  3602. #define FDCAN_DBTP_DBRP_Msk (0x1FUL << FDCAN_DBTP_DBRP_Pos) /*!< 0x001F0000 */
  3603. #define FDCAN_DBTP_DBRP FDCAN_DBTP_DBRP_Msk /*!<Data BIt Rate Prescaler */
  3604. #define FDCAN_DBTP_TDC_Pos (23U)
  3605. #define FDCAN_DBTP_TDC_Msk (0x1UL << FDCAN_DBTP_TDC_Pos) /*!< 0x00800000 */
  3606. #define FDCAN_DBTP_TDC FDCAN_DBTP_TDC_Msk /*!<Transceiver Delay Compensation */
  3607. /***************** Bit definition for FDCAN_TEST register *******************/
  3608. #define FDCAN_TEST_LBCK_Pos (4U)
  3609. #define FDCAN_TEST_LBCK_Msk (0x1UL << FDCAN_TEST_LBCK_Pos) /*!< 0x00000010 */
  3610. #define FDCAN_TEST_LBCK FDCAN_TEST_LBCK_Msk /*!<Loop Back mode */
  3611. #define FDCAN_TEST_TX_Pos (5U)
  3612. #define FDCAN_TEST_TX_Msk (0x3UL << FDCAN_TEST_TX_Pos) /*!< 0x00000060 */
  3613. #define FDCAN_TEST_TX FDCAN_TEST_TX_Msk /*!<Control of Transmit Pin */
  3614. #define FDCAN_TEST_RX_Pos (7U)
  3615. #define FDCAN_TEST_RX_Msk (0x1UL << FDCAN_TEST_RX_Pos) /*!< 0x00000080 */
  3616. #define FDCAN_TEST_RX FDCAN_TEST_RX_Msk /*!<Receive Pin */
  3617. /***************** Bit definition for FDCAN_RWD register ********************/
  3618. #define FDCAN_RWD_WDC_Pos (0U)
  3619. #define FDCAN_RWD_WDC_Msk (0xFFUL << FDCAN_RWD_WDC_Pos) /*!< 0x000000FF */
  3620. #define FDCAN_RWD_WDC FDCAN_RWD_WDC_Msk /*!<Watchdog configuration */
  3621. #define FDCAN_RWD_WDV_Pos (8U)
  3622. #define FDCAN_RWD_WDV_Msk (0xFFUL << FDCAN_RWD_WDV_Pos) /*!< 0x0000FF00 */
  3623. #define FDCAN_RWD_WDV FDCAN_RWD_WDV_Msk /*!<Watchdog value */
  3624. /***************** Bit definition for FDCAN_CCCR register ********************/
  3625. #define FDCAN_CCCR_INIT_Pos (0U)
  3626. #define FDCAN_CCCR_INIT_Msk (0x1UL << FDCAN_CCCR_INIT_Pos) /*!< 0x00000001 */
  3627. #define FDCAN_CCCR_INIT FDCAN_CCCR_INIT_Msk /*!<Initialization */
  3628. #define FDCAN_CCCR_CCE_Pos (1U)
  3629. #define FDCAN_CCCR_CCE_Msk (0x1UL << FDCAN_CCCR_CCE_Pos) /*!< 0x00000002 */
  3630. #define FDCAN_CCCR_CCE FDCAN_CCCR_CCE_Msk /*!<Configuration Change Enable */
  3631. #define FDCAN_CCCR_ASM_Pos (2U)
  3632. #define FDCAN_CCCR_ASM_Msk (0x1UL << FDCAN_CCCR_ASM_Pos) /*!< 0x00000004 */
  3633. #define FDCAN_CCCR_ASM FDCAN_CCCR_ASM_Msk /*!<ASM Restricted Operation Mode */
  3634. #define FDCAN_CCCR_CSA_Pos (3U)
  3635. #define FDCAN_CCCR_CSA_Msk (0x1UL << FDCAN_CCCR_CSA_Pos) /*!< 0x00000008 */
  3636. #define FDCAN_CCCR_CSA FDCAN_CCCR_CSA_Msk /*!<Clock Stop Acknowledge */
  3637. #define FDCAN_CCCR_CSR_Pos (4U)
  3638. #define FDCAN_CCCR_CSR_Msk (0x1UL << FDCAN_CCCR_CSR_Pos) /*!< 0x00000010 */
  3639. #define FDCAN_CCCR_CSR FDCAN_CCCR_CSR_Msk /*!<Clock Stop Request */
  3640. #define FDCAN_CCCR_MON_Pos (5U)
  3641. #define FDCAN_CCCR_MON_Msk (0x1UL << FDCAN_CCCR_MON_Pos) /*!< 0x00000020 */
  3642. #define FDCAN_CCCR_MON FDCAN_CCCR_MON_Msk /*!<Bus Monitoring Mode */
  3643. #define FDCAN_CCCR_DAR_Pos (6U)
  3644. #define FDCAN_CCCR_DAR_Msk (0x1UL << FDCAN_CCCR_DAR_Pos) /*!< 0x00000040 */
  3645. #define FDCAN_CCCR_DAR FDCAN_CCCR_DAR_Msk /*!<Disable Automatic Retransmission */
  3646. #define FDCAN_CCCR_TEST_Pos (7U)
  3647. #define FDCAN_CCCR_TEST_Msk (0x1UL << FDCAN_CCCR_TEST_Pos) /*!< 0x00000080 */
  3648. #define FDCAN_CCCR_TEST FDCAN_CCCR_TEST_Msk /*!<Test Mode Enable */
  3649. #define FDCAN_CCCR_FDOE_Pos (8U)
  3650. #define FDCAN_CCCR_FDOE_Msk (0x1UL << FDCAN_CCCR_FDOE_Pos) /*!< 0x00000100 */
  3651. #define FDCAN_CCCR_FDOE FDCAN_CCCR_FDOE_Msk /*!<FD Operation Enable */
  3652. #define FDCAN_CCCR_BRSE_Pos (9U)
  3653. #define FDCAN_CCCR_BRSE_Msk (0x1UL << FDCAN_CCCR_BRSE_Pos) /*!< 0x00000200 */
  3654. #define FDCAN_CCCR_BRSE FDCAN_CCCR_BRSE_Msk /*!<FDCAN Bit Rate Switching */
  3655. #define FDCAN_CCCR_PXHD_Pos (12U)
  3656. #define FDCAN_CCCR_PXHD_Msk (0x1UL << FDCAN_CCCR_PXHD_Pos) /*!< 0x00001000 */
  3657. #define FDCAN_CCCR_PXHD FDCAN_CCCR_PXHD_Msk /*!<Protocol Exception Handling Disable */
  3658. #define FDCAN_CCCR_EFBI_Pos (13U)
  3659. #define FDCAN_CCCR_EFBI_Msk (0x1UL << FDCAN_CCCR_EFBI_Pos) /*!< 0x00002000 */
  3660. #define FDCAN_CCCR_EFBI FDCAN_CCCR_EFBI_Msk /*!<Edge Filtering during Bus Integration */
  3661. #define FDCAN_CCCR_TXP_Pos (14U)
  3662. #define FDCAN_CCCR_TXP_Msk (0x1UL << FDCAN_CCCR_TXP_Pos) /*!< 0x00004000 */
  3663. #define FDCAN_CCCR_TXP FDCAN_CCCR_TXP_Msk /*!<Two CAN bit times Pause */
  3664. #define FDCAN_CCCR_NISO_Pos (15U)
  3665. #define FDCAN_CCCR_NISO_Msk (0x1UL << FDCAN_CCCR_NISO_Pos) /*!< 0x00008000 */
  3666. #define FDCAN_CCCR_NISO FDCAN_CCCR_NISO_Msk /*!<Non ISO Operation */
  3667. /***************** Bit definition for FDCAN_NBTP register ********************/
  3668. #define FDCAN_NBTP_NTSEG2_Pos (0U)
  3669. #define FDCAN_NBTP_NTSEG2_Msk (0x7FUL << FDCAN_NBTP_NTSEG2_Pos) /*!< 0x0000007F */
  3670. #define FDCAN_NBTP_NTSEG2 FDCAN_NBTP_NTSEG2_Msk /*!<Nominal Time segment after sample point */
  3671. #define FDCAN_NBTP_NTSEG1_Pos (8U)
  3672. #define FDCAN_NBTP_NTSEG1_Msk (0xFFUL << FDCAN_NBTP_NTSEG1_Pos) /*!< 0x0000FF00 */
  3673. #define FDCAN_NBTP_NTSEG1 FDCAN_NBTP_NTSEG1_Msk /*!<Nominal Time segment before sample point */
  3674. #define FDCAN_NBTP_NBRP_Pos (16U)
  3675. #define FDCAN_NBTP_NBRP_Msk (0x1FFUL << FDCAN_NBTP_NBRP_Pos) /*!< 0x01FF0000 */
  3676. #define FDCAN_NBTP_NBRP FDCAN_NBTP_NBRP_Msk /*!<Bit Rate Prescaler */
  3677. #define FDCAN_NBTP_NSJW_Pos (25U)
  3678. #define FDCAN_NBTP_NSJW_Msk (0x7FUL << FDCAN_NBTP_NSJW_Pos) /*!< 0xFE000000 */
  3679. #define FDCAN_NBTP_NSJW FDCAN_NBTP_NSJW_Msk /*!<Nominal (Re)Synchronization Jump Width */
  3680. /***************** Bit definition for FDCAN_TSCC register ********************/
  3681. #define FDCAN_TSCC_TSS_Pos (0U)
  3682. #define FDCAN_TSCC_TSS_Msk (0x3UL << FDCAN_TSCC_TSS_Pos) /*!< 0x00000003 */
  3683. #define FDCAN_TSCC_TSS FDCAN_TSCC_TSS_Msk /*!<Timestamp Select */
  3684. #define FDCAN_TSCC_TCP_Pos (16U)
  3685. #define FDCAN_TSCC_TCP_Msk (0xFUL << FDCAN_TSCC_TCP_Pos) /*!< 0x000F0000 */
  3686. #define FDCAN_TSCC_TCP FDCAN_TSCC_TCP_Msk /*!<Timestamp Counter Prescaler */
  3687. /***************** Bit definition for FDCAN_TSCV register ********************/
  3688. #define FDCAN_TSCV_TSC_Pos (0U)
  3689. #define FDCAN_TSCV_TSC_Msk (0xFFFFUL << FDCAN_TSCV_TSC_Pos) /*!< 0x0000FFFF */
  3690. #define FDCAN_TSCV_TSC FDCAN_TSCV_TSC_Msk /*!<Timestamp Counter */
  3691. /***************** Bit definition for FDCAN_TOCC register ********************/
  3692. #define FDCAN_TOCC_ETOC_Pos (0U)
  3693. #define FDCAN_TOCC_ETOC_Msk (0x1UL << FDCAN_TOCC_ETOC_Pos) /*!< 0x00000001 */
  3694. #define FDCAN_TOCC_ETOC FDCAN_TOCC_ETOC_Msk /*!<Enable Timeout Counter */
  3695. #define FDCAN_TOCC_TOS_Pos (1U)
  3696. #define FDCAN_TOCC_TOS_Msk (0x3UL << FDCAN_TOCC_TOS_Pos) /*!< 0x00000006 */
  3697. #define FDCAN_TOCC_TOS FDCAN_TOCC_TOS_Msk /*!<Timeout Select */
  3698. #define FDCAN_TOCC_TOP_Pos (16U)
  3699. #define FDCAN_TOCC_TOP_Msk (0xFFFFUL << FDCAN_TOCC_TOP_Pos) /*!< 0xFFFF0000 */
  3700. #define FDCAN_TOCC_TOP FDCAN_TOCC_TOP_Msk /*!<Timeout Period */
  3701. /***************** Bit definition for FDCAN_TOCV register ********************/
  3702. #define FDCAN_TOCV_TOC_Pos (0U)
  3703. #define FDCAN_TOCV_TOC_Msk (0xFFFFUL << FDCAN_TOCV_TOC_Pos) /*!< 0x0000FFFF */
  3704. #define FDCAN_TOCV_TOC FDCAN_TOCV_TOC_Msk /*!<Timeout Counter */
  3705. /***************** Bit definition for FDCAN_ECR register *********************/
  3706. #define FDCAN_ECR_TEC_Pos (0U)
  3707. #define FDCAN_ECR_TEC_Msk (0xFUL << FDCAN_ECR_TEC_Pos) /*!< 0x0000000F */
  3708. #define FDCAN_ECR_TEC FDCAN_ECR_TEC_Msk /*!<Transmit Error Counter */
  3709. #define FDCAN_ECR_REC_Pos (8U)
  3710. #define FDCAN_ECR_REC_Msk (0x7FUL << FDCAN_ECR_REC_Pos) /*!< 0x00007F00 */
  3711. #define FDCAN_ECR_REC FDCAN_ECR_REC_Msk /*!<Receive Error Counter */
  3712. #define FDCAN_ECR_RP_Pos (15U)
  3713. #define FDCAN_ECR_RP_Msk (0x1UL << FDCAN_ECR_RP_Pos) /*!< 0x00008000 */
  3714. #define FDCAN_ECR_RP FDCAN_ECR_RP_Msk /*!<Receive Error Passive */
  3715. #define FDCAN_ECR_CEL_Pos (16U)
  3716. #define FDCAN_ECR_CEL_Msk (0xFFUL << FDCAN_ECR_CEL_Pos) /*!< 0x00FF0000 */
  3717. #define FDCAN_ECR_CEL FDCAN_ECR_CEL_Msk /*!<CAN Error Logging */
  3718. /***************** Bit definition for FDCAN_PSR register *********************/
  3719. #define FDCAN_PSR_LEC_Pos (0U)
  3720. #define FDCAN_PSR_LEC_Msk (0x7UL << FDCAN_PSR_LEC_Pos) /*!< 0x00000007 */
  3721. #define FDCAN_PSR_LEC FDCAN_PSR_LEC_Msk /*!<Last Error Code */
  3722. #define FDCAN_PSR_ACT_Pos (3U)
  3723. #define FDCAN_PSR_ACT_Msk (0x3UL << FDCAN_PSR_ACT_Pos) /*!< 0x00000018 */
  3724. #define FDCAN_PSR_ACT FDCAN_PSR_ACT_Msk /*!<Activity */
  3725. #define FDCAN_PSR_EP_Pos (5U)
  3726. #define FDCAN_PSR_EP_Msk (0x1UL << FDCAN_PSR_EP_Pos) /*!< 0x00000020 */
  3727. #define FDCAN_PSR_EP FDCAN_PSR_EP_Msk /*!<Error Passive */
  3728. #define FDCAN_PSR_EW_Pos (6U)
  3729. #define FDCAN_PSR_EW_Msk (0x1UL << FDCAN_PSR_EW_Pos) /*!< 0x00000040 */
  3730. #define FDCAN_PSR_EW FDCAN_PSR_EW_Msk /*!<Warning Status */
  3731. #define FDCAN_PSR_BO_Pos (7U)
  3732. #define FDCAN_PSR_BO_Msk (0x1UL << FDCAN_PSR_BO_Pos) /*!< 0x00000080 */
  3733. #define FDCAN_PSR_BO FDCAN_PSR_BO_Msk /*!<Bus_Off Status */
  3734. #define FDCAN_PSR_DLEC_Pos (8U)
  3735. #define FDCAN_PSR_DLEC_Msk (0x7UL << FDCAN_PSR_DLEC_Pos) /*!< 0x00000700 */
  3736. #define FDCAN_PSR_DLEC FDCAN_PSR_DLEC_Msk /*!<Data Last Error Code */
  3737. #define FDCAN_PSR_RESI_Pos (11U)
  3738. #define FDCAN_PSR_RESI_Msk (0x1UL << FDCAN_PSR_RESI_Pos) /*!< 0x00000800 */
  3739. #define FDCAN_PSR_RESI FDCAN_PSR_RESI_Msk /*!<ESI flag of last received FDCAN Message */
  3740. #define FDCAN_PSR_RBRS_Pos (12U)
  3741. #define FDCAN_PSR_RBRS_Msk (0x1UL << FDCAN_PSR_RBRS_Pos) /*!< 0x00001000 */
  3742. #define FDCAN_PSR_RBRS FDCAN_PSR_RBRS_Msk /*!<BRS flag of last received FDCAN Message */
  3743. #define FDCAN_PSR_REDL_Pos (13U)
  3744. #define FDCAN_PSR_REDL_Msk (0x1UL << FDCAN_PSR_REDL_Pos) /*!< 0x00002000 */
  3745. #define FDCAN_PSR_REDL FDCAN_PSR_REDL_Msk /*!<Received FDCAN Message */
  3746. #define FDCAN_PSR_PXE_Pos (14U)
  3747. #define FDCAN_PSR_PXE_Msk (0x1UL << FDCAN_PSR_PXE_Pos) /*!< 0x00004000 */
  3748. #define FDCAN_PSR_PXE FDCAN_PSR_PXE_Msk /*!<Protocol Exception Event */
  3749. #define FDCAN_PSR_TDCV_Pos (16U)
  3750. #define FDCAN_PSR_TDCV_Msk (0x7FUL << FDCAN_PSR_TDCV_Pos) /*!< 0x007F0000 */
  3751. #define FDCAN_PSR_TDCV FDCAN_PSR_TDCV_Msk /*!<Transmitter Delay Compensation Value */
  3752. /***************** Bit definition for FDCAN_TDCR register ********************/
  3753. #define FDCAN_TDCR_TDCF_Pos (0U)
  3754. #define FDCAN_TDCR_TDCF_Msk (0x7FUL << FDCAN_TDCR_TDCF_Pos) /*!< 0x0000007F */
  3755. #define FDCAN_TDCR_TDCF FDCAN_TDCR_TDCF_Msk /*!<Transmitter Delay Compensation Filter */
  3756. #define FDCAN_TDCR_TDCO_Pos (8U)
  3757. #define FDCAN_TDCR_TDCO_Msk (0x7FUL << FDCAN_TDCR_TDCO_Pos) /*!< 0x00007F00 */
  3758. #define FDCAN_TDCR_TDCO FDCAN_TDCR_TDCO_Msk /*!<Transmitter Delay Compensation Offset */
  3759. /***************** Bit definition for FDCAN_IR register **********************/
  3760. #define FDCAN_IR_RF0N_Pos (0U)
  3761. #define FDCAN_IR_RF0N_Msk (0x1UL << FDCAN_IR_RF0N_Pos) /*!< 0x00000001 */
  3762. #define FDCAN_IR_RF0N FDCAN_IR_RF0N_Msk /*!<Rx FIFO 0 New Message */
  3763. #define FDCAN_IR_RF0W_Pos (1U)
  3764. #define FDCAN_IR_RF0W_Msk (0x1UL << FDCAN_IR_RF0W_Pos) /*!< 0x00000002 */
  3765. #define FDCAN_IR_RF0W FDCAN_IR_RF0W_Msk /*!<Rx FIFO 0 Watermark Reached */
  3766. #define FDCAN_IR_RF0F_Pos (2U)
  3767. #define FDCAN_IR_RF0F_Msk (0x1UL << FDCAN_IR_RF0F_Pos) /*!< 0x00000004 */
  3768. #define FDCAN_IR_RF0F FDCAN_IR_RF0F_Msk /*!<Rx FIFO 0 Full */
  3769. #define FDCAN_IR_RF0L_Pos (3U)
  3770. #define FDCAN_IR_RF0L_Msk (0x1UL << FDCAN_IR_RF0L_Pos) /*!< 0x00000008 */
  3771. #define FDCAN_IR_RF0L FDCAN_IR_RF0L_Msk /*!<Rx FIFO 0 Message Lost */
  3772. #define FDCAN_IR_RF1N_Pos (4U)
  3773. #define FDCAN_IR_RF1N_Msk (0x1UL << FDCAN_IR_RF1N_Pos) /*!< 0x00000010 */
  3774. #define FDCAN_IR_RF1N FDCAN_IR_RF1N_Msk /*!<Rx FIFO 1 New Message */
  3775. #define FDCAN_IR_RF1W_Pos (5U)
  3776. #define FDCAN_IR_RF1W_Msk (0x1UL << FDCAN_IR_RF1W_Pos) /*!< 0x00000020 */
  3777. #define FDCAN_IR_RF1W FDCAN_IR_RF1W_Msk /*!<Rx FIFO 1 Watermark Reached */
  3778. #define FDCAN_IR_RF1F_Pos (6U)
  3779. #define FDCAN_IR_RF1F_Msk (0x1UL << FDCAN_IR_RF1F_Pos) /*!< 0x00000040 */
  3780. #define FDCAN_IR_RF1F FDCAN_IR_RF1F_Msk /*!<Rx FIFO 1 Full */
  3781. #define FDCAN_IR_RF1L_Pos (7U)
  3782. #define FDCAN_IR_RF1L_Msk (0x1UL << FDCAN_IR_RF1L_Pos) /*!< 0x00000080 */
  3783. #define FDCAN_IR_RF1L FDCAN_IR_RF1L_Msk /*!<Rx FIFO 1 Message Lost */
  3784. #define FDCAN_IR_HPM_Pos (8U)
  3785. #define FDCAN_IR_HPM_Msk (0x1UL << FDCAN_IR_HPM_Pos) /*!< 0x00000100 */
  3786. #define FDCAN_IR_HPM FDCAN_IR_HPM_Msk /*!<High Priority Message */
  3787. #define FDCAN_IR_TC_Pos (9U)
  3788. #define FDCAN_IR_TC_Msk (0x1UL << FDCAN_IR_TC_Pos) /*!< 0x00000200 */
  3789. #define FDCAN_IR_TC FDCAN_IR_TC_Msk /*!<Transmission Completed */
  3790. #define FDCAN_IR_TCF_Pos (10U)
  3791. #define FDCAN_IR_TCF_Msk (0x1UL << FDCAN_IR_TCF_Pos) /*!< 0x00000400 */
  3792. #define FDCAN_IR_TCF FDCAN_IR_TCF_Msk /*!<Transmission Cancellation Finished */
  3793. #define FDCAN_IR_TFE_Pos (11U)
  3794. #define FDCAN_IR_TFE_Msk (0x1UL << FDCAN_IR_TFE_Pos) /*!< 0x00000800 */
  3795. #define FDCAN_IR_TFE FDCAN_IR_TFE_Msk /*!<Tx FIFO Empty */
  3796. #define FDCAN_IR_TEFN_Pos (12U)
  3797. #define FDCAN_IR_TEFN_Msk (0x1UL << FDCAN_IR_TEFN_Pos) /*!< 0x00001000 */
  3798. #define FDCAN_IR_TEFN FDCAN_IR_TEFN_Msk /*!<Tx Event FIFO New Entry */
  3799. #define FDCAN_IR_TEFW_Pos (13U)
  3800. #define FDCAN_IR_TEFW_Msk (0x1UL << FDCAN_IR_TEFW_Pos) /*!< 0x00002000 */
  3801. #define FDCAN_IR_TEFW FDCAN_IR_TEFW_Msk /*!<Tx Event FIFO Watermark Reached */
  3802. #define FDCAN_IR_TEFF_Pos (14U)
  3803. #define FDCAN_IR_TEFF_Msk (0x1UL << FDCAN_IR_TEFF_Pos) /*!< 0x00004000 */
  3804. #define FDCAN_IR_TEFF FDCAN_IR_TEFF_Msk /*!<Tx Event FIFO Full */
  3805. #define FDCAN_IR_TEFL_Pos (15U)
  3806. #define FDCAN_IR_TEFL_Msk (0x1UL << FDCAN_IR_TEFL_Pos) /*!< 0x00008000 */
  3807. #define FDCAN_IR_TEFL FDCAN_IR_TEFL_Msk /*!<Tx Event FIFO Element Lost */
  3808. #define FDCAN_IR_TSW_Pos (16U)
  3809. #define FDCAN_IR_TSW_Msk (0x1UL << FDCAN_IR_TSW_Pos) /*!< 0x00010000 */
  3810. #define FDCAN_IR_TSW FDCAN_IR_TSW_Msk /*!<Timestamp Wraparound */
  3811. #define FDCAN_IR_MRAF_Pos (17U)
  3812. #define FDCAN_IR_MRAF_Msk (0x1UL << FDCAN_IR_MRAF_Pos) /*!< 0x00020000 */
  3813. #define FDCAN_IR_MRAF FDCAN_IR_MRAF_Msk /*!<Message RAM Access Failure */
  3814. #define FDCAN_IR_TOO_Pos (18U)
  3815. #define FDCAN_IR_TOO_Msk (0x1UL << FDCAN_IR_TOO_Pos) /*!< 0x00040000 */
  3816. #define FDCAN_IR_TOO FDCAN_IR_TOO_Msk /*!<Timeout Occurred */
  3817. #define FDCAN_IR_DRX_Pos (19U)
  3818. #define FDCAN_IR_DRX_Msk (0x1UL << FDCAN_IR_DRX_Pos) /*!< 0x00080000 */
  3819. #define FDCAN_IR_DRX FDCAN_IR_DRX_Msk /*!<Message stored to Dedicated Rx Buffer */
  3820. #define FDCAN_IR_ELO_Pos (22U)
  3821. #define FDCAN_IR_ELO_Msk (0x1UL << FDCAN_IR_ELO_Pos) /*!< 0x00400000 */
  3822. #define FDCAN_IR_ELO FDCAN_IR_ELO_Msk /*!<Error Logging Overflow */
  3823. #define FDCAN_IR_EP_Pos (23U)
  3824. #define FDCAN_IR_EP_Msk (0x1UL << FDCAN_IR_EP_Pos) /*!< 0x00800000 */
  3825. #define FDCAN_IR_EP FDCAN_IR_EP_Msk /*!<Error Passive */
  3826. #define FDCAN_IR_EW_Pos (24U)
  3827. #define FDCAN_IR_EW_Msk (0x1UL << FDCAN_IR_EW_Pos) /*!< 0x01000000 */
  3828. #define FDCAN_IR_EW FDCAN_IR_EW_Msk /*!<Warning Status */
  3829. #define FDCAN_IR_BO_Pos (25U)
  3830. #define FDCAN_IR_BO_Msk (0x1UL << FDCAN_IR_BO_Pos) /*!< 0x02000000 */
  3831. #define FDCAN_IR_BO FDCAN_IR_BO_Msk /*!<Bus_Off Status */
  3832. #define FDCAN_IR_WDI_Pos (26U)
  3833. #define FDCAN_IR_WDI_Msk (0x1UL << FDCAN_IR_WDI_Pos) /*!< 0x04000000 */
  3834. #define FDCAN_IR_WDI FDCAN_IR_WDI_Msk /*!<Watchdog Interrupt */
  3835. #define FDCAN_IR_PEA_Pos (27U)
  3836. #define FDCAN_IR_PEA_Msk (0x1UL << FDCAN_IR_PEA_Pos) /*!< 0x08000000 */
  3837. #define FDCAN_IR_PEA FDCAN_IR_PEA_Msk /*!<Protocol Error in Arbitration Phase */
  3838. #define FDCAN_IR_PED_Pos (28U)
  3839. #define FDCAN_IR_PED_Msk (0x1UL << FDCAN_IR_PED_Pos) /*!< 0x10000000 */
  3840. #define FDCAN_IR_PED FDCAN_IR_PED_Msk /*!<Protocol Error in Data Phase */
  3841. #define FDCAN_IR_ARA_Pos (29U)
  3842. #define FDCAN_IR_ARA_Msk (0x1UL << FDCAN_IR_ARA_Pos) /*!< 0x20000000 */
  3843. #define FDCAN_IR_ARA FDCAN_IR_ARA_Msk /*!<Access to Reserved Address */
  3844. /***************** Bit definition for FDCAN_IE register **********************/
  3845. #define FDCAN_IE_RF0NE_Pos (0U)
  3846. #define FDCAN_IE_RF0NE_Msk (0x1UL << FDCAN_IE_RF0NE_Pos) /*!< 0x00000001 */
  3847. #define FDCAN_IE_RF0NE FDCAN_IE_RF0NE_Msk /*!<Rx FIFO 0 New Message Enable */
  3848. #define FDCAN_IE_RF0WE_Pos (1U)
  3849. #define FDCAN_IE_RF0WE_Msk (0x1UL << FDCAN_IE_RF0WE_Pos) /*!< 0x00000002 */
  3850. #define FDCAN_IE_RF0WE FDCAN_IE_RF0WE_Msk /*!<Rx FIFO 0 Watermark Reached Enable */
  3851. #define FDCAN_IE_RF0FE_Pos (2U)
  3852. #define FDCAN_IE_RF0FE_Msk (0x1UL << FDCAN_IE_RF0FE_Pos) /*!< 0x00000004 */
  3853. #define FDCAN_IE_RF0FE FDCAN_IE_RF0FE_Msk /*!<Rx FIFO 0 Full Enable */
  3854. #define FDCAN_IE_RF0LE_Pos (3U)
  3855. #define FDCAN_IE_RF0LE_Msk (0x1UL << FDCAN_IE_RF0LE_Pos) /*!< 0x00000008 */
  3856. #define FDCAN_IE_RF0LE FDCAN_IE_RF0LE_Msk /*!<Rx FIFO 0 Message Lost Enable */
  3857. #define FDCAN_IE_RF1NE_Pos (4U)
  3858. #define FDCAN_IE_RF1NE_Msk (0x1UL << FDCAN_IE_RF1NE_Pos) /*!< 0x00000010 */
  3859. #define FDCAN_IE_RF1NE FDCAN_IE_RF1NE_Msk /*!<Rx FIFO 1 New Message Enable */
  3860. #define FDCAN_IE_RF1WE_Pos (5U)
  3861. #define FDCAN_IE_RF1WE_Msk (0x1UL << FDCAN_IE_RF1WE_Pos) /*!< 0x00000020 */
  3862. #define FDCAN_IE_RF1WE FDCAN_IE_RF1WE_Msk /*!<Rx FIFO 1 Watermark Reached Enable */
  3863. #define FDCAN_IE_RF1FE_Pos (6U)
  3864. #define FDCAN_IE_RF1FE_Msk (0x1UL << FDCAN_IE_RF1FE_Pos) /*!< 0x00000040 */
  3865. #define FDCAN_IE_RF1FE FDCAN_IE_RF1FE_Msk /*!<Rx FIFO 1 Full Enable */
  3866. #define FDCAN_IE_RF1LE_Pos (7U)
  3867. #define FDCAN_IE_RF1LE_Msk (0x1UL << FDCAN_IE_RF1LE_Pos) /*!< 0x00000080 */
  3868. #define FDCAN_IE_RF1LE FDCAN_IE_RF1LE_Msk /*!<Rx FIFO 1 Message Lost Enable */
  3869. #define FDCAN_IE_HPME_Pos (8U)
  3870. #define FDCAN_IE_HPME_Msk (0x1UL << FDCAN_IE_HPME_Pos) /*!< 0x00000100 */
  3871. #define FDCAN_IE_HPME FDCAN_IE_HPME_Msk /*!<High Priority Message Enable */
  3872. #define FDCAN_IE_TCE_Pos (9U)
  3873. #define FDCAN_IE_TCE_Msk (0x1UL << FDCAN_IE_TCE_Pos) /*!< 0x00000200 */
  3874. #define FDCAN_IE_TCE FDCAN_IE_TCE_Msk /*!<Transmission Completed Enable */
  3875. #define FDCAN_IE_TCFE_Pos (10U)
  3876. #define FDCAN_IE_TCFE_Msk (0x1UL << FDCAN_IE_TCFE_Pos) /*!< 0x00000400 */
  3877. #define FDCAN_IE_TCFE FDCAN_IE_TCFE_Msk /*!<Transmission Cancellation Finished Enable */
  3878. #define FDCAN_IE_TFEE_Pos (11U)
  3879. #define FDCAN_IE_TFEE_Msk (0x1UL << FDCAN_IE_TFEE_Pos) /*!< 0x00000800 */
  3880. #define FDCAN_IE_TFEE FDCAN_IE_TFEE_Msk /*!<Tx FIFO Empty Enable */
  3881. #define FDCAN_IE_TEFNE_Pos (12U)
  3882. #define FDCAN_IE_TEFNE_Msk (0x1UL << FDCAN_IE_TEFNE_Pos) /*!< 0x00001000 */
  3883. #define FDCAN_IE_TEFNE FDCAN_IE_TEFNE_Msk /*!<Tx Event FIFO New Entry Enable */
  3884. #define FDCAN_IE_TEFWE_Pos (13U)
  3885. #define FDCAN_IE_TEFWE_Msk (0x1UL << FDCAN_IE_TEFWE_Pos) /*!< 0x00002000 */
  3886. #define FDCAN_IE_TEFWE FDCAN_IE_TEFWE_Msk /*!<Tx Event FIFO Watermark Reached Enable */
  3887. #define FDCAN_IE_TEFFE_Pos (14U)
  3888. #define FDCAN_IE_TEFFE_Msk (0x1UL << FDCAN_IE_TEFFE_Pos) /*!< 0x00004000 */
  3889. #define FDCAN_IE_TEFFE FDCAN_IE_TEFFE_Msk /*!<Tx Event FIFO Full Enable */
  3890. #define FDCAN_IE_TEFLE_Pos (15U)
  3891. #define FDCAN_IE_TEFLE_Msk (0x1UL << FDCAN_IE_TEFLE_Pos) /*!< 0x00008000 */
  3892. #define FDCAN_IE_TEFLE FDCAN_IE_TEFLE_Msk /*!<Tx Event FIFO Element Lost Enable */
  3893. #define FDCAN_IE_TSWE_Pos (16U)
  3894. #define FDCAN_IE_TSWE_Msk (0x1UL << FDCAN_IE_TSWE_Pos) /*!< 0x00010000 */
  3895. #define FDCAN_IE_TSWE FDCAN_IE_TSWE_Msk /*!<Timestamp Wraparound Enable */
  3896. #define FDCAN_IE_MRAFE_Pos (17U)
  3897. #define FDCAN_IE_MRAFE_Msk (0x1UL << FDCAN_IE_MRAFE_Pos) /*!< 0x00020000 */
  3898. #define FDCAN_IE_MRAFE FDCAN_IE_MRAFE_Msk /*!<Message RAM Access Failure Enable */
  3899. #define FDCAN_IE_TOOE_Pos (18U)
  3900. #define FDCAN_IE_TOOE_Msk (0x1UL << FDCAN_IE_TOOE_Pos) /*!< 0x00040000 */
  3901. #define FDCAN_IE_TOOE FDCAN_IE_TOOE_Msk /*!<Timeout Occurred Enable */
  3902. #define FDCAN_IE_DRXE_Pos (19U)
  3903. #define FDCAN_IE_DRXE_Msk (0x1UL << FDCAN_IE_DRXE_Pos) /*!< 0x00080000 */
  3904. #define FDCAN_IE_DRXE FDCAN_IE_DRXE_Msk /*!<Message stored to Dedicated Rx Buffer Enable */
  3905. #define FDCAN_IE_BECE_Pos (20U)
  3906. #define FDCAN_IE_BECE_Msk (0x1UL << FDCAN_IE_BECE_Pos) /*!< 0x00100000 */
  3907. #define FDCAN_IE_BECE FDCAN_IE_BECE_Msk /*!<Bit Error Corrected Interrupt Enable */
  3908. #define FDCAN_IE_BEUE_Pos (21U)
  3909. #define FDCAN_IE_BEUE_Msk (0x1UL << FDCAN_IE_BEUE_Pos) /*!< 0x00200000 */
  3910. #define FDCAN_IE_BEUE FDCAN_IE_BEUE_Msk /*!<Bit Error Uncorrected Interrupt Enable */
  3911. #define FDCAN_IE_ELOE_Pos (22U)
  3912. #define FDCAN_IE_ELOE_Msk (0x1UL << FDCAN_IE_ELOE_Pos) /*!< 0x00400000 */
  3913. #define FDCAN_IE_ELOE FDCAN_IE_ELOE_Msk /*!<Error Logging Overflow Enable */
  3914. #define FDCAN_IE_EPE_Pos (23U)
  3915. #define FDCAN_IE_EPE_Msk (0x1UL << FDCAN_IE_EPE_Pos) /*!< 0x00800000 */
  3916. #define FDCAN_IE_EPE FDCAN_IE_EPE_Msk /*!<Error Passive Enable */
  3917. #define FDCAN_IE_EWE_Pos (24U)
  3918. #define FDCAN_IE_EWE_Msk (0x1UL << FDCAN_IE_EWE_Pos) /*!< 0x01000000 */
  3919. #define FDCAN_IE_EWE FDCAN_IE_EWE_Msk /*!<Warning Status Enable */
  3920. #define FDCAN_IE_BOE_Pos (25U)
  3921. #define FDCAN_IE_BOE_Msk (0x1UL << FDCAN_IE_BOE_Pos) /*!< 0x02000000 */
  3922. #define FDCAN_IE_BOE FDCAN_IE_BOE_Msk /*!<Bus_Off Status Enable */
  3923. #define FDCAN_IE_WDIE_Pos (26U)
  3924. #define FDCAN_IE_WDIE_Msk (0x1UL << FDCAN_IE_WDIE_Pos) /*!< 0x04000000 */
  3925. #define FDCAN_IE_WDIE FDCAN_IE_WDIE_Msk /*!<Watchdog Interrupt Enable */
  3926. #define FDCAN_IE_PEAE_Pos (27U)
  3927. #define FDCAN_IE_PEAE_Msk (0x1UL << FDCAN_IE_PEAE_Pos) /*!< 0x08000000 */
  3928. #define FDCAN_IE_PEAE FDCAN_IE_PEAE_Msk /*!<Protocol Error in Arbitration Phase Enable */
  3929. #define FDCAN_IE_PEDE_Pos (28U)
  3930. #define FDCAN_IE_PEDE_Msk (0x1UL << FDCAN_IE_PEDE_Pos) /*!< 0x10000000 */
  3931. #define FDCAN_IE_PEDE FDCAN_IE_PEDE_Msk /*!<Protocol Error in Data Phase Enable */
  3932. #define FDCAN_IE_ARAE_Pos (29U)
  3933. #define FDCAN_IE_ARAE_Msk (0x1UL << FDCAN_IE_ARAE_Pos) /*!< 0x20000000 */
  3934. #define FDCAN_IE_ARAE FDCAN_IE_ARAE_Msk /*!<Access to Reserved Address Enable */
  3935. /***************** Bit definition for FDCAN_ILS register **********************/
  3936. #define FDCAN_ILS_RF0NL_Pos (0U)
  3937. #define FDCAN_ILS_RF0NL_Msk (0x1UL << FDCAN_ILS_RF0NL_Pos) /*!< 0x00000001 */
  3938. #define FDCAN_ILS_RF0NL FDCAN_ILS_RF0NL_Msk /*!<Rx FIFO 0 New Message Line */
  3939. #define FDCAN_ILS_RF0WL_Pos (1U)
  3940. #define FDCAN_ILS_RF0WL_Msk (0x1UL << FDCAN_ILS_RF0WL_Pos) /*!< 0x00000002 */
  3941. #define FDCAN_ILS_RF0WL FDCAN_ILS_RF0WL_Msk /*!<Rx FIFO 0 Watermark Reached Line */
  3942. #define FDCAN_ILS_RF0FL_Pos (2U)
  3943. #define FDCAN_ILS_RF0FL_Msk (0x1UL << FDCAN_ILS_RF0FL_Pos) /*!< 0x00000004 */
  3944. #define FDCAN_ILS_RF0FL FDCAN_ILS_RF0FL_Msk /*!<Rx FIFO 0 Full Line */
  3945. #define FDCAN_ILS_RF0LL_Pos (3U)
  3946. #define FDCAN_ILS_RF0LL_Msk (0x1UL << FDCAN_ILS_RF0LL_Pos) /*!< 0x00000008 */
  3947. #define FDCAN_ILS_RF0LL FDCAN_ILS_RF0LL_Msk /*!<Rx FIFO 0 Message Lost Line */
  3948. #define FDCAN_ILS_RF1NL_Pos (4U)
  3949. #define FDCAN_ILS_RF1NL_Msk (0x1UL << FDCAN_ILS_RF1NL_Pos) /*!< 0x00000010 */
  3950. #define FDCAN_ILS_RF1NL FDCAN_ILS_RF1NL_Msk /*!<Rx FIFO 1 New Message Line */
  3951. #define FDCAN_ILS_RF1WL_Pos (5U)
  3952. #define FDCAN_ILS_RF1WL_Msk (0x1UL << FDCAN_ILS_RF1WL_Pos) /*!< 0x00000020 */
  3953. #define FDCAN_ILS_RF1WL FDCAN_ILS_RF1WL_Msk /*!<Rx FIFO 1 Watermark Reached Line */
  3954. #define FDCAN_ILS_RF1FL_Pos (6U)
  3955. #define FDCAN_ILS_RF1FL_Msk (0x1UL << FDCAN_ILS_RF1FL_Pos) /*!< 0x00000040 */
  3956. #define FDCAN_ILS_RF1FL FDCAN_ILS_RF1FL_Msk /*!<Rx FIFO 1 Full Line */
  3957. #define FDCAN_ILS_RF1LL_Pos (7U)
  3958. #define FDCAN_ILS_RF1LL_Msk (0x1UL << FDCAN_ILS_RF1LL_Pos) /*!< 0x00000080 */
  3959. #define FDCAN_ILS_RF1LL FDCAN_ILS_RF1LL_Msk /*!<Rx FIFO 1 Message Lost Line */
  3960. #define FDCAN_ILS_HPML_Pos (8U)
  3961. #define FDCAN_ILS_HPML_Msk (0x1UL << FDCAN_ILS_HPML_Pos) /*!< 0x00000100 */
  3962. #define FDCAN_ILS_HPML FDCAN_ILS_HPML_Msk /*!<High Priority Message Line */
  3963. #define FDCAN_ILS_TCL_Pos (9U)
  3964. #define FDCAN_ILS_TCL_Msk (0x1UL << FDCAN_ILS_TCL_Pos) /*!< 0x00000200 */
  3965. #define FDCAN_ILS_TCL FDCAN_ILS_TCL_Msk /*!<Transmission Completed Line */
  3966. #define FDCAN_ILS_TCFL_Pos (10U)
  3967. #define FDCAN_ILS_TCFL_Msk (0x1UL << FDCAN_ILS_TCFL_Pos) /*!< 0x00000400 */
  3968. #define FDCAN_ILS_TCFL FDCAN_ILS_TCFL_Msk /*!<Transmission Cancellation Finished Line */
  3969. #define FDCAN_ILS_TFEL_Pos (11U)
  3970. #define FDCAN_ILS_TFEL_Msk (0x1UL << FDCAN_ILS_TFEL_Pos) /*!< 0x00000800 */
  3971. #define FDCAN_ILS_TFEL FDCAN_ILS_TFEL_Msk /*!<Tx FIFO Empty Line */
  3972. #define FDCAN_ILS_TEFNL_Pos (12U)
  3973. #define FDCAN_ILS_TEFNL_Msk (0x1UL << FDCAN_ILS_TEFNL_Pos) /*!< 0x00001000 */
  3974. #define FDCAN_ILS_TEFNL FDCAN_ILS_TEFNL_Msk /*!<Tx Event FIFO New Entry Line */
  3975. #define FDCAN_ILS_TEFWL_Pos (13U)
  3976. #define FDCAN_ILS_TEFWL_Msk (0x1UL << FDCAN_ILS_TEFWL_Pos) /*!< 0x00002000 */
  3977. #define FDCAN_ILS_TEFWL FDCAN_ILS_TEFWL_Msk /*!<Tx Event FIFO Watermark Reached Line */
  3978. #define FDCAN_ILS_TEFFL_Pos (14U)
  3979. #define FDCAN_ILS_TEFFL_Msk (0x1UL << FDCAN_ILS_TEFFL_Pos) /*!< 0x00004000 */
  3980. #define FDCAN_ILS_TEFFL FDCAN_ILS_TEFFL_Msk /*!<Tx Event FIFO Full Line */
  3981. #define FDCAN_ILS_TEFLL_Pos (15U)
  3982. #define FDCAN_ILS_TEFLL_Msk (0x1UL << FDCAN_ILS_TEFLL_Pos) /*!< 0x00008000 */
  3983. #define FDCAN_ILS_TEFLL FDCAN_ILS_TEFLL_Msk /*!<Tx Event FIFO Element Lost Line */
  3984. #define FDCAN_ILS_TSWL_Pos (16U)
  3985. #define FDCAN_ILS_TSWL_Msk (0x1UL << FDCAN_ILS_TSWL_Pos) /*!< 0x00010000 */
  3986. #define FDCAN_ILS_TSWL FDCAN_ILS_TSWL_Msk /*!<Timestamp Wraparound Line */
  3987. #define FDCAN_ILS_MRAFE_Pos (17U)
  3988. #define FDCAN_ILS_MRAFE_Msk (0x1UL << FDCAN_ILS_MRAFE_Pos) /*!< 0x00020000 */
  3989. #define FDCAN_ILS_MRAFE FDCAN_ILS_MRAFE_Msk /*!<Message RAM Access Failure Line */
  3990. #define FDCAN_ILS_TOOE_Pos (18U)
  3991. #define FDCAN_ILS_TOOE_Msk (0x1UL << FDCAN_ILS_TOOE_Pos) /*!< 0x00040000 */
  3992. #define FDCAN_ILS_TOOE FDCAN_ILS_TOOE_Msk /*!<Timeout Occurred Line */
  3993. #define FDCAN_ILS_DRXE_Pos (19U)
  3994. #define FDCAN_ILS_DRXE_Msk (0x1UL << FDCAN_ILS_DRXE_Pos) /*!< 0x00080000 */
  3995. #define FDCAN_ILS_DRXE FDCAN_ILS_DRXE_Msk /*!<Message stored to Dedicated Rx Buffer Line */
  3996. #define FDCAN_ILS_BECE_Pos (20U)
  3997. #define FDCAN_ILS_BECE_Msk (0x1UL << FDCAN_ILS_BECE_Pos) /*!< 0x00100000 */
  3998. #define FDCAN_ILS_BECE FDCAN_ILS_BECE_Msk /*!<Bit Error Corrected Interrupt Line */
  3999. #define FDCAN_ILS_BEUE_Pos (21U)
  4000. #define FDCAN_ILS_BEUE_Msk (0x1UL << FDCAN_ILS_BEUE_Pos) /*!< 0x00200000 */
  4001. #define FDCAN_ILS_BEUE FDCAN_ILS_BEUE_Msk /*!<Bit Error Uncorrected Interrupt Line */
  4002. #define FDCAN_ILS_ELOE_Pos (22U)
  4003. #define FDCAN_ILS_ELOE_Msk (0x1UL << FDCAN_ILS_ELOE_Pos) /*!< 0x00400000 */
  4004. #define FDCAN_ILS_ELOE FDCAN_ILS_ELOE_Msk /*!<Error Logging Overflow Line */
  4005. #define FDCAN_ILS_EPE_Pos (23U)
  4006. #define FDCAN_ILS_EPE_Msk (0x1UL << FDCAN_ILS_EPE_Pos) /*!< 0x00800000 */
  4007. #define FDCAN_ILS_EPE FDCAN_ILS_EPE_Msk /*!<Error Passive Line */
  4008. #define FDCAN_ILS_EWE_Pos (24U)
  4009. #define FDCAN_ILS_EWE_Msk (0x1UL << FDCAN_ILS_EWE_Pos) /*!< 0x01000000 */
  4010. #define FDCAN_ILS_EWE FDCAN_ILS_EWE_Msk /*!<Warning Status Line */
  4011. #define FDCAN_ILS_BOE_Pos (25U)
  4012. #define FDCAN_ILS_BOE_Msk (0x1UL << FDCAN_ILS_BOE_Pos) /*!< 0x02000000 */
  4013. #define FDCAN_ILS_BOE FDCAN_ILS_BOE_Msk /*!<Bus_Off Status Line */
  4014. #define FDCAN_ILS_WDIE_Pos (26U)
  4015. #define FDCAN_ILS_WDIE_Msk (0x1UL << FDCAN_ILS_WDIE_Pos) /*!< 0x04000000 */
  4016. #define FDCAN_ILS_WDIE FDCAN_ILS_WDIE_Msk /*!<Watchdog Interrupt Line */
  4017. #define FDCAN_ILS_PEAE_Pos (27U)
  4018. #define FDCAN_ILS_PEAE_Msk (0x1UL << FDCAN_ILS_PEAE_Pos) /*!< 0x08000000 */
  4019. #define FDCAN_ILS_PEAE FDCAN_ILS_PEAE_Msk /*!<Protocol Error in Arbitration Phase Line */
  4020. #define FDCAN_ILS_PEDE_Pos (28U)
  4021. #define FDCAN_ILS_PEDE_Msk (0x1UL << FDCAN_ILS_PEDE_Pos) /*!< 0x10000000 */
  4022. #define FDCAN_ILS_PEDE FDCAN_ILS_PEDE_Msk /*!<Protocol Error in Data Phase Line */
  4023. #define FDCAN_ILS_ARAE_Pos (29U)
  4024. #define FDCAN_ILS_ARAE_Msk (0x1UL << FDCAN_ILS_ARAE_Pos) /*!< 0x20000000 */
  4025. #define FDCAN_ILS_ARAE FDCAN_ILS_ARAE_Msk /*!<Access to Reserved Address Line */
  4026. /***************** Bit definition for FDCAN_ILE register **********************/
  4027. #define FDCAN_ILE_EINT0_Pos (0U)
  4028. #define FDCAN_ILE_EINT0_Msk (0x1UL << FDCAN_ILE_EINT0_Pos) /*!< 0x00000001 */
  4029. #define FDCAN_ILE_EINT0 FDCAN_ILE_EINT0_Msk /*!<Enable Interrupt Line 0 */
  4030. #define FDCAN_ILE_EINT1_Pos (1U)
  4031. #define FDCAN_ILE_EINT1_Msk (0x1UL << FDCAN_ILE_EINT1_Pos) /*!< 0x00000002 */
  4032. #define FDCAN_ILE_EINT1 FDCAN_ILE_EINT1_Msk /*!<Enable Interrupt Line 1 */
  4033. /***************** Bit definition for FDCAN_GFC register **********************/
  4034. #define FDCAN_GFC_RRFE_Pos (0U)
  4035. #define FDCAN_GFC_RRFE_Msk (0x1UL << FDCAN_GFC_RRFE_Pos) /*!< 0x00000001 */
  4036. #define FDCAN_GFC_RRFE FDCAN_GFC_RRFE_Msk /*!<Reject Remote Frames Extended */
  4037. #define FDCAN_GFC_RRFS_Pos (1U)
  4038. #define FDCAN_GFC_RRFS_Msk (0x1UL << FDCAN_GFC_RRFS_Pos) /*!< 0x00000002 */
  4039. #define FDCAN_GFC_RRFS FDCAN_GFC_RRFS_Msk /*!<Reject Remote Frames Standard */
  4040. #define FDCAN_GFC_ANFE_Pos (2U)
  4041. #define FDCAN_GFC_ANFE_Msk (0x3UL << FDCAN_GFC_ANFE_Pos) /*!< 0x0000000C */
  4042. #define FDCAN_GFC_ANFE FDCAN_GFC_ANFE_Msk /*!<Accept Non-matching Frames Extended */
  4043. #define FDCAN_GFC_ANFS_Pos (4U)
  4044. #define FDCAN_GFC_ANFS_Msk (0x3UL << FDCAN_GFC_ANFS_Pos) /*!< 0x00000030 */
  4045. #define FDCAN_GFC_ANFS FDCAN_GFC_ANFS_Msk /*!<Accept Non-matching Frames Standard */
  4046. /***************** Bit definition for FDCAN_SIDFC register ********************/
  4047. #define FDCAN_SIDFC_FLSSA_Pos (2U)
  4048. #define FDCAN_SIDFC_FLSSA_Msk (0x3FFFUL << FDCAN_SIDFC_FLSSA_Pos) /*!< 0x0000FFFC */
  4049. #define FDCAN_SIDFC_FLSSA FDCAN_SIDFC_FLSSA_Msk /*!<Filter List Standard Start Address */
  4050. #define FDCAN_SIDFC_LSS_Pos (16U)
  4051. #define FDCAN_SIDFC_LSS_Msk (0xFFUL << FDCAN_SIDFC_LSS_Pos) /*!< 0x00FF0000 */
  4052. #define FDCAN_SIDFC_LSS FDCAN_SIDFC_LSS_Msk /*!<List Size Standard */
  4053. /***************** Bit definition for FDCAN_XIDFC register ********************/
  4054. #define FDCAN_XIDFC_FLESA_Pos (2U)
  4055. #define FDCAN_XIDFC_FLESA_Msk (0x3FFFUL << FDCAN_XIDFC_FLESA_Pos) /*!< 0x0000FFFC */
  4056. #define FDCAN_XIDFC_FLESA FDCAN_XIDFC_FLESA_Msk /*!<Filter List Standard Start Address */
  4057. #define FDCAN_XIDFC_LSE_Pos (16U)
  4058. #define FDCAN_XIDFC_LSE_Msk (0x7FUL << FDCAN_XIDFC_LSE_Pos) /*!< 0x007F0000 */
  4059. #define FDCAN_XIDFC_LSE FDCAN_XIDFC_LSE_Msk /*!<List Size Extended */
  4060. /***************** Bit definition for FDCAN_XIDAM register ********************/
  4061. #define FDCAN_XIDAM_EIDM_Pos (0U)
  4062. #define FDCAN_XIDAM_EIDM_Msk (0x1FFFFFFFUL << FDCAN_XIDAM_EIDM_Pos) /*!< 0x1FFFFFFF */
  4063. #define FDCAN_XIDAM_EIDM FDCAN_XIDAM_EIDM_Msk /*!<Extended ID Mask */
  4064. /***************** Bit definition for FDCAN_HPMS register *********************/
  4065. #define FDCAN_HPMS_BIDX_Pos (0U)
  4066. #define FDCAN_HPMS_BIDX_Msk (0x3FUL << FDCAN_HPMS_BIDX_Pos) /*!< 0x0000003F */
  4067. #define FDCAN_HPMS_BIDX FDCAN_HPMS_BIDX_Msk /*!<Buffer Index */
  4068. #define FDCAN_HPMS_MSI_Pos (6U)
  4069. #define FDCAN_HPMS_MSI_Msk (0x3UL << FDCAN_HPMS_MSI_Pos) /*!< 0x000000C0 */
  4070. #define FDCAN_HPMS_MSI FDCAN_HPMS_MSI_Msk /*!<Message Storage Indicator */
  4071. #define FDCAN_HPMS_FIDX_Pos (8U)
  4072. #define FDCAN_HPMS_FIDX_Msk (0x7FUL << FDCAN_HPMS_FIDX_Pos) /*!< 0x00007F00 */
  4073. #define FDCAN_HPMS_FIDX FDCAN_HPMS_FIDX_Msk /*!<Filter Index */
  4074. #define FDCAN_HPMS_FLST_Pos (15U)
  4075. #define FDCAN_HPMS_FLST_Msk (0x1UL << FDCAN_HPMS_FLST_Pos) /*!< 0x00008000 */
  4076. #define FDCAN_HPMS_FLST FDCAN_HPMS_FLST_Msk /*!<Filter List */
  4077. /***************** Bit definition for FDCAN_NDAT1 register ********************/
  4078. #define FDCAN_NDAT1_ND0_Pos (0U)
  4079. #define FDCAN_NDAT1_ND0_Msk (0x1UL << FDCAN_NDAT1_ND0_Pos) /*!< 0x00000001 */
  4080. #define FDCAN_NDAT1_ND0 FDCAN_NDAT1_ND0_Msk /*!<New Data flag of Rx Buffer 0 */
  4081. #define FDCAN_NDAT1_ND1_Pos (1U)
  4082. #define FDCAN_NDAT1_ND1_Msk (0x1UL << FDCAN_NDAT1_ND1_Pos) /*!< 0x00000002 */
  4083. #define FDCAN_NDAT1_ND1 FDCAN_NDAT1_ND1_Msk /*!<New Data flag of Rx Buffer 1 */
  4084. #define FDCAN_NDAT1_ND2_Pos (2U)
  4085. #define FDCAN_NDAT1_ND2_Msk (0x1UL << FDCAN_NDAT1_ND2_Pos) /*!< 0x00000004 */
  4086. #define FDCAN_NDAT1_ND2 FDCAN_NDAT1_ND2_Msk /*!<New Data flag of Rx Buffer 2 */
  4087. #define FDCAN_NDAT1_ND3_Pos (3U)
  4088. #define FDCAN_NDAT1_ND3_Msk (0x1UL << FDCAN_NDAT1_ND3_Pos) /*!< 0x00000008 */
  4089. #define FDCAN_NDAT1_ND3 FDCAN_NDAT1_ND3_Msk /*!<New Data flag of Rx Buffer 3 */
  4090. #define FDCAN_NDAT1_ND4_Pos (4U)
  4091. #define FDCAN_NDAT1_ND4_Msk (0x1UL << FDCAN_NDAT1_ND4_Pos) /*!< 0x00000010 */
  4092. #define FDCAN_NDAT1_ND4 FDCAN_NDAT1_ND4_Msk /*!<New Data flag of Rx Buffer 4 */
  4093. #define FDCAN_NDAT1_ND5_Pos (5U)
  4094. #define FDCAN_NDAT1_ND5_Msk (0x1UL << FDCAN_NDAT1_ND5_Pos) /*!< 0x00000020 */
  4095. #define FDCAN_NDAT1_ND5 FDCAN_NDAT1_ND5_Msk /*!<New Data flag of Rx Buffer 5 */
  4096. #define FDCAN_NDAT1_ND6_Pos (6U)
  4097. #define FDCAN_NDAT1_ND6_Msk (0x1UL << FDCAN_NDAT1_ND6_Pos) /*!< 0x00000040 */
  4098. #define FDCAN_NDAT1_ND6 FDCAN_NDAT1_ND6_Msk /*!<New Data flag of Rx Buffer 6 */
  4099. #define FDCAN_NDAT1_ND7_Pos (7U)
  4100. #define FDCAN_NDAT1_ND7_Msk (0x1UL << FDCAN_NDAT1_ND7_Pos) /*!< 0x00000080 */
  4101. #define FDCAN_NDAT1_ND7 FDCAN_NDAT1_ND7_Msk /*!<New Data flag of Rx Buffer 7 */
  4102. #define FDCAN_NDAT1_ND8_Pos (8U)
  4103. #define FDCAN_NDAT1_ND8_Msk (0x1UL << FDCAN_NDAT1_ND8_Pos) /*!< 0x00000100 */
  4104. #define FDCAN_NDAT1_ND8 FDCAN_NDAT1_ND8_Msk /*!<New Data flag of Rx Buffer 8 */
  4105. #define FDCAN_NDAT1_ND9_Pos (9U)
  4106. #define FDCAN_NDAT1_ND9_Msk (0x1UL << FDCAN_NDAT1_ND9_Pos) /*!< 0x00000200 */
  4107. #define FDCAN_NDAT1_ND9 FDCAN_NDAT1_ND9_Msk /*!<New Data flag of Rx Buffer 9 */
  4108. #define FDCAN_NDAT1_ND10_Pos (10U)
  4109. #define FDCAN_NDAT1_ND10_Msk (0x1UL << FDCAN_NDAT1_ND10_Pos) /*!< 0x00000400 */
  4110. #define FDCAN_NDAT1_ND10 FDCAN_NDAT1_ND10_Msk /*!<New Data flag of Rx Buffer 10 */
  4111. #define FDCAN_NDAT1_ND11_Pos (11U)
  4112. #define FDCAN_NDAT1_ND11_Msk (0x1UL << FDCAN_NDAT1_ND11_Pos) /*!< 0x00000800 */
  4113. #define FDCAN_NDAT1_ND11 FDCAN_NDAT1_ND11_Msk /*!<New Data flag of Rx Buffer 11 */
  4114. #define FDCAN_NDAT1_ND12_Pos (12U)
  4115. #define FDCAN_NDAT1_ND12_Msk (0x1UL << FDCAN_NDAT1_ND12_Pos) /*!< 0x00001000 */
  4116. #define FDCAN_NDAT1_ND12 FDCAN_NDAT1_ND12_Msk /*!<New Data flag of Rx Buffer 12 */
  4117. #define FDCAN_NDAT1_ND13_Pos (13U)
  4118. #define FDCAN_NDAT1_ND13_Msk (0x1UL << FDCAN_NDAT1_ND13_Pos) /*!< 0x00002000 */
  4119. #define FDCAN_NDAT1_ND13 FDCAN_NDAT1_ND13_Msk /*!<New Data flag of Rx Buffer 13 */
  4120. #define FDCAN_NDAT1_ND14_Pos (14U)
  4121. #define FDCAN_NDAT1_ND14_Msk (0x1UL << FDCAN_NDAT1_ND14_Pos) /*!< 0x00004000 */
  4122. #define FDCAN_NDAT1_ND14 FDCAN_NDAT1_ND14_Msk /*!<New Data flag of Rx Buffer 14 */
  4123. #define FDCAN_NDAT1_ND15_Pos (15U)
  4124. #define FDCAN_NDAT1_ND15_Msk (0x1UL << FDCAN_NDAT1_ND15_Pos) /*!< 0x00008000 */
  4125. #define FDCAN_NDAT1_ND15 FDCAN_NDAT1_ND15_Msk /*!<New Data flag of Rx Buffer 15 */
  4126. #define FDCAN_NDAT1_ND16_Pos (16U)
  4127. #define FDCAN_NDAT1_ND16_Msk (0x1UL << FDCAN_NDAT1_ND16_Pos) /*!< 0x00010000 */
  4128. #define FDCAN_NDAT1_ND16 FDCAN_NDAT1_ND16_Msk /*!<New Data flag of Rx Buffer 16 */
  4129. #define FDCAN_NDAT1_ND17_Pos (17U)
  4130. #define FDCAN_NDAT1_ND17_Msk (0x1UL << FDCAN_NDAT1_ND17_Pos) /*!< 0x00020000 */
  4131. #define FDCAN_NDAT1_ND17 FDCAN_NDAT1_ND17_Msk /*!<New Data flag of Rx Buffer 17 */
  4132. #define FDCAN_NDAT1_ND18_Pos (18U)
  4133. #define FDCAN_NDAT1_ND18_Msk (0x1UL << FDCAN_NDAT1_ND18_Pos) /*!< 0x00040000 */
  4134. #define FDCAN_NDAT1_ND18 FDCAN_NDAT1_ND18_Msk /*!<New Data flag of Rx Buffer 18 */
  4135. #define FDCAN_NDAT1_ND19_Pos (19U)
  4136. #define FDCAN_NDAT1_ND19_Msk (0x1UL << FDCAN_NDAT1_ND19_Pos) /*!< 0x00080000 */
  4137. #define FDCAN_NDAT1_ND19 FDCAN_NDAT1_ND19_Msk /*!<New Data flag of Rx Buffer 19 */
  4138. #define FDCAN_NDAT1_ND20_Pos (20U)
  4139. #define FDCAN_NDAT1_ND20_Msk (0x1UL << FDCAN_NDAT1_ND20_Pos) /*!< 0x00100000 */
  4140. #define FDCAN_NDAT1_ND20 FDCAN_NDAT1_ND20_Msk /*!<New Data flag of Rx Buffer 20 */
  4141. #define FDCAN_NDAT1_ND21_Pos (21U)
  4142. #define FDCAN_NDAT1_ND21_Msk (0x1UL << FDCAN_NDAT1_ND21_Pos) /*!< 0x00200000 */
  4143. #define FDCAN_NDAT1_ND21 FDCAN_NDAT1_ND21_Msk /*!<New Data flag of Rx Buffer 21 */
  4144. #define FDCAN_NDAT1_ND22_Pos (22U)
  4145. #define FDCAN_NDAT1_ND22_Msk (0x1UL << FDCAN_NDAT1_ND22_Pos) /*!< 0x00400000 */
  4146. #define FDCAN_NDAT1_ND22 FDCAN_NDAT1_ND22_Msk /*!<New Data flag of Rx Buffer 22 */
  4147. #define FDCAN_NDAT1_ND23_Pos (23U)
  4148. #define FDCAN_NDAT1_ND23_Msk (0x1UL << FDCAN_NDAT1_ND23_Pos) /*!< 0x00800000 */
  4149. #define FDCAN_NDAT1_ND23 FDCAN_NDAT1_ND23_Msk /*!<New Data flag of Rx Buffer 23 */
  4150. #define FDCAN_NDAT1_ND24_Pos (24U)
  4151. #define FDCAN_NDAT1_ND24_Msk (0x1UL << FDCAN_NDAT1_ND24_Pos) /*!< 0x01000000 */
  4152. #define FDCAN_NDAT1_ND24 FDCAN_NDAT1_ND24_Msk /*!<New Data flag of Rx Buffer 24 */
  4153. #define FDCAN_NDAT1_ND25_Pos (25U)
  4154. #define FDCAN_NDAT1_ND25_Msk (0x1UL << FDCAN_NDAT1_ND25_Pos) /*!< 0x02000000 */
  4155. #define FDCAN_NDAT1_ND25 FDCAN_NDAT1_ND25_Msk /*!<New Data flag of Rx Buffer 25 */
  4156. #define FDCAN_NDAT1_ND26_Pos (26U)
  4157. #define FDCAN_NDAT1_ND26_Msk (0x1UL << FDCAN_NDAT1_ND26_Pos) /*!< 0x04000000 */
  4158. #define FDCAN_NDAT1_ND26 FDCAN_NDAT1_ND26_Msk /*!<New Data flag of Rx Buffer 26 */
  4159. #define FDCAN_NDAT1_ND27_Pos (27U)
  4160. #define FDCAN_NDAT1_ND27_Msk (0x1UL << FDCAN_NDAT1_ND27_Pos) /*!< 0x08000000 */
  4161. #define FDCAN_NDAT1_ND27 FDCAN_NDAT1_ND27_Msk /*!<New Data flag of Rx Buffer 27 */
  4162. #define FDCAN_NDAT1_ND28_Pos (28U)
  4163. #define FDCAN_NDAT1_ND28_Msk (0x1UL << FDCAN_NDAT1_ND28_Pos) /*!< 0x10000000 */
  4164. #define FDCAN_NDAT1_ND28 FDCAN_NDAT1_ND28_Msk /*!<New Data flag of Rx Buffer 28 */
  4165. #define FDCAN_NDAT1_ND29_Pos (29U)
  4166. #define FDCAN_NDAT1_ND29_Msk (0x1UL << FDCAN_NDAT1_ND29_Pos) /*!< 0x20000000 */
  4167. #define FDCAN_NDAT1_ND29 FDCAN_NDAT1_ND29_Msk /*!<New Data flag of Rx Buffer 29 */
  4168. #define FDCAN_NDAT1_ND30_Pos (30U)
  4169. #define FDCAN_NDAT1_ND30_Msk (0x1UL << FDCAN_NDAT1_ND30_Pos) /*!< 0x40000000 */
  4170. #define FDCAN_NDAT1_ND30 FDCAN_NDAT1_ND30_Msk /*!<New Data flag of Rx Buffer 30 */
  4171. #define FDCAN_NDAT1_ND31_Pos (31U)
  4172. #define FDCAN_NDAT1_ND31_Msk (0x1UL << FDCAN_NDAT1_ND31_Pos) /*!< 0x80000000 */
  4173. #define FDCAN_NDAT1_ND31 FDCAN_NDAT1_ND31_Msk /*!<New Data flag of Rx Buffer 31 */
  4174. /***************** Bit definition for FDCAN_NDAT2 register ********************/
  4175. #define FDCAN_NDAT2_ND32_Pos (0U)
  4176. #define FDCAN_NDAT2_ND32_Msk (0x1UL << FDCAN_NDAT2_ND32_Pos) /*!< 0x00000001 */
  4177. #define FDCAN_NDAT2_ND32 FDCAN_NDAT2_ND32_Msk /*!<New Data flag of Rx Buffer 32 */
  4178. #define FDCAN_NDAT2_ND33_Pos (1U)
  4179. #define FDCAN_NDAT2_ND33_Msk (0x1UL << FDCAN_NDAT2_ND33_Pos) /*!< 0x00000002 */
  4180. #define FDCAN_NDAT2_ND33 FDCAN_NDAT2_ND33_Msk /*!<New Data flag of Rx Buffer 33 */
  4181. #define FDCAN_NDAT2_ND34_Pos (2U)
  4182. #define FDCAN_NDAT2_ND34_Msk (0x1UL << FDCAN_NDAT2_ND34_Pos) /*!< 0x00000004 */
  4183. #define FDCAN_NDAT2_ND34 FDCAN_NDAT2_ND34_Msk /*!<New Data flag of Rx Buffer 34 */
  4184. #define FDCAN_NDAT2_ND35_Pos (3U)
  4185. #define FDCAN_NDAT2_ND35_Msk (0x1UL << FDCAN_NDAT2_ND35_Pos) /*!< 0x00000008 */
  4186. #define FDCAN_NDAT2_ND35 FDCAN_NDAT2_ND35_Msk /*!<New Data flag of Rx Buffer 35 */
  4187. #define FDCAN_NDAT2_ND36_Pos (4U)
  4188. #define FDCAN_NDAT2_ND36_Msk (0x1UL << FDCAN_NDAT2_ND36_Pos) /*!< 0x00000010 */
  4189. #define FDCAN_NDAT2_ND36 FDCAN_NDAT2_ND36_Msk /*!<New Data flag of Rx Buffer 36 */
  4190. #define FDCAN_NDAT2_ND37_Pos (5U)
  4191. #define FDCAN_NDAT2_ND37_Msk (0x1UL << FDCAN_NDAT2_ND37_Pos) /*!< 0x00000020 */
  4192. #define FDCAN_NDAT2_ND37 FDCAN_NDAT2_ND37_Msk /*!<New Data flag of Rx Buffer 37 */
  4193. #define FDCAN_NDAT2_ND38_Pos (6U)
  4194. #define FDCAN_NDAT2_ND38_Msk (0x1UL << FDCAN_NDAT2_ND38_Pos) /*!< 0x00000040 */
  4195. #define FDCAN_NDAT2_ND38 FDCAN_NDAT2_ND38_Msk /*!<New Data flag of Rx Buffer 38 */
  4196. #define FDCAN_NDAT2_ND39_Pos (7U)
  4197. #define FDCAN_NDAT2_ND39_Msk (0x1UL << FDCAN_NDAT2_ND39_Pos) /*!< 0x00000080 */
  4198. #define FDCAN_NDAT2_ND39 FDCAN_NDAT2_ND39_Msk /*!<New Data flag of Rx Buffer 39 */
  4199. #define FDCAN_NDAT2_ND40_Pos (8U)
  4200. #define FDCAN_NDAT2_ND40_Msk (0x1UL << FDCAN_NDAT2_ND40_Pos) /*!< 0x00000100 */
  4201. #define FDCAN_NDAT2_ND40 FDCAN_NDAT2_ND40_Msk /*!<New Data flag of Rx Buffer 40 */
  4202. #define FDCAN_NDAT2_ND41_Pos (9U)
  4203. #define FDCAN_NDAT2_ND41_Msk (0x1UL << FDCAN_NDAT2_ND41_Pos) /*!< 0x00000200 */
  4204. #define FDCAN_NDAT2_ND41 FDCAN_NDAT2_ND41_Msk /*!<New Data flag of Rx Buffer 41 */
  4205. #define FDCAN_NDAT2_ND42_Pos (10U)
  4206. #define FDCAN_NDAT2_ND42_Msk (0x1UL << FDCAN_NDAT2_ND42_Pos) /*!< 0x00000400 */
  4207. #define FDCAN_NDAT2_ND42 FDCAN_NDAT2_ND42_Msk /*!<New Data flag of Rx Buffer 42 */
  4208. #define FDCAN_NDAT2_ND43_Pos (11U)
  4209. #define FDCAN_NDAT2_ND43_Msk (0x1UL << FDCAN_NDAT2_ND43_Pos) /*!< 0x00000800 */
  4210. #define FDCAN_NDAT2_ND43 FDCAN_NDAT2_ND43_Msk /*!<New Data flag of Rx Buffer 43 */
  4211. #define FDCAN_NDAT2_ND44_Pos (12U)
  4212. #define FDCAN_NDAT2_ND44_Msk (0x1UL << FDCAN_NDAT2_ND44_Pos) /*!< 0x00001000 */
  4213. #define FDCAN_NDAT2_ND44 FDCAN_NDAT2_ND44_Msk /*!<New Data flag of Rx Buffer 44 */
  4214. #define FDCAN_NDAT2_ND45_Pos (13U)
  4215. #define FDCAN_NDAT2_ND45_Msk (0x1UL << FDCAN_NDAT2_ND45_Pos) /*!< 0x00002000 */
  4216. #define FDCAN_NDAT2_ND45 FDCAN_NDAT2_ND45_Msk /*!<New Data flag of Rx Buffer 45 */
  4217. #define FDCAN_NDAT2_ND46_Pos (14U)
  4218. #define FDCAN_NDAT2_ND46_Msk (0x1UL << FDCAN_NDAT2_ND46_Pos) /*!< 0x00004000 */
  4219. #define FDCAN_NDAT2_ND46 FDCAN_NDAT2_ND46_Msk /*!<New Data flag of Rx Buffer 46 */
  4220. #define FDCAN_NDAT2_ND47_Pos (15U)
  4221. #define FDCAN_NDAT2_ND47_Msk (0x1UL << FDCAN_NDAT2_ND47_Pos) /*!< 0x00008000 */
  4222. #define FDCAN_NDAT2_ND47 FDCAN_NDAT2_ND47_Msk /*!<New Data flag of Rx Buffer 47 */
  4223. #define FDCAN_NDAT2_ND48_Pos (16U)
  4224. #define FDCAN_NDAT2_ND48_Msk (0x1UL << FDCAN_NDAT2_ND48_Pos) /*!< 0x00010000 */
  4225. #define FDCAN_NDAT2_ND48 FDCAN_NDAT2_ND48_Msk /*!<New Data flag of Rx Buffer 48 */
  4226. #define FDCAN_NDAT2_ND49_Pos (17U)
  4227. #define FDCAN_NDAT2_ND49_Msk (0x1UL << FDCAN_NDAT2_ND49_Pos) /*!< 0x00020000 */
  4228. #define FDCAN_NDAT2_ND49 FDCAN_NDAT2_ND49_Msk /*!<New Data flag of Rx Buffer 49 */
  4229. #define FDCAN_NDAT2_ND50_Pos (18U)
  4230. #define FDCAN_NDAT2_ND50_Msk (0x1UL << FDCAN_NDAT2_ND50_Pos) /*!< 0x00040000 */
  4231. #define FDCAN_NDAT2_ND50 FDCAN_NDAT2_ND50_Msk /*!<New Data flag of Rx Buffer 50 */
  4232. #define FDCAN_NDAT2_ND51_Pos (19U)
  4233. #define FDCAN_NDAT2_ND51_Msk (0x1UL << FDCAN_NDAT2_ND51_Pos) /*!< 0x00080000 */
  4234. #define FDCAN_NDAT2_ND51 FDCAN_NDAT2_ND51_Msk /*!<New Data flag of Rx Buffer 51 */
  4235. #define FDCAN_NDAT2_ND52_Pos (20U)
  4236. #define FDCAN_NDAT2_ND52_Msk (0x1UL << FDCAN_NDAT2_ND52_Pos) /*!< 0x00100000 */
  4237. #define FDCAN_NDAT2_ND52 FDCAN_NDAT2_ND52_Msk /*!<New Data flag of Rx Buffer 52 */
  4238. #define FDCAN_NDAT2_ND53_Pos (21U)
  4239. #define FDCAN_NDAT2_ND53_Msk (0x1UL << FDCAN_NDAT2_ND53_Pos) /*!< 0x00200000 */
  4240. #define FDCAN_NDAT2_ND53 FDCAN_NDAT2_ND53_Msk /*!<New Data flag of Rx Buffer 53 */
  4241. #define FDCAN_NDAT2_ND54_Pos (22U)
  4242. #define FDCAN_NDAT2_ND54_Msk (0x1UL << FDCAN_NDAT2_ND54_Pos) /*!< 0x00400000 */
  4243. #define FDCAN_NDAT2_ND54 FDCAN_NDAT2_ND54_Msk /*!<New Data flag of Rx Buffer 54 */
  4244. #define FDCAN_NDAT2_ND55_Pos (23U)
  4245. #define FDCAN_NDAT2_ND55_Msk (0x1UL << FDCAN_NDAT2_ND55_Pos) /*!< 0x00800000 */
  4246. #define FDCAN_NDAT2_ND55 FDCAN_NDAT2_ND55_Msk /*!<New Data flag of Rx Buffer 55 */
  4247. #define FDCAN_NDAT2_ND56_Pos (24U)
  4248. #define FDCAN_NDAT2_ND56_Msk (0x1UL << FDCAN_NDAT2_ND56_Pos) /*!< 0x01000000 */
  4249. #define FDCAN_NDAT2_ND56 FDCAN_NDAT2_ND56_Msk /*!<New Data flag of Rx Buffer 56 */
  4250. #define FDCAN_NDAT2_ND57_Pos (25U)
  4251. #define FDCAN_NDAT2_ND57_Msk (0x1UL << FDCAN_NDAT2_ND57_Pos) /*!< 0x02000000 */
  4252. #define FDCAN_NDAT2_ND57 FDCAN_NDAT2_ND57_Msk /*!<New Data flag of Rx Buffer 57 */
  4253. #define FDCAN_NDAT2_ND58_Pos (26U)
  4254. #define FDCAN_NDAT2_ND58_Msk (0x1UL << FDCAN_NDAT2_ND58_Pos) /*!< 0x04000000 */
  4255. #define FDCAN_NDAT2_ND58 FDCAN_NDAT2_ND58_Msk /*!<New Data flag of Rx Buffer 58 */
  4256. #define FDCAN_NDAT2_ND59_Pos (27U)
  4257. #define FDCAN_NDAT2_ND59_Msk (0x1UL << FDCAN_NDAT2_ND59_Pos) /*!< 0x08000000 */
  4258. #define FDCAN_NDAT2_ND59 FDCAN_NDAT2_ND59_Msk /*!<New Data flag of Rx Buffer 59 */
  4259. #define FDCAN_NDAT2_ND60_Pos (28U)
  4260. #define FDCAN_NDAT2_ND60_Msk (0x1UL << FDCAN_NDAT2_ND60_Pos) /*!< 0x10000000 */
  4261. #define FDCAN_NDAT2_ND60 FDCAN_NDAT2_ND60_Msk /*!<New Data flag of Rx Buffer 60 */
  4262. #define FDCAN_NDAT2_ND61_Pos (29U)
  4263. #define FDCAN_NDAT2_ND61_Msk (0x1UL << FDCAN_NDAT2_ND61_Pos) /*!< 0x20000000 */
  4264. #define FDCAN_NDAT2_ND61 FDCAN_NDAT2_ND61_Msk /*!<New Data flag of Rx Buffer 61 */
  4265. #define FDCAN_NDAT2_ND62_Pos (30U)
  4266. #define FDCAN_NDAT2_ND62_Msk (0x1UL << FDCAN_NDAT2_ND62_Pos) /*!< 0x40000000 */
  4267. #define FDCAN_NDAT2_ND62 FDCAN_NDAT2_ND62_Msk /*!<New Data flag of Rx Buffer 62 */
  4268. #define FDCAN_NDAT2_ND63_Pos (31U)
  4269. #define FDCAN_NDAT2_ND63_Msk (0x1UL << FDCAN_NDAT2_ND63_Pos) /*!< 0x80000000 */
  4270. #define FDCAN_NDAT2_ND63 FDCAN_NDAT2_ND63_Msk /*!<New Data flag of Rx Buffer 63 */
  4271. /***************** Bit definition for FDCAN_RXF0C register ********************/
  4272. #define FDCAN_RXF0C_F0SA_Pos (2U)
  4273. #define FDCAN_RXF0C_F0SA_Msk (0x3FFFUL << FDCAN_RXF0C_F0SA_Pos) /*!< 0x0000FFFC */
  4274. #define FDCAN_RXF0C_F0SA FDCAN_RXF0C_F0SA_Msk /*!<Rx FIFO 0 Start Address */
  4275. #define FDCAN_RXF0C_F0S_Pos (16U)
  4276. #define FDCAN_RXF0C_F0S_Msk (0x7FUL << FDCAN_RXF0C_F0S_Pos) /*!< 0x007F0000 */
  4277. #define FDCAN_RXF0C_F0S FDCAN_RXF0C_F0S_Msk /*!<Number of Rx FIFO 0 elements */
  4278. #define FDCAN_RXF0C_F0WM_Pos (24U)
  4279. #define FDCAN_RXF0C_F0WM_Msk (0x7FUL << FDCAN_RXF0C_F0WM_Pos) /*!< 0x7F000000 */
  4280. #define FDCAN_RXF0C_F0WM FDCAN_RXF0C_F0WM_Msk /*!<FIFO 0 Watermark */
  4281. #define FDCAN_RXF0C_F0OM_Pos (31U)
  4282. #define FDCAN_RXF0C_F0OM_Msk (0x1UL << FDCAN_RXF0C_F0OM_Pos) /*!< 0x80000000 */
  4283. #define FDCAN_RXF0C_F0OM FDCAN_RXF0C_F0OM_Msk /*!<FIFO 0 Operation Mode */
  4284. /***************** Bit definition for FDCAN_RXF0S register ********************/
  4285. #define FDCAN_RXF0S_F0FL_Pos (0U)
  4286. #define FDCAN_RXF0S_F0FL_Msk (0x7FUL << FDCAN_RXF0S_F0FL_Pos) /*!< 0x0000007F */
  4287. #define FDCAN_RXF0S_F0FL FDCAN_RXF0S_F0FL_Msk /*!<Rx FIFO 0 Fill Level */
  4288. #define FDCAN_RXF0S_F0GI_Pos (8U)
  4289. #define FDCAN_RXF0S_F0GI_Msk (0x3FUL << FDCAN_RXF0S_F0GI_Pos) /*!< 0x00003F00 */
  4290. #define FDCAN_RXF0S_F0GI FDCAN_RXF0S_F0GI_Msk /*!<Rx FIFO 0 Get Index */
  4291. #define FDCAN_RXF0S_F0PI_Pos (16U)
  4292. #define FDCAN_RXF0S_F0PI_Msk (0x3FUL << FDCAN_RXF0S_F0PI_Pos) /*!< 0x003F0000 */
  4293. #define FDCAN_RXF0S_F0PI FDCAN_RXF0S_F0PI_Msk /*!<Rx FIFO 0 Put Index */
  4294. #define FDCAN_RXF0S_F0F_Pos (24U)
  4295. #define FDCAN_RXF0S_F0F_Msk (0x1UL << FDCAN_RXF0S_F0F_Pos) /*!< 0x01000000 */
  4296. #define FDCAN_RXF0S_F0F FDCAN_RXF0S_F0F_Msk /*!<Rx FIFO 0 Full */
  4297. #define FDCAN_RXF0S_RF0L_Pos (25U)
  4298. #define FDCAN_RXF0S_RF0L_Msk (0x1UL << FDCAN_RXF0S_RF0L_Pos) /*!< 0x02000000 */
  4299. #define FDCAN_RXF0S_RF0L FDCAN_RXF0S_RF0L_Msk /*!<Rx FIFO 0 Message Lost */
  4300. /***************** Bit definition for FDCAN_RXF0A register ********************/
  4301. #define FDCAN_RXF0A_F0AI_Pos (0U)
  4302. #define FDCAN_RXF0A_F0AI_Msk (0x3FUL << FDCAN_RXF0A_F0AI_Pos) /*!< 0x0000003F */
  4303. #define FDCAN_RXF0A_F0AI FDCAN_RXF0A_F0AI_Msk /*!<Rx FIFO 0 Acknowledge Index */
  4304. /***************** Bit definition for FDCAN_RXBC register ********************/
  4305. #define FDCAN_RXBC_RBSA_Pos (2U)
  4306. #define FDCAN_RXBC_RBSA_Msk (0x3FFFUL << FDCAN_RXBC_RBSA_Pos) /*!< 0x0000FFFC */
  4307. #define FDCAN_RXBC_RBSA FDCAN_RXBC_RBSA_Msk /*!<Rx Buffer Start Address */
  4308. /***************** Bit definition for FDCAN_RXF1C register ********************/
  4309. #define FDCAN_RXF1C_F1SA_Pos (2U)
  4310. #define FDCAN_RXF1C_F1SA_Msk (0x3FFFUL << FDCAN_RXF1C_F1SA_Pos) /*!< 0x0000FFFC */
  4311. #define FDCAN_RXF1C_F1SA FDCAN_RXF1C_F1SA_Msk /*!<Rx FIFO 1 Start Address */
  4312. #define FDCAN_RXF1C_F1S_Pos (16U)
  4313. #define FDCAN_RXF1C_F1S_Msk (0x7FUL << FDCAN_RXF1C_F1S_Pos) /*!< 0x007F0000 */
  4314. #define FDCAN_RXF1C_F1S FDCAN_RXF1C_F1S_Msk /*!<Number of Rx FIFO 1 elements */
  4315. #define FDCAN_RXF1C_F1WM_Pos (24U)
  4316. #define FDCAN_RXF1C_F1WM_Msk (0x7FUL << FDCAN_RXF1C_F1WM_Pos) /*!< 0x7F000000 */
  4317. #define FDCAN_RXF1C_F1WM FDCAN_RXF1C_F1WM_Msk /*!<Rx FIFO 1 Watermark */
  4318. #define FDCAN_RXF1C_F1OM_Pos (31U)
  4319. #define FDCAN_RXF1C_F1OM_Msk (0x1UL << FDCAN_RXF1C_F1OM_Pos) /*!< 0x80000000 */
  4320. #define FDCAN_RXF1C_F1OM FDCAN_RXF1C_F1OM_Msk /*!<FIFO 1 Operation Mode */
  4321. /***************** Bit definition for FDCAN_RXF1S register ********************/
  4322. #define FDCAN_RXF1S_F1FL_Pos (0U)
  4323. #define FDCAN_RXF1S_F1FL_Msk (0x7FUL << FDCAN_RXF1S_F1FL_Pos) /*!< 0x0000007F */
  4324. #define FDCAN_RXF1S_F1FL FDCAN_RXF1S_F1FL_Msk /*!<Rx FIFO 1 Fill Level */
  4325. #define FDCAN_RXF1S_F1GI_Pos (8U)
  4326. #define FDCAN_RXF1S_F1GI_Msk (0x3FUL << FDCAN_RXF1S_F1GI_Pos) /*!< 0x00003F00 */
  4327. #define FDCAN_RXF1S_F1GI FDCAN_RXF1S_F1GI_Msk /*!<Rx FIFO 1 Get Index */
  4328. #define FDCAN_RXF1S_F1PI_Pos (16U)
  4329. #define FDCAN_RXF1S_F1PI_Msk (0x3FUL << FDCAN_RXF1S_F1PI_Pos) /*!< 0x003F0000 */
  4330. #define FDCAN_RXF1S_F1PI FDCAN_RXF1S_F1PI_Msk /*!<Rx FIFO 1 Put Index */
  4331. #define FDCAN_RXF1S_F1F_Pos (24U)
  4332. #define FDCAN_RXF1S_F1F_Msk (0x1UL << FDCAN_RXF1S_F1F_Pos) /*!< 0x01000000 */
  4333. #define FDCAN_RXF1S_F1F FDCAN_RXF1S_F1F_Msk /*!<Rx FIFO 1 Full */
  4334. #define FDCAN_RXF1S_RF1L_Pos (25U)
  4335. #define FDCAN_RXF1S_RF1L_Msk (0x1UL << FDCAN_RXF1S_RF1L_Pos) /*!< 0x02000000 */
  4336. #define FDCAN_RXF1S_RF1L FDCAN_RXF1S_RF1L_Msk /*!<Rx FIFO 1 Message Lost */
  4337. /***************** Bit definition for FDCAN_RXF1A register ********************/
  4338. #define FDCAN_RXF1A_F1AI_Pos (0U)
  4339. #define FDCAN_RXF1A_F1AI_Msk (0x3FUL << FDCAN_RXF1A_F1AI_Pos) /*!< 0x0000003F */
  4340. #define FDCAN_RXF1A_F1AI FDCAN_RXF1A_F1AI_Msk /*!<Rx FIFO 1 Acknowledge Index */
  4341. /***************** Bit definition for FDCAN_RXESC register ********************/
  4342. #define FDCAN_RXESC_F0DS_Pos (0U)
  4343. #define FDCAN_RXESC_F0DS_Msk (0x7UL << FDCAN_RXESC_F0DS_Pos) /*!< 0x00000007 */
  4344. #define FDCAN_RXESC_F0DS FDCAN_RXESC_F0DS_Msk /*!<Rx FIFO 1 Data Field Size */
  4345. #define FDCAN_RXESC_F1DS_Pos (4U)
  4346. #define FDCAN_RXESC_F1DS_Msk (0x7UL << FDCAN_RXESC_F1DS_Pos) /*!< 0x00000070 */
  4347. #define FDCAN_RXESC_F1DS FDCAN_RXESC_F1DS_Msk /*!<Rx FIFO 0 Data Field Size */
  4348. #define FDCAN_RXESC_RBDS_Pos (8U)
  4349. #define FDCAN_RXESC_RBDS_Msk (0x7UL << FDCAN_RXESC_RBDS_Pos) /*!< 0x00000700 */
  4350. #define FDCAN_RXESC_RBDS FDCAN_RXESC_RBDS_Msk /*!<Rx Buffer Data Field Size */
  4351. /***************** Bit definition for FDCAN_TXBC register *********************/
  4352. #define FDCAN_TXBC_TBSA_Pos (2U)
  4353. #define FDCAN_TXBC_TBSA_Msk (0x3FFFUL << FDCAN_TXBC_TBSA_Pos) /*!< 0x0000FFFC */
  4354. #define FDCAN_TXBC_TBSA FDCAN_TXBC_TBSA_Msk /*!<Tx Buffers Start Address */
  4355. #define FDCAN_TXBC_NDTB_Pos (16U)
  4356. #define FDCAN_TXBC_NDTB_Msk (0x3FUL << FDCAN_TXBC_NDTB_Pos) /*!< 0x003F0000 */
  4357. #define FDCAN_TXBC_NDTB FDCAN_TXBC_NDTB_Msk /*!<Number of Dedicated Transmit Buffers */
  4358. #define FDCAN_TXBC_TFQS_Pos (24U)
  4359. #define FDCAN_TXBC_TFQS_Msk (0x3FUL << FDCAN_TXBC_TFQS_Pos) /*!< 0x3F000000 */
  4360. #define FDCAN_TXBC_TFQS FDCAN_TXBC_TFQS_Msk /*!<Transmit FIFO/Queue Size */
  4361. #define FDCAN_TXBC_TFQM_Pos (30U)
  4362. #define FDCAN_TXBC_TFQM_Msk (0x1UL << FDCAN_TXBC_TFQM_Pos) /*!< 0x40000000 */
  4363. #define FDCAN_TXBC_TFQM FDCAN_TXBC_TFQM_Msk /*!<Tx FIFO/Queue Mode */
  4364. /***************** Bit definition for FDCAN_TXFQS register *********************/
  4365. #define FDCAN_TXFQS_TFFL_Pos (0U)
  4366. #define FDCAN_TXFQS_TFFL_Msk (0x3FUL << FDCAN_TXFQS_TFFL_Pos) /*!< 0x0000003F */
  4367. #define FDCAN_TXFQS_TFFL FDCAN_TXFQS_TFFL_Msk /*!<Tx FIFO Free Level */
  4368. #define FDCAN_TXFQS_TFGI_Pos (8U)
  4369. #define FDCAN_TXFQS_TFGI_Msk (0x1FUL << FDCAN_TXFQS_TFGI_Pos) /*!< 0x00001F00 */
  4370. #define FDCAN_TXFQS_TFGI FDCAN_TXFQS_TFGI_Msk /*!<Tx FIFO Get Index */
  4371. #define FDCAN_TXFQS_TFQPI_Pos (16U)
  4372. #define FDCAN_TXFQS_TFQPI_Msk (0x1FUL << FDCAN_TXFQS_TFQPI_Pos) /*!< 0x001F0000 */
  4373. #define FDCAN_TXFQS_TFQPI FDCAN_TXFQS_TFQPI_Msk /*!<Tx FIFO/Queue Put Index */
  4374. #define FDCAN_TXFQS_TFQF_Pos (21U)
  4375. #define FDCAN_TXFQS_TFQF_Msk (0x1UL << FDCAN_TXFQS_TFQF_Pos) /*!< 0x00200000 */
  4376. #define FDCAN_TXFQS_TFQF FDCAN_TXFQS_TFQF_Msk /*!<Tx FIFO/Queue Full */
  4377. /***************** Bit definition for FDCAN_TXESC register *********************/
  4378. #define FDCAN_TXESC_TBDS_Pos (0U)
  4379. #define FDCAN_TXESC_TBDS_Msk (0x7UL << FDCAN_TXESC_TBDS_Pos) /*!< 0x00000007 */
  4380. #define FDCAN_TXESC_TBDS FDCAN_TXESC_TBDS_Msk /*!<Tx Buffer Data Field Size */
  4381. /***************** Bit definition for FDCAN_TXBRP register *********************/
  4382. #define FDCAN_TXBRP_TRP_Pos (0U)
  4383. #define FDCAN_TXBRP_TRP_Msk (0xFFFFFFFFUL << FDCAN_TXBRP_TRP_Pos) /*!< 0xFFFFFFFF */
  4384. #define FDCAN_TXBRP_TRP FDCAN_TXBRP_TRP_Msk /*!<Transmission Request Pending */
  4385. /***************** Bit definition for FDCAN_TXBAR register *********************/
  4386. #define FDCAN_TXBAR_AR_Pos (0U)
  4387. #define FDCAN_TXBAR_AR_Msk (0xFFFFFFFFUL << FDCAN_TXBAR_AR_Pos) /*!< 0xFFFFFFFF */
  4388. #define FDCAN_TXBAR_AR FDCAN_TXBAR_AR_Msk /*!<Add Request */
  4389. /***************** Bit definition for FDCAN_TXBCR register *********************/
  4390. #define FDCAN_TXBCR_CR_Pos (0U)
  4391. #define FDCAN_TXBCR_CR_Msk (0xFFFFFFFFUL << FDCAN_TXBCR_CR_Pos) /*!< 0xFFFFFFFF */
  4392. #define FDCAN_TXBCR_CR FDCAN_TXBCR_CR_Msk /*!<Cancellation Request */
  4393. /***************** Bit definition for FDCAN_TXBTO register *********************/
  4394. #define FDCAN_TXBTO_TO_Pos (0U)
  4395. #define FDCAN_TXBTO_TO_Msk (0xFFFFFFFFUL << FDCAN_TXBTO_TO_Pos) /*!< 0xFFFFFFFF */
  4396. #define FDCAN_TXBTO_TO FDCAN_TXBTO_TO_Msk /*!<Transmission Occurred */
  4397. /***************** Bit definition for FDCAN_TXBCF register *********************/
  4398. #define FDCAN_TXBCF_CF_Pos (0U)
  4399. #define FDCAN_TXBCF_CF_Msk (0xFFFFFFFFUL << FDCAN_TXBCF_CF_Pos) /*!< 0xFFFFFFFF */
  4400. #define FDCAN_TXBCF_CF FDCAN_TXBCF_CF_Msk /*!<Cancellation Finished */
  4401. /***************** Bit definition for FDCAN_TXBTIE register ********************/
  4402. #define FDCAN_TXBTIE_TIE_Pos (0U)
  4403. #define FDCAN_TXBTIE_TIE_Msk (0xFFFFFFFFUL << FDCAN_TXBTIE_TIE_Pos) /*!< 0xFFFFFFFF */
  4404. #define FDCAN_TXBTIE_TIE FDCAN_TXBTIE_TIE_Msk /*!<Transmission Interrupt Enable */
  4405. /***************** Bit definition for FDCAN_ TXBCIE register *******************/
  4406. #define FDCAN_TXBCIE_CFIE_Pos (0U)
  4407. #define FDCAN_TXBCIE_CFIE_Msk (0xFFFFFFFFUL << FDCAN_TXBCIE_CFIE_Pos) /*!< 0xFFFFFFFF */
  4408. #define FDCAN_TXBCIE_CFIE FDCAN_TXBCIE_CFIE_Msk /*!<Cancellation Finished Interrupt Enable */
  4409. /***************** Bit definition for FDCAN_TXEFC register *********************/
  4410. #define FDCAN_TXEFC_EFSA_Pos (2U)
  4411. #define FDCAN_TXEFC_EFSA_Msk (0x3FFFUL << FDCAN_TXEFC_EFSA_Pos) /*!< 0x0000FFFC */
  4412. #define FDCAN_TXEFC_EFSA FDCAN_TXEFC_EFSA_Msk /*!<Event FIFO Start Address */
  4413. #define FDCAN_TXEFC_EFS_Pos (16U)
  4414. #define FDCAN_TXEFC_EFS_Msk (0x3FUL << FDCAN_TXEFC_EFS_Pos) /*!< 0x003F0000 */
  4415. #define FDCAN_TXEFC_EFS FDCAN_TXEFC_EFS_Msk /*!<Event FIFO Size */
  4416. #define FDCAN_TXEFC_EFWM_Pos (24U)
  4417. #define FDCAN_TXEFC_EFWM_Msk (0x3FUL << FDCAN_TXEFC_EFWM_Pos) /*!< 0x3F000000 */
  4418. #define FDCAN_TXEFC_EFWM FDCAN_TXEFC_EFWM_Msk /*!<Event FIFO Watermark */
  4419. /***************** Bit definition for FDCAN_TXEFS register *********************/
  4420. #define FDCAN_TXEFS_EFFL_Pos (0U)
  4421. #define FDCAN_TXEFS_EFFL_Msk (0x3FUL << FDCAN_TXEFS_EFFL_Pos) /*!< 0x0000003F */
  4422. #define FDCAN_TXEFS_EFFL FDCAN_TXEFS_EFFL_Msk /*!<Event FIFO Fill Level */
  4423. #define FDCAN_TXEFS_EFGI_Pos (8U)
  4424. #define FDCAN_TXEFS_EFGI_Msk (0x1FUL << FDCAN_TXEFS_EFGI_Pos) /*!< 0x00001F00 */
  4425. #define FDCAN_TXEFS_EFGI FDCAN_TXEFS_EFGI_Msk /*!<Event FIFO Get Index */
  4426. #define FDCAN_TXEFS_EFPI_Pos (16U)
  4427. #define FDCAN_TXEFS_EFPI_Msk (0x1FUL << FDCAN_TXEFS_EFPI_Pos) /*!< 0x001F0000 */
  4428. #define FDCAN_TXEFS_EFPI FDCAN_TXEFS_EFPI_Msk /*!<Event FIFO Put Index */
  4429. #define FDCAN_TXEFS_EFF_Pos (24U)
  4430. #define FDCAN_TXEFS_EFF_Msk (0x1UL << FDCAN_TXEFS_EFF_Pos) /*!< 0x01000000 */
  4431. #define FDCAN_TXEFS_EFF FDCAN_TXEFS_EFF_Msk /*!<Event FIFO Full */
  4432. #define FDCAN_TXEFS_TEFL_Pos (25U)
  4433. #define FDCAN_TXEFS_TEFL_Msk (0x1UL << FDCAN_TXEFS_TEFL_Pos) /*!< 0x02000000 */
  4434. #define FDCAN_TXEFS_TEFL FDCAN_TXEFS_TEFL_Msk /*!<Tx Event FIFO Element Lost */
  4435. /***************** Bit definition for FDCAN_TXEFA register *********************/
  4436. #define FDCAN_TXEFA_EFAI_Pos (0U)
  4437. #define FDCAN_TXEFA_EFAI_Msk (0x1FUL << FDCAN_TXEFA_EFAI_Pos) /*!< 0x0000001F */
  4438. #define FDCAN_TXEFA_EFAI FDCAN_TXEFA_EFAI_Msk /*!<Event FIFO Acknowledge Index */
  4439. /***************** Bit definition for FDCAN_TTTMC register *********************/
  4440. #define FDCAN_TTTMC_TMSA_Pos (2U)
  4441. #define FDCAN_TTTMC_TMSA_Msk (0x3FFFUL << FDCAN_TTTMC_TMSA_Pos) /*!< 0x0000FFFC */
  4442. #define FDCAN_TTTMC_TMSA FDCAN_TTTMC_TMSA_Msk /*!<Trigger Memory Start Address */
  4443. #define FDCAN_TTTMC_TME_Pos (16U)
  4444. #define FDCAN_TTTMC_TME_Msk (0x7FUL << FDCAN_TTTMC_TME_Pos) /*!< 0x007F0000 */
  4445. #define FDCAN_TTTMC_TME FDCAN_TTTMC_TME_Msk /*!<Trigger Memory Elements */
  4446. /***************** Bit definition for FDCAN_TTRMC register *********************/
  4447. #define FDCAN_TTRMC_RID_Pos (0U)
  4448. #define FDCAN_TTRMC_RID_Msk (0x1FFFFFFFUL << FDCAN_TTRMC_RID_Pos) /*!< 0x1FFFFFFF */
  4449. #define FDCAN_TTRMC_RID FDCAN_TTRMC_RID_Msk /*!<Reference Identifier */
  4450. #define FDCAN_TTRMC_XTD_Pos (30U)
  4451. #define FDCAN_TTRMC_XTD_Msk (0x1UL << FDCAN_TTRMC_XTD_Pos) /*!< 0x40000000 */
  4452. #define FDCAN_TTRMC_XTD FDCAN_TTRMC_XTD_Msk /*!< Extended Identifier */
  4453. #define FDCAN_TTRMC_RMPS_Pos (31U)
  4454. #define FDCAN_TTRMC_RMPS_Msk (0x1UL << FDCAN_TTRMC_RMPS_Pos) /*!< 0x80000000 */
  4455. #define FDCAN_TTRMC_RMPS FDCAN_TTRMC_RMPS_Msk /*!<Reference Message Payload Select */
  4456. /***************** Bit definition for FDCAN_TTOCF register *********************/
  4457. #define FDCAN_TTOCF_OM_Pos (0U)
  4458. #define FDCAN_TTOCF_OM_Msk (0x3UL << FDCAN_TTOCF_OM_Pos) /*!< 0x00000003 */
  4459. #define FDCAN_TTOCF_OM FDCAN_TTOCF_OM_Msk /*!<Operation Mode */
  4460. #define FDCAN_TTOCF_GEN_Pos (3U)
  4461. #define FDCAN_TTOCF_GEN_Msk (0x1UL << FDCAN_TTOCF_GEN_Pos) /*!< 0x00000008 */
  4462. #define FDCAN_TTOCF_GEN FDCAN_TTOCF_GEN_Msk /*!<Gap Enable */
  4463. #define FDCAN_TTOCF_TM_Pos (4U)
  4464. #define FDCAN_TTOCF_TM_Msk (0x1UL << FDCAN_TTOCF_TM_Pos) /*!< 0x00000010 */
  4465. #define FDCAN_TTOCF_TM FDCAN_TTOCF_TM_Msk /*!<Time Master */
  4466. #define FDCAN_TTOCF_LDSDL_Pos (5U)
  4467. #define FDCAN_TTOCF_LDSDL_Msk (0x7UL << FDCAN_TTOCF_LDSDL_Pos) /*!< 0x000000E0 */
  4468. #define FDCAN_TTOCF_LDSDL FDCAN_TTOCF_LDSDL_Msk /*!<LD of Synchronization Deviation Limit */
  4469. #define FDCAN_TTOCF_IRTO_Pos (8U)
  4470. #define FDCAN_TTOCF_IRTO_Msk (0x7FUL << FDCAN_TTOCF_IRTO_Pos) /*!< 0x00007F00 */
  4471. #define FDCAN_TTOCF_IRTO FDCAN_TTOCF_IRTO_Msk /*!<Initial Reference Trigger Offset */
  4472. #define FDCAN_TTOCF_EECS_Pos (15U)
  4473. #define FDCAN_TTOCF_EECS_Msk (0x1UL << FDCAN_TTOCF_EECS_Pos) /*!< 0x00008000 */
  4474. #define FDCAN_TTOCF_EECS FDCAN_TTOCF_EECS_Msk /*!<Enable External Clock Synchronization */
  4475. #define FDCAN_TTOCF_AWL_Pos (16U)
  4476. #define FDCAN_TTOCF_AWL_Msk (0xFFUL << FDCAN_TTOCF_AWL_Pos) /*!< 0x00FF0000 */
  4477. #define FDCAN_TTOCF_AWL FDCAN_TTOCF_AWL_Msk /*!<Application Watchdog Limit */
  4478. #define FDCAN_TTOCF_EGTF_Pos (24U)
  4479. #define FDCAN_TTOCF_EGTF_Msk (0x1UL << FDCAN_TTOCF_EGTF_Pos) /*!< 0x01000000 */
  4480. #define FDCAN_TTOCF_EGTF FDCAN_TTOCF_EGTF_Msk /*!<Enable Global Time Filtering */
  4481. #define FDCAN_TTOCF_ECC_Pos (25U)
  4482. #define FDCAN_TTOCF_ECC_Msk (0x1UL << FDCAN_TTOCF_ECC_Pos) /*!< 0x02000000 */
  4483. #define FDCAN_TTOCF_ECC FDCAN_TTOCF_ECC_Msk /*!<Enable Clock Calibration */
  4484. #define FDCAN_TTOCF_EVTP_Pos (26U)
  4485. #define FDCAN_TTOCF_EVTP_Msk (0x1UL << FDCAN_TTOCF_EVTP_Pos) /*!< 0x04000000 */
  4486. #define FDCAN_TTOCF_EVTP FDCAN_TTOCF_EVTP_Msk /*!<Event Trigger Polarity */
  4487. /***************** Bit definition for FDCAN_TTMLM register *********************/
  4488. #define FDCAN_TTMLM_CCM_Pos (0U)
  4489. #define FDCAN_TTMLM_CCM_Msk (0x3FUL << FDCAN_TTMLM_CCM_Pos) /*!< 0x0000003F */
  4490. #define FDCAN_TTMLM_CCM FDCAN_TTMLM_CCM_Msk /*!<Cycle Count Max */
  4491. #define FDCAN_TTMLM_CSS_Pos (6U)
  4492. #define FDCAN_TTMLM_CSS_Msk (0x3UL << FDCAN_TTMLM_CSS_Pos) /*!< 0x000000C0 */
  4493. #define FDCAN_TTMLM_CSS FDCAN_TTMLM_CSS_Msk /*!<Cycle Start Synchronization */
  4494. #define FDCAN_TTMLM_TXEW_Pos (8U)
  4495. #define FDCAN_TTMLM_TXEW_Msk (0xFUL << FDCAN_TTMLM_TXEW_Pos) /*!< 0x00000F00 */
  4496. #define FDCAN_TTMLM_TXEW FDCAN_TTMLM_TXEW_Msk /*!<Tx Enable Window */
  4497. #define FDCAN_TTMLM_ENTT_Pos (16U)
  4498. #define FDCAN_TTMLM_ENTT_Msk (0xFFFUL << FDCAN_TTMLM_ENTT_Pos) /*!< 0x0FFF0000 */
  4499. #define FDCAN_TTMLM_ENTT FDCAN_TTMLM_ENTT_Msk /*!<Expected Number of Tx Triggers */
  4500. /***************** Bit definition for FDCAN_TURCF register *********************/
  4501. #define FDCAN_TURCF_NCL_Pos (0U)
  4502. #define FDCAN_TURCF_NCL_Msk (0xFFFFUL << FDCAN_TURCF_NCL_Pos) /*!< 0x0000FFFF */
  4503. #define FDCAN_TURCF_NCL FDCAN_TURCF_NCL_Msk /*!<Numerator Configuration Low */
  4504. #define FDCAN_TURCF_DC_Pos (16U)
  4505. #define FDCAN_TURCF_DC_Msk (0x3FFFUL << FDCAN_TURCF_DC_Pos) /*!< 0x3FFF0000 */
  4506. #define FDCAN_TURCF_DC FDCAN_TURCF_DC_Msk /*!<Denominator Configuration */
  4507. #define FDCAN_TURCF_ELT_Pos (31U)
  4508. #define FDCAN_TURCF_ELT_Msk (0x1UL << FDCAN_TURCF_ELT_Pos) /*!< 0x80000000 */
  4509. #define FDCAN_TURCF_ELT FDCAN_TURCF_ELT_Msk /*!<Enable Local Time */
  4510. /***************** Bit definition for FDCAN_TTOCN register ********************/
  4511. #define FDCAN_TTOCN_SGT_Pos (0U)
  4512. #define FDCAN_TTOCN_SGT_Msk (0x1UL << FDCAN_TTOCN_SGT_Pos) /*!< 0x00000001 */
  4513. #define FDCAN_TTOCN_SGT FDCAN_TTOCN_SGT_Msk /*!<Set Global time */
  4514. #define FDCAN_TTOCN_ECS_Pos (1U)
  4515. #define FDCAN_TTOCN_ECS_Msk (0x1UL << FDCAN_TTOCN_ECS_Pos) /*!< 0x00000002 */
  4516. #define FDCAN_TTOCN_ECS FDCAN_TTOCN_ECS_Msk /*!<External Clock Synchronization */
  4517. #define FDCAN_TTOCN_SWP_Pos (2U)
  4518. #define FDCAN_TTOCN_SWP_Msk (0x1UL << FDCAN_TTOCN_SWP_Pos) /*!< 0x00000004 */
  4519. #define FDCAN_TTOCN_SWP FDCAN_TTOCN_SWP_Msk /*!<Stop Watch Polarity */
  4520. #define FDCAN_TTOCN_SWS_Pos (3U)
  4521. #define FDCAN_TTOCN_SWS_Msk (0x3UL << FDCAN_TTOCN_SWS_Pos) /*!< 0x00000018 */
  4522. #define FDCAN_TTOCN_SWS FDCAN_TTOCN_SWS_Msk /*!<Stop Watch Source */
  4523. #define FDCAN_TTOCN_RTIE_Pos (5U)
  4524. #define FDCAN_TTOCN_RTIE_Msk (0x1UL << FDCAN_TTOCN_RTIE_Pos) /*!< 0x00000020 */
  4525. #define FDCAN_TTOCN_RTIE FDCAN_TTOCN_RTIE_Msk /*!<Register Time Mark Interrupt Pulse Enable */
  4526. #define FDCAN_TTOCN_TMC_Pos (6U)
  4527. #define FDCAN_TTOCN_TMC_Msk (0x3UL << FDCAN_TTOCN_TMC_Pos) /*!< 0x000000C0 */
  4528. #define FDCAN_TTOCN_TMC FDCAN_TTOCN_TMC_Msk /*!<Register Time Mark Compare */
  4529. #define FDCAN_TTOCN_TTIE_Pos (8U)
  4530. #define FDCAN_TTOCN_TTIE_Msk (0x1UL << FDCAN_TTOCN_TTIE_Pos) /*!< 0x00000100 */
  4531. #define FDCAN_TTOCN_TTIE FDCAN_TTOCN_TTIE_Msk /*!<Trigger Time Mark Interrupt Pulse Enable */
  4532. #define FDCAN_TTOCN_GCS_Pos (9U)
  4533. #define FDCAN_TTOCN_GCS_Msk (0x1UL << FDCAN_TTOCN_GCS_Pos) /*!< 0x00000200 */
  4534. #define FDCAN_TTOCN_GCS FDCAN_TTOCN_GCS_Msk /*!<Gap Control Select */
  4535. #define FDCAN_TTOCN_FGP_Pos (10U)
  4536. #define FDCAN_TTOCN_FGP_Msk (0x1UL << FDCAN_TTOCN_FGP_Pos) /*!< 0x00000400 */
  4537. #define FDCAN_TTOCN_FGP FDCAN_TTOCN_FGP_Msk /*!<Finish Gap */
  4538. #define FDCAN_TTOCN_TMG_Pos (11U)
  4539. #define FDCAN_TTOCN_TMG_Msk (0x1UL << FDCAN_TTOCN_TMG_Pos) /*!< 0x00000800 */
  4540. #define FDCAN_TTOCN_TMG FDCAN_TTOCN_TMG_Msk /*!<Time Mark Gap */
  4541. #define FDCAN_TTOCN_NIG_Pos (12U)
  4542. #define FDCAN_TTOCN_NIG_Msk (0x1UL << FDCAN_TTOCN_NIG_Pos) /*!< 0x00001000 */
  4543. #define FDCAN_TTOCN_NIG FDCAN_TTOCN_NIG_Msk /*!<Next is Gap */
  4544. #define FDCAN_TTOCN_ESCN_Pos (13U)
  4545. #define FDCAN_TTOCN_ESCN_Msk (0x1UL << FDCAN_TTOCN_ESCN_Pos) /*!< 0x00002000 */
  4546. #define FDCAN_TTOCN_ESCN FDCAN_TTOCN_ESCN_Msk /*!<External Synchronization Control */
  4547. #define FDCAN_TTOCN_LCKC_Pos (15U)
  4548. #define FDCAN_TTOCN_LCKC_Msk (0x1UL << FDCAN_TTOCN_LCKC_Pos) /*!< 0x00008000 */
  4549. #define FDCAN_TTOCN_LCKC FDCAN_TTOCN_LCKC_Msk /*!<TT Operation Control Register Locked */
  4550. /***************** Bit definition for FDCAN_TTGTP register ********************/
  4551. #define FDCAN_TTGTP_TP_Pos (0U)
  4552. #define FDCAN_TTGTP_TP_Msk (0xFFFFUL << FDCAN_TTGTP_TP_Pos) /*!< 0x0000FFFF */
  4553. #define FDCAN_TTGTP_TP FDCAN_TTGTP_TP_Msk /*!<Time Preset */
  4554. #define FDCAN_TTGTP_CTP_Pos (16U)
  4555. #define FDCAN_TTGTP_CTP_Msk (0xFFFFUL << FDCAN_TTGTP_CTP_Pos) /*!< 0xFFFF0000 */
  4556. #define FDCAN_TTGTP_CTP FDCAN_TTGTP_CTP_Msk /*!<Cycle Time Target Phase */
  4557. /***************** Bit definition for FDCAN_TTTMK register ********************/
  4558. #define FDCAN_TTTMK_TM_Pos (0U)
  4559. #define FDCAN_TTTMK_TM_Msk (0xFFFFUL << FDCAN_TTTMK_TM_Pos) /*!< 0x0000FFFF */
  4560. #define FDCAN_TTTMK_TM FDCAN_TTTMK_TM_Msk /*!<Time Mark */
  4561. #define FDCAN_TTTMK_TICC_Pos (16U)
  4562. #define FDCAN_TTTMK_TICC_Msk (0x7FUL << FDCAN_TTTMK_TICC_Pos) /*!< 0x007F0000 */
  4563. #define FDCAN_TTTMK_TICC FDCAN_TTTMK_TICC_Msk /*!<Time Mark Cycle Code */
  4564. #define FDCAN_TTTMK_LCKM_Pos (31U)
  4565. #define FDCAN_TTTMK_LCKM_Msk (0x1UL << FDCAN_TTTMK_LCKM_Pos) /*!< 0x80000000 */
  4566. #define FDCAN_TTTMK_LCKM FDCAN_TTTMK_LCKM_Msk /*!<TT Time Mark Register Locked */
  4567. /***************** Bit definition for FDCAN_TTIR register ********************/
  4568. #define FDCAN_TTIR_SBC_Pos (0U)
  4569. #define FDCAN_TTIR_SBC_Msk (0x1UL << FDCAN_TTIR_SBC_Pos) /*!< 0x00000001 */
  4570. #define FDCAN_TTIR_SBC FDCAN_TTIR_SBC_Msk /*!<Start of Basic Cycle */
  4571. #define FDCAN_TTIR_SMC_Pos (1U)
  4572. #define FDCAN_TTIR_SMC_Msk (0x1UL << FDCAN_TTIR_SMC_Pos) /*!< 0x00000002 */
  4573. #define FDCAN_TTIR_SMC FDCAN_TTIR_SMC_Msk /*!<Start of Matrix Cycle */
  4574. #define FDCAN_TTIR_CSM_Pos (2U)
  4575. #define FDCAN_TTIR_CSM_Msk (0x1UL << FDCAN_TTIR_CSM_Pos) /*!< 0x00000004 */
  4576. #define FDCAN_TTIR_CSM FDCAN_TTIR_CSM_Msk /*!<Change of Synchronization Mode */
  4577. #define FDCAN_TTIR_SOG_Pos (3U)
  4578. #define FDCAN_TTIR_SOG_Msk (0x1UL << FDCAN_TTIR_SOG_Pos) /*!< 0x00000008 */
  4579. #define FDCAN_TTIR_SOG FDCAN_TTIR_SOG_Msk /*!<Start of Gap */
  4580. #define FDCAN_TTIR_RTMI_Pos (4U)
  4581. #define FDCAN_TTIR_RTMI_Msk (0x1UL << FDCAN_TTIR_RTMI_Pos) /*!< 0x00000010 */
  4582. #define FDCAN_TTIR_RTMI FDCAN_TTIR_RTMI_Msk /*!<Register Time Mark Interrupt */
  4583. #define FDCAN_TTIR_TTMI_Pos (5U)
  4584. #define FDCAN_TTIR_TTMI_Msk (0x1UL << FDCAN_TTIR_TTMI_Pos) /*!< 0x00000020 */
  4585. #define FDCAN_TTIR_TTMI FDCAN_TTIR_TTMI_Msk /*!<Trigger Time Mark Event Internal */
  4586. #define FDCAN_TTIR_SWE_Pos (6U)
  4587. #define FDCAN_TTIR_SWE_Msk (0x1UL << FDCAN_TTIR_SWE_Pos) /*!< 0x00000040 */
  4588. #define FDCAN_TTIR_SWE FDCAN_TTIR_SWE_Msk /*!<Stop Watch Event */
  4589. #define FDCAN_TTIR_GTW_Pos (7U)
  4590. #define FDCAN_TTIR_GTW_Msk (0x1UL << FDCAN_TTIR_GTW_Pos) /*!< 0x00000080 */
  4591. #define FDCAN_TTIR_GTW FDCAN_TTIR_GTW_Msk /*!<Global Time Wrap */
  4592. #define FDCAN_TTIR_GTD_Pos (8U)
  4593. #define FDCAN_TTIR_GTD_Msk (0x1UL << FDCAN_TTIR_GTD_Pos) /*!< 0x00000100 */
  4594. #define FDCAN_TTIR_GTD FDCAN_TTIR_GTD_Msk /*!<Global Time Discontinuity */
  4595. #define FDCAN_TTIR_GTE_Pos (9U)
  4596. #define FDCAN_TTIR_GTE_Msk (0x1UL << FDCAN_TTIR_GTE_Pos) /*!< 0x00000200 */
  4597. #define FDCAN_TTIR_GTE FDCAN_TTIR_GTE_Msk /*!<Global Time Error */
  4598. #define FDCAN_TTIR_TXU_Pos (10U)
  4599. #define FDCAN_TTIR_TXU_Msk (0x1UL << FDCAN_TTIR_TXU_Pos) /*!< 0x00000400 */
  4600. #define FDCAN_TTIR_TXU FDCAN_TTIR_TXU_Msk /*!<Tx Count Underflow */
  4601. #define FDCAN_TTIR_TXO_Pos (11U)
  4602. #define FDCAN_TTIR_TXO_Msk (0x1UL << FDCAN_TTIR_TXO_Pos) /*!< 0x00000800 */
  4603. #define FDCAN_TTIR_TXO FDCAN_TTIR_TXO_Msk /*!<Tx Count Overflow */
  4604. #define FDCAN_TTIR_SE1_Pos (12U)
  4605. #define FDCAN_TTIR_SE1_Msk (0x1UL << FDCAN_TTIR_SE1_Pos) /*!< 0x00001000 */
  4606. #define FDCAN_TTIR_SE1 FDCAN_TTIR_SE1_Msk /*!<Scheduling Error 1 */
  4607. #define FDCAN_TTIR_SE2_Pos (13U)
  4608. #define FDCAN_TTIR_SE2_Msk (0x1UL << FDCAN_TTIR_SE2_Pos) /*!< 0x00002000 */
  4609. #define FDCAN_TTIR_SE2 FDCAN_TTIR_SE2_Msk /*!<Scheduling Error 2 */
  4610. #define FDCAN_TTIR_ELC_Pos (14U)
  4611. #define FDCAN_TTIR_ELC_Msk (0x1UL << FDCAN_TTIR_ELC_Pos) /*!< 0x00004000 */
  4612. #define FDCAN_TTIR_ELC FDCAN_TTIR_ELC_Msk /*!<Error Level Changed */
  4613. #define FDCAN_TTIR_IWT_Pos (15U)
  4614. #define FDCAN_TTIR_IWT_Msk (0x1UL << FDCAN_TTIR_IWT_Pos) /*!< 0x00008000 */
  4615. #define FDCAN_TTIR_IWT FDCAN_TTIR_IWT_Msk /*!<Initialization Watch Trigger */
  4616. #define FDCAN_TTIR_WT_Pos (16U)
  4617. #define FDCAN_TTIR_WT_Msk (0x1UL << FDCAN_TTIR_WT_Pos) /*!< 0x00010000 */
  4618. #define FDCAN_TTIR_WT FDCAN_TTIR_WT_Msk /*!<Watch Trigger */
  4619. #define FDCAN_TTIR_AW_Pos (17U)
  4620. #define FDCAN_TTIR_AW_Msk (0x1UL << FDCAN_TTIR_AW_Pos) /*!< 0x00020000 */
  4621. #define FDCAN_TTIR_AW FDCAN_TTIR_AW_Msk /*!<Application Watchdog */
  4622. #define FDCAN_TTIR_CER_Pos (18U)
  4623. #define FDCAN_TTIR_CER_Msk (0x1UL << FDCAN_TTIR_CER_Pos) /*!< 0x00040000 */
  4624. #define FDCAN_TTIR_CER FDCAN_TTIR_CER_Msk /*!<Configuration Error */
  4625. /***************** Bit definition for FDCAN_TTIE register ********************/
  4626. #define FDCAN_TTIE_SBCE_Pos (0U)
  4627. #define FDCAN_TTIE_SBCE_Msk (0x1UL << FDCAN_TTIE_SBCE_Pos) /*!< 0x00000001 */
  4628. #define FDCAN_TTIE_SBCE FDCAN_TTIE_SBCE_Msk /*!<Start of Basic Cycle Interrupt Enable */
  4629. #define FDCAN_TTIE_SMCE_Pos (1U)
  4630. #define FDCAN_TTIE_SMCE_Msk (0x1UL << FDCAN_TTIE_SMCE_Pos) /*!< 0x00000002 */
  4631. #define FDCAN_TTIE_SMCE FDCAN_TTIE_SMCE_Msk /*!<Start of Matrix Cycle Interrupt Enable */
  4632. #define FDCAN_TTIE_CSME_Pos (2U)
  4633. #define FDCAN_TTIE_CSME_Msk (0x1UL << FDCAN_TTIE_CSME_Pos) /*!< 0x00000004 */
  4634. #define FDCAN_TTIE_CSME FDCAN_TTIE_CSME_Msk /*!<Change of Synchronization Mode Interrupt Enable */
  4635. #define FDCAN_TTIE_SOGE_Pos (3U)
  4636. #define FDCAN_TTIE_SOGE_Msk (0x1UL << FDCAN_TTIE_SOGE_Pos) /*!< 0x00000008 */
  4637. #define FDCAN_TTIE_SOGE FDCAN_TTIE_SOGE_Msk /*!<Start of Gap Interrupt Enable */
  4638. #define FDCAN_TTIE_RTMIE_Pos (4U)
  4639. #define FDCAN_TTIE_RTMIE_Msk (0x1UL << FDCAN_TTIE_RTMIE_Pos) /*!< 0x00000010 */
  4640. #define FDCAN_TTIE_RTMIE FDCAN_TTIE_RTMIE_Msk /*!<Register Time Mark Interrupt Interrupt Enable */
  4641. #define FDCAN_TTIE_TTMIE_Pos (5U)
  4642. #define FDCAN_TTIE_TTMIE_Msk (0x1UL << FDCAN_TTIE_TTMIE_Pos) /*!< 0x00000020 */
  4643. #define FDCAN_TTIE_TTMIE FDCAN_TTIE_TTMIE_Msk /*!<Trigger Time Mark Event Internal Interrupt Enable */
  4644. #define FDCAN_TTIE_SWEE_Pos (6U)
  4645. #define FDCAN_TTIE_SWEE_Msk (0x1UL << FDCAN_TTIE_SWEE_Pos) /*!< 0x00000040 */
  4646. #define FDCAN_TTIE_SWEE FDCAN_TTIE_SWEE_Msk /*!<Stop Watch Event Interrupt Enable */
  4647. #define FDCAN_TTIE_GTWE_Pos (7U)
  4648. #define FDCAN_TTIE_GTWE_Msk (0x1UL << FDCAN_TTIE_GTWE_Pos) /*!< 0x00000080 */
  4649. #define FDCAN_TTIE_GTWE FDCAN_TTIE_GTWE_Msk /*!<Global Time Wrap Interrupt Enable */
  4650. #define FDCAN_TTIE_GTDE_Pos (8U)
  4651. #define FDCAN_TTIE_GTDE_Msk (0x1UL << FDCAN_TTIE_GTDE_Pos) /*!< 0x00000100 */
  4652. #define FDCAN_TTIE_GTDE FDCAN_TTIE_GTDE_Msk /*!<Global Time Discontinuity Interrupt Enable */
  4653. #define FDCAN_TTIE_GTEE_Pos (9U)
  4654. #define FDCAN_TTIE_GTEE_Msk (0x1UL << FDCAN_TTIE_GTEE_Pos) /*!< 0x00000200 */
  4655. #define FDCAN_TTIE_GTEE FDCAN_TTIE_GTEE_Msk /*!<Global Time Error Interrupt Enable */
  4656. #define FDCAN_TTIE_TXUE_Pos (10U)
  4657. #define FDCAN_TTIE_TXUE_Msk (0x1UL << FDCAN_TTIE_TXUE_Pos) /*!< 0x00000400 */
  4658. #define FDCAN_TTIE_TXUE FDCAN_TTIE_TXUE_Msk /*!<Tx Count Underflow Interrupt Enable */
  4659. #define FDCAN_TTIE_TXOE_Pos (11U)
  4660. #define FDCAN_TTIE_TXOE_Msk (0x1UL << FDCAN_TTIE_TXOE_Pos) /*!< 0x00000800 */
  4661. #define FDCAN_TTIE_TXOE FDCAN_TTIE_TXOE_Msk /*!<Tx Count Overflow Interrupt Enable */
  4662. #define FDCAN_TTIE_SE1E_Pos (12U)
  4663. #define FDCAN_TTIE_SE1E_Msk (0x1UL << FDCAN_TTIE_SE1E_Pos) /*!< 0x00001000 */
  4664. #define FDCAN_TTIE_SE1E FDCAN_TTIE_SE1E_Msk /*!<Scheduling Error 1 Interrupt Enable */
  4665. #define FDCAN_TTIE_SE2E_Pos (13U)
  4666. #define FDCAN_TTIE_SE2E_Msk (0x1UL << FDCAN_TTIE_SE2E_Pos) /*!< 0x00002000 */
  4667. #define FDCAN_TTIE_SE2E FDCAN_TTIE_SE2E_Msk /*!<Scheduling Error 2 Interrupt Enable */
  4668. #define FDCAN_TTIE_ELCE_Pos (14U)
  4669. #define FDCAN_TTIE_ELCE_Msk (0x1UL << FDCAN_TTIE_ELCE_Pos) /*!< 0x00004000 */
  4670. #define FDCAN_TTIE_ELCE FDCAN_TTIE_ELCE_Msk /*!<Error Level Changed Interrupt Enable */
  4671. #define FDCAN_TTIE_IWTE_Pos (15U)
  4672. #define FDCAN_TTIE_IWTE_Msk (0x1UL << FDCAN_TTIE_IWTE_Pos) /*!< 0x00008000 */
  4673. #define FDCAN_TTIE_IWTE FDCAN_TTIE_IWTE_Msk /*!<Initialization Watch Trigger Interrupt Enable */
  4674. #define FDCAN_TTIE_WTE_Pos (16U)
  4675. #define FDCAN_TTIE_WTE_Msk (0x1UL << FDCAN_TTIE_WTE_Pos) /*!< 0x00010000 */
  4676. #define FDCAN_TTIE_WTE FDCAN_TTIE_WTE_Msk /*!<Watch Trigger Interrupt Enable */
  4677. #define FDCAN_TTIE_AWE_Pos (17U)
  4678. #define FDCAN_TTIE_AWE_Msk (0x1UL << FDCAN_TTIE_AWE_Pos) /*!< 0x00020000 */
  4679. #define FDCAN_TTIE_AWE FDCAN_TTIE_AWE_Msk /*!<Application Watchdog Interrupt Enable */
  4680. #define FDCAN_TTIE_CERE_Pos (18U)
  4681. #define FDCAN_TTIE_CERE_Msk (0x1UL << FDCAN_TTIE_CERE_Pos) /*!< 0x00040000 */
  4682. #define FDCAN_TTIE_CERE FDCAN_TTIE_CERE_Msk /*!<Configuration Error Interrupt Enable */
  4683. /***************** Bit definition for FDCAN_TTILS register ********************/
  4684. #define FDCAN_TTILS_SBCS_Pos (0U)
  4685. #define FDCAN_TTILS_SBCS_Msk (0x1UL << FDCAN_TTILS_SBCS_Pos) /*!< 0x00000001 */
  4686. #define FDCAN_TTILS_SBCS FDCAN_TTILS_SBCS_Msk /*!<Start of Basic Cycle Interrupt Line */
  4687. #define FDCAN_TTILS_SMCS_Pos (1U)
  4688. #define FDCAN_TTILS_SMCS_Msk (0x1UL << FDCAN_TTILS_SMCS_Pos) /*!< 0x00000002 */
  4689. #define FDCAN_TTILS_SMCS FDCAN_TTILS_SMCS_Msk /*!<Start of Matrix Cycle Interrupt Line */
  4690. #define FDCAN_TTILS_CSMS_Pos (2U)
  4691. #define FDCAN_TTILS_CSMS_Msk (0x1UL << FDCAN_TTILS_CSMS_Pos) /*!< 0x00000004 */
  4692. #define FDCAN_TTILS_CSMS FDCAN_TTILS_CSMS_Msk /*!<Change of Synchronization Mode Interrupt Line */
  4693. #define FDCAN_TTILS_SOGS_Pos (3U)
  4694. #define FDCAN_TTILS_SOGS_Msk (0x1UL << FDCAN_TTILS_SOGS_Pos) /*!< 0x00000008 */
  4695. #define FDCAN_TTILS_SOGS FDCAN_TTILS_SOGS_Msk /*!<Start of Gap Interrupt Line */
  4696. #define FDCAN_TTILS_RTMIS_Pos (4U)
  4697. #define FDCAN_TTILS_RTMIS_Msk (0x1UL << FDCAN_TTILS_RTMIS_Pos) /*!< 0x00000010 */
  4698. #define FDCAN_TTILS_RTMIS FDCAN_TTILS_RTMIS_Msk /*!<Register Time Mark Interrupt Interrupt Line */
  4699. #define FDCAN_TTILS_TTMIS_Pos (5U)
  4700. #define FDCAN_TTILS_TTMIS_Msk (0x1UL << FDCAN_TTILS_TTMIS_Pos) /*!< 0x00000020 */
  4701. #define FDCAN_TTILS_TTMIS FDCAN_TTILS_TTMIS_Msk /*!<Trigger Time Mark Event Internal Interrupt Line */
  4702. #define FDCAN_TTILS_SWES_Pos (6U)
  4703. #define FDCAN_TTILS_SWES_Msk (0x1UL << FDCAN_TTILS_SWES_Pos) /*!< 0x00000040 */
  4704. #define FDCAN_TTILS_SWES FDCAN_TTILS_SWES_Msk /*!<Stop Watch Event Interrupt Line */
  4705. #define FDCAN_TTILS_GTWS_Pos (7U)
  4706. #define FDCAN_TTILS_GTWS_Msk (0x1UL << FDCAN_TTILS_GTWS_Pos) /*!< 0x00000080 */
  4707. #define FDCAN_TTILS_GTWS FDCAN_TTILS_GTWS_Msk /*!<Global Time Wrap Interrupt Line */
  4708. #define FDCAN_TTILS_GTDS_Pos (8U)
  4709. #define FDCAN_TTILS_GTDS_Msk (0x1UL << FDCAN_TTILS_GTDS_Pos) /*!< 0x00000100 */
  4710. #define FDCAN_TTILS_GTDS FDCAN_TTILS_GTDS_Msk /*!<Global Time Discontinuity Interrupt Line */
  4711. #define FDCAN_TTILS_GTES_Pos (9U)
  4712. #define FDCAN_TTILS_GTES_Msk (0x1UL << FDCAN_TTILS_GTES_Pos) /*!< 0x00000200 */
  4713. #define FDCAN_TTILS_GTES FDCAN_TTILS_GTES_Msk /*!<Global Time Error Interrupt Line */
  4714. #define FDCAN_TTILS_TXUS_Pos (10U)
  4715. #define FDCAN_TTILS_TXUS_Msk (0x1UL << FDCAN_TTILS_TXUS_Pos) /*!< 0x00000400 */
  4716. #define FDCAN_TTILS_TXUS FDCAN_TTILS_TXUS_Msk /*!<Tx Count Underflow Interrupt Line */
  4717. #define FDCAN_TTILS_TXOS_Pos (11U)
  4718. #define FDCAN_TTILS_TXOS_Msk (0x1UL << FDCAN_TTILS_TXOS_Pos) /*!< 0x00000800 */
  4719. #define FDCAN_TTILS_TXOS FDCAN_TTILS_TXOS_Msk /*!<Tx Count Overflow Interrupt Line */
  4720. #define FDCAN_TTILS_SE1S_Pos (12U)
  4721. #define FDCAN_TTILS_SE1S_Msk (0x1UL << FDCAN_TTILS_SE1S_Pos) /*!< 0x00001000 */
  4722. #define FDCAN_TTILS_SE1S FDCAN_TTILS_SE1S_Msk /*!<Scheduling Error 1 Interrupt Line */
  4723. #define FDCAN_TTILS_SE2S_Pos (13U)
  4724. #define FDCAN_TTILS_SE2S_Msk (0x1UL << FDCAN_TTILS_SE2S_Pos) /*!< 0x00002000 */
  4725. #define FDCAN_TTILS_SE2S FDCAN_TTILS_SE2S_Msk /*!<Scheduling Error 2 Interrupt Line */
  4726. #define FDCAN_TTILS_ELCS_Pos (14U)
  4727. #define FDCAN_TTILS_ELCS_Msk (0x1UL << FDCAN_TTILS_ELCS_Pos) /*!< 0x00004000 */
  4728. #define FDCAN_TTILS_ELCS FDCAN_TTILS_ELCS_Msk /*!<Error Level Changed Interrupt Line */
  4729. #define FDCAN_TTILS_IWTS_Pos (15U)
  4730. #define FDCAN_TTILS_IWTS_Msk (0x1UL << FDCAN_TTILS_IWTS_Pos) /*!< 0x00008000 */
  4731. #define FDCAN_TTILS_IWTS FDCAN_TTILS_IWTS_Msk /*!<Initialization Watch Trigger Interrupt Line */
  4732. #define FDCAN_TTILS_WTS_Pos (16U)
  4733. #define FDCAN_TTILS_WTS_Msk (0x1UL << FDCAN_TTILS_WTS_Pos) /*!< 0x00010000 */
  4734. #define FDCAN_TTILS_WTS FDCAN_TTILS_WTS_Msk /*!<Watch Trigger Interrupt Line */
  4735. #define FDCAN_TTILS_AWS_Pos (17U)
  4736. #define FDCAN_TTILS_AWS_Msk (0x1UL << FDCAN_TTILS_AWS_Pos) /*!< 0x00020000 */
  4737. #define FDCAN_TTILS_AWS FDCAN_TTILS_AWS_Msk /*!<Application Watchdog Interrupt Line */
  4738. #define FDCAN_TTILS_CERS_Pos (18U)
  4739. #define FDCAN_TTILS_CERS_Msk (0x1UL << FDCAN_TTILS_CERS_Pos) /*!< 0x00040000 */
  4740. #define FDCAN_TTILS_CERS FDCAN_TTILS_CERS_Msk /*!<Configuration Error Interrupt Line */
  4741. /***************** Bit definition for FDCAN_TTOST register ********************/
  4742. #define FDCAN_TTOST_EL_Pos (0U)
  4743. #define FDCAN_TTOST_EL_Msk (0x3UL << FDCAN_TTOST_EL_Pos) /*!< 0x00000003 */
  4744. #define FDCAN_TTOST_EL FDCAN_TTOST_EL_Msk /*!<Error Level */
  4745. #define FDCAN_TTOST_MS_Pos (2U)
  4746. #define FDCAN_TTOST_MS_Msk (0x3UL << FDCAN_TTOST_MS_Pos) /*!< 0x0000000C */
  4747. #define FDCAN_TTOST_MS FDCAN_TTOST_MS_Msk /*!<Master State */
  4748. #define FDCAN_TTOST_SYS_Pos (4U)
  4749. #define FDCAN_TTOST_SYS_Msk (0x3UL << FDCAN_TTOST_SYS_Pos) /*!< 0x00000030 */
  4750. #define FDCAN_TTOST_SYS FDCAN_TTOST_SYS_Msk /*!<Synchronization State */
  4751. #define FDCAN_TTOST_QGTP_Pos (6U)
  4752. #define FDCAN_TTOST_QGTP_Msk (0x1UL << FDCAN_TTOST_QGTP_Pos) /*!< 0x00000040 */
  4753. #define FDCAN_TTOST_QGTP FDCAN_TTOST_QGTP_Msk /*!<Quality of Global Time Phase */
  4754. #define FDCAN_TTOST_QCS_Pos (7U)
  4755. #define FDCAN_TTOST_QCS_Msk (0x1UL << FDCAN_TTOST_QCS_Pos) /*!< 0x00000080 */
  4756. #define FDCAN_TTOST_QCS FDCAN_TTOST_QCS_Msk /*!<Quality of Clock Speed */
  4757. #define FDCAN_TTOST_RTO_Pos (8U)
  4758. #define FDCAN_TTOST_RTO_Msk (0xFFUL << FDCAN_TTOST_RTO_Pos) /*!< 0x0000FF00 */
  4759. #define FDCAN_TTOST_RTO FDCAN_TTOST_RTO_Msk /*!<Reference Trigger Offset */
  4760. #define FDCAN_TTOST_WGTD_Pos (22U)
  4761. #define FDCAN_TTOST_WGTD_Msk (0x1UL << FDCAN_TTOST_WGTD_Pos) /*!< 0x00400000 */
  4762. #define FDCAN_TTOST_WGTD FDCAN_TTOST_WGTD_Msk /*!<Wait for Global Time Discontinuity */
  4763. #define FDCAN_TTOST_GFI_Pos (23U)
  4764. #define FDCAN_TTOST_GFI_Msk (0x1UL << FDCAN_TTOST_GFI_Pos) /*!< 0x00800000 */
  4765. #define FDCAN_TTOST_GFI FDCAN_TTOST_GFI_Msk /*!<Gap Finished Indicator */
  4766. #define FDCAN_TTOST_TMP_Pos (24U)
  4767. #define FDCAN_TTOST_TMP_Msk (0x7UL << FDCAN_TTOST_TMP_Pos) /*!< 0x07000000 */
  4768. #define FDCAN_TTOST_TMP FDCAN_TTOST_TMP_Msk /*!<Time Master Priority */
  4769. #define FDCAN_TTOST_GSI_Pos (27U)
  4770. #define FDCAN_TTOST_GSI_Msk (0x1UL << FDCAN_TTOST_GSI_Pos) /*!< 0x08000000 */
  4771. #define FDCAN_TTOST_GSI FDCAN_TTOST_GSI_Msk /*!<Gap Started Indicator */
  4772. #define FDCAN_TTOST_WFE_Pos (28U)
  4773. #define FDCAN_TTOST_WFE_Msk (0x1UL << FDCAN_TTOST_WFE_Pos) /*!< 0x10000000 */
  4774. #define FDCAN_TTOST_WFE FDCAN_TTOST_WFE_Msk /*!<Wait for Event */
  4775. #define FDCAN_TTOST_AWE_Pos (29U)
  4776. #define FDCAN_TTOST_AWE_Msk (0x1UL << FDCAN_TTOST_AWE_Pos) /*!< 0x20000000 */
  4777. #define FDCAN_TTOST_AWE FDCAN_TTOST_AWE_Msk /*!<Application Watchdog Event */
  4778. #define FDCAN_TTOST_WECS_Pos (30U)
  4779. #define FDCAN_TTOST_WECS_Msk (0x1UL << FDCAN_TTOST_WECS_Pos) /*!< 0x40000000 */
  4780. #define FDCAN_TTOST_WECS FDCAN_TTOST_WECS_Msk /*!<Wait for External Clock Synchronization */
  4781. #define FDCAN_TTOST_SPL_Pos (31U)
  4782. #define FDCAN_TTOST_SPL_Msk (0x1UL << FDCAN_TTOST_SPL_Pos) /*!< 0x80000000 */
  4783. #define FDCAN_TTOST_SPL FDCAN_TTOST_SPL_Msk /*!<Schedule Phase Lock */
  4784. /***************** Bit definition for FDCAN_TURNA register ********************/
  4785. #define FDCAN_TURNA_NAV_Pos (0U)
  4786. #define FDCAN_TURNA_NAV_Msk (0x3FFFFUL << FDCAN_TURNA_NAV_Pos) /*!< 0x0003FFFF */
  4787. #define FDCAN_TURNA_NAV FDCAN_TURNA_NAV_Msk /*!<Numerator Actual Value */
  4788. /***************** Bit definition for FDCAN_TTLGT register ********************/
  4789. #define FDCAN_TTLGT_LT_Pos (0U)
  4790. #define FDCAN_TTLGT_LT_Msk (0xFFFFUL << FDCAN_TTLGT_LT_Pos) /*!< 0x0000FFFF */
  4791. #define FDCAN_TTLGT_LT FDCAN_TTLGT_LT_Msk /*!<Local Time */
  4792. #define FDCAN_TTLGT_GT_Pos (16U)
  4793. #define FDCAN_TTLGT_GT_Msk (0xFFFFUL << FDCAN_TTLGT_GT_Pos) /*!< 0xFFFF0000 */
  4794. #define FDCAN_TTLGT_GT FDCAN_TTLGT_GT_Msk /*!<Global Time */
  4795. /***************** Bit definition for FDCAN_TTCTC register ********************/
  4796. #define FDCAN_TTCTC_CT_Pos (0U)
  4797. #define FDCAN_TTCTC_CT_Msk (0xFFFFUL << FDCAN_TTCTC_CT_Pos) /*!< 0x0000FFFF */
  4798. #define FDCAN_TTCTC_CT FDCAN_TTCTC_CT_Msk /*!<Cycle Time */
  4799. #define FDCAN_TTCTC_CC_Pos (16U)
  4800. #define FDCAN_TTCTC_CC_Msk (0x3FUL << FDCAN_TTCTC_CC_Pos) /*!< 0x003F0000 */
  4801. #define FDCAN_TTCTC_CC FDCAN_TTCTC_CC_Msk /*!<Cycle Count */
  4802. /***************** Bit definition for FDCAN_TTCPT register ********************/
  4803. #define FDCAN_TTCPT_CCV_Pos (0U)
  4804. #define FDCAN_TTCPT_CCV_Msk (0x3FUL << FDCAN_TTCPT_CCV_Pos) /*!< 0x0000003F */
  4805. #define FDCAN_TTCPT_CCV FDCAN_TTCPT_CCV_Msk /*!<Cycle Count Value */
  4806. #define FDCAN_TTCPT_SWV_Pos (16U)
  4807. #define FDCAN_TTCPT_SWV_Msk (0xFFFFUL << FDCAN_TTCPT_SWV_Pos) /*!< 0xFFFF0000 */
  4808. #define FDCAN_TTCPT_SWV FDCAN_TTCPT_SWV_Msk /*!<Stop Watch Value */
  4809. /***************** Bit definition for FDCAN_TTCSM register ********************/
  4810. #define FDCAN_TTCSM_CSM_Pos (0U)
  4811. #define FDCAN_TTCSM_CSM_Msk (0xFFFFUL << FDCAN_TTCSM_CSM_Pos) /*!< 0x0000FFFF */
  4812. #define FDCAN_TTCSM_CSM FDCAN_TTCSM_CSM_Msk /*!<Cycle Sync Mark */
  4813. /***************** Bit definition for FDCAN_TTTS register *********************/
  4814. #define FDCAN_TTTS_SWTSEL_Pos (0U)
  4815. #define FDCAN_TTTS_SWTSEL_Msk (0x3UL << FDCAN_TTTS_SWTSEL_Pos) /*!< 0x00000003 */
  4816. #define FDCAN_TTTS_SWTSEL FDCAN_TTTS_SWTSEL_Msk /*!<Stop watch trigger input selection */
  4817. #define FDCAN_TTTS_EVTSEL_Pos (4U)
  4818. #define FDCAN_TTTS_EVTSEL_Msk (0x3UL << FDCAN_TTTS_EVTSEL_Pos) /*!< 0x00000030 */
  4819. #define FDCAN_TTTS_EVTSEL FDCAN_TTTS_EVTSEL_Msk /*!<Event trigger input selection */
  4820. /********************************************************************************/
  4821. /* */
  4822. /* FDCANCCU (Clock Calibration unit) */
  4823. /* */
  4824. /********************************************************************************/
  4825. /***************** Bit definition for FDCANCCU_CREL register ******************/
  4826. #define FDCANCCU_CREL_DAY_Pos (0U)
  4827. #define FDCANCCU_CREL_DAY_Msk (0xFFUL << FDCANCCU_CREL_DAY_Pos) /*!< 0x000000FF */
  4828. #define FDCANCCU_CREL_DAY FDCANCCU_CREL_DAY_Msk /*!<Timestamp Day */
  4829. #define FDCANCCU_CREL_MON_Pos (8U)
  4830. #define FDCANCCU_CREL_MON_Msk (0xFFUL << FDCANCCU_CREL_MON_Pos) /*!< 0x0000FF00 */
  4831. #define FDCANCCU_CREL_MON FDCANCCU_CREL_MON_Msk /*!<Timestamp Month */
  4832. #define FDCANCCU_CREL_YEAR_Pos (16U)
  4833. #define FDCANCCU_CREL_YEAR_Msk (0xFUL << FDCANCCU_CREL_YEAR_Pos) /*!< 0x000F0000 */
  4834. #define FDCANCCU_CREL_YEAR FDCANCCU_CREL_YEAR_Msk /*!<Timestamp Year */
  4835. #define FDCANCCU_CREL_SUBSTEP_Pos (20U)
  4836. #define FDCANCCU_CREL_SUBSTEP_Msk (0xFUL << FDCANCCU_CREL_SUBSTEP_Pos) /*!< 0x00F00000 */
  4837. #define FDCANCCU_CREL_SUBSTEP FDCANCCU_CREL_SUBSTEP_Msk /*!<Sub-step of Core release */
  4838. #define FDCANCCU_CREL_STEP_Pos (24U)
  4839. #define FDCANCCU_CREL_STEP_Msk (0xFUL << FDCANCCU_CREL_STEP_Pos) /*!< 0x0F000000 */
  4840. #define FDCANCCU_CREL_STEP FDCANCCU_CREL_STEP_Msk /*!<Step of Core release */
  4841. #define FDCANCCU_CREL_REL_Pos (28U)
  4842. #define FDCANCCU_CREL_REL_Msk (0xFUL << FDCANCCU_CREL_REL_Pos) /*!< 0xF0000000 */
  4843. #define FDCANCCU_CREL_REL FDCANCCU_CREL_REL_Msk /*!<Core release */
  4844. /***************** Bit definition for FDCANCCU_CCFG register ******************/
  4845. #define FDCANCCU_CCFG_TQBT_Pos (0U)
  4846. #define FDCANCCU_CCFG_TQBT_Msk (0x1FUL << FDCANCCU_CCFG_TQBT_Pos) /*!< 0x0000001F */
  4847. #define FDCANCCU_CCFG_TQBT FDCANCCU_CCFG_TQBT_Msk /*!<Time Quanta per Bit Time */
  4848. #define FDCANCCU_CCFG_BCC_Pos (6U)
  4849. #define FDCANCCU_CCFG_BCC_Msk (0x1UL << FDCANCCU_CCFG_BCC_Pos) /*!< 0x00000040 */
  4850. #define FDCANCCU_CCFG_BCC FDCANCCU_CCFG_BCC_Msk /*!<Bypass Clock Calibration */
  4851. #define FDCANCCU_CCFG_CFL_Pos (7U)
  4852. #define FDCANCCU_CCFG_CFL_Msk (0x1UL << FDCANCCU_CCFG_CFL_Pos) /*!< 0x00000080 */
  4853. #define FDCANCCU_CCFG_CFL FDCANCCU_CCFG_CFL_Msk /*!<Calibration Field Length */
  4854. #define FDCANCCU_CCFG_OCPM_Pos (8U)
  4855. #define FDCANCCU_CCFG_OCPM_Msk (0xFFUL << FDCANCCU_CCFG_OCPM_Pos) /*!< 0x0000FF00 */
  4856. #define FDCANCCU_CCFG_OCPM FDCANCCU_CCFG_OCPM_Msk /*!<Oscillator Clock Periods Minimum */
  4857. #define FDCANCCU_CCFG_CDIV_Pos (16U)
  4858. #define FDCANCCU_CCFG_CDIV_Msk (0xFUL << FDCANCCU_CCFG_CDIV_Pos) /*!< 0x000F0000 */
  4859. #define FDCANCCU_CCFG_CDIV FDCANCCU_CCFG_CDIV_Msk /*!<Clock Divider */
  4860. #define FDCANCCU_CCFG_SWR_Pos (31U)
  4861. #define FDCANCCU_CCFG_SWR_Msk (0x1UL << FDCANCCU_CCFG_SWR_Pos) /*!< 0x80000000 */
  4862. #define FDCANCCU_CCFG_SWR FDCANCCU_CCFG_SWR_Msk /*!<Software Reset */
  4863. /***************** Bit definition for FDCANCCU_CSTAT register *****************/
  4864. #define FDCANCCU_CSTAT_OCPC_Pos (0U)
  4865. #define FDCANCCU_CSTAT_OCPC_Msk (0x3FFFFUL << FDCANCCU_CSTAT_OCPC_Pos) /*!< 0x0003FFFF */
  4866. #define FDCANCCU_CSTAT_OCPC FDCANCCU_CSTAT_OCPC_Msk /*!<Oscillator Clock Period Counter */
  4867. #define FDCANCCU_CSTAT_TQC_Pos (18U)
  4868. #define FDCANCCU_CSTAT_TQC_Msk (0x7FFUL << FDCANCCU_CSTAT_TQC_Pos) /*!< 0x1FFC0000 */
  4869. #define FDCANCCU_CSTAT_TQC FDCANCCU_CSTAT_TQC_Msk /*!<Time Quanta Counter */
  4870. #define FDCANCCU_CSTAT_CALS_Pos (30U)
  4871. #define FDCANCCU_CSTAT_CALS_Msk (0x3UL << FDCANCCU_CSTAT_CALS_Pos) /*!< 0xC0000000 */
  4872. #define FDCANCCU_CSTAT_CALS FDCANCCU_CSTAT_CALS_Msk /*!<Calibration State */
  4873. /****************** Bit definition for FDCANCCU_CWD register ******************/
  4874. #define FDCANCCU_CWD_WDC_Pos (0U)
  4875. #define FDCANCCU_CWD_WDC_Msk (0xFFFFUL << FDCANCCU_CWD_WDC_Pos) /*!< 0x0000FFFF */
  4876. #define FDCANCCU_CWD_WDC FDCANCCU_CWD_WDC_Msk /*!<Watchdog Configuration */
  4877. #define FDCANCCU_CWD_WDV_Pos (16U)
  4878. #define FDCANCCU_CWD_WDV_Msk (0xFFFFUL << FDCANCCU_CWD_WDV_Pos) /*!< 0xFFFF0000 */
  4879. #define FDCANCCU_CWD_WDV FDCANCCU_CWD_WDV_Msk /*!<Watchdog Value */
  4880. /****************** Bit definition for FDCANCCU_IR register *******************/
  4881. #define FDCANCCU_IR_CWE_Pos (0U)
  4882. #define FDCANCCU_IR_CWE_Msk (0x1UL << FDCANCCU_IR_CWE_Pos) /*!< 0x00000001 */
  4883. #define FDCANCCU_IR_CWE FDCANCCU_IR_CWE_Msk /*!<Calibration Watchdog Event */
  4884. #define FDCANCCU_IR_CSC_Pos (1U)
  4885. #define FDCANCCU_IR_CSC_Msk (0x1UL << FDCANCCU_IR_CSC_Pos) /*!< 0x00000002 */
  4886. #define FDCANCCU_IR_CSC FDCANCCU_IR_CSC_Msk /*!<Calibration State Changed */
  4887. /****************** Bit definition for FDCANCCU_IE register *******************/
  4888. #define FDCANCCU_IE_CWEE_Pos (0U)
  4889. #define FDCANCCU_IE_CWEE_Msk (0x1UL << FDCANCCU_IE_CWEE_Pos) /*!< 0x00000001 */
  4890. #define FDCANCCU_IE_CWEE FDCANCCU_IE_CWEE_Msk /*!<Calibration Watchdog Event Enable */
  4891. #define FDCANCCU_IE_CSCE_Pos (1U)
  4892. #define FDCANCCU_IE_CSCE_Msk (0x1UL << FDCANCCU_IE_CSCE_Pos) /*!< 0x00000002 */
  4893. #define FDCANCCU_IE_CSCE FDCANCCU_IE_CSCE_Msk /*!<Calibration State Changed Enable */
  4894. /******************************************************************************/
  4895. /* */
  4896. /* HDMI-CEC (CEC) */
  4897. /* */
  4898. /******************************************************************************/
  4899. /******************* Bit definition for CEC_CR register *********************/
  4900. #define CEC_CR_CECEN_Pos (0U)
  4901. #define CEC_CR_CECEN_Msk (0x1UL << CEC_CR_CECEN_Pos) /*!< 0x00000001 */
  4902. #define CEC_CR_CECEN CEC_CR_CECEN_Msk /*!< CEC Enable */
  4903. #define CEC_CR_TXSOM_Pos (1U)
  4904. #define CEC_CR_TXSOM_Msk (0x1UL << CEC_CR_TXSOM_Pos) /*!< 0x00000002 */
  4905. #define CEC_CR_TXSOM CEC_CR_TXSOM_Msk /*!< CEC Tx Start Of Message */
  4906. #define CEC_CR_TXEOM_Pos (2U)
  4907. #define CEC_CR_TXEOM_Msk (0x1UL << CEC_CR_TXEOM_Pos) /*!< 0x00000004 */
  4908. #define CEC_CR_TXEOM CEC_CR_TXEOM_Msk /*!< CEC Tx End Of Message */
  4909. /******************* Bit definition for CEC_CFGR register *******************/
  4910. #define CEC_CFGR_SFT_Pos (0U)
  4911. #define CEC_CFGR_SFT_Msk (0x7UL << CEC_CFGR_SFT_Pos) /*!< 0x00000007 */
  4912. #define CEC_CFGR_SFT CEC_CFGR_SFT_Msk /*!< CEC Signal Free Time */
  4913. #define CEC_CFGR_RXTOL_Pos (3U)
  4914. #define CEC_CFGR_RXTOL_Msk (0x1UL << CEC_CFGR_RXTOL_Pos) /*!< 0x00000008 */
  4915. #define CEC_CFGR_RXTOL CEC_CFGR_RXTOL_Msk /*!< CEC Tolerance */
  4916. #define CEC_CFGR_BRESTP_Pos (4U)
  4917. #define CEC_CFGR_BRESTP_Msk (0x1UL << CEC_CFGR_BRESTP_Pos) /*!< 0x00000010 */
  4918. #define CEC_CFGR_BRESTP CEC_CFGR_BRESTP_Msk /*!< CEC Rx Stop */
  4919. #define CEC_CFGR_BREGEN_Pos (5U)
  4920. #define CEC_CFGR_BREGEN_Msk (0x1UL << CEC_CFGR_BREGEN_Pos) /*!< 0x00000020 */
  4921. #define CEC_CFGR_BREGEN CEC_CFGR_BREGEN_Msk /*!< CEC Bit Rising Error generation */
  4922. #define CEC_CFGR_LBPEGEN_Pos (6U)
  4923. #define CEC_CFGR_LBPEGEN_Msk (0x1UL << CEC_CFGR_LBPEGEN_Pos) /*!< 0x00000040 */
  4924. #define CEC_CFGR_LBPEGEN CEC_CFGR_LBPEGEN_Msk /*!< CEC Long Bit Period Error generation */
  4925. #define CEC_CFGR_SFTOPT_Pos (8U)
  4926. #define CEC_CFGR_SFTOPT_Msk (0x1UL << CEC_CFGR_SFTOPT_Pos) /*!< 0x00000100 */
  4927. #define CEC_CFGR_SFTOPT CEC_CFGR_SFTOPT_Msk /*!< CEC Signal Free Time optional */
  4928. #define CEC_CFGR_BRDNOGEN_Pos (7U)
  4929. #define CEC_CFGR_BRDNOGEN_Msk (0x1UL << CEC_CFGR_BRDNOGEN_Pos) /*!< 0x00000080 */
  4930. #define CEC_CFGR_BRDNOGEN CEC_CFGR_BRDNOGEN_Msk /*!< CEC Broadcast No error generation */
  4931. #define CEC_CFGR_OAR_Pos (16U)
  4932. #define CEC_CFGR_OAR_Msk (0x7FFFUL << CEC_CFGR_OAR_Pos) /*!< 0x7FFF0000 */
  4933. #define CEC_CFGR_OAR CEC_CFGR_OAR_Msk /*!< CEC Own Address */
  4934. #define CEC_CFGR_LSTN_Pos (31U)
  4935. #define CEC_CFGR_LSTN_Msk (0x1UL << CEC_CFGR_LSTN_Pos) /*!< 0x80000000 */
  4936. #define CEC_CFGR_LSTN CEC_CFGR_LSTN_Msk /*!< CEC Listen mode */
  4937. /******************* Bit definition for CEC_TXDR register *******************/
  4938. #define CEC_TXDR_TXD_Pos (0U)
  4939. #define CEC_TXDR_TXD_Msk (0xFFUL << CEC_TXDR_TXD_Pos) /*!< 0x000000FF */
  4940. #define CEC_TXDR_TXD CEC_TXDR_TXD_Msk /*!< CEC Tx Data */
  4941. /******************* Bit definition for CEC_RXDR register *******************/
  4942. #define CEC_RXDR_RXD_Pos (0U)
  4943. #define CEC_RXDR_RXD_Msk (0xFFUL << CEC_RXDR_RXD_Pos) /*!< 0x000000FF */
  4944. #define CEC_RXDR_RXD CEC_RXDR_RXD_Msk /*!< CEC Rx Data */
  4945. /******************* Bit definition for CEC_ISR register ********************/
  4946. #define CEC_ISR_RXBR_Pos (0U)
  4947. #define CEC_ISR_RXBR_Msk (0x1UL << CEC_ISR_RXBR_Pos) /*!< 0x00000001 */
  4948. #define CEC_ISR_RXBR CEC_ISR_RXBR_Msk /*!< CEC Rx-Byte Received */
  4949. #define CEC_ISR_RXEND_Pos (1U)
  4950. #define CEC_ISR_RXEND_Msk (0x1UL << CEC_ISR_RXEND_Pos) /*!< 0x00000002 */
  4951. #define CEC_ISR_RXEND CEC_ISR_RXEND_Msk /*!< CEC End Of Reception */
  4952. #define CEC_ISR_RXOVR_Pos (2U)
  4953. #define CEC_ISR_RXOVR_Msk (0x1UL << CEC_ISR_RXOVR_Pos) /*!< 0x00000004 */
  4954. #define CEC_ISR_RXOVR CEC_ISR_RXOVR_Msk /*!< CEC Rx-Overrun */
  4955. #define CEC_ISR_BRE_Pos (3U)
  4956. #define CEC_ISR_BRE_Msk (0x1UL << CEC_ISR_BRE_Pos) /*!< 0x00000008 */
  4957. #define CEC_ISR_BRE CEC_ISR_BRE_Msk /*!< CEC Rx Bit Rising Error */
  4958. #define CEC_ISR_SBPE_Pos (4U)
  4959. #define CEC_ISR_SBPE_Msk (0x1UL << CEC_ISR_SBPE_Pos) /*!< 0x00000010 */
  4960. #define CEC_ISR_SBPE CEC_ISR_SBPE_Msk /*!< CEC Rx Short Bit period Error */
  4961. #define CEC_ISR_LBPE_Pos (5U)
  4962. #define CEC_ISR_LBPE_Msk (0x1UL << CEC_ISR_LBPE_Pos) /*!< 0x00000020 */
  4963. #define CEC_ISR_LBPE CEC_ISR_LBPE_Msk /*!< CEC Rx Long Bit period Error */
  4964. #define CEC_ISR_RXACKE_Pos (6U)
  4965. #define CEC_ISR_RXACKE_Msk (0x1UL << CEC_ISR_RXACKE_Pos) /*!< 0x00000040 */
  4966. #define CEC_ISR_RXACKE CEC_ISR_RXACKE_Msk /*!< CEC Rx Missing Acknowledge */
  4967. #define CEC_ISR_ARBLST_Pos (7U)
  4968. #define CEC_ISR_ARBLST_Msk (0x1UL << CEC_ISR_ARBLST_Pos) /*!< 0x00000080 */
  4969. #define CEC_ISR_ARBLST CEC_ISR_ARBLST_Msk /*!< CEC Arbitration Lost */
  4970. #define CEC_ISR_TXBR_Pos (8U)
  4971. #define CEC_ISR_TXBR_Msk (0x1UL << CEC_ISR_TXBR_Pos) /*!< 0x00000100 */
  4972. #define CEC_ISR_TXBR CEC_ISR_TXBR_Msk /*!< CEC Tx Byte Request */
  4973. #define CEC_ISR_TXEND_Pos (9U)
  4974. #define CEC_ISR_TXEND_Msk (0x1UL << CEC_ISR_TXEND_Pos) /*!< 0x00000200 */
  4975. #define CEC_ISR_TXEND CEC_ISR_TXEND_Msk /*!< CEC End of Transmission */
  4976. #define CEC_ISR_TXUDR_Pos (10U)
  4977. #define CEC_ISR_TXUDR_Msk (0x1UL << CEC_ISR_TXUDR_Pos) /*!< 0x00000400 */
  4978. #define CEC_ISR_TXUDR CEC_ISR_TXUDR_Msk /*!< CEC Tx-Buffer Underrun */
  4979. #define CEC_ISR_TXERR_Pos (11U)
  4980. #define CEC_ISR_TXERR_Msk (0x1UL << CEC_ISR_TXERR_Pos) /*!< 0x00000800 */
  4981. #define CEC_ISR_TXERR CEC_ISR_TXERR_Msk /*!< CEC Tx-Error */
  4982. #define CEC_ISR_TXACKE_Pos (12U)
  4983. #define CEC_ISR_TXACKE_Msk (0x1UL << CEC_ISR_TXACKE_Pos) /*!< 0x00001000 */
  4984. #define CEC_ISR_TXACKE CEC_ISR_TXACKE_Msk /*!< CEC Tx Missing Acknowledge */
  4985. /******************* Bit definition for CEC_IER register ********************/
  4986. #define CEC_IER_RXBRIE_Pos (0U)
  4987. #define CEC_IER_RXBRIE_Msk (0x1UL << CEC_IER_RXBRIE_Pos) /*!< 0x00000001 */
  4988. #define CEC_IER_RXBRIE CEC_IER_RXBRIE_Msk /*!< CEC Rx-Byte Received IT Enable */
  4989. #define CEC_IER_RXENDIE_Pos (1U)
  4990. #define CEC_IER_RXENDIE_Msk (0x1UL << CEC_IER_RXENDIE_Pos) /*!< 0x00000002 */
  4991. #define CEC_IER_RXENDIE CEC_IER_RXENDIE_Msk /*!< CEC End Of Reception IT Enable */
  4992. #define CEC_IER_RXOVRIE_Pos (2U)
  4993. #define CEC_IER_RXOVRIE_Msk (0x1UL << CEC_IER_RXOVRIE_Pos) /*!< 0x00000004 */
  4994. #define CEC_IER_RXOVRIE CEC_IER_RXOVRIE_Msk /*!< CEC Rx-Overrun IT Enable */
  4995. #define CEC_IER_BREIE_Pos (3U)
  4996. #define CEC_IER_BREIE_Msk (0x1UL << CEC_IER_BREIE_Pos) /*!< 0x00000008 */
  4997. #define CEC_IER_BREIE CEC_IER_BREIE_Msk /*!< CEC Rx Bit Rising Error IT Enable */
  4998. #define CEC_IER_SBPEIE_Pos (4U)
  4999. #define CEC_IER_SBPEIE_Msk (0x1UL << CEC_IER_SBPEIE_Pos) /*!< 0x00000010 */
  5000. #define CEC_IER_SBPEIE CEC_IER_SBPEIE_Msk /*!< CEC Rx Short Bit period Error IT Enable */
  5001. #define CEC_IER_LBPEIE_Pos (5U)
  5002. #define CEC_IER_LBPEIE_Msk (0x1UL << CEC_IER_LBPEIE_Pos) /*!< 0x00000020 */
  5003. #define CEC_IER_LBPEIE CEC_IER_LBPEIE_Msk /*!< CEC Rx Long Bit period Error IT Enable */
  5004. #define CEC_IER_RXACKEIE_Pos (6U)
  5005. #define CEC_IER_RXACKEIE_Msk (0x1UL << CEC_IER_RXACKEIE_Pos) /*!< 0x00000040 */
  5006. #define CEC_IER_RXACKEIE CEC_IER_RXACKEIE_Msk /*!< CEC Rx Missing Acknowledge IT Enable */
  5007. #define CEC_IER_ARBLSTIE_Pos (7U)
  5008. #define CEC_IER_ARBLSTIE_Msk (0x1UL << CEC_IER_ARBLSTIE_Pos) /*!< 0x00000080 */
  5009. #define CEC_IER_ARBLSTIE CEC_IER_ARBLSTIE_Msk /*!< CEC Arbitration Lost IT Enable */
  5010. #define CEC_IER_TXBRIE_Pos (8U)
  5011. #define CEC_IER_TXBRIE_Msk (0x1UL << CEC_IER_TXBRIE_Pos) /*!< 0x00000100 */
  5012. #define CEC_IER_TXBRIE CEC_IER_TXBRIE_Msk /*!< CEC Tx Byte Request IT Enable */
  5013. #define CEC_IER_TXENDIE_Pos (9U)
  5014. #define CEC_IER_TXENDIE_Msk (0x1UL << CEC_IER_TXENDIE_Pos) /*!< 0x00000200 */
  5015. #define CEC_IER_TXENDIE CEC_IER_TXENDIE_Msk /*!< CEC End of Transmission IT Enable */
  5016. #define CEC_IER_TXUDRIE_Pos (10U)
  5017. #define CEC_IER_TXUDRIE_Msk (0x1UL << CEC_IER_TXUDRIE_Pos) /*!< 0x00000400 */
  5018. #define CEC_IER_TXUDRIE CEC_IER_TXUDRIE_Msk /*!< CEC Tx-Buffer Underrun IT Enable */
  5019. #define CEC_IER_TXERRIE_Pos (11U)
  5020. #define CEC_IER_TXERRIE_Msk (0x1UL << CEC_IER_TXERRIE_Pos) /*!< 0x00000800 */
  5021. #define CEC_IER_TXERRIE CEC_IER_TXERRIE_Msk /*!< CEC Tx-Error IT Enable */
  5022. #define CEC_IER_TXACKEIE_Pos (12U)
  5023. #define CEC_IER_TXACKEIE_Msk (0x1UL << CEC_IER_TXACKEIE_Pos) /*!< 0x00001000 */
  5024. #define CEC_IER_TXACKEIE CEC_IER_TXACKEIE_Msk /*!< CEC Tx Missing Acknowledge IT Enable */
  5025. /******************************************************************************/
  5026. /* */
  5027. /* CRC calculation unit */
  5028. /* */
  5029. /******************************************************************************/
  5030. /******************* Bit definition for CRC_DR register *********************/
  5031. #define CRC_DR_DR_Pos (0U)
  5032. #define CRC_DR_DR_Msk (0xFFFFFFFFUL << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */
  5033. #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */
  5034. /******************* Bit definition for CRC_IDR register ********************/
  5035. #define CRC_IDR_IDR_Pos (0U)
  5036. #define CRC_IDR_IDR_Msk (0xFFFFFFFFUL << CRC_IDR_IDR_Pos) /*!< 0xFFFFFFFF */
  5037. #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 32-bit data register bits */
  5038. /******************** Bit definition for CRC_CR register ********************/
  5039. #define CRC_CR_RESET_Pos (0U)
  5040. #define CRC_CR_RESET_Msk (0x1UL << CRC_CR_RESET_Pos) /*!< 0x00000001 */
  5041. #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET the CRC computation unit bit */
  5042. #define CRC_CR_POLYSIZE_Pos (3U)
  5043. #define CRC_CR_POLYSIZE_Msk (0x3UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000018 */
  5044. #define CRC_CR_POLYSIZE CRC_CR_POLYSIZE_Msk /*!< Polynomial size bits */
  5045. #define CRC_CR_POLYSIZE_0 (0x1UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000008 */
  5046. #define CRC_CR_POLYSIZE_1 (0x2UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000010 */
  5047. #define CRC_CR_REV_IN_Pos (5U)
  5048. #define CRC_CR_REV_IN_Msk (0x3UL << CRC_CR_REV_IN_Pos) /*!< 0x00000060 */
  5049. #define CRC_CR_REV_IN CRC_CR_REV_IN_Msk /*!< REV_IN Reverse Input Data bits */
  5050. #define CRC_CR_REV_IN_0 (0x1UL << CRC_CR_REV_IN_Pos) /*!< 0x00000020 */
  5051. #define CRC_CR_REV_IN_1 (0x2UL << CRC_CR_REV_IN_Pos) /*!< 0x00000040 */
  5052. #define CRC_CR_REV_OUT_Pos (7U)
  5053. #define CRC_CR_REV_OUT_Msk (0x1UL << CRC_CR_REV_OUT_Pos) /*!< 0x00000080 */
  5054. #define CRC_CR_REV_OUT CRC_CR_REV_OUT_Msk /*!< REV_OUT Reverse Output Data bits */
  5055. /******************* Bit definition for CRC_INIT register *******************/
  5056. #define CRC_INIT_INIT_Pos (0U)
  5057. #define CRC_INIT_INIT_Msk (0xFFFFFFFFUL << CRC_INIT_INIT_Pos) /*!< 0xFFFFFFFF */
  5058. #define CRC_INIT_INIT CRC_INIT_INIT_Msk /*!< Initial CRC value bits */
  5059. /******************* Bit definition for CRC_POL register ********************/
  5060. #define CRC_POL_POL_Pos (0U)
  5061. #define CRC_POL_POL_Msk (0xFFFFFFFFUL << CRC_POL_POL_Pos) /*!< 0xFFFFFFFF */
  5062. #define CRC_POL_POL CRC_POL_POL_Msk /*!< Coefficients of the polynomial */
  5063. /******************************************************************************/
  5064. /* */
  5065. /* CRS Clock Recovery System */
  5066. /******************************************************************************/
  5067. /******************* Bit definition for CRS_CR register *********************/
  5068. #define CRS_CR_SYNCOKIE_Pos (0U)
  5069. #define CRS_CR_SYNCOKIE_Msk (0x1UL << CRS_CR_SYNCOKIE_Pos) /*!< 0x00000001 */
  5070. #define CRS_CR_SYNCOKIE CRS_CR_SYNCOKIE_Msk /*!< SYNC event OK interrupt enable */
  5071. #define CRS_CR_SYNCWARNIE_Pos (1U)
  5072. #define CRS_CR_SYNCWARNIE_Msk (0x1UL << CRS_CR_SYNCWARNIE_Pos) /*!< 0x00000002 */
  5073. #define CRS_CR_SYNCWARNIE CRS_CR_SYNCWARNIE_Msk /*!< SYNC warning interrupt enable */
  5074. #define CRS_CR_ERRIE_Pos (2U)
  5075. #define CRS_CR_ERRIE_Msk (0x1UL << CRS_CR_ERRIE_Pos) /*!< 0x00000004 */
  5076. #define CRS_CR_ERRIE CRS_CR_ERRIE_Msk /*!< SYNC error or trimming error interrupt enable */
  5077. #define CRS_CR_ESYNCIE_Pos (3U)
  5078. #define CRS_CR_ESYNCIE_Msk (0x1UL << CRS_CR_ESYNCIE_Pos) /*!< 0x00000008 */
  5079. #define CRS_CR_ESYNCIE CRS_CR_ESYNCIE_Msk /*!< Expected SYNC interrupt enable */
  5080. #define CRS_CR_CEN_Pos (5U)
  5081. #define CRS_CR_CEN_Msk (0x1UL << CRS_CR_CEN_Pos) /*!< 0x00000020 */
  5082. #define CRS_CR_CEN CRS_CR_CEN_Msk /*!< Frequency error counter enable */
  5083. #define CRS_CR_AUTOTRIMEN_Pos (6U)
  5084. #define CRS_CR_AUTOTRIMEN_Msk (0x1UL << CRS_CR_AUTOTRIMEN_Pos) /*!< 0x00000040 */
  5085. #define CRS_CR_AUTOTRIMEN CRS_CR_AUTOTRIMEN_Msk /*!< Automatic trimming enable */
  5086. #define CRS_CR_SWSYNC_Pos (7U)
  5087. #define CRS_CR_SWSYNC_Msk (0x1UL << CRS_CR_SWSYNC_Pos) /*!< 0x00000080 */
  5088. #define CRS_CR_SWSYNC CRS_CR_SWSYNC_Msk /*!< Generate software SYNC event */
  5089. #define CRS_CR_TRIM_Pos (8U)
  5090. #define CRS_CR_TRIM_Msk (0x3FUL << CRS_CR_TRIM_Pos) /*!< 0x00003F00 */
  5091. #define CRS_CR_TRIM CRS_CR_TRIM_Msk /*!< HSI48 oscillator smooth trimming */
  5092. /******************* Bit definition for CRS_CFGR register *********************/
  5093. #define CRS_CFGR_RELOAD_Pos (0U)
  5094. #define CRS_CFGR_RELOAD_Msk (0xFFFFUL << CRS_CFGR_RELOAD_Pos) /*!< 0x0000FFFF */
  5095. #define CRS_CFGR_RELOAD CRS_CFGR_RELOAD_Msk /*!< Counter reload value */
  5096. #define CRS_CFGR_FELIM_Pos (16U)
  5097. #define CRS_CFGR_FELIM_Msk (0xFFUL << CRS_CFGR_FELIM_Pos) /*!< 0x00FF0000 */
  5098. #define CRS_CFGR_FELIM CRS_CFGR_FELIM_Msk /*!< Frequency error limit */
  5099. #define CRS_CFGR_SYNCDIV_Pos (24U)
  5100. #define CRS_CFGR_SYNCDIV_Msk (0x7UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x07000000 */
  5101. #define CRS_CFGR_SYNCDIV CRS_CFGR_SYNCDIV_Msk /*!< SYNC divider */
  5102. #define CRS_CFGR_SYNCDIV_0 (0x1UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x01000000 */
  5103. #define CRS_CFGR_SYNCDIV_1 (0x2UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x02000000 */
  5104. #define CRS_CFGR_SYNCDIV_2 (0x4UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x04000000 */
  5105. #define CRS_CFGR_SYNCSRC_Pos (28U)
  5106. #define CRS_CFGR_SYNCSRC_Msk (0x3UL << CRS_CFGR_SYNCSRC_Pos) /*!< 0x30000000 */
  5107. #define CRS_CFGR_SYNCSRC CRS_CFGR_SYNCSRC_Msk /*!< SYNC signal source selection */
  5108. #define CRS_CFGR_SYNCSRC_0 (0x1UL << CRS_CFGR_SYNCSRC_Pos) /*!< 0x10000000 */
  5109. #define CRS_CFGR_SYNCSRC_1 (0x2UL << CRS_CFGR_SYNCSRC_Pos) /*!< 0x20000000 */
  5110. #define CRS_CFGR_SYNCPOL_Pos (31U)
  5111. #define CRS_CFGR_SYNCPOL_Msk (0x1UL << CRS_CFGR_SYNCPOL_Pos) /*!< 0x80000000 */
  5112. #define CRS_CFGR_SYNCPOL CRS_CFGR_SYNCPOL_Msk /*!< SYNC polarity selection */
  5113. /******************* Bit definition for CRS_ISR register *********************/
  5114. #define CRS_ISR_SYNCOKF_Pos (0U)
  5115. #define CRS_ISR_SYNCOKF_Msk (0x1UL << CRS_ISR_SYNCOKF_Pos) /*!< 0x00000001 */
  5116. #define CRS_ISR_SYNCOKF CRS_ISR_SYNCOKF_Msk /*!< SYNC event OK flag */
  5117. #define CRS_ISR_SYNCWARNF_Pos (1U)
  5118. #define CRS_ISR_SYNCWARNF_Msk (0x1UL << CRS_ISR_SYNCWARNF_Pos) /*!< 0x00000002 */
  5119. #define CRS_ISR_SYNCWARNF CRS_ISR_SYNCWARNF_Msk /*!< SYNC warning flag */
  5120. #define CRS_ISR_ERRF_Pos (2U)
  5121. #define CRS_ISR_ERRF_Msk (0x1UL << CRS_ISR_ERRF_Pos) /*!< 0x00000004 */
  5122. #define CRS_ISR_ERRF CRS_ISR_ERRF_Msk /*!< Error flag */
  5123. #define CRS_ISR_ESYNCF_Pos (3U)
  5124. #define CRS_ISR_ESYNCF_Msk (0x1UL << CRS_ISR_ESYNCF_Pos) /*!< 0x00000008 */
  5125. #define CRS_ISR_ESYNCF CRS_ISR_ESYNCF_Msk /*!< Expected SYNC flag */
  5126. #define CRS_ISR_SYNCERR_Pos (8U)
  5127. #define CRS_ISR_SYNCERR_Msk (0x1UL << CRS_ISR_SYNCERR_Pos) /*!< 0x00000100 */
  5128. #define CRS_ISR_SYNCERR CRS_ISR_SYNCERR_Msk /*!< SYNC error */
  5129. #define CRS_ISR_SYNCMISS_Pos (9U)
  5130. #define CRS_ISR_SYNCMISS_Msk (0x1UL << CRS_ISR_SYNCMISS_Pos) /*!< 0x00000200 */
  5131. #define CRS_ISR_SYNCMISS CRS_ISR_SYNCMISS_Msk /*!< SYNC missed */
  5132. #define CRS_ISR_TRIMOVF_Pos (10U)
  5133. #define CRS_ISR_TRIMOVF_Msk (0x1UL << CRS_ISR_TRIMOVF_Pos) /*!< 0x00000400 */
  5134. #define CRS_ISR_TRIMOVF CRS_ISR_TRIMOVF_Msk /*!< Trimming overflow or underflow */
  5135. #define CRS_ISR_FEDIR_Pos (15U)
  5136. #define CRS_ISR_FEDIR_Msk (0x1UL << CRS_ISR_FEDIR_Pos) /*!< 0x00008000 */
  5137. #define CRS_ISR_FEDIR CRS_ISR_FEDIR_Msk /*!< Frequency error direction */
  5138. #define CRS_ISR_FECAP_Pos (16U)
  5139. #define CRS_ISR_FECAP_Msk (0xFFFFUL << CRS_ISR_FECAP_Pos) /*!< 0xFFFF0000 */
  5140. #define CRS_ISR_FECAP CRS_ISR_FECAP_Msk /*!< Frequency error capture */
  5141. /******************* Bit definition for CRS_ICR register *********************/
  5142. #define CRS_ICR_SYNCOKC_Pos (0U)
  5143. #define CRS_ICR_SYNCOKC_Msk (0x1UL << CRS_ICR_SYNCOKC_Pos) /*!< 0x00000001 */
  5144. #define CRS_ICR_SYNCOKC CRS_ICR_SYNCOKC_Msk /*!< SYNC event OK clear flag */
  5145. #define CRS_ICR_SYNCWARNC_Pos (1U)
  5146. #define CRS_ICR_SYNCWARNC_Msk (0x1UL << CRS_ICR_SYNCWARNC_Pos) /*!< 0x00000002 */
  5147. #define CRS_ICR_SYNCWARNC CRS_ICR_SYNCWARNC_Msk /*!< SYNC warning clear flag */
  5148. #define CRS_ICR_ERRC_Pos (2U)
  5149. #define CRS_ICR_ERRC_Msk (0x1UL << CRS_ICR_ERRC_Pos) /*!< 0x00000004 */
  5150. #define CRS_ICR_ERRC CRS_ICR_ERRC_Msk /*!< Error clear flag */
  5151. #define CRS_ICR_ESYNCC_Pos (3U)
  5152. #define CRS_ICR_ESYNCC_Msk (0x1UL << CRS_ICR_ESYNCC_Pos) /*!< 0x00000008 */
  5153. #define CRS_ICR_ESYNCC CRS_ICR_ESYNCC_Msk /*!< Expected SYNC clear flag */
  5154. /******************************************************************************/
  5155. /* */
  5156. /* Crypto Processor */
  5157. /* */
  5158. /******************************************************************************/
  5159. /******************************** CRYP VER **********************************/
  5160. #define CRYP_VER_2_2
  5161. /******************* Bits definition for CRYP_CR register ********************/
  5162. #define CRYP_CR_ALGODIR_Pos (2U)
  5163. #define CRYP_CR_ALGODIR_Msk (0x1UL << CRYP_CR_ALGODIR_Pos) /*!< 0x00000004 */
  5164. #define CRYP_CR_ALGODIR CRYP_CR_ALGODIR_Msk
  5165. #define CRYP_CR_ALGOMODE_Pos (3U)
  5166. #define CRYP_CR_ALGOMODE_Msk (0x10007UL << CRYP_CR_ALGOMODE_Pos) /*!< 0x00080038 */
  5167. #define CRYP_CR_ALGOMODE CRYP_CR_ALGOMODE_Msk
  5168. #define CRYP_CR_ALGOMODE_0 (0x00001UL << CRYP_CR_ALGOMODE_Pos) /*!< 0x00000008 */
  5169. #define CRYP_CR_ALGOMODE_1 (0x00002UL << CRYP_CR_ALGOMODE_Pos) /*!< 0x00000010 */
  5170. #define CRYP_CR_ALGOMODE_2 (0x00004UL << CRYP_CR_ALGOMODE_Pos) /*!< 0x00000020 */
  5171. #define CRYP_CR_ALGOMODE_TDES_ECB ((uint32_t)0x00000000)
  5172. #define CRYP_CR_ALGOMODE_TDES_CBC_Pos (3U)
  5173. #define CRYP_CR_ALGOMODE_TDES_CBC_Msk (0x1UL << CRYP_CR_ALGOMODE_TDES_CBC_Pos) /*!< 0x00000008 */
  5174. #define CRYP_CR_ALGOMODE_TDES_CBC CRYP_CR_ALGOMODE_TDES_CBC_Msk
  5175. #define CRYP_CR_ALGOMODE_DES_ECB_Pos (4U)
  5176. #define CRYP_CR_ALGOMODE_DES_ECB_Msk (0x1UL << CRYP_CR_ALGOMODE_DES_ECB_Pos) /*!< 0x00000010 */
  5177. #define CRYP_CR_ALGOMODE_DES_ECB CRYP_CR_ALGOMODE_DES_ECB_Msk
  5178. #define CRYP_CR_ALGOMODE_DES_CBC_Pos (3U)
  5179. #define CRYP_CR_ALGOMODE_DES_CBC_Msk (0x3UL << CRYP_CR_ALGOMODE_DES_CBC_Pos) /*!< 0x00000018 */
  5180. #define CRYP_CR_ALGOMODE_DES_CBC CRYP_CR_ALGOMODE_DES_CBC_Msk
  5181. #define CRYP_CR_ALGOMODE_AES_ECB_Pos (5U)
  5182. #define CRYP_CR_ALGOMODE_AES_ECB_Msk (0x1UL << CRYP_CR_ALGOMODE_AES_ECB_Pos) /*!< 0x00000020 */
  5183. #define CRYP_CR_ALGOMODE_AES_ECB CRYP_CR_ALGOMODE_AES_ECB_Msk
  5184. #define CRYP_CR_ALGOMODE_AES_CBC_Pos (3U)
  5185. #define CRYP_CR_ALGOMODE_AES_CBC_Msk (0x5UL << CRYP_CR_ALGOMODE_AES_CBC_Pos) /*!< 0x00000028 */
  5186. #define CRYP_CR_ALGOMODE_AES_CBC CRYP_CR_ALGOMODE_AES_CBC_Msk
  5187. #define CRYP_CR_ALGOMODE_AES_CTR_Pos (4U)
  5188. #define CRYP_CR_ALGOMODE_AES_CTR_Msk (0x3UL << CRYP_CR_ALGOMODE_AES_CTR_Pos) /*!< 0x00000030 */
  5189. #define CRYP_CR_ALGOMODE_AES_CTR CRYP_CR_ALGOMODE_AES_CTR_Msk
  5190. #define CRYP_CR_ALGOMODE_AES_KEY_Pos (3U)
  5191. #define CRYP_CR_ALGOMODE_AES_KEY_Msk (0x7UL << CRYP_CR_ALGOMODE_AES_KEY_Pos) /*!< 0x00000038 */
  5192. #define CRYP_CR_ALGOMODE_AES_KEY CRYP_CR_ALGOMODE_AES_KEY_Msk
  5193. #define CRYP_CR_ALGOMODE_AES_GCM_Pos (19U)
  5194. #define CRYP_CR_ALGOMODE_AES_GCM_Msk (0x1UL << CRYP_CR_ALGOMODE_AES_GCM_Pos) /*!< 0x00080000 */
  5195. #define CRYP_CR_ALGOMODE_AES_GCM CRYP_CR_ALGOMODE_AES_GCM_Msk
  5196. #define CRYP_CR_ALGOMODE_AES_CCM_Pos (3U)
  5197. #define CRYP_CR_ALGOMODE_AES_CCM_Msk (0x10001UL << CRYP_CR_ALGOMODE_AES_CCM_Pos) /*!< 0x00080008 */
  5198. #define CRYP_CR_ALGOMODE_AES_CCM CRYP_CR_ALGOMODE_AES_CCM_Msk
  5199. #define CRYP_CR_DATATYPE_Pos (6U)
  5200. #define CRYP_CR_DATATYPE_Msk (0x3UL << CRYP_CR_DATATYPE_Pos) /*!< 0x000000C0 */
  5201. #define CRYP_CR_DATATYPE CRYP_CR_DATATYPE_Msk
  5202. #define CRYP_CR_DATATYPE_0 (0x1UL << CRYP_CR_DATATYPE_Pos) /*!< 0x00000040 */
  5203. #define CRYP_CR_DATATYPE_1 (0x2UL << CRYP_CR_DATATYPE_Pos) /*!< 0x00000080 */
  5204. #define CRYP_CR_KEYSIZE_Pos (8U)
  5205. #define CRYP_CR_KEYSIZE_Msk (0x3UL << CRYP_CR_KEYSIZE_Pos) /*!< 0x00000300 */
  5206. #define CRYP_CR_KEYSIZE CRYP_CR_KEYSIZE_Msk
  5207. #define CRYP_CR_KEYSIZE_0 (0x1UL << CRYP_CR_KEYSIZE_Pos) /*!< 0x00000100 */
  5208. #define CRYP_CR_KEYSIZE_1 (0x2UL << CRYP_CR_KEYSIZE_Pos) /*!< 0x00000200 */
  5209. #define CRYP_CR_FFLUSH_Pos (14U)
  5210. #define CRYP_CR_FFLUSH_Msk (0x1UL << CRYP_CR_FFLUSH_Pos) /*!< 0x00004000 */
  5211. #define CRYP_CR_FFLUSH CRYP_CR_FFLUSH_Msk
  5212. #define CRYP_CR_CRYPEN_Pos (15U)
  5213. #define CRYP_CR_CRYPEN_Msk (0x1UL << CRYP_CR_CRYPEN_Pos) /*!< 0x00008000 */
  5214. #define CRYP_CR_CRYPEN CRYP_CR_CRYPEN_Msk
  5215. #define CRYP_CR_GCM_CCMPH_Pos (16U)
  5216. #define CRYP_CR_GCM_CCMPH_Msk (0x3UL << CRYP_CR_GCM_CCMPH_Pos) /*!< 0x00030000 */
  5217. #define CRYP_CR_GCM_CCMPH CRYP_CR_GCM_CCMPH_Msk
  5218. #define CRYP_CR_GCM_CCMPH_0 (0x1UL << CRYP_CR_GCM_CCMPH_Pos) /*!< 0x00010000 */
  5219. #define CRYP_CR_GCM_CCMPH_1 (0x2UL << CRYP_CR_GCM_CCMPH_Pos) /*!< 0x00020000 */
  5220. #define CRYP_CR_ALGOMODE_3 ((uint32_t)0x00080000)
  5221. #define CRYP_CR_NPBLB_Pos (20U)
  5222. #define CRYP_CR_NPBLB_Msk (0xFUL << CRYP_CR_NPBLB_Pos) /*!< 0x00F00000 */
  5223. #define CRYP_CR_NPBLB CRYP_CR_NPBLB_Msk
  5224. /****************** Bits definition for CRYP_SR register *********************/
  5225. #define CRYP_SR_IFEM_Pos (0U)
  5226. #define CRYP_SR_IFEM_Msk (0x1UL << CRYP_SR_IFEM_Pos) /*!< 0x00000001 */
  5227. #define CRYP_SR_IFEM CRYP_SR_IFEM_Msk
  5228. #define CRYP_SR_IFNF_Pos (1U)
  5229. #define CRYP_SR_IFNF_Msk (0x1UL << CRYP_SR_IFNF_Pos) /*!< 0x00000002 */
  5230. #define CRYP_SR_IFNF CRYP_SR_IFNF_Msk
  5231. #define CRYP_SR_OFNE_Pos (2U)
  5232. #define CRYP_SR_OFNE_Msk (0x1UL << CRYP_SR_OFNE_Pos) /*!< 0x00000004 */
  5233. #define CRYP_SR_OFNE CRYP_SR_OFNE_Msk
  5234. #define CRYP_SR_OFFU_Pos (3U)
  5235. #define CRYP_SR_OFFU_Msk (0x1UL << CRYP_SR_OFFU_Pos) /*!< 0x00000008 */
  5236. #define CRYP_SR_OFFU CRYP_SR_OFFU_Msk
  5237. #define CRYP_SR_BUSY_Pos (4U)
  5238. #define CRYP_SR_BUSY_Msk (0x1UL << CRYP_SR_BUSY_Pos) /*!< 0x00000010 */
  5239. #define CRYP_SR_BUSY CRYP_SR_BUSY_Msk
  5240. /****************** Bits definition for CRYP_DMACR register ******************/
  5241. #define CRYP_DMACR_DIEN_Pos (0U)
  5242. #define CRYP_DMACR_DIEN_Msk (0x1UL << CRYP_DMACR_DIEN_Pos) /*!< 0x00000001 */
  5243. #define CRYP_DMACR_DIEN CRYP_DMACR_DIEN_Msk
  5244. #define CRYP_DMACR_DOEN_Pos (1U)
  5245. #define CRYP_DMACR_DOEN_Msk (0x1UL << CRYP_DMACR_DOEN_Pos) /*!< 0x00000002 */
  5246. #define CRYP_DMACR_DOEN CRYP_DMACR_DOEN_Msk
  5247. /***************** Bits definition for CRYP_IMSCR register ******************/
  5248. #define CRYP_IMSCR_INIM_Pos (0U)
  5249. #define CRYP_IMSCR_INIM_Msk (0x1UL << CRYP_IMSCR_INIM_Pos) /*!< 0x00000001 */
  5250. #define CRYP_IMSCR_INIM CRYP_IMSCR_INIM_Msk
  5251. #define CRYP_IMSCR_OUTIM_Pos (1U)
  5252. #define CRYP_IMSCR_OUTIM_Msk (0x1UL << CRYP_IMSCR_OUTIM_Pos) /*!< 0x00000002 */
  5253. #define CRYP_IMSCR_OUTIM CRYP_IMSCR_OUTIM_Msk
  5254. /****************** Bits definition for CRYP_RISR register *******************/
  5255. #define CRYP_RISR_INRIS_Pos (0U)
  5256. #define CRYP_RISR_INRIS_Msk (0x1UL << CRYP_RISR_INRIS_Pos) /*!< 0x00000001 */
  5257. #define CRYP_RISR_INRIS CRYP_RISR_INRIS_Msk
  5258. #define CRYP_RISR_OUTRIS_Pos (1U)
  5259. #define CRYP_RISR_OUTRIS_Msk (0x1UL << CRYP_RISR_OUTRIS_Pos) /*!< 0x00000002 */
  5260. #define CRYP_RISR_OUTRIS CRYP_RISR_OUTRIS_Msk
  5261. /****************** Bits definition for CRYP_MISR register *******************/
  5262. #define CRYP_MISR_INMIS_Pos (0U)
  5263. #define CRYP_MISR_INMIS_Msk (0x1UL << CRYP_MISR_INMIS_Pos) /*!< 0x00000001 */
  5264. #define CRYP_MISR_INMIS CRYP_MISR_INMIS_Msk
  5265. #define CRYP_MISR_OUTMIS_Pos (1U)
  5266. #define CRYP_MISR_OUTMIS_Msk (0x1UL << CRYP_MISR_OUTMIS_Pos) /*!< 0x00000002 */
  5267. #define CRYP_MISR_OUTMIS CRYP_MISR_OUTMIS_Msk
  5268. /******************************************************************************/
  5269. /* */
  5270. /* Digital to Analog Converter */
  5271. /* */
  5272. /******************************************************************************/
  5273. /******************** Bit definition for DAC_CR register ********************/
  5274. #define DAC_CR_EN1_Pos (0U)
  5275. #define DAC_CR_EN1_Msk (0x1UL << DAC_CR_EN1_Pos) /*!< 0x00000001 */
  5276. #define DAC_CR_EN1 DAC_CR_EN1_Msk /*!<DAC channel1 enable */
  5277. #define DAC_CR_TEN1_Pos (1U)
  5278. #define DAC_CR_TEN1_Msk (0x1UL << DAC_CR_TEN1_Pos) /*!< 0x00000002 */
  5279. #define DAC_CR_TEN1 DAC_CR_TEN1_Msk /*!<DAC channel1 Trigger enable */
  5280. #define DAC_CR_TSEL1_Pos (2U)
  5281. #define DAC_CR_TSEL1_Msk (0xFUL << DAC_CR_TSEL1_Pos) /*!< 0x0000003C */
  5282. #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk /*!<TSEL1[2:0] (DAC channel1 Trigger selection) */
  5283. #define DAC_CR_TSEL1_0 (0x1UL << DAC_CR_TSEL1_Pos) /*!< 0x00000004 */
  5284. #define DAC_CR_TSEL1_1 (0x2UL << DAC_CR_TSEL1_Pos) /*!< 0x00000008 */
  5285. #define DAC_CR_TSEL1_2 (0x4UL << DAC_CR_TSEL1_Pos) /*!< 0x00000010 */
  5286. #define DAC_CR_TSEL1_3 (0x8UL << DAC_CR_TSEL1_Pos) /*!< 0x00000020 */
  5287. #define DAC_CR_WAVE1_Pos (6U)
  5288. #define DAC_CR_WAVE1_Msk (0x3UL << DAC_CR_WAVE1_Pos) /*!< 0x000000C0 */
  5289. #define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */
  5290. #define DAC_CR_WAVE1_0 (0x1UL << DAC_CR_WAVE1_Pos) /*!< 0x00000040 */
  5291. #define DAC_CR_WAVE1_1 (0x2UL << DAC_CR_WAVE1_Pos) /*!< 0x00000080 */
  5292. #define DAC_CR_MAMP1_Pos (8U)
  5293. #define DAC_CR_MAMP1_Msk (0xFUL << DAC_CR_MAMP1_Pos) /*!< 0x00000F00 */
  5294. #define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */
  5295. #define DAC_CR_MAMP1_0 (0x1UL << DAC_CR_MAMP1_Pos) /*!< 0x00000100 */
  5296. #define DAC_CR_MAMP1_1 (0x2UL << DAC_CR_MAMP1_Pos) /*!< 0x00000200 */
  5297. #define DAC_CR_MAMP1_2 (0x4UL << DAC_CR_MAMP1_Pos) /*!< 0x00000400 */
  5298. #define DAC_CR_MAMP1_3 (0x8UL << DAC_CR_MAMP1_Pos) /*!< 0x00000800 */
  5299. #define DAC_CR_DMAEN1_Pos (12U)
  5300. #define DAC_CR_DMAEN1_Msk (0x1UL << DAC_CR_DMAEN1_Pos) /*!< 0x00001000 */
  5301. #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk /*!<DAC channel1 DMA enable */
  5302. #define DAC_CR_DMAUDRIE1_Pos (13U)
  5303. #define DAC_CR_DMAUDRIE1_Msk (0x1UL << DAC_CR_DMAUDRIE1_Pos) /*!< 0x00002000 */
  5304. #define DAC_CR_DMAUDRIE1 DAC_CR_DMAUDRIE1_Msk /*!<DAC channel 1 DMA underrun interrupt enable >*/
  5305. #define DAC_CR_CEN1_Pos (14U)
  5306. #define DAC_CR_CEN1_Msk (0x1UL << DAC_CR_CEN1_Pos) /*!< 0x00004000 */
  5307. #define DAC_CR_CEN1 DAC_CR_CEN1_Msk /*!<DAC channel 1 calibration enable >*/
  5308. #define DAC_CR_EN2_Pos (16U)
  5309. #define DAC_CR_EN2_Msk (0x1UL << DAC_CR_EN2_Pos) /*!< 0x00010000 */
  5310. #define DAC_CR_EN2 DAC_CR_EN2_Msk /*!<DAC channel2 enable */
  5311. #define DAC_CR_TEN2_Pos (17U)
  5312. #define DAC_CR_TEN2_Msk (0x1UL << DAC_CR_TEN2_Pos) /*!< 0x00020000 */
  5313. #define DAC_CR_TEN2 DAC_CR_TEN2_Msk /*!<DAC channel2 Trigger enable */
  5314. #define DAC_CR_TSEL2_Pos (18U)
  5315. #define DAC_CR_TSEL2_Msk (0xFUL << DAC_CR_TSEL2_Pos) /*!< 0x003C0000 */
  5316. #define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk /*!<TSEL2[2:0] (DAC channel2 Trigger selection) */
  5317. #define DAC_CR_TSEL2_0 (0x1UL << DAC_CR_TSEL2_Pos) /*!< 0x00040000 */
  5318. #define DAC_CR_TSEL2_1 (0x2UL << DAC_CR_TSEL2_Pos) /*!< 0x00080000 */
  5319. #define DAC_CR_TSEL2_2 (0x4UL << DAC_CR_TSEL2_Pos) /*!< 0x00100000 */
  5320. #define DAC_CR_TSEL2_3 (0x8UL << DAC_CR_TSEL2_Pos) /*!< 0x00200000 */
  5321. #define DAC_CR_WAVE2_Pos (22U)
  5322. #define DAC_CR_WAVE2_Msk (0x3UL << DAC_CR_WAVE2_Pos) /*!< 0x00C00000 */
  5323. #define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */
  5324. #define DAC_CR_WAVE2_0 (0x1UL << DAC_CR_WAVE2_Pos) /*!< 0x00400000 */
  5325. #define DAC_CR_WAVE2_1 (0x2UL << DAC_CR_WAVE2_Pos) /*!< 0x00800000 */
  5326. #define DAC_CR_MAMP2_Pos (24U)
  5327. #define DAC_CR_MAMP2_Msk (0xFUL << DAC_CR_MAMP2_Pos) /*!< 0x0F000000 */
  5328. #define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */
  5329. #define DAC_CR_MAMP2_0 (0x1UL << DAC_CR_MAMP2_Pos) /*!< 0x01000000 */
  5330. #define DAC_CR_MAMP2_1 (0x2UL << DAC_CR_MAMP2_Pos) /*!< 0x02000000 */
  5331. #define DAC_CR_MAMP2_2 (0x4UL << DAC_CR_MAMP2_Pos) /*!< 0x04000000 */
  5332. #define DAC_CR_MAMP2_3 (0x8UL << DAC_CR_MAMP2_Pos) /*!< 0x08000000 */
  5333. #define DAC_CR_DMAEN2_Pos (28U)
  5334. #define DAC_CR_DMAEN2_Msk (0x1UL << DAC_CR_DMAEN2_Pos) /*!< 0x10000000 */
  5335. #define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk /*!<DAC channel2 DMA enabled */
  5336. #define DAC_CR_DMAUDRIE2_Pos (29U)
  5337. #define DAC_CR_DMAUDRIE2_Msk (0x1UL << DAC_CR_DMAUDRIE2_Pos) /*!< 0x20000000 */
  5338. #define DAC_CR_DMAUDRIE2 DAC_CR_DMAUDRIE2_Msk /*!<DAC channel2 DMA underrun interrupt enable >*/
  5339. #define DAC_CR_CEN2_Pos (30U)
  5340. #define DAC_CR_CEN2_Msk (0x1UL << DAC_CR_CEN2_Pos) /*!< 0x40000000 */
  5341. #define DAC_CR_CEN2 DAC_CR_CEN2_Msk /*!<DAC channel2 calibration enable >*/
  5342. /***************** Bit definition for DAC_SWTRIGR register ******************/
  5343. #define DAC_SWTRIGR_SWTRIG1_Pos (0U)
  5344. #define DAC_SWTRIGR_SWTRIG1_Msk (0x1UL << DAC_SWTRIGR_SWTRIG1_Pos) /*!< 0x00000001 */
  5345. #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk /*!<DAC channel1 software trigger */
  5346. #define DAC_SWTRIGR_SWTRIG2_Pos (1U)
  5347. #define DAC_SWTRIGR_SWTRIG2_Msk (0x1UL << DAC_SWTRIGR_SWTRIG2_Pos) /*!< 0x00000002 */
  5348. #define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk /*!<DAC channel2 software trigger */
  5349. /***************** Bit definition for DAC_DHR12R1 register ******************/
  5350. #define DAC_DHR12R1_DACC1DHR_Pos (0U)
  5351. #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12R1_DACC1DHR_Pos) /*!< 0x00000FFF */
  5352. #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk /*!<DAC channel1 12-bit Right aligned data */
  5353. /***************** Bit definition for DAC_DHR12L1 register ******************/
  5354. #define DAC_DHR12L1_DACC1DHR_Pos (4U)
  5355. #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12L1_DACC1DHR_Pos) /*!< 0x0000FFF0 */
  5356. #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk /*!<DAC channel1 12-bit Left aligned data */
  5357. /****************** Bit definition for DAC_DHR8R1 register ******************/
  5358. #define DAC_DHR8R1_DACC1DHR_Pos (0U)
  5359. #define DAC_DHR8R1_DACC1DHR_Msk (0xFFUL << DAC_DHR8R1_DACC1DHR_Pos) /*!< 0x000000FF */
  5360. #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk /*!<DAC channel1 8-bit Right aligned data */
  5361. /***************** Bit definition for DAC_DHR12R2 register ******************/
  5362. #define DAC_DHR12R2_DACC2DHR_Pos (0U)
  5363. #define DAC_DHR12R2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12R2_DACC2DHR_Pos) /*!< 0x00000FFF */
  5364. #define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk /*!<DAC channel2 12-bit Right aligned data */
  5365. /***************** Bit definition for DAC_DHR12L2 register ******************/
  5366. #define DAC_DHR12L2_DACC2DHR_Pos (4U)
  5367. #define DAC_DHR12L2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12L2_DACC2DHR_Pos) /*!< 0x0000FFF0 */
  5368. #define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk /*!<DAC channel2 12-bit Left aligned data */
  5369. /****************** Bit definition for DAC_DHR8R2 register ******************/
  5370. #define DAC_DHR8R2_DACC2DHR_Pos (0U)
  5371. #define DAC_DHR8R2_DACC2DHR_Msk (0xFFUL << DAC_DHR8R2_DACC2DHR_Pos) /*!< 0x000000FF */
  5372. #define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk /*!<DAC channel2 8-bit Right aligned data */
  5373. /***************** Bit definition for DAC_DHR12RD register ******************/
  5374. #define DAC_DHR12RD_DACC1DHR_Pos (0U)
  5375. #define DAC_DHR12RD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC1DHR_Pos) /*!< 0x00000FFF */
  5376. #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk /*!<DAC channel1 12-bit Right aligned data */
  5377. #define DAC_DHR12RD_DACC2DHR_Pos (16U)
  5378. #define DAC_DHR12RD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC2DHR_Pos) /*!< 0x0FFF0000 */
  5379. #define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk /*!<DAC channel2 12-bit Right aligned data */
  5380. /***************** Bit definition for DAC_DHR12LD register ******************/
  5381. #define DAC_DHR12LD_DACC1DHR_Pos (4U)
  5382. #define DAC_DHR12LD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC1DHR_Pos) /*!< 0x0000FFF0 */
  5383. #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk /*!<DAC channel1 12-bit Left aligned data */
  5384. #define DAC_DHR12LD_DACC2DHR_Pos (20U)
  5385. #define DAC_DHR12LD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC2DHR_Pos) /*!< 0xFFF00000 */
  5386. #define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk /*!<DAC channel2 12-bit Left aligned data */
  5387. /****************** Bit definition for DAC_DHR8RD register ******************/
  5388. #define DAC_DHR8RD_DACC1DHR_Pos (0U)
  5389. #define DAC_DHR8RD_DACC1DHR_Msk (0xFFUL << DAC_DHR8RD_DACC1DHR_Pos) /*!< 0x000000FF */
  5390. #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk /*!<DAC channel1 8-bit Right aligned data */
  5391. #define DAC_DHR8RD_DACC2DHR_Pos (8U)
  5392. #define DAC_DHR8RD_DACC2DHR_Msk (0xFFUL << DAC_DHR8RD_DACC2DHR_Pos) /*!< 0x0000FF00 */
  5393. #define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk /*!<DAC channel2 8-bit Right aligned data */
  5394. /******************* Bit definition for DAC_DOR1 register *******************/
  5395. #define DAC_DOR1_DACC1DOR_Pos (0U)
  5396. #define DAC_DOR1_DACC1DOR_Msk (0xFFFUL << DAC_DOR1_DACC1DOR_Pos) /*!< 0x00000FFF */
  5397. #define DAC_DOR1_DACC1DOR DAC_DOR1_DACC1DOR_Msk /*!<DAC channel1 data output */
  5398. /******************* Bit definition for DAC_DOR2 register *******************/
  5399. #define DAC_DOR2_DACC2DOR_Pos (0U)
  5400. #define DAC_DOR2_DACC2DOR_Msk (0xFFFUL << DAC_DOR2_DACC2DOR_Pos) /*!< 0x00000FFF */
  5401. #define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk /*!<DAC channel2 data output */
  5402. /******************** Bit definition for DAC_SR register ********************/
  5403. #define DAC_SR_DMAUDR1_Pos (13U)
  5404. #define DAC_SR_DMAUDR1_Msk (0x1UL << DAC_SR_DMAUDR1_Pos) /*!< 0x00002000 */
  5405. #define DAC_SR_DMAUDR1 DAC_SR_DMAUDR1_Msk /*!<DAC channel1 DMA underrun flag */
  5406. #define DAC_SR_CAL_FLAG1_Pos (14U)
  5407. #define DAC_SR_CAL_FLAG1_Msk (0x1UL << DAC_SR_CAL_FLAG1_Pos) /*!< 0x00004000 */
  5408. #define DAC_SR_CAL_FLAG1 DAC_SR_CAL_FLAG1_Msk /*!<DAC channel1 calibration offset status */
  5409. #define DAC_SR_BWST1_Pos (15U)
  5410. #define DAC_SR_BWST1_Msk (0x4001UL << DAC_SR_BWST1_Pos) /*!< 0x20008000 */
  5411. #define DAC_SR_BWST1 DAC_SR_BWST1_Msk /*!<DAC channel1 busy writing sample time flag */
  5412. #define DAC_SR_DMAUDR2_Pos (29U)
  5413. #define DAC_SR_DMAUDR2_Msk (0x1UL << DAC_SR_DMAUDR2_Pos) /*!< 0x20000000 */
  5414. #define DAC_SR_DMAUDR2 DAC_SR_DMAUDR2_Msk /*!<DAC channel2 DMA underrun flag */
  5415. #define DAC_SR_CAL_FLAG2_Pos (30U)
  5416. #define DAC_SR_CAL_FLAG2_Msk (0x1UL << DAC_SR_CAL_FLAG2_Pos) /*!< 0x40000000 */
  5417. #define DAC_SR_CAL_FLAG2 DAC_SR_CAL_FLAG2_Msk /*!<DAC channel2 calibration offset status */
  5418. #define DAC_SR_BWST2_Pos (31U)
  5419. #define DAC_SR_BWST2_Msk (0x1UL << DAC_SR_BWST2_Pos) /*!< 0x80000000 */
  5420. #define DAC_SR_BWST2 DAC_SR_BWST2_Msk /*!<DAC channel2 busy writing sample time flag */
  5421. /******************* Bit definition for DAC_CCR register ********************/
  5422. #define DAC_CCR_OTRIM1_Pos (0U)
  5423. #define DAC_CCR_OTRIM1_Msk (0x1FUL << DAC_CCR_OTRIM1_Pos) /*!< 0x0000001F */
  5424. #define DAC_CCR_OTRIM1 DAC_CCR_OTRIM1_Msk /*!<DAC channel1 offset trimming value */
  5425. #define DAC_CCR_OTRIM2_Pos (16U)
  5426. #define DAC_CCR_OTRIM2_Msk (0x1FUL << DAC_CCR_OTRIM2_Pos) /*!< 0x001F0000 */
  5427. #define DAC_CCR_OTRIM2 DAC_CCR_OTRIM2_Msk /*!<DAC channel2 offset trimming value */
  5428. /******************* Bit definition for DAC_MCR register *******************/
  5429. #define DAC_MCR_MODE1_Pos (0U)
  5430. #define DAC_MCR_MODE1_Msk (0x7UL << DAC_MCR_MODE1_Pos) /*!< 0x00000007 */
  5431. #define DAC_MCR_MODE1 DAC_MCR_MODE1_Msk /*!<MODE1[2:0] (DAC channel1 mode) */
  5432. #define DAC_MCR_MODE1_0 (0x1UL << DAC_MCR_MODE1_Pos) /*!< 0x00000001 */
  5433. #define DAC_MCR_MODE1_1 (0x2UL << DAC_MCR_MODE1_Pos) /*!< 0x00000002 */
  5434. #define DAC_MCR_MODE1_2 (0x4UL << DAC_MCR_MODE1_Pos) /*!< 0x00000004 */
  5435. #define DAC_MCR_MODE2_Pos (16U)
  5436. #define DAC_MCR_MODE2_Msk (0x7UL << DAC_MCR_MODE2_Pos) /*!< 0x00070000 */
  5437. #define DAC_MCR_MODE2 DAC_MCR_MODE2_Msk /*!<MODE2[2:0] (DAC channel2 mode) */
  5438. #define DAC_MCR_MODE2_0 (0x1UL << DAC_MCR_MODE2_Pos) /*!< 0x00010000 */
  5439. #define DAC_MCR_MODE2_1 (0x2UL << DAC_MCR_MODE2_Pos) /*!< 0x00020000 */
  5440. #define DAC_MCR_MODE2_2 (0x4UL << DAC_MCR_MODE2_Pos) /*!< 0x00040000 */
  5441. /****************** Bit definition for DAC_SHSR1 register ******************/
  5442. #define DAC_SHSR1_TSAMPLE1_Pos (0U)
  5443. #define DAC_SHSR1_TSAMPLE1_Msk (0x3FFUL << DAC_SHSR1_TSAMPLE1_Pos) /*!< 0x000003FF */
  5444. #define DAC_SHSR1_TSAMPLE1 DAC_SHSR1_TSAMPLE1_Msk /*!<DAC channel1 sample time */
  5445. /****************** Bit definition for DAC_SHSR2 register ******************/
  5446. #define DAC_SHSR2_TSAMPLE2_Pos (0U)
  5447. #define DAC_SHSR2_TSAMPLE2_Msk (0x3FFUL << DAC_SHSR2_TSAMPLE2_Pos) /*!< 0x000003FF */
  5448. #define DAC_SHSR2_TSAMPLE2 DAC_SHSR2_TSAMPLE2_Msk /*!<DAC channel2 sample time */
  5449. /****************** Bit definition for DAC_SHHR register ******************/
  5450. #define DAC_SHHR_THOLD1_Pos (0U)
  5451. #define DAC_SHHR_THOLD1_Msk (0x3FFUL << DAC_SHHR_THOLD1_Pos) /*!< 0x000003FF */
  5452. #define DAC_SHHR_THOLD1 DAC_SHHR_THOLD1_Msk /*!<DAC channel1 hold time */
  5453. #define DAC_SHHR_THOLD2_Pos (16U)
  5454. #define DAC_SHHR_THOLD2_Msk (0x3FFUL << DAC_SHHR_THOLD2_Pos) /*!< 0x03FF0000 */
  5455. #define DAC_SHHR_THOLD2 DAC_SHHR_THOLD2_Msk /*!<DAC channel2 hold time */
  5456. /****************** Bit definition for DAC_SHRR register ******************/
  5457. #define DAC_SHRR_TREFRESH1_Pos (0U)
  5458. #define DAC_SHRR_TREFRESH1_Msk (0xFFUL << DAC_SHRR_TREFRESH1_Pos) /*!< 0x000000FF */
  5459. #define DAC_SHRR_TREFRESH1 DAC_SHRR_TREFRESH1_Msk /*!<DAC channel1 refresh time */
  5460. #define DAC_SHRR_TREFRESH2_Pos (16U)
  5461. #define DAC_SHRR_TREFRESH2_Msk (0xFFUL << DAC_SHRR_TREFRESH2_Pos) /*!< 0x00FF0000 */
  5462. #define DAC_SHRR_TREFRESH2 DAC_SHRR_TREFRESH2_Msk /*!<DAC channel2 refresh time */
  5463. /******************************************************************************/
  5464. /* */
  5465. /* DCMI */
  5466. /* */
  5467. /******************************************************************************/
  5468. /******************** Bits definition for DCMI_CR register ******************/
  5469. #define DCMI_CR_CAPTURE_Pos (0U)
  5470. #define DCMI_CR_CAPTURE_Msk (0x1UL << DCMI_CR_CAPTURE_Pos) /*!< 0x00000001 */
  5471. #define DCMI_CR_CAPTURE DCMI_CR_CAPTURE_Msk
  5472. #define DCMI_CR_CM_Pos (1U)
  5473. #define DCMI_CR_CM_Msk (0x1UL << DCMI_CR_CM_Pos) /*!< 0x00000002 */
  5474. #define DCMI_CR_CM DCMI_CR_CM_Msk
  5475. #define DCMI_CR_CROP_Pos (2U)
  5476. #define DCMI_CR_CROP_Msk (0x1UL << DCMI_CR_CROP_Pos) /*!< 0x00000004 */
  5477. #define DCMI_CR_CROP DCMI_CR_CROP_Msk
  5478. #define DCMI_CR_JPEG_Pos (3U)
  5479. #define DCMI_CR_JPEG_Msk (0x1UL << DCMI_CR_JPEG_Pos) /*!< 0x00000008 */
  5480. #define DCMI_CR_JPEG DCMI_CR_JPEG_Msk
  5481. #define DCMI_CR_ESS_Pos (4U)
  5482. #define DCMI_CR_ESS_Msk (0x1UL << DCMI_CR_ESS_Pos) /*!< 0x00000010 */
  5483. #define DCMI_CR_ESS DCMI_CR_ESS_Msk
  5484. #define DCMI_CR_PCKPOL_Pos (5U)
  5485. #define DCMI_CR_PCKPOL_Msk (0x1UL << DCMI_CR_PCKPOL_Pos) /*!< 0x00000020 */
  5486. #define DCMI_CR_PCKPOL DCMI_CR_PCKPOL_Msk
  5487. #define DCMI_CR_HSPOL_Pos (6U)
  5488. #define DCMI_CR_HSPOL_Msk (0x1UL << DCMI_CR_HSPOL_Pos) /*!< 0x00000040 */
  5489. #define DCMI_CR_HSPOL DCMI_CR_HSPOL_Msk
  5490. #define DCMI_CR_VSPOL_Pos (7U)
  5491. #define DCMI_CR_VSPOL_Msk (0x1UL << DCMI_CR_VSPOL_Pos) /*!< 0x00000080 */
  5492. #define DCMI_CR_VSPOL DCMI_CR_VSPOL_Msk
  5493. #define DCMI_CR_FCRC_0 ((uint32_t)0x00000100U)
  5494. #define DCMI_CR_FCRC_1 ((uint32_t)0x00000200U)
  5495. #define DCMI_CR_EDM_0 ((uint32_t)0x00000400U)
  5496. #define DCMI_CR_EDM_1 ((uint32_t)0x00000800U)
  5497. #define DCMI_CR_CRE_Pos (12U)
  5498. #define DCMI_CR_CRE_Msk (0x1UL << DCMI_CR_CRE_Pos) /*!< 0x00001000 */
  5499. #define DCMI_CR_CRE DCMI_CR_CRE_Msk
  5500. #define DCMI_CR_ENABLE_Pos (14U)
  5501. #define DCMI_CR_ENABLE_Msk (0x1UL << DCMI_CR_ENABLE_Pos) /*!< 0x00004000 */
  5502. #define DCMI_CR_ENABLE DCMI_CR_ENABLE_Msk
  5503. #define DCMI_CR_BSM_Pos (16U)
  5504. #define DCMI_CR_BSM_Msk (0x3UL << DCMI_CR_BSM_Pos) /*!< 0x00030000 */
  5505. #define DCMI_CR_BSM DCMI_CR_BSM_Msk
  5506. #define DCMI_CR_BSM_0 (0x1UL << DCMI_CR_BSM_Pos) /*!< 0x00010000 */
  5507. #define DCMI_CR_BSM_1 (0x2UL << DCMI_CR_BSM_Pos) /*!< 0x00020000 */
  5508. #define DCMI_CR_OEBS_Pos (18U)
  5509. #define DCMI_CR_OEBS_Msk (0x1UL << DCMI_CR_OEBS_Pos) /*!< 0x00040000 */
  5510. #define DCMI_CR_OEBS DCMI_CR_OEBS_Msk
  5511. #define DCMI_CR_LSM_Pos (19U)
  5512. #define DCMI_CR_LSM_Msk (0x1UL << DCMI_CR_LSM_Pos) /*!< 0x00080000 */
  5513. #define DCMI_CR_LSM DCMI_CR_LSM_Msk
  5514. #define DCMI_CR_OELS_Pos (20U)
  5515. #define DCMI_CR_OELS_Msk (0x1UL << DCMI_CR_OELS_Pos) /*!< 0x00100000 */
  5516. #define DCMI_CR_OELS DCMI_CR_OELS_Msk
  5517. /******************** Bits definition for DCMI_SR register ******************/
  5518. #define DCMI_SR_HSYNC_Pos (0U)
  5519. #define DCMI_SR_HSYNC_Msk (0x1UL << DCMI_SR_HSYNC_Pos) /*!< 0x00000001 */
  5520. #define DCMI_SR_HSYNC DCMI_SR_HSYNC_Msk
  5521. #define DCMI_SR_VSYNC_Pos (1U)
  5522. #define DCMI_SR_VSYNC_Msk (0x1UL << DCMI_SR_VSYNC_Pos) /*!< 0x00000002 */
  5523. #define DCMI_SR_VSYNC DCMI_SR_VSYNC_Msk
  5524. #define DCMI_SR_FNE_Pos (2U)
  5525. #define DCMI_SR_FNE_Msk (0x1UL << DCMI_SR_FNE_Pos) /*!< 0x00000004 */
  5526. #define DCMI_SR_FNE DCMI_SR_FNE_Msk
  5527. /******************** Bits definition for DCMI_RIS register ****************/
  5528. #define DCMI_RIS_FRAME_RIS_Pos (0U)
  5529. #define DCMI_RIS_FRAME_RIS_Msk (0x1UL << DCMI_RIS_FRAME_RIS_Pos) /*!< 0x00000001 */
  5530. #define DCMI_RIS_FRAME_RIS DCMI_RIS_FRAME_RIS_Msk
  5531. #define DCMI_RIS_OVR_RIS_Pos (1U)
  5532. #define DCMI_RIS_OVR_RIS_Msk (0x1UL << DCMI_RIS_OVR_RIS_Pos) /*!< 0x00000002 */
  5533. #define DCMI_RIS_OVR_RIS DCMI_RIS_OVR_RIS_Msk
  5534. #define DCMI_RIS_ERR_RIS_Pos (2U)
  5535. #define DCMI_RIS_ERR_RIS_Msk (0x1UL << DCMI_RIS_ERR_RIS_Pos) /*!< 0x00000004 */
  5536. #define DCMI_RIS_ERR_RIS DCMI_RIS_ERR_RIS_Msk
  5537. #define DCMI_RIS_VSYNC_RIS_Pos (3U)
  5538. #define DCMI_RIS_VSYNC_RIS_Msk (0x1UL << DCMI_RIS_VSYNC_RIS_Pos) /*!< 0x00000008 */
  5539. #define DCMI_RIS_VSYNC_RIS DCMI_RIS_VSYNC_RIS_Msk
  5540. #define DCMI_RIS_LINE_RIS_Pos (4U)
  5541. #define DCMI_RIS_LINE_RIS_Msk (0x1UL << DCMI_RIS_LINE_RIS_Pos) /*!< 0x00000010 */
  5542. #define DCMI_RIS_LINE_RIS DCMI_RIS_LINE_RIS_Msk
  5543. /******************** Bits definition for DCMI_IER register *****************/
  5544. #define DCMI_IER_FRAME_IE_Pos (0U)
  5545. #define DCMI_IER_FRAME_IE_Msk (0x1UL << DCMI_IER_FRAME_IE_Pos) /*!< 0x00000001 */
  5546. #define DCMI_IER_FRAME_IE DCMI_IER_FRAME_IE_Msk
  5547. #define DCMI_IER_OVR_IE_Pos (1U)
  5548. #define DCMI_IER_OVR_IE_Msk (0x1UL << DCMI_IER_OVR_IE_Pos) /*!< 0x00000002 */
  5549. #define DCMI_IER_OVR_IE DCMI_IER_OVR_IE_Msk
  5550. #define DCMI_IER_ERR_IE_Pos (2U)
  5551. #define DCMI_IER_ERR_IE_Msk (0x1UL << DCMI_IER_ERR_IE_Pos) /*!< 0x00000004 */
  5552. #define DCMI_IER_ERR_IE DCMI_IER_ERR_IE_Msk
  5553. #define DCMI_IER_VSYNC_IE_Pos (3U)
  5554. #define DCMI_IER_VSYNC_IE_Msk (0x1UL << DCMI_IER_VSYNC_IE_Pos) /*!< 0x00000008 */
  5555. #define DCMI_IER_VSYNC_IE DCMI_IER_VSYNC_IE_Msk
  5556. #define DCMI_IER_LINE_IE_Pos (4U)
  5557. #define DCMI_IER_LINE_IE_Msk (0x1UL << DCMI_IER_LINE_IE_Pos) /*!< 0x00000010 */
  5558. #define DCMI_IER_LINE_IE DCMI_IER_LINE_IE_Msk
  5559. /******************** Bits definition for DCMI_MIS register *****************/
  5560. #define DCMI_MIS_FRAME_MIS_Pos (0U)
  5561. #define DCMI_MIS_FRAME_MIS_Msk (0x1UL << DCMI_MIS_FRAME_MIS_Pos) /*!< 0x00000001 */
  5562. #define DCMI_MIS_FRAME_MIS DCMI_MIS_FRAME_MIS_Msk
  5563. #define DCMI_MIS_OVR_MIS_Pos (1U)
  5564. #define DCMI_MIS_OVR_MIS_Msk (0x1UL << DCMI_MIS_OVR_MIS_Pos) /*!< 0x00000002 */
  5565. #define DCMI_MIS_OVR_MIS DCMI_MIS_OVR_MIS_Msk
  5566. #define DCMI_MIS_ERR_MIS_Pos (2U)
  5567. #define DCMI_MIS_ERR_MIS_Msk (0x1UL << DCMI_MIS_ERR_MIS_Pos) /*!< 0x00000004 */
  5568. #define DCMI_MIS_ERR_MIS DCMI_MIS_ERR_MIS_Msk
  5569. #define DCMI_MIS_VSYNC_MIS_Pos (3U)
  5570. #define DCMI_MIS_VSYNC_MIS_Msk (0x1UL << DCMI_MIS_VSYNC_MIS_Pos) /*!< 0x00000008 */
  5571. #define DCMI_MIS_VSYNC_MIS DCMI_MIS_VSYNC_MIS_Msk
  5572. #define DCMI_MIS_LINE_MIS_Pos (4U)
  5573. #define DCMI_MIS_LINE_MIS_Msk (0x1UL << DCMI_MIS_LINE_MIS_Pos) /*!< 0x00000010 */
  5574. #define DCMI_MIS_LINE_MIS DCMI_MIS_LINE_MIS_Msk
  5575. /******************** Bits definition for DCMI_ICR register *****************/
  5576. #define DCMI_ICR_FRAME_ISC_Pos (0U)
  5577. #define DCMI_ICR_FRAME_ISC_Msk (0x1UL << DCMI_ICR_FRAME_ISC_Pos) /*!< 0x00000001 */
  5578. #define DCMI_ICR_FRAME_ISC DCMI_ICR_FRAME_ISC_Msk
  5579. #define DCMI_ICR_OVR_ISC_Pos (1U)
  5580. #define DCMI_ICR_OVR_ISC_Msk (0x1UL << DCMI_ICR_OVR_ISC_Pos) /*!< 0x00000002 */
  5581. #define DCMI_ICR_OVR_ISC DCMI_ICR_OVR_ISC_Msk
  5582. #define DCMI_ICR_ERR_ISC_Pos (2U)
  5583. #define DCMI_ICR_ERR_ISC_Msk (0x1UL << DCMI_ICR_ERR_ISC_Pos) /*!< 0x00000004 */
  5584. #define DCMI_ICR_ERR_ISC DCMI_ICR_ERR_ISC_Msk
  5585. #define DCMI_ICR_VSYNC_ISC_Pos (3U)
  5586. #define DCMI_ICR_VSYNC_ISC_Msk (0x1UL << DCMI_ICR_VSYNC_ISC_Pos) /*!< 0x00000008 */
  5587. #define DCMI_ICR_VSYNC_ISC DCMI_ICR_VSYNC_ISC_Msk
  5588. #define DCMI_ICR_LINE_ISC_Pos (4U)
  5589. #define DCMI_ICR_LINE_ISC_Msk (0x1UL << DCMI_ICR_LINE_ISC_Pos) /*!< 0x00000010 */
  5590. #define DCMI_ICR_LINE_ISC DCMI_ICR_LINE_ISC_Msk
  5591. /******************** Bits definition for DCMI_ESCR register ******************/
  5592. #define DCMI_ESCR_FSC_Pos (0U)
  5593. #define DCMI_ESCR_FSC_Msk (0xFFUL << DCMI_ESCR_FSC_Pos) /*!< 0x000000FF */
  5594. #define DCMI_ESCR_FSC DCMI_ESCR_FSC_Msk
  5595. #define DCMI_ESCR_LSC_Pos (8U)
  5596. #define DCMI_ESCR_LSC_Msk (0xFFUL << DCMI_ESCR_LSC_Pos) /*!< 0x0000FF00 */
  5597. #define DCMI_ESCR_LSC DCMI_ESCR_LSC_Msk
  5598. #define DCMI_ESCR_LEC_Pos (16U)
  5599. #define DCMI_ESCR_LEC_Msk (0xFFUL << DCMI_ESCR_LEC_Pos) /*!< 0x00FF0000 */
  5600. #define DCMI_ESCR_LEC DCMI_ESCR_LEC_Msk
  5601. #define DCMI_ESCR_FEC_Pos (24U)
  5602. #define DCMI_ESCR_FEC_Msk (0xFFUL << DCMI_ESCR_FEC_Pos) /*!< 0xFF000000 */
  5603. #define DCMI_ESCR_FEC DCMI_ESCR_FEC_Msk
  5604. /******************** Bits definition for DCMI_ESUR register ******************/
  5605. #define DCMI_ESUR_FSU_Pos (0U)
  5606. #define DCMI_ESUR_FSU_Msk (0xFFUL << DCMI_ESUR_FSU_Pos) /*!< 0x000000FF */
  5607. #define DCMI_ESUR_FSU DCMI_ESUR_FSU_Msk
  5608. #define DCMI_ESUR_LSU_Pos (8U)
  5609. #define DCMI_ESUR_LSU_Msk (0xFFUL << DCMI_ESUR_LSU_Pos) /*!< 0x0000FF00 */
  5610. #define DCMI_ESUR_LSU DCMI_ESUR_LSU_Msk
  5611. #define DCMI_ESUR_LEU_Pos (16U)
  5612. #define DCMI_ESUR_LEU_Msk (0xFFUL << DCMI_ESUR_LEU_Pos) /*!< 0x00FF0000 */
  5613. #define DCMI_ESUR_LEU DCMI_ESUR_LEU_Msk
  5614. #define DCMI_ESUR_FEU_Pos (24U)
  5615. #define DCMI_ESUR_FEU_Msk (0xFFUL << DCMI_ESUR_FEU_Pos) /*!< 0xFF000000 */
  5616. #define DCMI_ESUR_FEU DCMI_ESUR_FEU_Msk
  5617. /******************** Bits definition for DCMI_CWSTRT register ******************/
  5618. #define DCMI_CWSTRT_HOFFCNT_Pos (0U)
  5619. #define DCMI_CWSTRT_HOFFCNT_Msk (0x3FFFUL << DCMI_CWSTRT_HOFFCNT_Pos) /*!< 0x00003FFF */
  5620. #define DCMI_CWSTRT_HOFFCNT DCMI_CWSTRT_HOFFCNT_Msk
  5621. #define DCMI_CWSTRT_VST_Pos (16U)
  5622. #define DCMI_CWSTRT_VST_Msk (0x1FFFUL << DCMI_CWSTRT_VST_Pos) /*!< 0x1FFF0000 */
  5623. #define DCMI_CWSTRT_VST DCMI_CWSTRT_VST_Msk
  5624. /******************** Bits definition for DCMI_CWSIZE register ******************/
  5625. #define DCMI_CWSIZE_CAPCNT_Pos (0U)
  5626. #define DCMI_CWSIZE_CAPCNT_Msk (0x3FFFUL << DCMI_CWSIZE_CAPCNT_Pos) /*!< 0x00003FFF */
  5627. #define DCMI_CWSIZE_CAPCNT DCMI_CWSIZE_CAPCNT_Msk
  5628. #define DCMI_CWSIZE_VLINE_Pos (16U)
  5629. #define DCMI_CWSIZE_VLINE_Msk (0x3FFFUL << DCMI_CWSIZE_VLINE_Pos) /*!< 0x3FFF0000 */
  5630. #define DCMI_CWSIZE_VLINE DCMI_CWSIZE_VLINE_Msk
  5631. /******************** Bits definition for DCMI_DR register ******************/
  5632. #define DCMI_DR_BYTE0_Pos (0U)
  5633. #define DCMI_DR_BYTE0_Msk (0xFFUL << DCMI_DR_BYTE0_Pos) /*!< 0x000000FF */
  5634. #define DCMI_DR_BYTE0 DCMI_DR_BYTE0_Msk
  5635. #define DCMI_DR_BYTE1_Pos (8U)
  5636. #define DCMI_DR_BYTE1_Msk (0xFFUL << DCMI_DR_BYTE1_Pos) /*!< 0x0000FF00 */
  5637. #define DCMI_DR_BYTE1 DCMI_DR_BYTE1_Msk
  5638. #define DCMI_DR_BYTE2_Pos (16U)
  5639. #define DCMI_DR_BYTE2_Msk (0xFFUL << DCMI_DR_BYTE2_Pos) /*!< 0x00FF0000 */
  5640. #define DCMI_DR_BYTE2 DCMI_DR_BYTE2_Msk
  5641. #define DCMI_DR_BYTE3_Pos (24U)
  5642. #define DCMI_DR_BYTE3_Msk (0xFFUL << DCMI_DR_BYTE3_Pos) /*!< 0xFF000000 */
  5643. #define DCMI_DR_BYTE3 DCMI_DR_BYTE3_Msk
  5644. /******************************************************************************/
  5645. /* */
  5646. /* Digital Filter for Sigma Delta Modulators */
  5647. /* */
  5648. /******************************************************************************/
  5649. /**************** DFSDM channel configuration registers ********************/
  5650. /*************** Bit definition for DFSDM_CHCFGR1 register ******************/
  5651. #define DFSDM_CHCFGR1_DFSDMEN_Pos (31U)
  5652. #define DFSDM_CHCFGR1_DFSDMEN_Msk (0x1UL << DFSDM_CHCFGR1_DFSDMEN_Pos) /*!< 0x80000000 */
  5653. #define DFSDM_CHCFGR1_DFSDMEN DFSDM_CHCFGR1_DFSDMEN_Msk /*!< Global enable for DFSDM interface */
  5654. #define DFSDM_CHCFGR1_CKOUTSRC_Pos (30U)
  5655. #define DFSDM_CHCFGR1_CKOUTSRC_Msk (0x1UL << DFSDM_CHCFGR1_CKOUTSRC_Pos) /*!< 0x40000000 */
  5656. #define DFSDM_CHCFGR1_CKOUTSRC DFSDM_CHCFGR1_CKOUTSRC_Msk /*!< Output serial clock source selection */
  5657. #define DFSDM_CHCFGR1_CKOUTDIV_Pos (16U)
  5658. #define DFSDM_CHCFGR1_CKOUTDIV_Msk (0xFFUL << DFSDM_CHCFGR1_CKOUTDIV_Pos) /*!< 0x00FF0000 */
  5659. #define DFSDM_CHCFGR1_CKOUTDIV DFSDM_CHCFGR1_CKOUTDIV_Msk /*!< CKOUTDIV[7:0] output serial clock divider */
  5660. #define DFSDM_CHCFGR1_DATPACK_Pos (14U)
  5661. #define DFSDM_CHCFGR1_DATPACK_Msk (0x3UL << DFSDM_CHCFGR1_DATPACK_Pos) /*!< 0x0000C000 */
  5662. #define DFSDM_CHCFGR1_DATPACK DFSDM_CHCFGR1_DATPACK_Msk /*!< DATPACK[1:0] Data packing mode */
  5663. #define DFSDM_CHCFGR1_DATPACK_1 (0x2UL << DFSDM_CHCFGR1_DATPACK_Pos) /*!< 0x00008000 */
  5664. #define DFSDM_CHCFGR1_DATPACK_0 (0x1UL << DFSDM_CHCFGR1_DATPACK_Pos) /*!< 0x00004000 */
  5665. #define DFSDM_CHCFGR1_DATMPX_Pos (12U)
  5666. #define DFSDM_CHCFGR1_DATMPX_Msk (0x3UL << DFSDM_CHCFGR1_DATMPX_Pos) /*!< 0x00003000 */
  5667. #define DFSDM_CHCFGR1_DATMPX DFSDM_CHCFGR1_DATMPX_Msk /*!< DATMPX[1:0] Input data multiplexer for channel y */
  5668. #define DFSDM_CHCFGR1_DATMPX_1 (0x2UL << DFSDM_CHCFGR1_DATMPX_Pos) /*!< 0x00002000 */
  5669. #define DFSDM_CHCFGR1_DATMPX_0 (0x1UL << DFSDM_CHCFGR1_DATMPX_Pos) /*!< 0x00001000 */
  5670. #define DFSDM_CHCFGR1_CHINSEL_Pos (8U)
  5671. #define DFSDM_CHCFGR1_CHINSEL_Msk (0x1UL << DFSDM_CHCFGR1_CHINSEL_Pos) /*!< 0x00000100 */
  5672. #define DFSDM_CHCFGR1_CHINSEL DFSDM_CHCFGR1_CHINSEL_Msk /*!< Serial inputs selection for channel y */
  5673. #define DFSDM_CHCFGR1_CHEN_Pos (7U)
  5674. #define DFSDM_CHCFGR1_CHEN_Msk (0x1UL << DFSDM_CHCFGR1_CHEN_Pos) /*!< 0x00000080 */
  5675. #define DFSDM_CHCFGR1_CHEN DFSDM_CHCFGR1_CHEN_Msk /*!< Channel y enable */
  5676. #define DFSDM_CHCFGR1_CKABEN_Pos (6U)
  5677. #define DFSDM_CHCFGR1_CKABEN_Msk (0x1UL << DFSDM_CHCFGR1_CKABEN_Pos) /*!< 0x00000040 */
  5678. #define DFSDM_CHCFGR1_CKABEN DFSDM_CHCFGR1_CKABEN_Msk /*!< Clock absence detector enable on channel y */
  5679. #define DFSDM_CHCFGR1_SCDEN_Pos (5U)
  5680. #define DFSDM_CHCFGR1_SCDEN_Msk (0x1UL << DFSDM_CHCFGR1_SCDEN_Pos) /*!< 0x00000020 */
  5681. #define DFSDM_CHCFGR1_SCDEN DFSDM_CHCFGR1_SCDEN_Msk /*!< Short circuit detector enable on channel y */
  5682. #define DFSDM_CHCFGR1_SPICKSEL_Pos (2U)
  5683. #define DFSDM_CHCFGR1_SPICKSEL_Msk (0x3UL << DFSDM_CHCFGR1_SPICKSEL_Pos) /*!< 0x0000000C */
  5684. #define DFSDM_CHCFGR1_SPICKSEL DFSDM_CHCFGR1_SPICKSEL_Msk /*!< SPICKSEL[1:0] SPI clock select for channel y */
  5685. #define DFSDM_CHCFGR1_SPICKSEL_1 (0x2UL << DFSDM_CHCFGR1_SPICKSEL_Pos) /*!< 0x00000008 */
  5686. #define DFSDM_CHCFGR1_SPICKSEL_0 (0x1UL << DFSDM_CHCFGR1_SPICKSEL_Pos) /*!< 0x00000004 */
  5687. #define DFSDM_CHCFGR1_SITP_Pos (0U)
  5688. #define DFSDM_CHCFGR1_SITP_Msk (0x3UL << DFSDM_CHCFGR1_SITP_Pos) /*!< 0x00000003 */
  5689. #define DFSDM_CHCFGR1_SITP DFSDM_CHCFGR1_SITP_Msk /*!< SITP[1:0] Serial interface type for channel y */
  5690. #define DFSDM_CHCFGR1_SITP_1 (0x2UL << DFSDM_CHCFGR1_SITP_Pos) /*!< 0x00000002 */
  5691. #define DFSDM_CHCFGR1_SITP_0 (0x1UL << DFSDM_CHCFGR1_SITP_Pos) /*!< 0x00000001 */
  5692. /*************** Bit definition for DFSDM_CHCFGR2 register ******************/
  5693. #define DFSDM_CHCFGR2_OFFSET_Pos (8U)
  5694. #define DFSDM_CHCFGR2_OFFSET_Msk (0xFFFFFFUL << DFSDM_CHCFGR2_OFFSET_Pos) /*!< 0xFFFFFF00 */
  5695. #define DFSDM_CHCFGR2_OFFSET DFSDM_CHCFGR2_OFFSET_Msk /*!< OFFSET[23:0] 24-bit calibration offset for channel y */
  5696. #define DFSDM_CHCFGR2_DTRBS_Pos (3U)
  5697. #define DFSDM_CHCFGR2_DTRBS_Msk (0x1FUL << DFSDM_CHCFGR2_DTRBS_Pos) /*!< 0x000000F8 */
  5698. #define DFSDM_CHCFGR2_DTRBS DFSDM_CHCFGR2_DTRBS_Msk /*!< DTRBS[4:0] Data right bit-shift for channel y */
  5699. /****************** Bit definition for DFSDM_CHAWSCDR register *****************/
  5700. #define DFSDM_CHAWSCDR_AWFORD_Pos (22U)
  5701. #define DFSDM_CHAWSCDR_AWFORD_Msk (0x3UL << DFSDM_CHAWSCDR_AWFORD_Pos) /*!< 0x00C00000 */
  5702. #define DFSDM_CHAWSCDR_AWFORD DFSDM_CHAWSCDR_AWFORD_Msk /*!< AWFORD[1:0] Analog watchdog Sinc filter order on channel y */
  5703. #define DFSDM_CHAWSCDR_AWFORD_1 (0x2UL << DFSDM_CHAWSCDR_AWFORD_Pos) /*!< 0x00800000 */
  5704. #define DFSDM_CHAWSCDR_AWFORD_0 (0x1UL << DFSDM_CHAWSCDR_AWFORD_Pos) /*!< 0x00400000 */
  5705. #define DFSDM_CHAWSCDR_AWFOSR_Pos (16U)
  5706. #define DFSDM_CHAWSCDR_AWFOSR_Msk (0x1FUL << DFSDM_CHAWSCDR_AWFOSR_Pos) /*!< 0x001F0000 */
  5707. #define DFSDM_CHAWSCDR_AWFOSR DFSDM_CHAWSCDR_AWFOSR_Msk /*!< AWFOSR[4:0] Analog watchdog filter oversampling ratio on channel y */
  5708. #define DFSDM_CHAWSCDR_BKSCD_Pos (12U)
  5709. #define DFSDM_CHAWSCDR_BKSCD_Msk (0xFUL << DFSDM_CHAWSCDR_BKSCD_Pos) /*!< 0x0000F000 */
  5710. #define DFSDM_CHAWSCDR_BKSCD DFSDM_CHAWSCDR_BKSCD_Msk /*!< BKSCD[3:0] Break signal assignment for short circuit detector on channel y */
  5711. #define DFSDM_CHAWSCDR_SCDT_Pos (0U)
  5712. #define DFSDM_CHAWSCDR_SCDT_Msk (0xFFUL << DFSDM_CHAWSCDR_SCDT_Pos) /*!< 0x000000FF */
  5713. #define DFSDM_CHAWSCDR_SCDT DFSDM_CHAWSCDR_SCDT_Msk /*!< SCDT[7:0] Short circuit detector threshold for channel y */
  5714. /**************** Bit definition for DFSDM_CHWDATR register *******************/
  5715. #define DFSDM_CHWDATR_WDATA_Pos (0U)
  5716. #define DFSDM_CHWDATR_WDATA_Msk (0xFFFFUL << DFSDM_CHWDATR_WDATA_Pos) /*!< 0x0000FFFF */
  5717. #define DFSDM_CHWDATR_WDATA DFSDM_CHWDATR_WDATA_Msk /*!< WDATA[15:0] Input channel y watchdog data */
  5718. /**************** Bit definition for DFSDM_CHDATINR register *****************/
  5719. #define DFSDM_CHDATINR_INDAT0_Pos (0U)
  5720. #define DFSDM_CHDATINR_INDAT0_Msk (0xFFFFUL << DFSDM_CHDATINR_INDAT0_Pos) /*!< 0x0000FFFF */
  5721. #define DFSDM_CHDATINR_INDAT0 DFSDM_CHDATINR_INDAT0_Msk /*!< INDAT0[31:16] Input data for channel y or channel (y+1) */
  5722. #define DFSDM_CHDATINR_INDAT1_Pos (16U)
  5723. #define DFSDM_CHDATINR_INDAT1_Msk (0xFFFFUL << DFSDM_CHDATINR_INDAT1_Pos) /*!< 0xFFFF0000 */
  5724. #define DFSDM_CHDATINR_INDAT1 DFSDM_CHDATINR_INDAT1_Msk /*!< INDAT0[15:0] Input data for channel y */
  5725. /**************** Bit definition for DFSDM_CHDLYR register *****************/
  5726. #define DFSDM_CHDLYR_PLSSKP_Pos (0U)
  5727. #define DFSDM_CHDLYR_PLSSKP_Msk (0x3FUL << DFSDM_CHDLYR_PLSSKP_Pos) /*!< 0x0000003F*/
  5728. #define DFSDM_CHDLYR_PLSSKP DFSDM_CHDLYR_PLSSKP_Msk
  5729. /************************ DFSDM module registers ****************************/
  5730. /******************** Bit definition for DFSDM_FLTCR1 register *******************/
  5731. #define DFSDM_FLTCR1_AWFSEL_Pos (30U)
  5732. #define DFSDM_FLTCR1_AWFSEL_Msk (0x1UL << DFSDM_FLTCR1_AWFSEL_Pos) /*!< 0x40000000 */
  5733. #define DFSDM_FLTCR1_AWFSEL DFSDM_FLTCR1_AWFSEL_Msk /*!< Analog watchdog fast mode select */
  5734. #define DFSDM_FLTCR1_FAST_Pos (29U)
  5735. #define DFSDM_FLTCR1_FAST_Msk (0x1UL << DFSDM_FLTCR1_FAST_Pos) /*!< 0x20000000 */
  5736. #define DFSDM_FLTCR1_FAST DFSDM_FLTCR1_FAST_Msk /*!< Fast conversion mode selection */
  5737. #define DFSDM_FLTCR1_RCH_Pos (24U)
  5738. #define DFSDM_FLTCR1_RCH_Msk (0x7UL << DFSDM_FLTCR1_RCH_Pos) /*!< 0x07000000 */
  5739. #define DFSDM_FLTCR1_RCH DFSDM_FLTCR1_RCH_Msk /*!< RCH[2:0] Regular channel selection */
  5740. #define DFSDM_FLTCR1_RDMAEN_Pos (21U)
  5741. #define DFSDM_FLTCR1_RDMAEN_Msk (0x1UL << DFSDM_FLTCR1_RDMAEN_Pos) /*!< 0x00200000 */
  5742. #define DFSDM_FLTCR1_RDMAEN DFSDM_FLTCR1_RDMAEN_Msk /*!< DMA channel enabled to read data for the regular conversion */
  5743. #define DFSDM_FLTCR1_RSYNC_Pos (19U)
  5744. #define DFSDM_FLTCR1_RSYNC_Msk (0x1UL << DFSDM_FLTCR1_RSYNC_Pos) /*!< 0x00080000 */
  5745. #define DFSDM_FLTCR1_RSYNC DFSDM_FLTCR1_RSYNC_Msk /*!< Launch regular conversion synchronously with DFSDMx */
  5746. #define DFSDM_FLTCR1_RCONT_Pos (18U)
  5747. #define DFSDM_FLTCR1_RCONT_Msk (0x1UL << DFSDM_FLTCR1_RCONT_Pos) /*!< 0x00040000 */
  5748. #define DFSDM_FLTCR1_RCONT DFSDM_FLTCR1_RCONT_Msk /*!< Continuous mode selection for regular conversions */
  5749. #define DFSDM_FLTCR1_RSWSTART_Pos (17U)
  5750. #define DFSDM_FLTCR1_RSWSTART_Msk (0x1UL << DFSDM_FLTCR1_RSWSTART_Pos) /*!< 0x00020000 */
  5751. #define DFSDM_FLTCR1_RSWSTART DFSDM_FLTCR1_RSWSTART_Msk /*!< Software start of a conversion on the regular channel */
  5752. #define DFSDM_FLTCR1_JEXTEN_Pos (13U)
  5753. #define DFSDM_FLTCR1_JEXTEN_Msk (0x3UL << DFSDM_FLTCR1_JEXTEN_Pos) /*!< 0x00006000 */
  5754. #define DFSDM_FLTCR1_JEXTEN DFSDM_FLTCR1_JEXTEN_Msk /*!< JEXTEN[1:0] Trigger enable and trigger edge selection for injected conversions */
  5755. #define DFSDM_FLTCR1_JEXTEN_1 (0x2UL << DFSDM_FLTCR1_JEXTEN_Pos) /*!< 0x00004000 */
  5756. #define DFSDM_FLTCR1_JEXTEN_0 (0x1UL << DFSDM_FLTCR1_JEXTEN_Pos) /*!< 0x00002000 */
  5757. #define DFSDM_FLTCR1_JEXTSEL_Pos (8U)
  5758. #define DFSDM_FLTCR1_JEXTSEL_Msk (0x1FUL << DFSDM_FLTCR1_JEXTSEL_Pos) /*!< 0x00001F00 */
  5759. #define DFSDM_FLTCR1_JEXTSEL DFSDM_FLTCR1_JEXTSEL_Msk /*!< JEXTSEL[4:0]Trigger signal selection for launching injected conversions */
  5760. #define DFSDM_FLTCR1_JEXTSEL_0 (0x01UL << DFSDM_FLTCR1_JEXTSEL_Pos) /*!< 0x00000100 */
  5761. #define DFSDM_FLTCR1_JEXTSEL_1 (0x02UL << DFSDM_FLTCR1_JEXTSEL_Pos) /*!< 0x00000200 */
  5762. #define DFSDM_FLTCR1_JEXTSEL_2 (0x04UL << DFSDM_FLTCR1_JEXTSEL_Pos) /*!< 0x00000400 */
  5763. #define DFSDM_FLTCR1_JEXTSEL_3 (0x08UL << DFSDM_FLTCR1_JEXTSEL_Pos) /*!< 0x00000800 */
  5764. #define DFSDM_FLTCR1_JEXTSEL_4 (0x10UL << DFSDM_FLTCR1_JEXTSEL_Pos) /*!< 0x00001000 */
  5765. #define DFSDM_FLTCR1_JDMAEN_Pos (5U)
  5766. #define DFSDM_FLTCR1_JDMAEN_Msk (0x1UL << DFSDM_FLTCR1_JDMAEN_Pos) /*!< 0x00000020 */
  5767. #define DFSDM_FLTCR1_JDMAEN DFSDM_FLTCR1_JDMAEN_Msk /*!< DMA channel enabled to read data for the injected channel group */
  5768. #define DFSDM_FLTCR1_JSCAN_Pos (4U)
  5769. #define DFSDM_FLTCR1_JSCAN_Msk (0x1UL << DFSDM_FLTCR1_JSCAN_Pos) /*!< 0x00000010 */
  5770. #define DFSDM_FLTCR1_JSCAN DFSDM_FLTCR1_JSCAN_Msk /*!< Scanning conversion in continuous mode selection for injected conversions */
  5771. #define DFSDM_FLTCR1_JSYNC_Pos (3U)
  5772. #define DFSDM_FLTCR1_JSYNC_Msk (0x1UL << DFSDM_FLTCR1_JSYNC_Pos) /*!< 0x00000008 */
  5773. #define DFSDM_FLTCR1_JSYNC DFSDM_FLTCR1_JSYNC_Msk /*!< Launch an injected conversion synchronously with DFSDMx JSWSTART trigger */
  5774. #define DFSDM_FLTCR1_JSWSTART_Pos (1U)
  5775. #define DFSDM_FLTCR1_JSWSTART_Msk (0x1UL << DFSDM_FLTCR1_JSWSTART_Pos) /*!< 0x00000002 */
  5776. #define DFSDM_FLTCR1_JSWSTART DFSDM_FLTCR1_JSWSTART_Msk /*!< Start the conversion of the injected group of channels */
  5777. #define DFSDM_FLTCR1_DFEN_Pos (0U)
  5778. #define DFSDM_FLTCR1_DFEN_Msk (0x1UL << DFSDM_FLTCR1_DFEN_Pos) /*!< 0x00000001 */
  5779. #define DFSDM_FLTCR1_DFEN DFSDM_FLTCR1_DFEN_Msk /*!< DFSDM enable */
  5780. /******************** Bit definition for DFSDM_FLTCR2 register *******************/
  5781. #define DFSDM_FLTCR2_AWDCH_Pos (16U)
  5782. #define DFSDM_FLTCR2_AWDCH_Msk (0xFFUL << DFSDM_FLTCR2_AWDCH_Pos) /*!< 0x00FF0000 */
  5783. #define DFSDM_FLTCR2_AWDCH DFSDM_FLTCR2_AWDCH_Msk /*!< AWDCH[7:0] Analog watchdog channel selection */
  5784. #define DFSDM_FLTCR2_EXCH_Pos (8U)
  5785. #define DFSDM_FLTCR2_EXCH_Msk (0xFFUL << DFSDM_FLTCR2_EXCH_Pos) /*!< 0x0000FF00 */
  5786. #define DFSDM_FLTCR2_EXCH DFSDM_FLTCR2_EXCH_Msk /*!< EXCH[7:0] Extreme detector channel selection */
  5787. #define DFSDM_FLTCR2_CKABIE_Pos (6U)
  5788. #define DFSDM_FLTCR2_CKABIE_Msk (0x1UL << DFSDM_FLTCR2_CKABIE_Pos) /*!< 0x00000040 */
  5789. #define DFSDM_FLTCR2_CKABIE DFSDM_FLTCR2_CKABIE_Msk /*!< Clock absence interrupt enable */
  5790. #define DFSDM_FLTCR2_SCDIE_Pos (5U)
  5791. #define DFSDM_FLTCR2_SCDIE_Msk (0x1UL << DFSDM_FLTCR2_SCDIE_Pos) /*!< 0x00000020 */
  5792. #define DFSDM_FLTCR2_SCDIE DFSDM_FLTCR2_SCDIE_Msk /*!< Short circuit detector interrupt enable */
  5793. #define DFSDM_FLTCR2_AWDIE_Pos (4U)
  5794. #define DFSDM_FLTCR2_AWDIE_Msk (0x1UL << DFSDM_FLTCR2_AWDIE_Pos) /*!< 0x00000010 */
  5795. #define DFSDM_FLTCR2_AWDIE DFSDM_FLTCR2_AWDIE_Msk /*!< Analog watchdog interrupt enable */
  5796. #define DFSDM_FLTCR2_ROVRIE_Pos (3U)
  5797. #define DFSDM_FLTCR2_ROVRIE_Msk (0x1UL << DFSDM_FLTCR2_ROVRIE_Pos) /*!< 0x00000008 */
  5798. #define DFSDM_FLTCR2_ROVRIE DFSDM_FLTCR2_ROVRIE_Msk /*!< Regular data overrun interrupt enable */
  5799. #define DFSDM_FLTCR2_JOVRIE_Pos (2U)
  5800. #define DFSDM_FLTCR2_JOVRIE_Msk (0x1UL << DFSDM_FLTCR2_JOVRIE_Pos) /*!< 0x00000004 */
  5801. #define DFSDM_FLTCR2_JOVRIE DFSDM_FLTCR2_JOVRIE_Msk /*!< Injected data overrun interrupt enable */
  5802. #define DFSDM_FLTCR2_REOCIE_Pos (1U)
  5803. #define DFSDM_FLTCR2_REOCIE_Msk (0x1UL << DFSDM_FLTCR2_REOCIE_Pos) /*!< 0x00000002 */
  5804. #define DFSDM_FLTCR2_REOCIE DFSDM_FLTCR2_REOCIE_Msk /*!< Regular end of conversion interrupt enable */
  5805. #define DFSDM_FLTCR2_JEOCIE_Pos (0U)
  5806. #define DFSDM_FLTCR2_JEOCIE_Msk (0x1UL << DFSDM_FLTCR2_JEOCIE_Pos) /*!< 0x00000001 */
  5807. #define DFSDM_FLTCR2_JEOCIE DFSDM_FLTCR2_JEOCIE_Msk /*!< Injected end of conversion interrupt enable */
  5808. /******************** Bit definition for DFSDM_FLTISR register *******************/
  5809. #define DFSDM_FLTISR_SCDF_Pos (24U)
  5810. #define DFSDM_FLTISR_SCDF_Msk (0xFFUL << DFSDM_FLTISR_SCDF_Pos) /*!< 0xFF000000 */
  5811. #define DFSDM_FLTISR_SCDF DFSDM_FLTISR_SCDF_Msk /*!< SCDF[7:0] Short circuit detector flag */
  5812. #define DFSDM_FLTISR_CKABF_Pos (16U)
  5813. #define DFSDM_FLTISR_CKABF_Msk (0xFFUL << DFSDM_FLTISR_CKABF_Pos) /*!< 0x00FF0000 */
  5814. #define DFSDM_FLTISR_CKABF DFSDM_FLTISR_CKABF_Msk /*!< CKABF[7:0] Clock absence flag */
  5815. #define DFSDM_FLTISR_RCIP_Pos (14U)
  5816. #define DFSDM_FLTISR_RCIP_Msk (0x1UL << DFSDM_FLTISR_RCIP_Pos) /*!< 0x00004000 */
  5817. #define DFSDM_FLTISR_RCIP DFSDM_FLTISR_RCIP_Msk /*!< Regular conversion in progress status */
  5818. #define DFSDM_FLTISR_JCIP_Pos (13U)
  5819. #define DFSDM_FLTISR_JCIP_Msk (0x1UL << DFSDM_FLTISR_JCIP_Pos) /*!< 0x00002000 */
  5820. #define DFSDM_FLTISR_JCIP DFSDM_FLTISR_JCIP_Msk /*!< Injected conversion in progress status */
  5821. #define DFSDM_FLTISR_AWDF_Pos (4U)
  5822. #define DFSDM_FLTISR_AWDF_Msk (0x1UL << DFSDM_FLTISR_AWDF_Pos) /*!< 0x00000010 */
  5823. #define DFSDM_FLTISR_AWDF DFSDM_FLTISR_AWDF_Msk /*!< Analog watchdog */
  5824. #define DFSDM_FLTISR_ROVRF_Pos (3U)
  5825. #define DFSDM_FLTISR_ROVRF_Msk (0x1UL << DFSDM_FLTISR_ROVRF_Pos) /*!< 0x00000008 */
  5826. #define DFSDM_FLTISR_ROVRF DFSDM_FLTISR_ROVRF_Msk /*!< Regular conversion overrun flag */
  5827. #define DFSDM_FLTISR_JOVRF_Pos (2U)
  5828. #define DFSDM_FLTISR_JOVRF_Msk (0x1UL << DFSDM_FLTISR_JOVRF_Pos) /*!< 0x00000004 */
  5829. #define DFSDM_FLTISR_JOVRF DFSDM_FLTISR_JOVRF_Msk /*!< Injected conversion overrun flag */
  5830. #define DFSDM_FLTISR_REOCF_Pos (1U)
  5831. #define DFSDM_FLTISR_REOCF_Msk (0x1UL << DFSDM_FLTISR_REOCF_Pos) /*!< 0x00000002 */
  5832. #define DFSDM_FLTISR_REOCF DFSDM_FLTISR_REOCF_Msk /*!< End of regular conversion flag */
  5833. #define DFSDM_FLTISR_JEOCF_Pos (0U)
  5834. #define DFSDM_FLTISR_JEOCF_Msk (0x1UL << DFSDM_FLTISR_JEOCF_Pos) /*!< 0x00000001 */
  5835. #define DFSDM_FLTISR_JEOCF DFSDM_FLTISR_JEOCF_Msk /*!< End of injected conversion flag */
  5836. /******************** Bit definition for DFSDM_FLTICR register *******************/
  5837. #define DFSDM_FLTICR_CLRSCDF_Pos (24U)
  5838. #define DFSDM_FLTICR_CLRSCDF_Msk (0xFFUL << DFSDM_FLTICR_CLRSCDF_Pos) /*!< 0xFF000000 */
  5839. #define DFSDM_FLTICR_CLRSCDF DFSDM_FLTICR_CLRSCDF_Msk /*!< CLRSCSDF[7:0] Clear the short circuit detector flag */
  5840. #define DFSDM_FLTICR_CLRCKABF_Pos (16U)
  5841. #define DFSDM_FLTICR_CLRCKABF_Msk (0xFFUL << DFSDM_FLTICR_CLRCKABF_Pos) /*!< 0x00FF0000 */
  5842. #define DFSDM_FLTICR_CLRCKABF DFSDM_FLTICR_CLRCKABF_Msk /*!< CLRCKABF[7:0] Clear the clock absence flag */
  5843. #define DFSDM_FLTICR_CLRROVRF_Pos (3U)
  5844. #define DFSDM_FLTICR_CLRROVRF_Msk (0x1UL << DFSDM_FLTICR_CLRROVRF_Pos) /*!< 0x00000008 */
  5845. #define DFSDM_FLTICR_CLRROVRF DFSDM_FLTICR_CLRROVRF_Msk /*!< Clear the regular conversion overrun flag */
  5846. #define DFSDM_FLTICR_CLRJOVRF_Pos (2U)
  5847. #define DFSDM_FLTICR_CLRJOVRF_Msk (0x1UL << DFSDM_FLTICR_CLRJOVRF_Pos) /*!< 0x00000004 */
  5848. #define DFSDM_FLTICR_CLRJOVRF DFSDM_FLTICR_CLRJOVRF_Msk /*!< Clear the injected conversion overrun flag */
  5849. /******************* Bit definition for DFSDM_FLTJCHGR register ******************/
  5850. #define DFSDM_FLTJCHGR_JCHG_Pos (0U)
  5851. #define DFSDM_FLTJCHGR_JCHG_Msk (0xFFUL << DFSDM_FLTJCHGR_JCHG_Pos) /*!< 0x000000FF */
  5852. #define DFSDM_FLTJCHGR_JCHG DFSDM_FLTJCHGR_JCHG_Msk /*!< JCHG[7:0] Injected channel group selection */
  5853. /******************** Bit definition for DFSDM_FLTFCR register *******************/
  5854. #define DFSDM_FLTFCR_FORD_Pos (29U)
  5855. #define DFSDM_FLTFCR_FORD_Msk (0x7UL << DFSDM_FLTFCR_FORD_Pos) /*!< 0xE0000000 */
  5856. #define DFSDM_FLTFCR_FORD DFSDM_FLTFCR_FORD_Msk /*!< FORD[2:0] Sinc filter order */
  5857. #define DFSDM_FLTFCR_FORD_2 (0x4UL << DFSDM_FLTFCR_FORD_Pos) /*!< 0x80000000 */
  5858. #define DFSDM_FLTFCR_FORD_1 (0x2UL << DFSDM_FLTFCR_FORD_Pos) /*!< 0x40000000 */
  5859. #define DFSDM_FLTFCR_FORD_0 (0x1UL << DFSDM_FLTFCR_FORD_Pos) /*!< 0x20000000 */
  5860. #define DFSDM_FLTFCR_FOSR_Pos (16U)
  5861. #define DFSDM_FLTFCR_FOSR_Msk (0x3FFUL << DFSDM_FLTFCR_FOSR_Pos) /*!< 0x03FF0000 */
  5862. #define DFSDM_FLTFCR_FOSR DFSDM_FLTFCR_FOSR_Msk /*!< FOSR[9:0] Sinc filter oversampling ratio (decimation rate) */
  5863. #define DFSDM_FLTFCR_IOSR_Pos (0U)
  5864. #define DFSDM_FLTFCR_IOSR_Msk (0xFFUL << DFSDM_FLTFCR_IOSR_Pos) /*!< 0x000000FF */
  5865. #define DFSDM_FLTFCR_IOSR DFSDM_FLTFCR_IOSR_Msk /*!< IOSR[7:0] Integrator oversampling ratio (averaging length) */
  5866. /****************** Bit definition for DFSDM_FLTJDATAR register *****************/
  5867. #define DFSDM_FLTJDATAR_JDATA_Pos (8U)
  5868. #define DFSDM_FLTJDATAR_JDATA_Msk (0xFFFFFFUL << DFSDM_FLTJDATAR_JDATA_Pos) /*!< 0xFFFFFF00 */
  5869. #define DFSDM_FLTJDATAR_JDATA DFSDM_FLTJDATAR_JDATA_Msk /*!< JDATA[23:0] Injected group conversion data */
  5870. #define DFSDM_FLTJDATAR_JDATACH_Pos (0U)
  5871. #define DFSDM_FLTJDATAR_JDATACH_Msk (0x7UL << DFSDM_FLTJDATAR_JDATACH_Pos) /*!< 0x00000007 */
  5872. #define DFSDM_FLTJDATAR_JDATACH DFSDM_FLTJDATAR_JDATACH_Msk /*!< JDATACH[2:0] Injected channel most recently converted */
  5873. /****************** Bit definition for DFSDM_FLTRDATAR register *****************/
  5874. #define DFSDM_FLTRDATAR_RDATA_Pos (8U)
  5875. #define DFSDM_FLTRDATAR_RDATA_Msk (0xFFFFFFUL << DFSDM_FLTRDATAR_RDATA_Pos) /*!< 0xFFFFFF00 */
  5876. #define DFSDM_FLTRDATAR_RDATA DFSDM_FLTRDATAR_RDATA_Msk /*!< RDATA[23:0] Regular channel conversion data */
  5877. #define DFSDM_FLTRDATAR_RPEND_Pos (4U)
  5878. #define DFSDM_FLTRDATAR_RPEND_Msk (0x1UL << DFSDM_FLTRDATAR_RPEND_Pos) /*!< 0x00000010 */
  5879. #define DFSDM_FLTRDATAR_RPEND DFSDM_FLTRDATAR_RPEND_Msk /*!< RPEND Regular channel pending data */
  5880. #define DFSDM_FLTRDATAR_RDATACH_Pos (0U)
  5881. #define DFSDM_FLTRDATAR_RDATACH_Msk (0x7UL << DFSDM_FLTRDATAR_RDATACH_Pos) /*!< 0x00000007 */
  5882. #define DFSDM_FLTRDATAR_RDATACH DFSDM_FLTRDATAR_RDATACH_Msk /*!< RDATACH[2:0] Regular channel most recently converted */
  5883. /****************** Bit definition for DFSDM_FLTAWHTR register ******************/
  5884. #define DFSDM_FLTAWHTR_AWHT_Pos (8U)
  5885. #define DFSDM_FLTAWHTR_AWHT_Msk (0xFFFFFFUL << DFSDM_FLTAWHTR_AWHT_Pos) /*!< 0xFFFFFF00 */
  5886. #define DFSDM_FLTAWHTR_AWHT DFSDM_FLTAWHTR_AWHT_Msk /*!< AWHT[23:0] Analog watchdog high threshold */
  5887. #define DFSDM_FLTAWHTR_BKAWH_Pos (0U)
  5888. #define DFSDM_FLTAWHTR_BKAWH_Msk (0xFUL << DFSDM_FLTAWHTR_BKAWH_Pos) /*!< 0x0000000F */
  5889. #define DFSDM_FLTAWHTR_BKAWH DFSDM_FLTAWHTR_BKAWH_Msk /*!< BKAWH[3:0] Break signal assignment to analog watchdog high threshold event */
  5890. /****************** Bit definition for DFSDM_FLTAWLTR register ******************/
  5891. #define DFSDM_FLTAWLTR_AWLT_Pos (8U)
  5892. #define DFSDM_FLTAWLTR_AWLT_Msk (0xFFFFFFUL << DFSDM_FLTAWLTR_AWLT_Pos) /*!< 0xFFFFFF00 */
  5893. #define DFSDM_FLTAWLTR_AWLT DFSDM_FLTAWLTR_AWLT_Msk /*!< AWHT[23:0] Analog watchdog low threshold */
  5894. #define DFSDM_FLTAWLTR_BKAWL_Pos (0U)
  5895. #define DFSDM_FLTAWLTR_BKAWL_Msk (0xFUL << DFSDM_FLTAWLTR_BKAWL_Pos) /*!< 0x0000000F */
  5896. #define DFSDM_FLTAWLTR_BKAWL DFSDM_FLTAWLTR_BKAWL_Msk /*!< BKAWL[3:0] Break signal assignment to analog watchdog low threshold event */
  5897. /****************** Bit definition for DFSDM_FLTAWSR register ******************/
  5898. #define DFSDM_FLTAWSR_AWHTF_Pos (8U)
  5899. #define DFSDM_FLTAWSR_AWHTF_Msk (0xFFUL << DFSDM_FLTAWSR_AWHTF_Pos) /*!< 0x0000FF00 */
  5900. #define DFSDM_FLTAWSR_AWHTF DFSDM_FLTAWSR_AWHTF_Msk /*!< AWHTF[15:8] Analog watchdog high threshold error on given channels */
  5901. #define DFSDM_FLTAWSR_AWLTF_Pos (0U)
  5902. #define DFSDM_FLTAWSR_AWLTF_Msk (0xFFUL << DFSDM_FLTAWSR_AWLTF_Pos) /*!< 0x000000FF */
  5903. #define DFSDM_FLTAWSR_AWLTF DFSDM_FLTAWSR_AWLTF_Msk /*!< AWLTF[7:0] Analog watchdog low threshold error on given channels */
  5904. /****************** Bit definition for DFSDM_FLTAWCFR) register *****************/
  5905. #define DFSDM_FLTAWCFR_CLRAWHTF_Pos (8U)
  5906. #define DFSDM_FLTAWCFR_CLRAWHTF_Msk (0xFFUL << DFSDM_FLTAWCFR_CLRAWHTF_Pos) /*!< 0x0000FF00 */
  5907. #define DFSDM_FLTAWCFR_CLRAWHTF DFSDM_FLTAWCFR_CLRAWHTF_Msk /*!< CLRAWHTF[15:8] Clear the Analog watchdog high threshold flag */
  5908. #define DFSDM_FLTAWCFR_CLRAWLTF_Pos (0U)
  5909. #define DFSDM_FLTAWCFR_CLRAWLTF_Msk (0xFFUL << DFSDM_FLTAWCFR_CLRAWLTF_Pos) /*!< 0x000000FF */
  5910. #define DFSDM_FLTAWCFR_CLRAWLTF DFSDM_FLTAWCFR_CLRAWLTF_Msk /*!< CLRAWLTF[7:0] Clear the Analog watchdog low threshold flag */
  5911. /****************** Bit definition for DFSDM_FLTEXMAX register ******************/
  5912. #define DFSDM_FLTEXMAX_EXMAX_Pos (8U)
  5913. #define DFSDM_FLTEXMAX_EXMAX_Msk (0xFFFFFFUL << DFSDM_FLTEXMAX_EXMAX_Pos) /*!< 0xFFFFFF00 */
  5914. #define DFSDM_FLTEXMAX_EXMAX DFSDM_FLTEXMAX_EXMAX_Msk /*!< EXMAX[23:0] Extreme detector maximum value */
  5915. #define DFSDM_FLTEXMAX_EXMAXCH_Pos (0U)
  5916. #define DFSDM_FLTEXMAX_EXMAXCH_Msk (0x7UL << DFSDM_FLTEXMAX_EXMAXCH_Pos) /*!< 0x00000007 */
  5917. #define DFSDM_FLTEXMAX_EXMAXCH DFSDM_FLTEXMAX_EXMAXCH_Msk /*!< EXMAXCH[2:0] Extreme detector maximum data channel */
  5918. /****************** Bit definition for DFSDM_FLTEXMIN register ******************/
  5919. #define DFSDM_FLTEXMIN_EXMIN_Pos (8U)
  5920. #define DFSDM_FLTEXMIN_EXMIN_Msk (0xFFFFFFUL << DFSDM_FLTEXMIN_EXMIN_Pos) /*!< 0xFFFFFF00 */
  5921. #define DFSDM_FLTEXMIN_EXMIN DFSDM_FLTEXMIN_EXMIN_Msk /*!< EXMIN[23:0] Extreme detector minimum value */
  5922. #define DFSDM_FLTEXMIN_EXMINCH_Pos (0U)
  5923. #define DFSDM_FLTEXMIN_EXMINCH_Msk (0x7UL << DFSDM_FLTEXMIN_EXMINCH_Pos) /*!< 0x00000007 */
  5924. #define DFSDM_FLTEXMIN_EXMINCH DFSDM_FLTEXMIN_EXMINCH_Msk /*!< EXMINCH[2:0] Extreme detector minimum data channel */
  5925. /****************** Bit definition for DFSDM_FLTCNVTIMR register ******************/
  5926. #define DFSDM_FLTCNVTIMR_CNVCNT_Pos (4U)
  5927. #define DFSDM_FLTCNVTIMR_CNVCNT_Msk (0xFFFFFFFUL << DFSDM_FLTCNVTIMR_CNVCNT_Pos) /*!< 0xFFFFFFF0 */
  5928. #define DFSDM_FLTCNVTIMR_CNVCNT DFSDM_FLTCNVTIMR_CNVCNT_Msk /*!< CNVCNT[27:0]: 28-bit timer counting conversion time */
  5929. /******************************************************************************/
  5930. /* */
  5931. /* BDMA Controller */
  5932. /* */
  5933. /******************************************************************************/
  5934. /******************* Bit definition for BDMA_ISR register ********************/
  5935. #define BDMA_ISR_GIF0_Pos (0U)
  5936. #define BDMA_ISR_GIF0_Msk (0x1UL << BDMA_ISR_GIF0_Pos) /*!< 0x00000001 */
  5937. #define BDMA_ISR_GIF0 BDMA_ISR_GIF0_Msk /*!< Channel 0 Global interrupt flag */
  5938. #define BDMA_ISR_TCIF0_Pos (1U)
  5939. #define BDMA_ISR_TCIF0_Msk (0x1UL << BDMA_ISR_TCIF0_Pos) /*!< 0x00000002 */
  5940. #define BDMA_ISR_TCIF0 BDMA_ISR_TCIF0_Msk /*!< Channel 0 Transfer Complete flag */
  5941. #define BDMA_ISR_HTIF0_Pos (2U)
  5942. #define BDMA_ISR_HTIF0_Msk (0x1UL << BDMA_ISR_HTIF0_Pos) /*!< 0x00000004 */
  5943. #define BDMA_ISR_HTIF0 BDMA_ISR_HTIF0_Msk /*!< Channel 0 Half Transfer flag */
  5944. #define BDMA_ISR_TEIF0_Pos (3U)
  5945. #define BDMA_ISR_TEIF0_Msk (0x1UL << BDMA_ISR_TEIF0_Pos) /*!< 0x00000008 */
  5946. #define BDMA_ISR_TEIF0 BDMA_ISR_TEIF0_Msk /*!< Channel 0 Transfer Error flag */
  5947. #define BDMA_ISR_GIF1_Pos (4U)
  5948. #define BDMA_ISR_GIF1_Msk (0x1UL << BDMA_ISR_GIF1_Pos) /*!< 0x00000010 */
  5949. #define BDMA_ISR_GIF1 BDMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */
  5950. #define BDMA_ISR_TCIF1_Pos (5U)
  5951. #define BDMA_ISR_TCIF1_Msk (0x1UL << BDMA_ISR_TCIF1_Pos) /*!< 0x00000020 */
  5952. #define BDMA_ISR_TCIF1 BDMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */
  5953. #define BDMA_ISR_HTIF1_Pos (6U)
  5954. #define BDMA_ISR_HTIF1_Msk (0x1UL << BDMA_ISR_HTIF1_Pos) /*!< 0x00000040 */
  5955. #define BDMA_ISR_HTIF1 BDMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */
  5956. #define BDMA_ISR_TEIF1_Pos (7U)
  5957. #define BDMA_ISR_TEIF1_Msk (0x1UL << BDMA_ISR_TEIF1_Pos) /*!< 0x00000080 */
  5958. #define BDMA_ISR_TEIF1 BDMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */
  5959. #define BDMA_ISR_GIF2_Pos (8U)
  5960. #define BDMA_ISR_GIF2_Msk (0x1UL << BDMA_ISR_GIF2_Pos) /*!< 0x00000100 */
  5961. #define BDMA_ISR_GIF2 BDMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */
  5962. #define BDMA_ISR_TCIF2_Pos (9U)
  5963. #define BDMA_ISR_TCIF2_Msk (0x1UL << BDMA_ISR_TCIF2_Pos) /*!< 0x00000200 */
  5964. #define BDMA_ISR_TCIF2 BDMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */
  5965. #define BDMA_ISR_HTIF2_Pos (10U)
  5966. #define BDMA_ISR_HTIF2_Msk (0x1UL << BDMA_ISR_HTIF2_Pos) /*!< 0x00000400 */
  5967. #define BDMA_ISR_HTIF2 BDMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */
  5968. #define BDMA_ISR_TEIF2_Pos (11U)
  5969. #define BDMA_ISR_TEIF2_Msk (0x1UL << BDMA_ISR_TEIF2_Pos) /*!< 0x00000800 */
  5970. #define BDMA_ISR_TEIF2 BDMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */
  5971. #define BDMA_ISR_GIF3_Pos (12U)
  5972. #define BDMA_ISR_GIF3_Msk (0x1UL << BDMA_ISR_GIF3_Pos) /*!< 0x00001000 */
  5973. #define BDMA_ISR_GIF3 BDMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */
  5974. #define BDMA_ISR_TCIF3_Pos (13U)
  5975. #define BDMA_ISR_TCIF3_Msk (0x1UL << BDMA_ISR_TCIF3_Pos) /*!< 0x00002000 */
  5976. #define BDMA_ISR_TCIF3 BDMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */
  5977. #define BDMA_ISR_HTIF3_Pos (14U)
  5978. #define BDMA_ISR_HTIF3_Msk (0x1UL << BDMA_ISR_HTIF3_Pos) /*!< 0x00004000 */
  5979. #define BDMA_ISR_HTIF3 BDMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */
  5980. #define BDMA_ISR_TEIF3_Pos (15U)
  5981. #define BDMA_ISR_TEIF3_Msk (0x1UL << BDMA_ISR_TEIF3_Pos) /*!< 0x00008000 */
  5982. #define BDMA_ISR_TEIF3 BDMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */
  5983. #define BDMA_ISR_GIF4_Pos (16U)
  5984. #define BDMA_ISR_GIF4_Msk (0x1UL << BDMA_ISR_GIF4_Pos) /*!< 0x00010000 */
  5985. #define BDMA_ISR_GIF4 BDMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */
  5986. #define BDMA_ISR_TCIF4_Pos (17U)
  5987. #define BDMA_ISR_TCIF4_Msk (0x1UL << BDMA_ISR_TCIF4_Pos) /*!< 0x00020000 */
  5988. #define BDMA_ISR_TCIF4 BDMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */
  5989. #define BDMA_ISR_HTIF4_Pos (18U)
  5990. #define BDMA_ISR_HTIF4_Msk (0x1UL << BDMA_ISR_HTIF4_Pos) /*!< 0x00040000 */
  5991. #define BDMA_ISR_HTIF4 BDMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */
  5992. #define BDMA_ISR_TEIF4_Pos (19U)
  5993. #define BDMA_ISR_TEIF4_Msk (0x1UL << BDMA_ISR_TEIF4_Pos) /*!< 0x00080000 */
  5994. #define BDMA_ISR_TEIF4 BDMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */
  5995. #define BDMA_ISR_GIF5_Pos (20U)
  5996. #define BDMA_ISR_GIF5_Msk (0x1UL << BDMA_ISR_GIF5_Pos) /*!< 0x00100000 */
  5997. #define BDMA_ISR_GIF5 BDMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */
  5998. #define BDMA_ISR_TCIF5_Pos (21U)
  5999. #define BDMA_ISR_TCIF5_Msk (0x1UL << BDMA_ISR_TCIF5_Pos) /*!< 0x00200000 */
  6000. #define BDMA_ISR_TCIF5 BDMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */
  6001. #define BDMA_ISR_HTIF5_Pos (22U)
  6002. #define BDMA_ISR_HTIF5_Msk (0x1UL << BDMA_ISR_HTIF5_Pos) /*!< 0x00400000 */
  6003. #define BDMA_ISR_HTIF5 BDMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */
  6004. #define BDMA_ISR_TEIF5_Pos (23U)
  6005. #define BDMA_ISR_TEIF5_Msk (0x1UL << BDMA_ISR_TEIF5_Pos) /*!< 0x00800000 */
  6006. #define BDMA_ISR_TEIF5 BDMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */
  6007. #define BDMA_ISR_GIF6_Pos (24U)
  6008. #define BDMA_ISR_GIF6_Msk (0x1UL << BDMA_ISR_GIF6_Pos) /*!< 0x01000000 */
  6009. #define BDMA_ISR_GIF6 BDMA_ISR_GIF6_Msk /*!< Channel 6 Global interrupt flag */
  6010. #define BDMA_ISR_TCIF6_Pos (25U)
  6011. #define BDMA_ISR_TCIF6_Msk (0x1UL << BDMA_ISR_TCIF6_Pos) /*!< 0x02000000 */
  6012. #define BDMA_ISR_TCIF6 BDMA_ISR_TCIF6_Msk /*!< Channel 6 Transfer Complete flag */
  6013. #define BDMA_ISR_HTIF6_Pos (26U)
  6014. #define BDMA_ISR_HTIF6_Msk (0x1UL << BDMA_ISR_HTIF6_Pos) /*!< 0x04000000 */
  6015. #define BDMA_ISR_HTIF6 BDMA_ISR_HTIF6_Msk /*!< Channel 6 Half Transfer flag */
  6016. #define BDMA_ISR_TEIF6_Pos (27U)
  6017. #define BDMA_ISR_TEIF6_Msk (0x1UL << BDMA_ISR_TEIF6_Pos) /*!< 0x08000000 */
  6018. #define BDMA_ISR_TEIF6 BDMA_ISR_TEIF6_Msk /*!< Channel 6 Transfer Error flag */
  6019. #define BDMA_ISR_GIF7_Pos (28U)
  6020. #define BDMA_ISR_GIF7_Msk (0x1UL << BDMA_ISR_GIF7_Pos) /*!< 0x10000000 */
  6021. #define BDMA_ISR_GIF7 BDMA_ISR_GIF7_Msk /*!< Channel 7 Global interrupt flag */
  6022. #define BDMA_ISR_TCIF7_Pos (29U)
  6023. #define BDMA_ISR_TCIF7_Msk (0x1UL << BDMA_ISR_TCIF7_Pos) /*!< 0x20000000 */
  6024. #define BDMA_ISR_TCIF7 BDMA_ISR_TCIF7_Msk /*!< Channel 7 Transfer Complete flag */
  6025. #define BDMA_ISR_HTIF7_Pos (30U)
  6026. #define BDMA_ISR_HTIF7_Msk (0x1UL << BDMA_ISR_HTIF7_Pos) /*!< 0x40000000 */
  6027. #define BDMA_ISR_HTIF7 BDMA_ISR_HTIF7_Msk /*!< Channel 7 Half Transfer flag */
  6028. #define BDMA_ISR_TEIF7_Pos (31U)
  6029. #define BDMA_ISR_TEIF7_Msk (0x1UL << BDMA_ISR_TEIF7_Pos) /*!< 0x80000000 */
  6030. #define BDMA_ISR_TEIF7 BDMA_ISR_TEIF7_Msk /*!< Channel 7 Transfer Error flag */
  6031. /******************* Bit definition for BDMA_IFCR register *******************/
  6032. #define BDMA_IFCR_CGIF0_Pos (0U)
  6033. #define BDMA_IFCR_CGIF0_Msk (0x1UL << BDMA_IFCR_CGIF0_Pos) /*!< 0x00000001 */
  6034. #define BDMA_IFCR_CGIF0 BDMA_IFCR_CGIF0_Msk /*!< Channel 0 Global interrupt clearr */
  6035. #define BDMA_IFCR_CTCIF0_Pos (1U)
  6036. #define BDMA_IFCR_CTCIF0_Msk (0x1UL << BDMA_IFCR_CTCIF0_Pos) /*!< 0x00000002 */
  6037. #define BDMA_IFCR_CTCIF0 BDMA_IFCR_CTCIF0_Msk /*!< Channel 0 Transfer Complete clear */
  6038. #define BDMA_IFCR_CHTIF0_Pos (2U)
  6039. #define BDMA_IFCR_CHTIF0_Msk (0x1UL << BDMA_IFCR_CHTIF0_Pos) /*!< 0x00000004 */
  6040. #define BDMA_IFCR_CHTIF0 BDMA_IFCR_CHTIF0_Msk /*!< Channel 0 Half Transfer clear */
  6041. #define BDMA_IFCR_CTEIF0_Pos (3U)
  6042. #define BDMA_IFCR_CTEIF0_Msk (0x1UL << BDMA_IFCR_CTEIF0_Pos) /*!< 0x00000008 */
  6043. #define BDMA_IFCR_CTEIF0 BDMA_IFCR_CTEIF0_Msk /*!< Channel 0 Transfer Error clear */
  6044. #define BDMA_IFCR_CGIF1_Pos (4U)
  6045. #define BDMA_IFCR_CGIF1_Msk (0x1UL << BDMA_IFCR_CGIF1_Pos) /*!< 0x00000010 */
  6046. #define BDMA_IFCR_CGIF1 BDMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clear */
  6047. #define BDMA_IFCR_CTCIF1_Pos (5U)
  6048. #define BDMA_IFCR_CTCIF1_Msk (0x1UL << BDMA_IFCR_CTCIF1_Pos) /*!< 0x00000020 */
  6049. #define BDMA_IFCR_CTCIF1 BDMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */
  6050. #define BDMA_IFCR_CHTIF1_Pos (6U)
  6051. #define BDMA_IFCR_CHTIF1_Msk (0x1UL << BDMA_IFCR_CHTIF1_Pos) /*!< 0x00000040 */
  6052. #define BDMA_IFCR_CHTIF1 BDMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */
  6053. #define BDMA_IFCR_CTEIF1_Pos (7U)
  6054. #define BDMA_IFCR_CTEIF1_Msk (0x1UL << BDMA_IFCR_CTEIF1_Pos) /*!< 0x00000080 */
  6055. #define BDMA_IFCR_CTEIF1 BDMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */
  6056. #define BDMA_IFCR_CGIF2_Pos (8U)
  6057. #define BDMA_IFCR_CGIF2_Msk (0x1UL << BDMA_IFCR_CGIF2_Pos) /*!< 0x00000100 */
  6058. #define BDMA_IFCR_CGIF2 BDMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */
  6059. #define BDMA_IFCR_CTCIF2_Pos (9U)
  6060. #define BDMA_IFCR_CTCIF2_Msk (0x1UL << BDMA_IFCR_CTCIF2_Pos) /*!< 0x00000200 */
  6061. #define BDMA_IFCR_CTCIF2 BDMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */
  6062. #define BDMA_IFCR_CHTIF2_Pos (10U)
  6063. #define BDMA_IFCR_CHTIF2_Msk (0x1UL << BDMA_IFCR_CHTIF2_Pos) /*!< 0x00000400 */
  6064. #define BDMA_IFCR_CHTIF2 BDMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */
  6065. #define BDMA_IFCR_CTEIF2_Pos (11U)
  6066. #define BDMA_IFCR_CTEIF2_Msk (0x1UL << BDMA_IFCR_CTEIF2_Pos) /*!< 0x00000800 */
  6067. #define BDMA_IFCR_CTEIF2 BDMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */
  6068. #define BDMA_IFCR_CGIF3_Pos (12U)
  6069. #define BDMA_IFCR_CGIF3_Msk (0x1UL << BDMA_IFCR_CGIF3_Pos) /*!< 0x00001000 */
  6070. #define BDMA_IFCR_CGIF3 BDMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */
  6071. #define BDMA_IFCR_CTCIF3_Pos (13U)
  6072. #define BDMA_IFCR_CTCIF3_Msk (0x1UL << BDMA_IFCR_CTCIF3_Pos) /*!< 0x00002000 */
  6073. #define BDMA_IFCR_CTCIF3 BDMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */
  6074. #define BDMA_IFCR_CHTIF3_Pos (14U)
  6075. #define BDMA_IFCR_CHTIF3_Msk (0x1UL << BDMA_IFCR_CHTIF3_Pos) /*!< 0x00004000 */
  6076. #define BDMA_IFCR_CHTIF3 BDMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */
  6077. #define BDMA_IFCR_CTEIF3_Pos (15U)
  6078. #define BDMA_IFCR_CTEIF3_Msk (0x1UL << BDMA_IFCR_CTEIF3_Pos) /*!< 0x00008000 */
  6079. #define BDMA_IFCR_CTEIF3 BDMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */
  6080. #define BDMA_IFCR_CGIF4_Pos (16U)
  6081. #define BDMA_IFCR_CGIF4_Msk (0x1UL << BDMA_IFCR_CGIF4_Pos) /*!< 0x00010000 */
  6082. #define BDMA_IFCR_CGIF4 BDMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */
  6083. #define BDMA_IFCR_CTCIF4_Pos (17U)
  6084. #define BDMA_IFCR_CTCIF4_Msk (0x1UL << BDMA_IFCR_CTCIF4_Pos) /*!< 0x00020000 */
  6085. #define BDMA_IFCR_CTCIF4 BDMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */
  6086. #define BDMA_IFCR_CHTIF4_Pos (18U)
  6087. #define BDMA_IFCR_CHTIF4_Msk (0x1UL << BDMA_IFCR_CHTIF4_Pos) /*!< 0x00040000 */
  6088. #define BDMA_IFCR_CHTIF4 BDMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */
  6089. #define BDMA_IFCR_CTEIF4_Pos (19U)
  6090. #define BDMA_IFCR_CTEIF4_Msk (0x1UL << BDMA_IFCR_CTEIF4_Pos) /*!< 0x00080000 */
  6091. #define BDMA_IFCR_CTEIF4 BDMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */
  6092. #define BDMA_IFCR_CGIF5_Pos (20U)
  6093. #define BDMA_IFCR_CGIF5_Msk (0x1UL << BDMA_IFCR_CGIF5_Pos) /*!< 0x00100000 */
  6094. #define BDMA_IFCR_CGIF5 BDMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */
  6095. #define BDMA_IFCR_CTCIF5_Pos (21U)
  6096. #define BDMA_IFCR_CTCIF5_Msk (0x1UL << BDMA_IFCR_CTCIF5_Pos) /*!< 0x00200000 */
  6097. #define BDMA_IFCR_CTCIF5 BDMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */
  6098. #define BDMA_IFCR_CHTIF5_Pos (22U)
  6099. #define BDMA_IFCR_CHTIF5_Msk (0x1UL << BDMA_IFCR_CHTIF5_Pos) /*!< 0x00400000 */
  6100. #define BDMA_IFCR_CHTIF5 BDMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */
  6101. #define BDMA_IFCR_CTEIF5_Pos (23U)
  6102. #define BDMA_IFCR_CTEIF5_Msk (0x1UL << BDMA_IFCR_CTEIF5_Pos) /*!< 0x00800000 */
  6103. #define BDMA_IFCR_CTEIF5 BDMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */
  6104. #define BDMA_IFCR_CGIF6_Pos (24U)
  6105. #define BDMA_IFCR_CGIF6_Msk (0x1UL << BDMA_IFCR_CGIF6_Pos) /*!< 0x01000000 */
  6106. #define BDMA_IFCR_CGIF6 BDMA_IFCR_CGIF6_Msk /*!< Channel 6 Global interrupt clear */
  6107. #define BDMA_IFCR_CTCIF6_Pos (25U)
  6108. #define BDMA_IFCR_CTCIF6_Msk (0x1UL << BDMA_IFCR_CTCIF6_Pos) /*!< 0x02000000 */
  6109. #define BDMA_IFCR_CTCIF6 BDMA_IFCR_CTCIF6_Msk /*!< Channel 6 Transfer Complete clear */
  6110. #define BDMA_IFCR_CHTIF6_Pos (26U)
  6111. #define BDMA_IFCR_CHTIF6_Msk (0x1UL << BDMA_IFCR_CHTIF6_Pos) /*!< 0x04000000 */
  6112. #define BDMA_IFCR_CHTIF6 BDMA_IFCR_CHTIF6_Msk /*!< Channel 6 Half Transfer clear */
  6113. #define BDMA_IFCR_CTEIF6_Pos (27U)
  6114. #define BDMA_IFCR_CTEIF6_Msk (0x1UL << BDMA_IFCR_CTEIF6_Pos) /*!< 0x08000000 */
  6115. #define BDMA_IFCR_CTEIF6 BDMA_IFCR_CTEIF6_Msk /*!< Channel 6 Transfer Error clear */
  6116. #define BDMA_IFCR_CGIF7_Pos (28U)
  6117. #define BDMA_IFCR_CGIF7_Msk (0x1UL << BDMA_IFCR_CGIF7_Pos) /*!< 0x10000000 */
  6118. #define BDMA_IFCR_CGIF7 BDMA_IFCR_CGIF7_Msk /*!< Channel 7 Global interrupt clear */
  6119. #define BDMA_IFCR_CTCIF7_Pos (29U)
  6120. #define BDMA_IFCR_CTCIF7_Msk (0x1UL << BDMA_IFCR_CTCIF7_Pos) /*!< 0x20000000 */
  6121. #define BDMA_IFCR_CTCIF7 BDMA_IFCR_CTCIF7_Msk /*!< Channel 7 Transfer Complete clear */
  6122. #define BDMA_IFCR_CHTIF7_Pos (30U)
  6123. #define BDMA_IFCR_CHTIF7_Msk (0x1UL << BDMA_IFCR_CHTIF7_Pos) /*!< 0x40000000 */
  6124. #define BDMA_IFCR_CHTIF7 BDMA_IFCR_CHTIF7_Msk /*!< Channel 7 Half Transfer clear */
  6125. #define BDMA_IFCR_CTEIF7_Pos (31U)
  6126. #define BDMA_IFCR_CTEIF7_Msk (0x1UL << BDMA_IFCR_CTEIF7_Pos) /*!< 0x80000000 */
  6127. #define BDMA_IFCR_CTEIF7 BDMA_IFCR_CTEIF7_Msk /*!< Channel 7 Transfer Error clear */
  6128. /******************* Bit definition for BDMA_CCR register ********************/
  6129. #define BDMA_CCR_EN_Pos (0U)
  6130. #define BDMA_CCR_EN_Msk (0x1UL << BDMA_CCR_EN_Pos) /*!< 0x00000001 */
  6131. #define BDMA_CCR_EN BDMA_CCR_EN_Msk /*!< Channel enable */
  6132. #define BDMA_CCR_TCIE_Pos (1U)
  6133. #define BDMA_CCR_TCIE_Msk (0x1UL << BDMA_CCR_TCIE_Pos) /*!< 0x00000002 */
  6134. #define BDMA_CCR_TCIE BDMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */
  6135. #define BDMA_CCR_HTIE_Pos (2U)
  6136. #define BDMA_CCR_HTIE_Msk (0x1UL << BDMA_CCR_HTIE_Pos) /*!< 0x00000004 */
  6137. #define BDMA_CCR_HTIE BDMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */
  6138. #define BDMA_CCR_TEIE_Pos (3U)
  6139. #define BDMA_CCR_TEIE_Msk (0x1UL << BDMA_CCR_TEIE_Pos) /*!< 0x00000008 */
  6140. #define BDMA_CCR_TEIE BDMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */
  6141. #define BDMA_CCR_DIR_Pos (4U)
  6142. #define BDMA_CCR_DIR_Msk (0x1UL << BDMA_CCR_DIR_Pos) /*!< 0x00000010 */
  6143. #define BDMA_CCR_DIR BDMA_CCR_DIR_Msk /*!< Data transfer direction */
  6144. #define BDMA_CCR_CIRC_Pos (5U)
  6145. #define BDMA_CCR_CIRC_Msk (0x1UL << BDMA_CCR_CIRC_Pos) /*!< 0x00000020 */
  6146. #define BDMA_CCR_CIRC BDMA_CCR_CIRC_Msk /*!< Circular mode */
  6147. #define BDMA_CCR_PINC_Pos (6U)
  6148. #define BDMA_CCR_PINC_Msk (0x1UL << BDMA_CCR_PINC_Pos) /*!< 0x00000040 */
  6149. #define BDMA_CCR_PINC BDMA_CCR_PINC_Msk /*!< Peripheral increment mode */
  6150. #define BDMA_CCR_MINC_Pos (7U)
  6151. #define BDMA_CCR_MINC_Msk (0x1UL << BDMA_CCR_MINC_Pos) /*!< 0x00000080 */
  6152. #define BDMA_CCR_MINC BDMA_CCR_MINC_Msk /*!< Memory increment mode */
  6153. #define BDMA_CCR_PSIZE_Pos (8U)
  6154. #define BDMA_CCR_PSIZE_Msk (0x3UL << BDMA_CCR_PSIZE_Pos) /*!< 0x00000300 */
  6155. #define BDMA_CCR_PSIZE BDMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */
  6156. #define BDMA_CCR_PSIZE_0 (0x1UL << BDMA_CCR_PSIZE_Pos) /*!< 0x00000100 */
  6157. #define BDMA_CCR_PSIZE_1 (0x2UL << BDMA_CCR_PSIZE_Pos) /*!< 0x00000200 */
  6158. #define BDMA_CCR_MSIZE_Pos (10U)
  6159. #define BDMA_CCR_MSIZE_Msk (0x3UL << BDMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */
  6160. #define BDMA_CCR_MSIZE BDMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */
  6161. #define BDMA_CCR_MSIZE_0 (0x1UL << BDMA_CCR_MSIZE_Pos) /*!< 0x00000400 */
  6162. #define BDMA_CCR_MSIZE_1 (0x2UL << BDMA_CCR_MSIZE_Pos) /*!< 0x00000800 */
  6163. #define BDMA_CCR_PL_Pos (12U)
  6164. #define BDMA_CCR_PL_Msk (0x3UL << BDMA_CCR_PL_Pos) /*!< 0x00003000 */
  6165. #define BDMA_CCR_PL BDMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level)*/
  6166. #define BDMA_CCR_PL_0 (0x1UL << BDMA_CCR_PL_Pos) /*!< 0x00001000 */
  6167. #define BDMA_CCR_PL_1 (0x2UL << BDMA_CCR_PL_Pos) /*!< 0x00002000 */
  6168. #define BDMA_CCR_MEM2MEM_Pos (14U)
  6169. #define BDMA_CCR_MEM2MEM_Msk (0x1UL << BDMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */
  6170. #define BDMA_CCR_MEM2MEM BDMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */
  6171. #define BDMA_CCR_DBM_Pos (15U)
  6172. #define BDMA_CCR_DBM_Msk (0x1UL << BDMA_CCR_DBM_Pos) /*!< 0x0000A000 */
  6173. #define BDMA_CCR_DBM BDMA_CCR_DBM_Msk /*!< Memory to memory mode */
  6174. #define BDMA_CCR_CT_Pos (16U)
  6175. #define BDMA_CCR_CT_Msk (0x1UL << BDMA_CCR_CT_Pos) /*!< 0x00010000 */
  6176. #define BDMA_CCR_CT BDMA_CCR_CT_Msk /*!< Memory to memory mode */
  6177. /****************** Bit definition for BDMA_CNDTR register *******************/
  6178. #define BDMA_CNDTR_NDT_Pos (0U)
  6179. #define BDMA_CNDTR_NDT_Msk (0xFFFFUL << BDMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */
  6180. #define BDMA_CNDTR_NDT BDMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */
  6181. /****************** Bit definition for BDMA_CPAR register ********************/
  6182. #define BDMA_CPAR_PA_Pos (0U)
  6183. #define BDMA_CPAR_PA_Msk (0xFFFFFFFFUL << BDMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */
  6184. #define BDMA_CPAR_PA BDMA_CPAR_PA_Msk /*!< Peripheral Address */
  6185. /****************** Bit definition for BDMA_CM0AR register ********************/
  6186. #define BDMA_CM0AR_MA_Pos (0U)
  6187. #define BDMA_CM0AR_MA_Msk (0xFFFFFFFFUL << BDMA_CM0AR_MA_Pos) /*!< 0xFFFFFFFF */
  6188. #define BDMA_CM0AR_MA BDMA_CM0AR_MA_Msk /*!< Memory Address */
  6189. /****************** Bit definition for BDMA_CM1AR register ********************/
  6190. #define BDMA_CM1AR_MA_Pos (0U)
  6191. #define BDMA_CM1AR_MA_Msk (0xFFFFFFFFUL << BDMA_CM1AR_MA_Pos) /*!< 0xFFFFFFFF */
  6192. #define BDMA_CM1AR_MA BDMA_CM1AR_MA_Msk /*!< Memory Address */
  6193. /******************************************************************************/
  6194. /* */
  6195. /* DMA Controller */
  6196. /* */
  6197. /******************************************************************************/
  6198. /******************** Bits definition for DMA_SxCR register *****************/
  6199. #define DMA_SxCR_MBURST_Pos (23U)
  6200. #define DMA_SxCR_MBURST_Msk (0x3UL << DMA_SxCR_MBURST_Pos) /*!< 0x01800000 */
  6201. #define DMA_SxCR_MBURST DMA_SxCR_MBURST_Msk /*!< Memory burst transfer configuration */
  6202. #define DMA_SxCR_MBURST_0 (0x1UL << DMA_SxCR_MBURST_Pos) /*!< 0x00800000 */
  6203. #define DMA_SxCR_MBURST_1 (0x2UL << DMA_SxCR_MBURST_Pos) /*!< 0x01000000 */
  6204. #define DMA_SxCR_PBURST_Pos (21U)
  6205. #define DMA_SxCR_PBURST_Msk (0x3UL << DMA_SxCR_PBURST_Pos) /*!< 0x00600000 */
  6206. #define DMA_SxCR_PBURST DMA_SxCR_PBURST_Msk /*!< Peripheral burst transfer configuration */
  6207. #define DMA_SxCR_PBURST_0 (0x1UL << DMA_SxCR_PBURST_Pos) /*!< 0x00200000 */
  6208. #define DMA_SxCR_PBURST_1 (0x2UL << DMA_SxCR_PBURST_Pos) /*!< 0x00400000 */
  6209. #define DMA_SxCR_CT_Pos (19U)
  6210. #define DMA_SxCR_CT_Msk (0x1UL << DMA_SxCR_CT_Pos) /*!< 0x00080000 */
  6211. #define DMA_SxCR_CT DMA_SxCR_CT_Msk /*!< Current target (only in double buffer mode) */
  6212. #define DMA_SxCR_DBM_Pos (18U)
  6213. #define DMA_SxCR_DBM_Msk (0x1UL << DMA_SxCR_DBM_Pos) /*!< 0x00040000 */
  6214. #define DMA_SxCR_DBM DMA_SxCR_DBM_Msk /*!< Double buffer mode */
  6215. #define DMA_SxCR_PL_Pos (16U)
  6216. #define DMA_SxCR_PL_Msk (0x3UL << DMA_SxCR_PL_Pos) /*!< 0x00030000 */
  6217. #define DMA_SxCR_PL DMA_SxCR_PL_Msk /*!< Priority level */
  6218. #define DMA_SxCR_PL_0 (0x1UL << DMA_SxCR_PL_Pos) /*!< 0x00010000 */
  6219. #define DMA_SxCR_PL_1 (0x2UL << DMA_SxCR_PL_Pos) /*!< 0x00020000 */
  6220. #define DMA_SxCR_PINCOS_Pos (15U)
  6221. #define DMA_SxCR_PINCOS_Msk (0x1UL << DMA_SxCR_PINCOS_Pos) /*!< 0x00008000 */
  6222. #define DMA_SxCR_PINCOS DMA_SxCR_PINCOS_Msk /*!< Peripheral increment offset size */
  6223. #define DMA_SxCR_MSIZE_Pos (13U)
  6224. #define DMA_SxCR_MSIZE_Msk (0x3UL << DMA_SxCR_MSIZE_Pos) /*!< 0x00006000 */
  6225. #define DMA_SxCR_MSIZE DMA_SxCR_MSIZE_Msk /*!< Memory data size */
  6226. #define DMA_SxCR_MSIZE_0 (0x1UL << DMA_SxCR_MSIZE_Pos) /*!< 0x00002000 */
  6227. #define DMA_SxCR_MSIZE_1 (0x2UL << DMA_SxCR_MSIZE_Pos) /*!< 0x00004000 */
  6228. #define DMA_SxCR_PSIZE_Pos (11U)
  6229. #define DMA_SxCR_PSIZE_Msk (0x3UL << DMA_SxCR_PSIZE_Pos) /*!< 0x00001800 */
  6230. #define DMA_SxCR_PSIZE DMA_SxCR_PSIZE_Msk /*< Peripheral data size */
  6231. #define DMA_SxCR_PSIZE_0 (0x1UL << DMA_SxCR_PSIZE_Pos) /*!< 0x00000800 */
  6232. #define DMA_SxCR_PSIZE_1 (0x2UL << DMA_SxCR_PSIZE_Pos) /*!< 0x00001000 */
  6233. #define DMA_SxCR_MINC_Pos (10U)
  6234. #define DMA_SxCR_MINC_Msk (0x1UL << DMA_SxCR_MINC_Pos) /*!< 0x00000400 */
  6235. #define DMA_SxCR_MINC DMA_SxCR_MINC_Msk /*!< Memory increment mode */
  6236. #define DMA_SxCR_PINC_Pos (9U)
  6237. #define DMA_SxCR_PINC_Msk (0x1UL << DMA_SxCR_PINC_Pos) /*!< 0x00000200 */
  6238. #define DMA_SxCR_PINC DMA_SxCR_PINC_Msk /*!< Peripheral increment mode */
  6239. #define DMA_SxCR_CIRC_Pos (8U)
  6240. #define DMA_SxCR_CIRC_Msk (0x1UL << DMA_SxCR_CIRC_Pos) /*!< 0x00000100 */
  6241. #define DMA_SxCR_CIRC DMA_SxCR_CIRC_Msk /*!< Circular mode */
  6242. #define DMA_SxCR_DIR_Pos (6U)
  6243. #define DMA_SxCR_DIR_Msk (0x3UL << DMA_SxCR_DIR_Pos) /*!< 0x000000C0 */
  6244. #define DMA_SxCR_DIR DMA_SxCR_DIR_Msk /*!< Data transfer direction */
  6245. #define DMA_SxCR_DIR_0 (0x1UL << DMA_SxCR_DIR_Pos) /*!< 0x00000040 */
  6246. #define DMA_SxCR_DIR_1 (0x2UL << DMA_SxCR_DIR_Pos) /*!< 0x00000080 */
  6247. #define DMA_SxCR_PFCTRL_Pos (5U)
  6248. #define DMA_SxCR_PFCTRL_Msk (0x1UL << DMA_SxCR_PFCTRL_Pos) /*!< 0x00000020 */
  6249. #define DMA_SxCR_PFCTRL DMA_SxCR_PFCTRL_Msk /*!< Peripheral flow controller */
  6250. #define DMA_SxCR_TCIE_Pos (4U)
  6251. #define DMA_SxCR_TCIE_Msk (0x1UL << DMA_SxCR_TCIE_Pos) /*!< 0x00000010 */
  6252. #define DMA_SxCR_TCIE DMA_SxCR_TCIE_Msk /*!< Transfer complete interrupt enable */
  6253. #define DMA_SxCR_HTIE_Pos (3U)
  6254. #define DMA_SxCR_HTIE_Msk (0x1UL << DMA_SxCR_HTIE_Pos) /*!< 0x00000008 */
  6255. #define DMA_SxCR_HTIE DMA_SxCR_HTIE_Msk /*!< Half transfer interrupt enable */
  6256. #define DMA_SxCR_TEIE_Pos (2U)
  6257. #define DMA_SxCR_TEIE_Msk (0x1UL << DMA_SxCR_TEIE_Pos) /*!< 0x00000004 */
  6258. #define DMA_SxCR_TEIE DMA_SxCR_TEIE_Msk /*!< Transfer error interrupt enable */
  6259. #define DMA_SxCR_DMEIE_Pos (1U)
  6260. #define DMA_SxCR_DMEIE_Msk (0x1UL << DMA_SxCR_DMEIE_Pos) /*!< 0x00000002 */
  6261. #define DMA_SxCR_DMEIE DMA_SxCR_DMEIE_Msk /*!< Direct mode error interrupt enable */
  6262. #define DMA_SxCR_EN_Pos (0U)
  6263. #define DMA_SxCR_EN_Msk (0x1UL << DMA_SxCR_EN_Pos) /*!< 0x00000001 */
  6264. #define DMA_SxCR_EN DMA_SxCR_EN_Msk /*!< Stream enable / flag stream ready when read low */
  6265. /******************** Bits definition for DMA_SxCNDTR register **************/
  6266. #define DMA_SxNDT_Pos (0U)
  6267. #define DMA_SxNDT_Msk (0xFFFFUL << DMA_SxNDT_Pos) /*!< 0x0000FFFF */
  6268. #define DMA_SxNDT DMA_SxNDT_Msk /*!< Number of data items to transfer */
  6269. #define DMA_SxNDT_0 (0x0001UL << DMA_SxNDT_Pos) /*!< 0x00000001 */
  6270. #define DMA_SxNDT_1 (0x0002UL << DMA_SxNDT_Pos) /*!< 0x00000002 */
  6271. #define DMA_SxNDT_2 (0x0004UL << DMA_SxNDT_Pos) /*!< 0x00000004 */
  6272. #define DMA_SxNDT_3 (0x0008UL << DMA_SxNDT_Pos) /*!< 0x00000008 */
  6273. #define DMA_SxNDT_4 (0x0010UL << DMA_SxNDT_Pos) /*!< 0x00000010 */
  6274. #define DMA_SxNDT_5 (0x0020UL << DMA_SxNDT_Pos) /*!< 0x00000020 */
  6275. #define DMA_SxNDT_6 (0x0040UL << DMA_SxNDT_Pos) /*!< 0x00000040 */
  6276. #define DMA_SxNDT_7 (0x0080UL << DMA_SxNDT_Pos) /*!< 0x00000080 */
  6277. #define DMA_SxNDT_8 (0x0100UL << DMA_SxNDT_Pos) /*!< 0x00000100 */
  6278. #define DMA_SxNDT_9 (0x0200UL << DMA_SxNDT_Pos) /*!< 0x00000200 */
  6279. #define DMA_SxNDT_10 (0x0400UL << DMA_SxNDT_Pos) /*!< 0x00000400 */
  6280. #define DMA_SxNDT_11 (0x0800UL << DMA_SxNDT_Pos) /*!< 0x00000800 */
  6281. #define DMA_SxNDT_12 (0x1000UL << DMA_SxNDT_Pos) /*!< 0x00001000 */
  6282. #define DMA_SxNDT_13 (0x2000UL << DMA_SxNDT_Pos) /*!< 0x00002000 */
  6283. #define DMA_SxNDT_14 (0x4000UL << DMA_SxNDT_Pos) /*!< 0x00004000 */
  6284. #define DMA_SxNDT_15 (0x8000UL << DMA_SxNDT_Pos) /*!< 0x00008000 */
  6285. /******************** Bits definition for DMA_SxFCR register ****************/
  6286. #define DMA_SxFCR_FEIE_Pos (7U)
  6287. #define DMA_SxFCR_FEIE_Msk (0x1UL << DMA_SxFCR_FEIE_Pos) /*!< 0x00000080 */
  6288. #define DMA_SxFCR_FEIE DMA_SxFCR_FEIE_Msk /*!< FIFO error interrupt enable */
  6289. #define DMA_SxFCR_FS_Pos (3U)
  6290. #define DMA_SxFCR_FS_Msk (0x7UL << DMA_SxFCR_FS_Pos) /*!< 0x00000038 */
  6291. #define DMA_SxFCR_FS DMA_SxFCR_FS_Msk /*!< FIFO status */
  6292. #define DMA_SxFCR_FS_0 (0x1UL << DMA_SxFCR_FS_Pos) /*!< 0x00000008 */
  6293. #define DMA_SxFCR_FS_1 (0x2UL << DMA_SxFCR_FS_Pos) /*!< 0x00000010 */
  6294. #define DMA_SxFCR_FS_2 (0x4UL << DMA_SxFCR_FS_Pos) /*!< 0x00000020 */
  6295. #define DMA_SxFCR_DMDIS_Pos (2U)
  6296. #define DMA_SxFCR_DMDIS_Msk (0x1UL << DMA_SxFCR_DMDIS_Pos) /*!< 0x00000004 */
  6297. #define DMA_SxFCR_DMDIS DMA_SxFCR_DMDIS_Msk /*!< Direct mode disable */
  6298. #define DMA_SxFCR_FTH_Pos (0U)
  6299. #define DMA_SxFCR_FTH_Msk (0x3UL << DMA_SxFCR_FTH_Pos) /*!< 0x00000003 */
  6300. #define DMA_SxFCR_FTH DMA_SxFCR_FTH_Msk /*!< FIFO threshold selection */
  6301. #define DMA_SxFCR_FTH_0 (0x1UL << DMA_SxFCR_FTH_Pos) /*!< 0x00000001 */
  6302. #define DMA_SxFCR_FTH_1 (0x2UL << DMA_SxFCR_FTH_Pos) /*!< 0x00000002 */
  6303. /******************** Bits definition for DMA_LISR register *****************/
  6304. #define DMA_LISR_TCIF3_Pos (27U)
  6305. #define DMA_LISR_TCIF3_Msk (0x1UL << DMA_LISR_TCIF3_Pos) /*!< 0x08000000 */
  6306. #define DMA_LISR_TCIF3 DMA_LISR_TCIF3_Msk /*!< Stream 3 transfer complete interrupt flag */
  6307. #define DMA_LISR_HTIF3_Pos (26U)
  6308. #define DMA_LISR_HTIF3_Msk (0x1UL << DMA_LISR_HTIF3_Pos) /*!< 0x04000000 */
  6309. #define DMA_LISR_HTIF3 DMA_LISR_HTIF3_Msk /*!< Stream 3 half transfer interrupt flag */
  6310. #define DMA_LISR_TEIF3_Pos (25U)
  6311. #define DMA_LISR_TEIF3_Msk (0x1UL << DMA_LISR_TEIF3_Pos) /*!< 0x02000000 */
  6312. #define DMA_LISR_TEIF3 DMA_LISR_TEIF3_Msk /*!< Stream 3 transfer error interrupt flag */
  6313. #define DMA_LISR_DMEIF3_Pos (24U)
  6314. #define DMA_LISR_DMEIF3_Msk (0x1UL << DMA_LISR_DMEIF3_Pos) /*!< 0x01000000 */
  6315. #define DMA_LISR_DMEIF3 DMA_LISR_DMEIF3_Msk /*!< Stream 3 direct mode error interrupt flag */
  6316. #define DMA_LISR_FEIF3_Pos (22U)
  6317. #define DMA_LISR_FEIF3_Msk (0x1UL << DMA_LISR_FEIF3_Pos) /*!< 0x00400000 */
  6318. #define DMA_LISR_FEIF3 DMA_LISR_FEIF3_Msk /*!< Stream 3 FIFO error interrupt flag */
  6319. #define DMA_LISR_TCIF2_Pos (21U)
  6320. #define DMA_LISR_TCIF2_Msk (0x1UL << DMA_LISR_TCIF2_Pos) /*!< 0x00200000 */
  6321. #define DMA_LISR_TCIF2 DMA_LISR_TCIF2_Msk /*!< Stream 2 transfer complete interrupt flag */
  6322. #define DMA_LISR_HTIF2_Pos (20U)
  6323. #define DMA_LISR_HTIF2_Msk (0x1UL << DMA_LISR_HTIF2_Pos) /*!< 0x00100000 */
  6324. #define DMA_LISR_HTIF2 DMA_LISR_HTIF2_Msk /*!< Stream 2 half transfer interrupt flag */
  6325. #define DMA_LISR_TEIF2_Pos (19U)
  6326. #define DMA_LISR_TEIF2_Msk (0x1UL << DMA_LISR_TEIF2_Pos) /*!< 0x00080000 */
  6327. #define DMA_LISR_TEIF2 DMA_LISR_TEIF2_Msk /*!< Stream 2 transfer error interrupt flag */
  6328. #define DMA_LISR_DMEIF2_Pos (18U)
  6329. #define DMA_LISR_DMEIF2_Msk (0x1UL << DMA_LISR_DMEIF2_Pos) /*!< 0x00040000 */
  6330. #define DMA_LISR_DMEIF2 DMA_LISR_DMEIF2_Msk /*!< Stream 2 direct mode error interrupt flag */
  6331. #define DMA_LISR_FEIF2_Pos (16U)
  6332. #define DMA_LISR_FEIF2_Msk (0x1UL << DMA_LISR_FEIF2_Pos) /*!< 0x00010000 */
  6333. #define DMA_LISR_FEIF2 DMA_LISR_FEIF2_Msk /*!< Stream 2 FIFO error interrupt flag */
  6334. #define DMA_LISR_TCIF1_Pos (11U)
  6335. #define DMA_LISR_TCIF1_Msk (0x1UL << DMA_LISR_TCIF1_Pos) /*!< 0x00000800 */
  6336. #define DMA_LISR_TCIF1 DMA_LISR_TCIF1_Msk /*!< Stream 1 transfer complete interrupt flag */
  6337. #define DMA_LISR_HTIF1_Pos (10U)
  6338. #define DMA_LISR_HTIF1_Msk (0x1UL << DMA_LISR_HTIF1_Pos) /*!< 0x00000400 */
  6339. #define DMA_LISR_HTIF1 DMA_LISR_HTIF1_Msk /*!< Stream 1 half transfer interrupt flag */
  6340. #define DMA_LISR_TEIF1_Pos (9U)
  6341. #define DMA_LISR_TEIF1_Msk (0x1UL << DMA_LISR_TEIF1_Pos) /*!< 0x00000200 */
  6342. #define DMA_LISR_TEIF1 DMA_LISR_TEIF1_Msk /*!< Stream 1 transfer error interrupt flag */
  6343. #define DMA_LISR_DMEIF1_Pos (8U)
  6344. #define DMA_LISR_DMEIF1_Msk (0x1UL << DMA_LISR_DMEIF1_Pos) /*!< 0x00000100 */
  6345. #define DMA_LISR_DMEIF1 DMA_LISR_DMEIF1_Msk /*!< Stream 1 direct mode error interrupt flag */
  6346. #define DMA_LISR_FEIF1_Pos (6U)
  6347. #define DMA_LISR_FEIF1_Msk (0x1UL << DMA_LISR_FEIF1_Pos) /*!< 0x00000040 */
  6348. #define DMA_LISR_FEIF1 DMA_LISR_FEIF1_Msk /*!< Stream 1 FIFO error interrupt flag */
  6349. #define DMA_LISR_TCIF0_Pos (5U)
  6350. #define DMA_LISR_TCIF0_Msk (0x1UL << DMA_LISR_TCIF0_Pos) /*!< 0x00000020 */
  6351. #define DMA_LISR_TCIF0 DMA_LISR_TCIF0_Msk /*!< Stream 0 transfer complete interrupt flag */
  6352. #define DMA_LISR_HTIF0_Pos (4U)
  6353. #define DMA_LISR_HTIF0_Msk (0x1UL << DMA_LISR_HTIF0_Pos) /*!< 0x00000010 */
  6354. #define DMA_LISR_HTIF0 DMA_LISR_HTIF0_Msk /*!< Stream 0 half transfer interrupt flag */
  6355. #define DMA_LISR_TEIF0_Pos (3U)
  6356. #define DMA_LISR_TEIF0_Msk (0x1UL << DMA_LISR_TEIF0_Pos) /*!< 0x00000008 */
  6357. #define DMA_LISR_TEIF0 DMA_LISR_TEIF0_Msk /*!< Stream 0 transfer error interrupt flag */
  6358. #define DMA_LISR_DMEIF0_Pos (2U)
  6359. #define DMA_LISR_DMEIF0_Msk (0x1UL << DMA_LISR_DMEIF0_Pos) /*!< 0x00000004 */
  6360. #define DMA_LISR_DMEIF0 DMA_LISR_DMEIF0_Msk /*!< Stream 0 direct mode error interrupt flag */
  6361. #define DMA_LISR_FEIF0_Pos (0U)
  6362. #define DMA_LISR_FEIF0_Msk (0x1UL << DMA_LISR_FEIF0_Pos) /*!< 0x00000001 */
  6363. #define DMA_LISR_FEIF0 DMA_LISR_FEIF0_Msk /*!< Stream 0 FIFO error interrupt flag */
  6364. /******************** Bits definition for DMA_HISR register *****************/
  6365. #define DMA_HISR_TCIF7_Pos (27U)
  6366. #define DMA_HISR_TCIF7_Msk (0x1UL << DMA_HISR_TCIF7_Pos) /*!< 0x08000000 */
  6367. #define DMA_HISR_TCIF7 DMA_HISR_TCIF7_Msk /*!< Stream 7 transfer complete interrupt flag */
  6368. #define DMA_HISR_HTIF7_Pos (26U)
  6369. #define DMA_HISR_HTIF7_Msk (0x1UL << DMA_HISR_HTIF7_Pos) /*!< 0x04000000 */
  6370. #define DMA_HISR_HTIF7 DMA_HISR_HTIF7_Msk /*!< Stream 7 half transfer interrupt flag */
  6371. #define DMA_HISR_TEIF7_Pos (25U)
  6372. #define DMA_HISR_TEIF7_Msk (0x1UL << DMA_HISR_TEIF7_Pos) /*!< 0x02000000 */
  6373. #define DMA_HISR_TEIF7 DMA_HISR_TEIF7_Msk /*!< Stream 7 transfer error interrupt flag */
  6374. #define DMA_HISR_DMEIF7_Pos (24U)
  6375. #define DMA_HISR_DMEIF7_Msk (0x1UL << DMA_HISR_DMEIF7_Pos) /*!< 0x01000000 */
  6376. #define DMA_HISR_DMEIF7 DMA_HISR_DMEIF7_Msk /*!< Stream 7 direct mode error interrupt flag */
  6377. #define DMA_HISR_FEIF7_Pos (22U)
  6378. #define DMA_HISR_FEIF7_Msk (0x1UL << DMA_HISR_FEIF7_Pos) /*!< 0x00400000 */
  6379. #define DMA_HISR_FEIF7 DMA_HISR_FEIF7_Msk /*!< Stream 7 FIFO error interrupt flag */
  6380. #define DMA_HISR_TCIF6_Pos (21U)
  6381. #define DMA_HISR_TCIF6_Msk (0x1UL << DMA_HISR_TCIF6_Pos) /*!< 0x00200000 */
  6382. #define DMA_HISR_TCIF6 DMA_HISR_TCIF6_Msk /*!< Stream 6 transfer complete interrupt flag */
  6383. #define DMA_HISR_HTIF6_Pos (20U)
  6384. #define DMA_HISR_HTIF6_Msk (0x1UL << DMA_HISR_HTIF6_Pos) /*!< 0x00100000 */
  6385. #define DMA_HISR_HTIF6 DMA_HISR_HTIF6_Msk /*!< Stream 6 half transfer interrupt flag */
  6386. #define DMA_HISR_TEIF6_Pos (19U)
  6387. #define DMA_HISR_TEIF6_Msk (0x1UL << DMA_HISR_TEIF6_Pos) /*!< 0x00080000 */
  6388. #define DMA_HISR_TEIF6 DMA_HISR_TEIF6_Msk /*!< Stream 6 transfer error interrupt flag */
  6389. #define DMA_HISR_DMEIF6_Pos (18U)
  6390. #define DMA_HISR_DMEIF6_Msk (0x1UL << DMA_HISR_DMEIF6_Pos) /*!< 0x00040000 */
  6391. #define DMA_HISR_DMEIF6 DMA_HISR_DMEIF6_Msk /*!< Stream 6 direct mode error interrupt flag */
  6392. #define DMA_HISR_FEIF6_Pos (16U)
  6393. #define DMA_HISR_FEIF6_Msk (0x1UL << DMA_HISR_FEIF6_Pos) /*!< 0x00010000 */
  6394. #define DMA_HISR_FEIF6 DMA_HISR_FEIF6_Msk /*!< Stream 6 FIFO error interrupt flag */
  6395. #define DMA_HISR_TCIF5_Pos (11U)
  6396. #define DMA_HISR_TCIF5_Msk (0x1UL << DMA_HISR_TCIF5_Pos) /*!< 0x00000800 */
  6397. #define DMA_HISR_TCIF5 DMA_HISR_TCIF5_Msk /*!< Stream 5 transfer complete interrupt flag */
  6398. #define DMA_HISR_HTIF5_Pos (10U)
  6399. #define DMA_HISR_HTIF5_Msk (0x1UL << DMA_HISR_HTIF5_Pos) /*!< 0x00000400 */
  6400. #define DMA_HISR_HTIF5 DMA_HISR_HTIF5_Msk /*!< Stream 5 half transfer interrupt flag */
  6401. #define DMA_HISR_TEIF5_Pos (9U)
  6402. #define DMA_HISR_TEIF5_Msk (0x1UL << DMA_HISR_TEIF5_Pos) /*!< 0x00000200 */
  6403. #define DMA_HISR_TEIF5 DMA_HISR_TEIF5_Msk /*!< Stream 5 transfer error interrupt flag */
  6404. #define DMA_HISR_DMEIF5_Pos (8U)
  6405. #define DMA_HISR_DMEIF5_Msk (0x1UL << DMA_HISR_DMEIF5_Pos) /*!< 0x00000100 */
  6406. #define DMA_HISR_DMEIF5 DMA_HISR_DMEIF5_Msk /*!< Stream 5 direct mode error interrupt flag */
  6407. #define DMA_HISR_FEIF5_Pos (6U)
  6408. #define DMA_HISR_FEIF5_Msk (0x1UL << DMA_HISR_FEIF5_Pos) /*!< 0x00000040 */
  6409. #define DMA_HISR_FEIF5 DMA_HISR_FEIF5_Msk /*!< Stream 5 FIFO error interrupt flag */
  6410. #define DMA_HISR_TCIF4_Pos (5U)
  6411. #define DMA_HISR_TCIF4_Msk (0x1UL << DMA_HISR_TCIF4_Pos) /*!< 0x00000020 */
  6412. #define DMA_HISR_TCIF4 DMA_HISR_TCIF4_Msk /*!< Stream 4 transfer complete interrupt flag */
  6413. #define DMA_HISR_HTIF4_Pos (4U)
  6414. #define DMA_HISR_HTIF4_Msk (0x1UL << DMA_HISR_HTIF4_Pos) /*!< 0x00000010 */
  6415. #define DMA_HISR_HTIF4 DMA_HISR_HTIF4_Msk /*!< Stream 4 half transfer interrupt flag */
  6416. #define DMA_HISR_TEIF4_Pos (3U)
  6417. #define DMA_HISR_TEIF4_Msk (0x1UL << DMA_HISR_TEIF4_Pos) /*!< 0x00000008 */
  6418. #define DMA_HISR_TEIF4 DMA_HISR_TEIF4_Msk /*!< Stream 4 transfer error interrupt flag */
  6419. #define DMA_HISR_DMEIF4_Pos (2U)
  6420. #define DMA_HISR_DMEIF4_Msk (0x1UL << DMA_HISR_DMEIF4_Pos) /*!< 0x00000004 */
  6421. #define DMA_HISR_DMEIF4 DMA_HISR_DMEIF4_Msk /*!< Stream 4 direct mode error interrupt flag */
  6422. #define DMA_HISR_FEIF4_Pos (0U)
  6423. #define DMA_HISR_FEIF4_Msk (0x1UL << DMA_HISR_FEIF4_Pos) /*!< 0x00000001 */
  6424. #define DMA_HISR_FEIF4 DMA_HISR_FEIF4_Msk /*!< Stream 4 FIFO error interrupt flag */
  6425. /******************** Bits definition for DMA_LIFCR register ****************/
  6426. #define DMA_LIFCR_CTCIF3_Pos (27U)
  6427. #define DMA_LIFCR_CTCIF3_Msk (0x1UL << DMA_LIFCR_CTCIF3_Pos) /*!< 0x08000000 */
  6428. #define DMA_LIFCR_CTCIF3 DMA_LIFCR_CTCIF3_Msk /*!< Stream 3 clear transfer complete interrupt flag */
  6429. #define DMA_LIFCR_CHTIF3_Pos (26U)
  6430. #define DMA_LIFCR_CHTIF3_Msk (0x1UL << DMA_LIFCR_CHTIF3_Pos) /*!< 0x04000000 */
  6431. #define DMA_LIFCR_CHTIF3 DMA_LIFCR_CHTIF3_Msk /*!< Stream 3 clear half transfer interrupt flag */
  6432. #define DMA_LIFCR_CTEIF3_Pos (25U)
  6433. #define DMA_LIFCR_CTEIF3_Msk (0x1UL << DMA_LIFCR_CTEIF3_Pos) /*!< 0x02000000 */
  6434. #define DMA_LIFCR_CTEIF3 DMA_LIFCR_CTEIF3_Msk /*!< Stream 3 clear transfer error interrupt flag */
  6435. #define DMA_LIFCR_CDMEIF3_Pos (24U)
  6436. #define DMA_LIFCR_CDMEIF3_Msk (0x1UL << DMA_LIFCR_CDMEIF3_Pos) /*!< 0x01000000 */
  6437. #define DMA_LIFCR_CDMEIF3 DMA_LIFCR_CDMEIF3_Msk /*!< Stream 3 clear direct mode error interrupt flag */
  6438. #define DMA_LIFCR_CFEIF3_Pos (22U)
  6439. #define DMA_LIFCR_CFEIF3_Msk (0x1UL << DMA_LIFCR_CFEIF3_Pos) /*!< 0x00400000 */
  6440. #define DMA_LIFCR_CFEIF3 DMA_LIFCR_CFEIF3_Msk /*!< Stream 3 clear FIFO error interrupt flag */
  6441. #define DMA_LIFCR_CTCIF2_Pos (21U)
  6442. #define DMA_LIFCR_CTCIF2_Msk (0x1UL << DMA_LIFCR_CTCIF2_Pos) /*!< 0x00200000 */
  6443. #define DMA_LIFCR_CTCIF2 DMA_LIFCR_CTCIF2_Msk /*!< Stream 2 clear transfer complete interrupt flag */
  6444. #define DMA_LIFCR_CHTIF2_Pos (20U)
  6445. #define DMA_LIFCR_CHTIF2_Msk (0x1UL << DMA_LIFCR_CHTIF2_Pos) /*!< 0x00100000 */
  6446. #define DMA_LIFCR_CHTIF2 DMA_LIFCR_CHTIF2_Msk /*!< Stream 2 clear half transfer interrupt flag */
  6447. #define DMA_LIFCR_CTEIF2_Pos (19U)
  6448. #define DMA_LIFCR_CTEIF2_Msk (0x1UL << DMA_LIFCR_CTEIF2_Pos) /*!< 0x00080000 */
  6449. #define DMA_LIFCR_CTEIF2 DMA_LIFCR_CTEIF2_Msk /*!< Stream 2 clear transfer error interrupt flag */
  6450. #define DMA_LIFCR_CDMEIF2_Pos (18U)
  6451. #define DMA_LIFCR_CDMEIF2_Msk (0x1UL << DMA_LIFCR_CDMEIF2_Pos) /*!< 0x00040000 */
  6452. #define DMA_LIFCR_CDMEIF2 DMA_LIFCR_CDMEIF2_Msk /*!< Stream 2 clear direct mode error interrupt flag */
  6453. #define DMA_LIFCR_CFEIF2_Pos (16U)
  6454. #define DMA_LIFCR_CFEIF2_Msk (0x1UL << DMA_LIFCR_CFEIF2_Pos) /*!< 0x00010000 */
  6455. #define DMA_LIFCR_CFEIF2 DMA_LIFCR_CFEIF2_Msk /*!< Stream 2 clear FIFO error interrupt flag */
  6456. #define DMA_LIFCR_CTCIF1_Pos (11U)
  6457. #define DMA_LIFCR_CTCIF1_Msk (0x1UL << DMA_LIFCR_CTCIF1_Pos) /*!< 0x00000800 */
  6458. #define DMA_LIFCR_CTCIF1 DMA_LIFCR_CTCIF1_Msk /*!< Stream 1 clear transfer complete interrupt flag */
  6459. #define DMA_LIFCR_CHTIF1_Pos (10U)
  6460. #define DMA_LIFCR_CHTIF1_Msk (0x1UL << DMA_LIFCR_CHTIF1_Pos) /*!< 0x00000400 */
  6461. #define DMA_LIFCR_CHTIF1 DMA_LIFCR_CHTIF1_Msk /*!< Stream 1 clear half transfer interrupt flag */
  6462. #define DMA_LIFCR_CTEIF1_Pos (9U)
  6463. #define DMA_LIFCR_CTEIF1_Msk (0x1UL << DMA_LIFCR_CTEIF1_Pos) /*!< 0x00000200 */
  6464. #define DMA_LIFCR_CTEIF1 DMA_LIFCR_CTEIF1_Msk /*!< Stream 1 clear transfer error interrupt flag */
  6465. #define DMA_LIFCR_CDMEIF1_Pos (8U)
  6466. #define DMA_LIFCR_CDMEIF1_Msk (0x1UL << DMA_LIFCR_CDMEIF1_Pos) /*!< 0x00000100 */
  6467. #define DMA_LIFCR_CDMEIF1 DMA_LIFCR_CDMEIF1_Msk /*!< Stream 1 clear direct mode error interrupt flag */
  6468. #define DMA_LIFCR_CFEIF1_Pos (6U)
  6469. #define DMA_LIFCR_CFEIF1_Msk (0x1UL << DMA_LIFCR_CFEIF1_Pos) /*!< 0x00000040 */
  6470. #define DMA_LIFCR_CFEIF1 DMA_LIFCR_CFEIF1_Msk /*!< Stream 1 clear FIFO error interrupt flag */
  6471. #define DMA_LIFCR_CTCIF0_Pos (5U)
  6472. #define DMA_LIFCR_CTCIF0_Msk (0x1UL << DMA_LIFCR_CTCIF0_Pos) /*!< 0x00000020 */
  6473. #define DMA_LIFCR_CTCIF0 DMA_LIFCR_CTCIF0_Msk /*!< Stream 0 clear transfer complete interrupt flag */
  6474. #define DMA_LIFCR_CHTIF0_Pos (4U)
  6475. #define DMA_LIFCR_CHTIF0_Msk (0x1UL << DMA_LIFCR_CHTIF0_Pos) /*!< 0x00000010 */
  6476. #define DMA_LIFCR_CHTIF0 DMA_LIFCR_CHTIF0_Msk /*!< Stream 0 clear half transfer interrupt flag */
  6477. #define DMA_LIFCR_CTEIF0_Pos (3U)
  6478. #define DMA_LIFCR_CTEIF0_Msk (0x1UL << DMA_LIFCR_CTEIF0_Pos) /*!< 0x00000008 */
  6479. #define DMA_LIFCR_CTEIF0 DMA_LIFCR_CTEIF0_Msk /*!< Stream 0 clear transfer error interrupt flag */
  6480. #define DMA_LIFCR_CDMEIF0_Pos (2U)
  6481. #define DMA_LIFCR_CDMEIF0_Msk (0x1UL << DMA_LIFCR_CDMEIF0_Pos) /*!< 0x00000004 */
  6482. #define DMA_LIFCR_CDMEIF0 DMA_LIFCR_CDMEIF0_Msk /*!< Stream 0 clear direct mode error interrupt flag */
  6483. #define DMA_LIFCR_CFEIF0_Pos (0U)
  6484. #define DMA_LIFCR_CFEIF0_Msk (0x1UL << DMA_LIFCR_CFEIF0_Pos) /*!< 0x00000001 */
  6485. #define DMA_LIFCR_CFEIF0 DMA_LIFCR_CFEIF0_Msk /*!< Stream 0 clear FIFO error interrupt flag */
  6486. /******************** Bits definition for DMA_HIFCR register ****************/
  6487. #define DMA_HIFCR_CTCIF7_Pos (27U)
  6488. #define DMA_HIFCR_CTCIF7_Msk (0x1UL << DMA_HIFCR_CTCIF7_Pos) /*!< 0x08000000 */
  6489. #define DMA_HIFCR_CTCIF7 DMA_HIFCR_CTCIF7_Msk /*!< Stream 7 clear transfer complete interrupt flag */
  6490. #define DMA_HIFCR_CHTIF7_Pos (26U)
  6491. #define DMA_HIFCR_CHTIF7_Msk (0x1UL << DMA_HIFCR_CHTIF7_Pos) /*!< 0x04000000 */
  6492. #define DMA_HIFCR_CHTIF7 DMA_HIFCR_CHTIF7_Msk /*!< Stream 7 clear half transfer interrupt flag */
  6493. #define DMA_HIFCR_CTEIF7_Pos (25U)
  6494. #define DMA_HIFCR_CTEIF7_Msk (0x1UL << DMA_HIFCR_CTEIF7_Pos) /*!< 0x02000000 */
  6495. #define DMA_HIFCR_CTEIF7 DMA_HIFCR_CTEIF7_Msk /*!< Stream 7 clear transfer error interrupt flag */
  6496. #define DMA_HIFCR_CDMEIF7_Pos (24U)
  6497. #define DMA_HIFCR_CDMEIF7_Msk (0x1UL << DMA_HIFCR_CDMEIF7_Pos) /*!< 0x01000000 */
  6498. #define DMA_HIFCR_CDMEIF7 DMA_HIFCR_CDMEIF7_Msk /*!< Stream 7 clear direct mode error interrupt flag */
  6499. #define DMA_HIFCR_CFEIF7_Pos (22U)
  6500. #define DMA_HIFCR_CFEIF7_Msk (0x1UL << DMA_HIFCR_CFEIF7_Pos) /*!< 0x00400000 */
  6501. #define DMA_HIFCR_CFEIF7 DMA_HIFCR_CFEIF7_Msk /*!< Stream 7 clear FIFO error interrupt flag */
  6502. #define DMA_HIFCR_CTCIF6_Pos (21U)
  6503. #define DMA_HIFCR_CTCIF6_Msk (0x1UL << DMA_HIFCR_CTCIF6_Pos) /*!< 0x00200000 */
  6504. #define DMA_HIFCR_CTCIF6 DMA_HIFCR_CTCIF6_Msk /*!< Stream 6 clear transfer complete interrupt flag */
  6505. #define DMA_HIFCR_CHTIF6_Pos (20U)
  6506. #define DMA_HIFCR_CHTIF6_Msk (0x1UL << DMA_HIFCR_CHTIF6_Pos) /*!< 0x00100000 */
  6507. #define DMA_HIFCR_CHTIF6 DMA_HIFCR_CHTIF6_Msk /*!< Stream 6 clear half transfer interrupt flag */
  6508. #define DMA_HIFCR_CTEIF6_Pos (19U)
  6509. #define DMA_HIFCR_CTEIF6_Msk (0x1UL << DMA_HIFCR_CTEIF6_Pos) /*!< 0x00080000 */
  6510. #define DMA_HIFCR_CTEIF6 DMA_HIFCR_CTEIF6_Msk /*!< Stream 6 clear transfer error interrupt flag */
  6511. #define DMA_HIFCR_CDMEIF6_Pos (18U)
  6512. #define DMA_HIFCR_CDMEIF6_Msk (0x1UL << DMA_HIFCR_CDMEIF6_Pos) /*!< 0x00040000 */
  6513. #define DMA_HIFCR_CDMEIF6 DMA_HIFCR_CDMEIF6_Msk /*!< Stream 6 clear direct mode error interrupt flag */
  6514. #define DMA_HIFCR_CFEIF6_Pos (16U)
  6515. #define DMA_HIFCR_CFEIF6_Msk (0x1UL << DMA_HIFCR_CFEIF6_Pos) /*!< 0x00010000 */
  6516. #define DMA_HIFCR_CFEIF6 DMA_HIFCR_CFEIF6_Msk /*!< Stream 6 clear FIFO error interrupt flag */
  6517. #define DMA_HIFCR_CTCIF5_Pos (11U)
  6518. #define DMA_HIFCR_CTCIF5_Msk (0x1UL << DMA_HIFCR_CTCIF5_Pos) /*!< 0x00000800 */
  6519. #define DMA_HIFCR_CTCIF5 DMA_HIFCR_CTCIF5_Msk /*!< Stream 5 clear transfer complete interrupt flag */
  6520. #define DMA_HIFCR_CHTIF5_Pos (10U)
  6521. #define DMA_HIFCR_CHTIF5_Msk (0x1UL << DMA_HIFCR_CHTIF5_Pos) /*!< 0x00000400 */
  6522. #define DMA_HIFCR_CHTIF5 DMA_HIFCR_CHTIF5_Msk /*!< Stream 5 clear half transfer interrupt flag */
  6523. #define DMA_HIFCR_CTEIF5_Pos (9U)
  6524. #define DMA_HIFCR_CTEIF5_Msk (0x1UL << DMA_HIFCR_CTEIF5_Pos) /*!< 0x00000200 */
  6525. #define DMA_HIFCR_CTEIF5 DMA_HIFCR_CTEIF5_Msk /*!< Stream 5 clear transfer error interrupt flag */
  6526. #define DMA_HIFCR_CDMEIF5_Pos (8U)
  6527. #define DMA_HIFCR_CDMEIF5_Msk (0x1UL << DMA_HIFCR_CDMEIF5_Pos) /*!< 0x00000100 */
  6528. #define DMA_HIFCR_CDMEIF5 DMA_HIFCR_CDMEIF5_Msk /*!< Stream 5 clear direct mode error interrupt flag */
  6529. #define DMA_HIFCR_CFEIF5_Pos (6U)
  6530. #define DMA_HIFCR_CFEIF5_Msk (0x1UL << DMA_HIFCR_CFEIF5_Pos) /*!< 0x00000040 */
  6531. #define DMA_HIFCR_CFEIF5 DMA_HIFCR_CFEIF5_Msk /*!< Stream 5 clear FIFO error interrupt flag */
  6532. #define DMA_HIFCR_CTCIF4_Pos (5U)
  6533. #define DMA_HIFCR_CTCIF4_Msk (0x1UL << DMA_HIFCR_CTCIF4_Pos) /*!< 0x00000020 */
  6534. #define DMA_HIFCR_CTCIF4 DMA_HIFCR_CTCIF4_Msk /*!< Stream 4 clear transfer complete interrupt flag */
  6535. #define DMA_HIFCR_CHTIF4_Pos (4U)
  6536. #define DMA_HIFCR_CHTIF4_Msk (0x1UL << DMA_HIFCR_CHTIF4_Pos) /*!< 0x00000010 */
  6537. #define DMA_HIFCR_CHTIF4 DMA_HIFCR_CHTIF4_Msk /*!< Stream 4 clear half transfer interrupt flag */
  6538. #define DMA_HIFCR_CTEIF4_Pos (3U)
  6539. #define DMA_HIFCR_CTEIF4_Msk (0x1UL << DMA_HIFCR_CTEIF4_Pos) /*!< 0x00000008 */
  6540. #define DMA_HIFCR_CTEIF4 DMA_HIFCR_CTEIF4_Msk /*!< Stream 4 clear transfer error interrupt flag */
  6541. #define DMA_HIFCR_CDMEIF4_Pos (2U)
  6542. #define DMA_HIFCR_CDMEIF4_Msk (0x1UL << DMA_HIFCR_CDMEIF4_Pos) /*!< 0x00000004 */
  6543. #define DMA_HIFCR_CDMEIF4 DMA_HIFCR_CDMEIF4_Msk /*!< Stream 4 clear direct mode error interrupt flag */
  6544. #define DMA_HIFCR_CFEIF4_Pos (0U)
  6545. #define DMA_HIFCR_CFEIF4_Msk (0x1UL << DMA_HIFCR_CFEIF4_Pos) /*!< 0x00000001 */
  6546. #define DMA_HIFCR_CFEIF4 DMA_HIFCR_CFEIF4_Msk /*!< Stream 4 clear FIFO error interrupt flag */
  6547. /****************** Bit definition for DMA_SxPAR register ********************/
  6548. #define DMA_SxPAR_PA_Pos (0U)
  6549. #define DMA_SxPAR_PA_Msk (0xFFFFFFFFUL << DMA_SxPAR_PA_Pos) /*!< 0xFFFFFFFF */
  6550. #define DMA_SxPAR_PA DMA_SxPAR_PA_Msk /*!< Peripheral Address */
  6551. /****************** Bit definition for DMA_SxM0AR register ********************/
  6552. #define DMA_SxM0AR_M0A_Pos (0U)
  6553. #define DMA_SxM0AR_M0A_Msk (0xFFFFFFFFUL << DMA_SxM0AR_M0A_Pos) /*!< 0xFFFFFFFF */
  6554. #define DMA_SxM0AR_M0A DMA_SxM0AR_M0A_Msk /*!< Memory 0 Address */
  6555. /****************** Bit definition for DMA_SxM1AR register ********************/
  6556. #define DMA_SxM1AR_M1A_Pos (0U)
  6557. #define DMA_SxM1AR_M1A_Msk (0xFFFFFFFFUL << DMA_SxM1AR_M1A_Pos) /*!< 0xFFFFFFFF */
  6558. #define DMA_SxM1AR_M1A DMA_SxM1AR_M1A_Msk /*!< Memory 1 Address */
  6559. /******************************************************************************/
  6560. /* */
  6561. /* DMAMUX Controller */
  6562. /* */
  6563. /******************************************************************************/
  6564. /******************** Bits definition for DMAMUX_CxCR register **************/
  6565. #define DMAMUX_CxCR_DMAREQ_ID_Pos (0U)
  6566. #define DMAMUX_CxCR_DMAREQ_ID_Msk (0xFFUL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x000000FF */
  6567. #define DMAMUX_CxCR_DMAREQ_ID DMAMUX_CxCR_DMAREQ_ID_Msk /*!< DMA request identification */
  6568. #define DMAMUX_CxCR_DMAREQ_ID_0 (0x01UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000001 */
  6569. #define DMAMUX_CxCR_DMAREQ_ID_1 (0x02UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000002 */
  6570. #define DMAMUX_CxCR_DMAREQ_ID_2 (0x04UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000004 */
  6571. #define DMAMUX_CxCR_DMAREQ_ID_3 (0x08UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000008 */
  6572. #define DMAMUX_CxCR_DMAREQ_ID_4 (0x10UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000010 */
  6573. #define DMAMUX_CxCR_DMAREQ_ID_5 (0x20UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000020 */
  6574. #define DMAMUX_CxCR_DMAREQ_ID_6 (0x40UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000040 */
  6575. #define DMAMUX_CxCR_DMAREQ_ID_7 (0x80UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000080 */
  6576. #define DMAMUX_CxCR_SOIE_Pos (8U)
  6577. #define DMAMUX_CxCR_SOIE_Msk (0x1UL << DMAMUX_CxCR_SOIE_Pos) /*!< 0x00000100 */
  6578. #define DMAMUX_CxCR_SOIE DMAMUX_CxCR_SOIE_Msk /*!< Synchronization overrun interrupt enable */
  6579. #define DMAMUX_CxCR_EGE_Pos (9U)
  6580. #define DMAMUX_CxCR_EGE_Msk (0x1UL << DMAMUX_CxCR_EGE_Pos) /*!< 0x00000200 */
  6581. #define DMAMUX_CxCR_EGE DMAMUX_CxCR_EGE_Msk /*!< Event generation enable */
  6582. #define DMAMUX_CxCR_SE_Pos (16U)
  6583. #define DMAMUX_CxCR_SE_Msk (0x1UL << DMAMUX_CxCR_SE_Pos) /*!< 0x00010000 */
  6584. #define DMAMUX_CxCR_SE DMAMUX_CxCR_SE_Msk /*!< Synchronization enable */
  6585. #define DMAMUX_CxCR_SPOL_Pos (17U)
  6586. #define DMAMUX_CxCR_SPOL_Msk (0x3UL << DMAMUX_CxCR_SPOL_Pos) /*!< 0x00060000 */
  6587. #define DMAMUX_CxCR_SPOL DMAMUX_CxCR_SPOL_Msk /*!< Synchronization polarity */
  6588. #define DMAMUX_CxCR_SPOL_0 (0x1UL << DMAMUX_CxCR_SPOL_Pos) /*!< 0x00020000 */
  6589. #define DMAMUX_CxCR_SPOL_1 (0x2UL << DMAMUX_CxCR_SPOL_Pos) /*!< 0x00040000 */
  6590. #define DMAMUX_CxCR_NBREQ_Pos (19U)
  6591. #define DMAMUX_CxCR_NBREQ_Msk (0x1FUL << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00F80000 */
  6592. #define DMAMUX_CxCR_NBREQ DMAMUX_CxCR_NBREQ_Msk /*!< Number of DMA requests minus 1 to forward */
  6593. #define DMAMUX_CxCR_NBREQ_0 (0x01UL << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00080000 */
  6594. #define DMAMUX_CxCR_NBREQ_1 (0x02UL << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00100000 */
  6595. #define DMAMUX_CxCR_NBREQ_2 (0x04UL << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00200000 */
  6596. #define DMAMUX_CxCR_NBREQ_3 (0x08UL << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00400000 */
  6597. #define DMAMUX_CxCR_NBREQ_4 (0x10UL << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00800000 */
  6598. #define DMAMUX_CxCR_SYNC_ID_Pos (24U)
  6599. #define DMAMUX_CxCR_SYNC_ID_Msk (0x1FUL << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x1F000000 */
  6600. #define DMAMUX_CxCR_SYNC_ID DMAMUX_CxCR_SYNC_ID_Msk /*!< Synchronization identification */
  6601. #define DMAMUX_CxCR_SYNC_ID_0 (0x01UL << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x01000000 */
  6602. #define DMAMUX_CxCR_SYNC_ID_1 (0x02UL << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x02000000 */
  6603. #define DMAMUX_CxCR_SYNC_ID_2 (0x04UL << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x04000000 */
  6604. #define DMAMUX_CxCR_SYNC_ID_3 (0x08UL << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x08000000 */
  6605. #define DMAMUX_CxCR_SYNC_ID_4 (0x10UL << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x10000000 */
  6606. /******************** Bits definition for DMAMUX_CSR register **************/
  6607. #define DMAMUX_CSR_SOF0_Pos (0U)
  6608. #define DMAMUX_CSR_SOF0_Msk (0x1UL << DMAMUX_CSR_SOF0_Pos) /*!< 0x00000001 */
  6609. #define DMAMUX_CSR_SOF0 DMAMUX_CSR_SOF0_Msk /*!< Channel 0 Synchronization overrun event flag */
  6610. #define DMAMUX_CSR_SOF1_Pos (1U)
  6611. #define DMAMUX_CSR_SOF1_Msk (0x1UL << DMAMUX_CSR_SOF1_Pos) /*!< 0x00000002 */
  6612. #define DMAMUX_CSR_SOF1 DMAMUX_CSR_SOF1_Msk /*!< Channel 1 Synchronization overrun event flag */
  6613. #define DMAMUX_CSR_SOF2_Pos (2U)
  6614. #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos) /*!< 0x00000004 */
  6615. #define DMAMUX_CSR_SOF2 DMAMUX_CSR_SOF2_Msk /*!< Channel 2 Synchronization overrun event flag */
  6616. #define DMAMUX_CSR_SOF3_Pos (3U)
  6617. #define DMAMUX_CSR_SOF3_Msk (0x1UL << DMAMUX_CSR_SOF3_Pos) /*!< 0x00000008 */
  6618. #define DMAMUX_CSR_SOF3 DMAMUX_CSR_SOF3_Msk /*!< Channel 3 Synchronization overrun event flag */
  6619. #define DMAMUX_CSR_SOF4_Pos (4U)
  6620. #define DMAMUX_CSR_SOF4_Msk (0x1UL << DMAMUX_CSR_SOF4_Pos) /*!< 0x00000010 */
  6621. #define DMAMUX_CSR_SOF4 DMAMUX_CSR_SOF4_Msk /*!< Channel 4 Synchronization overrun event flag */
  6622. #define DMAMUX_CSR_SOF5_Pos (5U)
  6623. #define DMAMUX_CSR_SOF5_Msk (0x1UL << DMAMUX_CSR_SOF5_Pos) /*!< 0x00000020 */
  6624. #define DMAMUX_CSR_SOF5 DMAMUX_CSR_SOF5_Msk /*!< Channel 5 Synchronization overrun event flag */
  6625. #define DMAMUX_CSR_SOF6_Pos (6U)
  6626. #define DMAMUX_CSR_SOF6_Msk (0x1UL << DMAMUX_CSR_SOF6_Pos) /*!< 0x00000040 */
  6627. #define DMAMUX_CSR_SOF6 DMAMUX_CSR_SOF6_Msk /*!< Channel 6 Synchronization overrun event flag */
  6628. #define DMAMUX_CSR_SOF7_Pos (7U)
  6629. #define DMAMUX_CSR_SOF7_Msk (0x1UL << DMAMUX_CSR_SOF7_Pos) /*!< 0x00000080 */
  6630. #define DMAMUX_CSR_SOF7 DMAMUX_CSR_SOF7_Msk /*!< Channel 7 Synchronization overrun event flag */
  6631. #define DMAMUX_CSR_SOF8_Pos (8U)
  6632. #define DMAMUX_CSR_SOF8_Msk (0x1UL << DMAMUX_CSR_SOF8_Pos) /*!< 0x00000100 */
  6633. #define DMAMUX_CSR_SOF8 DMAMUX_CSR_SOF8_Msk /*!< Channel 8 Synchronization overrun event flag */
  6634. #define DMAMUX_CSR_SOF9_Pos (9U)
  6635. #define DMAMUX_CSR_SOF9_Msk (0x1UL << DMAMUX_CSR_SOF9_Pos) /*!< 0x00000200 */
  6636. #define DMAMUX_CSR_SOF9 DMAMUX_CSR_SOF9_Msk /*!< Channel 9 Synchronization overrun event flag */
  6637. #define DMAMUX_CSR_SOF10_Pos (10U)
  6638. #define DMAMUX_CSR_SOF10_Msk (0x1UL << DMAMUX_CSR_SOF10_Pos) /*!< 0x00000400 */
  6639. #define DMAMUX_CSR_SOF10 DMAMUX_CSR_SOF10_Msk /*!< Channel 10 Synchronization overrun event flag */
  6640. #define DMAMUX_CSR_SOF11_Pos (11U)
  6641. #define DMAMUX_CSR_SOF11_Msk (0x1UL << DMAMUX_CSR_SOF11_Pos) /*!< 0x00000800 */
  6642. #define DMAMUX_CSR_SOF11 DMAMUX_CSR_SOF11_Msk /*!< Channel 11 Synchronization overrun event flag */
  6643. #define DMAMUX_CSR_SOF12_Pos (12U)
  6644. #define DMAMUX_CSR_SOF12_Msk (0x1UL << DMAMUX_CSR_SOF12_Pos) /*!< 0x00001000 */
  6645. #define DMAMUX_CSR_SOF12 DMAMUX_CSR_SOF12_Msk /*!< Channel 12 Synchronization overrun event flag */
  6646. #define DMAMUX_CSR_SOF13_Pos (13U)
  6647. #define DMAMUX_CSR_SOF13_Msk (0x1UL << DMAMUX_CSR_SOF13_Pos) /*!< 0x00002000 */
  6648. #define DMAMUX_CSR_SOF13 DMAMUX_CSR_SOF13_Msk /*!< Channel 13 Synchronization overrun event flag */
  6649. #define DMAMUX_CSR_SOF14_Pos (14U)
  6650. #define DMAMUX_CSR_SOF14_Msk (0x1UL << DMAMUX_CSR_SOF14_Pos) /*!< 0x00004000 */
  6651. #define DMAMUX_CSR_SOF14 DMAMUX_CSR_SOF14_Msk /*!< Channel 14 Synchronization overrun event flag */
  6652. #define DMAMUX_CSR_SOF15_Pos (15U)
  6653. #define DMAMUX_CSR_SOF15_Msk (0x1UL << DMAMUX_CSR_SOF15_Pos) /*!< 0x00008000 */
  6654. #define DMAMUX_CSR_SOF15 DMAMUX_CSR_SOF15_Msk /*!< Channel 15 Synchronization overrun event flag */
  6655. /******************** Bits definition for DMAMUX_CFR register **************/
  6656. #define DMAMUX_CFR_CSOF0_Pos (0U)
  6657. #define DMAMUX_CFR_CSOF0_Msk (0x1UL << DMAMUX_CFR_CSOF0_Pos) /*!< 0x00000001 */
  6658. #define DMAMUX_CFR_CSOF0 DMAMUX_CFR_CSOF0_Msk /*!< Channel 0 Clear synchronization overrun event flag */
  6659. #define DMAMUX_CFR_CSOF1_Pos (1U)
  6660. #define DMAMUX_CFR_CSOF1_Msk (0x1UL << DMAMUX_CFR_CSOF1_Pos) /*!< 0x00000002 */
  6661. #define DMAMUX_CFR_CSOF1 DMAMUX_CFR_CSOF1_Msk /*!< Channel 1 Clear synchronization overrun event flag */
  6662. #define DMAMUX_CFR_CSOF2_Pos (2U)
  6663. #define DMAMUX_CFR_CSOF2_Msk (0x1UL << DMAMUX_CFR_CSOF2_Pos) /*!< 0x00000004 */
  6664. #define DMAMUX_CFR_CSOF2 DMAMUX_CFR_CSOF2_Msk /*!< Channel 2 Clear synchronization overrun event flag */
  6665. #define DMAMUX_CFR_CSOF3_Pos (3U)
  6666. #define DMAMUX_CFR_CSOF3_Msk (0x1UL << DMAMUX_CFR_CSOF3_Pos) /*!< 0x00000008 */
  6667. #define DMAMUX_CFR_CSOF3 DMAMUX_CFR_CSOF3_Msk /*!< Channel 3 Clear synchronization overrun event flag */
  6668. #define DMAMUX_CFR_CSOF4_Pos (4U)
  6669. #define DMAMUX_CFR_CSOF4_Msk (0x1UL << DMAMUX_CFR_CSOF4_Pos) /*!< 0x00000010 */
  6670. #define DMAMUX_CFR_CSOF4 DMAMUX_CFR_CSOF4_Msk /*!< Channel 4 Clear synchronization overrun event flag */
  6671. #define DMAMUX_CFR_CSOF5_Pos (5U)
  6672. #define DMAMUX_CFR_CSOF5_Msk (0x1UL << DMAMUX_CFR_CSOF5_Pos) /*!< 0x00000020 */
  6673. #define DMAMUX_CFR_CSOF5 DMAMUX_CFR_CSOF5_Msk /*!< Channel 5 Clear synchronization overrun event flag */
  6674. #define DMAMUX_CFR_CSOF6_Pos (6U)
  6675. #define DMAMUX_CFR_CSOF6_Msk (0x1UL << DMAMUX_CFR_CSOF6_Pos) /*!< 0x00000040 */
  6676. #define DMAMUX_CFR_CSOF6 DMAMUX_CFR_CSOF6_Msk /*!< Channel 6 Clear synchronization overrun event flag */
  6677. #define DMAMUX_CFR_CSOF7_Pos (7U)
  6678. #define DMAMUX_CFR_CSOF7_Msk (0x1UL << DMAMUX_CFR_CSOF7_Pos) /*!< 0x00000080 */
  6679. #define DMAMUX_CFR_CSOF7 DMAMUX_CFR_CSOF7_Msk /*!< Channel 7 Clear synchronization overrun event flag */
  6680. #define DMAMUX_CFR_CSOF8_Pos (8U)
  6681. #define DMAMUX_CFR_CSOF8_Msk (0x1UL << DMAMUX_CFR_CSOF8_Pos) /*!< 0x00000100 */
  6682. #define DMAMUX_CFR_CSOF8 DMAMUX_CFR_CSOF8_Msk /*!< Channel 8 Clear synchronization overrun event flag */
  6683. #define DMAMUX_CFR_CSOF9_Pos (9U)
  6684. #define DMAMUX_CFR_CSOF9_Msk (0x1UL << DMAMUX_CFR_CSOF9_Pos) /*!< 0x00000200 */
  6685. #define DMAMUX_CFR_CSOF9 DMAMUX_CFR_CSOF9_Msk /*!< Channel 9 Clear synchronization overrun event flag */
  6686. #define DMAMUX_CFR_CSOF10_Pos (10U)
  6687. #define DMAMUX_CFR_CSOF10_Msk (0x1UL << DMAMUX_CFR_CSOF10_Pos) /*!< 0x00000400 */
  6688. #define DMAMUX_CFR_CSOF10 DMAMUX_CFR_CSOF10_Msk /*!< Channel 10 Clear synchronization overrun event flag */
  6689. #define DMAMUX_CFR_CSOF11_Pos (11U)
  6690. #define DMAMUX_CFR_CSOF11_Msk (0x1UL << DMAMUX_CFR_CSOF11_Pos) /*!< 0x00000800 */
  6691. #define DMAMUX_CFR_CSOF11 DMAMUX_CFR_CSOF11_Msk /*!< Channel 11 Clear synchronization overrun event flag */
  6692. #define DMAMUX_CFR_CSOF12_Pos (12U)
  6693. #define DMAMUX_CFR_CSOF12_Msk (0x1UL << DMAMUX_CFR_CSOF12_Pos) /*!< 0x00001000 */
  6694. #define DMAMUX_CFR_CSOF12 DMAMUX_CFR_CSOF12_Msk /*!< Channel 12 Clear synchronization overrun event flag */
  6695. #define DMAMUX_CFR_CSOF13_Pos (13U)
  6696. #define DMAMUX_CFR_CSOF13_Msk (0x1UL << DMAMUX_CFR_CSOF13_Pos) /*!< 0x00002000 */
  6697. #define DMAMUX_CFR_CSOF13 DMAMUX_CFR_CSOF13_Msk /*!< Channel 13 Clear synchronization overrun event flag */
  6698. #define DMAMUX_CFR_CSOF14_Pos (14U)
  6699. #define DMAMUX_CFR_CSOF14_Msk (0x1UL << DMAMUX_CFR_CSOF14_Pos) /*!< 0x00004000 */
  6700. #define DMAMUX_CFR_CSOF14 DMAMUX_CFR_CSOF14_Msk /*!< Channel 14 Clear synchronization overrun event flag */
  6701. #define DMAMUX_CFR_CSOF15_Pos (15U)
  6702. #define DMAMUX_CFR_CSOF15_Msk (0x1UL << DMAMUX_CFR_CSOF15_Pos) /*!< 0x00008000 */
  6703. #define DMAMUX_CFR_CSOF15 DMAMUX_CFR_CSOF15_Msk /*!< Channel 15 Clear synchronization overrun event flag */
  6704. /******************** Bits definition for DMAMUX_RGxCR register ************/
  6705. #define DMAMUX_RGxCR_SIG_ID_Pos (0U)
  6706. #define DMAMUX_RGxCR_SIG_ID_Msk (0x1FUL << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x0000001F */
  6707. #define DMAMUX_RGxCR_SIG_ID DMAMUX_RGxCR_SIG_ID_Msk /*!< Signal identification */
  6708. #define DMAMUX_RGxCR_SIG_ID_0 (0x01UL << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000001 */
  6709. #define DMAMUX_RGxCR_SIG_ID_1 (0x02UL << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000002 */
  6710. #define DMAMUX_RGxCR_SIG_ID_2 (0x04UL << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000004 */
  6711. #define DMAMUX_RGxCR_SIG_ID_3 (0x08UL << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000008 */
  6712. #define DMAMUX_RGxCR_SIG_ID_4 (0x10UL << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000010 */
  6713. #define DMAMUX_RGxCR_OIE_Pos (8U)
  6714. #define DMAMUX_RGxCR_OIE_Msk (0x1UL << DMAMUX_RGxCR_OIE_Pos) /*!< 0x00000100 */
  6715. #define DMAMUX_RGxCR_OIE DMAMUX_RGxCR_OIE_Msk /*!< Trigger overrun interrupt enable */
  6716. #define DMAMUX_RGxCR_GE_Pos (16U)
  6717. #define DMAMUX_RGxCR_GE_Msk (0x1UL << DMAMUX_RGxCR_GE_Pos) /*!< 0x00010000 */
  6718. #define DMAMUX_RGxCR_GE DMAMUX_RGxCR_GE_Msk /*!< DMA request generator enable */
  6719. #define DMAMUX_RGxCR_GPOL_Pos (17U)
  6720. #define DMAMUX_RGxCR_GPOL_Msk (0x3UL << DMAMUX_RGxCR_GPOL_Pos) /*!< 0x00060000 */
  6721. #define DMAMUX_RGxCR_GPOL DMAMUX_RGxCR_GPOL_Msk /*!< DMA request generator trigger polarity */
  6722. #define DMAMUX_RGxCR_GPOL_0 (0x1UL << DMAMUX_RGxCR_GPOL_Pos) /*!< 0x00020000 */
  6723. #define DMAMUX_RGxCR_GPOL_1 (0x2UL << DMAMUX_RGxCR_GPOL_Pos) /*!< 0x00040000 */
  6724. #define DMAMUX_RGxCR_GNBREQ_Pos (19U)
  6725. #define DMAMUX_RGxCR_GNBREQ_Msk (0x1FUL << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00F80000 */
  6726. #define DMAMUX_RGxCR_GNBREQ DMAMUX_RGxCR_GNBREQ_Msk /*!< Number of DMA requests to be generated */
  6727. #define DMAMUX_RGxCR_GNBREQ_0 (0x01UL << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00080000 */
  6728. #define DMAMUX_RGxCR_GNBREQ_1 (0x02UL << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00100000 */
  6729. #define DMAMUX_RGxCR_GNBREQ_2 (0x04UL << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00200000 */
  6730. #define DMAMUX_RGxCR_GNBREQ_3 (0x08UL << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00400000 */
  6731. #define DMAMUX_RGxCR_GNBREQ_4 (0x10UL << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00800000 */
  6732. /******************** Bits definition for DMAMUX_RGSR register **************/
  6733. #define DMAMUX_RGSR_OF0_Pos (0U)
  6734. #define DMAMUX_RGSR_OF0_Msk (0x1UL << DMAMUX_RGSR_OF0_Pos) /*!< 0x00000001 */
  6735. #define DMAMUX_RGSR_OF0 DMAMUX_RGSR_OF0_Msk /*!< Request generator channel 0 Trigger overrun event flag */
  6736. #define DMAMUX_RGSR_OF1_Pos (1U)
  6737. #define DMAMUX_RGSR_OF1_Msk (0x1UL << DMAMUX_RGSR_OF1_Pos) /*!< 0x00000002 */
  6738. #define DMAMUX_RGSR_OF1 DMAMUX_RGSR_OF1_Msk /*!< Request generator channel 1 Trigger overrun event flag */
  6739. #define DMAMUX_RGSR_OF2_Pos (2U)
  6740. #define DMAMUX_RGSR_OF2_Msk (0x1UL << DMAMUX_RGSR_OF2_Pos) /*!< 0x00000004 */
  6741. #define DMAMUX_RGSR_OF2 DMAMUX_RGSR_OF2_Msk /*!< Request generator channel 2 Trigger overrun event flag */
  6742. #define DMAMUX_RGSR_OF3_Pos (3U)
  6743. #define DMAMUX_RGSR_OF3_Msk (0x1UL << DMAMUX_RGSR_OF3_Pos) /*!< 0x00000008 */
  6744. #define DMAMUX_RGSR_OF3 DMAMUX_RGSR_OF3_Msk /*!< Request generator channel 3 Trigger overrun event flag */
  6745. #define DMAMUX_RGSR_OF4_Pos (4U)
  6746. #define DMAMUX_RGSR_OF4_Msk (0x1UL << DMAMUX_RGSR_OF4_Pos) /*!< 0x00000010 */
  6747. #define DMAMUX_RGSR_OF4 DMAMUX_RGSR_OF4_Msk /*!< Request generator channel 4 Trigger overrun event flag */
  6748. #define DMAMUX_RGSR_OF5_Pos (5U)
  6749. #define DMAMUX_RGSR_OF5_Msk (0x1UL << DMAMUX_RGSR_OF5_Pos) /*!< 0x00000020 */
  6750. #define DMAMUX_RGSR_OF5 DMAMUX_RGSR_OF5_Msk /*!< Request generator channel 5 Trigger overrun event flag */
  6751. #define DMAMUX_RGSR_OF6_Pos (6U)
  6752. #define DMAMUX_RGSR_OF6_Msk (0x1UL << DMAMUX_RGSR_OF6_Pos) /*!< 0x00000040 */
  6753. #define DMAMUX_RGSR_OF6 DMAMUX_RGSR_OF6_Msk /*!< Request generator channel 6 Trigger overrun event flag */
  6754. #define DMAMUX_RGSR_OF7_Pos (7U)
  6755. #define DMAMUX_RGSR_OF7_Msk (0x1UL << DMAMUX_RGSR_OF7_Pos) /*!< 0x00000080 */
  6756. #define DMAMUX_RGSR_OF7 DMAMUX_RGSR_OF7_Msk /*!< Request generator channel 7 Trigger overrun event flag */
  6757. /******************** Bits definition for DMAMUX_RGCFR register **************/
  6758. #define DMAMUX_RGCFR_COF0_Pos (0U)
  6759. #define DMAMUX_RGCFR_COF0_Msk (0x1UL << DMAMUX_RGCFR_COF0_Pos) /*!< 0x00000001 */
  6760. #define DMAMUX_RGCFR_COF0 DMAMUX_RGCFR_COF0_Msk /*!< Request generator channel 0 Clear trigger overrun event flag */
  6761. #define DMAMUX_RGCFR_COF1_Pos (1U)
  6762. #define DMAMUX_RGCFR_COF1_Msk (0x1UL << DMAMUX_RGCFR_COF1_Pos) /*!< 0x00000002 */
  6763. #define DMAMUX_RGCFR_COF1 DMAMUX_RGCFR_COF1_Msk /*!< Request generator channel 1 Clear trigger overrun event flag */
  6764. #define DMAMUX_RGCFR_COF2_Pos (2U)
  6765. #define DMAMUX_RGCFR_COF2_Msk (0x1UL << DMAMUX_RGCFR_COF2_Pos) /*!< 0x00000004 */
  6766. #define DMAMUX_RGCFR_COF2 DMAMUX_RGCFR_COF2_Msk /*!< Request generator channel 2 Clear trigger overrun event flag */
  6767. #define DMAMUX_RGCFR_COF3_Pos (3U)
  6768. #define DMAMUX_RGCFR_COF3_Msk (0x1UL << DMAMUX_RGCFR_COF3_Pos) /*!< 0x00000008 */
  6769. #define DMAMUX_RGCFR_COF3 DMAMUX_RGCFR_COF3_Msk /*!< Request generator channel 3 Clear trigger overrun event flag */
  6770. #define DMAMUX_RGCFR_COF4_Pos (4U)
  6771. #define DMAMUX_RGCFR_COF4_Msk (0x1UL << DMAMUX_RGCFR_COF4_Pos) /*!< 0x00000010 */
  6772. #define DMAMUX_RGCFR_COF4 DMAMUX_RGCFR_COF4_Msk /*!< Request generator channel 4 Clear trigger overrun event flag */
  6773. #define DMAMUX_RGCFR_COF5_Pos (5U)
  6774. #define DMAMUX_RGCFR_COF5_Msk (0x1UL << DMAMUX_RGCFR_COF5_Pos) /*!< 0x00000020 */
  6775. #define DMAMUX_RGCFR_COF5 DMAMUX_RGCFR_COF5_Msk /*!< Request generator channel 5 Clear trigger overrun event flag */
  6776. #define DMAMUX_RGCFR_COF6_Pos (6U)
  6777. #define DMAMUX_RGCFR_COF6_Msk (0x1UL << DMAMUX_RGCFR_COF6_Pos) /*!< 0x00000040 */
  6778. #define DMAMUX_RGCFR_COF6 DMAMUX_RGCFR_COF6_Msk /*!< Request generator channel 6 Clear trigger overrun event flag */
  6779. #define DMAMUX_RGCFR_COF7_Pos (7U)
  6780. #define DMAMUX_RGCFR_COF7_Msk (0x1UL << DMAMUX_RGCFR_COF7_Pos) /*!< 0x00000080 */
  6781. #define DMAMUX_RGCFR_COF7 DMAMUX_RGCFR_COF7_Msk /*!< Request generator channel 7 Clear trigger overrun event flag */
  6782. /******************************************************************************/
  6783. /* */
  6784. /* AHB Master DMA2D Controller (DMA2D) */
  6785. /* */
  6786. /******************************************************************************/
  6787. /******************** Bit definition for DMA2D_CR register ******************/
  6788. #define DMA2D_CR_START_Pos (0U)
  6789. #define DMA2D_CR_START_Msk (0x1UL << DMA2D_CR_START_Pos) /*!< 0x00000001 */
  6790. #define DMA2D_CR_START DMA2D_CR_START_Msk /*!< Start transfer */
  6791. #define DMA2D_CR_SUSP_Pos (1U)
  6792. #define DMA2D_CR_SUSP_Msk (0x1UL << DMA2D_CR_SUSP_Pos) /*!< 0x00000002 */
  6793. #define DMA2D_CR_SUSP DMA2D_CR_SUSP_Msk /*!< Suspend transfer */
  6794. #define DMA2D_CR_ABORT_Pos (2U)
  6795. #define DMA2D_CR_ABORT_Msk (0x1UL << DMA2D_CR_ABORT_Pos) /*!< 0x00000004 */
  6796. #define DMA2D_CR_ABORT DMA2D_CR_ABORT_Msk /*!< Abort transfer */
  6797. #define DMA2D_CR_LOM_Pos (6U)
  6798. #define DMA2D_CR_LOM_Msk (0x1UL << DMA2D_CR_LOM_Pos) /*!< 0x00000040 */
  6799. #define DMA2D_CR_LOM DMA2D_CR_LOM_Msk /*!< Line Offset Mode */
  6800. #define DMA2D_CR_TEIE_Pos (8U)
  6801. #define DMA2D_CR_TEIE_Msk (0x1UL << DMA2D_CR_TEIE_Pos) /*!< 0x00000100 */
  6802. #define DMA2D_CR_TEIE DMA2D_CR_TEIE_Msk /*!< Transfer Error Interrupt Enable */
  6803. #define DMA2D_CR_TCIE_Pos (9U)
  6804. #define DMA2D_CR_TCIE_Msk (0x1UL << DMA2D_CR_TCIE_Pos) /*!< 0x00000200 */
  6805. #define DMA2D_CR_TCIE DMA2D_CR_TCIE_Msk /*!< Transfer Complete Interrupt Enable */
  6806. #define DMA2D_CR_TWIE_Pos (10U)
  6807. #define DMA2D_CR_TWIE_Msk (0x1UL << DMA2D_CR_TWIE_Pos) /*!< 0x00000400 */
  6808. #define DMA2D_CR_TWIE DMA2D_CR_TWIE_Msk /*!< Transfer Watermark Interrupt Enable */
  6809. #define DMA2D_CR_CAEIE_Pos (11U)
  6810. #define DMA2D_CR_CAEIE_Msk (0x1UL << DMA2D_CR_CAEIE_Pos) /*!< 0x00000800 */
  6811. #define DMA2D_CR_CAEIE DMA2D_CR_CAEIE_Msk /*!< CLUT Access Error Interrupt Enable */
  6812. #define DMA2D_CR_CTCIE_Pos (12U)
  6813. #define DMA2D_CR_CTCIE_Msk (0x1UL << DMA2D_CR_CTCIE_Pos) /*!< 0x00001000 */
  6814. #define DMA2D_CR_CTCIE DMA2D_CR_CTCIE_Msk /*!< CLUT Transfer Complete Interrupt Enable */
  6815. #define DMA2D_CR_CEIE_Pos (13U)
  6816. #define DMA2D_CR_CEIE_Msk (0x1UL << DMA2D_CR_CEIE_Pos) /*!< 0x00002000 */
  6817. #define DMA2D_CR_CEIE DMA2D_CR_CEIE_Msk /*!< Configuration Error Interrupt Enable */
  6818. #define DMA2D_CR_MODE_Pos (16U)
  6819. #define DMA2D_CR_MODE_Msk (0x7UL << DMA2D_CR_MODE_Pos) /*!< 0x00070000 */
  6820. #define DMA2D_CR_MODE DMA2D_CR_MODE_Msk /*!< DMA2D Mode[2:0] */
  6821. #define DMA2D_CR_MODE_0 (0x1UL << DMA2D_CR_MODE_Pos) /*!< 0x00010000 */
  6822. #define DMA2D_CR_MODE_1 (0x2UL << DMA2D_CR_MODE_Pos) /*!< 0x00020000 */
  6823. #define DMA2D_CR_MODE_2 (0x4UL << DMA2D_CR_MODE_Pos) /*!< 0x00040000 */
  6824. /******************** Bit definition for DMA2D_ISR register *****************/
  6825. #define DMA2D_ISR_TEIF_Pos (0U)
  6826. #define DMA2D_ISR_TEIF_Msk (0x1UL << DMA2D_ISR_TEIF_Pos) /*!< 0x00000001 */
  6827. #define DMA2D_ISR_TEIF DMA2D_ISR_TEIF_Msk /*!< Transfer Error Interrupt Flag */
  6828. #define DMA2D_ISR_TCIF_Pos (1U)
  6829. #define DMA2D_ISR_TCIF_Msk (0x1UL << DMA2D_ISR_TCIF_Pos) /*!< 0x00000002 */
  6830. #define DMA2D_ISR_TCIF DMA2D_ISR_TCIF_Msk /*!< Transfer Complete Interrupt Flag */
  6831. #define DMA2D_ISR_TWIF_Pos (2U)
  6832. #define DMA2D_ISR_TWIF_Msk (0x1UL << DMA2D_ISR_TWIF_Pos) /*!< 0x00000004 */
  6833. #define DMA2D_ISR_TWIF DMA2D_ISR_TWIF_Msk /*!< Transfer Watermark Interrupt Flag */
  6834. #define DMA2D_ISR_CAEIF_Pos (3U)
  6835. #define DMA2D_ISR_CAEIF_Msk (0x1UL << DMA2D_ISR_CAEIF_Pos) /*!< 0x00000008 */
  6836. #define DMA2D_ISR_CAEIF DMA2D_ISR_CAEIF_Msk /*!< CLUT Access Error Interrupt Flag */
  6837. #define DMA2D_ISR_CTCIF_Pos (4U)
  6838. #define DMA2D_ISR_CTCIF_Msk (0x1UL << DMA2D_ISR_CTCIF_Pos) /*!< 0x00000010 */
  6839. #define DMA2D_ISR_CTCIF DMA2D_ISR_CTCIF_Msk /*!< CLUT Transfer Complete Interrupt Flag */
  6840. #define DMA2D_ISR_CEIF_Pos (5U)
  6841. #define DMA2D_ISR_CEIF_Msk (0x1UL << DMA2D_ISR_CEIF_Pos) /*!< 0x00000020 */
  6842. #define DMA2D_ISR_CEIF DMA2D_ISR_CEIF_Msk /*!< Configuration Error Interrupt Flag */
  6843. /******************** Bit definition for DMA2D_IFCR register ****************/
  6844. #define DMA2D_IFCR_CTEIF_Pos (0U)
  6845. #define DMA2D_IFCR_CTEIF_Msk (0x1UL << DMA2D_IFCR_CTEIF_Pos) /*!< 0x00000001 */
  6846. #define DMA2D_IFCR_CTEIF DMA2D_IFCR_CTEIF_Msk /*!< Clears Transfer Error Interrupt Flag */
  6847. #define DMA2D_IFCR_CTCIF_Pos (1U)
  6848. #define DMA2D_IFCR_CTCIF_Msk (0x1UL << DMA2D_IFCR_CTCIF_Pos) /*!< 0x00000002 */
  6849. #define DMA2D_IFCR_CTCIF DMA2D_IFCR_CTCIF_Msk /*!< Clears Transfer Complete Interrupt Flag */
  6850. #define DMA2D_IFCR_CTWIF_Pos (2U)
  6851. #define DMA2D_IFCR_CTWIF_Msk (0x1UL << DMA2D_IFCR_CTWIF_Pos) /*!< 0x00000004 */
  6852. #define DMA2D_IFCR_CTWIF DMA2D_IFCR_CTWIF_Msk /*!< Clears Transfer Watermark Interrupt Flag */
  6853. #define DMA2D_IFCR_CAECIF_Pos (3U)
  6854. #define DMA2D_IFCR_CAECIF_Msk (0x1UL << DMA2D_IFCR_CAECIF_Pos) /*!< 0x00000008 */
  6855. #define DMA2D_IFCR_CAECIF DMA2D_IFCR_CAECIF_Msk /*!< Clears CLUT Access Error Interrupt Flag */
  6856. #define DMA2D_IFCR_CCTCIF_Pos (4U)
  6857. #define DMA2D_IFCR_CCTCIF_Msk (0x1UL << DMA2D_IFCR_CCTCIF_Pos) /*!< 0x00000010 */
  6858. #define DMA2D_IFCR_CCTCIF DMA2D_IFCR_CCTCIF_Msk /*!< Clears CLUT Transfer Complete Interrupt Flag */
  6859. #define DMA2D_IFCR_CCEIF_Pos (5U)
  6860. #define DMA2D_IFCR_CCEIF_Msk (0x1UL << DMA2D_IFCR_CCEIF_Pos) /*!< 0x00000020 */
  6861. #define DMA2D_IFCR_CCEIF DMA2D_IFCR_CCEIF_Msk /*!< Clears Configuration Error Interrupt Flag */
  6862. /******************** Bit definition for DMA2D_FGMAR register ***************/
  6863. #define DMA2D_FGMAR_MA_Pos (0U)
  6864. #define DMA2D_FGMAR_MA_Msk (0xFFFFFFFFUL << DMA2D_FGMAR_MA_Pos) /*!< 0xFFFFFFFF */
  6865. #define DMA2D_FGMAR_MA DMA2D_FGMAR_MA_Msk /*!< Foreground Memory Address */
  6866. /******************** Bit definition for DMA2D_FGOR register ****************/
  6867. #define DMA2D_FGOR_LO_Pos (0U)
  6868. #define DMA2D_FGOR_LO_Msk (0xFFFFUL << DMA2D_FGOR_LO_Pos) /*!< 0x0000FFFF */
  6869. #define DMA2D_FGOR_LO DMA2D_FGOR_LO_Msk /*!< Line Offset */
  6870. /******************** Bit definition for DMA2D_BGMAR register ***************/
  6871. #define DMA2D_BGMAR_MA_Pos (0U)
  6872. #define DMA2D_BGMAR_MA_Msk (0xFFFFFFFFUL << DMA2D_BGMAR_MA_Pos) /*!< 0xFFFFFFFF */
  6873. #define DMA2D_BGMAR_MA DMA2D_BGMAR_MA_Msk /*!< Background Memory Address */
  6874. /******************** Bit definition for DMA2D_BGOR register ****************/
  6875. #define DMA2D_BGOR_LO_Pos (0U)
  6876. #define DMA2D_BGOR_LO_Msk (0xFFFFUL << DMA2D_BGOR_LO_Pos) /*!< 0x0000FFFF */
  6877. #define DMA2D_BGOR_LO DMA2D_BGOR_LO_Msk /*!< Line Offset */
  6878. /******************** Bit definition for DMA2D_FGPFCCR register *************/
  6879. #define DMA2D_FGPFCCR_CM_Pos (0U)
  6880. #define DMA2D_FGPFCCR_CM_Msk (0xFUL << DMA2D_FGPFCCR_CM_Pos) /*!< 0x0000000F */
  6881. #define DMA2D_FGPFCCR_CM DMA2D_FGPFCCR_CM_Msk /*!< Input color mode CM[3:0] */
  6882. #define DMA2D_FGPFCCR_CM_0 (0x1UL << DMA2D_FGPFCCR_CM_Pos) /*!< 0x00000001 */
  6883. #define DMA2D_FGPFCCR_CM_1 (0x2UL << DMA2D_FGPFCCR_CM_Pos) /*!< 0x00000002 */
  6884. #define DMA2D_FGPFCCR_CM_2 (0x4UL << DMA2D_FGPFCCR_CM_Pos) /*!< 0x00000004 */
  6885. #define DMA2D_FGPFCCR_CM_3 (0x8UL << DMA2D_FGPFCCR_CM_Pos) /*!< 0x00000008 */
  6886. #define DMA2D_FGPFCCR_CCM_Pos (4U)
  6887. #define DMA2D_FGPFCCR_CCM_Msk (0x1UL << DMA2D_FGPFCCR_CCM_Pos) /*!< 0x00000010 */
  6888. #define DMA2D_FGPFCCR_CCM DMA2D_FGPFCCR_CCM_Msk /*!< CLUT Color mode */
  6889. #define DMA2D_FGPFCCR_START_Pos (5U)
  6890. #define DMA2D_FGPFCCR_START_Msk (0x1UL << DMA2D_FGPFCCR_START_Pos) /*!< 0x00000020 */
  6891. #define DMA2D_FGPFCCR_START DMA2D_FGPFCCR_START_Msk /*!< Start */
  6892. #define DMA2D_FGPFCCR_CS_Pos (8U)
  6893. #define DMA2D_FGPFCCR_CS_Msk (0xFFUL << DMA2D_FGPFCCR_CS_Pos) /*!< 0x0000FF00 */
  6894. #define DMA2D_FGPFCCR_CS DMA2D_FGPFCCR_CS_Msk /*!< CLUT size */
  6895. #define DMA2D_FGPFCCR_AM_Pos (16U)
  6896. #define DMA2D_FGPFCCR_AM_Msk (0x3UL << DMA2D_FGPFCCR_AM_Pos) /*!< 0x00030000 */
  6897. #define DMA2D_FGPFCCR_AM DMA2D_FGPFCCR_AM_Msk /*!< Alpha mode AM[1:0] */
  6898. #define DMA2D_FGPFCCR_AM_0 (0x1UL << DMA2D_FGPFCCR_AM_Pos) /*!< 0x00010000 */
  6899. #define DMA2D_FGPFCCR_AM_1 (0x2UL << DMA2D_FGPFCCR_AM_Pos) /*!< 0x00020000 */
  6900. #define DMA2D_FGPFCCR_CSS_Pos (18U)
  6901. #define DMA2D_FGPFCCR_CSS_Msk (0x3UL << DMA2D_FGPFCCR_CSS_Pos) /*!< 0x000C0000 */
  6902. #define DMA2D_FGPFCCR_CSS DMA2D_FGPFCCR_CSS_Msk /* !< Chroma Sub-Sampling */
  6903. #define DMA2D_FGPFCCR_CSS_0 (0x1UL << DMA2D_FGPFCCR_CSS_Pos) /*!< 0x00040000 */
  6904. #define DMA2D_FGPFCCR_CSS_1 (0x2UL << DMA2D_FGPFCCR_CSS_Pos) /*!< 0x00080000 */
  6905. #define DMA2D_FGPFCCR_AI_Pos (20U)
  6906. #define DMA2D_FGPFCCR_AI_Msk (0x1UL << DMA2D_FGPFCCR_AI_Pos) /*!< 0x00100000 */
  6907. #define DMA2D_FGPFCCR_AI DMA2D_FGPFCCR_AI_Msk /*!< Foreground Input Alpha Inverted */
  6908. #define DMA2D_FGPFCCR_RBS_Pos (21U)
  6909. #define DMA2D_FGPFCCR_RBS_Msk (0x1UL << DMA2D_FGPFCCR_RBS_Pos) /*!< 0x00200000 */
  6910. #define DMA2D_FGPFCCR_RBS DMA2D_FGPFCCR_RBS_Msk /*!< Foreground Input Red Blue Swap */
  6911. #define DMA2D_FGPFCCR_ALPHA_Pos (24U)
  6912. #define DMA2D_FGPFCCR_ALPHA_Msk (0xFFUL << DMA2D_FGPFCCR_ALPHA_Pos) /*!< 0xFF000000 */
  6913. #define DMA2D_FGPFCCR_ALPHA DMA2D_FGPFCCR_ALPHA_Msk /*!< Alpha value */
  6914. /******************** Bit definition for DMA2D_FGCOLR register **************/
  6915. #define DMA2D_FGCOLR_BLUE_Pos (0U)
  6916. #define DMA2D_FGCOLR_BLUE_Msk (0xFFUL << DMA2D_FGCOLR_BLUE_Pos) /*!< 0x000000FF */
  6917. #define DMA2D_FGCOLR_BLUE DMA2D_FGCOLR_BLUE_Msk /*!< Foreground Blue Value */
  6918. #define DMA2D_FGCOLR_GREEN_Pos (8U)
  6919. #define DMA2D_FGCOLR_GREEN_Msk (0xFFUL << DMA2D_FGCOLR_GREEN_Pos) /*!< 0x0000FF00 */
  6920. #define DMA2D_FGCOLR_GREEN DMA2D_FGCOLR_GREEN_Msk /*!< Foreground Green Value */
  6921. #define DMA2D_FGCOLR_RED_Pos (16U)
  6922. #define DMA2D_FGCOLR_RED_Msk (0xFFUL << DMA2D_FGCOLR_RED_Pos) /*!< 0x00FF0000 */
  6923. #define DMA2D_FGCOLR_RED DMA2D_FGCOLR_RED_Msk /*!< Foreground Red Value */
  6924. /******************** Bit definition for DMA2D_BGPFCCR register *************/
  6925. #define DMA2D_BGPFCCR_CM_Pos (0U)
  6926. #define DMA2D_BGPFCCR_CM_Msk (0xFUL << DMA2D_BGPFCCR_CM_Pos) /*!< 0x0000000F */
  6927. #define DMA2D_BGPFCCR_CM DMA2D_BGPFCCR_CM_Msk /*!< Input color mode CM[3:0] */
  6928. #define DMA2D_BGPFCCR_CM_0 (0x1UL << DMA2D_BGPFCCR_CM_Pos) /*!< 0x00000001 */
  6929. #define DMA2D_BGPFCCR_CM_1 (0x2UL << DMA2D_BGPFCCR_CM_Pos) /*!< 0x00000002 */
  6930. #define DMA2D_BGPFCCR_CM_2 (0x4UL << DMA2D_BGPFCCR_CM_Pos) /*!< 0x00000004 */
  6931. #define DMA2D_BGPFCCR_CM_3 (0x8UL << DMA2D_BGPFCCR_CM_Pos) /*!< 0x00000008 */
  6932. #define DMA2D_BGPFCCR_CCM_Pos (4U)
  6933. #define DMA2D_BGPFCCR_CCM_Msk (0x1UL << DMA2D_BGPFCCR_CCM_Pos) /*!< 0x00000010 */
  6934. #define DMA2D_BGPFCCR_CCM DMA2D_BGPFCCR_CCM_Msk /*!< CLUT Color mode */
  6935. #define DMA2D_BGPFCCR_START_Pos (5U)
  6936. #define DMA2D_BGPFCCR_START_Msk (0x1UL << DMA2D_BGPFCCR_START_Pos) /*!< 0x00000020 */
  6937. #define DMA2D_BGPFCCR_START DMA2D_BGPFCCR_START_Msk /*!< Start */
  6938. #define DMA2D_BGPFCCR_CS_Pos (8U)
  6939. #define DMA2D_BGPFCCR_CS_Msk (0xFFUL << DMA2D_BGPFCCR_CS_Pos) /*!< 0x0000FF00 */
  6940. #define DMA2D_BGPFCCR_CS DMA2D_BGPFCCR_CS_Msk /*!< CLUT size */
  6941. #define DMA2D_BGPFCCR_AM_Pos (16U)
  6942. #define DMA2D_BGPFCCR_AM_Msk (0x3UL << DMA2D_BGPFCCR_AM_Pos) /*!< 0x00030000 */
  6943. #define DMA2D_BGPFCCR_AM DMA2D_BGPFCCR_AM_Msk /*!< Alpha mode AM[1:0] */
  6944. #define DMA2D_BGPFCCR_AM_0 (0x1UL << DMA2D_BGPFCCR_AM_Pos) /*!< 0x00010000 */
  6945. #define DMA2D_BGPFCCR_AM_1 (0x2UL << DMA2D_BGPFCCR_AM_Pos) /*!< 0x00020000 */
  6946. #define DMA2D_BGPFCCR_AI_Pos (20U)
  6947. #define DMA2D_BGPFCCR_AI_Msk (0x1UL << DMA2D_BGPFCCR_AI_Pos) /*!< 0x00100000 */
  6948. #define DMA2D_BGPFCCR_AI DMA2D_BGPFCCR_AI_Msk /*!< background Input Alpha Inverted */
  6949. #define DMA2D_BGPFCCR_RBS_Pos (21U)
  6950. #define DMA2D_BGPFCCR_RBS_Msk (0x1UL << DMA2D_BGPFCCR_RBS_Pos) /*!< 0x00200000 */
  6951. #define DMA2D_BGPFCCR_RBS DMA2D_BGPFCCR_RBS_Msk /*!< Background Input Red Blue Swap */
  6952. #define DMA2D_BGPFCCR_ALPHA_Pos (24U)
  6953. #define DMA2D_BGPFCCR_ALPHA_Msk (0xFFUL << DMA2D_BGPFCCR_ALPHA_Pos) /*!< 0xFF000000 */
  6954. #define DMA2D_BGPFCCR_ALPHA DMA2D_BGPFCCR_ALPHA_Msk /*!< background Input Alpha value */
  6955. /******************** Bit definition for DMA2D_BGCOLR register **************/
  6956. #define DMA2D_BGCOLR_BLUE_Pos (0U)
  6957. #define DMA2D_BGCOLR_BLUE_Msk (0xFFUL << DMA2D_BGCOLR_BLUE_Pos) /*!< 0x000000FF */
  6958. #define DMA2D_BGCOLR_BLUE DMA2D_BGCOLR_BLUE_Msk /*!< Background Blue Value */
  6959. #define DMA2D_BGCOLR_GREEN_Pos (8U)
  6960. #define DMA2D_BGCOLR_GREEN_Msk (0xFFUL << DMA2D_BGCOLR_GREEN_Pos) /*!< 0x0000FF00 */
  6961. #define DMA2D_BGCOLR_GREEN DMA2D_BGCOLR_GREEN_Msk /*!< Background Green Value */
  6962. #define DMA2D_BGCOLR_RED_Pos (16U)
  6963. #define DMA2D_BGCOLR_RED_Msk (0xFFUL << DMA2D_BGCOLR_RED_Pos) /*!< 0x00FF0000 */
  6964. #define DMA2D_BGCOLR_RED DMA2D_BGCOLR_RED_Msk /*!< Background Red Value */
  6965. /******************** Bit definition for DMA2D_FGCMAR register **************/
  6966. #define DMA2D_FGCMAR_MA_Pos (0U)
  6967. #define DMA2D_FGCMAR_MA_Msk (0xFFFFFFFFUL << DMA2D_FGCMAR_MA_Pos) /*!< 0xFFFFFFFF */
  6968. #define DMA2D_FGCMAR_MA DMA2D_FGCMAR_MA_Msk /*!< Foreground CLUT Memory Address */
  6969. /******************** Bit definition for DMA2D_BGCMAR register **************/
  6970. #define DMA2D_BGCMAR_MA_Pos (0U)
  6971. #define DMA2D_BGCMAR_MA_Msk (0xFFFFFFFFUL << DMA2D_BGCMAR_MA_Pos) /*!< 0xFFFFFFFF */
  6972. #define DMA2D_BGCMAR_MA DMA2D_BGCMAR_MA_Msk /*!< Background CLUT Memory Address */
  6973. /******************** Bit definition for DMA2D_OPFCCR register **************/
  6974. #define DMA2D_OPFCCR_CM_Pos (0U)
  6975. #define DMA2D_OPFCCR_CM_Msk (0x7UL << DMA2D_OPFCCR_CM_Pos) /*!< 0x00000007 */
  6976. #define DMA2D_OPFCCR_CM DMA2D_OPFCCR_CM_Msk /*!< Output Color mode CM[2:0] */
  6977. #define DMA2D_OPFCCR_CM_0 (0x1UL << DMA2D_OPFCCR_CM_Pos) /*!< 0x00000001 */
  6978. #define DMA2D_OPFCCR_CM_1 (0x2UL << DMA2D_OPFCCR_CM_Pos) /*!< 0x00000002 */
  6979. #define DMA2D_OPFCCR_CM_2 (0x4UL << DMA2D_OPFCCR_CM_Pos) /*!< 0x00000004 */
  6980. #define DMA2D_OPFCCR_SB_Pos (8U)
  6981. #define DMA2D_OPFCCR_SB_Msk (0x1UL << DMA2D_OPFCCR_SB_Pos) /*!< 0x00000100 */
  6982. #define DMA2D_OPFCCR_SB DMA2D_OPFCCR_SB_Msk /*!< Swap Bytes */
  6983. #define DMA2D_OPFCCR_AI_Pos (20U)
  6984. #define DMA2D_OPFCCR_AI_Msk (0x1UL << DMA2D_OPFCCR_AI_Pos) /*!< 0x00100000 */
  6985. #define DMA2D_OPFCCR_AI DMA2D_OPFCCR_AI_Msk /*!< Output Alpha Inverted */
  6986. #define DMA2D_OPFCCR_RBS_Pos (21U)
  6987. #define DMA2D_OPFCCR_RBS_Msk (0x1UL << DMA2D_OPFCCR_RBS_Pos) /*!< 0x00200000 */
  6988. #define DMA2D_OPFCCR_RBS DMA2D_OPFCCR_RBS_Msk /*!< Output Red Blue Swap */
  6989. /******************** Bit definition for DMA2D_OCOLR register ***************/
  6990. /*!<Mode_ARGB8888/RGB888 */
  6991. #define DMA2D_OCOLR_BLUE_1_Pos (0U)
  6992. #define DMA2D_OCOLR_BLUE_1_Msk (0xFFUL <<DMA2D_OCOLR_BLUE_1_Pos) /*0x000000FFU*/
  6993. #define DMA2D_OCOLR_BLUE_1 DMA2D_OCOLR_BLUE_1_Msk /*!< Output BLUE Value */
  6994. #define DMA2D_OCOLR_GREEN_1_Pos (8U)
  6995. #define DMA2D_OCOLR_GREEN_1_Msk (0xFFUL<<DMA2D_OCOLR_GREEN_1_Pos) /*0x0000FF00U)*/
  6996. #define DMA2D_OCOLR_GREEN_1 DMA2D_OCOLR_GREEN_1_Msk /*!< Output GREEN Value */
  6997. #define DMA2D_OCOLR_RED_1_Pos (16U)
  6998. #define DMA2D_OCOLR_RED_1_Msk (0xFFUL << DMA2D_OCOLR_RED_1_Pos) /*0x00FF0000U */
  6999. #define DMA2D_OCOLR_RED_1 DMA2D_OCOLR_RED_1_Msk /*!< Output Red Value */
  7000. #define DMA2D_OCOLR_ALPHA_1_Pos (24U)
  7001. #define DMA2D_OCOLR_ALPHA_1_Msk (0xFFUL << DMA2D_OCOLR_ALPHA_1_Pos) /*0xFF000000U*/
  7002. #define DMA2D_OCOLR_ALPHA_1 DMA2D_OCOLR_ALPHA_1_Msk /*!< Output Alpha Channel Value */
  7003. /*!<Mode_RGB565 */
  7004. #define DMA2D_OCOLR_BLUE_2_Pos (0U)
  7005. #define DMA2D_OCOLR_BLUE_2_Msk (0x1FUL <<DMA2D_OCOLR_BLUE_2_Pos) /*0x0000001FU*/
  7006. #define DMA2D_OCOLR_BLUE_2 DMA2D_OCOLR_BLUE_2_Msk /*!< Output BLUE Value */
  7007. #define DMA2D_OCOLR_GREEN_2_Pos (5U)
  7008. #define DMA2D_OCOLR_GREEN_2_Msk (0x7EUL << DMA2D_OCOLR_GREEN_2_Pos) /* 0x000007E0U */
  7009. #define DMA2D_OCOLR_GREEN_2 DMA2D_OCOLR_GREEN_2_Msk /*!< Output GREEN Value */
  7010. #define DMA2D_OCOLR_RED_2_Pos (11U)
  7011. #define DMA2D_OCOLR_RED_2_Msk (0xF8UL<<DMA2D_OCOLR_RED_2_Pos) /*0x0000F800U*/
  7012. #define DMA2D_OCOLR_RED_2 DMA2D_OCOLR_RED_2_Msk /*!< Output Red Value */
  7013. /*!<Mode_ARGB1555 */
  7014. #define DMA2D_OCOLR_BLUE_3_Pos (0U)
  7015. #define DMA2D_OCOLR_BLUE_3_Msk (0x1FUL << DMA2D_OCOLR_BLUE_3_Pos) /*0x0000001FU*/
  7016. #define DMA2D_OCOLR_BLUE_3 DMA2D_OCOLR_BLUE_3_Msk /*!< Output BLUE Value */
  7017. #define DMA2D_OCOLR_GREEN_3_Pos (5U)
  7018. #define DMA2D_OCOLR_GREEN_3_Msk (0x3EUL << DMA2D_OCOLR_GREEN_3_Pos) /*0x000003E0U*/
  7019. #define DMA2D_OCOLR_GREEN_3 DMA2D_OCOLR_GREEN_3_Msk /*!< Output GREEN Value */
  7020. #define DMA2D_OCOLR_RED_3_Pos (10U)
  7021. #define DMA2D_OCOLR_RED_3_Msk (0x7CUL << DMA2D_OCOLR_RED_3_Pos) /* 0x00007C00U*/
  7022. #define DMA2D_OCOLR_RED_3 DMA2D_OCOLR_RED_3_Msk /*!< Output Red Value */
  7023. #define DMA2D_OCOLR_ALPHA_3_Pos (15U)
  7024. #define DMA2D_OCOLR_ALPHA_3_Msk (0x1UL << DMA2D_OCOLR_ALPHA_3_Pos) /*0x00008000U*/
  7025. #define DMA2D_OCOLR_ALPHA_3 DMA2D_OCOLR_ALPHA_3_Msk /*!< Output Alpha Channel Value */
  7026. /*!<Mode_ARGB4444 */
  7027. #define DMA2D_OCOLR_BLUE_4_Pos (0U)
  7028. #define DMA2D_OCOLR_BLUE_4_Msk (0xFUL << DMA2D_OCOLR_BLUE_4_Pos) /*0x0000000FU*/
  7029. #define DMA2D_OCOLR_BLUE_4 DMA2D_OCOLR_BLUE_4_Msk /*!< Output BLUE Value */
  7030. #define DMA2D_OCOLR_GREEN_4_Pos (4U)
  7031. #define DMA2D_OCOLR_GREEN_4_Msk (0xFUL << DMA2D_OCOLR_GREEN_4_Pos) /*0x000000F0U*/
  7032. #define DMA2D_OCOLR_GREEN_4 DMA2D_OCOLR_GREEN_4_Msk /*!< Output GREEN Value */
  7033. #define DMA2D_OCOLR_RED_4_Pos (8U)
  7034. #define DMA2D_OCOLR_RED_4_Msk (0xFUL << DMA2D_OCOLR_RED_4_Pos) /*0x00000F00U*/
  7035. #define DMA2D_OCOLR_RED_4 DMA2D_OCOLR_RED_4_Msk /*!< Output Red Value */
  7036. #define DMA2D_OCOLR_ALPHA_4_Pos (12U)
  7037. #define DMA2D_OCOLR_ALPHA_4_Msk (0xFUL << DMA2D_OCOLR_ALPHA_4_Pos) /*0x0000F000U*/
  7038. #define DMA2D_OCOLR_ALPHA_4 DMA2D_OCOLR_ALPHA_4_Msk /*!< Output Alpha Channel Value */
  7039. /******************** Bit definition for DMA2D_OMAR register ****************/
  7040. #define DMA2D_OMAR_MA_Pos (0U)
  7041. #define DMA2D_OMAR_MA_Msk (0xFFFFFFFFUL << DMA2D_OMAR_MA_Pos) /*!< 0xFFFFFFFF */
  7042. #define DMA2D_OMAR_MA DMA2D_OMAR_MA_Msk /*!< Output Memory Address */
  7043. /******************** Bit definition for DMA2D_OOR register *****************/
  7044. #define DMA2D_OOR_LO_Pos (0U)
  7045. #define DMA2D_OOR_LO_Msk (0xFFFFUL << DMA2D_OOR_LO_Pos) /*!< 0x0000FFFF */
  7046. #define DMA2D_OOR_LO DMA2D_OOR_LO_Msk /*!< Output Line Offset */
  7047. /******************** Bit definition for DMA2D_NLR register *****************/
  7048. #define DMA2D_NLR_NL_Pos (0U)
  7049. #define DMA2D_NLR_NL_Msk (0xFFFFUL << DMA2D_NLR_NL_Pos) /*!< 0x0000FFFF */
  7050. #define DMA2D_NLR_NL DMA2D_NLR_NL_Msk /*!< Number of Lines */
  7051. #define DMA2D_NLR_PL_Pos (16U)
  7052. #define DMA2D_NLR_PL_Msk (0x3FFFUL << DMA2D_NLR_PL_Pos) /*!< 0x3FFF0000 */
  7053. #define DMA2D_NLR_PL DMA2D_NLR_PL_Msk /*!< Pixel per Lines */
  7054. /******************** Bit definition for DMA2D_LWR register *****************/
  7055. #define DMA2D_LWR_LW_Pos (0U)
  7056. #define DMA2D_LWR_LW_Msk (0xFFFFUL << DMA2D_LWR_LW_Pos) /*!< 0x0000FFFF */
  7057. #define DMA2D_LWR_LW DMA2D_LWR_LW_Msk /*!< Line Watermark */
  7058. /******************** Bit definition for DMA2D_AMTCR register ***************/
  7059. #define DMA2D_AMTCR_EN_Pos (0U)
  7060. #define DMA2D_AMTCR_EN_Msk (0x1UL << DMA2D_AMTCR_EN_Pos) /*!< 0x00000001 */
  7061. #define DMA2D_AMTCR_EN DMA2D_AMTCR_EN_Msk /*!< Enable */
  7062. #define DMA2D_AMTCR_DT_Pos (8U)
  7063. #define DMA2D_AMTCR_DT_Msk (0xFFUL << DMA2D_AMTCR_DT_Pos) /*!< 0x0000FF00 */
  7064. #define DMA2D_AMTCR_DT DMA2D_AMTCR_DT_Msk /*!< Dead Time */
  7065. /******************** Bit definition for DMA2D_FGCLUT register **************/
  7066. /******************** Bit definition for DMA2D_BGCLUT register **************/
  7067. /******************************************************************************/
  7068. /* */
  7069. /* External Interrupt/Event Controller */
  7070. /* */
  7071. /******************************************************************************/
  7072. /****************** Bit definition for EXTI_RTSR1 register *******************/
  7073. #define EXTI_RTSR1_TR_Pos (0U)
  7074. #define EXTI_RTSR1_TR_Msk (0x3FFFFFUL << EXTI_RTSR1_TR_Pos) /*!< 0x003FFFFF */
  7075. #define EXTI_RTSR1_TR EXTI_RTSR1_TR_Msk /*!< Rising trigger event configuration bit */
  7076. #define EXTI_RTSR1_TR0_Pos (0U)
  7077. #define EXTI_RTSR1_TR0_Msk (0x1UL << EXTI_RTSR1_TR0_Pos) /*!< 0x00000001 */
  7078. #define EXTI_RTSR1_TR0 EXTI_RTSR1_TR0_Msk /*!< Rising trigger event configuration bit of line 0 */
  7079. #define EXTI_RTSR1_TR1_Pos (1U)
  7080. #define EXTI_RTSR1_TR1_Msk (0x1UL << EXTI_RTSR1_TR1_Pos) /*!< 0x00000002 */
  7081. #define EXTI_RTSR1_TR1 EXTI_RTSR1_TR1_Msk /*!< Rising trigger event configuration bit of line 1 */
  7082. #define EXTI_RTSR1_TR2_Pos (2U)
  7083. #define EXTI_RTSR1_TR2_Msk (0x1UL << EXTI_RTSR1_TR2_Pos) /*!< 0x00000004 */
  7084. #define EXTI_RTSR1_TR2 EXTI_RTSR1_TR2_Msk /*!< Rising trigger event configuration bit of line 2 */
  7085. #define EXTI_RTSR1_TR3_Pos (3U)
  7086. #define EXTI_RTSR1_TR3_Msk (0x1UL << EXTI_RTSR1_TR3_Pos) /*!< 0x00000008 */
  7087. #define EXTI_RTSR1_TR3 EXTI_RTSR1_TR3_Msk /*!< Rising trigger event configuration bit of line 3 */
  7088. #define EXTI_RTSR1_TR4_Pos (4U)
  7089. #define EXTI_RTSR1_TR4_Msk (0x1UL << EXTI_RTSR1_TR4_Pos) /*!< 0x00000010 */
  7090. #define EXTI_RTSR1_TR4 EXTI_RTSR1_TR4_Msk /*!< Rising trigger event configuration bit of line 4 */
  7091. #define EXTI_RTSR1_TR5_Pos (5U)
  7092. #define EXTI_RTSR1_TR5_Msk (0x1UL << EXTI_RTSR1_TR5_Pos) /*!< 0x00000020 */
  7093. #define EXTI_RTSR1_TR5 EXTI_RTSR1_TR5_Msk /*!< Rising trigger event configuration bit of line 5 */
  7094. #define EXTI_RTSR1_TR6_Pos (6U)
  7095. #define EXTI_RTSR1_TR6_Msk (0x1UL << EXTI_RTSR1_TR6_Pos) /*!< 0x00000040 */
  7096. #define EXTI_RTSR1_TR6 EXTI_RTSR1_TR6_Msk /*!< Rising trigger event configuration bit of line 6 */
  7097. #define EXTI_RTSR1_TR7_Pos (7U)
  7098. #define EXTI_RTSR1_TR7_Msk (0x1UL << EXTI_RTSR1_TR7_Pos) /*!< 0x00000080 */
  7099. #define EXTI_RTSR1_TR7 EXTI_RTSR1_TR7_Msk /*!< Rising trigger event configuration bit of line 7 */
  7100. #define EXTI_RTSR1_TR8_Pos (8U)
  7101. #define EXTI_RTSR1_TR8_Msk (0x1UL << EXTI_RTSR1_TR8_Pos) /*!< 0x00000100 */
  7102. #define EXTI_RTSR1_TR8 EXTI_RTSR1_TR8_Msk /*!< Rising trigger event configuration bit of line 8 */
  7103. #define EXTI_RTSR1_TR9_Pos (9U)
  7104. #define EXTI_RTSR1_TR9_Msk (0x1UL << EXTI_RTSR1_TR9_Pos) /*!< 0x00000200 */
  7105. #define EXTI_RTSR1_TR9 EXTI_RTSR1_TR9_Msk /*!< Rising trigger event configuration bit of line 9 */
  7106. #define EXTI_RTSR1_TR10_Pos (10U)
  7107. #define EXTI_RTSR1_TR10_Msk (0x1UL << EXTI_RTSR1_TR10_Pos) /*!< 0x00000400 */
  7108. #define EXTI_RTSR1_TR10 EXTI_RTSR1_TR10_Msk /*!< Rising trigger event configuration bit of line 10 */
  7109. #define EXTI_RTSR1_TR11_Pos (11U)
  7110. #define EXTI_RTSR1_TR11_Msk (0x1UL << EXTI_RTSR1_TR11_Pos) /*!< 0x00000800 */
  7111. #define EXTI_RTSR1_TR11 EXTI_RTSR1_TR11_Msk /*!< Rising trigger event configuration bit of line 11 */
  7112. #define EXTI_RTSR1_TR12_Pos (12U)
  7113. #define EXTI_RTSR1_TR12_Msk (0x1UL << EXTI_RTSR1_TR12_Pos) /*!< 0x00001000 */
  7114. #define EXTI_RTSR1_TR12 EXTI_RTSR1_TR12_Msk /*!< Rising trigger event configuration bit of line 12 */
  7115. #define EXTI_RTSR1_TR13_Pos (13U)
  7116. #define EXTI_RTSR1_TR13_Msk (0x1UL << EXTI_RTSR1_TR13_Pos) /*!< 0x00002000 */
  7117. #define EXTI_RTSR1_TR13 EXTI_RTSR1_TR13_Msk /*!< Rising trigger event configuration bit of line 13 */
  7118. #define EXTI_RTSR1_TR14_Pos (14U)
  7119. #define EXTI_RTSR1_TR14_Msk (0x1UL << EXTI_RTSR1_TR14_Pos) /*!< 0x00004000 */
  7120. #define EXTI_RTSR1_TR14 EXTI_RTSR1_TR14_Msk /*!< Rising trigger event configuration bit of line 14 */
  7121. #define EXTI_RTSR1_TR15_Pos (15U)
  7122. #define EXTI_RTSR1_TR15_Msk (0x1UL << EXTI_RTSR1_TR15_Pos) /*!< 0x00008000 */
  7123. #define EXTI_RTSR1_TR15 EXTI_RTSR1_TR15_Msk /*!< Rising trigger event configuration bit of line 15 */
  7124. #define EXTI_RTSR1_TR16_Pos (16U)
  7125. #define EXTI_RTSR1_TR16_Msk (0x1UL << EXTI_RTSR1_TR16_Pos) /*!< 0x00010000 */
  7126. #define EXTI_RTSR1_TR16 EXTI_RTSR1_TR16_Msk /*!< Rising trigger event configuration bit of line 16 */
  7127. #define EXTI_RTSR1_TR17_Pos (17U)
  7128. #define EXTI_RTSR1_TR17_Msk (0x1UL << EXTI_RTSR1_TR17_Pos) /*!< 0x00020000 */
  7129. #define EXTI_RTSR1_TR17 EXTI_RTSR1_TR17_Msk /*!< Rising trigger event configuration bit of line 17 */
  7130. #define EXTI_RTSR1_TR18_Pos (18U)
  7131. #define EXTI_RTSR1_TR18_Msk (0x1UL << EXTI_RTSR1_TR18_Pos) /*!< 0x00040000 */
  7132. #define EXTI_RTSR1_TR18 EXTI_RTSR1_TR18_Msk /*!< Rising trigger event configuration bit of line 18 */
  7133. #define EXTI_RTSR1_TR19_Pos (19U)
  7134. #define EXTI_RTSR1_TR19_Msk (0x1UL << EXTI_RTSR1_TR19_Pos) /*!< 0x00080000 */
  7135. #define EXTI_RTSR1_TR19 EXTI_RTSR1_TR19_Msk /*!< Rising trigger event configuration bit of line 19 */
  7136. #define EXTI_RTSR1_TR20_Pos (20U)
  7137. #define EXTI_RTSR1_TR20_Msk (0x1UL << EXTI_RTSR1_TR20_Pos) /*!< 0x00100000 */
  7138. #define EXTI_RTSR1_TR20 EXTI_RTSR1_TR20_Msk /*!< Rising trigger event configuration bit of line 20 */
  7139. #define EXTI_RTSR1_TR21_Pos (21U)
  7140. #define EXTI_RTSR1_TR21_Msk (0x1UL << EXTI_RTSR1_TR21_Pos) /*!< 0x00200000 */
  7141. #define EXTI_RTSR1_TR21 EXTI_RTSR1_TR21_Msk /*!< Rising trigger event configuration bit of line 21 */
  7142. /****************** Bit definition for EXTI_FTSR1 register *******************/
  7143. #define EXTI_FTSR1_TR_Pos (0U)
  7144. #define EXTI_FTSR1_TR_Msk (0x3FFFFFUL << EXTI_FTSR1_TR_Pos) /*!< 0x003FFFFF */
  7145. #define EXTI_FTSR1_TR EXTI_FTSR1_TR_Msk /*!< Falling trigger event configuration bit */
  7146. #define EXTI_FTSR1_TR0_Pos (0U)
  7147. #define EXTI_FTSR1_TR0_Msk (0x1UL << EXTI_FTSR1_TR0_Pos) /*!< 0x00000001 */
  7148. #define EXTI_FTSR1_TR0 EXTI_FTSR1_TR0_Msk /*!< Falling trigger event configuration bit of line 0 */
  7149. #define EXTI_FTSR1_TR1_Pos (1U)
  7150. #define EXTI_FTSR1_TR1_Msk (0x1UL << EXTI_FTSR1_TR1_Pos) /*!< 0x00000002 */
  7151. #define EXTI_FTSR1_TR1 EXTI_FTSR1_TR1_Msk /*!< Falling trigger event configuration bit of line 1 */
  7152. #define EXTI_FTSR1_TR2_Pos (2U)
  7153. #define EXTI_FTSR1_TR2_Msk (0x1UL << EXTI_FTSR1_TR2_Pos) /*!< 0x00000004 */
  7154. #define EXTI_FTSR1_TR2 EXTI_FTSR1_TR2_Msk /*!< Falling trigger event configuration bit of line 2 */
  7155. #define EXTI_FTSR1_TR3_Pos (3U)
  7156. #define EXTI_FTSR1_TR3_Msk (0x1UL << EXTI_FTSR1_TR3_Pos) /*!< 0x00000008 */
  7157. #define EXTI_FTSR1_TR3 EXTI_FTSR1_TR3_Msk /*!< Falling trigger event configuration bit of line 3 */
  7158. #define EXTI_FTSR1_TR4_Pos (4U)
  7159. #define EXTI_FTSR1_TR4_Msk (0x1UL << EXTI_FTSR1_TR4_Pos) /*!< 0x00000010 */
  7160. #define EXTI_FTSR1_TR4 EXTI_FTSR1_TR4_Msk /*!< Falling trigger event configuration bit of line 4 */
  7161. #define EXTI_FTSR1_TR5_Pos (5U)
  7162. #define EXTI_FTSR1_TR5_Msk (0x1UL << EXTI_FTSR1_TR5_Pos) /*!< 0x00000020 */
  7163. #define EXTI_FTSR1_TR5 EXTI_FTSR1_TR5_Msk /*!< Falling trigger event configuration bit of line 5 */
  7164. #define EXTI_FTSR1_TR6_Pos (6U)
  7165. #define EXTI_FTSR1_TR6_Msk (0x1UL << EXTI_FTSR1_TR6_Pos) /*!< 0x00000040 */
  7166. #define EXTI_FTSR1_TR6 EXTI_FTSR1_TR6_Msk /*!< Falling trigger event configuration bit of line 6 */
  7167. #define EXTI_FTSR1_TR7_Pos (7U)
  7168. #define EXTI_FTSR1_TR7_Msk (0x1UL << EXTI_FTSR1_TR7_Pos) /*!< 0x00000080 */
  7169. #define EXTI_FTSR1_TR7 EXTI_FTSR1_TR7_Msk /*!< Falling trigger event configuration bit of line 7 */
  7170. #define EXTI_FTSR1_TR8_Pos (8U)
  7171. #define EXTI_FTSR1_TR8_Msk (0x1UL << EXTI_FTSR1_TR8_Pos) /*!< 0x00000100 */
  7172. #define EXTI_FTSR1_TR8 EXTI_FTSR1_TR8_Msk /*!< Falling trigger event configuration bit of line 8 */
  7173. #define EXTI_FTSR1_TR9_Pos (9U)
  7174. #define EXTI_FTSR1_TR9_Msk (0x1UL << EXTI_FTSR1_TR9_Pos) /*!< 0x00000200 */
  7175. #define EXTI_FTSR1_TR9 EXTI_FTSR1_TR9_Msk /*!< Falling trigger event configuration bit of line 9 */
  7176. #define EXTI_FTSR1_TR10_Pos (10U)
  7177. #define EXTI_FTSR1_TR10_Msk (0x1UL << EXTI_FTSR1_TR10_Pos) /*!< 0x00000400 */
  7178. #define EXTI_FTSR1_TR10 EXTI_FTSR1_TR10_Msk /*!< Falling trigger event configuration bit of line 10 */
  7179. #define EXTI_FTSR1_TR11_Pos (11U)
  7180. #define EXTI_FTSR1_TR11_Msk (0x1UL << EXTI_FTSR1_TR11_Pos) /*!< 0x00000800 */
  7181. #define EXTI_FTSR1_TR11 EXTI_FTSR1_TR11_Msk /*!< Falling trigger event configuration bit of line 11 */
  7182. #define EXTI_FTSR1_TR12_Pos (12U)
  7183. #define EXTI_FTSR1_TR12_Msk (0x1UL << EXTI_FTSR1_TR12_Pos) /*!< 0x00001000 */
  7184. #define EXTI_FTSR1_TR12 EXTI_FTSR1_TR12_Msk /*!< Falling trigger event configuration bit of line 12 */
  7185. #define EXTI_FTSR1_TR13_Pos (13U)
  7186. #define EXTI_FTSR1_TR13_Msk (0x1UL << EXTI_FTSR1_TR13_Pos) /*!< 0x00002000 */
  7187. #define EXTI_FTSR1_TR13 EXTI_FTSR1_TR13_Msk /*!< Falling trigger event configuration bit of line 13 */
  7188. #define EXTI_FTSR1_TR14_Pos (14U)
  7189. #define EXTI_FTSR1_TR14_Msk (0x1UL << EXTI_FTSR1_TR14_Pos) /*!< 0x00004000 */
  7190. #define EXTI_FTSR1_TR14 EXTI_FTSR1_TR14_Msk /*!< Falling trigger event configuration bit of line 14 */
  7191. #define EXTI_FTSR1_TR15_Pos (15U)
  7192. #define EXTI_FTSR1_TR15_Msk (0x1UL << EXTI_FTSR1_TR15_Pos) /*!< 0x00008000 */
  7193. #define EXTI_FTSR1_TR15 EXTI_FTSR1_TR15_Msk /*!< Falling trigger event configuration bit of line 15 */
  7194. #define EXTI_FTSR1_TR16_Pos (16U)
  7195. #define EXTI_FTSR1_TR16_Msk (0x1UL << EXTI_FTSR1_TR16_Pos) /*!< 0x00010000 */
  7196. #define EXTI_FTSR1_TR16 EXTI_FTSR1_TR16_Msk /*!< Falling trigger event configuration bit of line 16 */
  7197. #define EXTI_FTSR1_TR17_Pos (17U)
  7198. #define EXTI_FTSR1_TR17_Msk (0x1UL << EXTI_FTSR1_TR17_Pos) /*!< 0x00020000 */
  7199. #define EXTI_FTSR1_TR17 EXTI_FTSR1_TR17_Msk /*!< Falling trigger event configuration bit of line 17 */
  7200. #define EXTI_FTSR1_TR18_Pos (18U)
  7201. #define EXTI_FTSR1_TR18_Msk (0x1UL << EXTI_FTSR1_TR18_Pos) /*!< 0x00040000 */
  7202. #define EXTI_FTSR1_TR18 EXTI_FTSR1_TR18_Msk /*!< Falling trigger event configuration bit of line 18 */
  7203. #define EXTI_FTSR1_TR19_Pos (19U)
  7204. #define EXTI_FTSR1_TR19_Msk (0x1UL << EXTI_FTSR1_TR19_Pos) /*!< 0x00080000 */
  7205. #define EXTI_FTSR1_TR19 EXTI_FTSR1_TR19_Msk /*!< Falling trigger event configuration bit of line 19 */
  7206. #define EXTI_FTSR1_TR20_Pos (20U)
  7207. #define EXTI_FTSR1_TR20_Msk (0x1UL << EXTI_FTSR1_TR20_Pos) /*!< 0x00100000 */
  7208. #define EXTI_FTSR1_TR20 EXTI_FTSR1_TR20_Msk /*!< Falling trigger event configuration bit of line 20 */
  7209. #define EXTI_FTSR1_TR21_Pos (21U)
  7210. #define EXTI_FTSR1_TR21_Msk (0x1UL << EXTI_FTSR1_TR21_Pos) /*!< 0x00200000 */
  7211. #define EXTI_FTSR1_TR21 EXTI_FTSR1_TR21_Msk /*!< Falling trigger event configuration bit of line 21 */
  7212. /****************** Bit definition for EXTI_SWIER1 register ******************/
  7213. #define EXTI_SWIER1_SWIER0_Pos (0U)
  7214. #define EXTI_SWIER1_SWIER0_Msk (0x1UL << EXTI_SWIER1_SWIER0_Pos) /*!< 0x00000001 */
  7215. #define EXTI_SWIER1_SWIER0 EXTI_SWIER1_SWIER0_Msk /*!< Software Interrupt on line 0 */
  7216. #define EXTI_SWIER1_SWIER1_Pos (1U)
  7217. #define EXTI_SWIER1_SWIER1_Msk (0x1UL << EXTI_SWIER1_SWIER1_Pos) /*!< 0x00000002 */
  7218. #define EXTI_SWIER1_SWIER1 EXTI_SWIER1_SWIER1_Msk /*!< Software Interrupt on line 1 */
  7219. #define EXTI_SWIER1_SWIER2_Pos (2U)
  7220. #define EXTI_SWIER1_SWIER2_Msk (0x1UL << EXTI_SWIER1_SWIER2_Pos) /*!< 0x00000004 */
  7221. #define EXTI_SWIER1_SWIER2 EXTI_SWIER1_SWIER2_Msk /*!< Software Interrupt on line 2 */
  7222. #define EXTI_SWIER1_SWIER3_Pos (3U)
  7223. #define EXTI_SWIER1_SWIER3_Msk (0x1UL << EXTI_SWIER1_SWIER3_Pos) /*!< 0x00000008 */
  7224. #define EXTI_SWIER1_SWIER3 EXTI_SWIER1_SWIER3_Msk /*!< Software Interrupt on line 3 */
  7225. #define EXTI_SWIER1_SWIER4_Pos (4U)
  7226. #define EXTI_SWIER1_SWIER4_Msk (0x1UL << EXTI_SWIER1_SWIER4_Pos) /*!< 0x00000010 */
  7227. #define EXTI_SWIER1_SWIER4 EXTI_SWIER1_SWIER4_Msk /*!< Software Interrupt on line 4 */
  7228. #define EXTI_SWIER1_SWIER5_Pos (5U)
  7229. #define EXTI_SWIER1_SWIER5_Msk (0x1UL << EXTI_SWIER1_SWIER5_Pos) /*!< 0x00000020 */
  7230. #define EXTI_SWIER1_SWIER5 EXTI_SWIER1_SWIER5_Msk /*!< Software Interrupt on line 5 */
  7231. #define EXTI_SWIER1_SWIER6_Pos (6U)
  7232. #define EXTI_SWIER1_SWIER6_Msk (0x1UL << EXTI_SWIER1_SWIER6_Pos) /*!< 0x00000040 */
  7233. #define EXTI_SWIER1_SWIER6 EXTI_SWIER1_SWIER6_Msk /*!< Software Interrupt on line 6 */
  7234. #define EXTI_SWIER1_SWIER7_Pos (7U)
  7235. #define EXTI_SWIER1_SWIER7_Msk (0x1UL << EXTI_SWIER1_SWIER7_Pos) /*!< 0x00000080 */
  7236. #define EXTI_SWIER1_SWIER7 EXTI_SWIER1_SWIER7_Msk /*!< Software Interrupt on line 7 */
  7237. #define EXTI_SWIER1_SWIER8_Pos (8U)
  7238. #define EXTI_SWIER1_SWIER8_Msk (0x1UL << EXTI_SWIER1_SWIER8_Pos) /*!< 0x00000100 */
  7239. #define EXTI_SWIER1_SWIER8 EXTI_SWIER1_SWIER8_Msk /*!< Software Interrupt on line 8 */
  7240. #define EXTI_SWIER1_SWIER9_Pos (9U)
  7241. #define EXTI_SWIER1_SWIER9_Msk (0x1UL << EXTI_SWIER1_SWIER9_Pos) /*!< 0x00000200 */
  7242. #define EXTI_SWIER1_SWIER9 EXTI_SWIER1_SWIER9_Msk /*!< Software Interrupt on line 9 */
  7243. #define EXTI_SWIER1_SWIER10_Pos (10U)
  7244. #define EXTI_SWIER1_SWIER10_Msk (0x1UL << EXTI_SWIER1_SWIER10_Pos) /*!< 0x00000400 */
  7245. #define EXTI_SWIER1_SWIER10 EXTI_SWIER1_SWIER10_Msk /*!< Software Interrupt on line 10 */
  7246. #define EXTI_SWIER1_SWIER11_Pos (11U)
  7247. #define EXTI_SWIER1_SWIER11_Msk (0x1UL << EXTI_SWIER1_SWIER11_Pos) /*!< 0x00000800 */
  7248. #define EXTI_SWIER1_SWIER11 EXTI_SWIER1_SWIER11_Msk /*!< Software Interrupt on line 11 */
  7249. #define EXTI_SWIER1_SWIER12_Pos (12U)
  7250. #define EXTI_SWIER1_SWIER12_Msk (0x1UL << EXTI_SWIER1_SWIER12_Pos) /*!< 0x00001000 */
  7251. #define EXTI_SWIER1_SWIER12 EXTI_SWIER1_SWIER12_Msk /*!< Software Interrupt on line 12 */
  7252. #define EXTI_SWIER1_SWIER13_Pos (13U)
  7253. #define EXTI_SWIER1_SWIER13_Msk (0x1UL << EXTI_SWIER1_SWIER13_Pos) /*!< 0x00002000 */
  7254. #define EXTI_SWIER1_SWIER13 EXTI_SWIER1_SWIER13_Msk /*!< Software Interrupt on line 13 */
  7255. #define EXTI_SWIER1_SWIER14_Pos (14U)
  7256. #define EXTI_SWIER1_SWIER14_Msk (0x1UL << EXTI_SWIER1_SWIER14_Pos) /*!< 0x00004000 */
  7257. #define EXTI_SWIER1_SWIER14 EXTI_SWIER1_SWIER14_Msk /*!< Software Interrupt on line 14 */
  7258. #define EXTI_SWIER1_SWIER15_Pos (15U)
  7259. #define EXTI_SWIER1_SWIER15_Msk (0x1UL << EXTI_SWIER1_SWIER15_Pos) /*!< 0x00008000 */
  7260. #define EXTI_SWIER1_SWIER15 EXTI_SWIER1_SWIER15_Msk /*!< Software Interrupt on line 15 */
  7261. #define EXTI_SWIER1_SWIER16_Pos (16U)
  7262. #define EXTI_SWIER1_SWIER16_Msk (0x1UL << EXTI_SWIER1_SWIER16_Pos) /*!< 0x00010000 */
  7263. #define EXTI_SWIER1_SWIER16 EXTI_SWIER1_SWIER16_Msk /*!< Software Interrupt on line 16 */
  7264. #define EXTI_SWIER1_SWIER17_Pos (17U)
  7265. #define EXTI_SWIER1_SWIER17_Msk (0x1UL << EXTI_SWIER1_SWIER17_Pos) /*!< 0x00020000 */
  7266. #define EXTI_SWIER1_SWIER17 EXTI_SWIER1_SWIER17_Msk /*!< Software Interrupt on line 17 */
  7267. #define EXTI_SWIER1_SWIER18_Pos (18U)
  7268. #define EXTI_SWIER1_SWIER18_Msk (0x1UL << EXTI_SWIER1_SWIER18_Pos) /*!< 0x00040000 */
  7269. #define EXTI_SWIER1_SWIER18 EXTI_SWIER1_SWIER18_Msk /*!< Software Interrupt on line 18 */
  7270. #define EXTI_SWIER1_SWIER19_Pos (19U)
  7271. #define EXTI_SWIER1_SWIER19_Msk (0x1UL << EXTI_SWIER1_SWIER19_Pos) /*!< 0x00080000 */
  7272. #define EXTI_SWIER1_SWIER19 EXTI_SWIER1_SWIER19_Msk /*!< Software Interrupt on line 19 */
  7273. #define EXTI_SWIER1_SWIER20_Pos (20U)
  7274. #define EXTI_SWIER1_SWIER20_Msk (0x1UL << EXTI_SWIER1_SWIER20_Pos) /*!< 0x00100000 */
  7275. #define EXTI_SWIER1_SWIER20 EXTI_SWIER1_SWIER20_Msk /*!< Software Interrupt on line 20 */
  7276. #define EXTI_SWIER1_SWIER21_Pos (21U)
  7277. #define EXTI_SWIER1_SWIER21_Msk (0x1UL << EXTI_SWIER1_SWIER21_Pos) /*!< 0x00200000 */
  7278. #define EXTI_SWIER1_SWIER21 EXTI_SWIER1_SWIER21_Msk /*!< Software Interrupt on line 21 */
  7279. /****************** Bit definition for EXTI_D3PMR1 register ******************/
  7280. #define EXTI_D3PMR1_MR0_Pos (0U)
  7281. #define EXTI_D3PMR1_MR0_Msk (0x1UL << EXTI_D3PMR1_MR0_Pos) /*!< 0x00000001 */
  7282. #define EXTI_D3PMR1_MR0 EXTI_D3PMR1_MR0_Msk /*!< Pending Mask Event for line 0 */
  7283. #define EXTI_D3PMR1_MR1_Pos (1U)
  7284. #define EXTI_D3PMR1_MR1_Msk (0x1UL << EXTI_D3PMR1_MR1_Pos) /*!< 0x00000002 */
  7285. #define EXTI_D3PMR1_MR1 EXTI_D3PMR1_MR1_Msk /*!< Pending Mask Event for line 1 */
  7286. #define EXTI_D3PMR1_MR2_Pos (2U)
  7287. #define EXTI_D3PMR1_MR2_Msk (0x1UL << EXTI_D3PMR1_MR2_Pos) /*!< 0x00000004 */
  7288. #define EXTI_D3PMR1_MR2 EXTI_D3PMR1_MR2_Msk /*!< Pending Mask Event for line 2 */
  7289. #define EXTI_D3PMR1_MR3_Pos (3U)
  7290. #define EXTI_D3PMR1_MR3_Msk (0x1UL << EXTI_D3PMR1_MR3_Pos) /*!< 0x00000008 */
  7291. #define EXTI_D3PMR1_MR3 EXTI_D3PMR1_MR3_Msk /*!< Pending Mask Event for line 3 */
  7292. #define EXTI_D3PMR1_MR4_Pos (4U)
  7293. #define EXTI_D3PMR1_MR4_Msk (0x1UL << EXTI_D3PMR1_MR4_Pos) /*!< 0x00000010 */
  7294. #define EXTI_D3PMR1_MR4 EXTI_D3PMR1_MR4_Msk /*!< Pending Mask Event for line 4 */
  7295. #define EXTI_D3PMR1_MR5_Pos (5U)
  7296. #define EXTI_D3PMR1_MR5_Msk (0x1UL << EXTI_D3PMR1_MR5_Pos) /*!< 0x00000020 */
  7297. #define EXTI_D3PMR1_MR5 EXTI_D3PMR1_MR5_Msk /*!< Pending Mask Event for line 5 */
  7298. #define EXTI_D3PMR1_MR6_Pos (6U)
  7299. #define EXTI_D3PMR1_MR6_Msk (0x1UL << EXTI_D3PMR1_MR6_Pos) /*!< 0x00000040 */
  7300. #define EXTI_D3PMR1_MR6 EXTI_D3PMR1_MR6_Msk /*!< Pending Mask Event for line 6 */
  7301. #define EXTI_D3PMR1_MR7_Pos (7U)
  7302. #define EXTI_D3PMR1_MR7_Msk (0x1UL << EXTI_D3PMR1_MR7_Pos) /*!< 0x00000080 */
  7303. #define EXTI_D3PMR1_MR7 EXTI_D3PMR1_MR7_Msk /*!< Pending Mask Event for line 7 */
  7304. #define EXTI_D3PMR1_MR8_Pos (8U)
  7305. #define EXTI_D3PMR1_MR8_Msk (0x1UL << EXTI_D3PMR1_MR8_Pos) /*!< 0x00000100 */
  7306. #define EXTI_D3PMR1_MR8 EXTI_D3PMR1_MR8_Msk /*!< Pending Mask Event for line 8 */
  7307. #define EXTI_D3PMR1_MR9_Pos (9U)
  7308. #define EXTI_D3PMR1_MR9_Msk (0x1UL << EXTI_D3PMR1_MR9_Pos) /*!< 0x00000200 */
  7309. #define EXTI_D3PMR1_MR9 EXTI_D3PMR1_MR9_Msk /*!< Pending Mask Event for line 9 */
  7310. #define EXTI_D3PMR1_MR10_Pos (10U)
  7311. #define EXTI_D3PMR1_MR10_Msk (0x1UL << EXTI_D3PMR1_MR10_Pos) /*!< 0x00000400 */
  7312. #define EXTI_D3PMR1_MR10 EXTI_D3PMR1_MR10_Msk /*!< Pending Mask Event for line 10 */
  7313. #define EXTI_D3PMR1_MR11_Pos (11U)
  7314. #define EXTI_D3PMR1_MR11_Msk (0x1UL << EXTI_D3PMR1_MR11_Pos) /*!< 0x00000800 */
  7315. #define EXTI_D3PMR1_MR11 EXTI_D3PMR1_MR11_Msk /*!< Pending Mask Event for line 11 */
  7316. #define EXTI_D3PMR1_MR12_Pos (12U)
  7317. #define EXTI_D3PMR1_MR12_Msk (0x1UL << EXTI_D3PMR1_MR12_Pos) /*!< 0x00001000 */
  7318. #define EXTI_D3PMR1_MR12 EXTI_D3PMR1_MR12_Msk /*!< Pending Mask Event for line 12 */
  7319. #define EXTI_D3PMR1_MR13_Pos (13U)
  7320. #define EXTI_D3PMR1_MR13_Msk (0x1UL << EXTI_D3PMR1_MR13_Pos) /*!< 0x00002000 */
  7321. #define EXTI_D3PMR1_MR13 EXTI_D3PMR1_MR13_Msk /*!< Pending Mask Event for line 13 */
  7322. #define EXTI_D3PMR1_MR14_Pos (14U)
  7323. #define EXTI_D3PMR1_MR14_Msk (0x1UL << EXTI_D3PMR1_MR14_Pos) /*!< 0x00004000 */
  7324. #define EXTI_D3PMR1_MR14 EXTI_D3PMR1_MR14_Msk /*!< Pending Mask Event for line 14 */
  7325. #define EXTI_D3PMR1_MR15_Pos (15U)
  7326. #define EXTI_D3PMR1_MR15_Msk (0x1UL << EXTI_D3PMR1_MR15_Pos) /*!< 0x00008000 */
  7327. #define EXTI_D3PMR1_MR15 EXTI_D3PMR1_MR15_Msk /*!< Pending Mask Event for line 15 */
  7328. #define EXTI_D3PMR1_MR19_Pos (19U)
  7329. #define EXTI_D3PMR1_MR19_Msk (0x1UL << EXTI_D3PMR1_MR19_Pos) /*!< 0x00080000 */
  7330. #define EXTI_D3PMR1_MR19 EXTI_D3PMR1_MR19_Msk /*!< Pending Mask Event for line 19 */
  7331. #define EXTI_D3PMR1_MR20_Pos (20U)
  7332. #define EXTI_D3PMR1_MR20_Msk (0x1UL << EXTI_D3PMR1_MR20_Pos) /*!< 0x00100000 */
  7333. #define EXTI_D3PMR1_MR20 EXTI_D3PMR1_MR20_Msk /*!< Pending Mask Event for line 20 */
  7334. #define EXTI_D3PMR1_MR21_Pos (21U)
  7335. #define EXTI_D3PMR1_MR21_Msk (0x1UL << EXTI_D3PMR1_MR21_Pos) /*!< 0x00200000 */
  7336. #define EXTI_D3PMR1_MR21 EXTI_D3PMR1_MR21_Msk /*!< Pending Mask Event for line 21 */
  7337. #define EXTI_D3PMR1_MR25_Pos (24U)
  7338. #define EXTI_D3PMR1_MR25_Msk (0x1UL << EXTI_D3PMR1_MR25_Pos) /*!< 0x01000000 */
  7339. #define EXTI_D3PMR1_MR25 EXTI_D3PMR1_MR25_Msk /*!< Pending Mask Event for line 25 */
  7340. /******************* Bit definition for EXTI_D3PCR1L register ****************/
  7341. #define EXTI_D3PCR1L_PCS0_Pos (0U)
  7342. #define EXTI_D3PCR1L_PCS0_Msk (0x3UL << EXTI_D3PCR1L_PCS0_Pos) /*!< 0x00000003 */
  7343. #define EXTI_D3PCR1L_PCS0 EXTI_D3PCR1L_PCS0_Msk /*!< D3 Pending request clear input signal selection on line 0 */
  7344. #define EXTI_D3PCR1L_PCS1_Pos (2U)
  7345. #define EXTI_D3PCR1L_PCS1_Msk (0x3UL << EXTI_D3PCR1L_PCS1_Pos) /*!< 0x000000C0 */
  7346. #define EXTI_D3PCR1L_PCS1 EXTI_D3PCR1L_PCS1_Msk /*!< D3 Pending request clear input signal selection on line 1 */
  7347. #define EXTI_D3PCR1L_PCS2_Pos (4U)
  7348. #define EXTI_D3PCR1L_PCS2_Msk (0x3UL << EXTI_D3PCR1L_PCS2_Pos) /*!< 0x00000030 */
  7349. #define EXTI_D3PCR1L_PCS2 EXTI_D3PCR1L_PCS2_Msk /*!< D3 Pending request clear input signal selection on line 2 */
  7350. #define EXTI_D3PCR1L_PCS3_Pos (6U)
  7351. #define EXTI_D3PCR1L_PCS3_Msk (0x3UL << EXTI_D3PCR1L_PCS3_Pos) /*!< 0x000000C0 */
  7352. #define EXTI_D3PCR1L_PCS3 EXTI_D3PCR1L_PCS3_Msk /*!< D3 Pending request clear input signal selection on line 3 */
  7353. #define EXTI_D3PCR1L_PCS4_Pos (8U)
  7354. #define EXTI_D3PCR1L_PCS4_Msk (0x3UL << EXTI_D3PCR1L_PCS4_Pos) /*!< 0x00000300 */
  7355. #define EXTI_D3PCR1L_PCS4 EXTI_D3PCR1L_PCS4_Msk /*!< D3 Pending request clear input signal selection on line 4 */
  7356. #define EXTI_D3PCR1L_PCS5_Pos (10U)
  7357. #define EXTI_D3PCR1L_PCS5_Msk (0x3UL << EXTI_D3PCR1L_PCS5_Pos) /*!< 0x00000C00 */
  7358. #define EXTI_D3PCR1L_PCS5 EXTI_D3PCR1L_PCS5_Msk /*!< D3 Pending request clear input signal selection on line 5 */
  7359. #define EXTI_D3PCR1L_PCS6_Pos (12U)
  7360. #define EXTI_D3PCR1L_PCS6_Msk (0x3UL << EXTI_D3PCR1L_PCS6_Pos) /*!< 0x00003000 */
  7361. #define EXTI_D3PCR1L_PCS6 EXTI_D3PCR1L_PCS6_Msk /*!< D3 Pending request clear input signal selection on line 6 */
  7362. #define EXTI_D3PCR1L_PCS7_Pos (14U)
  7363. #define EXTI_D3PCR1L_PCS7_Msk (0x3UL << EXTI_D3PCR1L_PCS7_Pos) /*!< 0x0000C000 */
  7364. #define EXTI_D3PCR1L_PCS7 EXTI_D3PCR1L_PCS7_Msk /*!< D3 Pending request clear input signal selection on line 7 */
  7365. #define EXTI_D3PCR1L_PCS8_Pos (16U)
  7366. #define EXTI_D3PCR1L_PCS8_Msk (0x3UL << EXTI_D3PCR1L_PCS8_Pos) /*!< 0x00030000 */
  7367. #define EXTI_D3PCR1L_PCS8 EXTI_D3PCR1L_PCS8_Msk /*!< D3 Pending request clear input signal selection on line 8 */
  7368. #define EXTI_D3PCR1L_PCS9_Pos (18U)
  7369. #define EXTI_D3PCR1L_PCS9_Msk (0x3UL << EXTI_D3PCR1L_PCS9_Pos) /*!< 0x000C0000 */
  7370. #define EXTI_D3PCR1L_PCS9 EXTI_D3PCR1L_PCS9_Msk /*!< D3 Pending request clear input signal selection on line 9 */
  7371. #define EXTI_D3PCR1L_PCS10_Pos (20U)
  7372. #define EXTI_D3PCR1L_PCS10_Msk (0x3UL << EXTI_D3PCR1L_PCS10_Pos) /*!< 0x00300000 */
  7373. #define EXTI_D3PCR1L_PCS10 EXTI_D3PCR1L_PCS10_Msk /*!< D3 Pending request clear input signal selection on line 10*/
  7374. #define EXTI_D3PCR1L_PCS11_Pos (22U)
  7375. #define EXTI_D3PCR1L_PCS11_Msk (0x3UL << EXTI_D3PCR1L_PCS11_Pos) /*!< 0x00C00000 */
  7376. #define EXTI_D3PCR1L_PCS11 EXTI_D3PCR1L_PCS11_Msk /*!< D3 Pending request clear input signal selection on line 11*/
  7377. #define EXTI_D3PCR1L_PCS12_Pos (24U)
  7378. #define EXTI_D3PCR1L_PCS12_Msk (0x3UL << EXTI_D3PCR1L_PCS12_Pos) /*!< 0x03000000 */
  7379. #define EXTI_D3PCR1L_PCS12 EXTI_D3PCR1L_PCS12_Msk /*!< D3 Pending request clear input signal selection on line 12*/
  7380. #define EXTI_D3PCR1L_PCS13_Pos (26U)
  7381. #define EXTI_D3PCR1L_PCS13_Msk (0x3UL << EXTI_D3PCR1L_PCS13_Pos) /*!< 0x0C000000 */
  7382. #define EXTI_D3PCR1L_PCS13 EXTI_D3PCR1L_PCS13_Msk /*!< D3 Pending request clear input signal selection on line 13*/
  7383. #define EXTI_D3PCR1L_PCS14_Pos (28U)
  7384. #define EXTI_D3PCR1L_PCS14_Msk (0x3UL << EXTI_D3PCR1L_PCS14_Pos) /*!< 0x30000000 */
  7385. #define EXTI_D3PCR1L_PCS14 EXTI_D3PCR1L_PCS14_Msk /*!< D3 Pending request clear input signal selection on line 14*/
  7386. #define EXTI_D3PCR1L_PCS15_Pos (30U)
  7387. #define EXTI_D3PCR1L_PCS15_Msk (0x3UL << EXTI_D3PCR1L_PCS15_Pos) /*!< 0xC0000000 */
  7388. #define EXTI_D3PCR1L_PCS15 EXTI_D3PCR1L_PCS15_Msk /*!< D3 Pending request clear input signal selection on line 15*/
  7389. /******************* Bit definition for EXTI_D3PCR1H register ****************/
  7390. #define EXTI_D3PCR1H_PCS19_Pos (6U)
  7391. #define EXTI_D3PCR1H_PCS19_Msk (0x3UL << EXTI_D3PCR1H_PCS19_Pos) /*!< 0x000000C0 */
  7392. #define EXTI_D3PCR1H_PCS19 EXTI_D3PCR1H_PCS19_Msk /*!< D3 Pending request clear input signal selection on line 19 */
  7393. #define EXTI_D3PCR1H_PCS20_Pos (8U)
  7394. #define EXTI_D3PCR1H_PCS20_Msk (0x3UL << EXTI_D3PCR1H_PCS20_Pos) /*!< 0x00000300 */
  7395. #define EXTI_D3PCR1H_PCS20 EXTI_D3PCR1H_PCS20_Msk /*!< D3 Pending request clear input signal selection on line 20 */
  7396. #define EXTI_D3PCR1H_PCS21_Pos (10U)
  7397. #define EXTI_D3PCR1H_PCS21_Msk (0x3UL << EXTI_D3PCR1H_PCS21_Pos) /*!< 0x00000C00 */
  7398. #define EXTI_D3PCR1H_PCS21 EXTI_D3PCR1H_PCS21_Msk /*!< D3 Pending request clear input signal selection on line 21 */
  7399. #define EXTI_D3PCR1H_PCS25_Pos (18U)
  7400. #define EXTI_D3PCR1H_PCS25_Msk (0x3UL << EXTI_D3PCR1H_PCS25_Pos) /*!< 0x000C0000 */
  7401. #define EXTI_D3PCR1H_PCS25 EXTI_D3PCR1H_PCS25_Msk /*!< D3 Pending request clear input signal selection on line 25 */
  7402. /****************** Bit definition for EXTI_RTSR2 register *******************/
  7403. #define EXTI_RTSR2_TR_Pos (17U)
  7404. #define EXTI_RTSR2_TR_Msk (0x5UL << EXTI_RTSR2_TR_Pos) /*!< 0x000A0000 */
  7405. #define EXTI_RTSR2_TR EXTI_RTSR2_TR_Msk /*!< Rising trigger event configuration bit */
  7406. #define EXTI_RTSR2_TR49_Pos (17U)
  7407. #define EXTI_RTSR2_TR49_Msk (0x1UL << EXTI_RTSR2_TR49_Pos) /*!< 0x00020000 */
  7408. #define EXTI_RTSR2_TR49 EXTI_RTSR2_TR49_Msk /*!< Rising trigger event configuration bit of line 49 */
  7409. #define EXTI_RTSR2_TR51_Pos (19U)
  7410. #define EXTI_RTSR2_TR51_Msk (0x1UL << EXTI_RTSR2_TR51_Pos) /*!< 0x00080000 */
  7411. #define EXTI_RTSR2_TR51 EXTI_RTSR2_TR51_Msk /*!< Rising trigger event configuration bit of line 51 */
  7412. /****************** Bit definition for EXTI_FTSR2 register *******************/
  7413. #define EXTI_FTSR2_TR_Pos (17U)
  7414. #define EXTI_FTSR2_TR_Msk (0x5UL << EXTI_FTSR2_TR_Pos) /*!< 0x000A0000 */
  7415. #define EXTI_FTSR2_TR EXTI_FTSR2_TR_Msk /*!< Falling trigger event configuration bit */
  7416. #define EXTI_FTSR2_TR49_Pos (17U)
  7417. #define EXTI_FTSR2_TR49_Msk (0x1UL << EXTI_FTSR2_TR49_Pos) /*!< 0x00020000 */
  7418. #define EXTI_FTSR2_TR49 EXTI_FTSR2_TR49_Msk /*!< Falling trigger event configuration bit of line 49 */
  7419. #define EXTI_FTSR2_TR51_Pos (19U)
  7420. #define EXTI_FTSR2_TR51_Msk (0x1UL << EXTI_FTSR2_TR51_Pos) /*!< 0x00080000 */
  7421. #define EXTI_FTSR2_TR51 EXTI_FTSR2_TR51_Msk /*!< Falling trigger event configuration bit of line 51 */
  7422. /****************** Bit definition for EXTI_SWIER2 register ******************/
  7423. #define EXTI_SWIER2_SWIER49_Pos (17U)
  7424. #define EXTI_SWIER2_SWIER49_Msk (0x1UL << EXTI_SWIER2_SWIER49_Pos) /*!< 0x00020000 */
  7425. #define EXTI_SWIER2_SWIER49 EXTI_SWIER2_SWIER49_Msk /*!< Software Interrupt on line 49 */
  7426. #define EXTI_SWIER2_SWIER51_Pos (19U)
  7427. #define EXTI_SWIER2_SWIER51_Msk (0x1UL << EXTI_SWIER2_SWIER51_Pos) /*!< 0x00080000 */
  7428. #define EXTI_SWIER2_SWIER51 EXTI_SWIER2_SWIER51_Msk /*!< Software Interrupt on line 51 */
  7429. /****************** Bit definition for EXTI_D3PMR2 register ******************/
  7430. #define EXTI_D3PMR2_MR34_Pos (2U)
  7431. #define EXTI_D3PMR2_MR34_Msk (0x1UL << EXTI_D3PMR2_MR34_Pos) /*!< 0x00000004 */
  7432. #define EXTI_D3PMR2_MR34 EXTI_D3PMR2_MR34_Msk /*!< Pending Mask Event for line 34 */
  7433. #define EXTI_D3PMR2_MR35_Pos (3U)
  7434. #define EXTI_D3PMR2_MR35_Msk (0x1UL << EXTI_D3PMR2_MR35_Pos) /*!< 0x00000008 */
  7435. #define EXTI_D3PMR2_MR35 EXTI_D3PMR2_MR35_Msk /*!< Pending Mask Event for line 35 */
  7436. #define EXTI_D3PMR2_MR41_Pos (9U)
  7437. #define EXTI_D3PMR2_MR41_Msk (0x1UL << EXTI_D3PMR2_MR41_Pos) /*!< 0x00000200 */
  7438. #define EXTI_D3PMR2_MR41 EXTI_D3PMR2_MR41_Msk /*!< Pending Mask Event for line 41 */
  7439. #define EXTI_D3PMR2_MR48_Pos (16U)
  7440. #define EXTI_D3PMR2_MR48_Msk (0x1UL << EXTI_D3PMR2_MR48_Pos) /*!< 0x00010000 */
  7441. #define EXTI_D3PMR2_MR48 EXTI_D3PMR2_MR48_Msk /*!< Pending Mask Event for line 48 */
  7442. #define EXTI_D3PMR2_MR49_Pos (17U)
  7443. #define EXTI_D3PMR2_MR49_Msk (0x1UL << EXTI_D3PMR2_MR49_Pos) /*!< 0x00020000 */
  7444. #define EXTI_D3PMR2_MR49 EXTI_D3PMR2_MR49_Msk /*!< Pending Mask Event for line 49 */
  7445. #define EXTI_D3PMR2_MR50_Pos (18U)
  7446. #define EXTI_D3PMR2_MR50_Msk (0x1UL << EXTI_D3PMR2_MR50_Pos) /*!< 0x00040000 */
  7447. #define EXTI_D3PMR2_MR50 EXTI_D3PMR2_MR50_Msk /*!< Pending Mask Event for line 50 */
  7448. #define EXTI_D3PMR2_MR51_Pos (19U)
  7449. #define EXTI_D3PMR2_MR51_Msk (0x1UL << EXTI_D3PMR2_MR51_Pos) /*!< 0x00080000 */
  7450. #define EXTI_D3PMR2_MR51 EXTI_D3PMR2_MR51_Msk /*!< Pending Mask Event for line 51 */
  7451. /******************* Bit definition for EXTI_D3PCR2L register ****************/
  7452. #define EXTI_D3PCR2L_PCS34_Pos (4U)
  7453. #define EXTI_D3PCR2L_PCS34_Msk (0x3UL << EXTI_D3PCR2L_PCS34_Pos) /*!< 0x00000030 */
  7454. #define EXTI_D3PCR2L_PCS34 EXTI_D3PCR2L_PCS34_Msk /*!< D3 Pending request clear input signal selection on line 34 */
  7455. #define EXTI_D3PCR2L_PCS35_Pos (6U)
  7456. #define EXTI_D3PCR2L_PCS35_Msk (0x3UL << EXTI_D3PCR2L_PCS35_Pos) /*!< 0x000000C0 */
  7457. #define EXTI_D3PCR2L_PCS35 EXTI_D3PCR2L_PCS35_Msk /*!< D3 Pending request clear input signal selection on line 35 */
  7458. #define EXTI_D3PCR2L_PCS41_Pos (18U)
  7459. #define EXTI_D3PCR2L_PCS41_Msk (0x3UL << EXTI_D3PCR2L_PCS41_Pos) /*!< 0x000C0000 */
  7460. #define EXTI_D3PCR2L_PCS41 EXTI_D3PCR2L_PCS41_Msk /*!< D3 Pending request clear input signal selection on line 41 */
  7461. /******************* Bit definition for EXTI_D3PCR2H register ****************/
  7462. #define EXTI_D3PCR2H_PCS48_Pos (0U)
  7463. #define EXTI_D3PCR2H_PCS48_Msk (0x3UL << EXTI_D3PCR2H_PCS48_Pos) /*!< 0x00000003 */
  7464. #define EXTI_D3PCR2H_PCS48 EXTI_D3PCR2H_PCS48_Msk /*!< D3 Pending request clear input signal selection on line 48 */
  7465. #define EXTI_D3PCR2H_PCS49_Pos (2U)
  7466. #define EXTI_D3PCR2H_PCS49_Msk (0x3UL << EXTI_D3PCR2H_PCS49_Pos) /*!< 0x0000000C */
  7467. #define EXTI_D3PCR2H_PCS49 EXTI_D3PCR2H_PCS49_Msk /*!< D3 Pending request clear input signal selection on line 49 */
  7468. #define EXTI_D3PCR2H_PCS50_Pos (4U)
  7469. #define EXTI_D3PCR2H_PCS50_Msk (0x3UL << EXTI_D3PCR2H_PCS50_Pos) /*!< 0x00000030 */
  7470. #define EXTI_D3PCR2H_PCS50 EXTI_D3PCR2H_PCS50_Msk /*!< D3 Pending request clear input signal selection on line 50 */
  7471. #define EXTI_D3PCR2H_PCS51_Pos (6U)
  7472. #define EXTI_D3PCR2H_PCS51_Msk (0x3UL << EXTI_D3PCR2H_PCS51_Pos) /*!< 0x000000C0 */
  7473. #define EXTI_D3PCR2H_PCS51 EXTI_D3PCR2H_PCS51_Msk /*!< D3 Pending request clear input signal selection on line 51 */
  7474. /****************** Bit definition for EXTI_RTSR3 register *******************/
  7475. #define EXTI_RTSR3_TR_Pos (18U)
  7476. #define EXTI_RTSR3_TR_Msk (0x9UL << EXTI_RTSR3_TR_Pos) /*!< 0x00240000 */
  7477. #define EXTI_RTSR3_TR EXTI_RTSR3_TR_Msk /*!< Rising trigger event configuration bit */
  7478. #define EXTI_RTSR3_TR82_Pos (18U)
  7479. #define EXTI_RTSR3_TR82_Msk (0x1UL << EXTI_RTSR3_TR82_Pos) /*!< 0x00040000 */
  7480. #define EXTI_RTSR3_TR82 EXTI_RTSR3_TR82_Msk /*!< Rising trigger event configuration bit of line 82 */
  7481. #define EXTI_RTSR3_TR85_Pos (21U)
  7482. #define EXTI_RTSR3_TR85_Msk (0x1UL << EXTI_RTSR3_TR85_Pos) /*!< 0x00200000 */
  7483. #define EXTI_RTSR3_TR85 EXTI_RTSR3_TR85_Msk /*!< Rising trigger event configuration bit of line 85 */
  7484. /****************** Bit definition for EXTI_FTSR3 register *******************/
  7485. #define EXTI_FTSR3_TR_Pos (18U)
  7486. #define EXTI_FTSR3_TR_Msk (0x9UL << EXTI_FTSR3_TR_Pos) /*!< 0x00240000 */
  7487. #define EXTI_FTSR3_TR EXTI_FTSR3_TR_Msk /*!< Falling trigger event configuration bit */
  7488. #define EXTI_FTSR3_TR82_Pos (18U)
  7489. #define EXTI_FTSR3_TR82_Msk (0x1UL << EXTI_FTSR3_TR82_Pos) /*!< 0x00040000 */
  7490. #define EXTI_FTSR3_TR82 EXTI_FTSR3_TR82_Msk /*!< Falling trigger event configuration bit of line 82 */
  7491. #define EXTI_FTSR3_TR85_Pos (21U)
  7492. #define EXTI_FTSR3_TR85_Msk (0x1UL << EXTI_FTSR3_TR85_Pos) /*!< 0x00200000 */
  7493. #define EXTI_FTSR3_TR85 EXTI_FTSR3_TR85_Msk /*!< Falling trigger event configuration bit of line 85 */
  7494. /****************** Bit definition for EXTI_SWIER3 register ******************/
  7495. #define EXTI_SWIER3_SWI_Pos (18U)
  7496. #define EXTI_SWIER3_SWI_Msk (0x9UL << EXTI_SWIER3_SWI_Pos) /*!< 0x00240000 */
  7497. #define EXTI_SWIER3_SWI EXTI_SWIER3_SWI_Msk /*!< Software Interrupt event bit */
  7498. #define EXTI_SWIER3_SWIER82_Pos (18U)
  7499. #define EXTI_SWIER3_SWIER82_Msk (0x1UL << EXTI_SWIER3_SWIER82_Pos) /*!< 0x00040000 */
  7500. #define EXTI_SWIER3_SWIER82 EXTI_SWIER3_SWIER82_Msk /*!< Software Interrupt on line 82 */
  7501. #define EXTI_SWIER3_SWIER85_Pos (21U)
  7502. #define EXTI_SWIER3_SWIER85_Msk (0x1UL << EXTI_SWIER3_SWIER85_Pos) /*!< 0x00200000 */
  7503. #define EXTI_SWIER3_SWIER85 EXTI_SWIER3_SWIER85_Msk /*!< Software Interrupt on line 85 */
  7504. /****************** Bit definition for EXTI_D3PMR3 register ******************/
  7505. #define EXTI_D3PMR3_MR88_Pos (24U)
  7506. #define EXTI_D3PMR3_MR88_Msk (0x1UL << EXTI_D3PMR3_MR88_Pos) /*!< 0x01000000 */
  7507. #define EXTI_D3PMR3_MR88 EXTI_D3PMR3_MR88_Msk /*!< Pending Mask Event for line 88 */
  7508. /******************* Bit definition for EXTI_D3PCR3H register ****************/
  7509. #define EXTI_D3PCR3H_PCS88_Pos (16U)
  7510. #define EXTI_D3PCR3H_PCS88_Msk (0x3UL << EXTI_D3PCR3H_PCS88_Pos) /*!< 0x00030000 */
  7511. #define EXTI_D3PCR3H_PCS88 EXTI_D3PCR3H_PCS88_Msk /*!< D3 Pending request clear input signal selection on line 88 */
  7512. /******************* Bit definition for EXTI_IMR1 register *******************/
  7513. #define EXTI_IMR1_IM_Pos (0U)
  7514. #define EXTI_IMR1_IM_Msk (0xFFFFFFFFUL << EXTI_IMR1_IM_Pos) /*!< 0xFFFFFFFF */
  7515. #define EXTI_IMR1_IM EXTI_IMR1_IM_Msk /*!< Interrupt Mask */
  7516. #define EXTI_IMR1_IM0_Pos (0U)
  7517. #define EXTI_IMR1_IM0_Msk (0x1UL << EXTI_IMR1_IM0_Pos) /*!< 0x00000001 */
  7518. #define EXTI_IMR1_IM0 EXTI_IMR1_IM0_Msk /*!< Interrupt Mask on line 0 */
  7519. #define EXTI_IMR1_IM1_Pos (1U)
  7520. #define EXTI_IMR1_IM1_Msk (0x1UL << EXTI_IMR1_IM1_Pos) /*!< 0x00000002 */
  7521. #define EXTI_IMR1_IM1 EXTI_IMR1_IM1_Msk /*!< Interrupt Mask on line 1 */
  7522. #define EXTI_IMR1_IM2_Pos (2U)
  7523. #define EXTI_IMR1_IM2_Msk (0x1UL << EXTI_IMR1_IM2_Pos) /*!< 0x00000004 */
  7524. #define EXTI_IMR1_IM2 EXTI_IMR1_IM2_Msk /*!< Interrupt Mask on line 2 */
  7525. #define EXTI_IMR1_IM3_Pos (3U)
  7526. #define EXTI_IMR1_IM3_Msk (0x1UL << EXTI_IMR1_IM3_Pos) /*!< 0x00000008 */
  7527. #define EXTI_IMR1_IM3 EXTI_IMR1_IM3_Msk /*!< Interrupt Mask on line 3 */
  7528. #define EXTI_IMR1_IM4_Pos (4U)
  7529. #define EXTI_IMR1_IM4_Msk (0x1UL << EXTI_IMR1_IM4_Pos) /*!< 0x00000010 */
  7530. #define EXTI_IMR1_IM4 EXTI_IMR1_IM4_Msk /*!< Interrupt Mask on line 4 */
  7531. #define EXTI_IMR1_IM5_Pos (5U)
  7532. #define EXTI_IMR1_IM5_Msk (0x1UL << EXTI_IMR1_IM5_Pos) /*!< 0x00000020 */
  7533. #define EXTI_IMR1_IM5 EXTI_IMR1_IM5_Msk /*!< Interrupt Mask on line 5 */
  7534. #define EXTI_IMR1_IM6_Pos (6U)
  7535. #define EXTI_IMR1_IM6_Msk (0x1UL << EXTI_IMR1_IM6_Pos) /*!< 0x00000040 */
  7536. #define EXTI_IMR1_IM6 EXTI_IMR1_IM6_Msk /*!< Interrupt Mask on line 6 */
  7537. #define EXTI_IMR1_IM7_Pos (7U)
  7538. #define EXTI_IMR1_IM7_Msk (0x1UL << EXTI_IMR1_IM7_Pos) /*!< 0x00000080 */
  7539. #define EXTI_IMR1_IM7 EXTI_IMR1_IM7_Msk /*!< Interrupt Mask on line 7 */
  7540. #define EXTI_IMR1_IM8_Pos (8U)
  7541. #define EXTI_IMR1_IM8_Msk (0x1UL << EXTI_IMR1_IM8_Pos) /*!< 0x00000100 */
  7542. #define EXTI_IMR1_IM8 EXTI_IMR1_IM8_Msk /*!< Interrupt Mask on line 8 */
  7543. #define EXTI_IMR1_IM9_Pos (9U)
  7544. #define EXTI_IMR1_IM9_Msk (0x1UL << EXTI_IMR1_IM9_Pos) /*!< 0x00000200 */
  7545. #define EXTI_IMR1_IM9 EXTI_IMR1_IM9_Msk /*!< Interrupt Mask on line 9 */
  7546. #define EXTI_IMR1_IM10_Pos (10U)
  7547. #define EXTI_IMR1_IM10_Msk (0x1UL << EXTI_IMR1_IM10_Pos) /*!< 0x00000400 */
  7548. #define EXTI_IMR1_IM10 EXTI_IMR1_IM10_Msk /*!< Interrupt Mask on line 10 */
  7549. #define EXTI_IMR1_IM11_Pos (11U)
  7550. #define EXTI_IMR1_IM11_Msk (0x1UL << EXTI_IMR1_IM11_Pos) /*!< 0x00000800 */
  7551. #define EXTI_IMR1_IM11 EXTI_IMR1_IM11_Msk /*!< Interrupt Mask on line 11 */
  7552. #define EXTI_IMR1_IM12_Pos (12U)
  7553. #define EXTI_IMR1_IM12_Msk (0x1UL << EXTI_IMR1_IM12_Pos) /*!< 0x00001000 */
  7554. #define EXTI_IMR1_IM12 EXTI_IMR1_IM12_Msk /*!< Interrupt Mask on line 12 */
  7555. #define EXTI_IMR1_IM13_Pos (13U)
  7556. #define EXTI_IMR1_IM13_Msk (0x1UL << EXTI_IMR1_IM13_Pos) /*!< 0x00002000 */
  7557. #define EXTI_IMR1_IM13 EXTI_IMR1_IM13_Msk /*!< Interrupt Mask on line 13 */
  7558. #define EXTI_IMR1_IM14_Pos (14U)
  7559. #define EXTI_IMR1_IM14_Msk (0x1UL << EXTI_IMR1_IM14_Pos) /*!< 0x00004000 */
  7560. #define EXTI_IMR1_IM14 EXTI_IMR1_IM14_Msk /*!< Interrupt Mask on line 14 */
  7561. #define EXTI_IMR1_IM15_Pos (15U)
  7562. #define EXTI_IMR1_IM15_Msk (0x1UL << EXTI_IMR1_IM15_Pos) /*!< 0x00008000 */
  7563. #define EXTI_IMR1_IM15 EXTI_IMR1_IM15_Msk /*!< Interrupt Mask on line 15 */
  7564. #define EXTI_IMR1_IM16_Pos (16U)
  7565. #define EXTI_IMR1_IM16_Msk (0x1UL << EXTI_IMR1_IM16_Pos) /*!< 0x00010000 */
  7566. #define EXTI_IMR1_IM16 EXTI_IMR1_IM16_Msk /*!< Interrupt Mask on line 16 */
  7567. #define EXTI_IMR1_IM17_Pos (17U)
  7568. #define EXTI_IMR1_IM17_Msk (0x1UL << EXTI_IMR1_IM17_Pos) /*!< 0x00020000 */
  7569. #define EXTI_IMR1_IM17 EXTI_IMR1_IM17_Msk /*!< Interrupt Mask on line 17 */
  7570. #define EXTI_IMR1_IM18_Pos (18U)
  7571. #define EXTI_IMR1_IM18_Msk (0x1UL << EXTI_IMR1_IM18_Pos) /*!< 0x00040000 */
  7572. #define EXTI_IMR1_IM18 EXTI_IMR1_IM18_Msk /*!< Interrupt Mask on line 18 */
  7573. #define EXTI_IMR1_IM19_Pos (19U)
  7574. #define EXTI_IMR1_IM19_Msk (0x1UL << EXTI_IMR1_IM19_Pos) /*!< 0x00080000 */
  7575. #define EXTI_IMR1_IM19 EXTI_IMR1_IM19_Msk /*!< Interrupt Mask on line 19 */
  7576. #define EXTI_IMR1_IM20_Pos (20U)
  7577. #define EXTI_IMR1_IM20_Msk (0x1UL << EXTI_IMR1_IM20_Pos) /*!< 0x00100000 */
  7578. #define EXTI_IMR1_IM20 EXTI_IMR1_IM20_Msk /*!< Interrupt Mask on line 20 */
  7579. #define EXTI_IMR1_IM21_Pos (21U)
  7580. #define EXTI_IMR1_IM21_Msk (0x1UL << EXTI_IMR1_IM21_Pos) /*!< 0x00200000 */
  7581. #define EXTI_IMR1_IM21 EXTI_IMR1_IM21_Msk /*!< Interrupt Mask on line 21 */
  7582. #define EXTI_IMR1_IM22_Pos (22U)
  7583. #define EXTI_IMR1_IM22_Msk (0x1UL << EXTI_IMR1_IM22_Pos) /*!< 0x00400000 */
  7584. #define EXTI_IMR1_IM22 EXTI_IMR1_IM22_Msk /*!< Interrupt Mask on line 22 */
  7585. #define EXTI_IMR1_IM23_Pos (23U)
  7586. #define EXTI_IMR1_IM23_Msk (0x1UL << EXTI_IMR1_IM23_Pos) /*!< 0x00800000 */
  7587. #define EXTI_IMR1_IM23 EXTI_IMR1_IM23_Msk /*!< Interrupt Mask on line 23 */
  7588. #define EXTI_IMR1_IM24_Pos (24U)
  7589. #define EXTI_IMR1_IM24_Msk (0x1UL << EXTI_IMR1_IM24_Pos) /*!< 0x01000000 */
  7590. #define EXTI_IMR1_IM24 EXTI_IMR1_IM24_Msk /*!< Interrupt Mask on line 24 */
  7591. #define EXTI_IMR1_IM25_Pos (25U)
  7592. #define EXTI_IMR1_IM25_Msk (0x1UL << EXTI_IMR1_IM25_Pos) /*!< 0x02000000 */
  7593. #define EXTI_IMR1_IM25 EXTI_IMR1_IM25_Msk /*!< Interrupt Mask on line 25 */
  7594. #define EXTI_IMR1_IM26_Pos (26U)
  7595. #define EXTI_IMR1_IM26_Msk (0x1UL << EXTI_IMR1_IM26_Pos) /*!< 0x04000000 */
  7596. #define EXTI_IMR1_IM26 EXTI_IMR1_IM26_Msk /*!< Interrupt Mask on line 26 */
  7597. #define EXTI_IMR1_IM27_Pos (27U)
  7598. #define EXTI_IMR1_IM27_Msk (0x1UL << EXTI_IMR1_IM27_Pos) /*!< 0x08000000 */
  7599. #define EXTI_IMR1_IM27 EXTI_IMR1_IM27_Msk /*!< Interrupt Mask on line 27 */
  7600. #define EXTI_IMR1_IM28_Pos (28U)
  7601. #define EXTI_IMR1_IM28_Msk (0x1UL << EXTI_IMR1_IM28_Pos) /*!< 0x10000000 */
  7602. #define EXTI_IMR1_IM28 EXTI_IMR1_IM28_Msk /*!< Interrupt Mask on line 28 */
  7603. #define EXTI_IMR1_IM29_Pos (29U)
  7604. #define EXTI_IMR1_IM29_Msk (0x1UL << EXTI_IMR1_IM29_Pos) /*!< 0x20000000 */
  7605. #define EXTI_IMR1_IM29 EXTI_IMR1_IM29_Msk /*!< Interrupt Mask on line 29 */
  7606. #define EXTI_IMR1_IM30_Pos (30U)
  7607. #define EXTI_IMR1_IM30_Msk (0x1UL << EXTI_IMR1_IM30_Pos) /*!< 0x40000000 */
  7608. #define EXTI_IMR1_IM30 EXTI_IMR1_IM30_Msk /*!< Interrupt Mask on line 30 */
  7609. #define EXTI_IMR1_IM31_Pos (31U)
  7610. #define EXTI_IMR1_IM31_Msk (0x1UL << EXTI_IMR1_IM31_Pos) /*!< 0x80000000 */
  7611. #define EXTI_IMR1_IM31 EXTI_IMR1_IM31_Msk /*!< Interrupt Mask on line 31 */
  7612. /******************* Bit definition for EXTI_EMR1 register *******************/
  7613. #define EXTI_EMR1_EM_Pos (0U)
  7614. #define EXTI_EMR1_EM_Msk (0xFFFFFFFFUL << EXTI_EMR1_EM_Pos) /*!< 0xFFFFFFFF */
  7615. #define EXTI_EMR1_EM EXTI_EMR1_EM_Msk /*!< Event Mask */
  7616. #define EXTI_EMR1_EM0_Pos (0U)
  7617. #define EXTI_EMR1_EM0_Msk (0x1UL << EXTI_EMR1_EM0_Pos) /*!< 0x00000001 */
  7618. #define EXTI_EMR1_EM0 EXTI_EMR1_EM0_Msk /*!< Event Mask on line 0 */
  7619. #define EXTI_EMR1_EM1_Pos (1U)
  7620. #define EXTI_EMR1_EM1_Msk (0x1UL << EXTI_EMR1_EM1_Pos) /*!< 0x00000002 */
  7621. #define EXTI_EMR1_EM1 EXTI_EMR1_EM1_Msk /*!< Event Mask on line 1 */
  7622. #define EXTI_EMR1_EM2_Pos (2U)
  7623. #define EXTI_EMR1_EM2_Msk (0x1UL << EXTI_EMR1_EM2_Pos) /*!< 0x00000004 */
  7624. #define EXTI_EMR1_EM2 EXTI_EMR1_EM2_Msk /*!< Event Mask on line 2 */
  7625. #define EXTI_EMR1_EM3_Pos (3U)
  7626. #define EXTI_EMR1_EM3_Msk (0x1UL << EXTI_EMR1_EM3_Pos) /*!< 0x00000008 */
  7627. #define EXTI_EMR1_EM3 EXTI_EMR1_EM3_Msk /*!< Event Mask on line 3 */
  7628. #define EXTI_EMR1_EM4_Pos (4U)
  7629. #define EXTI_EMR1_EM4_Msk (0x1UL << EXTI_EMR1_EM4_Pos) /*!< 0x00000010 */
  7630. #define EXTI_EMR1_EM4 EXTI_EMR1_EM4_Msk /*!< Event Mask on line 4 */
  7631. #define EXTI_EMR1_EM5_Pos (5U)
  7632. #define EXTI_EMR1_EM5_Msk (0x1UL << EXTI_EMR1_EM5_Pos) /*!< 0x00000020 */
  7633. #define EXTI_EMR1_EM5 EXTI_EMR1_EM5_Msk /*!< Event Mask on line 5 */
  7634. #define EXTI_EMR1_EM6_Pos (6U)
  7635. #define EXTI_EMR1_EM6_Msk (0x1UL << EXTI_EMR1_EM6_Pos) /*!< 0x00000040 */
  7636. #define EXTI_EMR1_EM6 EXTI_EMR1_EM6_Msk /*!< Event Mask on line 6 */
  7637. #define EXTI_EMR1_EM7_Pos (7U)
  7638. #define EXTI_EMR1_EM7_Msk (0x1UL << EXTI_EMR1_EM7_Pos) /*!< 0x00000080 */
  7639. #define EXTI_EMR1_EM7 EXTI_EMR1_EM7_Msk /*!< Event Mask on line 7 */
  7640. #define EXTI_EMR1_EM8_Pos (8U)
  7641. #define EXTI_EMR1_EM8_Msk (0x1UL << EXTI_EMR1_EM8_Pos) /*!< 0x00000100 */
  7642. #define EXTI_EMR1_EM8 EXTI_EMR1_EM8_Msk /*!< Event Mask on line 8 */
  7643. #define EXTI_EMR1_EM9_Pos (9U)
  7644. #define EXTI_EMR1_EM9_Msk (0x1UL << EXTI_EMR1_EM9_Pos) /*!< 0x00000200 */
  7645. #define EXTI_EMR1_EM9 EXTI_EMR1_EM9_Msk /*!< Event Mask on line 9 */
  7646. #define EXTI_EMR1_EM10_Pos (10U)
  7647. #define EXTI_EMR1_EM10_Msk (0x1UL << EXTI_EMR1_EM10_Pos) /*!< 0x00000400 */
  7648. #define EXTI_EMR1_EM10 EXTI_EMR1_EM10_Msk /*!< Event Mask on line 10 */
  7649. #define EXTI_EMR1_EM11_Pos (11U)
  7650. #define EXTI_EMR1_EM11_Msk (0x1UL << EXTI_EMR1_EM11_Pos) /*!< 0x00000800 */
  7651. #define EXTI_EMR1_EM11 EXTI_EMR1_EM11_Msk /*!< Event Mask on line 11 */
  7652. #define EXTI_EMR1_EM12_Pos (12U)
  7653. #define EXTI_EMR1_EM12_Msk (0x1UL << EXTI_EMR1_EM12_Pos) /*!< 0x00001000 */
  7654. #define EXTI_EMR1_EM12 EXTI_EMR1_EM12_Msk /*!< Event Mask on line 12 */
  7655. #define EXTI_EMR1_EM13_Pos (13U)
  7656. #define EXTI_EMR1_EM13_Msk (0x1UL << EXTI_EMR1_EM13_Pos) /*!< 0x00002000 */
  7657. #define EXTI_EMR1_EM13 EXTI_EMR1_EM13_Msk /*!< Event Mask on line 13 */
  7658. #define EXTI_EMR1_EM14_Pos (14U)
  7659. #define EXTI_EMR1_EM14_Msk (0x1UL << EXTI_EMR1_EM14_Pos) /*!< 0x00004000 */
  7660. #define EXTI_EMR1_EM14 EXTI_EMR1_EM14_Msk /*!< Event Mask on line 14 */
  7661. #define EXTI_EMR1_EM15_Pos (15U)
  7662. #define EXTI_EMR1_EM15_Msk (0x1UL << EXTI_EMR1_EM15_Pos) /*!< 0x00008000 */
  7663. #define EXTI_EMR1_EM15 EXTI_EMR1_EM15_Msk /*!< Event Mask on line 15 */
  7664. #define EXTI_EMR1_EM16_Pos (16U)
  7665. #define EXTI_EMR1_EM16_Msk (0x1UL << EXTI_EMR1_EM16_Pos) /*!< 0x00010000 */
  7666. #define EXTI_EMR1_EM16 EXTI_EMR1_EM16_Msk /*!< Event Mask on line 16 */
  7667. #define EXTI_EMR1_EM17_Pos (17U)
  7668. #define EXTI_EMR1_EM17_Msk (0x1UL << EXTI_EMR1_EM17_Pos) /*!< 0x00020000 */
  7669. #define EXTI_EMR1_EM17 EXTI_EMR1_EM17_Msk /*!< Event Mask on line 17 */
  7670. #define EXTI_EMR1_EM18_Pos (18U)
  7671. #define EXTI_EMR1_EM18_Msk (0x1UL << EXTI_EMR1_EM18_Pos) /*!< 0x00040000 */
  7672. #define EXTI_EMR1_EM18 EXTI_EMR1_EM18_Msk /*!< Event Mask on line 18 */
  7673. #define EXTI_EMR1_EM20_Pos (20U)
  7674. #define EXTI_EMR1_EM20_Msk (0x1UL << EXTI_EMR1_EM20_Pos) /*!< 0x00100000 */
  7675. #define EXTI_EMR1_EM20 EXTI_EMR1_EM20_Msk /*!< Event Mask on line 20 */
  7676. #define EXTI_EMR1_EM21_Pos (21U)
  7677. #define EXTI_EMR1_EM21_Msk (0x1UL << EXTI_EMR1_EM21_Pos) /*!< 0x00200000 */
  7678. #define EXTI_EMR1_EM21 EXTI_EMR1_EM21_Msk /*!< Event Mask on line 21 */
  7679. #define EXTI_EMR1_EM22_Pos (22U)
  7680. #define EXTI_EMR1_EM22_Msk (0x1UL << EXTI_EMR1_EM22_Pos) /*!< 0x00400000 */
  7681. #define EXTI_EMR1_EM22 EXTI_EMR1_EM22_Msk /*!< Event Mask on line 22 */
  7682. #define EXTI_EMR1_EM23_Pos (23U)
  7683. #define EXTI_EMR1_EM23_Msk (0x1UL << EXTI_EMR1_EM23_Pos) /*!< 0x00800000 */
  7684. #define EXTI_EMR1_EM23 EXTI_EMR1_EM23_Msk /*!< Event Mask on line 23 */
  7685. #define EXTI_EMR1_EM24_Pos (24U)
  7686. #define EXTI_EMR1_EM24_Msk (0x1UL << EXTI_EMR1_EM24_Pos) /*!< 0x01000000 */
  7687. #define EXTI_EMR1_EM24 EXTI_EMR1_EM24_Msk /*!< Event Mask on line 24 */
  7688. #define EXTI_EMR1_EM25_Pos (25U)
  7689. #define EXTI_EMR1_EM25_Msk (0x1UL << EXTI_EMR1_EM25_Pos) /*!< 0x02000000 */
  7690. #define EXTI_EMR1_EM25 EXTI_EMR1_EM25_Msk /*!< Event Mask on line 25 */
  7691. #define EXTI_EMR1_EM26_Pos (26U)
  7692. #define EXTI_EMR1_EM26_Msk (0x1UL << EXTI_EMR1_EM26_Pos) /*!< 0x04000000 */
  7693. #define EXTI_EMR1_EM26 EXTI_EMR1_EM26_Msk /*!< Event Mask on line 26 */
  7694. #define EXTI_EMR1_EM27_Pos (27U)
  7695. #define EXTI_EMR1_EM27_Msk (0x1UL << EXTI_EMR1_EM27_Pos) /*!< 0x08000000 */
  7696. #define EXTI_EMR1_EM27 EXTI_EMR1_EM27_Msk /*!< Event Mask on line 27 */
  7697. #define EXTI_EMR1_EM28_Pos (28U)
  7698. #define EXTI_EMR1_EM28_Msk (0x1UL << EXTI_EMR1_EM28_Pos) /*!< 0x10000000 */
  7699. #define EXTI_EMR1_EM28 EXTI_EMR1_EM28_Msk /*!< Event Mask on line 28 */
  7700. #define EXTI_EMR1_EM29_Pos (29U)
  7701. #define EXTI_EMR1_EM29_Msk (0x1UL << EXTI_EMR1_EM29_Pos) /*!< 0x20000000 */
  7702. #define EXTI_EMR1_EM29 EXTI_EMR1_EM29_Msk /*!< Event Mask on line 29 */
  7703. #define EXTI_EMR1_EM30_Pos (30U)
  7704. #define EXTI_EMR1_EM30_Msk (0x1UL << EXTI_EMR1_EM30_Pos) /*!< 0x40000000 */
  7705. #define EXTI_EMR1_EM30 EXTI_EMR1_EM30_Msk /*!< Event Mask on line 30 */
  7706. #define EXTI_EMR1_EM31_Pos (31U)
  7707. #define EXTI_EMR1_EM31_Msk (0x1UL << EXTI_EMR1_EM31_Pos) /*!< 0x80000000 */
  7708. #define EXTI_EMR1_EM31 EXTI_EMR1_EM31_Msk /*!< Event Mask on line 31 */
  7709. /******************* Bit definition for EXTI_PR1 register ********************/
  7710. #define EXTI_PR1_PR_Pos (0U)
  7711. #define EXTI_PR1_PR_Msk (0x3FFFFFUL << EXTI_PR1_PR_Pos) /*!< 0x003FFFFF */
  7712. #define EXTI_PR1_PR EXTI_PR1_PR_Msk /*!< Pending bit */
  7713. #define EXTI_PR1_PR0_Pos (0U)
  7714. #define EXTI_PR1_PR0_Msk (0x1UL << EXTI_PR1_PR0_Pos) /*!< 0x00000001 */
  7715. #define EXTI_PR1_PR0 EXTI_PR1_PR0_Msk /*!< Pending bit for line 0 */
  7716. #define EXTI_PR1_PR1_Pos (1U)
  7717. #define EXTI_PR1_PR1_Msk (0x1UL << EXTI_PR1_PR1_Pos) /*!< 0x00000002 */
  7718. #define EXTI_PR1_PR1 EXTI_PR1_PR1_Msk /*!< Pending bit for line 1 */
  7719. #define EXTI_PR1_PR2_Pos (2U)
  7720. #define EXTI_PR1_PR2_Msk (0x1UL << EXTI_PR1_PR2_Pos) /*!< 0x00000004 */
  7721. #define EXTI_PR1_PR2 EXTI_PR1_PR2_Msk /*!< Pending bit for line 2 */
  7722. #define EXTI_PR1_PR3_Pos (3U)
  7723. #define EXTI_PR1_PR3_Msk (0x1UL << EXTI_PR1_PR3_Pos) /*!< 0x00000008 */
  7724. #define EXTI_PR1_PR3 EXTI_PR1_PR3_Msk /*!< Pending bit for line 3 */
  7725. #define EXTI_PR1_PR4_Pos (4U)
  7726. #define EXTI_PR1_PR4_Msk (0x1UL << EXTI_PR1_PR4_Pos) /*!< 0x00000010 */
  7727. #define EXTI_PR1_PR4 EXTI_PR1_PR4_Msk /*!< Pending bit for line 4 */
  7728. #define EXTI_PR1_PR5_Pos (5U)
  7729. #define EXTI_PR1_PR5_Msk (0x1UL << EXTI_PR1_PR5_Pos) /*!< 0x00000020 */
  7730. #define EXTI_PR1_PR5 EXTI_PR1_PR5_Msk /*!< Pending bit for line 5 */
  7731. #define EXTI_PR1_PR6_Pos (6U)
  7732. #define EXTI_PR1_PR6_Msk (0x1UL << EXTI_PR1_PR6_Pos) /*!< 0x00000040 */
  7733. #define EXTI_PR1_PR6 EXTI_PR1_PR6_Msk /*!< Pending bit for line 6 */
  7734. #define EXTI_PR1_PR7_Pos (7U)
  7735. #define EXTI_PR1_PR7_Msk (0x1UL << EXTI_PR1_PR7_Pos) /*!< 0x00000080 */
  7736. #define EXTI_PR1_PR7 EXTI_PR1_PR7_Msk /*!< Pending bit for line 7 */
  7737. #define EXTI_PR1_PR8_Pos (8U)
  7738. #define EXTI_PR1_PR8_Msk (0x1UL << EXTI_PR1_PR8_Pos) /*!< 0x00000100 */
  7739. #define EXTI_PR1_PR8 EXTI_PR1_PR8_Msk /*!< Pending bit for line 8 */
  7740. #define EXTI_PR1_PR9_Pos (9U)
  7741. #define EXTI_PR1_PR9_Msk (0x1UL << EXTI_PR1_PR9_Pos) /*!< 0x00000200 */
  7742. #define EXTI_PR1_PR9 EXTI_PR1_PR9_Msk /*!< Pending bit for line 9 */
  7743. #define EXTI_PR1_PR10_Pos (10U)
  7744. #define EXTI_PR1_PR10_Msk (0x1UL << EXTI_PR1_PR10_Pos) /*!< 0x00000400 */
  7745. #define EXTI_PR1_PR10 EXTI_PR1_PR10_Msk /*!< Pending bit for line 10 */
  7746. #define EXTI_PR1_PR11_Pos (11U)
  7747. #define EXTI_PR1_PR11_Msk (0x1UL << EXTI_PR1_PR11_Pos) /*!< 0x00000800 */
  7748. #define EXTI_PR1_PR11 EXTI_PR1_PR11_Msk /*!< Pending bit for line 11 */
  7749. #define EXTI_PR1_PR12_Pos (12U)
  7750. #define EXTI_PR1_PR12_Msk (0x1UL << EXTI_PR1_PR12_Pos) /*!< 0x00001000 */
  7751. #define EXTI_PR1_PR12 EXTI_PR1_PR12_Msk /*!< Pending bit for line 12 */
  7752. #define EXTI_PR1_PR13_Pos (13U)
  7753. #define EXTI_PR1_PR13_Msk (0x1UL << EXTI_PR1_PR13_Pos) /*!< 0x00002000 */
  7754. #define EXTI_PR1_PR13 EXTI_PR1_PR13_Msk /*!< Pending bit for line 13 */
  7755. #define EXTI_PR1_PR14_Pos (14U)
  7756. #define EXTI_PR1_PR14_Msk (0x1UL << EXTI_PR1_PR14_Pos) /*!< 0x00004000 */
  7757. #define EXTI_PR1_PR14 EXTI_PR1_PR14_Msk /*!< Pending bit for line 14 */
  7758. #define EXTI_PR1_PR15_Pos (15U)
  7759. #define EXTI_PR1_PR15_Msk (0x1UL << EXTI_PR1_PR15_Pos) /*!< 0x00008000 */
  7760. #define EXTI_PR1_PR15 EXTI_PR1_PR15_Msk /*!< Pending bit for line 15 */
  7761. #define EXTI_PR1_PR16_Pos (16U)
  7762. #define EXTI_PR1_PR16_Msk (0x1UL << EXTI_PR1_PR16_Pos) /*!< 0x00010000 */
  7763. #define EXTI_PR1_PR16 EXTI_PR1_PR16_Msk /*!< Pending bit for line 16 */
  7764. #define EXTI_PR1_PR17_Pos (17U)
  7765. #define EXTI_PR1_PR17_Msk (0x1UL << EXTI_PR1_PR17_Pos) /*!< 0x00020000 */
  7766. #define EXTI_PR1_PR17 EXTI_PR1_PR17_Msk /*!< Pending bit for line 17 */
  7767. #define EXTI_PR1_PR18_Pos (18U)
  7768. #define EXTI_PR1_PR18_Msk (0x1UL << EXTI_PR1_PR18_Pos) /*!< 0x00040000 */
  7769. #define EXTI_PR1_PR18 EXTI_PR1_PR18_Msk /*!< Pending bit for line 18 */
  7770. #define EXTI_PR1_PR19_Pos (19U)
  7771. #define EXTI_PR1_PR19_Msk (0x1UL << EXTI_PR1_PR19_Pos) /*!< 0x00080000 */
  7772. #define EXTI_PR1_PR19 EXTI_PR1_PR19_Msk /*!< Pending bit for line 19 */
  7773. #define EXTI_PR1_PR20_Pos (20U)
  7774. #define EXTI_PR1_PR20_Msk (0x1UL << EXTI_PR1_PR20_Pos) /*!< 0x00100000 */
  7775. #define EXTI_PR1_PR20 EXTI_PR1_PR20_Msk /*!< Pending bit for line 20 */
  7776. #define EXTI_PR1_PR21_Pos (21U)
  7777. #define EXTI_PR1_PR21_Msk (0x1UL << EXTI_PR1_PR21_Pos) /*!< 0x00200000 */
  7778. #define EXTI_PR1_PR21 EXTI_PR1_PR21_Msk /*!< Pending bit for line 21 */
  7779. /******************* Bit definition for EXTI_IMR2 register *******************/
  7780. #define EXTI_IMR2_IM_Pos (0U)
  7781. #define EXTI_IMR2_IM_Msk (0xFFFF8FFFUL << EXTI_IMR2_IM_Pos) /*!< 0xFFFF8FFF */
  7782. #define EXTI_IMR2_IM EXTI_IMR2_IM_Msk /*!< Interrupt Mask */
  7783. #define EXTI_IMR2_IM32_Pos (0U)
  7784. #define EXTI_IMR2_IM32_Msk (0x1UL << EXTI_IMR2_IM32_Pos) /*!< 0x00000001 */
  7785. #define EXTI_IMR2_IM32 EXTI_IMR2_IM32_Msk /*!< Interrupt Mask on line 32 */
  7786. #define EXTI_IMR2_IM33_Pos (1U)
  7787. #define EXTI_IMR2_IM33_Msk (0x1UL << EXTI_IMR2_IM33_Pos) /*!< 0x00000002 */
  7788. #define EXTI_IMR2_IM33 EXTI_IMR2_IM33_Msk /*!< Interrupt Mask on line 33 */
  7789. #define EXTI_IMR2_IM34_Pos (2U)
  7790. #define EXTI_IMR2_IM34_Msk (0x1UL << EXTI_IMR2_IM34_Pos) /*!< 0x00000004 */
  7791. #define EXTI_IMR2_IM34 EXTI_IMR2_IM34_Msk /*!< Interrupt Mask on line 34 */
  7792. #define EXTI_IMR2_IM35_Pos (3U)
  7793. #define EXTI_IMR2_IM35_Msk (0x1UL << EXTI_IMR2_IM35_Pos) /*!< 0x00000008 */
  7794. #define EXTI_IMR2_IM35 EXTI_IMR2_IM35_Msk /*!< Interrupt Mask on line 35 */
  7795. #define EXTI_IMR2_IM36_Pos (4U)
  7796. #define EXTI_IMR2_IM36_Msk (0x1UL << EXTI_IMR2_IM36_Pos) /*!< 0x00000010 */
  7797. #define EXTI_IMR2_IM36 EXTI_IMR2_IM36_Msk /*!< Interrupt Mask on line 36 */
  7798. #define EXTI_IMR2_IM37_Pos (5U)
  7799. #define EXTI_IMR2_IM37_Msk (0x1UL << EXTI_IMR2_IM37_Pos) /*!< 0x00000020 */
  7800. #define EXTI_IMR2_IM37 EXTI_IMR2_IM37_Msk /*!< Interrupt Mask on line 37 */
  7801. #define EXTI_IMR2_IM38_Pos (6U)
  7802. #define EXTI_IMR2_IM38_Msk (0x1UL << EXTI_IMR2_IM38_Pos) /*!< 0x00000040 */
  7803. #define EXTI_IMR2_IM38 EXTI_IMR2_IM38_Msk /*!< Interrupt Mask on line 38 */
  7804. #define EXTI_IMR2_IM39_Pos (7U)
  7805. #define EXTI_IMR2_IM39_Msk (0x1UL << EXTI_IMR2_IM39_Pos) /*!< 0x00000080 */
  7806. #define EXTI_IMR2_IM39 EXTI_IMR2_IM39_Msk /*!< Interrupt Mask on line 39 */
  7807. #define EXTI_IMR2_IM40_Pos (8U)
  7808. #define EXTI_IMR2_IM40_Msk (0x1UL << EXTI_IMR2_IM40_Pos) /*!< 0x00000100 */
  7809. #define EXTI_IMR2_IM40 EXTI_IMR2_IM40_Msk /*!< Interrupt Mask on line 40 */
  7810. #define EXTI_IMR2_IM41_Pos (9U)
  7811. #define EXTI_IMR2_IM41_Msk (0x1UL << EXTI_IMR2_IM41_Pos) /*!< 0x00000200 */
  7812. #define EXTI_IMR2_IM41 EXTI_IMR2_IM41_Msk /*!< Interrupt Mask on line 41 */
  7813. #define EXTI_IMR2_IM42_Pos (10U)
  7814. #define EXTI_IMR2_IM42_Msk (0x1UL << EXTI_IMR2_IM42_Pos) /*!< 0x00000400 */
  7815. #define EXTI_IMR2_IM42 EXTI_IMR2_IM42_Msk /*!< Interrupt Mask on line 42 */
  7816. #define EXTI_IMR2_IM43_Pos (11U)
  7817. #define EXTI_IMR2_IM43_Msk (0x1UL << EXTI_IMR2_IM43_Pos) /*!< 0x00000800 */
  7818. #define EXTI_IMR2_IM43 EXTI_IMR2_IM43_Msk /*!< Interrupt Mask on line 43 */
  7819. #define EXTI_IMR2_IM47_Pos (15U)
  7820. #define EXTI_IMR2_IM47_Msk (0x1UL << EXTI_IMR2_IM47_Pos) /*!< 0x00008000 */
  7821. #define EXTI_IMR2_IM47 EXTI_IMR2_IM47_Msk /*!< Interrupt Mask on line 47 */
  7822. #define EXTI_IMR2_IM48_Pos (16U)
  7823. #define EXTI_IMR2_IM48_Msk (0x1UL << EXTI_IMR2_IM48_Pos) /*!< 0x00010000 */
  7824. #define EXTI_IMR2_IM48 EXTI_IMR2_IM48_Msk /*!< Interrupt Mask on line 48 */
  7825. #define EXTI_IMR2_IM49_Pos (17U)
  7826. #define EXTI_IMR2_IM49_Msk (0x1UL << EXTI_IMR2_IM49_Pos) /*!< 0x00020000 */
  7827. #define EXTI_IMR2_IM49 EXTI_IMR2_IM49_Msk /*!< Interrupt Mask on line 49 */
  7828. #define EXTI_IMR2_IM50_Pos (18U)
  7829. #define EXTI_IMR2_IM50_Msk (0x1UL << EXTI_IMR2_IM50_Pos) /*!< 0x00040000 */
  7830. #define EXTI_IMR2_IM50 EXTI_IMR2_IM50_Msk /*!< Interrupt Mask on line 50 */
  7831. #define EXTI_IMR2_IM51_Pos (19U)
  7832. #define EXTI_IMR2_IM51_Msk (0x1UL << EXTI_IMR2_IM51_Pos) /*!< 0x00080000 */
  7833. #define EXTI_IMR2_IM51 EXTI_IMR2_IM51_Msk /*!< Interrupt Mask on line 51 */
  7834. #define EXTI_IMR2_IM52_Pos (20U)
  7835. #define EXTI_IMR2_IM52_Msk (0x1UL << EXTI_IMR2_IM52_Pos) /*!< 0x00100000 */
  7836. #define EXTI_IMR2_IM52 EXTI_IMR2_IM52_Msk /*!< Interrupt Mask on line 52 */
  7837. #define EXTI_IMR2_IM53_Pos (21U)
  7838. #define EXTI_IMR2_IM53_Msk (0x1UL << EXTI_IMR2_IM53_Pos) /*!< 0x00200000 */
  7839. #define EXTI_IMR2_IM53 EXTI_IMR2_IM53_Msk /*!< Interrupt Mask on line 53 */
  7840. #define EXTI_IMR2_IM54_Pos (22U)
  7841. #define EXTI_IMR2_IM54_Msk (0x1UL << EXTI_IMR2_IM54_Pos) /*!< 0x00400000 */
  7842. #define EXTI_IMR2_IM54 EXTI_IMR2_IM54_Msk /*!< Interrupt Mask on line 54 */
  7843. #define EXTI_IMR2_IM55_Pos (23U)
  7844. #define EXTI_IMR2_IM55_Msk (0x1UL << EXTI_IMR2_IM55_Pos) /*!< 0x00800000 */
  7845. #define EXTI_IMR2_IM55 EXTI_IMR2_IM55_Msk /*!< Interrupt Mask on line 55 */
  7846. #define EXTI_IMR2_IM56_Pos (24U)
  7847. #define EXTI_IMR2_IM56_Msk (0x1UL << EXTI_IMR2_IM56_Pos) /*!< 0x01000000 */
  7848. #define EXTI_IMR2_IM56 EXTI_IMR2_IM56_Msk /*!< Interrupt Mask on line 56 */
  7849. #define EXTI_IMR2_IM57_Pos (25U)
  7850. #define EXTI_IMR2_IM57_Msk (0x1UL << EXTI_IMR2_IM57_Pos) /*!< 0x02000000 */
  7851. #define EXTI_IMR2_IM57 EXTI_IMR2_IM57_Msk /*!< Interrupt Mask on line 57 */
  7852. #define EXTI_IMR2_IM58_Pos (26U)
  7853. #define EXTI_IMR2_IM58_Msk (0x1UL << EXTI_IMR2_IM58_Pos) /*!< 0x04000000 */
  7854. #define EXTI_IMR2_IM58 EXTI_IMR2_IM58_Msk /*!< Interrupt Mask on line 58 */
  7855. #define EXTI_IMR2_IM59_Pos (27U)
  7856. #define EXTI_IMR2_IM59_Msk (0x1UL << EXTI_IMR2_IM59_Pos) /*!< 0x08000000 */
  7857. #define EXTI_IMR2_IM59 EXTI_IMR2_IM59_Msk /*!< Interrupt Mask on line 59 */
  7858. #define EXTI_IMR2_IM60_Pos (28U)
  7859. #define EXTI_IMR2_IM60_Msk (0x1UL << EXTI_IMR2_IM60_Pos) /*!< 0x10000000 */
  7860. #define EXTI_IMR2_IM60 EXTI_IMR2_IM60_Msk /*!< Interrupt Mask on line 60 */
  7861. #define EXTI_IMR2_IM61_Pos (29U)
  7862. #define EXTI_IMR2_IM61_Msk (0x1UL << EXTI_IMR2_IM61_Pos) /*!< 0x20000000 */
  7863. #define EXTI_IMR2_IM61 EXTI_IMR2_IM61_Msk /*!< Interrupt Mask on line 61 */
  7864. #define EXTI_IMR2_IM62_Pos (30U)
  7865. #define EXTI_IMR2_IM62_Msk (0x1UL << EXTI_IMR2_IM62_Pos) /*!< 0x40000000 */
  7866. #define EXTI_IMR2_IM62 EXTI_IMR2_IM62_Msk /*!< Interrupt Mask on line 62 */
  7867. #define EXTI_IMR2_IM63_Pos (31U)
  7868. #define EXTI_IMR2_IM63_Msk (0x1UL << EXTI_IMR2_IM63_Pos) /*!< 0x80000000 */
  7869. #define EXTI_IMR2_IM63 EXTI_IMR2_IM63_Msk /*!< Interrupt Mask on line 63 */
  7870. /******************* Bit definition for EXTI_EMR2 register *******************/
  7871. #define EXTI_EMR2_EM_Pos (0U)
  7872. #define EXTI_EMR2_EM_Msk (0xFFFF8FFFUL << EXTI_EMR2_EM_Pos) /*!< 0xFFFF8FFF */
  7873. #define EXTI_EMR2_EM EXTI_EMR2_EM_Msk /*!< Event Mask */
  7874. #define EXTI_EMR2_EM32_Pos (0U)
  7875. #define EXTI_EMR2_EM32_Msk (0x1UL << EXTI_EMR2_EM32_Pos) /*!< 0x00000001 */
  7876. #define EXTI_EMR2_EM32 EXTI_EMR2_EM32_Msk /*!< Event Mask on line 32*/
  7877. #define EXTI_EMR2_EM33_Pos (1U)
  7878. #define EXTI_EMR2_EM33_Msk (0x1UL << EXTI_EMR2_EM33_Pos) /*!< 0x00000002 */
  7879. #define EXTI_EMR2_EM33 EXTI_EMR2_EM33_Msk /*!< Event Mask on line 33*/
  7880. #define EXTI_EMR2_EM34_Pos (2U)
  7881. #define EXTI_EMR2_EM34_Msk (0x1UL << EXTI_EMR2_EM34_Pos) /*!< 0x00000004 */
  7882. #define EXTI_EMR2_EM34 EXTI_EMR2_EM34_Msk /*!< Event Mask on line 34*/
  7883. #define EXTI_EMR2_EM35_Pos (3U)
  7884. #define EXTI_EMR2_EM35_Msk (0x1UL << EXTI_EMR2_EM35_Pos) /*!< 0x00000008 */
  7885. #define EXTI_EMR2_EM35 EXTI_EMR2_EM35_Msk /*!< Event Mask on line 35*/
  7886. #define EXTI_EMR2_EM36_Pos (4U)
  7887. #define EXTI_EMR2_EM36_Msk (0x1UL << EXTI_EMR2_EM36_Pos) /*!< 0x00000010 */
  7888. #define EXTI_EMR2_EM36 EXTI_EMR2_EM36_Msk /*!< Event Mask on line 36*/
  7889. #define EXTI_EMR2_EM37_Pos (5U)
  7890. #define EXTI_EMR2_EM37_Msk (0x1UL << EXTI_EMR2_EM37_Pos) /*!< 0x00000020 */
  7891. #define EXTI_EMR2_EM37 EXTI_EMR2_EM37_Msk /*!< Event Mask on line 37*/
  7892. #define EXTI_EMR2_EM38_Pos (6U)
  7893. #define EXTI_EMR2_EM38_Msk (0x1UL << EXTI_EMR2_EM38_Pos) /*!< 0x00000040 */
  7894. #define EXTI_EMR2_EM38 EXTI_EMR2_EM38_Msk /*!< Event Mask on line 38*/
  7895. #define EXTI_EMR2_EM39_Pos (7U)
  7896. #define EXTI_EMR2_EM39_Msk (0x1UL << EXTI_EMR2_EM39_Pos) /*!< 0x00000080 */
  7897. #define EXTI_EMR2_EM39 EXTI_EMR2_EM39_Msk /*!< Event Mask on line 39*/
  7898. #define EXTI_EMR2_EM40_Pos (8U)
  7899. #define EXTI_EMR2_EM40_Msk (0x1UL << EXTI_EMR2_EM40_Pos) /*!< 0x00000100 */
  7900. #define EXTI_EMR2_EM40 EXTI_EMR2_EM40_Msk /*!< Event Mask on line 40*/
  7901. #define EXTI_EMR2_EM41_Pos (9U)
  7902. #define EXTI_EMR2_EM41_Msk (0x1UL << EXTI_EMR2_EM41_Pos) /*!< 0x00000200 */
  7903. #define EXTI_EMR2_EM41 EXTI_EMR2_EM41_Msk /*!< Event Mask on line 41*/
  7904. #define EXTI_EMR2_EM42_Pos (10U)
  7905. #define EXTI_EMR2_EM42_Msk (0x1UL << EXTI_EMR2_EM42_Pos) /*!< 0x00000400 */
  7906. #define EXTI_EMR2_EM42 EXTI_EMR2_EM42_Msk /*!< Event Mask on line 42 */
  7907. #define EXTI_EMR2_EM43_Pos (11U)
  7908. #define EXTI_EMR2_EM43_Msk (0x1UL << EXTI_EMR2_EM43_Pos) /*!< 0x00000800 */
  7909. #define EXTI_EMR2_EM43 EXTI_EMR2_EM43_Msk /*!< Event Mask on line 43 */
  7910. #define EXTI_EMR2_EM47_Pos (15U)
  7911. #define EXTI_EMR2_EM47_Msk (0x1UL << EXTI_EMR2_EM47_Pos) /*!< 0x00008000 */
  7912. #define EXTI_EMR2_EM47 EXTI_EMR2_EM47_Msk /*!< Event Mask on line 47 */
  7913. #define EXTI_EMR2_EM48_Pos (16U)
  7914. #define EXTI_EMR2_EM48_Msk (0x1UL << EXTI_EMR2_EM48_Pos) /*!< 0x00010000 */
  7915. #define EXTI_EMR2_EM48 EXTI_EMR2_EM48_Msk /*!< Event Mask on line 48 */
  7916. #define EXTI_EMR2_EM49_Pos (17U)
  7917. #define EXTI_EMR2_EM49_Msk (0x1UL << EXTI_EMR2_EM49_Pos) /*!< 0x00020000 */
  7918. #define EXTI_EMR2_EM49 EXTI_EMR2_EM49_Msk /*!< Event Mask on line 49 */
  7919. #define EXTI_EMR2_EM50_Pos (18U)
  7920. #define EXTI_EMR2_EM50_Msk (0x1UL << EXTI_EMR2_EM50_Pos) /*!< 0x00040000 */
  7921. #define EXTI_EMR2_EM50 EXTI_EMR2_EM50_Msk /*!< Event Mask on line 50 */
  7922. #define EXTI_EMR2_EM51_Pos (19U)
  7923. #define EXTI_EMR2_EM51_Msk (0x1UL << EXTI_EMR2_EM51_Pos) /*!< 0x00080000 */
  7924. #define EXTI_EMR2_EM51 EXTI_EMR2_EM51_Msk /*!< Event Mask on line 51 */
  7925. #define EXTI_EMR2_EM52_Pos (20U)
  7926. #define EXTI_EMR2_EM52_Msk (0x1UL << EXTI_EMR2_EM52_Pos) /*!< 0x00100000 */
  7927. #define EXTI_EMR2_EM52 EXTI_EMR2_EM52_Msk /*!< Event Mask on line 52 */
  7928. #define EXTI_EMR2_EM53_Pos (21U)
  7929. #define EXTI_EMR2_EM53_Msk (0x1UL << EXTI_EMR2_EM53_Pos) /*!< 0x00200000 */
  7930. #define EXTI_EMR2_EM53 EXTI_EMR2_EM53_Msk /*!< Event Mask on line 53 */
  7931. #define EXTI_EMR2_EM54_Pos (22U)
  7932. #define EXTI_EMR2_EM54_Msk (0x1UL << EXTI_EMR2_EM54_Pos) /*!< 0x00400000 */
  7933. #define EXTI_EMR2_EM54 EXTI_EMR2_EM54_Msk /*!< Event Mask on line 54 */
  7934. #define EXTI_EMR2_EM55_Pos (23U)
  7935. #define EXTI_EMR2_EM55_Msk (0x1UL << EXTI_EMR2_EM55_Pos) /*!< 0x00800000 */
  7936. #define EXTI_EMR2_EM55 EXTI_EMR2_EM55_Msk /*!< Event Mask on line 55 */
  7937. #define EXTI_EMR2_EM56_Pos (24U)
  7938. #define EXTI_EMR2_EM56_Msk (0x1UL << EXTI_EMR2_EM56_Pos) /*!< 0x01000000 */
  7939. #define EXTI_EMR2_EM56 EXTI_EMR2_EM56_Msk /*!< Event Mask on line 56 */
  7940. #define EXTI_EMR2_EM57_Pos (25U)
  7941. #define EXTI_EMR2_EM57_Msk (0x1UL << EXTI_EMR2_EM57_Pos) /*!< 0x02000000 */
  7942. #define EXTI_EMR2_EM57 EXTI_EMR2_EM57_Msk /*!< Event Mask on line 57 */
  7943. #define EXTI_EMR2_EM58_Pos (26U)
  7944. #define EXTI_EMR2_EM58_Msk (0x1UL << EXTI_EMR2_EM58_Pos) /*!< 0x04000000 */
  7945. #define EXTI_EMR2_EM58 EXTI_EMR2_EM58_Msk /*!< Event Mask on line 58 */
  7946. #define EXTI_EMR2_EM59_Pos (27U)
  7947. #define EXTI_EMR2_EM59_Msk (0x1UL << EXTI_EMR2_EM59_Pos) /*!< 0x08000000 */
  7948. #define EXTI_EMR2_EM59 EXTI_EMR2_EM59_Msk /*!< Event Mask on line 59 */
  7949. #define EXTI_EMR2_EM60_Pos (28U)
  7950. #define EXTI_EMR2_EM60_Msk (0x1UL << EXTI_EMR2_EM60_Pos) /*!< 0x10000000 */
  7951. #define EXTI_EMR2_EM60 EXTI_EMR2_EM60_Msk /*!< Event Mask on line 60 */
  7952. #define EXTI_EMR2_EM61_Pos (29U)
  7953. #define EXTI_EMR2_EM61_Msk (0x1UL << EXTI_EMR2_EM61_Pos) /*!< 0x20000000 */
  7954. #define EXTI_EMR2_EM61 EXTI_EMR2_EM61_Msk /*!< Event Mask on line 61 */
  7955. #define EXTI_EMR2_EM62_Pos (30U)
  7956. #define EXTI_EMR2_EM62_Msk (0x1UL << EXTI_EMR2_EM62_Pos) /*!< 0x40000000 */
  7957. #define EXTI_EMR2_EM62 EXTI_EMR2_EM62_Msk /*!< Event Mask on line 62 */
  7958. #define EXTI_EMR2_EM63_Pos (31U)
  7959. #define EXTI_EMR2_EM63_Msk (0x1UL << EXTI_EMR2_EM63_Pos) /*!< 0x80000000 */
  7960. #define EXTI_EMR2_EM63 EXTI_EMR2_EM63_Msk /*!< Event Mask on line 63 */
  7961. /******************* Bit definition for EXTI_PR2 register ********************/
  7962. #define EXTI_PR2_PR_Pos (17U)
  7963. #define EXTI_PR2_PR_Msk (0x5UL << EXTI_PR2_PR_Pos) /*!< 0x000A0000 */
  7964. #define EXTI_PR2_PR EXTI_PR2_PR_Msk /*!< Pending bit */
  7965. #define EXTI_PR2_PR49_Pos (17U)
  7966. #define EXTI_PR2_PR49_Msk (0x1UL << EXTI_PR2_PR49_Pos) /*!< 0x00020000 */
  7967. #define EXTI_PR2_PR49 EXTI_PR2_PR49_Msk /*!< Pending bit for line 49 */
  7968. #define EXTI_PR2_PR51_Pos (19U)
  7969. #define EXTI_PR2_PR51_Msk (0x1UL << EXTI_PR2_PR51_Pos) /*!< 0x00080000 */
  7970. #define EXTI_PR2_PR51 EXTI_PR2_PR51_Msk /*!< Pending bit for line 51 */
  7971. /******************* Bit definition for EXTI_IMR3 register *******************/
  7972. #define EXTI_IMR3_IM_Pos (0U)
  7973. #define EXTI_IMR3_IM_Msk (0x001A527FFUL << EXTI_IMR3_IM_Pos) /*!< 0x001A527FF */
  7974. #define EXTI_IMR3_IM EXTI_IMR3_IM_Msk /*!< Interrupt Mask */
  7975. #define EXTI_IMR3_IM64_Pos (0U)
  7976. #define EXTI_IMR3_IM64_Msk (0x1UL << EXTI_IMR3_IM64_Pos) /*!< 0x00000001 */
  7977. #define EXTI_IMR3_IM64 EXTI_IMR3_IM64_Msk /*!< Interrupt Mask on line 64 */
  7978. #define EXTI_IMR3_IM65_Pos (1U)
  7979. #define EXTI_IMR3_IM65_Msk (0x1UL << EXTI_IMR3_IM65_Pos) /*!< 0x00000002 */
  7980. #define EXTI_IMR3_IM65 EXTI_IMR3_IM65_Msk /*!< Interrupt Mask on line 65 */
  7981. #define EXTI_IMR3_IM66_Pos (2U)
  7982. #define EXTI_IMR3_IM66_Msk (0x1UL << EXTI_IMR3_IM66_Pos) /*!< 0x00000004 */
  7983. #define EXTI_IMR3_IM66 EXTI_IMR3_IM66_Msk /*!< Interrupt Mask on line 66 */
  7984. #define EXTI_IMR3_IM67_Pos (3U)
  7985. #define EXTI_IMR3_IM67_Msk (0x1UL << EXTI_IMR3_IM67_Pos) /*!< 0x00000008 */
  7986. #define EXTI_IMR3_IM67 EXTI_IMR3_IM67_Msk /*!< Interrupt Mask on line 67 */
  7987. #define EXTI_IMR3_IM68_Pos (4U)
  7988. #define EXTI_IMR3_IM68_Msk (0x1UL << EXTI_IMR3_IM68_Pos) /*!< 0x00000010 */
  7989. #define EXTI_IMR3_IM68 EXTI_IMR3_IM68_Msk /*!< Interrupt Mask on line 68 */
  7990. #define EXTI_IMR3_IM69_Pos (5U)
  7991. #define EXTI_IMR3_IM69_Msk (0x1UL << EXTI_IMR3_IM69_Pos) /*!< 0x00000020 */
  7992. #define EXTI_IMR3_IM69 EXTI_IMR3_IM69_Msk /*!< Interrupt Mask on line 69 */
  7993. #define EXTI_IMR3_IM70_Pos (6U)
  7994. #define EXTI_IMR3_IM70_Msk (0x1UL << EXTI_IMR3_IM70_Pos) /*!< 0x00000040 */
  7995. #define EXTI_IMR3_IM70 EXTI_IMR3_IM70_Msk /*!< Interrupt Mask on line 70 */
  7996. #define EXTI_IMR3_IM71_Pos (7U)
  7997. #define EXTI_IMR3_IM71_Msk (0x1UL << EXTI_IMR3_IM71_Pos) /*!< 0x00000080 */
  7998. #define EXTI_IMR3_IM71 EXTI_IMR3_IM71_Msk /*!< Interrupt Mask on line 71 */
  7999. #define EXTI_IMR3_IM72_Pos (8U)
  8000. #define EXTI_IMR3_IM72_Msk (0x1UL << EXTI_IMR3_IM72_Pos) /*!< 0x00000100 */
  8001. #define EXTI_IMR3_IM72 EXTI_IMR3_IM72_Msk /*!< Interrupt Mask on line 72 */
  8002. #define EXTI_IMR3_IM73_Pos (9U)
  8003. #define EXTI_IMR3_IM73_Msk (0x1UL << EXTI_IMR3_IM73_Pos) /*!< 0x00000200 */
  8004. #define EXTI_IMR3_IM73 EXTI_IMR3_IM73_Msk /*!< Interrupt Mask on line 73 */
  8005. #define EXTI_IMR3_IM74_Pos (10U)
  8006. #define EXTI_IMR3_IM74_Msk (0x1UL << EXTI_IMR3_IM74_Pos) /*!< 0x00000400 */
  8007. #define EXTI_IMR3_IM74 EXTI_IMR3_IM74_Msk /*!< Interrupt Mask on line 74 */
  8008. #define EXTI_IMR3_IM77_Pos (13U)
  8009. #define EXTI_IMR3_IM77_Msk (0x1UL << EXTI_IMR3_IM77_Pos) /*!< 0x00002000 */
  8010. #define EXTI_IMR3_IM77 EXTI_IMR3_IM77_Msk /*!< Interrupt Mask on line 77 */
  8011. #define EXTI_IMR3_IM80_Pos (16U)
  8012. #define EXTI_IMR3_IM80_Msk (0x1UL << EXTI_IMR3_IM80_Pos) /*!< 0x00010000 */
  8013. #define EXTI_IMR3_IM80 EXTI_IMR3_IM80_Msk /*!< Interrupt Mask on line 80 */
  8014. #define EXTI_IMR3_IM82_Pos (18U)
  8015. #define EXTI_IMR3_IM82_Msk (0x1UL << EXTI_IMR3_IM82_Pos) /*!< 0x00040000 */
  8016. #define EXTI_IMR3_IM82 EXTI_IMR3_IM82_Msk /*!< Interrupt Mask on line 82 */
  8017. #define EXTI_IMR3_IM85_Pos (21U)
  8018. #define EXTI_IMR3_IM85_Msk (0x1UL << EXTI_IMR3_IM85_Pos) /*!< 0x00200000 */
  8019. #define EXTI_IMR3_IM85 EXTI_IMR3_IM85_Msk /*!< Interrupt Mask on line 85 */
  8020. #define EXTI_IMR3_IM87_Pos (23U)
  8021. #define EXTI_IMR3_IM87_Msk (0x1UL << EXTI_IMR3_IM87_Pos) /*!< 0x00800000 */
  8022. #define EXTI_IMR3_IM87 EXTI_IMR3_IM87_Msk /*!< Interrupt Mask on line 87 */
  8023. #define EXTI_IMR3_IM88_Pos (24U)
  8024. #define EXTI_IMR3_IM88_Msk (0x1UL << EXTI_IMR3_IM88_Pos) /*!< 0x01000000 */
  8025. #define EXTI_IMR3_IM88 EXTI_IMR3_IM88_Msk /*!< Interrupt Mask on line 88 */
  8026. /******************* Bit definition for EXTI_EMR3 register *******************/
  8027. #define EXTI_EMR3_EM_Pos (0U)
  8028. #define EXTI_EMR3_EM_Msk (0x01A527FFUL << EXTI_EMR3_EM_Pos) /*!< 0x01A527FF */
  8029. #define EXTI_EMR3_EM EXTI_EMR3_EM_Msk /*!< Event Mask */
  8030. #define EXTI_EMR3_EM64_Pos (0U)
  8031. #define EXTI_EMR3_EM64_Msk (0x1UL << EXTI_EMR3_EM64_Pos) /*!< 0x00000001 */
  8032. #define EXTI_EMR3_EM64 EXTI_EMR3_EM64_Msk /*!< Event Mask on line 64*/
  8033. #define EXTI_EMR3_EM65_Pos (1U)
  8034. #define EXTI_EMR3_EM65_Msk (0x1UL << EXTI_EMR3_EM65_Pos) /*!< 0x00000002 */
  8035. #define EXTI_EMR3_EM65 EXTI_EMR3_EM65_Msk /*!< Event Mask on line 65*/
  8036. #define EXTI_EMR3_EM66_Pos (2U)
  8037. #define EXTI_EMR3_EM66_Msk (0x1UL << EXTI_EMR3_EM66_Pos) /*!< 0x00000004 */
  8038. #define EXTI_EMR3_EM66 EXTI_EMR3_EM66_Msk /*!< Event Mask on line 66*/
  8039. #define EXTI_EMR3_EM67_Pos (3U)
  8040. #define EXTI_EMR3_EM67_Msk (0x1UL << EXTI_EMR3_EM67_Pos) /*!< 0x00000008 */
  8041. #define EXTI_EMR3_EM67 EXTI_EMR3_EM67_Msk /*!< Event Mask on line 67*/
  8042. #define EXTI_EMR3_EM68_Pos (4U)
  8043. #define EXTI_EMR3_EM68_Msk (0x1UL << EXTI_EMR3_EM68_Pos) /*!< 0x00000010 */
  8044. #define EXTI_EMR3_EM68 EXTI_EMR3_EM68_Msk /*!< Event Mask on line 68*/
  8045. #define EXTI_EMR3_EM69_Pos (5U)
  8046. #define EXTI_EMR3_EM69_Msk (0x1UL << EXTI_EMR3_EM69_Pos) /*!< 0x00000020 */
  8047. #define EXTI_EMR3_EM69 EXTI_EMR3_EM69_Msk /*!< Event Mask on line 69*/
  8048. #define EXTI_EMR3_EM70_Pos (6U)
  8049. #define EXTI_EMR3_EM70_Msk (0x1UL << EXTI_EMR3_EM70_Pos) /*!< 0x00000040 */
  8050. #define EXTI_EMR3_EM70 EXTI_EMR3_EM70_Msk /*!< Event Mask on line 70*/
  8051. #define EXTI_EMR3_EM71_Pos (7U)
  8052. #define EXTI_EMR3_EM71_Msk (0x1UL << EXTI_EMR3_EM71_Pos) /*!< 0x00000080 */
  8053. #define EXTI_EMR3_EM71 EXTI_EMR3_EM71_Msk /*!< Event Mask on line 71*/
  8054. #define EXTI_EMR3_EM72_Pos (8U)
  8055. #define EXTI_EMR3_EM72_Msk (0x1UL << EXTI_EMR3_EM72_Pos) /*!< 0x00000100 */
  8056. #define EXTI_EMR3_EM72 EXTI_EMR3_EM72_Msk /*!< Event Mask on line 72*/
  8057. #define EXTI_EMR3_EM73_Pos (9U)
  8058. #define EXTI_EMR3_EM73_Msk (0x1UL << EXTI_EMR3_EM73_Pos) /*!< 0x00000200 */
  8059. #define EXTI_EMR3_EM73 EXTI_EMR3_EM73_Msk /*!< Event Mask on line 73*/
  8060. #define EXTI_EMR3_EM74_Pos (10U)
  8061. #define EXTI_EMR3_EM74_Msk (0x1UL << EXTI_EMR3_EM74_Pos) /*!< 0x00000400 */
  8062. #define EXTI_EMR3_EM74 EXTI_EMR3_EM74_Msk /*!< Event Mask on line 74 */
  8063. #define EXTI_EMR3_EM77_Pos (13U)
  8064. #define EXTI_EMR3_EM77_Msk (0x1UL << EXTI_EMR3_EM77_Pos) /*!< 0x00002000 */
  8065. #define EXTI_EMR3_EM77 EXTI_EMR3_EM77_Msk /*!< Event Mask on line 77 */
  8066. #define EXTI_EMR3_EM80_Pos (16U)
  8067. #define EXTI_EMR3_EM80_Msk (0x1UL << EXTI_EMR3_EM80_Pos) /*!< 0x00010000 */
  8068. #define EXTI_EMR3_EM80 EXTI_EMR3_EM80_Msk /*!< Event Mask on line 80 */
  8069. #define EXTI_EMR3_EM81_Pos (17U)
  8070. #define EXTI_EMR3_EM81_Msk (0x1UL << EXTI_EMR3_EM81_Pos) /*!< 0x00020000 */
  8071. #define EXTI_EMR3_EM81 EXTI_EMR3_EM81_Msk /*!< Event Mask on line 81 */
  8072. #define EXTI_EMR3_EM82_Pos (18U)
  8073. #define EXTI_EMR3_EM82_Msk (0x1UL << EXTI_EMR3_EM82_Pos) /*!< 0x00040000 */
  8074. #define EXTI_EMR3_EM82 EXTI_EMR3_EM82_Msk /*!< Event Mask on line 82 */
  8075. #define EXTI_EMR3_EM85_Pos (21U)
  8076. #define EXTI_EMR3_EM85_Msk (0x1UL << EXTI_EMR3_EM85_Pos) /*!< 0x00200000 */
  8077. #define EXTI_EMR3_EM85 EXTI_EMR3_EM85_Msk /*!< Event Mask on line 85 */
  8078. #define EXTI_EMR3_EM87_Pos (23U)
  8079. #define EXTI_EMR3_EM87_Msk (0x1UL << EXTI_EMR3_EM87_Pos) /*!< 0x00800000 */
  8080. #define EXTI_EMR3_EM87 EXTI_EMR3_EM87_Msk /*!< Event Mask on line 87 */
  8081. #define EXTI_EMR3_EM88_Pos (24U)
  8082. #define EXTI_EMR3_EM88_Msk (0x1UL << EXTI_EMR3_EM88_Pos) /*!< 0x01000000 */
  8083. #define EXTI_EMR3_EM88 EXTI_EMR3_EM88_Msk /*!< Event Mask on line 88 */
  8084. /******************* Bit definition for EXTI_PR3 register ********************/
  8085. #define EXTI_PR3_PR_Pos (18U)
  8086. #define EXTI_PR3_PR_Msk (0x9UL << EXTI_PR3_PR_Pos) /*!< 0x00240000 */
  8087. #define EXTI_PR3_PR EXTI_PR3_PR_Msk /*!< Pending bit */
  8088. #define EXTI_PR3_PR82_Pos (18U)
  8089. #define EXTI_PR3_PR82_Msk (0x1UL << EXTI_PR3_PR82_Pos) /*!< 0x00040000 */
  8090. #define EXTI_PR3_PR82 EXTI_PR3_PR82_Msk /*!< Pending bit for line 82 */
  8091. #define EXTI_PR3_PR85_Pos (21U)
  8092. #define EXTI_PR3_PR85_Msk (0x1UL << EXTI_PR3_PR85_Pos) /*!< 0x00200000 */
  8093. #define EXTI_PR3_PR85 EXTI_PR3_PR85_Msk /*!< Pending bit for line 85 */
  8094. /******************************************************************************/
  8095. /* */
  8096. /* FLASH */
  8097. /* */
  8098. /******************************************************************************/
  8099. /*
  8100. * @brief FLASH Global Defines
  8101. */
  8102. #define FLASH_SECTOR_TOTAL 128U /* 128 sectors */
  8103. #define FLASH_SIZE 0x200000UL /* 2 MB */
  8104. #define FLASH_BANK_SIZE (FLASH_SIZE >> 1) /* 1 MB */
  8105. #define FLASH_SECTOR_SIZE 0x00002000UL /* 8 KB */
  8106. #define FLASH_LATENCY_DEFAULT FLASH_ACR_LATENCY_3WS /* FLASH Three Latency cycles */
  8107. #define FLASH_NB_32BITWORD_IN_FLASHWORD 4U /* 128 bits */
  8108. #define DUAL_BANK /* Dual-bank Flash */
  8109. /******************* Bits definition for FLASH_ACR register **********************/
  8110. #define FLASH_ACR_LATENCY_Pos (0U)
  8111. #define FLASH_ACR_LATENCY_Msk (0xFUL << FLASH_ACR_LATENCY_Pos) /*!< 0x0000000F */
  8112. #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk /*!< Read Latency */
  8113. #define FLASH_ACR_LATENCY_0WS (0x00000000UL)
  8114. #define FLASH_ACR_LATENCY_1WS (0x00000001UL)
  8115. #define FLASH_ACR_LATENCY_2WS (0x00000002UL)
  8116. #define FLASH_ACR_LATENCY_3WS (0x00000003UL)
  8117. #define FLASH_ACR_LATENCY_4WS (0x00000004UL)
  8118. #define FLASH_ACR_LATENCY_5WS (0x00000005UL)
  8119. #define FLASH_ACR_LATENCY_6WS (0x00000006UL)
  8120. #define FLASH_ACR_LATENCY_7WS (0x00000007UL)
  8121. #define FLASH_ACR_LATENCY_8WS (0x00000008UL)
  8122. #define FLASH_ACR_LATENCY_9WS (0x00000009UL)
  8123. #define FLASH_ACR_LATENCY_10WS (0x0000000AUL)
  8124. #define FLASH_ACR_LATENCY_11WS (0x0000000BUL)
  8125. #define FLASH_ACR_LATENCY_12WS (0x0000000CUL)
  8126. #define FLASH_ACR_LATENCY_13WS (0x0000000DUL)
  8127. #define FLASH_ACR_LATENCY_14WS (0x0000000EUL)
  8128. #define FLASH_ACR_LATENCY_15WS (0x0000000FUL)
  8129. #define FLASH_ACR_WRHIGHFREQ_Pos (4U)
  8130. #define FLASH_ACR_WRHIGHFREQ_Msk (0x3UL << FLASH_ACR_WRHIGHFREQ_Pos) /*!< 0x00000030 */
  8131. #define FLASH_ACR_WRHIGHFREQ FLASH_ACR_WRHIGHFREQ_Msk /*!< Flash signal delay */
  8132. #define FLASH_ACR_WRHIGHFREQ_0 (0x1UL << FLASH_ACR_WRHIGHFREQ_Pos) /*!< 0x00000010 */
  8133. #define FLASH_ACR_WRHIGHFREQ_1 (0x2UL << FLASH_ACR_WRHIGHFREQ_Pos) /*!< 0x00000020 */
  8134. /******************* Bits definition for FLASH_CR register ***********************/
  8135. #define FLASH_CR_LOCK_Pos (0U)
  8136. #define FLASH_CR_LOCK_Msk (0x1UL << FLASH_CR_LOCK_Pos) /*!< 0x00000001 */
  8137. #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk /*!< Configuration lock bit */
  8138. #define FLASH_CR_PG_Pos (1U)
  8139. #define FLASH_CR_PG_Msk (0x1UL << FLASH_CR_PG_Pos) /*!< 0x00000002 */
  8140. #define FLASH_CR_PG FLASH_CR_PG_Msk /*!< Internal buffer control bit */
  8141. #define FLASH_CR_SER_Pos (2U)
  8142. #define FLASH_CR_SER_Msk (0x1UL << FLASH_CR_SER_Pos) /*!< 0x00000004 */
  8143. #define FLASH_CR_SER FLASH_CR_SER_Msk /*!< Sector erase request */
  8144. #define FLASH_CR_BER_Pos (3U)
  8145. #define FLASH_CR_BER_Msk (0x1UL << FLASH_CR_BER_Pos) /*!< 0x00000008 */
  8146. #define FLASH_CR_BER FLASH_CR_BER_Msk /*!< Bank erase request */
  8147. #define FLASH_CR_FW_Pos (4U)
  8148. #define FLASH_CR_FW_Msk (0x1UL << FLASH_CR_FW_Pos) /*!< 0x00000010 */
  8149. #define FLASH_CR_FW FLASH_CR_FW_Msk /*!< Write forcing control bit */
  8150. #define FLASH_CR_START_Pos (5U)
  8151. #define FLASH_CR_START_Msk (0x1UL << FLASH_CR_START_Pos) /*!< 0x00000020 */
  8152. #define FLASH_CR_START FLASH_CR_START_Msk /*!< Erase start control bit */
  8153. #define FLASH_CR_SNB_Pos (6U)
  8154. #define FLASH_CR_SNB_Msk (0x7FUL << FLASH_CR_SNB_Pos) /*!< 0x00001FC0 */
  8155. #define FLASH_CR_SNB FLASH_CR_SNB_Msk /*!< Sector erase selection number */
  8156. #define FLASH_CR_SNB_0 (0x01UL << FLASH_CR_SNB_Pos) /*!< 0x00000040 */
  8157. #define FLASH_CR_SNB_1 (0x02UL << FLASH_CR_SNB_Pos) /*!< 0x00000080 */
  8158. #define FLASH_CR_SNB_2 (0x04UL << FLASH_CR_SNB_Pos) /*!< 0x00000100 */
  8159. #define FLASH_CR_SNB_3 (0x08UL << FLASH_CR_SNB_Pos) /*!< 0x00000200 */
  8160. #define FLASH_CR_SNB_4 (0x10UL << FLASH_CR_SNB_Pos) /*!< 0x00000400 */
  8161. #define FLASH_CR_SNB_5 (0x20UL << FLASH_CR_SNB_Pos) /*!< 0x00000800 */
  8162. #define FLASH_CR_SNB_6 (0x40UL << FLASH_CR_SNB_Pos) /*!< 0x00001000 */
  8163. #define FLASH_CR_CRC_EN_Pos (15U)
  8164. #define FLASH_CR_CRC_EN_Msk (0x1UL << FLASH_CR_CRC_EN_Pos) /*!< 0x00008000 */
  8165. #define FLASH_CR_CRC_EN FLASH_CR_CRC_EN_Msk /*!< CRC control bit */
  8166. #define FLASH_CR_EOPIE_Pos (16U)
  8167. #define FLASH_CR_EOPIE_Msk (0x1UL << FLASH_CR_EOPIE_Pos) /*!< 0x00010000 */
  8168. #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk /*!< End-of-program interrupt control bit */
  8169. #define FLASH_CR_WRPERRIE_Pos (17U)
  8170. #define FLASH_CR_WRPERRIE_Msk (0x1UL << FLASH_CR_WRPERRIE_Pos) /*!< 0x00020000 */
  8171. #define FLASH_CR_WRPERRIE FLASH_CR_WRPERRIE_Msk /*!< Write protection error interrupt enable bit */
  8172. #define FLASH_CR_PGSERRIE_Pos (18U)
  8173. #define FLASH_CR_PGSERRIE_Msk (0x1UL << FLASH_CR_PGSERRIE_Pos) /*!< 0x00040000 */
  8174. #define FLASH_CR_PGSERRIE FLASH_CR_PGSERRIE_Msk /*!< Programming sequence error interrupt enable bit */
  8175. #define FLASH_CR_STRBERRIE_Pos (19U)
  8176. #define FLASH_CR_STRBERRIE_Msk (0x1UL << FLASH_CR_STRBERRIE_Pos) /*!< 0x00080000 */
  8177. #define FLASH_CR_STRBERRIE FLASH_CR_STRBERRIE_Msk /*!< Strobe error interrupt enable bit */
  8178. #define FLASH_CR_INCERRIE_Pos (21U)
  8179. #define FLASH_CR_INCERRIE_Msk (0x1UL << FLASH_CR_INCERRIE_Pos) /*!< 0x00200000 */
  8180. #define FLASH_CR_INCERRIE FLASH_CR_INCERRIE_Msk /*!< Inconsistency error interrupt enable bit */
  8181. #define FLASH_CR_RDPERRIE_Pos (23U)
  8182. #define FLASH_CR_RDPERRIE_Msk (0x1UL << FLASH_CR_RDPERRIE_Pos) /*!< 0x00800000 */
  8183. #define FLASH_CR_RDPERRIE FLASH_CR_RDPERRIE_Msk /*!< Read protection error interrupt enable bit */
  8184. #define FLASH_CR_RDSERRIE_Pos (24U)
  8185. #define FLASH_CR_RDSERRIE_Msk (0x1UL << FLASH_CR_RDSERRIE_Pos) /*!< 0x01000000 */
  8186. #define FLASH_CR_RDSERRIE FLASH_CR_RDSERRIE_Msk /*!< Secure error interrupt enable bit */
  8187. #define FLASH_CR_SNECCERRIE_Pos (25U)
  8188. #define FLASH_CR_SNECCERRIE_Msk (0x1UL << FLASH_CR_SNECCERRIE_Pos) /*!< 0x02000000 */
  8189. #define FLASH_CR_SNECCERRIE FLASH_CR_SNECCERRIE_Msk /*!< ECC single correction error interrupt enable bit */
  8190. #define FLASH_CR_DBECCERRIE_Pos (26U)
  8191. #define FLASH_CR_DBECCERRIE_Msk (0x1UL << FLASH_CR_DBECCERRIE_Pos) /*!< 0x04000000 */
  8192. #define FLASH_CR_DBECCERRIE FLASH_CR_DBECCERRIE_Msk /*!< ECC double detection error interrupt enable bit */
  8193. #define FLASH_CR_CRCENDIE_Pos (27U)
  8194. #define FLASH_CR_CRCENDIE_Msk (0x1UL << FLASH_CR_CRCENDIE_Pos) /*!< 0x08000000 */
  8195. #define FLASH_CR_CRCENDIE FLASH_CR_CRCENDIE_Msk /*!< CRC end of calculation interrupt enable bit */
  8196. #define FLASH_CR_CRCRDERRIE_Pos (28U)
  8197. #define FLASH_CR_CRCRDERRIE_Msk (0x1UL << FLASH_CR_CRCRDERRIE_Pos) /*!< 0x10000000 */
  8198. #define FLASH_CR_CRCRDERRIE FLASH_CR_CRCRDERRIE_Msk /*!< CRC read error interrupt enable bit */
  8199. /******************* Bits definition for FLASH_SR register ***********************/
  8200. #define FLASH_SR_BSY_Pos (0U)
  8201. #define FLASH_SR_BSY_Msk (0x1UL << FLASH_SR_BSY_Pos) /*!< 0x00000001 */
  8202. #define FLASH_SR_BSY FLASH_SR_BSY_Msk /*!< Busy flag */
  8203. #define FLASH_SR_WBNE_Pos (1U)
  8204. #define FLASH_SR_WBNE_Msk (0x1UL << FLASH_SR_WBNE_Pos) /*!< 0x00000002 */
  8205. #define FLASH_SR_WBNE FLASH_SR_WBNE_Msk /*!< Write buffer not empty flag */
  8206. #define FLASH_SR_QW_Pos (2U)
  8207. #define FLASH_SR_QW_Msk (0x1UL << FLASH_SR_QW_Pos) /*!< 0x00000004 */
  8208. #define FLASH_SR_QW FLASH_SR_QW_Msk /*!< Wait queue flag */
  8209. #define FLASH_SR_CRC_BUSY_Pos (3U)
  8210. #define FLASH_SR_CRC_BUSY_Msk (0x1UL << FLASH_SR_CRC_BUSY_Pos) /*!< 0x00000008 */
  8211. #define FLASH_SR_CRC_BUSY FLASH_SR_CRC_BUSY_Msk /*!< CRC busy flag */
  8212. #define FLASH_SR_EOP_Pos (16U)
  8213. #define FLASH_SR_EOP_Msk (0x1UL << FLASH_SR_EOP_Pos) /*!< 0x00010000 */
  8214. #define FLASH_SR_EOP FLASH_SR_EOP_Msk /*!< End-of-program flag */
  8215. #define FLASH_SR_WRPERR_Pos (17U)
  8216. #define FLASH_SR_WRPERR_Msk (0x1UL << FLASH_SR_WRPERR_Pos) /*!< 0x00020000 */
  8217. #define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk /*!< Write protection error flag */
  8218. #define FLASH_SR_PGSERR_Pos (18U)
  8219. #define FLASH_SR_PGSERR_Msk (0x1UL << FLASH_SR_PGSERR_Pos) /*!< 0x00040000 */
  8220. #define FLASH_SR_PGSERR FLASH_SR_PGSERR_Msk /*!< Programming sequence error flag */
  8221. #define FLASH_SR_STRBERR_Pos (19U)
  8222. #define FLASH_SR_STRBERR_Msk (0x1UL << FLASH_SR_STRBERR_Pos) /*!< 0x00080000 */
  8223. #define FLASH_SR_STRBERR FLASH_SR_STRBERR_Msk /*!< Strobe error flag */
  8224. #define FLASH_SR_INCERR_Pos (21U)
  8225. #define FLASH_SR_INCERR_Msk (0x1UL << FLASH_SR_INCERR_Pos) /*!< 0x00200000 */
  8226. #define FLASH_SR_INCERR FLASH_SR_INCERR_Msk /*!< Inconsistency error flag */
  8227. #define FLASH_SR_RDPERR_Pos (23U)
  8228. #define FLASH_SR_RDPERR_Msk (0x1UL << FLASH_SR_RDPERR_Pos) /*!< 0x00800000 */
  8229. #define FLASH_SR_RDPERR FLASH_SR_RDPERR_Msk /*!< Read protection error flag */
  8230. #define FLASH_SR_RDSERR_Pos (24U)
  8231. #define FLASH_SR_RDSERR_Msk (0x1UL << FLASH_SR_RDSERR_Pos) /*!< 0x01000000 */
  8232. #define FLASH_SR_RDSERR FLASH_SR_RDSERR_Msk /*!< Secure error flag */
  8233. #define FLASH_SR_SNECCERR_Pos (25U)
  8234. #define FLASH_SR_SNECCERR_Msk (0x1UL << FLASH_SR_SNECCERR_Pos) /*!< 0x02000000 */
  8235. #define FLASH_SR_SNECCERR FLASH_SR_SNECCERR_Msk /*!< Single correction error flag */
  8236. #define FLASH_SR_DBECCERR_Pos (26U)
  8237. #define FLASH_SR_DBECCERR_Msk (0x1UL << FLASH_SR_DBECCERR_Pos) /*!< 0x04000000 */
  8238. #define FLASH_SR_DBECCERR FLASH_SR_DBECCERR_Msk /*!< ECC double detection error flag */
  8239. #define FLASH_SR_CRCEND_Pos (27U)
  8240. #define FLASH_SR_CRCEND_Msk (0x1UL << FLASH_SR_CRCEND_Pos) /*!< 0x08000000 */
  8241. #define FLASH_SR_CRCEND FLASH_SR_CRCEND_Msk /*!< CRC end of calculation flag */
  8242. #define FLASH_SR_CRCRDERR_Pos (28U)
  8243. #define FLASH_SR_CRCRDERR_Msk (0x1UL << FLASH_SR_CRCRDERR_Pos) /*!< 0x10000000 */
  8244. #define FLASH_SR_CRCRDERR FLASH_SR_CRCRDERR_Msk /*!< CRC read error flag */
  8245. /******************* Bits definition for FLASH_CCR register *******************/
  8246. #define FLASH_CCR_CLR_EOP_Pos (16U)
  8247. #define FLASH_CCR_CLR_EOP_Msk (0x1UL << FLASH_CCR_CLR_EOP_Pos) /*!< 0x00010000 */
  8248. #define FLASH_CCR_CLR_EOP FLASH_CCR_CLR_EOP_Msk /*!< EOP flag clear bit */
  8249. #define FLASH_CCR_CLR_WRPERR_Pos (17U)
  8250. #define FLASH_CCR_CLR_WRPERR_Msk (0x1UL << FLASH_CCR_CLR_WRPERR_Pos) /*!< 0x00020000 */
  8251. #define FLASH_CCR_CLR_WRPERR FLASH_CCR_CLR_WRPERR_Msk /*!< WRPERR flag clear bit */
  8252. #define FLASH_CCR_CLR_PGSERR_Pos (18U)
  8253. #define FLASH_CCR_CLR_PGSERR_Msk (0x1UL << FLASH_CCR_CLR_PGSERR_Pos) /*!< 0x00040000 */
  8254. #define FLASH_CCR_CLR_PGSERR FLASH_CCR_CLR_PGSERR_Msk /*!< PGSERR flag clear bit */
  8255. #define FLASH_CCR_CLR_STRBERR_Pos (19U)
  8256. #define FLASH_CCR_CLR_STRBERR_Msk (0x1UL << FLASH_CCR_CLR_STRBERR_Pos) /*!< 0x00080000 */
  8257. #define FLASH_CCR_CLR_STRBERR FLASH_CCR_CLR_STRBERR_Msk /*!< STRBERR flag clear bit */
  8258. #define FLASH_CCR_CLR_INCERR_Pos (21U)
  8259. #define FLASH_CCR_CLR_INCERR_Msk (0x1UL << FLASH_CCR_CLR_INCERR_Pos) /*!< 0x00200000 */
  8260. #define FLASH_CCR_CLR_INCERR FLASH_CCR_CLR_INCERR_Msk /*!< INCERR flag clear bit */
  8261. #define FLASH_CCR_CLR_RDPERR_Pos (23U)
  8262. #define FLASH_CCR_CLR_RDPERR_Msk (0x1UL << FLASH_CCR_CLR_RDPERR_Pos) /*!< 0x00800000 */
  8263. #define FLASH_CCR_CLR_RDPERR FLASH_CCR_CLR_RDPERR_Msk /*!< RDPERR flag clear bit */
  8264. #define FLASH_CCR_CLR_RDSERR_Pos (24U)
  8265. #define FLASH_CCR_CLR_RDSERR_Msk (0x1UL << FLASH_CCR_CLR_RDSERR_Pos) /*!< 0x01000000 */
  8266. #define FLASH_CCR_CLR_RDSERR FLASH_CCR_CLR_RDSERR_Msk /*!< RDSERR flag clear bit */
  8267. #define FLASH_CCR_CLR_SNECCERR_Pos (25U)
  8268. #define FLASH_CCR_CLR_SNECCERR_Msk (0x1UL << FLASH_CCR_CLR_SNECCERR_Pos) /*!< 0x02000000 */
  8269. #define FLASH_CCR_CLR_SNECCERR FLASH_CCR_CLR_SNECCERR_Msk /*!< SNECCERR flag clear bit */
  8270. #define FLASH_CCR_CLR_DBECCERR_Pos (26U)
  8271. #define FLASH_CCR_CLR_DBECCERR_Msk (0x1UL << FLASH_CCR_CLR_DBECCERR_Pos) /*!< 0x04000000 */
  8272. #define FLASH_CCR_CLR_DBECCERR FLASH_CCR_CLR_DBECCERR_Msk /*!< DBECCERR flag clear bit */
  8273. #define FLASH_CCR_CLR_CRCEND_Pos (27U)
  8274. #define FLASH_CCR_CLR_CRCEND_Msk (0x1UL << FLASH_CCR_CLR_CRCEND_Pos) /*!< 0x08000000 */
  8275. #define FLASH_CCR_CLR_CRCEND FLASH_CCR_CLR_CRCEND_Msk /*!< CRCEND flag clear bit */
  8276. #define FLASH_CCR_CLR_CRCRDERR_Pos (28U)
  8277. #define FLASH_CCR_CLR_CRCRDERR_Msk (0x1UL << FLASH_CCR_CLR_CRCRDERR_Pos) /*!< 0x10000000 */
  8278. #define FLASH_CCR_CLR_CRCRDERR FLASH_CCR_CLR_CRCRDERR_Msk /*!< CRCRDERR flag clear bit */
  8279. /******************* Bits definition for FLASH_OPTCR register *******************/
  8280. #define FLASH_OPTCR_OPTLOCK_Pos (0U)
  8281. #define FLASH_OPTCR_OPTLOCK_Msk (0x1UL << FLASH_OPTCR_OPTLOCK_Pos) /*!< 0x00000001 */
  8282. #define FLASH_OPTCR_OPTLOCK FLASH_OPTCR_OPTLOCK_Msk /*!< FLASH_OPTCR lock option configuration bit */
  8283. #define FLASH_OPTCR_OPTSTART_Pos (1U)
  8284. #define FLASH_OPTCR_OPTSTART_Msk (0x1UL << FLASH_OPTCR_OPTSTART_Pos) /*!< 0x00000002 */
  8285. #define FLASH_OPTCR_OPTSTART FLASH_OPTCR_OPTSTART_Msk /*!< Option byte start change option configuration bit */
  8286. #define FLASH_OPTCR_MER_Pos (4U)
  8287. #define FLASH_OPTCR_MER_Msk (0x1UL << FLASH_OPTCR_MER_Pos) /*!< 0x00000010 */
  8288. #define FLASH_OPTCR_MER FLASH_OPTCR_MER_Msk /*!< Mass erase request */
  8289. #define FLASH_OPTCR_PG_OTP_Pos (5U)
  8290. #define FLASH_OPTCR_PG_OTP_Msk (0x1UL << FLASH_OPTCR_PG_OTP_Pos) /*!< 0x00000020 */
  8291. #define FLASH_OPTCR_PG_OTP FLASH_OPTCR_PG_OTP_Msk /*!< OTP program control bit */
  8292. #define FLASH_OPTCR_OPTCHANGEERRIE_Pos (30U)
  8293. #define FLASH_OPTCR_OPTCHANGEERRIE_Msk (0x1UL << FLASH_OPTCR_OPTCHANGEERRIE_Pos) /*!< 0x40000000 */
  8294. #define FLASH_OPTCR_OPTCHANGEERRIE FLASH_OPTCR_OPTCHANGEERRIE_Msk /*!< Option byte change error interrupt enable bit */
  8295. #define FLASH_OPTCR_SWAP_BANK_Pos (31U)
  8296. #define FLASH_OPTCR_SWAP_BANK_Msk (0x1UL << FLASH_OPTCR_SWAP_BANK_Pos) /*!< 0x80000000 */
  8297. #define FLASH_OPTCR_SWAP_BANK FLASH_OPTCR_SWAP_BANK_Msk /*!< Bank swapping option configuration bit */
  8298. /******************* Bits definition for FLASH_OPTSR register ***************/
  8299. #define FLASH_OPTSR_OPT_BUSY_Pos (0U)
  8300. #define FLASH_OPTSR_OPT_BUSY_Msk (0x1UL << FLASH_OPTSR_OPT_BUSY_Pos) /*!< 0x00000001 */
  8301. #define FLASH_OPTSR_OPT_BUSY FLASH_OPTSR_OPT_BUSY_Msk /*!< Option byte change ongoing flag */
  8302. #define FLASH_OPTSR_BOR_LEV_Pos (2U)
  8303. #define FLASH_OPTSR_BOR_LEV_Msk (0x3UL << FLASH_OPTSR_BOR_LEV_Pos) /*!< 0x0000000C */
  8304. #define FLASH_OPTSR_BOR_LEV FLASH_OPTSR_BOR_LEV_Msk /*!< Brownout level option status bit */
  8305. #define FLASH_OPTSR_BOR_LEV_0 (0x1UL << FLASH_OPTSR_BOR_LEV_Pos) /*!< 0x00000004 */
  8306. #define FLASH_OPTSR_BOR_LEV_1 (0x2UL << FLASH_OPTSR_BOR_LEV_Pos) /*!< 0x00000008 */
  8307. #define FLASH_OPTSR_IWDG1_SW_Pos (4U)
  8308. #define FLASH_OPTSR_IWDG1_SW_Msk (0x1UL << FLASH_OPTSR_IWDG1_SW_Pos) /*!< 0x00000010 */
  8309. #define FLASH_OPTSR_IWDG1_SW FLASH_OPTSR_IWDG1_SW_Msk /*!< IWDG1 control mode option status bit */
  8310. #define FLASH_OPTSR_NRST_STOP_D1_Pos (6U)
  8311. #define FLASH_OPTSR_NRST_STOP_D1_Msk (0x1UL << FLASH_OPTSR_NRST_STOP_D1_Pos) /*!< 0x00000040 */
  8312. #define FLASH_OPTSR_NRST_STOP_D1 FLASH_OPTSR_NRST_STOP_D1_Msk /*!< D1 domain DStop entry reset option status bit */
  8313. #define FLASH_OPTSR_NRST_STBY_D1_Pos (7U)
  8314. #define FLASH_OPTSR_NRST_STBY_D1_Msk (0x1UL << FLASH_OPTSR_NRST_STBY_D1_Pos) /*!< 0x00000080 */
  8315. #define FLASH_OPTSR_NRST_STBY_D1 FLASH_OPTSR_NRST_STBY_D1_Msk /*!< D1 domain DStandby entry reset option status bit */
  8316. #define FLASH_OPTSR_RDP_Pos (8U)
  8317. #define FLASH_OPTSR_RDP_Msk (0xFFUL << FLASH_OPTSR_RDP_Pos) /*!< 0x0000FF00 */
  8318. #define FLASH_OPTSR_RDP FLASH_OPTSR_RDP_Msk /*!< Readout protection level option status byte */
  8319. #define FLASH_OPTSR_VDDMMC_HSLV_Pos (16U)
  8320. #define FLASH_OPTSR_VDDMMC_HSLV_Msk (0x1UL << FLASH_OPTSR_VDDMMC_HSLV_Pos) /*!< 0x00010000 */
  8321. #define FLASH_OPTSR_VDDMMC_HSLV FLASH_OPTSR_VDDMMC_HSLV_Msk /*!< VDDMMC I/O high-speed at low-voltage status bit (below 2.5V) */
  8322. #define FLASH_OPTSR_FZ_IWDG_STOP_Pos (17U)
  8323. #define FLASH_OPTSR_FZ_IWDG_STOP_Msk (0x1UL << FLASH_OPTSR_FZ_IWDG_STOP_Pos) /*!< 0x00020000 */
  8324. #define FLASH_OPTSR_FZ_IWDG_STOP FLASH_OPTSR_FZ_IWDG_STOP_Msk /*!< IWDG Stop mode freeze option status bit */
  8325. #define FLASH_OPTSR_FZ_IWDG_SDBY_Pos (18U)
  8326. #define FLASH_OPTSR_FZ_IWDG_SDBY_Msk (0x1UL << FLASH_OPTSR_FZ_IWDG_SDBY_Pos) /*!< 0x00040000 */
  8327. #define FLASH_OPTSR_FZ_IWDG_SDBY FLASH_OPTSR_FZ_IWDG_SDBY_Msk /*!< IWDG Standby mode freeze option status bit */
  8328. #define FLASH_OPTSR_ST_RAM_SIZE_Pos (19U)
  8329. #define FLASH_OPTSR_ST_RAM_SIZE_Msk (0x3UL << FLASH_OPTSR_ST_RAM_SIZE_Pos) /*!< 0x00180000 */
  8330. #define FLASH_OPTSR_ST_RAM_SIZE FLASH_OPTSR_ST_RAM_SIZE_Msk /*!< ST RAM size option status */
  8331. #define FLASH_OPTSR_ST_RAM_SIZE_0 (0x1UL << FLASH_OPTSR_ST_RAM_SIZE_Pos) /*!< 0x00080000 */
  8332. #define FLASH_OPTSR_ST_RAM_SIZE_1 (0x2UL << FLASH_OPTSR_ST_RAM_SIZE_Pos) /*!< 0x00100000 */
  8333. #define FLASH_OPTSR_SECURITY_Pos (21U)
  8334. #define FLASH_OPTSR_SECURITY_Msk (0x1UL << FLASH_OPTSR_SECURITY_Pos) /*!< 0x00200000 */
  8335. #define FLASH_OPTSR_SECURITY FLASH_OPTSR_SECURITY_Msk /*!< Security enable option status bit */
  8336. #define FLASH_OPTSR_IO_HSLV_Pos (29U)
  8337. #define FLASH_OPTSR_IO_HSLV_Msk (0x1UL << FLASH_OPTSR_IO_HSLV_Pos) /*!< 0x20000000 */
  8338. #define FLASH_OPTSR_IO_HSLV FLASH_OPTSR_IO_HSLV_Msk /*!< I/O high-speed at low-voltage status bit */
  8339. #define FLASH_OPTSR_OPTCHANGEERR_Pos (30U)
  8340. #define FLASH_OPTSR_OPTCHANGEERR_Msk (0x1UL << FLASH_OPTSR_OPTCHANGEERR_Pos) /*!< 0x40000000 */
  8341. #define FLASH_OPTSR_OPTCHANGEERR FLASH_OPTSR_OPTCHANGEERR_Msk /*!< Option byte change error flag */
  8342. #define FLASH_OPTSR_SWAP_BANK_OPT_Pos (31U)
  8343. #define FLASH_OPTSR_SWAP_BANK_OPT_Msk (0x1UL << FLASH_OPTSR_SWAP_BANK_OPT_Pos) /*!< 0x80000000 */
  8344. #define FLASH_OPTSR_SWAP_BANK_OPT FLASH_OPTSR_SWAP_BANK_OPT_Msk /*!< Bank swapping option status bit */
  8345. /******************* Bits definition for FLASH_OPTCCR register *******************/
  8346. #define FLASH_OPTCCR_CLR_OPTCHANGEERR_Pos (30U)
  8347. #define FLASH_OPTCCR_CLR_OPTCHANGEERR_Msk (0x1UL << FLASH_OPTCCR_CLR_OPTCHANGEERR_Pos) /*!< 0x40000000 */
  8348. #define FLASH_OPTCCR_CLR_OPTCHANGEERR FLASH_OPTCCR_CLR_OPTCHANGEERR_Msk /*!< OPTCHANGEERR reset bit */
  8349. /******************* Bits definition for FLASH_PRAR register *********************/
  8350. #define FLASH_PRAR_PROT_AREA_START_Pos (0U)
  8351. #define FLASH_PRAR_PROT_AREA_START_Msk (0xFFFUL << FLASH_PRAR_PROT_AREA_START_Pos) /*!< 0x00000FFF */
  8352. #define FLASH_PRAR_PROT_AREA_START FLASH_PRAR_PROT_AREA_START_Msk /*!< PCROP area start status bits */
  8353. #define FLASH_PRAR_PROT_AREA_END_Pos (16U)
  8354. #define FLASH_PRAR_PROT_AREA_END_Msk (0xFFFUL << FLASH_PRAR_PROT_AREA_END_Pos) /*!< 0x0FFF0000 */
  8355. #define FLASH_PRAR_PROT_AREA_END FLASH_PRAR_PROT_AREA_END_Msk /*!< PCROP area end status bits */
  8356. #define FLASH_PRAR_DMEP_Pos (31U)
  8357. #define FLASH_PRAR_DMEP_Msk (0x1UL << FLASH_PRAR_DMEP_Pos) /*!< 0x80000000 */
  8358. #define FLASH_PRAR_DMEP FLASH_PRAR_DMEP_Msk /*!< PCROP protected erase enable option status bit */
  8359. /******************* Bits definition for FLASH_SCAR register *********************/
  8360. #define FLASH_SCAR_SEC_AREA_START_Pos (0U)
  8361. #define FLASH_SCAR_SEC_AREA_START_Msk (0xFFFUL << FLASH_SCAR_SEC_AREA_START_Pos) /*!< 0x00000FFF */
  8362. #define FLASH_SCAR_SEC_AREA_START FLASH_SCAR_SEC_AREA_START_Msk /*!< Secure-only area start status bits */
  8363. #define FLASH_SCAR_SEC_AREA_END_Pos (16U)
  8364. #define FLASH_SCAR_SEC_AREA_END_Msk (0xFFFUL << FLASH_SCAR_SEC_AREA_END_Pos) /*!< 0x0FFF0000 */
  8365. #define FLASH_SCAR_SEC_AREA_END FLASH_SCAR_SEC_AREA_END_Msk /*!< Secure-only area end status bits */
  8366. #define FLASH_SCAR_DMES_Pos (31U)
  8367. #define FLASH_SCAR_DMES_Msk (0x1UL << FLASH_SCAR_DMES_Pos) /*!< 0x80000000 */
  8368. #define FLASH_SCAR_DMES FLASH_SCAR_DMES_Msk /*!< Secure access protected erase enable option status bit */
  8369. /******************* Bits definition for FLASH_WPSN register *********************/
  8370. #define FLASH_WPSN_WRPSN_Pos (0U)
  8371. #define FLASH_WPSN_WRPSN_Msk (0xFFFFFFFFUL << FLASH_WPSN_WRPSN_Pos) /*!< 0xFFFFFFFF */
  8372. #define FLASH_WPSN_WRPSN FLASH_WPSN_WRPSN_Msk /*!< Sector write protection option status byte */
  8373. /******************* Bits definition for FLASH_BOOT_CUR register ****************/
  8374. #define FLASH_BOOT_ADD0_Pos (0U)
  8375. #define FLASH_BOOT_ADD0_Msk (0xFFFFUL << FLASH_BOOT_ADD0_Pos) /*!< 0x0000FFFF */
  8376. #define FLASH_BOOT_ADD0 FLASH_BOOT_ADD0_Msk /*!< Arm Cortex-M7 boot address 0 */
  8377. #define FLASH_BOOT_ADD1_Pos (16U)
  8378. #define FLASH_BOOT_ADD1_Msk (0xFFFFUL << FLASH_BOOT_ADD1_Pos) /*!< 0xFFFF0000 */
  8379. #define FLASH_BOOT_ADD1 FLASH_BOOT_ADD1_Msk /*!< Arm Cortex-M7 boot address 1 */
  8380. /******************* Bits definition for FLASH_CRCCR register ********************/
  8381. #define FLASH_CRCCR_CRC_SECT_Pos (0U)
  8382. #define FLASH_CRCCR_CRC_SECT_Msk (0x3FUL << FLASH_CRCCR_CRC_SECT_Pos) /*!< 0x0000003F */
  8383. #define FLASH_CRCCR_CRC_SECT FLASH_CRCCR_CRC_SECT_Msk /*!< CRC sector number */
  8384. #define FLASH_CRCCR_CRC_BY_SECT_Pos (8U)
  8385. #define FLASH_CRCCR_CRC_BY_SECT_Msk (0x1UL << FLASH_CRCCR_CRC_BY_SECT_Pos) /*!< 0x00000100 */
  8386. #define FLASH_CRCCR_CRC_BY_SECT FLASH_CRCCR_CRC_BY_SECT_Msk /*!< CRC sector mode select bit */
  8387. #define FLASH_CRCCR_ADD_SECT_Pos (9U)
  8388. #define FLASH_CRCCR_ADD_SECT_Msk (0x1UL << FLASH_CRCCR_ADD_SECT_Pos) /*!< 0x00000200 */
  8389. #define FLASH_CRCCR_ADD_SECT FLASH_CRCCR_ADD_SECT_Msk /*!< CRC sector select bit */
  8390. #define FLASH_CRCCR_CLEAN_SECT_Pos (10U)
  8391. #define FLASH_CRCCR_CLEAN_SECT_Msk (0x1UL << FLASH_CRCCR_CLEAN_SECT_Pos) /*!< 0x00000400 */
  8392. #define FLASH_CRCCR_CLEAN_SECT FLASH_CRCCR_CLEAN_SECT_Msk /*!< CRC sector list clear bit */
  8393. #define FLASH_CRCCR_START_CRC_Pos (16U)
  8394. #define FLASH_CRCCR_START_CRC_Msk (0x1UL << FLASH_CRCCR_START_CRC_Pos) /*!< 0x00010000 */
  8395. #define FLASH_CRCCR_START_CRC FLASH_CRCCR_START_CRC_Msk /*!< CRC start bit */
  8396. #define FLASH_CRCCR_CLEAN_CRC_Pos (17U)
  8397. #define FLASH_CRCCR_CLEAN_CRC_Msk (0x1UL << FLASH_CRCCR_CLEAN_CRC_Pos) /*!< 0x00020000 */
  8398. #define FLASH_CRCCR_CLEAN_CRC FLASH_CRCCR_CLEAN_CRC_Msk /*!< CRC clear bit */
  8399. #define FLASH_CRCCR_CRC_BURST_Pos (20U)
  8400. #define FLASH_CRCCR_CRC_BURST_Msk (0x3UL << FLASH_CRCCR_CRC_BURST_Pos) /*!< 0x00300000 */
  8401. #define FLASH_CRCCR_CRC_BURST FLASH_CRCCR_CRC_BURST_Msk /*!< CRC burst size */
  8402. #define FLASH_CRCCR_CRC_BURST_0 (0x1UL << FLASH_CRCCR_CRC_BURST_Pos) /*!< 0x00100000 */
  8403. #define FLASH_CRCCR_CRC_BURST_1 (0x2UL << FLASH_CRCCR_CRC_BURST_Pos) /*!< 0x00200000 */
  8404. #define FLASH_CRCCR_ALL_BANK_Pos (22U)
  8405. #define FLASH_CRCCR_ALL_BANK_Msk (0x1UL << FLASH_CRCCR_ALL_BANK_Pos) /*!< 0x00400000 */
  8406. #define FLASH_CRCCR_ALL_BANK FLASH_CRCCR_ALL_BANK_Msk /*!< CRC select bit */
  8407. /******************* Bits definition for FLASH_CRCSADD register ****************/
  8408. #define FLASH_CRCSADD_CRC_START_ADDR_Pos (0U)
  8409. #define FLASH_CRCSADD_CRC_START_ADDR_Msk (0xFFFFFFFFUL << FLASH_CRCSADD_CRC_START_ADDR_Pos) /*!< 0xFFFFFFFF */
  8410. #define FLASH_CRCSADD_CRC_START_ADDR FLASH_CRCSADD_CRC_START_ADDR_Msk /*!< CRC start address */
  8411. /******************* Bits definition for FLASH_CRCEADD register ****************/
  8412. #define FLASH_CRCEADD_CRC_END_ADDR_Pos (0U)
  8413. #define FLASH_CRCEADD_CRC_END_ADDR_Msk (0xFFFFFFFFUL << FLASH_CRCEADD_CRC_END_ADDR_Pos) /*!< 0xFFFFFFFF */
  8414. #define FLASH_CRCEADD_CRC_END_ADDR FLASH_CRCEADD_CRC_END_ADDR_Msk /*!< CRC end address */
  8415. /******************* Bits definition for FLASH_CRCDATA register ***************/
  8416. #define FLASH_CRCDATA_CRC_DATA_Pos (0U)
  8417. #define FLASH_CRCDATA_CRC_DATA_Msk (0xFFFFFFFFUL << FLASH_CRCDATA_CRC_DATA_Pos) /*!< 0xFFFFFFFF */
  8418. #define FLASH_CRCDATA_CRC_DATA FLASH_CRCDATA_CRC_DATA_Msk /*!< CRC result */
  8419. /******************* Bits definition for FLASH_ECC_FA register *******************/
  8420. #define FLASH_ECC_FA_FAIL_ECC_ADDR_Pos (0U)
  8421. #define FLASH_ECC_FA_FAIL_ECC_ADDR_Msk (0xFFFFUL << FLASH_ECC_FA_FAIL_ECC_ADDR_Pos) /*!< 0x0000FFFF */
  8422. #define FLASH_ECC_FA_FAIL_ECC_ADDR FLASH_ECC_FA_FAIL_ECC_ADDR_Msk /*!< ECC error address */
  8423. #define FLASH_ECC_FA_OTP_FAIL_ECC_Pos (31U)
  8424. #define FLASH_ECC_FA_OTP_FAIL_ECC_Msk (0x1UL << FLASH_ECC_FA_OTP_FAIL_ECC_Pos) /*!< 0x80000000 */
  8425. #define FLASH_ECC_FA_OTP_FAIL_ECC FLASH_ECC_FA_OTP_FAIL_ECC_Msk /*!< OTP ECC error bit */
  8426. /******************* Bits definition for FLASH_OTPBL register *******************/
  8427. #define FLASH_OTPBL_LOCKBL_Pos (0U)
  8428. #define FLASH_OTPBL_LOCKBL_Msk (0xFFFFUL << FLASH_OTPBL_LOCKBL_Pos) /*!< 0x0000FFFF */
  8429. #define FLASH_OTPBL_LOCKBL FLASH_OTPBL_LOCKBL_Msk /*!< OTP Block Lock */
  8430. /******************************************************************************/
  8431. /* */
  8432. /* Flexible Memory Controller */
  8433. /* */
  8434. /******************************************************************************/
  8435. /****************** Bit definition for FMC_BCR1 register *******************/
  8436. #define FMC_BCR1_CCLKEN_Pos (20U)
  8437. #define FMC_BCR1_CCLKEN_Msk (0x1UL << FMC_BCR1_CCLKEN_Pos) /*!< 0x00100000 */
  8438. #define FMC_BCR1_CCLKEN FMC_BCR1_CCLKEN_Msk /*!<Continous clock enable */
  8439. #define FMC_BCR1_WFDIS_Pos (21U)
  8440. #define FMC_BCR1_WFDIS_Msk (0x1UL << FMC_BCR1_WFDIS_Pos) /*!< 0x00200000 */
  8441. #define FMC_BCR1_WFDIS FMC_BCR1_WFDIS_Msk /*!<Write FIFO Disable */
  8442. #define FMC_BCR1_BMAP_Pos (24U)
  8443. #define FMC_BCR1_BMAP_Msk (0x3UL << FMC_BCR1_BMAP_Pos) /*!< 0x03000000 */
  8444. #define FMC_BCR1_BMAP FMC_BCR1_BMAP_Msk /*!<BMAP[1:0] FMC bank mapping */
  8445. #define FMC_BCR1_BMAP_0 (0x1UL << FMC_BCR1_BMAP_Pos) /*!< 0x01000000 */
  8446. #define FMC_BCR1_BMAP_1 (0x2UL << FMC_BCR1_BMAP_Pos) /*!< 0x02000000 */
  8447. #define FMC_BCR1_FMCEN_Pos (31U)
  8448. #define FMC_BCR1_FMCEN_Msk (0x1UL << FMC_BCR1_FMCEN_Pos) /*!< 0x80000000 */
  8449. #define FMC_BCR1_FMCEN FMC_BCR1_FMCEN_Msk /*!<FMC controller Enable */
  8450. /****************** Bit definition for FMC_BCRx registers (x=1..4) *********/
  8451. #define FMC_BCRx_MBKEN_Pos (0U)
  8452. #define FMC_BCRx_MBKEN_Msk (0x1UL << FMC_BCRx_MBKEN_Pos) /*!< 0x00000001 */
  8453. #define FMC_BCRx_MBKEN FMC_BCRx_MBKEN_Msk /*!<Memory bank enable bit */
  8454. #define FMC_BCRx_MUXEN_Pos (1U)
  8455. #define FMC_BCRx_MUXEN_Msk (0x1UL << FMC_BCRx_MUXEN_Pos) /*!< 0x00000002 */
  8456. #define FMC_BCRx_MUXEN FMC_BCRx_MUXEN_Msk /*!<Address/data multiplexing enable bit */
  8457. #define FMC_BCRx_MTYP_Pos (2U)
  8458. #define FMC_BCRx_MTYP_Msk (0x3UL << FMC_BCRx_MTYP_Pos) /*!< 0x0000000C */
  8459. #define FMC_BCRx_MTYP FMC_BCRx_MTYP_Msk /*!<MTYP[1:0] bits (Memory type) */
  8460. #define FMC_BCRx_MTYP_0 (0x1UL << FMC_BCRx_MTYP_Pos) /*!< 0x00000004 */
  8461. #define FMC_BCRx_MTYP_1 (0x2UL << FMC_BCRx_MTYP_Pos) /*!< 0x00000008 */
  8462. #define FMC_BCRx_MWID_Pos (4U)
  8463. #define FMC_BCRx_MWID_Msk (0x3UL << FMC_BCRx_MWID_Pos) /*!< 0x00000030 */
  8464. #define FMC_BCRx_MWID FMC_BCRx_MWID_Msk /*!<MWID[1:0] bits (Memory data bus width) */
  8465. #define FMC_BCRx_MWID_0 (0x1UL << FMC_BCRx_MWID_Pos) /*!< 0x00000010 */
  8466. #define FMC_BCRx_MWID_1 (0x2UL << FMC_BCRx_MWID_Pos) /*!< 0x00000020 */
  8467. #define FMC_BCRx_FACCEN_Pos (6U)
  8468. #define FMC_BCRx_FACCEN_Msk (0x1UL << FMC_BCRx_FACCEN_Pos) /*!< 0x00000040 */
  8469. #define FMC_BCRx_FACCEN FMC_BCRx_FACCEN_Msk /*!<Flash access enable */
  8470. #define FMC_BCRx_BURSTEN_Pos (8U)
  8471. #define FMC_BCRx_BURSTEN_Msk (0x1UL << FMC_BCRx_BURSTEN_Pos) /*!< 0x00000100 */
  8472. #define FMC_BCRx_BURSTEN FMC_BCRx_BURSTEN_Msk /*!<Burst enable bit */
  8473. #define FMC_BCRx_WAITPOL_Pos (9U)
  8474. #define FMC_BCRx_WAITPOL_Msk (0x1UL << FMC_BCRx_WAITPOL_Pos) /*!< 0x00000200 */
  8475. #define FMC_BCRx_WAITPOL FMC_BCRx_WAITPOL_Msk /*!<Wait signal polarity bit */
  8476. #define FMC_BCRx_WAITCFG_Pos (11U)
  8477. #define FMC_BCRx_WAITCFG_Msk (0x1UL << FMC_BCRx_WAITCFG_Pos) /*!< 0x00000800 */
  8478. #define FMC_BCRx_WAITCFG FMC_BCRx_WAITCFG_Msk /*!<Wait timing configuration */
  8479. #define FMC_BCRx_WREN_Pos (12U)
  8480. #define FMC_BCRx_WREN_Msk (0x1UL << FMC_BCRx_WREN_Pos) /*!< 0x00001000 */
  8481. #define FMC_BCRx_WREN FMC_BCRx_WREN_Msk /*!<Write enable bit */
  8482. #define FMC_BCRx_WAITEN_Pos (13U)
  8483. #define FMC_BCRx_WAITEN_Msk (0x1UL << FMC_BCRx_WAITEN_Pos) /*!< 0x00002000 */
  8484. #define FMC_BCRx_WAITEN FMC_BCRx_WAITEN_Msk /*!<Wait enable bit */
  8485. #define FMC_BCRx_EXTMOD_Pos (14U)
  8486. #define FMC_BCRx_EXTMOD_Msk (0x1UL << FMC_BCRx_EXTMOD_Pos) /*!< 0x00004000 */
  8487. #define FMC_BCRx_EXTMOD FMC_BCRx_EXTMOD_Msk /*!<Extended mode enable */
  8488. #define FMC_BCRx_ASYNCWAIT_Pos (15U)
  8489. #define FMC_BCRx_ASYNCWAIT_Msk (0x1UL << FMC_BCRx_ASYNCWAIT_Pos) /*!< 0x00008000 */
  8490. #define FMC_BCRx_ASYNCWAIT FMC_BCRx_ASYNCWAIT_Msk /*!<Asynchronous wait */
  8491. #define FMC_BCRx_CPSIZE_Pos (16U)
  8492. #define FMC_BCRx_CPSIZE_Msk (0x7UL << FMC_BCRx_CPSIZE_Pos) /*!< 0x00070000 */
  8493. #define FMC_BCRx_CPSIZE FMC_BCRx_CPSIZE_Msk /*!<PSIZE[2:0] bits CRAM Page Size */
  8494. #define FMC_BCRx_CPSIZE_0 (0x1UL << FMC_BCRx_CPSIZE_Pos) /*!< 0x00010000 */
  8495. #define FMC_BCRx_CPSIZE_1 (0x2UL << FMC_BCRx_CPSIZE_Pos) /*!< 0x00020000 */
  8496. #define FMC_BCRx_CPSIZE_2 (0x4UL << FMC_BCRx_CPSIZE_Pos) /*!< 0x00040000 */
  8497. #define FMC_BCRx_CBURSTRW_Pos (19U)
  8498. #define FMC_BCRx_CBURSTRW_Msk (0x1UL << FMC_BCRx_CBURSTRW_Pos) /*!< 0x00080000 */
  8499. #define FMC_BCRx_CBURSTRW FMC_BCRx_CBURSTRW_Msk /*!<Write burst enable */
  8500. /****************** Bit definition for FMC_BTRx registers (x=1..4) *********/
  8501. #define FMC_BTRx_ADDSET_Pos (0U)
  8502. #define FMC_BTRx_ADDSET_Msk (0xFUL << FMC_BTRx_ADDSET_Pos) /*!< 0x0000000F */
  8503. #define FMC_BTRx_ADDSET FMC_BTRx_ADDSET_Msk /*!<ADDSET[3:0] bits (Address setup phase duration) */
  8504. #define FMC_BTRx_ADDSET_0 (0x1UL << FMC_BTRx_ADDSET_Pos) /*!< 0x00000001 */
  8505. #define FMC_BTRx_ADDSET_1 (0x2UL << FMC_BTRx_ADDSET_Pos) /*!< 0x00000002 */
  8506. #define FMC_BTRx_ADDSET_2 (0x4UL << FMC_BTRx_ADDSET_Pos) /*!< 0x00000004 */
  8507. #define FMC_BTRx_ADDSET_3 (0x8UL << FMC_BTRx_ADDSET_Pos) /*!< 0x00000008 */
  8508. #define FMC_BTRx_ADDHLD_Pos (4U)
  8509. #define FMC_BTRx_ADDHLD_Msk (0xFUL << FMC_BTRx_ADDHLD_Pos) /*!< 0x000000F0 */
  8510. #define FMC_BTRx_ADDHLD FMC_BTRx_ADDHLD_Msk /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  8511. #define FMC_BTRx_ADDHLD_0 (0x1UL << FMC_BTRx_ADDHLD_Pos) /*!< 0x00000010 */
  8512. #define FMC_BTRx_ADDHLD_1 (0x2UL << FMC_BTRx_ADDHLD_Pos) /*!< 0x00000020 */
  8513. #define FMC_BTRx_ADDHLD_2 (0x4UL << FMC_BTRx_ADDHLD_Pos) /*!< 0x00000040 */
  8514. #define FMC_BTRx_ADDHLD_3 (0x8UL << FMC_BTRx_ADDHLD_Pos) /*!< 0x00000080 */
  8515. #define FMC_BTRx_DATAST_Pos (8U)
  8516. #define FMC_BTRx_DATAST_Msk (0xFFUL << FMC_BTRx_DATAST_Pos) /*!< 0x0000FF00 */
  8517. #define FMC_BTRx_DATAST FMC_BTRx_DATAST_Msk /*!<DATAST [3:0] bits (Data-phase duration) */
  8518. #define FMC_BTRx_DATAST_0 (0x01UL << FMC_BTRx_DATAST_Pos) /*!< 0x00000100 */
  8519. #define FMC_BTRx_DATAST_1 (0x02UL << FMC_BTRx_DATAST_Pos) /*!< 0x00000200 */
  8520. #define FMC_BTRx_DATAST_2 (0x04UL << FMC_BTRx_DATAST_Pos) /*!< 0x00000400 */
  8521. #define FMC_BTRx_DATAST_3 (0x08UL << FMC_BTRx_DATAST_Pos) /*!< 0x00000800 */
  8522. #define FMC_BTRx_DATAST_4 (0x10UL << FMC_BTRx_DATAST_Pos) /*!< 0x00001000 */
  8523. #define FMC_BTRx_DATAST_5 (0x20UL << FMC_BTRx_DATAST_Pos) /*!< 0x00002000 */
  8524. #define FMC_BTRx_DATAST_6 (0x40UL << FMC_BTRx_DATAST_Pos) /*!< 0x00004000 */
  8525. #define FMC_BTRx_DATAST_7 (0x80UL << FMC_BTRx_DATAST_Pos) /*!< 0x00008000 */
  8526. #define FMC_BTRx_BUSTURN_Pos (16U)
  8527. #define FMC_BTRx_BUSTURN_Msk (0xFUL << FMC_BTRx_BUSTURN_Pos) /*!< 0x000F0000 */
  8528. #define FMC_BTRx_BUSTURN FMC_BTRx_BUSTURN_Msk /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  8529. #define FMC_BTRx_BUSTURN_0 (0x1UL << FMC_BTRx_BUSTURN_Pos) /*!< 0x00010000 */
  8530. #define FMC_BTRx_BUSTURN_1 (0x2UL << FMC_BTRx_BUSTURN_Pos) /*!< 0x00020000 */
  8531. #define FMC_BTRx_BUSTURN_2 (0x4UL << FMC_BTRx_BUSTURN_Pos) /*!< 0x00040000 */
  8532. #define FMC_BTRx_BUSTURN_3 (0x8UL << FMC_BTRx_BUSTURN_Pos) /*!< 0x00080000 */
  8533. #define FMC_BTRx_CLKDIV_Pos (20U)
  8534. #define FMC_BTRx_CLKDIV_Msk (0xFUL << FMC_BTRx_CLKDIV_Pos) /*!< 0x00F00000 */
  8535. #define FMC_BTRx_CLKDIV FMC_BTRx_CLKDIV_Msk /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  8536. #define FMC_BTRx_CLKDIV_0 (0x1UL << FMC_BTRx_CLKDIV_Pos) /*!< 0x00100000 */
  8537. #define FMC_BTRx_CLKDIV_1 (0x2UL << FMC_BTRx_CLKDIV_Pos) /*!< 0x00200000 */
  8538. #define FMC_BTRx_CLKDIV_2 (0x4UL << FMC_BTRx_CLKDIV_Pos) /*!< 0x00400000 */
  8539. #define FMC_BTRx_CLKDIV_3 (0x8UL << FMC_BTRx_CLKDIV_Pos) /*!< 0x00800000 */
  8540. #define FMC_BTRx_DATLAT_Pos (24U)
  8541. #define FMC_BTRx_DATLAT_Msk (0xFUL << FMC_BTRx_DATLAT_Pos) /*!< 0x0F000000 */
  8542. #define FMC_BTRx_DATLAT FMC_BTRx_DATLAT_Msk /*!<DATLA[3:0] bits (Data latency) */
  8543. #define FMC_BTRx_DATLAT_0 (0x1UL << FMC_BTRx_DATLAT_Pos) /*!< 0x01000000 */
  8544. #define FMC_BTRx_DATLAT_1 (0x2UL << FMC_BTRx_DATLAT_Pos) /*!< 0x02000000 */
  8545. #define FMC_BTRx_DATLAT_2 (0x4UL << FMC_BTRx_DATLAT_Pos) /*!< 0x04000000 */
  8546. #define FMC_BTRx_DATLAT_3 (0x8UL << FMC_BTRx_DATLAT_Pos) /*!< 0x08000000 */
  8547. #define FMC_BTRx_ACCMOD_Pos (28U)
  8548. #define FMC_BTRx_ACCMOD_Msk (0x3UL << FMC_BTRx_ACCMOD_Pos) /*!< 0x30000000 */
  8549. #define FMC_BTRx_ACCMOD FMC_BTRx_ACCMOD_Msk /*!<ACCMOD[1:0] bits (Access mode) */
  8550. #define FMC_BTRx_ACCMOD_0 (0x1UL << FMC_BTRx_ACCMOD_Pos) /*!< 0x10000000 */
  8551. #define FMC_BTRx_ACCMOD_1 (0x2UL << FMC_BTRx_ACCMOD_Pos) /*!< 0x20000000 */
  8552. /****************** Bit definition for FMC_BWTRx registers (x=1..4) *********/
  8553. #define FMC_BWTRx_ADDSET_Pos (0U)
  8554. #define FMC_BWTRx_ADDSET_Msk (0xFUL << FMC_BWTRx_ADDSET_Pos) /*!< 0x0000000F */
  8555. #define FMC_BWTRx_ADDSET FMC_BWTRx_ADDSET_Msk /*!<ADDSET[3:0] bits (Address setup phase duration) */
  8556. #define FMC_BWTRx_ADDSET_0 (0x1UL << FMC_BWTRx_ADDSET_Pos) /*!< 0x00000001 */
  8557. #define FMC_BWTRx_ADDSET_1 (0x2UL << FMC_BWTRx_ADDSET_Pos) /*!< 0x00000002 */
  8558. #define FMC_BWTRx_ADDSET_2 (0x4UL << FMC_BWTRx_ADDSET_Pos) /*!< 0x00000004 */
  8559. #define FMC_BWTRx_ADDSET_3 (0x8UL << FMC_BWTRx_ADDSET_Pos) /*!< 0x00000008 */
  8560. #define FMC_BWTRx_ADDHLD_Pos (4U)
  8561. #define FMC_BWTRx_ADDHLD_Msk (0xFUL << FMC_BWTRx_ADDHLD_Pos) /*!< 0x000000F0 */
  8562. #define FMC_BWTRx_ADDHLD FMC_BWTRx_ADDHLD_Msk /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  8563. #define FMC_BWTRx_ADDHLD_0 (0x1UL << FMC_BWTRx_ADDHLD_Pos) /*!< 0x00000010 */
  8564. #define FMC_BWTRx_ADDHLD_1 (0x2UL << FMC_BWTRx_ADDHLD_Pos) /*!< 0x00000020 */
  8565. #define FMC_BWTRx_ADDHLD_2 (0x4UL << FMC_BWTRx_ADDHLD_Pos) /*!< 0x00000040 */
  8566. #define FMC_BWTRx_ADDHLD_3 (0x8UL << FMC_BWTRx_ADDHLD_Pos) /*!< 0x00000080 */
  8567. #define FMC_BWTRx_DATAST_Pos (8U)
  8568. #define FMC_BWTRx_DATAST_Msk (0xFFUL << FMC_BWTRx_DATAST_Pos) /*!< 0x0000FF00 */
  8569. #define FMC_BWTRx_DATAST FMC_BWTRx_DATAST_Msk /*!<DATAST [3:0] bits (Data-phase duration) */
  8570. #define FMC_BWTRx_DATAST_0 (0x01UL << FMC_BWTRx_DATAST_Pos) /*!< 0x00000100 */
  8571. #define FMC_BWTRx_DATAST_1 (0x02UL << FMC_BWTRx_DATAST_Pos) /*!< 0x00000200 */
  8572. #define FMC_BWTRx_DATAST_2 (0x04UL << FMC_BWTRx_DATAST_Pos) /*!< 0x00000400 */
  8573. #define FMC_BWTRx_DATAST_3 (0x08UL << FMC_BWTRx_DATAST_Pos) /*!< 0x00000800 */
  8574. #define FMC_BWTRx_DATAST_4 (0x10UL << FMC_BWTRx_DATAST_Pos) /*!< 0x00001000 */
  8575. #define FMC_BWTRx_DATAST_5 (0x20UL << FMC_BWTRx_DATAST_Pos) /*!< 0x00002000 */
  8576. #define FMC_BWTRx_DATAST_6 (0x40UL << FMC_BWTRx_DATAST_Pos) /*!< 0x00004000 */
  8577. #define FMC_BWTRx_DATAST_7 (0x80UL << FMC_BWTRx_DATAST_Pos) /*!< 0x00008000 */
  8578. #define FMC_BWTRx_BUSTURN_Pos (16U)
  8579. #define FMC_BWTRx_BUSTURN_Msk (0xFUL << FMC_BWTRx_BUSTURN_Pos) /*!< 0x000F0000 */
  8580. #define FMC_BWTRx_BUSTURN FMC_BWTRx_BUSTURN_Msk /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  8581. #define FMC_BWTRx_BUSTURN_0 (0x1UL << FMC_BWTRx_BUSTURN_Pos) /*!< 0x00010000 */
  8582. #define FMC_BWTRx_BUSTURN_1 (0x2UL << FMC_BWTRx_BUSTURN_Pos) /*!< 0x00020000 */
  8583. #define FMC_BWTRx_BUSTURN_2 (0x4UL << FMC_BWTRx_BUSTURN_Pos) /*!< 0x00040000 */
  8584. #define FMC_BWTRx_BUSTURN_3 (0x8UL << FMC_BWTRx_BUSTURN_Pos) /*!< 0x00080000 */
  8585. #define FMC_BWTRx_ACCMOD_Pos (28U)
  8586. #define FMC_BWTRx_ACCMOD_Msk (0x3UL << FMC_BWTRx_ACCMOD_Pos) /*!< 0x30000000 */
  8587. #define FMC_BWTRx_ACCMOD FMC_BWTRx_ACCMOD_Msk /*!<ACCMOD[1:0] bits (Access mode) */
  8588. #define FMC_BWTRx_ACCMOD_0 (0x1UL << FMC_BWTRx_ACCMOD_Pos) /*!< 0x10000000 */
  8589. #define FMC_BWTRx_ACCMOD_1 (0x2UL << FMC_BWTRx_ACCMOD_Pos) /*!< 0x20000000 */
  8590. /****************** Bit definition for FMC_PCR register *******************/
  8591. #define FMC_PCR_PWAITEN_Pos (1U)
  8592. #define FMC_PCR_PWAITEN_Msk (0x1UL << FMC_PCR_PWAITEN_Pos) /*!< 0x00000002 */
  8593. #define FMC_PCR_PWAITEN FMC_PCR_PWAITEN_Msk /*!<Wait feature enable bit */
  8594. #define FMC_PCR_PBKEN_Pos (2U)
  8595. #define FMC_PCR_PBKEN_Msk (0x1UL << FMC_PCR_PBKEN_Pos) /*!< 0x00000004 */
  8596. #define FMC_PCR_PBKEN FMC_PCR_PBKEN_Msk /*!<NAND Flash memory bank enable bit */
  8597. #define FMC_PCR_PWID_Pos (4U)
  8598. #define FMC_PCR_PWID_Msk (0x3UL << FMC_PCR_PWID_Pos) /*!< 0x00000030 */
  8599. #define FMC_PCR_PWID FMC_PCR_PWID_Msk /*!<PWID[1:0] bits (NAND Flash databus width) */
  8600. #define FMC_PCR_PWID_0 (0x1UL << FMC_PCR_PWID_Pos) /*!< 0x00000010 */
  8601. #define FMC_PCR_PWID_1 (0x2UL << FMC_PCR_PWID_Pos) /*!< 0x00000020 */
  8602. #define FMC_PCR_ECCEN_Pos (6U)
  8603. #define FMC_PCR_ECCEN_Msk (0x1UL << FMC_PCR_ECCEN_Pos) /*!< 0x00000040 */
  8604. #define FMC_PCR_ECCEN FMC_PCR_ECCEN_Msk /*!<ECC computation logic enable bit */
  8605. #define FMC_PCR_TCLR_Pos (9U)
  8606. #define FMC_PCR_TCLR_Msk (0xFUL << FMC_PCR_TCLR_Pos) /*!< 0x00001E00 */
  8607. #define FMC_PCR_TCLR FMC_PCR_TCLR_Msk /*!<TCLR[3:0] bits (CLE to RE delay) */
  8608. #define FMC_PCR_TCLR_0 (0x1UL << FMC_PCR_TCLR_Pos) /*!< 0x00000200 */
  8609. #define FMC_PCR_TCLR_1 (0x2UL << FMC_PCR_TCLR_Pos) /*!< 0x00000400 */
  8610. #define FMC_PCR_TCLR_2 (0x4UL << FMC_PCR_TCLR_Pos) /*!< 0x00000800 */
  8611. #define FMC_PCR_TCLR_3 (0x8UL << FMC_PCR_TCLR_Pos) /*!< 0x00001000 */
  8612. #define FMC_PCR_TAR_Pos (13U)
  8613. #define FMC_PCR_TAR_Msk (0xFUL << FMC_PCR_TAR_Pos) /*!< 0x0001E000 */
  8614. #define FMC_PCR_TAR FMC_PCR_TAR_Msk /*!<TAR[3:0] bits (ALE to RE delay) */
  8615. #define FMC_PCR_TAR_0 (0x1UL << FMC_PCR_TAR_Pos) /*!< 0x00002000 */
  8616. #define FMC_PCR_TAR_1 (0x2UL << FMC_PCR_TAR_Pos) /*!< 0x00004000 */
  8617. #define FMC_PCR_TAR_2 (0x4UL << FMC_PCR_TAR_Pos) /*!< 0x00008000 */
  8618. #define FMC_PCR_TAR_3 (0x8UL << FMC_PCR_TAR_Pos) /*!< 0x00010000 */
  8619. #define FMC_PCR_ECCPS_Pos (17U)
  8620. #define FMC_PCR_ECCPS_Msk (0x7UL << FMC_PCR_ECCPS_Pos) /*!< 0x000E0000 */
  8621. #define FMC_PCR_ECCPS FMC_PCR_ECCPS_Msk /*!<ECCPS[1:0] bits (ECC page size) */
  8622. #define FMC_PCR_ECCPS_0 (0x1UL << FMC_PCR_ECCPS_Pos) /*!< 0x00020000 */
  8623. #define FMC_PCR_ECCPS_1 (0x2UL << FMC_PCR_ECCPS_Pos) /*!< 0x00040000 */
  8624. #define FMC_PCR_ECCPS_2 (0x4UL << FMC_PCR_ECCPS_Pos) /*!< 0x00080000 */
  8625. /******************* Bit definition for FMC_SR register *******************/
  8626. #define FMC_SR_IRS_Pos (0U)
  8627. #define FMC_SR_IRS_Msk (0x1UL << FMC_SR_IRS_Pos) /*!< 0x00000001 */
  8628. #define FMC_SR_IRS FMC_SR_IRS_Msk /*!<Interrupt Rising Edge status */
  8629. #define FMC_SR_ILS_Pos (1U)
  8630. #define FMC_SR_ILS_Msk (0x1UL << FMC_SR_ILS_Pos) /*!< 0x00000002 */
  8631. #define FMC_SR_ILS FMC_SR_ILS_Msk /*!<Interrupt Level status */
  8632. #define FMC_SR_IFS_Pos (2U)
  8633. #define FMC_SR_IFS_Msk (0x1UL << FMC_SR_IFS_Pos) /*!< 0x00000004 */
  8634. #define FMC_SR_IFS FMC_SR_IFS_Msk /*!<Interrupt Falling Edge status */
  8635. #define FMC_SR_IREN_Pos (3U)
  8636. #define FMC_SR_IREN_Msk (0x1UL << FMC_SR_IREN_Pos) /*!< 0x00000008 */
  8637. #define FMC_SR_IREN FMC_SR_IREN_Msk /*!<Interrupt Rising Edge detection Enable bit */
  8638. #define FMC_SR_ILEN_Pos (4U)
  8639. #define FMC_SR_ILEN_Msk (0x1UL << FMC_SR_ILEN_Pos) /*!< 0x00000010 */
  8640. #define FMC_SR_ILEN FMC_SR_ILEN_Msk /*!<Interrupt Level detection Enable bit */
  8641. #define FMC_SR_IFEN_Pos (5U)
  8642. #define FMC_SR_IFEN_Msk (0x1UL << FMC_SR_IFEN_Pos) /*!< 0x00000020 */
  8643. #define FMC_SR_IFEN FMC_SR_IFEN_Msk /*!<Interrupt Falling Edge detection Enable bit */
  8644. #define FMC_SR_FEMPT_Pos (6U)
  8645. #define FMC_SR_FEMPT_Msk (0x1UL << FMC_SR_FEMPT_Pos) /*!< 0x00000040 */
  8646. #define FMC_SR_FEMPT FMC_SR_FEMPT_Msk /*!<FIFO empty */
  8647. /****************** Bit definition for FMC_PMEM register ******************/
  8648. #define FMC_PMEM_MEMSET_Pos (0U)
  8649. #define FMC_PMEM_MEMSET_Msk (0xFFUL << FMC_PMEM_MEMSET_Pos) /*!< 0x000000FF */
  8650. #define FMC_PMEM_MEMSET FMC_PMEM_MEMSET_Msk /*!<MEMSET[7:0] bits (Common memory setup time) */
  8651. #define FMC_PMEM_MEMSET_0 (0x01UL << FMC_PMEM_MEMSET_Pos) /*!< 0x00000001 */
  8652. #define FMC_PMEM_MEMSET_1 (0x02UL << FMC_PMEM_MEMSET_Pos) /*!< 0x00000002 */
  8653. #define FMC_PMEM_MEMSET_2 (0x04UL << FMC_PMEM_MEMSET_Pos) /*!< 0x00000004 */
  8654. #define FMC_PMEM_MEMSET_3 (0x08UL << FMC_PMEM_MEMSET_Pos) /*!< 0x00000008 */
  8655. #define FMC_PMEM_MEMSET_4 (0x10UL << FMC_PMEM_MEMSET_Pos) /*!< 0x00000010 */
  8656. #define FMC_PMEM_MEMSET_5 (0x20UL << FMC_PMEM_MEMSET_Pos) /*!< 0x00000020 */
  8657. #define FMC_PMEM_MEMSET_6 (0x40UL << FMC_PMEM_MEMSET_Pos) /*!< 0x00000040 */
  8658. #define FMC_PMEM_MEMSET_7 (0x80UL << FMC_PMEM_MEMSET_Pos) /*!< 0x00000080 */
  8659. #define FMC_PMEM_MEMWAIT_Pos (8U)
  8660. #define FMC_PMEM_MEMWAIT_Msk (0xFFUL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x0000FF00 */
  8661. #define FMC_PMEM_MEMWAIT FMC_PMEM_MEMWAIT_Msk /*!<MEMWAIT[7:0] bits (Common memory wait time) */
  8662. #define FMC_PMEM_MEMWAIT_0 (0x01UL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00000100 */
  8663. #define FMC_PMEM_MEMWAIT_1 (0x02UL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00000200 */
  8664. #define FMC_PMEM_MEMWAIT_2 (0x04UL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00000400 */
  8665. #define FMC_PMEM_MEMWAIT_3 (0x08UL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00000800 */
  8666. #define FMC_PMEM_MEMWAIT_4 (0x10UL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00001000 */
  8667. #define FMC_PMEM_MEMWAIT_5 (0x20UL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00002000 */
  8668. #define FMC_PMEM_MEMWAIT_6 (0x40UL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00004000 */
  8669. #define FMC_PMEM_MEMWAIT_7 (0x80UL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00008000 */
  8670. #define FMC_PMEM_MEMHOLD_Pos (16U)
  8671. #define FMC_PMEM_MEMHOLD_Msk (0xFFUL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00FF0000 */
  8672. #define FMC_PMEM_MEMHOLD FMC_PMEM_MEMHOLD_Msk /*!<MEMHOLD[7:0] bits (Common memory hold time) */
  8673. #define FMC_PMEM_MEMHOLD_0 (0x01UL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00010000 */
  8674. #define FMC_PMEM_MEMHOLD_1 (0x02UL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00020000 */
  8675. #define FMC_PMEM_MEMHOLD_2 (0x04UL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00040000 */
  8676. #define FMC_PMEM_MEMHOLD_3 (0x08UL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00080000 */
  8677. #define FMC_PMEM_MEMHOLD_4 (0x10UL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00100000 */
  8678. #define FMC_PMEM_MEMHOLD_5 (0x20UL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00200000 */
  8679. #define FMC_PMEM_MEMHOLD_6 (0x40UL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00400000 */
  8680. #define FMC_PMEM_MEMHOLD_7 (0x80UL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00800000 */
  8681. #define FMC_PMEM_MEMHIZ_Pos (24U)
  8682. #define FMC_PMEM_MEMHIZ_Msk (0xFFUL << FMC_PMEM_MEMHIZ_Pos) /*!< 0xFF000000 */
  8683. #define FMC_PMEM_MEMHIZ FMC_PMEM_MEMHIZ_Msk /*!<MEMHIZ[7:0] bits (Common memory databus HiZ time) */
  8684. #define FMC_PMEM_MEMHIZ_0 (0x01UL << FMC_PMEM_MEMHIZ_Pos) /*!< 0x01000000 */
  8685. #define FMC_PMEM_MEMHIZ_1 (0x02UL << FMC_PMEM_MEMHIZ_Pos) /*!< 0x02000000 */
  8686. #define FMC_PMEM_MEMHIZ_2 (0x04UL << FMC_PMEM_MEMHIZ_Pos) /*!< 0x04000000 */
  8687. #define FMC_PMEM_MEMHIZ_3 (0x08UL << FMC_PMEM_MEMHIZ_Pos) /*!< 0x08000000 */
  8688. #define FMC_PMEM_MEMHIZ_4 (0x10UL << FMC_PMEM_MEMHIZ_Pos) /*!< 0x10000000 */
  8689. #define FMC_PMEM_MEMHIZ_5 (0x20UL << FMC_PMEM_MEMHIZ_Pos) /*!< 0x20000000 */
  8690. #define FMC_PMEM_MEMHIZ_6 (0x40UL << FMC_PMEM_MEMHIZ_Pos) /*!< 0x40000000 */
  8691. #define FMC_PMEM_MEMHIZ_7 (0x80UL << FMC_PMEM_MEMHIZ_Pos) /*!< 0x80000000 */
  8692. /****************** Bit definition for FMC_PATT register ******************/
  8693. #define FMC_PATT_ATTSET_Pos (0U)
  8694. #define FMC_PATT_ATTSET_Msk (0xFFUL << FMC_PATT_ATTSET_Pos) /*!< 0x000000FF */
  8695. #define FMC_PATT_ATTSET FMC_PATT_ATTSET_Msk /*!<ATTSET[7:0] bits (Attribute memory setup time) */
  8696. #define FMC_PATT_ATTSET_0 (0x01UL << FMC_PATT_ATTSET_Pos) /*!< 0x00000001 */
  8697. #define FMC_PATT_ATTSET_1 (0x02UL << FMC_PATT_ATTSET_Pos) /*!< 0x00000002 */
  8698. #define FMC_PATT_ATTSET_2 (0x04UL << FMC_PATT_ATTSET_Pos) /*!< 0x00000004 */
  8699. #define FMC_PATT_ATTSET_3 (0x08UL << FMC_PATT_ATTSET_Pos) /*!< 0x00000008 */
  8700. #define FMC_PATT_ATTSET_4 (0x10UL << FMC_PATT_ATTSET_Pos) /*!< 0x00000010 */
  8701. #define FMC_PATT_ATTSET_5 (0x20UL << FMC_PATT_ATTSET_Pos) /*!< 0x00000020 */
  8702. #define FMC_PATT_ATTSET_6 (0x40UL << FMC_PATT_ATTSET_Pos) /*!< 0x00000040 */
  8703. #define FMC_PATT_ATTSET_7 (0x80UL << FMC_PATT_ATTSET_Pos) /*!< 0x00000080 */
  8704. #define FMC_PATT_ATTWAIT_Pos (8U)
  8705. #define FMC_PATT_ATTWAIT_Msk (0xFFUL << FMC_PATT_ATTWAIT_Pos) /*!< 0x0000FF00 */
  8706. #define FMC_PATT_ATTWAIT FMC_PATT_ATTWAIT_Msk /*!<ATTWAIT[7:0] bits (Attribute memory wait time) */
  8707. #define FMC_PATT_ATTWAIT_0 (0x01UL << FMC_PATT_ATTWAIT_Pos) /*!< 0x00000100 */
  8708. #define FMC_PATT_ATTWAIT_1 (0x02UL << FMC_PATT_ATTWAIT_Pos) /*!< 0x00000200 */
  8709. #define FMC_PATT_ATTWAIT_2 (0x04UL << FMC_PATT_ATTWAIT_Pos) /*!< 0x00000400 */
  8710. #define FMC_PATT_ATTWAIT_3 (0x08UL << FMC_PATT_ATTWAIT_Pos) /*!< 0x00000800 */
  8711. #define FMC_PATT_ATTWAIT_4 (0x10UL << FMC_PATT_ATTWAIT_Pos) /*!< 0x00001000 */
  8712. #define FMC_PATT_ATTWAIT_5 (0x20UL << FMC_PATT_ATTWAIT_Pos) /*!< 0x00002000 */
  8713. #define FMC_PATT_ATTWAIT_6 (0x40UL << FMC_PATT_ATTWAIT_Pos) /*!< 0x00004000 */
  8714. #define FMC_PATT_ATTWAIT_7 (0x80UL << FMC_PATT_ATTWAIT_Pos) /*!< 0x00008000 */
  8715. #define FMC_PATT_ATTHOLD_Pos (16U)
  8716. #define FMC_PATT_ATTHOLD_Msk (0xFFUL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00FF0000 */
  8717. #define FMC_PATT_ATTHOLD FMC_PATT_ATTHOLD_Msk /*!<ATTHOLD[7:0] bits (Attribute memory hold time) */
  8718. #define FMC_PATT_ATTHOLD_0 (0x01UL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00010000 */
  8719. #define FMC_PATT_ATTHOLD_1 (0x02UL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00020000 */
  8720. #define FMC_PATT_ATTHOLD_2 (0x04UL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00040000 */
  8721. #define FMC_PATT_ATTHOLD_3 (0x08UL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00080000 */
  8722. #define FMC_PATT_ATTHOLD_4 (0x10UL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00100000 */
  8723. #define FMC_PATT_ATTHOLD_5 (0x20UL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00200000 */
  8724. #define FMC_PATT_ATTHOLD_6 (0x40UL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00400000 */
  8725. #define FMC_PATT_ATTHOLD_7 (0x80UL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00800000 */
  8726. #define FMC_PATT_ATTHIZ_Pos (24U)
  8727. #define FMC_PATT_ATTHIZ_Msk (0xFFUL << FMC_PATT_ATTHIZ_Pos) /*!< 0xFF000000 */
  8728. #define FMC_PATT_ATTHIZ FMC_PATT_ATTHIZ_Msk /*!<ATTHIZ[7:0] bits (Attribute memory databus HiZ time) */
  8729. #define FMC_PATT_ATTHIZ_0 (0x01UL << FMC_PATT_ATTHIZ_Pos) /*!< 0x01000000 */
  8730. #define FMC_PATT_ATTHIZ_1 (0x02UL << FMC_PATT_ATTHIZ_Pos) /*!< 0x02000000 */
  8731. #define FMC_PATT_ATTHIZ_2 (0x04UL << FMC_PATT_ATTHIZ_Pos) /*!< 0x04000000 */
  8732. #define FMC_PATT_ATTHIZ_3 (0x08UL << FMC_PATT_ATTHIZ_Pos) /*!< 0x08000000 */
  8733. #define FMC_PATT_ATTHIZ_4 (0x10UL << FMC_PATT_ATTHIZ_Pos) /*!< 0x10000000 */
  8734. #define FMC_PATT_ATTHIZ_5 (0x20UL << FMC_PATT_ATTHIZ_Pos) /*!< 0x20000000 */
  8735. #define FMC_PATT_ATTHIZ_6 (0x40UL << FMC_PATT_ATTHIZ_Pos) /*!< 0x40000000 */
  8736. #define FMC_PATT_ATTHIZ_7 (0x80UL << FMC_PATT_ATTHIZ_Pos) /*!< 0x80000000 */
  8737. /****************** Bit definition for FMC_ECCR3 register ******************/
  8738. #define FMC_ECCR3_ECC3_Pos (0U)
  8739. #define FMC_ECCR3_ECC3_Msk (0xFFFFFFFFUL << FMC_ECCR3_ECC3_Pos) /*!< 0xFFFFFFFF */
  8740. #define FMC_ECCR3_ECC3 FMC_ECCR3_ECC3_Msk /*!<ECC result */
  8741. /****************** Bit definition for FMC_SDCRx registers (x=1..4) *********/
  8742. #define FMC_SDCRx_NC_Pos (0U)
  8743. #define FMC_SDCRx_NC_Msk (0x3UL << FMC_SDCRx_NC_Pos) /*!< 0x00000003 */
  8744. #define FMC_SDCRx_NC FMC_SDCRx_NC_Msk /*!<NC[1:0] bits (Number of column bits) */
  8745. #define FMC_SDCRx_NC_0 (0x1UL << FMC_SDCRx_NC_Pos) /*!< 0x00000001 */
  8746. #define FMC_SDCRx_NC_1 (0x2UL << FMC_SDCRx_NC_Pos) /*!< 0x00000002 */
  8747. #define FMC_SDCRx_NR_Pos (2U)
  8748. #define FMC_SDCRx_NR_Msk (0x3UL << FMC_SDCRx_NR_Pos) /*!< 0x0000000C */
  8749. #define FMC_SDCRx_NR FMC_SDCRx_NR_Msk /*!<NR[1:0] bits (Number of row bits) */
  8750. #define FMC_SDCRx_NR_0 (0x1UL << FMC_SDCRx_NR_Pos) /*!< 0x00000004 */
  8751. #define FMC_SDCRx_NR_1 (0x2UL << FMC_SDCRx_NR_Pos) /*!< 0x00000008 */
  8752. #define FMC_SDCRx_MWID_Pos (4U)
  8753. #define FMC_SDCRx_MWID_Msk (0x3UL << FMC_SDCRx_MWID_Pos) /*!< 0x00000030 */
  8754. #define FMC_SDCRx_MWID FMC_SDCRx_MWID_Msk /*!<NR[1:0] bits (Number of row bits) */
  8755. #define FMC_SDCRx_MWID_0 (0x1UL << FMC_SDCRx_MWID_Pos) /*!< 0x00000010 */
  8756. #define FMC_SDCRx_MWID_1 (0x2UL << FMC_SDCRx_MWID_Pos) /*!< 0x00000020 */
  8757. #define FMC_SDCRx_NB_Pos (6U)
  8758. #define FMC_SDCRx_NB_Msk (0x1UL << FMC_SDCRx_NB_Pos) /*!< 0x00000040 */
  8759. #define FMC_SDCRx_NB FMC_SDCRx_NB_Msk /*!<Number of internal bank */
  8760. #define FMC_SDCRx_CAS_Pos (7U)
  8761. #define FMC_SDCRx_CAS_Msk (0x3UL << FMC_SDCRx_CAS_Pos) /*!< 0x00000180 */
  8762. #define FMC_SDCRx_CAS FMC_SDCRx_CAS_Msk /*!<CAS[1:0] bits (CAS latency) */
  8763. #define FMC_SDCRx_CAS_0 (0x1UL << FMC_SDCRx_CAS_Pos) /*!< 0x00000080 */
  8764. #define FMC_SDCRx_CAS_1 (0x2UL << FMC_SDCRx_CAS_Pos) /*!< 0x00000100 */
  8765. #define FMC_SDCRx_WP_Pos (9U)
  8766. #define FMC_SDCRx_WP_Msk (0x1UL << FMC_SDCRx_WP_Pos) /*!< 0x00000200 */
  8767. #define FMC_SDCRx_WP FMC_SDCRx_WP_Msk /*!<Write protection */
  8768. #define FMC_SDCRx_SDCLK_Pos (10U)
  8769. #define FMC_SDCRx_SDCLK_Msk (0x3UL << FMC_SDCRx_SDCLK_Pos) /*!< 0x00000C00 */
  8770. #define FMC_SDCRx_SDCLK FMC_SDCRx_SDCLK_Msk /*!<SDRAM clock configuration */
  8771. #define FMC_SDCRx_SDCLK_0 (0x1UL << FMC_SDCRx_SDCLK_Pos) /*!< 0x00000400 */
  8772. #define FMC_SDCRx_SDCLK_1 (0x2UL << FMC_SDCRx_SDCLK_Pos) /*!< 0x00000800 */
  8773. #define FMC_SDCRx_RBURST_Pos (12U)
  8774. #define FMC_SDCRx_RBURST_Msk (0x1UL << FMC_SDCRx_RBURST_Pos) /*!< 0x00001000 */
  8775. #define FMC_SDCRx_RBURST FMC_SDCRx_RBURST_Msk /*!<Read burst */
  8776. #define FMC_SDCRx_RPIPE_Pos (13U)
  8777. #define FMC_SDCRx_RPIPE_Msk (0x3UL << FMC_SDCRx_RPIPE_Pos) /*!< 0x00006000 */
  8778. #define FMC_SDCRx_RPIPE FMC_SDCRx_RPIPE_Msk /*!<Write protection */
  8779. #define FMC_SDCRx_RPIPE_0 (0x1UL << FMC_SDCRx_RPIPE_Pos) /*!< 0x00002000 */
  8780. #define FMC_SDCRx_RPIPE_1 (0x2UL << FMC_SDCRx_RPIPE_Pos) /*!< 0x00004000 */
  8781. /****************** Bit definition for FMC_SDTRx(1,2) register ******************/
  8782. #define FMC_SDTRx_TMRD_Pos (0U)
  8783. #define FMC_SDTRx_TMRD_Msk (0xFUL << FMC_SDTRx_TMRD_Pos) /*!< 0x0000000F */
  8784. #define FMC_SDTRx_TMRD FMC_SDTRx_TMRD_Msk /*!<TMRD[3:0] bits (Load mode register to active) */
  8785. #define FMC_SDTRx_TMRD_0 (0x1UL << FMC_SDTRx_TMRD_Pos) /*!< 0x00000001 */
  8786. #define FMC_SDTRx_TMRD_1 (0x2UL << FMC_SDTRx_TMRD_Pos) /*!< 0x00000002 */
  8787. #define FMC_SDTRx_TMRD_2 (0x4UL << FMC_SDTRx_TMRD_Pos) /*!< 0x00000004 */
  8788. #define FMC_SDTRx_TMRD_3 (0x8UL << FMC_SDTRx_TMRD_Pos) /*!< 0x00000008 */
  8789. #define FMC_SDTRx_TXSR_Pos (4U)
  8790. #define FMC_SDTRx_TXSR_Msk (0xFUL << FMC_SDTRx_TXSR_Pos) /*!< 0x000000F0 */
  8791. #define FMC_SDTRx_TXSR FMC_SDTRx_TXSR_Msk /*!<TXSR[3:0] bits (Exit self refresh) */
  8792. #define FMC_SDTRx_TXSR_0 (0x1UL << FMC_SDTRx_TXSR_Pos) /*!< 0x00000010 */
  8793. #define FMC_SDTRx_TXSR_1 (0x2UL << FMC_SDTRx_TXSR_Pos) /*!< 0x00000020 */
  8794. #define FMC_SDTRx_TXSR_2 (0x4UL << FMC_SDTRx_TXSR_Pos) /*!< 0x00000040 */
  8795. #define FMC_SDTRx_TXSR_3 (0x8UL << FMC_SDTRx_TXSR_Pos) /*!< 0x00000080 */
  8796. #define FMC_SDTRx_TRAS_Pos (8U)
  8797. #define FMC_SDTRx_TRAS_Msk (0xFUL << FMC_SDTRx_TRAS_Pos) /*!< 0x00000F00 */
  8798. #define FMC_SDTRx_TRAS FMC_SDTRx_TRAS_Msk /*!<TRAS[3:0] bits (Self refresh time) */
  8799. #define FMC_SDTRx_TRAS_0 (0x1UL << FMC_SDTRx_TRAS_Pos) /*!< 0x00000100 */
  8800. #define FMC_SDTRx_TRAS_1 (0x2UL << FMC_SDTRx_TRAS_Pos) /*!< 0x00000200 */
  8801. #define FMC_SDTRx_TRAS_2 (0x4UL << FMC_SDTRx_TRAS_Pos) /*!< 0x00000400 */
  8802. #define FMC_SDTRx_TRAS_3 (0x8UL << FMC_SDTRx_TRAS_Pos) /*!< 0x00000800 */
  8803. #define FMC_SDTRx_TRC_Pos (12U)
  8804. #define FMC_SDTRx_TRC_Msk (0xFUL << FMC_SDTRx_TRC_Pos) /*!< 0x0000F000 */
  8805. #define FMC_SDTRx_TRC FMC_SDTRx_TRC_Msk /*!<TRC[2:0] bits (Row cycle delay) */
  8806. #define FMC_SDTRx_TRC_0 (0x1UL << FMC_SDTRx_TRC_Pos) /*!< 0x00001000 */
  8807. #define FMC_SDTRx_TRC_1 (0x2UL << FMC_SDTRx_TRC_Pos) /*!< 0x00002000 */
  8808. #define FMC_SDTRx_TRC_2 (0x4UL << FMC_SDTRx_TRC_Pos) /*!< 0x00004000 */
  8809. #define FMC_SDTRx_TWR_Pos (16U)
  8810. #define FMC_SDTRx_TWR_Msk (0xFUL << FMC_SDTRx_TWR_Pos) /*!< 0x000F0000 */
  8811. #define FMC_SDTRx_TWR FMC_SDTRx_TWR_Msk /*!<TRC[2:0] bits (Write recovery delay) */
  8812. #define FMC_SDTRx_TWR_0 (0x1UL << FMC_SDTRx_TWR_Pos) /*!< 0x00010000 */
  8813. #define FMC_SDTRx_TWR_1 (0x2UL << FMC_SDTRx_TWR_Pos) /*!< 0x00020000 */
  8814. #define FMC_SDTRx_TWR_2 (0x4UL << FMC_SDTRx_TWR_Pos) /*!< 0x00040000 */
  8815. #define FMC_SDTRx_TRP_Pos (20U)
  8816. #define FMC_SDTRx_TRP_Msk (0xFUL << FMC_SDTRx_TRP_Pos) /*!< 0x00F00000 */
  8817. #define FMC_SDTRx_TRP FMC_SDTRx_TRP_Msk /*!<TRP[2:0] bits (Row precharge delay) */
  8818. #define FMC_SDTRx_TRP_0 (0x1UL << FMC_SDTRx_TRP_Pos) /*!< 0x00100000 */
  8819. #define FMC_SDTRx_TRP_1 (0x2UL << FMC_SDTRx_TRP_Pos) /*!< 0x00200000 */
  8820. #define FMC_SDTRx_TRP_2 (0x4UL << FMC_SDTRx_TRP_Pos) /*!< 0x00400000 */
  8821. #define FMC_SDTRx_TRCD_Pos (24U)
  8822. #define FMC_SDTRx_TRCD_Msk (0xFUL << FMC_SDTRx_TRCD_Pos) /*!< 0x0F000000 */
  8823. #define FMC_SDTRx_TRCD FMC_SDTRx_TRCD_Msk /*!<TRP[2:0] bits (Row to column delay) */
  8824. #define FMC_SDTRx_TRCD_0 (0x1UL << FMC_SDTRx_TRCD_Pos) /*!< 0x01000000 */
  8825. #define FMC_SDTRx_TRCD_1 (0x2UL << FMC_SDTRx_TRCD_Pos) /*!< 0x02000000 */
  8826. #define FMC_SDTRx_TRCD_2 (0x4UL << FMC_SDTRx_TRCD_Pos) /*!< 0x04000000 */
  8827. /****************** Bit definition for FMC_SDCMR register ******************/
  8828. #define FMC_SDCMR_MODE_Pos (0U)
  8829. #define FMC_SDCMR_MODE_Msk (0x7UL << FMC_SDCMR_MODE_Pos) /*!< 0x00000007 */
  8830. #define FMC_SDCMR_MODE FMC_SDCMR_MODE_Msk /*!<MODE[2:0] bits (Command mode) */
  8831. #define FMC_SDCMR_MODE_0 (0x1UL << FMC_SDCMR_MODE_Pos) /*!< 0x00000001 */
  8832. #define FMC_SDCMR_MODE_1 (0x2UL << FMC_SDCMR_MODE_Pos) /*!< 0x00000002 */
  8833. #define FMC_SDCMR_MODE_2 (0x3UL << FMC_SDCMR_MODE_Pos) /*!< 0x00000003 */
  8834. #define FMC_SDCMR_CTB2_Pos (3U)
  8835. #define FMC_SDCMR_CTB2_Msk (0x1UL << FMC_SDCMR_CTB2_Pos) /*!< 0x00000008 */
  8836. #define FMC_SDCMR_CTB2 FMC_SDCMR_CTB2_Msk /*!<Command target 2 */
  8837. #define FMC_SDCMR_CTB1_Pos (4U)
  8838. #define FMC_SDCMR_CTB1_Msk (0x1UL << FMC_SDCMR_CTB1_Pos) /*!< 0x00000010 */
  8839. #define FMC_SDCMR_CTB1 FMC_SDCMR_CTB1_Msk /*!<Command target 1 */
  8840. #define FMC_SDCMR_NRFS_Pos (5U)
  8841. #define FMC_SDCMR_NRFS_Msk (0xFUL << FMC_SDCMR_NRFS_Pos) /*!< 0x000001E0 */
  8842. #define FMC_SDCMR_NRFS FMC_SDCMR_NRFS_Msk /*!<NRFS[3:0] bits (Number of auto-refresh) */
  8843. #define FMC_SDCMR_NRFS_0 (0x1UL << FMC_SDCMR_NRFS_Pos) /*!< 0x00000020 */
  8844. #define FMC_SDCMR_NRFS_1 (0x2UL << FMC_SDCMR_NRFS_Pos) /*!< 0x00000040 */
  8845. #define FMC_SDCMR_NRFS_2 (0x4UL << FMC_SDCMR_NRFS_Pos) /*!< 0x00000080 */
  8846. #define FMC_SDCMR_NRFS_3 (0x8UL << FMC_SDCMR_NRFS_Pos) /*!< 0x00000100 */
  8847. #define FMC_SDCMR_MRD_Pos (9U)
  8848. #define FMC_SDCMR_MRD_Msk (0x1FFFUL << FMC_SDCMR_MRD_Pos) /*!< 0x003FFE00 */
  8849. #define FMC_SDCMR_MRD FMC_SDCMR_MRD_Msk /*!<MRD[12:0] bits (Mode register definition) */
  8850. /****************** Bit definition for FMC_SDRTR register ******************/
  8851. #define FMC_SDRTR_CRE_Pos (0U)
  8852. #define FMC_SDRTR_CRE_Msk (0x1UL << FMC_SDRTR_CRE_Pos) /*!< 0x00000001 */
  8853. #define FMC_SDRTR_CRE FMC_SDRTR_CRE_Msk /*!<Clear refresh error flag */
  8854. #define FMC_SDRTR_COUNT_Pos (1U)
  8855. #define FMC_SDRTR_COUNT_Msk (0x1FFFUL << FMC_SDRTR_COUNT_Pos) /*!< 0x00003FFE */
  8856. #define FMC_SDRTR_COUNT FMC_SDRTR_COUNT_Msk /*!<COUNT[12:0] bits (Refresh timer count) */
  8857. #define FMC_SDRTR_REIE_Pos (14U)
  8858. #define FMC_SDRTR_REIE_Msk (0x1UL << FMC_SDRTR_REIE_Pos) /*!< 0x00004000 */
  8859. #define FMC_SDRTR_REIE FMC_SDRTR_REIE_Msk /*!<RES interupt enable */
  8860. /****************** Bit definition for FMC_SDSR register ******************/
  8861. #define FMC_SDSR_RE_Pos (0U)
  8862. #define FMC_SDSR_RE_Msk (0x1UL << FMC_SDSR_RE_Pos) /*!< 0x00000001 */
  8863. #define FMC_SDSR_RE FMC_SDSR_RE_Msk /*!<Refresh error flag */
  8864. #define FMC_SDSR_MODES1_Pos (1U)
  8865. #define FMC_SDSR_MODES1_Msk (0x3UL << FMC_SDSR_MODES1_Pos) /*!< 0x00000006 */
  8866. #define FMC_SDSR_MODES1 FMC_SDSR_MODES1_Msk /*!<MODES1[1:0]bits (Status mode for bank 1) */
  8867. #define FMC_SDSR_MODES1_0 (0x1UL << FMC_SDSR_MODES1_Pos) /*!< 0x00000002 */
  8868. #define FMC_SDSR_MODES1_1 (0x2UL << FMC_SDSR_MODES1_Pos) /*!< 0x00000004 */
  8869. #define FMC_SDSR_MODES2_Pos (3U)
  8870. #define FMC_SDSR_MODES2_Msk (0x3UL << FMC_SDSR_MODES2_Pos) /*!< 0x00000018 */
  8871. #define FMC_SDSR_MODES2 FMC_SDSR_MODES2_Msk /*!<MODES2[1:0]bits (Status mode for bank 2) */
  8872. #define FMC_SDSR_MODES2_0 (0x1UL << FMC_SDSR_MODES2_Pos) /*!< 0x00000008 */
  8873. #define FMC_SDSR_MODES2_1 (0x2UL << FMC_SDSR_MODES2_Pos) /*!< 0x00000010 */
  8874. /******************************************************************************/
  8875. /* */
  8876. /* Graphic MMU (GFXMMU) */
  8877. /* */
  8878. /******************************************************************************/
  8879. /****************** Bits definition for GFXMMU_CR register ********************/
  8880. #define GFXMMU_CR_B0OIE_Pos (0U)
  8881. #define GFXMMU_CR_B0OIE_Msk (0x1UL << GFXMMU_CR_B0OIE_Pos) /*!< 0x00000001 */
  8882. #define GFXMMU_CR_B0OIE GFXMMU_CR_B0OIE_Msk /*!< Buffer 0 overflow interrupt enable */
  8883. #define GFXMMU_CR_B1OIE_Pos (1U)
  8884. #define GFXMMU_CR_B1OIE_Msk (0x1UL << GFXMMU_CR_B1OIE_Pos) /*!< 0x00000002 */
  8885. #define GFXMMU_CR_B1OIE GFXMMU_CR_B1OIE_Msk /*!< Buffer 1 overflow interrupt enable */
  8886. #define GFXMMU_CR_B2OIE_Pos (2U)
  8887. #define GFXMMU_CR_B2OIE_Msk (0x1UL << GFXMMU_CR_B2OIE_Pos) /*!< 0x00000004 */
  8888. #define GFXMMU_CR_B2OIE GFXMMU_CR_B2OIE_Msk /*!< Buffer 2 overflow interrupt enable */
  8889. #define GFXMMU_CR_B3OIE_Pos (3U)
  8890. #define GFXMMU_CR_B3OIE_Msk (0x1UL << GFXMMU_CR_B3OIE_Pos) /*!< 0x00000008 */
  8891. #define GFXMMU_CR_B3OIE GFXMMU_CR_B3OIE_Msk /*!< Buffer 3 overflow interrupt enable */
  8892. #define GFXMMU_CR_AMEIE_Pos (4U)
  8893. #define GFXMMU_CR_AMEIE_Msk (0x1UL << GFXMMU_CR_AMEIE_Pos) /*!< 0x00000010 */
  8894. #define GFXMMU_CR_AMEIE GFXMMU_CR_AMEIE_Msk /*!< AHB master error interrupt enable */
  8895. #define GFXMMU_CR_192BM_Pos (6U)
  8896. #define GFXMMU_CR_192BM_Msk (0x1UL << GFXMMU_CR_192BM_Pos) /*!< 0x00000040 */
  8897. #define GFXMMU_CR_192BM GFXMMU_CR_192BM_Msk /*!< 192 block mode */
  8898. #define GFXMMU_CR_CE_Pos (7U)
  8899. #define GFXMMU_CR_CE_Msk (0x1UL << GFXMMU_CR_CE_Pos) /*!< 0x00000080 */
  8900. #define GFXMMU_CR_CE GFXMMU_CR_CE_Msk /*!< Cache Enable */
  8901. #define GFXMMU_CR_CL_Pos (8U)
  8902. #define GFXMMU_CR_CL_Msk (0x1UL << GFXMMU_CR_CL_Pos) /*!< 0x00000100 */
  8903. #define GFXMMU_CR_CL GFXMMU_CR_CL_Msk /*!< Cache Lock */
  8904. #define GFXMMU_CR_CLB_Pos (9U)
  8905. #define GFXMMU_CR_CLB_Msk (0x3UL << GFXMMU_CR_CLB_Pos) /*!< 0x00000600 */
  8906. #define GFXMMU_CR_CLB GFXMMU_CR_CLB_Msk /*!< CLB[1:0]: Cache Lock Buffer */
  8907. #define GFXMMU_CR_CLB_0 (0x1UL << GFXMMU_CR_CLB_Pos) /*!< Cache locked on buffer 1 */
  8908. #define GFXMMU_CR_CLB_1 (0x2UL << GFXMMU_CR_CLB_Pos) /*!< Cache locked on buffer 2 */
  8909. #define GFXMMU_CR_FC_Pos (11U)
  8910. #define GFXMMU_CR_FC_Msk (0x1UL << GFXMMU_CR_FC_Pos) /*!< 0x00000800 */
  8911. #define GFXMMU_CR_FC GFXMMU_CR_FC_Msk /*!< Force Caching */
  8912. #define GFXMMU_CR_PD_Pos (12U)
  8913. #define GFXMMU_CR_PD_Msk (0x1UL << GFXMMU_CR_PD_Pos) /*!< 0x00001000 */
  8914. #define GFXMMU_CR_PD GFXMMU_CR_PD_Msk /*!< Prefetch Disable */
  8915. #define GFXMMU_CR_OC_Pos (16U)
  8916. #define GFXMMU_CR_OC_Msk (0x1UL << GFXMMU_CR_OC_Pos) /*!< 0x00002000 */
  8917. #define GFXMMU_CR_OC GFXMMU_CR_OC_Msk /*!< Outter Cachability */
  8918. #define GFXMMU_CR_OB_Pos (17U)
  8919. #define GFXMMU_CR_OB_Msk (0x1UL << GFXMMU_CR_OB_Pos) /*!< 0x00002000 */
  8920. #define GFXMMU_CR_OB GFXMMU_CR_OB_Msk /*!< Outter Bufferability */
  8921. /****************** Bits definition for GFXMMU_SR register ********************/
  8922. #define GFXMMU_SR_B0OF_Pos (0U)
  8923. #define GFXMMU_SR_B0OF_Msk (0x1UL << GFXMMU_SR_B0OF_Pos) /*!< 0x00000001 */
  8924. #define GFXMMU_SR_B0OF GFXMMU_SR_B0OF_Msk /*!< Buffer 0 overflow flag */
  8925. #define GFXMMU_SR_B1OF_Pos (1U)
  8926. #define GFXMMU_SR_B1OF_Msk (0x1UL << GFXMMU_SR_B1OF_Pos) /*!< 0x00000002 */
  8927. #define GFXMMU_SR_B1OF GFXMMU_SR_B1OF_Msk /*!< Buffer 1 overflow flag */
  8928. #define GFXMMU_SR_B2OF_Pos (2U)
  8929. #define GFXMMU_SR_B2OF_Msk (0x1UL << GFXMMU_SR_B2OF_Pos) /*!< 0x00000004 */
  8930. #define GFXMMU_SR_B2OF GFXMMU_SR_B2OF_Msk /*!< Buffer 2 overflow flag */
  8931. #define GFXMMU_SR_B3OF_Pos (3U)
  8932. #define GFXMMU_SR_B3OF_Msk (0x1UL << GFXMMU_SR_B3OF_Pos) /*!< 0x00000008 */
  8933. #define GFXMMU_SR_B3OF GFXMMU_SR_B3OF_Msk /*!< Buffer 3 overflow flag */
  8934. #define GFXMMU_SR_AMEF_Pos (4U)
  8935. #define GFXMMU_SR_AMEF_Msk (0x1UL << GFXMMU_SR_AMEF_Pos) /*!< 0x00000010 */
  8936. #define GFXMMU_SR_AMEF GFXMMU_SR_AMEF_Msk /*!< AHB master error flag */
  8937. /****************** Bits definition for GFXMMU_FCR register *******************/
  8938. #define GFXMMU_FCR_CB0OF_Pos (0U)
  8939. #define GFXMMU_FCR_CB0OF_Msk (0x1UL << GFXMMU_FCR_CB0OF_Pos) /*!< 0x00000001 */
  8940. #define GFXMMU_FCR_CB0OF GFXMMU_FCR_CB0OF_Msk /*!< Clear buffer 0 overflow flag */
  8941. #define GFXMMU_FCR_CB1OF_Pos (1U)
  8942. #define GFXMMU_FCR_CB1OF_Msk (0x1UL << GFXMMU_FCR_CB1OF_Pos) /*!< 0x00000002 */
  8943. #define GFXMMU_FCR_CB1OF GFXMMU_FCR_CB1OF_Msk /*!< Clear buffer 1 overflow flag */
  8944. #define GFXMMU_FCR_CB2OF_Pos (2U)
  8945. #define GFXMMU_FCR_CB2OF_Msk (0x1UL << GFXMMU_FCR_CB2OF_Pos) /*!< 0x00000004 */
  8946. #define GFXMMU_FCR_CB2OF GFXMMU_FCR_CB2OF_Msk /*!< Clear buffer 2 overflow flag */
  8947. #define GFXMMU_FCR_CB3OF_Pos (3U)
  8948. #define GFXMMU_FCR_CB3OF_Msk (0x1UL << GFXMMU_FCR_CB3OF_Pos) /*!< 0x00000008 */
  8949. #define GFXMMU_FCR_CB3OF GFXMMU_FCR_CB3OF_Msk /*!< Clear buffer 3 overflow flag */
  8950. #define GFXMMU_FCR_CAMEF_Pos (4U)
  8951. #define GFXMMU_FCR_CAMEF_Msk (0x1UL << GFXMMU_FCR_CAMEF_Pos) /*!< 0x00000010 */
  8952. #define GFXMMU_FCR_CAMEF GFXMMU_FCR_CAMEF_Msk /*!< Clear AHB master error flag */
  8953. /****************** Bits definition for GFXMMU_CCR register *******************/
  8954. #define GFXMMU_CCR_FF_Pos (0U)
  8955. #define GFXMMU_CCR_FF_Msk (0x1UL << GFXMMU_CCR_FF_Pos) /*!< 0x00000001 */
  8956. #define GFXMMU_CCR_FF GFXMMU_CCR_FF_Msk /*!< Clear buffer 0 overflow flag */
  8957. #define GFXMMU_CCR_FI_Pos (1U)
  8958. #define GFXMMU_CCR_FI_Msk (0x1UL << GFXMMU_CCR_FI_Pos) /*!< 0x00000002 */
  8959. #define GFXMMU_CCR_FI GFXMMU_CCR_FI_Msk /*!< Clear buffer 1 overflow flag */
  8960. /****************** Bits definition for GFXMMU_DVR register *******************/
  8961. #define GFXMMU_DVR_DV_Pos (0U)
  8962. #define GFXMMU_DVR_DV_Msk (0xFFFFFFFFUL << GFXMMU_DVR_DV_Pos) /*!< 0xFFFFFFFF */
  8963. #define GFXMMU_DVR_DV GFXMMU_DVR_DV_Msk /*!< DV[31:0] bits (Default value) */
  8964. /****************** Bits definition for GFXMMU_B0CR register ******************/
  8965. #define GFXMMU_B0CR_PBO_Pos (4U)
  8966. #define GFXMMU_B0CR_PBO_Msk (0x7FFFFUL << GFXMMU_B0CR_PBO_Pos) /*!< 0x007FFFF0 */
  8967. #define GFXMMU_B0CR_PBO GFXMMU_B0CR_PBO_Msk /*!< PB0[22:4] bits (Physical buffer offset) */
  8968. #define GFXMMU_B0CR_PBBA_Pos (23U)
  8969. #define GFXMMU_B0CR_PBBA_Msk (0x1FFUL << GFXMMU_B0CR_PBBA_Pos) /*!< 0xFF800000 */
  8970. #define GFXMMU_B0CR_PBBA GFXMMU_B0CR_PBBA_Msk /*!< PBBA[31:23] bits (Physical buffer base address) */
  8971. /****************** Bits definition for GFXMMU_B1CR register ******************/
  8972. #define GFXMMU_B1CR_PBO_Pos (4U)
  8973. #define GFXMMU_B1CR_PBO_Msk (0x7FFFFUL << GFXMMU_B1CR_PBO_Pos) /*!< 0x007FFFF0 */
  8974. #define GFXMMU_B1CR_PBO GFXMMU_B1CR_PBO_Msk /*!< PB0[22:4] bits (Physical buffer offset) */
  8975. #define GFXMMU_B1CR_PBBA_Pos (23U)
  8976. #define GFXMMU_B1CR_PBBA_Msk (0x1FFUL << GFXMMU_B1CR_PBBA_Pos) /*!< 0xFF800000 */
  8977. #define GFXMMU_B1CR_PBBA GFXMMU_B1CR_PBBA_Msk /*!< PBBA[31:23] bits (Physical buffer base address) */
  8978. /****************** Bits definition for GFXMMU_B2CR register ******************/
  8979. #define GFXMMU_B2CR_PBO_Pos (4U)
  8980. #define GFXMMU_B2CR_PBO_Msk (0x7FFFFUL << GFXMMU_B2CR_PBO_Pos) /*!< 0x007FFFF0 */
  8981. #define GFXMMU_B2CR_PBO GFXMMU_B2CR_PBO_Msk /*!< PB0[22:4] bits (Physical buffer offset) */
  8982. #define GFXMMU_B2CR_PBBA_Pos (23U)
  8983. #define GFXMMU_B2CR_PBBA_Msk (0x1FFUL << GFXMMU_B2CR_PBBA_Pos) /*!< 0xFF800000 */
  8984. #define GFXMMU_B2CR_PBBA GFXMMU_B2CR_PBBA_Msk /*!< PBBA[31:23] bits (Physical buffer base address) */
  8985. /****************** Bits definition for GFXMMU_B3CR register ******************/
  8986. #define GFXMMU_B3CR_PBO_Pos (4U)
  8987. #define GFXMMU_B3CR_PBO_Msk (0x7FFFFUL << GFXMMU_B3CR_PBO_Pos) /*!< 0x007FFFF0 */
  8988. #define GFXMMU_B3CR_PBO GFXMMU_B3CR_PBO_Msk /*!< PB0[22:4] bits (Physical buffer offset) */
  8989. #define GFXMMU_B3CR_PBBA_Pos (23U)
  8990. #define GFXMMU_B3CR_PBBA_Msk (0x1FFUL << GFXMMU_B3CR_PBBA_Pos) /*!< 0xFF800000 */
  8991. #define GFXMMU_B3CR_PBBA GFXMMU_B3CR_PBBA_Msk /*!< PBBA[31:23] bits (Physical buffer base address) */
  8992. /****************** Bits definition for GFXMMU_HWCFGR register ****************/
  8993. #define GFXMMU_HWCFGR_TBD_Pos (0U)
  8994. #define GFXMMU_HWCFGR_TBD_Msk (0xFFFFFFFFUL << GFXMMU_HWCFGR_TBD_Pos) /*!< 0xFFFFFFFF */
  8995. #define GFXMMU_HWCFGR_TBD GFXMMU_HWCFGR_TBD_Msk /*!< TBD[31:0] bits (To be defined) */
  8996. /****************** Bits definition for GFXMMU_VERR register ******************/
  8997. #define GFXMMU_VERR_MINREV_Pos (0U)
  8998. #define GFXMMU_VERR_MINREV_Msk (0xFUL << GFXMMU_VERR_MINREV_Pos) /*!< 0x0000000F */
  8999. #define GFXMMU_VERR_MINREV GFXMMU_VERR_MINREV_Msk /*!< MINREV[3:0] bits (Minor revision) */
  9000. #define GFXMMU_VERR_MAJREV_Pos (4U)
  9001. #define GFXMMU_VERR_MAJREV_Msk (0xFUL << GFXMMU_VERR_MAJREV_Pos) /*!< 0x000000F0 */
  9002. #define GFXMMU_VERR_MAJREV GFXMMU_VERR_MAJREV_Msk /*!< MAJREV[3:0] bits (Major revision) */
  9003. /****************** Bits definition for GFXMMU_IPIDR register *****************/
  9004. #define GFXMMU_IPIDR_ID_Pos (0U)
  9005. #define GFXMMU_IPIDR_ID_Msk (0xFFFFFFFFUL << GFXMMU_IPIDR_ID_Pos) /*!< 0xFFFFFFFF */
  9006. #define GFXMMU_IPIDR_ID GFXMMU_IPIDR_ID_Msk /*!< ID[31:0] bits (Identification code) */
  9007. /****************** Bits definition for GFXMMU_SIDR register ******************/
  9008. #define GFXMMU_SIDR_SID_Pos (0U)
  9009. #define GFXMMU_SIDR_SID_Msk (0xFFFFFFFFUL << GFXMMU_SIDR_SID_Pos) /*!< 0xFFFFFFFF */
  9010. #define GFXMMU_SIDR_SID GFXMMU_SIDR_SID_Msk /*!< SID[31:0] bits (Size and id) */
  9011. /****************** Bits definition for GFXMMU_LUTxL register *****************/
  9012. #define GFXMMU_LUTxL_EN_Pos (0U)
  9013. #define GFXMMU_LUTxL_EN_Msk (0x1UL << GFXMMU_LUTxL_EN_Pos) /*!< 0x00000001 */
  9014. #define GFXMMU_LUTxL_EN GFXMMU_LUTxL_EN_Msk /*!< Enable */
  9015. #define GFXMMU_LUTxL_FVB_Pos (8U)
  9016. #define GFXMMU_LUTxL_FVB_Msk (0xFFUL << GFXMMU_LUTxL_FVB_Pos) /*!< 0x0000FF00 */
  9017. #define GFXMMU_LUTxL_FVB GFXMMU_LUTxL_FVB_Msk /*!< FVB[7:0] bits (First visible block) */
  9018. #define GFXMMU_LUTxL_LVB_Pos (16U)
  9019. #define GFXMMU_LUTxL_LVB_Msk (0xFFUL << GFXMMU_LUTxL_LVB_Pos) /*!< 0x00FF0000 */
  9020. #define GFXMMU_LUTxL_LVB GFXMMU_LUTxL_LVB_Msk /*!< LVB[7:0] bits (Last visible block) */
  9021. /****************** Bits definition for GFXMMU_LUTxH register *****************/
  9022. #define GFXMMU_LUTxH_LO_Pos (4U)
  9023. #define GFXMMU_LUTxH_LO_Msk (0x3FFFFUL << GFXMMU_LUTxH_LO_Pos) /*!< 0x003FFFF0 */
  9024. #define GFXMMU_LUTxH_LO GFXMMU_LUTxH_LO_Msk /*!< LO[21:4] bits (Line offset) */
  9025. /******************************************************************************/
  9026. /* */
  9027. /* General Purpose I/O */
  9028. /* */
  9029. /******************************************************************************/
  9030. /****************** Bits definition for GPIO_MODER register *****************/
  9031. #define GPIO_MODER_MODE0_Pos (0U)
  9032. #define GPIO_MODER_MODE0_Msk (0x3UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000003 */
  9033. #define GPIO_MODER_MODE0 GPIO_MODER_MODE0_Msk
  9034. #define GPIO_MODER_MODE0_0 (0x1UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000001 */
  9035. #define GPIO_MODER_MODE0_1 (0x2UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000002 */
  9036. #define GPIO_MODER_MODE1_Pos (2U)
  9037. #define GPIO_MODER_MODE1_Msk (0x3UL << GPIO_MODER_MODE1_Pos) /*!< 0x0000000C */
  9038. #define GPIO_MODER_MODE1 GPIO_MODER_MODE1_Msk
  9039. #define GPIO_MODER_MODE1_0 (0x1UL << GPIO_MODER_MODE1_Pos) /*!< 0x00000004 */
  9040. #define GPIO_MODER_MODE1_1 (0x2UL << GPIO_MODER_MODE1_Pos) /*!< 0x00000008 */
  9041. #define GPIO_MODER_MODE2_Pos (4U)
  9042. #define GPIO_MODER_MODE2_Msk (0x3UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000030 */
  9043. #define GPIO_MODER_MODE2 GPIO_MODER_MODE2_Msk
  9044. #define GPIO_MODER_MODE2_0 (0x1UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000010 */
  9045. #define GPIO_MODER_MODE2_1 (0x2UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000020 */
  9046. #define GPIO_MODER_MODE3_Pos (6U)
  9047. #define GPIO_MODER_MODE3_Msk (0x3UL << GPIO_MODER_MODE3_Pos) /*!< 0x000000C0 */
  9048. #define GPIO_MODER_MODE3 GPIO_MODER_MODE3_Msk
  9049. #define GPIO_MODER_MODE3_0 (0x1UL << GPIO_MODER_MODE3_Pos) /*!< 0x00000040 */
  9050. #define GPIO_MODER_MODE3_1 (0x2UL << GPIO_MODER_MODE3_Pos) /*!< 0x00000080 */
  9051. #define GPIO_MODER_MODE4_Pos (8U)
  9052. #define GPIO_MODER_MODE4_Msk (0x3UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000300 */
  9053. #define GPIO_MODER_MODE4 GPIO_MODER_MODE4_Msk
  9054. #define GPIO_MODER_MODE4_0 (0x1UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000100 */
  9055. #define GPIO_MODER_MODE4_1 (0x2UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000200 */
  9056. #define GPIO_MODER_MODE5_Pos (10U)
  9057. #define GPIO_MODER_MODE5_Msk (0x3UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000C00 */
  9058. #define GPIO_MODER_MODE5 GPIO_MODER_MODE5_Msk
  9059. #define GPIO_MODER_MODE5_0 (0x1UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000400 */
  9060. #define GPIO_MODER_MODE5_1 (0x2UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000800 */
  9061. #define GPIO_MODER_MODE6_Pos (12U)
  9062. #define GPIO_MODER_MODE6_Msk (0x3UL << GPIO_MODER_MODE6_Pos) /*!< 0x00003000 */
  9063. #define GPIO_MODER_MODE6 GPIO_MODER_MODE6_Msk
  9064. #define GPIO_MODER_MODE6_0 (0x1UL << GPIO_MODER_MODE6_Pos) /*!< 0x00001000 */
  9065. #define GPIO_MODER_MODE6_1 (0x2UL << GPIO_MODER_MODE6_Pos) /*!< 0x00002000 */
  9066. #define GPIO_MODER_MODE7_Pos (14U)
  9067. #define GPIO_MODER_MODE7_Msk (0x3UL << GPIO_MODER_MODE7_Pos) /*!< 0x0000C000 */
  9068. #define GPIO_MODER_MODE7 GPIO_MODER_MODE7_Msk
  9069. #define GPIO_MODER_MODE7_0 (0x1UL << GPIO_MODER_MODE7_Pos) /*!< 0x00004000 */
  9070. #define GPIO_MODER_MODE7_1 (0x2UL << GPIO_MODER_MODE7_Pos) /*!< 0x00008000 */
  9071. #define GPIO_MODER_MODE8_Pos (16U)
  9072. #define GPIO_MODER_MODE8_Msk (0x3UL << GPIO_MODER_MODE8_Pos) /*!< 0x00030000 */
  9073. #define GPIO_MODER_MODE8 GPIO_MODER_MODE8_Msk
  9074. #define GPIO_MODER_MODE8_0 (0x1UL << GPIO_MODER_MODE8_Pos) /*!< 0x00010000 */
  9075. #define GPIO_MODER_MODE8_1 (0x2UL << GPIO_MODER_MODE8_Pos) /*!< 0x00020000 */
  9076. #define GPIO_MODER_MODE9_Pos (18U)
  9077. #define GPIO_MODER_MODE9_Msk (0x3UL << GPIO_MODER_MODE9_Pos) /*!< 0x000C0000 */
  9078. #define GPIO_MODER_MODE9 GPIO_MODER_MODE9_Msk
  9079. #define GPIO_MODER_MODE9_0 (0x1UL << GPIO_MODER_MODE9_Pos) /*!< 0x00040000 */
  9080. #define GPIO_MODER_MODE9_1 (0x2UL << GPIO_MODER_MODE9_Pos) /*!< 0x00080000 */
  9081. #define GPIO_MODER_MODE10_Pos (20U)
  9082. #define GPIO_MODER_MODE10_Msk (0x3UL << GPIO_MODER_MODE10_Pos) /*!< 0x00300000 */
  9083. #define GPIO_MODER_MODE10 GPIO_MODER_MODE10_Msk
  9084. #define GPIO_MODER_MODE10_0 (0x1UL << GPIO_MODER_MODE10_Pos) /*!< 0x00100000 */
  9085. #define GPIO_MODER_MODE10_1 (0x2UL << GPIO_MODER_MODE10_Pos) /*!< 0x00200000 */
  9086. #define GPIO_MODER_MODE11_Pos (22U)
  9087. #define GPIO_MODER_MODE11_Msk (0x3UL << GPIO_MODER_MODE11_Pos) /*!< 0x00C00000 */
  9088. #define GPIO_MODER_MODE11 GPIO_MODER_MODE11_Msk
  9089. #define GPIO_MODER_MODE11_0 (0x1UL << GPIO_MODER_MODE11_Pos) /*!< 0x00400000 */
  9090. #define GPIO_MODER_MODE11_1 (0x2UL << GPIO_MODER_MODE11_Pos) /*!< 0x00800000 */
  9091. #define GPIO_MODER_MODE12_Pos (24U)
  9092. #define GPIO_MODER_MODE12_Msk (0x3UL << GPIO_MODER_MODE12_Pos) /*!< 0x03000000 */
  9093. #define GPIO_MODER_MODE12 GPIO_MODER_MODE12_Msk
  9094. #define GPIO_MODER_MODE12_0 (0x1UL << GPIO_MODER_MODE12_Pos) /*!< 0x01000000 */
  9095. #define GPIO_MODER_MODE12_1 (0x2UL << GPIO_MODER_MODE12_Pos) /*!< 0x02000000 */
  9096. #define GPIO_MODER_MODE13_Pos (26U)
  9097. #define GPIO_MODER_MODE13_Msk (0x3UL << GPIO_MODER_MODE13_Pos) /*!< 0x0C000000 */
  9098. #define GPIO_MODER_MODE13 GPIO_MODER_MODE13_Msk
  9099. #define GPIO_MODER_MODE13_0 (0x1UL << GPIO_MODER_MODE13_Pos) /*!< 0x04000000 */
  9100. #define GPIO_MODER_MODE13_1 (0x2UL << GPIO_MODER_MODE13_Pos) /*!< 0x08000000 */
  9101. #define GPIO_MODER_MODE14_Pos (28U)
  9102. #define GPIO_MODER_MODE14_Msk (0x3UL << GPIO_MODER_MODE14_Pos) /*!< 0x30000000 */
  9103. #define GPIO_MODER_MODE14 GPIO_MODER_MODE14_Msk
  9104. #define GPIO_MODER_MODE14_0 (0x1UL << GPIO_MODER_MODE14_Pos) /*!< 0x10000000 */
  9105. #define GPIO_MODER_MODE14_1 (0x2UL << GPIO_MODER_MODE14_Pos) /*!< 0x20000000 */
  9106. #define GPIO_MODER_MODE15_Pos (30U)
  9107. #define GPIO_MODER_MODE15_Msk (0x3UL << GPIO_MODER_MODE15_Pos) /*!< 0xC0000000 */
  9108. #define GPIO_MODER_MODE15 GPIO_MODER_MODE15_Msk
  9109. #define GPIO_MODER_MODE15_0 (0x1UL << GPIO_MODER_MODE15_Pos) /*!< 0x40000000 */
  9110. #define GPIO_MODER_MODE15_1 (0x2UL << GPIO_MODER_MODE15_Pos) /*!< 0x80000000 */
  9111. /****************** Bits definition for GPIO_OTYPER register ****************/
  9112. #define GPIO_OTYPER_OT0_Pos (0U)
  9113. #define GPIO_OTYPER_OT0_Msk (0x1UL << GPIO_OTYPER_OT0_Pos) /*!< 0x00000001 */
  9114. #define GPIO_OTYPER_OT0 GPIO_OTYPER_OT0_Msk
  9115. #define GPIO_OTYPER_OT1_Pos (1U)
  9116. #define GPIO_OTYPER_OT1_Msk (0x1UL << GPIO_OTYPER_OT1_Pos) /*!< 0x00000002 */
  9117. #define GPIO_OTYPER_OT1 GPIO_OTYPER_OT1_Msk
  9118. #define GPIO_OTYPER_OT2_Pos (2U)
  9119. #define GPIO_OTYPER_OT2_Msk (0x1UL << GPIO_OTYPER_OT2_Pos) /*!< 0x00000004 */
  9120. #define GPIO_OTYPER_OT2 GPIO_OTYPER_OT2_Msk
  9121. #define GPIO_OTYPER_OT3_Pos (3U)
  9122. #define GPIO_OTYPER_OT3_Msk (0x1UL << GPIO_OTYPER_OT3_Pos) /*!< 0x00000008 */
  9123. #define GPIO_OTYPER_OT3 GPIO_OTYPER_OT3_Msk
  9124. #define GPIO_OTYPER_OT4_Pos (4U)
  9125. #define GPIO_OTYPER_OT4_Msk (0x1UL << GPIO_OTYPER_OT4_Pos) /*!< 0x00000010 */
  9126. #define GPIO_OTYPER_OT4 GPIO_OTYPER_OT4_Msk
  9127. #define GPIO_OTYPER_OT5_Pos (5U)
  9128. #define GPIO_OTYPER_OT5_Msk (0x1UL << GPIO_OTYPER_OT5_Pos) /*!< 0x00000020 */
  9129. #define GPIO_OTYPER_OT5 GPIO_OTYPER_OT5_Msk
  9130. #define GPIO_OTYPER_OT6_Pos (6U)
  9131. #define GPIO_OTYPER_OT6_Msk (0x1UL << GPIO_OTYPER_OT6_Pos) /*!< 0x00000040 */
  9132. #define GPIO_OTYPER_OT6 GPIO_OTYPER_OT6_Msk
  9133. #define GPIO_OTYPER_OT7_Pos (7U)
  9134. #define GPIO_OTYPER_OT7_Msk (0x1UL << GPIO_OTYPER_OT7_Pos) /*!< 0x00000080 */
  9135. #define GPIO_OTYPER_OT7 GPIO_OTYPER_OT7_Msk
  9136. #define GPIO_OTYPER_OT8_Pos (8U)
  9137. #define GPIO_OTYPER_OT8_Msk (0x1UL << GPIO_OTYPER_OT8_Pos) /*!< 0x00000100 */
  9138. #define GPIO_OTYPER_OT8 GPIO_OTYPER_OT8_Msk
  9139. #define GPIO_OTYPER_OT9_Pos (9U)
  9140. #define GPIO_OTYPER_OT9_Msk (0x1UL << GPIO_OTYPER_OT9_Pos) /*!< 0x00000200 */
  9141. #define GPIO_OTYPER_OT9 GPIO_OTYPER_OT9_Msk
  9142. #define GPIO_OTYPER_OT10_Pos (10U)
  9143. #define GPIO_OTYPER_OT10_Msk (0x1UL << GPIO_OTYPER_OT10_Pos) /*!< 0x00000400 */
  9144. #define GPIO_OTYPER_OT10 GPIO_OTYPER_OT10_Msk
  9145. #define GPIO_OTYPER_OT11_Pos (11U)
  9146. #define GPIO_OTYPER_OT11_Msk (0x1UL << GPIO_OTYPER_OT11_Pos) /*!< 0x00000800 */
  9147. #define GPIO_OTYPER_OT11 GPIO_OTYPER_OT11_Msk
  9148. #define GPIO_OTYPER_OT12_Pos (12U)
  9149. #define GPIO_OTYPER_OT12_Msk (0x1UL << GPIO_OTYPER_OT12_Pos) /*!< 0x00001000 */
  9150. #define GPIO_OTYPER_OT12 GPIO_OTYPER_OT12_Msk
  9151. #define GPIO_OTYPER_OT13_Pos (13U)
  9152. #define GPIO_OTYPER_OT13_Msk (0x1UL << GPIO_OTYPER_OT13_Pos) /*!< 0x00002000 */
  9153. #define GPIO_OTYPER_OT13 GPIO_OTYPER_OT13_Msk
  9154. #define GPIO_OTYPER_OT14_Pos (14U)
  9155. #define GPIO_OTYPER_OT14_Msk (0x1UL << GPIO_OTYPER_OT14_Pos) /*!< 0x00004000 */
  9156. #define GPIO_OTYPER_OT14 GPIO_OTYPER_OT14_Msk
  9157. #define GPIO_OTYPER_OT15_Pos (15U)
  9158. #define GPIO_OTYPER_OT15_Msk (0x1UL << GPIO_OTYPER_OT15_Pos) /*!< 0x00008000 */
  9159. #define GPIO_OTYPER_OT15 GPIO_OTYPER_OT15_Msk
  9160. /****************** Bits definition for GPIO_OSPEEDR register ***************/
  9161. #define GPIO_OSPEEDR_OSPEED0_Pos (0U)
  9162. #define GPIO_OSPEEDR_OSPEED0_Msk (0x3UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000003 */
  9163. #define GPIO_OSPEEDR_OSPEED0 GPIO_OSPEEDR_OSPEED0_Msk
  9164. #define GPIO_OSPEEDR_OSPEED0_0 (0x1UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000001 */
  9165. #define GPIO_OSPEEDR_OSPEED0_1 (0x2UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000002 */
  9166. #define GPIO_OSPEEDR_OSPEED1_Pos (2U)
  9167. #define GPIO_OSPEEDR_OSPEED1_Msk (0x3UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x0000000C */
  9168. #define GPIO_OSPEEDR_OSPEED1 GPIO_OSPEEDR_OSPEED1_Msk
  9169. #define GPIO_OSPEEDR_OSPEED1_0 (0x1UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000004 */
  9170. #define GPIO_OSPEEDR_OSPEED1_1 (0x2UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000008 */
  9171. #define GPIO_OSPEEDR_OSPEED2_Pos (4U)
  9172. #define GPIO_OSPEEDR_OSPEED2_Msk (0x3UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000030 */
  9173. #define GPIO_OSPEEDR_OSPEED2 GPIO_OSPEEDR_OSPEED2_Msk
  9174. #define GPIO_OSPEEDR_OSPEED2_0 (0x1UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000010 */
  9175. #define GPIO_OSPEEDR_OSPEED2_1 (0x2UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000020 */
  9176. #define GPIO_OSPEEDR_OSPEED3_Pos (6U)
  9177. #define GPIO_OSPEEDR_OSPEED3_Msk (0x3UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x000000C0 */
  9178. #define GPIO_OSPEEDR_OSPEED3 GPIO_OSPEEDR_OSPEED3_Msk
  9179. #define GPIO_OSPEEDR_OSPEED3_0 (0x1UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000040 */
  9180. #define GPIO_OSPEEDR_OSPEED3_1 (0x2UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000080 */
  9181. #define GPIO_OSPEEDR_OSPEED4_Pos (8U)
  9182. #define GPIO_OSPEEDR_OSPEED4_Msk (0x3UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000300 */
  9183. #define GPIO_OSPEEDR_OSPEED4 GPIO_OSPEEDR_OSPEED4_Msk
  9184. #define GPIO_OSPEEDR_OSPEED4_0 (0x1UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000100 */
  9185. #define GPIO_OSPEEDR_OSPEED4_1 (0x2UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000200 */
  9186. #define GPIO_OSPEEDR_OSPEED5_Pos (10U)
  9187. #define GPIO_OSPEEDR_OSPEED5_Msk (0x3UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000C00 */
  9188. #define GPIO_OSPEEDR_OSPEED5 GPIO_OSPEEDR_OSPEED5_Msk
  9189. #define GPIO_OSPEEDR_OSPEED5_0 (0x1UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000400 */
  9190. #define GPIO_OSPEEDR_OSPEED5_1 (0x2UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000800 */
  9191. #define GPIO_OSPEEDR_OSPEED6_Pos (12U)
  9192. #define GPIO_OSPEEDR_OSPEED6_Msk (0x3UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00003000 */
  9193. #define GPIO_OSPEEDR_OSPEED6 GPIO_OSPEEDR_OSPEED6_Msk
  9194. #define GPIO_OSPEEDR_OSPEED6_0 (0x1UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00001000 */
  9195. #define GPIO_OSPEEDR_OSPEED6_1 (0x2UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00002000 */
  9196. #define GPIO_OSPEEDR_OSPEED7_Pos (14U)
  9197. #define GPIO_OSPEEDR_OSPEED7_Msk (0x3UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x0000C000 */
  9198. #define GPIO_OSPEEDR_OSPEED7 GPIO_OSPEEDR_OSPEED7_Msk
  9199. #define GPIO_OSPEEDR_OSPEED7_0 (0x1UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00004000 */
  9200. #define GPIO_OSPEEDR_OSPEED7_1 (0x2UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00008000 */
  9201. #define GPIO_OSPEEDR_OSPEED8_Pos (16U)
  9202. #define GPIO_OSPEEDR_OSPEED8_Msk (0x3UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00030000 */
  9203. #define GPIO_OSPEEDR_OSPEED8 GPIO_OSPEEDR_OSPEED8_Msk
  9204. #define GPIO_OSPEEDR_OSPEED8_0 (0x1UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00010000 */
  9205. #define GPIO_OSPEEDR_OSPEED8_1 (0x2UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00020000 */
  9206. #define GPIO_OSPEEDR_OSPEED9_Pos (18U)
  9207. #define GPIO_OSPEEDR_OSPEED9_Msk (0x3UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x000C0000 */
  9208. #define GPIO_OSPEEDR_OSPEED9 GPIO_OSPEEDR_OSPEED9_Msk
  9209. #define GPIO_OSPEEDR_OSPEED9_0 (0x1UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00040000 */
  9210. #define GPIO_OSPEEDR_OSPEED9_1 (0x2UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00080000 */
  9211. #define GPIO_OSPEEDR_OSPEED10_Pos (20U)
  9212. #define GPIO_OSPEEDR_OSPEED10_Msk (0x3UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00300000 */
  9213. #define GPIO_OSPEEDR_OSPEED10 GPIO_OSPEEDR_OSPEED10_Msk
  9214. #define GPIO_OSPEEDR_OSPEED10_0 (0x1UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00100000 */
  9215. #define GPIO_OSPEEDR_OSPEED10_1 (0x2UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00200000 */
  9216. #define GPIO_OSPEEDR_OSPEED11_Pos (22U)
  9217. #define GPIO_OSPEEDR_OSPEED11_Msk (0x3UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00C00000 */
  9218. #define GPIO_OSPEEDR_OSPEED11 GPIO_OSPEEDR_OSPEED11_Msk
  9219. #define GPIO_OSPEEDR_OSPEED11_0 (0x1UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00400000 */
  9220. #define GPIO_OSPEEDR_OSPEED11_1 (0x2UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00800000 */
  9221. #define GPIO_OSPEEDR_OSPEED12_Pos (24U)
  9222. #define GPIO_OSPEEDR_OSPEED12_Msk (0x3UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x03000000 */
  9223. #define GPIO_OSPEEDR_OSPEED12 GPIO_OSPEEDR_OSPEED12_Msk
  9224. #define GPIO_OSPEEDR_OSPEED12_0 (0x1UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x01000000 */
  9225. #define GPIO_OSPEEDR_OSPEED12_1 (0x2UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x02000000 */
  9226. #define GPIO_OSPEEDR_OSPEED13_Pos (26U)
  9227. #define GPIO_OSPEEDR_OSPEED13_Msk (0x3UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x0C000000 */
  9228. #define GPIO_OSPEEDR_OSPEED13 GPIO_OSPEEDR_OSPEED13_Msk
  9229. #define GPIO_OSPEEDR_OSPEED13_0 (0x1UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x04000000 */
  9230. #define GPIO_OSPEEDR_OSPEED13_1 (0x2UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x08000000 */
  9231. #define GPIO_OSPEEDR_OSPEED14_Pos (28U)
  9232. #define GPIO_OSPEEDR_OSPEED14_Msk (0x3UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x30000000 */
  9233. #define GPIO_OSPEEDR_OSPEED14 GPIO_OSPEEDR_OSPEED14_Msk
  9234. #define GPIO_OSPEEDR_OSPEED14_0 (0x1UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x10000000 */
  9235. #define GPIO_OSPEEDR_OSPEED14_1 (0x2UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x20000000 */
  9236. #define GPIO_OSPEEDR_OSPEED15_Pos (30U)
  9237. #define GPIO_OSPEEDR_OSPEED15_Msk (0x3UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0xC0000000 */
  9238. #define GPIO_OSPEEDR_OSPEED15 GPIO_OSPEEDR_OSPEED15_Msk
  9239. #define GPIO_OSPEEDR_OSPEED15_0 (0x1UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x40000000 */
  9240. #define GPIO_OSPEEDR_OSPEED15_1 (0x2UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x80000000 */
  9241. /****************** Bits definition for GPIO_PUPDR register *****************/
  9242. #define GPIO_PUPDR_PUPD0_Pos (0U)
  9243. #define GPIO_PUPDR_PUPD0_Msk (0x3UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000003 */
  9244. #define GPIO_PUPDR_PUPD0 GPIO_PUPDR_PUPD0_Msk
  9245. #define GPIO_PUPDR_PUPD0_0 (0x1UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000001 */
  9246. #define GPIO_PUPDR_PUPD0_1 (0x2UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000002 */
  9247. #define GPIO_PUPDR_PUPD1_Pos (2U)
  9248. #define GPIO_PUPDR_PUPD1_Msk (0x3UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x0000000C */
  9249. #define GPIO_PUPDR_PUPD1 GPIO_PUPDR_PUPD1_Msk
  9250. #define GPIO_PUPDR_PUPD1_0 (0x1UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000004 */
  9251. #define GPIO_PUPDR_PUPD1_1 (0x2UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000008 */
  9252. #define GPIO_PUPDR_PUPD2_Pos (4U)
  9253. #define GPIO_PUPDR_PUPD2_Msk (0x3UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000030 */
  9254. #define GPIO_PUPDR_PUPD2 GPIO_PUPDR_PUPD2_Msk
  9255. #define GPIO_PUPDR_PUPD2_0 (0x1UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000010 */
  9256. #define GPIO_PUPDR_PUPD2_1 (0x2UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000020 */
  9257. #define GPIO_PUPDR_PUPD3_Pos (6U)
  9258. #define GPIO_PUPDR_PUPD3_Msk (0x3UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x000000C0 */
  9259. #define GPIO_PUPDR_PUPD3 GPIO_PUPDR_PUPD3_Msk
  9260. #define GPIO_PUPDR_PUPD3_0 (0x1UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000040 */
  9261. #define GPIO_PUPDR_PUPD3_1 (0x2UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000080 */
  9262. #define GPIO_PUPDR_PUPD4_Pos (8U)
  9263. #define GPIO_PUPDR_PUPD4_Msk (0x3UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000300 */
  9264. #define GPIO_PUPDR_PUPD4 GPIO_PUPDR_PUPD4_Msk
  9265. #define GPIO_PUPDR_PUPD4_0 (0x1UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000100 */
  9266. #define GPIO_PUPDR_PUPD4_1 (0x2UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000200 */
  9267. #define GPIO_PUPDR_PUPD5_Pos (10U)
  9268. #define GPIO_PUPDR_PUPD5_Msk (0x3UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000C00 */
  9269. #define GPIO_PUPDR_PUPD5 GPIO_PUPDR_PUPD5_Msk
  9270. #define GPIO_PUPDR_PUPD5_0 (0x1UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000400 */
  9271. #define GPIO_PUPDR_PUPD5_1 (0x2UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000800 */
  9272. #define GPIO_PUPDR_PUPD6_Pos (12U)
  9273. #define GPIO_PUPDR_PUPD6_Msk (0x3UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00003000 */
  9274. #define GPIO_PUPDR_PUPD6 GPIO_PUPDR_PUPD6_Msk
  9275. #define GPIO_PUPDR_PUPD6_0 (0x1UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00001000 */
  9276. #define GPIO_PUPDR_PUPD6_1 (0x2UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00002000 */
  9277. #define GPIO_PUPDR_PUPD7_Pos (14U)
  9278. #define GPIO_PUPDR_PUPD7_Msk (0x3UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x0000C000 */
  9279. #define GPIO_PUPDR_PUPD7 GPIO_PUPDR_PUPD7_Msk
  9280. #define GPIO_PUPDR_PUPD7_0 (0x1UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00004000 */
  9281. #define GPIO_PUPDR_PUPD7_1 (0x2UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00008000 */
  9282. #define GPIO_PUPDR_PUPD8_Pos (16U)
  9283. #define GPIO_PUPDR_PUPD8_Msk (0x3UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00030000 */
  9284. #define GPIO_PUPDR_PUPD8 GPIO_PUPDR_PUPD8_Msk
  9285. #define GPIO_PUPDR_PUPD8_0 (0x1UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00010000 */
  9286. #define GPIO_PUPDR_PUPD8_1 (0x2UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00020000 */
  9287. #define GPIO_PUPDR_PUPD9_Pos (18U)
  9288. #define GPIO_PUPDR_PUPD9_Msk (0x3UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x000C0000 */
  9289. #define GPIO_PUPDR_PUPD9 GPIO_PUPDR_PUPD9_Msk
  9290. #define GPIO_PUPDR_PUPD9_0 (0x1UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00040000 */
  9291. #define GPIO_PUPDR_PUPD9_1 (0x2UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00080000 */
  9292. #define GPIO_PUPDR_PUPD10_Pos (20U)
  9293. #define GPIO_PUPDR_PUPD10_Msk (0x3UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00300000 */
  9294. #define GPIO_PUPDR_PUPD10 GPIO_PUPDR_PUPD10_Msk
  9295. #define GPIO_PUPDR_PUPD10_0 (0x1UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00100000 */
  9296. #define GPIO_PUPDR_PUPD10_1 (0x2UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00200000 */
  9297. #define GPIO_PUPDR_PUPD11_Pos (22U)
  9298. #define GPIO_PUPDR_PUPD11_Msk (0x3UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00C00000 */
  9299. #define GPIO_PUPDR_PUPD11 GPIO_PUPDR_PUPD11_Msk
  9300. #define GPIO_PUPDR_PUPD11_0 (0x1UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00400000 */
  9301. #define GPIO_PUPDR_PUPD11_1 (0x2UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00800000 */
  9302. #define GPIO_PUPDR_PUPD12_Pos (24U)
  9303. #define GPIO_PUPDR_PUPD12_Msk (0x3UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x03000000 */
  9304. #define GPIO_PUPDR_PUPD12 GPIO_PUPDR_PUPD12_Msk
  9305. #define GPIO_PUPDR_PUPD12_0 (0x1UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x01000000 */
  9306. #define GPIO_PUPDR_PUPD12_1 (0x2UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x02000000 */
  9307. #define GPIO_PUPDR_PUPD13_Pos (26U)
  9308. #define GPIO_PUPDR_PUPD13_Msk (0x3UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x0C000000 */
  9309. #define GPIO_PUPDR_PUPD13 GPIO_PUPDR_PUPD13_Msk
  9310. #define GPIO_PUPDR_PUPD13_0 (0x1UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x04000000 */
  9311. #define GPIO_PUPDR_PUPD13_1 (0x2UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x08000000 */
  9312. #define GPIO_PUPDR_PUPD14_Pos (28U)
  9313. #define GPIO_PUPDR_PUPD14_Msk (0x3UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x30000000 */
  9314. #define GPIO_PUPDR_PUPD14 GPIO_PUPDR_PUPD14_Msk
  9315. #define GPIO_PUPDR_PUPD14_0 (0x1UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x10000000 */
  9316. #define GPIO_PUPDR_PUPD14_1 (0x2UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x20000000 */
  9317. #define GPIO_PUPDR_PUPD15_Pos (30U)
  9318. #define GPIO_PUPDR_PUPD15_Msk (0x3UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0xC0000000 */
  9319. #define GPIO_PUPDR_PUPD15 GPIO_PUPDR_PUPD15_Msk
  9320. #define GPIO_PUPDR_PUPD15_0 (0x1UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0x40000000 */
  9321. #define GPIO_PUPDR_PUPD15_1 (0x2UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0x80000000 */
  9322. /****************** Bits definition for GPIO_IDR register *******************/
  9323. #define GPIO_IDR_ID0_Pos (0U)
  9324. #define GPIO_IDR_ID0_Msk (0x1UL << GPIO_IDR_ID0_Pos) /*!< 0x00000001 */
  9325. #define GPIO_IDR_ID0 GPIO_IDR_ID0_Msk
  9326. #define GPIO_IDR_ID1_Pos (1U)
  9327. #define GPIO_IDR_ID1_Msk (0x1UL << GPIO_IDR_ID1_Pos) /*!< 0x00000002 */
  9328. #define GPIO_IDR_ID1 GPIO_IDR_ID1_Msk
  9329. #define GPIO_IDR_ID2_Pos (2U)
  9330. #define GPIO_IDR_ID2_Msk (0x1UL << GPIO_IDR_ID2_Pos) /*!< 0x00000004 */
  9331. #define GPIO_IDR_ID2 GPIO_IDR_ID2_Msk
  9332. #define GPIO_IDR_ID3_Pos (3U)
  9333. #define GPIO_IDR_ID3_Msk (0x1UL << GPIO_IDR_ID3_Pos) /*!< 0x00000008 */
  9334. #define GPIO_IDR_ID3 GPIO_IDR_ID3_Msk
  9335. #define GPIO_IDR_ID4_Pos (4U)
  9336. #define GPIO_IDR_ID4_Msk (0x1UL << GPIO_IDR_ID4_Pos) /*!< 0x00000010 */
  9337. #define GPIO_IDR_ID4 GPIO_IDR_ID4_Msk
  9338. #define GPIO_IDR_ID5_Pos (5U)
  9339. #define GPIO_IDR_ID5_Msk (0x1UL << GPIO_IDR_ID5_Pos) /*!< 0x00000020 */
  9340. #define GPIO_IDR_ID5 GPIO_IDR_ID5_Msk
  9341. #define GPIO_IDR_ID6_Pos (6U)
  9342. #define GPIO_IDR_ID6_Msk (0x1UL << GPIO_IDR_ID6_Pos) /*!< 0x00000040 */
  9343. #define GPIO_IDR_ID6 GPIO_IDR_ID6_Msk
  9344. #define GPIO_IDR_ID7_Pos (7U)
  9345. #define GPIO_IDR_ID7_Msk (0x1UL << GPIO_IDR_ID7_Pos) /*!< 0x00000080 */
  9346. #define GPIO_IDR_ID7 GPIO_IDR_ID7_Msk
  9347. #define GPIO_IDR_ID8_Pos (8U)
  9348. #define GPIO_IDR_ID8_Msk (0x1UL << GPIO_IDR_ID8_Pos) /*!< 0x00000100 */
  9349. #define GPIO_IDR_ID8 GPIO_IDR_ID8_Msk
  9350. #define GPIO_IDR_ID9_Pos (9U)
  9351. #define GPIO_IDR_ID9_Msk (0x1UL << GPIO_IDR_ID9_Pos) /*!< 0x00000200 */
  9352. #define GPIO_IDR_ID9 GPIO_IDR_ID9_Msk
  9353. #define GPIO_IDR_ID10_Pos (10U)
  9354. #define GPIO_IDR_ID10_Msk (0x1UL << GPIO_IDR_ID10_Pos) /*!< 0x00000400 */
  9355. #define GPIO_IDR_ID10 GPIO_IDR_ID10_Msk
  9356. #define GPIO_IDR_ID11_Pos (11U)
  9357. #define GPIO_IDR_ID11_Msk (0x1UL << GPIO_IDR_ID11_Pos) /*!< 0x00000800 */
  9358. #define GPIO_IDR_ID11 GPIO_IDR_ID11_Msk
  9359. #define GPIO_IDR_ID12_Pos (12U)
  9360. #define GPIO_IDR_ID12_Msk (0x1UL << GPIO_IDR_ID12_Pos) /*!< 0x00001000 */
  9361. #define GPIO_IDR_ID12 GPIO_IDR_ID12_Msk
  9362. #define GPIO_IDR_ID13_Pos (13U)
  9363. #define GPIO_IDR_ID13_Msk (0x1UL << GPIO_IDR_ID13_Pos) /*!< 0x00002000 */
  9364. #define GPIO_IDR_ID13 GPIO_IDR_ID13_Msk
  9365. #define GPIO_IDR_ID14_Pos (14U)
  9366. #define GPIO_IDR_ID14_Msk (0x1UL << GPIO_IDR_ID14_Pos) /*!< 0x00004000 */
  9367. #define GPIO_IDR_ID14 GPIO_IDR_ID14_Msk
  9368. #define GPIO_IDR_ID15_Pos (15U)
  9369. #define GPIO_IDR_ID15_Msk (0x1UL << GPIO_IDR_ID15_Pos) /*!< 0x00008000 */
  9370. #define GPIO_IDR_ID15 GPIO_IDR_ID15_Msk
  9371. /****************** Bits definition for GPIO_ODR register *******************/
  9372. #define GPIO_ODR_OD0_Pos (0U)
  9373. #define GPIO_ODR_OD0_Msk (0x1UL << GPIO_ODR_OD0_Pos) /*!< 0x00000001 */
  9374. #define GPIO_ODR_OD0 GPIO_ODR_OD0_Msk
  9375. #define GPIO_ODR_OD1_Pos (1U)
  9376. #define GPIO_ODR_OD1_Msk (0x1UL << GPIO_ODR_OD1_Pos) /*!< 0x00000002 */
  9377. #define GPIO_ODR_OD1 GPIO_ODR_OD1_Msk
  9378. #define GPIO_ODR_OD2_Pos (2U)
  9379. #define GPIO_ODR_OD2_Msk (0x1UL << GPIO_ODR_OD2_Pos) /*!< 0x00000004 */
  9380. #define GPIO_ODR_OD2 GPIO_ODR_OD2_Msk
  9381. #define GPIO_ODR_OD3_Pos (3U)
  9382. #define GPIO_ODR_OD3_Msk (0x1UL << GPIO_ODR_OD3_Pos) /*!< 0x00000008 */
  9383. #define GPIO_ODR_OD3 GPIO_ODR_OD3_Msk
  9384. #define GPIO_ODR_OD4_Pos (4U)
  9385. #define GPIO_ODR_OD4_Msk (0x1UL << GPIO_ODR_OD4_Pos) /*!< 0x00000010 */
  9386. #define GPIO_ODR_OD4 GPIO_ODR_OD4_Msk
  9387. #define GPIO_ODR_OD5_Pos (5U)
  9388. #define GPIO_ODR_OD5_Msk (0x1UL << GPIO_ODR_OD5_Pos) /*!< 0x00000020 */
  9389. #define GPIO_ODR_OD5 GPIO_ODR_OD5_Msk
  9390. #define GPIO_ODR_OD6_Pos (6U)
  9391. #define GPIO_ODR_OD6_Msk (0x1UL << GPIO_ODR_OD6_Pos) /*!< 0x00000040 */
  9392. #define GPIO_ODR_OD6 GPIO_ODR_OD6_Msk
  9393. #define GPIO_ODR_OD7_Pos (7U)
  9394. #define GPIO_ODR_OD7_Msk (0x1UL << GPIO_ODR_OD7_Pos) /*!< 0x00000080 */
  9395. #define GPIO_ODR_OD7 GPIO_ODR_OD7_Msk
  9396. #define GPIO_ODR_OD8_Pos (8U)
  9397. #define GPIO_ODR_OD8_Msk (0x1UL << GPIO_ODR_OD8_Pos) /*!< 0x00000100 */
  9398. #define GPIO_ODR_OD8 GPIO_ODR_OD8_Msk
  9399. #define GPIO_ODR_OD9_Pos (9U)
  9400. #define GPIO_ODR_OD9_Msk (0x1UL << GPIO_ODR_OD9_Pos) /*!< 0x00000200 */
  9401. #define GPIO_ODR_OD9 GPIO_ODR_OD9_Msk
  9402. #define GPIO_ODR_OD10_Pos (10U)
  9403. #define GPIO_ODR_OD10_Msk (0x1UL << GPIO_ODR_OD10_Pos) /*!< 0x00000400 */
  9404. #define GPIO_ODR_OD10 GPIO_ODR_OD10_Msk
  9405. #define GPIO_ODR_OD11_Pos (11U)
  9406. #define GPIO_ODR_OD11_Msk (0x1UL << GPIO_ODR_OD11_Pos) /*!< 0x00000800 */
  9407. #define GPIO_ODR_OD11 GPIO_ODR_OD11_Msk
  9408. #define GPIO_ODR_OD12_Pos (12U)
  9409. #define GPIO_ODR_OD12_Msk (0x1UL << GPIO_ODR_OD12_Pos) /*!< 0x00001000 */
  9410. #define GPIO_ODR_OD12 GPIO_ODR_OD12_Msk
  9411. #define GPIO_ODR_OD13_Pos (13U)
  9412. #define GPIO_ODR_OD13_Msk (0x1UL << GPIO_ODR_OD13_Pos) /*!< 0x00002000 */
  9413. #define GPIO_ODR_OD13 GPIO_ODR_OD13_Msk
  9414. #define GPIO_ODR_OD14_Pos (14U)
  9415. #define GPIO_ODR_OD14_Msk (0x1UL << GPIO_ODR_OD14_Pos) /*!< 0x00004000 */
  9416. #define GPIO_ODR_OD14 GPIO_ODR_OD14_Msk
  9417. #define GPIO_ODR_OD15_Pos (15U)
  9418. #define GPIO_ODR_OD15_Msk (0x1UL << GPIO_ODR_OD15_Pos) /*!< 0x00008000 */
  9419. #define GPIO_ODR_OD15 GPIO_ODR_OD15_Msk
  9420. /****************** Bits definition for GPIO_BSRR register ******************/
  9421. #define GPIO_BSRR_BS0_Pos (0U)
  9422. #define GPIO_BSRR_BS0_Msk (0x1UL << GPIO_BSRR_BS0_Pos) /*!< 0x00000001 */
  9423. #define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk
  9424. #define GPIO_BSRR_BS1_Pos (1U)
  9425. #define GPIO_BSRR_BS1_Msk (0x1UL << GPIO_BSRR_BS1_Pos) /*!< 0x00000002 */
  9426. #define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk
  9427. #define GPIO_BSRR_BS2_Pos (2U)
  9428. #define GPIO_BSRR_BS2_Msk (0x1UL << GPIO_BSRR_BS2_Pos) /*!< 0x00000004 */
  9429. #define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk
  9430. #define GPIO_BSRR_BS3_Pos (3U)
  9431. #define GPIO_BSRR_BS3_Msk (0x1UL << GPIO_BSRR_BS3_Pos) /*!< 0x00000008 */
  9432. #define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk
  9433. #define GPIO_BSRR_BS4_Pos (4U)
  9434. #define GPIO_BSRR_BS4_Msk (0x1UL << GPIO_BSRR_BS4_Pos) /*!< 0x00000010 */
  9435. #define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk
  9436. #define GPIO_BSRR_BS5_Pos (5U)
  9437. #define GPIO_BSRR_BS5_Msk (0x1UL << GPIO_BSRR_BS5_Pos) /*!< 0x00000020 */
  9438. #define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk
  9439. #define GPIO_BSRR_BS6_Pos (6U)
  9440. #define GPIO_BSRR_BS6_Msk (0x1UL << GPIO_BSRR_BS6_Pos) /*!< 0x00000040 */
  9441. #define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk
  9442. #define GPIO_BSRR_BS7_Pos (7U)
  9443. #define GPIO_BSRR_BS7_Msk (0x1UL << GPIO_BSRR_BS7_Pos) /*!< 0x00000080 */
  9444. #define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk
  9445. #define GPIO_BSRR_BS8_Pos (8U)
  9446. #define GPIO_BSRR_BS8_Msk (0x1UL << GPIO_BSRR_BS8_Pos) /*!< 0x00000100 */
  9447. #define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk
  9448. #define GPIO_BSRR_BS9_Pos (9U)
  9449. #define GPIO_BSRR_BS9_Msk (0x1UL << GPIO_BSRR_BS9_Pos) /*!< 0x00000200 */
  9450. #define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk
  9451. #define GPIO_BSRR_BS10_Pos (10U)
  9452. #define GPIO_BSRR_BS10_Msk (0x1UL << GPIO_BSRR_BS10_Pos) /*!< 0x00000400 */
  9453. #define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk
  9454. #define GPIO_BSRR_BS11_Pos (11U)
  9455. #define GPIO_BSRR_BS11_Msk (0x1UL << GPIO_BSRR_BS11_Pos) /*!< 0x00000800 */
  9456. #define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk
  9457. #define GPIO_BSRR_BS12_Pos (12U)
  9458. #define GPIO_BSRR_BS12_Msk (0x1UL << GPIO_BSRR_BS12_Pos) /*!< 0x00001000 */
  9459. #define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk
  9460. #define GPIO_BSRR_BS13_Pos (13U)
  9461. #define GPIO_BSRR_BS13_Msk (0x1UL << GPIO_BSRR_BS13_Pos) /*!< 0x00002000 */
  9462. #define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk
  9463. #define GPIO_BSRR_BS14_Pos (14U)
  9464. #define GPIO_BSRR_BS14_Msk (0x1UL << GPIO_BSRR_BS14_Pos) /*!< 0x00004000 */
  9465. #define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk
  9466. #define GPIO_BSRR_BS15_Pos (15U)
  9467. #define GPIO_BSRR_BS15_Msk (0x1UL << GPIO_BSRR_BS15_Pos) /*!< 0x00008000 */
  9468. #define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk
  9469. #define GPIO_BSRR_BR0_Pos (16U)
  9470. #define GPIO_BSRR_BR0_Msk (0x1UL << GPIO_BSRR_BR0_Pos) /*!< 0x00010000 */
  9471. #define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk
  9472. #define GPIO_BSRR_BR1_Pos (17U)
  9473. #define GPIO_BSRR_BR1_Msk (0x1UL << GPIO_BSRR_BR1_Pos) /*!< 0x00020000 */
  9474. #define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk
  9475. #define GPIO_BSRR_BR2_Pos (18U)
  9476. #define GPIO_BSRR_BR2_Msk (0x1UL << GPIO_BSRR_BR2_Pos) /*!< 0x00040000 */
  9477. #define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk
  9478. #define GPIO_BSRR_BR3_Pos (19U)
  9479. #define GPIO_BSRR_BR3_Msk (0x1UL << GPIO_BSRR_BR3_Pos) /*!< 0x00080000 */
  9480. #define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk
  9481. #define GPIO_BSRR_BR4_Pos (20U)
  9482. #define GPIO_BSRR_BR4_Msk (0x1UL << GPIO_BSRR_BR4_Pos) /*!< 0x00100000 */
  9483. #define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk
  9484. #define GPIO_BSRR_BR5_Pos (21U)
  9485. #define GPIO_BSRR_BR5_Msk (0x1UL << GPIO_BSRR_BR5_Pos) /*!< 0x00200000 */
  9486. #define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk
  9487. #define GPIO_BSRR_BR6_Pos (22U)
  9488. #define GPIO_BSRR_BR6_Msk (0x1UL << GPIO_BSRR_BR6_Pos) /*!< 0x00400000 */
  9489. #define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk
  9490. #define GPIO_BSRR_BR7_Pos (23U)
  9491. #define GPIO_BSRR_BR7_Msk (0x1UL << GPIO_BSRR_BR7_Pos) /*!< 0x00800000 */
  9492. #define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk
  9493. #define GPIO_BSRR_BR8_Pos (24U)
  9494. #define GPIO_BSRR_BR8_Msk (0x1UL << GPIO_BSRR_BR8_Pos) /*!< 0x01000000 */
  9495. #define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk
  9496. #define GPIO_BSRR_BR9_Pos (25U)
  9497. #define GPIO_BSRR_BR9_Msk (0x1UL << GPIO_BSRR_BR9_Pos) /*!< 0x02000000 */
  9498. #define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk
  9499. #define GPIO_BSRR_BR10_Pos (26U)
  9500. #define GPIO_BSRR_BR10_Msk (0x1UL << GPIO_BSRR_BR10_Pos) /*!< 0x04000000 */
  9501. #define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk
  9502. #define GPIO_BSRR_BR11_Pos (27U)
  9503. #define GPIO_BSRR_BR11_Msk (0x1UL << GPIO_BSRR_BR11_Pos) /*!< 0x08000000 */
  9504. #define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk
  9505. #define GPIO_BSRR_BR12_Pos (28U)
  9506. #define GPIO_BSRR_BR12_Msk (0x1UL << GPIO_BSRR_BR12_Pos) /*!< 0x10000000 */
  9507. #define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk
  9508. #define GPIO_BSRR_BR13_Pos (29U)
  9509. #define GPIO_BSRR_BR13_Msk (0x1UL << GPIO_BSRR_BR13_Pos) /*!< 0x20000000 */
  9510. #define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk
  9511. #define GPIO_BSRR_BR14_Pos (30U)
  9512. #define GPIO_BSRR_BR14_Msk (0x1UL << GPIO_BSRR_BR14_Pos) /*!< 0x40000000 */
  9513. #define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk
  9514. #define GPIO_BSRR_BR15_Pos (31U)
  9515. #define GPIO_BSRR_BR15_Msk (0x1UL << GPIO_BSRR_BR15_Pos) /*!< 0x80000000 */
  9516. #define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk
  9517. /****************** Bit definition for GPIO_LCKR register *********************/
  9518. #define GPIO_LCKR_LCK0_Pos (0U)
  9519. #define GPIO_LCKR_LCK0_Msk (0x1UL << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */
  9520. #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk
  9521. #define GPIO_LCKR_LCK1_Pos (1U)
  9522. #define GPIO_LCKR_LCK1_Msk (0x1UL << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */
  9523. #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk
  9524. #define GPIO_LCKR_LCK2_Pos (2U)
  9525. #define GPIO_LCKR_LCK2_Msk (0x1UL << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */
  9526. #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk
  9527. #define GPIO_LCKR_LCK3_Pos (3U)
  9528. #define GPIO_LCKR_LCK3_Msk (0x1UL << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */
  9529. #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk
  9530. #define GPIO_LCKR_LCK4_Pos (4U)
  9531. #define GPIO_LCKR_LCK4_Msk (0x1UL << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */
  9532. #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk
  9533. #define GPIO_LCKR_LCK5_Pos (5U)
  9534. #define GPIO_LCKR_LCK5_Msk (0x1UL << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */
  9535. #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk
  9536. #define GPIO_LCKR_LCK6_Pos (6U)
  9537. #define GPIO_LCKR_LCK6_Msk (0x1UL << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */
  9538. #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk
  9539. #define GPIO_LCKR_LCK7_Pos (7U)
  9540. #define GPIO_LCKR_LCK7_Msk (0x1UL << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */
  9541. #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk
  9542. #define GPIO_LCKR_LCK8_Pos (8U)
  9543. #define GPIO_LCKR_LCK8_Msk (0x1UL << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */
  9544. #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk
  9545. #define GPIO_LCKR_LCK9_Pos (9U)
  9546. #define GPIO_LCKR_LCK9_Msk (0x1UL << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */
  9547. #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk
  9548. #define GPIO_LCKR_LCK10_Pos (10U)
  9549. #define GPIO_LCKR_LCK10_Msk (0x1UL << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */
  9550. #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk
  9551. #define GPIO_LCKR_LCK11_Pos (11U)
  9552. #define GPIO_LCKR_LCK11_Msk (0x1UL << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */
  9553. #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk
  9554. #define GPIO_LCKR_LCK12_Pos (12U)
  9555. #define GPIO_LCKR_LCK12_Msk (0x1UL << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */
  9556. #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk
  9557. #define GPIO_LCKR_LCK13_Pos (13U)
  9558. #define GPIO_LCKR_LCK13_Msk (0x1UL << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */
  9559. #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk
  9560. #define GPIO_LCKR_LCK14_Pos (14U)
  9561. #define GPIO_LCKR_LCK14_Msk (0x1UL << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */
  9562. #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk
  9563. #define GPIO_LCKR_LCK15_Pos (15U)
  9564. #define GPIO_LCKR_LCK15_Msk (0x1UL << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */
  9565. #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk
  9566. #define GPIO_LCKR_LCKK_Pos (16U)
  9567. #define GPIO_LCKR_LCKK_Msk (0x1UL << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */
  9568. #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk
  9569. /****************** Bit definition for GPIO_AFRL register ********************/
  9570. #define GPIO_AFRL_AFSEL0_Pos (0U)
  9571. #define GPIO_AFRL_AFSEL0_Msk (0xFUL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x0000000F */
  9572. #define GPIO_AFRL_AFSEL0 GPIO_AFRL_AFSEL0_Msk
  9573. #define GPIO_AFRL_AFSEL0_0 (0x1UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000001 */
  9574. #define GPIO_AFRL_AFSEL0_1 (0x2UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000002 */
  9575. #define GPIO_AFRL_AFSEL0_2 (0x4UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000004 */
  9576. #define GPIO_AFRL_AFSEL0_3 (0x8UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000008 */
  9577. #define GPIO_AFRL_AFSEL1_Pos (4U)
  9578. #define GPIO_AFRL_AFSEL1_Msk (0xFUL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x000000F0 */
  9579. #define GPIO_AFRL_AFSEL1 GPIO_AFRL_AFSEL1_Msk
  9580. #define GPIO_AFRL_AFSEL1_0 (0x1UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000010 */
  9581. #define GPIO_AFRL_AFSEL1_1 (0x2UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000020 */
  9582. #define GPIO_AFRL_AFSEL1_2 (0x4UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000040 */
  9583. #define GPIO_AFRL_AFSEL1_3 (0x8UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000080 */
  9584. #define GPIO_AFRL_AFSEL2_Pos (8U)
  9585. #define GPIO_AFRL_AFSEL2_Msk (0xFUL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000F00 */
  9586. #define GPIO_AFRL_AFSEL2 GPIO_AFRL_AFSEL2_Msk
  9587. #define GPIO_AFRL_AFSEL2_0 (0x1UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000100 */
  9588. #define GPIO_AFRL_AFSEL2_1 (0x2UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000200 */
  9589. #define GPIO_AFRL_AFSEL2_2 (0x4UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000400 */
  9590. #define GPIO_AFRL_AFSEL2_3 (0x8UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000800 */
  9591. #define GPIO_AFRL_AFSEL3_Pos (12U)
  9592. #define GPIO_AFRL_AFSEL3_Msk (0xFUL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x0000F000 */
  9593. #define GPIO_AFRL_AFSEL3 GPIO_AFRL_AFSEL3_Msk
  9594. #define GPIO_AFRL_AFSEL3_0 (0x1UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00001000 */
  9595. #define GPIO_AFRL_AFSEL3_1 (0x2UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00002000 */
  9596. #define GPIO_AFRL_AFSEL3_2 (0x4UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00004000 */
  9597. #define GPIO_AFRL_AFSEL3_3 (0x8UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00008000 */
  9598. #define GPIO_AFRL_AFSEL4_Pos (16U)
  9599. #define GPIO_AFRL_AFSEL4_Msk (0xFUL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x000F0000 */
  9600. #define GPIO_AFRL_AFSEL4 GPIO_AFRL_AFSEL4_Msk
  9601. #define GPIO_AFRL_AFSEL4_0 (0x1UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00010000 */
  9602. #define GPIO_AFRL_AFSEL4_1 (0x2UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00020000 */
  9603. #define GPIO_AFRL_AFSEL4_2 (0x4UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00040000 */
  9604. #define GPIO_AFRL_AFSEL4_3 (0x8UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00080000 */
  9605. #define GPIO_AFRL_AFSEL5_Pos (20U)
  9606. #define GPIO_AFRL_AFSEL5_Msk (0xFUL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00F00000 */
  9607. #define GPIO_AFRL_AFSEL5 GPIO_AFRL_AFSEL5_Msk
  9608. #define GPIO_AFRL_AFSEL5_0 (0x1UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00100000 */
  9609. #define GPIO_AFRL_AFSEL5_1 (0x2UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00200000 */
  9610. #define GPIO_AFRL_AFSEL5_2 (0x4UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00400000 */
  9611. #define GPIO_AFRL_AFSEL5_3 (0x8UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00800000 */
  9612. #define GPIO_AFRL_AFSEL6_Pos (24U)
  9613. #define GPIO_AFRL_AFSEL6_Msk (0xFUL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x0F000000 */
  9614. #define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk
  9615. #define GPIO_AFRL_AFSEL6_0 (0x1UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x01000000 */
  9616. #define GPIO_AFRL_AFSEL6_1 (0x2UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x02000000 */
  9617. #define GPIO_AFRL_AFSEL6_2 (0x4UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x04000000 */
  9618. #define GPIO_AFRL_AFSEL6_3 (0x8UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x08000000 */
  9619. #define GPIO_AFRL_AFSEL7_Pos (28U)
  9620. #define GPIO_AFRL_AFSEL7_Msk (0xFUL << GPIO_AFRL_AFSEL7_Pos) /*!< 0xF0000000 */
  9621. #define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk
  9622. #define GPIO_AFRL_AFSEL7_0 (0x1UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x10000000 */
  9623. #define GPIO_AFRL_AFSEL7_1 (0x2UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x20000000 */
  9624. #define GPIO_AFRL_AFSEL7_2 (0x4UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x40000000 */
  9625. #define GPIO_AFRL_AFSEL7_3 (0x8UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x80000000 */
  9626. /* Legacy defines */
  9627. #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFSEL0
  9628. #define GPIO_AFRL_AFRL1 GPIO_AFRL_AFSEL1
  9629. #define GPIO_AFRL_AFRL2 GPIO_AFRL_AFSEL2
  9630. #define GPIO_AFRL_AFRL3 GPIO_AFRL_AFSEL3
  9631. #define GPIO_AFRL_AFRL4 GPIO_AFRL_AFSEL4
  9632. #define GPIO_AFRL_AFRL5 GPIO_AFRL_AFSEL5
  9633. #define GPIO_AFRL_AFRL6 GPIO_AFRL_AFSEL6
  9634. #define GPIO_AFRL_AFRL7 GPIO_AFRL_AFSEL7
  9635. /****************** Bit definition for GPIO_AFRH register ********************/
  9636. #define GPIO_AFRH_AFSEL8_Pos (0U)
  9637. #define GPIO_AFRH_AFSEL8_Msk (0xFUL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x0000000F */
  9638. #define GPIO_AFRH_AFSEL8 GPIO_AFRH_AFSEL8_Msk
  9639. #define GPIO_AFRH_AFSEL8_0 (0x1UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000001 */
  9640. #define GPIO_AFRH_AFSEL8_1 (0x2UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000002 */
  9641. #define GPIO_AFRH_AFSEL8_2 (0x4UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000004 */
  9642. #define GPIO_AFRH_AFSEL8_3 (0x8UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000008 */
  9643. #define GPIO_AFRH_AFSEL9_Pos (4U)
  9644. #define GPIO_AFRH_AFSEL9_Msk (0xFUL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x000000F0 */
  9645. #define GPIO_AFRH_AFSEL9 GPIO_AFRH_AFSEL9_Msk
  9646. #define GPIO_AFRH_AFSEL9_0 (0x1UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000010 */
  9647. #define GPIO_AFRH_AFSEL9_1 (0x2UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000020 */
  9648. #define GPIO_AFRH_AFSEL9_2 (0x4UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000040 */
  9649. #define GPIO_AFRH_AFSEL9_3 (0x8UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000080 */
  9650. #define GPIO_AFRH_AFSEL10_Pos (8U)
  9651. #define GPIO_AFRH_AFSEL10_Msk (0xFUL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000F00 */
  9652. #define GPIO_AFRH_AFSEL10 GPIO_AFRH_AFSEL10_Msk
  9653. #define GPIO_AFRH_AFSEL10_0 (0x1UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000100 */
  9654. #define GPIO_AFRH_AFSEL10_1 (0x2UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000200 */
  9655. #define GPIO_AFRH_AFSEL10_2 (0x4UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000400 */
  9656. #define GPIO_AFRH_AFSEL10_3 (0x8UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000800 */
  9657. #define GPIO_AFRH_AFSEL11_Pos (12U)
  9658. #define GPIO_AFRH_AFSEL11_Msk (0xFUL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x0000F000 */
  9659. #define GPIO_AFRH_AFSEL11 GPIO_AFRH_AFSEL11_Msk
  9660. #define GPIO_AFRH_AFSEL11_0 (0x1UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00001000 */
  9661. #define GPIO_AFRH_AFSEL11_1 (0x2UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00002000 */
  9662. #define GPIO_AFRH_AFSEL11_2 (0x4UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00004000 */
  9663. #define GPIO_AFRH_AFSEL11_3 (0x8UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00008000 */
  9664. #define GPIO_AFRH_AFSEL12_Pos (16U)
  9665. #define GPIO_AFRH_AFSEL12_Msk (0xFUL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x000F0000 */
  9666. #define GPIO_AFRH_AFSEL12 GPIO_AFRH_AFSEL12_Msk
  9667. #define GPIO_AFRH_AFSEL12_0 (0x1UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00010000 */
  9668. #define GPIO_AFRH_AFSEL12_1 (0x2UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00020000 */
  9669. #define GPIO_AFRH_AFSEL12_2 (0x4UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00040000 */
  9670. #define GPIO_AFRH_AFSEL12_3 (0x8UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00080000 */
  9671. #define GPIO_AFRH_AFSEL13_Pos (20U)
  9672. #define GPIO_AFRH_AFSEL13_Msk (0xFUL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00F00000 */
  9673. #define GPIO_AFRH_AFSEL13 GPIO_AFRH_AFSEL13_Msk
  9674. #define GPIO_AFRH_AFSEL13_0 (0x1UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00100000 */
  9675. #define GPIO_AFRH_AFSEL13_1 (0x2UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00200000 */
  9676. #define GPIO_AFRH_AFSEL13_2 (0x4UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00400000 */
  9677. #define GPIO_AFRH_AFSEL13_3 (0x8UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00800000 */
  9678. #define GPIO_AFRH_AFSEL14_Pos (24U)
  9679. #define GPIO_AFRH_AFSEL14_Msk (0xFUL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x0F000000 */
  9680. #define GPIO_AFRH_AFSEL14 GPIO_AFRH_AFSEL14_Msk
  9681. #define GPIO_AFRH_AFSEL14_0 (0x1UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x01000000 */
  9682. #define GPIO_AFRH_AFSEL14_1 (0x2UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x02000000 */
  9683. #define GPIO_AFRH_AFSEL14_2 (0x4UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x04000000 */
  9684. #define GPIO_AFRH_AFSEL14_3 (0x8UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x08000000 */
  9685. #define GPIO_AFRH_AFSEL15_Pos (28U)
  9686. #define GPIO_AFRH_AFSEL15_Msk (0xFUL << GPIO_AFRH_AFSEL15_Pos) /*!< 0xF0000000 */
  9687. #define GPIO_AFRH_AFSEL15 GPIO_AFRH_AFSEL15_Msk
  9688. #define GPIO_AFRH_AFSEL15_0 (0x1UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x10000000 */
  9689. #define GPIO_AFRH_AFSEL15_1 (0x2UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x20000000 */
  9690. #define GPIO_AFRH_AFSEL15_2 (0x4UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x40000000 */
  9691. #define GPIO_AFRH_AFSEL15_3 (0x8UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x80000000 */
  9692. /* Legacy defines */
  9693. #define GPIO_AFRH_AFRH0 GPIO_AFRH_AFSEL8
  9694. #define GPIO_AFRH_AFRH1 GPIO_AFRH_AFSEL9
  9695. #define GPIO_AFRH_AFRH2 GPIO_AFRH_AFSEL10
  9696. #define GPIO_AFRH_AFRH3 GPIO_AFRH_AFSEL11
  9697. #define GPIO_AFRH_AFRH4 GPIO_AFRH_AFSEL12
  9698. #define GPIO_AFRH_AFRH5 GPIO_AFRH_AFSEL13
  9699. #define GPIO_AFRH_AFRH6 GPIO_AFRH_AFSEL14
  9700. #define GPIO_AFRH_AFRH7 GPIO_AFRH_AFSEL15
  9701. /******************************************************************************/
  9702. /* */
  9703. /* HSEM HW Semaphore */
  9704. /* */
  9705. /******************************************************************************/
  9706. /******************** Bit definition for HSEM_R register ********************/
  9707. #define HSEM_R_PROCID_Pos (0U)
  9708. #define HSEM_R_PROCID_Msk (0xFFUL << HSEM_R_PROCID_Pos) /*!< 0x000000FF */
  9709. #define HSEM_R_PROCID HSEM_R_PROCID_Msk /*!<Semaphore ProcessID */
  9710. #define HSEM_R_COREID_Pos (8U)
  9711. #define HSEM_R_COREID_Msk (0xFFUL << HSEM_R_COREID_Pos) /*!< 0x0000FF00 */
  9712. #define HSEM_R_COREID HSEM_R_COREID_Msk /*!<Semaphore CoreID. */
  9713. #define HSEM_R_LOCK_Pos (31U)
  9714. #define HSEM_R_LOCK_Msk (0x1UL << HSEM_R_LOCK_Pos) /*!< 0x80000000 */
  9715. #define HSEM_R_LOCK HSEM_R_LOCK_Msk /*!<Lock indication. */
  9716. /******************** Bit definition for HSEM_RLR register ******************/
  9717. #define HSEM_RLR_PROCID_Pos (0U)
  9718. #define HSEM_RLR_PROCID_Msk (0xFFUL << HSEM_RLR_PROCID_Pos) /*!< 0x000000FF */
  9719. #define HSEM_RLR_PROCID HSEM_RLR_PROCID_Msk /*!<Semaphore ProcessID */
  9720. #define HSEM_RLR_COREID_Pos (8U)
  9721. #define HSEM_RLR_COREID_Msk (0xFFUL << HSEM_RLR_COREID_Pos) /*!< 0x0000FF00 */
  9722. #define HSEM_RLR_COREID HSEM_RLR_COREID_Msk /*!<Semaphore CoreID. */
  9723. #define HSEM_RLR_LOCK_Pos (31U)
  9724. #define HSEM_RLR_LOCK_Msk (0x1UL << HSEM_RLR_LOCK_Pos) /*!< 0x80000000 */
  9725. #define HSEM_RLR_LOCK HSEM_RLR_LOCK_Msk /*!<Lock indication. */
  9726. /******************** Bit definition for HSEM_C1IER register *****************/
  9727. #define HSEM_C1IER_ISE0_Pos (0U)
  9728. #define HSEM_C1IER_ISE0_Msk (0x1UL << HSEM_C1IER_ISE0_Pos) /*!< 0x00000001 */
  9729. #define HSEM_C1IER_ISE0 HSEM_C1IER_ISE0_Msk /*!<semaphore 0 , interrupt 0 enable bit. */
  9730. #define HSEM_C1IER_ISE1_Pos (1U)
  9731. #define HSEM_C1IER_ISE1_Msk (0x1UL << HSEM_C1IER_ISE1_Pos) /*!< 0x00000002 */
  9732. #define HSEM_C1IER_ISE1 HSEM_C1IER_ISE1_Msk /*!<semaphore 1 , interrupt 0 enable bit. */
  9733. #define HSEM_C1IER_ISE2_Pos (2U)
  9734. #define HSEM_C1IER_ISE2_Msk (0x1UL << HSEM_C1IER_ISE2_Pos) /*!< 0x00000004 */
  9735. #define HSEM_C1IER_ISE2 HSEM_C1IER_ISE2_Msk /*!<semaphore 2 , interrupt 0 enable bit. */
  9736. #define HSEM_C1IER_ISE3_Pos (3U)
  9737. #define HSEM_C1IER_ISE3_Msk (0x1UL << HSEM_C1IER_ISE3_Pos) /*!< 0x00000008 */
  9738. #define HSEM_C1IER_ISE3 HSEM_C1IER_ISE3_Msk /*!<semaphore 3 , interrupt 0 enable bit. */
  9739. #define HSEM_C1IER_ISE4_Pos (4U)
  9740. #define HSEM_C1IER_ISE4_Msk (0x1UL << HSEM_C1IER_ISE4_Pos) /*!< 0x00000010 */
  9741. #define HSEM_C1IER_ISE4 HSEM_C1IER_ISE4_Msk /*!<semaphore 4 , interrupt 0 enable bit. */
  9742. #define HSEM_C1IER_ISE5_Pos (5U)
  9743. #define HSEM_C1IER_ISE5_Msk (0x1UL << HSEM_C1IER_ISE5_Pos) /*!< 0x00000020 */
  9744. #define HSEM_C1IER_ISE5 HSEM_C1IER_ISE5_Msk /*!<semaphore 5 interrupt 0 enable bit. */
  9745. #define HSEM_C1IER_ISE6_Pos (6U)
  9746. #define HSEM_C1IER_ISE6_Msk (0x1UL << HSEM_C1IER_ISE6_Pos) /*!< 0x00000040 */
  9747. #define HSEM_C1IER_ISE6 HSEM_C1IER_ISE6_Msk /*!<semaphore 6 interrupt 0 enable bit. */
  9748. #define HSEM_C1IER_ISE7_Pos (7U)
  9749. #define HSEM_C1IER_ISE7_Msk (0x1UL << HSEM_C1IER_ISE7_Pos) /*!< 0x00000080 */
  9750. #define HSEM_C1IER_ISE7 HSEM_C1IER_ISE7_Msk /*!<semaphore 7 interrupt 0 enable bit. */
  9751. #define HSEM_C1IER_ISE8_Pos (8U)
  9752. #define HSEM_C1IER_ISE8_Msk (0x1UL << HSEM_C1IER_ISE8_Pos) /*!< 0x00000100 */
  9753. #define HSEM_C1IER_ISE8 HSEM_C1IER_ISE8_Msk /*!<semaphore 8 interrupt 0 enable bit. */
  9754. #define HSEM_C1IER_ISE9_Pos (9U)
  9755. #define HSEM_C1IER_ISE9_Msk (0x1UL << HSEM_C1IER_ISE9_Pos) /*!< 0x00000200 */
  9756. #define HSEM_C1IER_ISE9 HSEM_C1IER_ISE9_Msk /*!<semaphore 9 interrupt 0 enable bit. */
  9757. #define HSEM_C1IER_ISE10_Pos (10U)
  9758. #define HSEM_C1IER_ISE10_Msk (0x1UL << HSEM_C1IER_ISE10_Pos) /*!< 0x00000400 */
  9759. #define HSEM_C1IER_ISE10 HSEM_C1IER_ISE10_Msk /*!<semaphore 10 interrupt 0 enable bit. */
  9760. #define HSEM_C1IER_ISE11_Pos (11U)
  9761. #define HSEM_C1IER_ISE11_Msk (0x1UL << HSEM_C1IER_ISE11_Pos) /*!< 0x00000800 */
  9762. #define HSEM_C1IER_ISE11 HSEM_C1IER_ISE11_Msk /*!<semaphore 11 interrupt 0 enable bit. */
  9763. #define HSEM_C1IER_ISE12_Pos (12U)
  9764. #define HSEM_C1IER_ISE12_Msk (0x1UL << HSEM_C1IER_ISE12_Pos) /*!< 0x00001000 */
  9765. #define HSEM_C1IER_ISE12 HSEM_C1IER_ISE12_Msk /*!<semaphore 12 interrupt 0 enable bit. */
  9766. #define HSEM_C1IER_ISE13_Pos (13U)
  9767. #define HSEM_C1IER_ISE13_Msk (0x1UL << HSEM_C1IER_ISE13_Pos) /*!< 0x00002000 */
  9768. #define HSEM_C1IER_ISE13 HSEM_C1IER_ISE13_Msk /*!<semaphore 13 interrupt 0 enable bit. */
  9769. #define HSEM_C1IER_ISE14_Pos (14U)
  9770. #define HSEM_C1IER_ISE14_Msk (0x1UL << HSEM_C1IER_ISE14_Pos) /*!< 0x00004000 */
  9771. #define HSEM_C1IER_ISE14 HSEM_C1IER_ISE14_Msk /*!<semaphore 14 interrupt 0 enable bit. */
  9772. #define HSEM_C1IER_ISE15_Pos (15U)
  9773. #define HSEM_C1IER_ISE15_Msk (0x1UL << HSEM_C1IER_ISE15_Pos) /*!< 0x00008000 */
  9774. #define HSEM_C1IER_ISE15 HSEM_C1IER_ISE15_Msk /*!<semaphore 15 interrupt 0 enable bit. */
  9775. #define HSEM_C1IER_ISE16_Pos (16U)
  9776. #define HSEM_C1IER_ISE16_Msk (0x1UL << HSEM_C1IER_ISE16_Pos) /*!< 0x00010000 */
  9777. #define HSEM_C1IER_ISE16 HSEM_C1IER_ISE16_Msk /*!<semaphore 16 interrupt 0 enable bit. */
  9778. #define HSEM_C1IER_ISE17_Pos (17U)
  9779. #define HSEM_C1IER_ISE17_Msk (0x1UL << HSEM_C1IER_ISE17_Pos) /*!< 0x00020000 */
  9780. #define HSEM_C1IER_ISE17 HSEM_C1IER_ISE17_Msk /*!<semaphore 17 interrupt 0 enable bit. */
  9781. #define HSEM_C1IER_ISE18_Pos (18U)
  9782. #define HSEM_C1IER_ISE18_Msk (0x1UL << HSEM_C1IER_ISE18_Pos) /*!< 0x00040000 */
  9783. #define HSEM_C1IER_ISE18 HSEM_C1IER_ISE18_Msk /*!<semaphore 18 interrupt 0 enable bit. */
  9784. #define HSEM_C1IER_ISE19_Pos (19U)
  9785. #define HSEM_C1IER_ISE19_Msk (0x1UL << HSEM_C1IER_ISE19_Pos) /*!< 0x00080000 */
  9786. #define HSEM_C1IER_ISE19 HSEM_C1IER_ISE19_Msk /*!<semaphore 19 interrupt 0 enable bit. */
  9787. #define HSEM_C1IER_ISE20_Pos (20U)
  9788. #define HSEM_C1IER_ISE20_Msk (0x1UL << HSEM_C1IER_ISE20_Pos) /*!< 0x00100000 */
  9789. #define HSEM_C1IER_ISE20 HSEM_C1IER_ISE20_Msk /*!<semaphore 20 interrupt 0 enable bit. */
  9790. #define HSEM_C1IER_ISE21_Pos (21U)
  9791. #define HSEM_C1IER_ISE21_Msk (0x1UL << HSEM_C1IER_ISE21_Pos) /*!< 0x00200000 */
  9792. #define HSEM_C1IER_ISE21 HSEM_C1IER_ISE21_Msk /*!<semaphore 21 interrupt 0 enable bit. */
  9793. #define HSEM_C1IER_ISE22_Pos (22U)
  9794. #define HSEM_C1IER_ISE22_Msk (0x1UL << HSEM_C1IER_ISE22_Pos) /*!< 0x00400000 */
  9795. #define HSEM_C1IER_ISE22 HSEM_C1IER_ISE22_Msk /*!<semaphore 22 interrupt 0 enable bit. */
  9796. #define HSEM_C1IER_ISE23_Pos (23U)
  9797. #define HSEM_C1IER_ISE23_Msk (0x1UL << HSEM_C1IER_ISE23_Pos) /*!< 0x00800000 */
  9798. #define HSEM_C1IER_ISE23 HSEM_C1IER_ISE23_Msk /*!<semaphore 23 interrupt 0 enable bit. */
  9799. #define HSEM_C1IER_ISE24_Pos (24U)
  9800. #define HSEM_C1IER_ISE24_Msk (0x1UL << HSEM_C1IER_ISE24_Pos) /*!< 0x01000000 */
  9801. #define HSEM_C1IER_ISE24 HSEM_C1IER_ISE24_Msk /*!<semaphore 24 interrupt 0 enable bit. */
  9802. #define HSEM_C1IER_ISE25_Pos (25U)
  9803. #define HSEM_C1IER_ISE25_Msk (0x1UL << HSEM_C1IER_ISE25_Pos) /*!< 0x02000000 */
  9804. #define HSEM_C1IER_ISE25 HSEM_C1IER_ISE25_Msk /*!<semaphore 25 interrupt 0 enable bit. */
  9805. #define HSEM_C1IER_ISE26_Pos (26U)
  9806. #define HSEM_C1IER_ISE26_Msk (0x1UL << HSEM_C1IER_ISE26_Pos) /*!< 0x04000000 */
  9807. #define HSEM_C1IER_ISE26 HSEM_C1IER_ISE26_Msk /*!<semaphore 26 interrupt 0 enable bit. */
  9808. #define HSEM_C1IER_ISE27_Pos (27U)
  9809. #define HSEM_C1IER_ISE27_Msk (0x1UL << HSEM_C1IER_ISE27_Pos) /*!< 0x08000000 */
  9810. #define HSEM_C1IER_ISE27 HSEM_C1IER_ISE27_Msk /*!<semaphore 27 interrupt 0 enable bit. */
  9811. #define HSEM_C1IER_ISE28_Pos (28U)
  9812. #define HSEM_C1IER_ISE28_Msk (0x1UL << HSEM_C1IER_ISE28_Pos) /*!< 0x10000000 */
  9813. #define HSEM_C1IER_ISE28 HSEM_C1IER_ISE28_Msk /*!<semaphore 28 interrupt 0 enable bit. */
  9814. #define HSEM_C1IER_ISE29_Pos (29U)
  9815. #define HSEM_C1IER_ISE29_Msk (0x1UL << HSEM_C1IER_ISE29_Pos) /*!< 0x20000000 */
  9816. #define HSEM_C1IER_ISE29 HSEM_C1IER_ISE29_Msk /*!<semaphore 29 interrupt 0 enable bit. */
  9817. #define HSEM_C1IER_ISE30_Pos (30U)
  9818. #define HSEM_C1IER_ISE30_Msk (0x1UL << HSEM_C1IER_ISE30_Pos) /*!< 0x40000000 */
  9819. #define HSEM_C1IER_ISE30 HSEM_C1IER_ISE30_Msk /*!<semaphore 30 interrupt 0 enable bit. */
  9820. #define HSEM_C1IER_ISE31_Pos (31U)
  9821. #define HSEM_C1IER_ISE31_Msk (0x1UL << HSEM_C1IER_ISE31_Pos) /*!< 0x80000000 */
  9822. #define HSEM_C1IER_ISE31 HSEM_C1IER_ISE31_Msk /*!<semaphore 31 interrupt 0 enable bit. */
  9823. /******************** Bit definition for HSEM_C1ICR register *****************/
  9824. #define HSEM_C1ICR_ISC0_Pos (0U)
  9825. #define HSEM_C1ICR_ISC0_Msk (0x1UL << HSEM_C1ICR_ISC0_Pos) /*!< 0x00000001 */
  9826. #define HSEM_C1ICR_ISC0 HSEM_C1ICR_ISC0_Msk /*!<semaphore 0 , interrupt 0 clear bit. */
  9827. #define HSEM_C1ICR_ISC1_Pos (1U)
  9828. #define HSEM_C1ICR_ISC1_Msk (0x1UL << HSEM_C1ICR_ISC1_Pos) /*!< 0x00000002 */
  9829. #define HSEM_C1ICR_ISC1 HSEM_C1ICR_ISC1_Msk /*!<semaphore 1 , interrupt 0 clear bit. */
  9830. #define HSEM_C1ICR_ISC2_Pos (2U)
  9831. #define HSEM_C1ICR_ISC2_Msk (0x1UL << HSEM_C1ICR_ISC2_Pos) /*!< 0x00000004 */
  9832. #define HSEM_C1ICR_ISC2 HSEM_C1ICR_ISC2_Msk /*!<semaphore 2 , interrupt 0 clear bit. */
  9833. #define HSEM_C1ICR_ISC3_Pos (3U)
  9834. #define HSEM_C1ICR_ISC3_Msk (0x1UL << HSEM_C1ICR_ISC3_Pos) /*!< 0x00000008 */
  9835. #define HSEM_C1ICR_ISC3 HSEM_C1ICR_ISC3_Msk /*!<semaphore 3 , interrupt 0 clear bit. */
  9836. #define HSEM_C1ICR_ISC4_Pos (4U)
  9837. #define HSEM_C1ICR_ISC4_Msk (0x1UL << HSEM_C1ICR_ISC4_Pos) /*!< 0x00000010 */
  9838. #define HSEM_C1ICR_ISC4 HSEM_C1ICR_ISC4_Msk /*!<semaphore 4 , interrupt 0 clear bit. */
  9839. #define HSEM_C1ICR_ISC5_Pos (5U)
  9840. #define HSEM_C1ICR_ISC5_Msk (0x1UL << HSEM_C1ICR_ISC5_Pos) /*!< 0x00000020 */
  9841. #define HSEM_C1ICR_ISC5 HSEM_C1ICR_ISC5_Msk /*!<semaphore 5 interrupt 0 clear bit. */
  9842. #define HSEM_C1ICR_ISC6_Pos (6U)
  9843. #define HSEM_C1ICR_ISC6_Msk (0x1UL << HSEM_C1ICR_ISC6_Pos) /*!< 0x00000040 */
  9844. #define HSEM_C1ICR_ISC6 HSEM_C1ICR_ISC6_Msk /*!<semaphore 6 interrupt 0 clear bit. */
  9845. #define HSEM_C1ICR_ISC7_Pos (7U)
  9846. #define HSEM_C1ICR_ISC7_Msk (0x1UL << HSEM_C1ICR_ISC7_Pos) /*!< 0x00000080 */
  9847. #define HSEM_C1ICR_ISC7 HSEM_C1ICR_ISC7_Msk /*!<semaphore 7 interrupt 0 clear bit. */
  9848. #define HSEM_C1ICR_ISC8_Pos (8U)
  9849. #define HSEM_C1ICR_ISC8_Msk (0x1UL << HSEM_C1ICR_ISC8_Pos) /*!< 0x00000100 */
  9850. #define HSEM_C1ICR_ISC8 HSEM_C1ICR_ISC8_Msk /*!<semaphore 8 interrupt 0 clear bit. */
  9851. #define HSEM_C1ICR_ISC9_Pos (9U)
  9852. #define HSEM_C1ICR_ISC9_Msk (0x1UL << HSEM_C1ICR_ISC9_Pos) /*!< 0x00000200 */
  9853. #define HSEM_C1ICR_ISC9 HSEM_C1ICR_ISC9_Msk /*!<semaphore 9 interrupt 0 clear bit. */
  9854. #define HSEM_C1ICR_ISC10_Pos (10U)
  9855. #define HSEM_C1ICR_ISC10_Msk (0x1UL << HSEM_C1ICR_ISC10_Pos) /*!< 0x00000400 */
  9856. #define HSEM_C1ICR_ISC10 HSEM_C1ICR_ISC10_Msk /*!<semaphore 10 interrupt 0 clear bit. */
  9857. #define HSEM_C1ICR_ISC11_Pos (11U)
  9858. #define HSEM_C1ICR_ISC11_Msk (0x1UL << HSEM_C1ICR_ISC11_Pos) /*!< 0x00000800 */
  9859. #define HSEM_C1ICR_ISC11 HSEM_C1ICR_ISC11_Msk /*!<semaphore 11 interrupt 0 clear bit. */
  9860. #define HSEM_C1ICR_ISC12_Pos (12U)
  9861. #define HSEM_C1ICR_ISC12_Msk (0x1UL << HSEM_C1ICR_ISC12_Pos) /*!< 0x00001000 */
  9862. #define HSEM_C1ICR_ISC12 HSEM_C1ICR_ISC12_Msk /*!<semaphore 12 interrupt 0 clear bit. */
  9863. #define HSEM_C1ICR_ISC13_Pos (13U)
  9864. #define HSEM_C1ICR_ISC13_Msk (0x1UL << HSEM_C1ICR_ISC13_Pos) /*!< 0x00002000 */
  9865. #define HSEM_C1ICR_ISC13 HSEM_C1ICR_ISC13_Msk /*!<semaphore 13 interrupt 0 clear bit. */
  9866. #define HSEM_C1ICR_ISC14_Pos (14U)
  9867. #define HSEM_C1ICR_ISC14_Msk (0x1UL << HSEM_C1ICR_ISC14_Pos) /*!< 0x00004000 */
  9868. #define HSEM_C1ICR_ISC14 HSEM_C1ICR_ISC14_Msk /*!<semaphore 14 interrupt 0 clear bit. */
  9869. #define HSEM_C1ICR_ISC15_Pos (15U)
  9870. #define HSEM_C1ICR_ISC15_Msk (0x1UL << HSEM_C1ICR_ISC15_Pos) /*!< 0x00008000 */
  9871. #define HSEM_C1ICR_ISC15 HSEM_C1ICR_ISC15_Msk /*!<semaphore 15 interrupt 0 clear bit. */
  9872. #define HSEM_C1ICR_ISC16_Pos (16U)
  9873. #define HSEM_C1ICR_ISC16_Msk (0x1UL << HSEM_C1ICR_ISC16_Pos) /*!< 0x00010000 */
  9874. #define HSEM_C1ICR_ISC16 HSEM_C1ICR_ISC16_Msk /*!<semaphore 16 interrupt 0 clear bit. */
  9875. #define HSEM_C1ICR_ISC17_Pos (17U)
  9876. #define HSEM_C1ICR_ISC17_Msk (0x1UL << HSEM_C1ICR_ISC17_Pos) /*!< 0x00020000 */
  9877. #define HSEM_C1ICR_ISC17 HSEM_C1ICR_ISC17_Msk /*!<semaphore 17 interrupt 0 clear bit. */
  9878. #define HSEM_C1ICR_ISC18_Pos (18U)
  9879. #define HSEM_C1ICR_ISC18_Msk (0x1UL << HSEM_C1ICR_ISC18_Pos) /*!< 0x00040000 */
  9880. #define HSEM_C1ICR_ISC18 HSEM_C1ICR_ISC18_Msk /*!<semaphore 18 interrupt 0 clear bit. */
  9881. #define HSEM_C1ICR_ISC19_Pos (19U)
  9882. #define HSEM_C1ICR_ISC19_Msk (0x1UL << HSEM_C1ICR_ISC19_Pos) /*!< 0x00080000 */
  9883. #define HSEM_C1ICR_ISC19 HSEM_C1ICR_ISC19_Msk /*!<semaphore 19 interrupt 0 clear bit. */
  9884. #define HSEM_C1ICR_ISC20_Pos (20U)
  9885. #define HSEM_C1ICR_ISC20_Msk (0x1UL << HSEM_C1ICR_ISC20_Pos) /*!< 0x00100000 */
  9886. #define HSEM_C1ICR_ISC20 HSEM_C1ICR_ISC20_Msk /*!<semaphore 20 interrupt 0 clear bit. */
  9887. #define HSEM_C1ICR_ISC21_Pos (21U)
  9888. #define HSEM_C1ICR_ISC21_Msk (0x1UL << HSEM_C1ICR_ISC21_Pos) /*!< 0x00200000 */
  9889. #define HSEM_C1ICR_ISC21 HSEM_C1ICR_ISC21_Msk /*!<semaphore 21 interrupt 0 clear bit. */
  9890. #define HSEM_C1ICR_ISC22_Pos (22U)
  9891. #define HSEM_C1ICR_ISC22_Msk (0x1UL << HSEM_C1ICR_ISC22_Pos) /*!< 0x00400000 */
  9892. #define HSEM_C1ICR_ISC22 HSEM_C1ICR_ISC22_Msk /*!<semaphore 22 interrupt 0 clear bit. */
  9893. #define HSEM_C1ICR_ISC23_Pos (23U)
  9894. #define HSEM_C1ICR_ISC23_Msk (0x1UL << HSEM_C1ICR_ISC23_Pos) /*!< 0x00800000 */
  9895. #define HSEM_C1ICR_ISC23 HSEM_C1ICR_ISC23_Msk /*!<semaphore 23 interrupt 0 clear bit. */
  9896. #define HSEM_C1ICR_ISC24_Pos (24U)
  9897. #define HSEM_C1ICR_ISC24_Msk (0x1UL << HSEM_C1ICR_ISC24_Pos) /*!< 0x01000000 */
  9898. #define HSEM_C1ICR_ISC24 HSEM_C1ICR_ISC24_Msk /*!<semaphore 24 interrupt 0 clear bit. */
  9899. #define HSEM_C1ICR_ISC25_Pos (25U)
  9900. #define HSEM_C1ICR_ISC25_Msk (0x1UL << HSEM_C1ICR_ISC25_Pos) /*!< 0x02000000 */
  9901. #define HSEM_C1ICR_ISC25 HSEM_C1ICR_ISC25_Msk /*!<semaphore 25 interrupt 0 clear bit. */
  9902. #define HSEM_C1ICR_ISC26_Pos (26U)
  9903. #define HSEM_C1ICR_ISC26_Msk (0x1UL << HSEM_C1ICR_ISC26_Pos) /*!< 0x04000000 */
  9904. #define HSEM_C1ICR_ISC26 HSEM_C1ICR_ISC26_Msk /*!<semaphore 26 interrupt 0 clear bit. */
  9905. #define HSEM_C1ICR_ISC27_Pos (27U)
  9906. #define HSEM_C1ICR_ISC27_Msk (0x1UL << HSEM_C1ICR_ISC27_Pos) /*!< 0x08000000 */
  9907. #define HSEM_C1ICR_ISC27 HSEM_C1ICR_ISC27_Msk /*!<semaphore 27 interrupt 0 clear bit. */
  9908. #define HSEM_C1ICR_ISC28_Pos (28U)
  9909. #define HSEM_C1ICR_ISC28_Msk (0x1UL << HSEM_C1ICR_ISC28_Pos) /*!< 0x10000000 */
  9910. #define HSEM_C1ICR_ISC28 HSEM_C1ICR_ISC28_Msk /*!<semaphore 28 interrupt 0 clear bit. */
  9911. #define HSEM_C1ICR_ISC29_Pos (29U)
  9912. #define HSEM_C1ICR_ISC29_Msk (0x1UL << HSEM_C1ICR_ISC29_Pos) /*!< 0x20000000 */
  9913. #define HSEM_C1ICR_ISC29 HSEM_C1ICR_ISC29_Msk /*!<semaphore 29 interrupt 0 clear bit. */
  9914. #define HSEM_C1ICR_ISC30_Pos (30U)
  9915. #define HSEM_C1ICR_ISC30_Msk (0x1UL << HSEM_C1ICR_ISC30_Pos) /*!< 0x40000000 */
  9916. #define HSEM_C1ICR_ISC30 HSEM_C1ICR_ISC30_Msk /*!<semaphore 30 interrupt 0 clear bit. */
  9917. #define HSEM_C1ICR_ISC31_Pos (31U)
  9918. #define HSEM_C1ICR_ISC31_Msk (0x1UL << HSEM_C1ICR_ISC31_Pos) /*!< 0x80000000 */
  9919. #define HSEM_C1ICR_ISC31 HSEM_C1ICR_ISC31_Msk /*!<semaphore 31 interrupt 0 clear bit. */
  9920. /******************** Bit definition for HSEM_C1ISR register *****************/
  9921. #define HSEM_C1ISR_ISF0_Pos (0U)
  9922. #define HSEM_C1ISR_ISF0_Msk (0x1UL << HSEM_C1ISR_ISF0_Pos) /*!< 0x00000001 */
  9923. #define HSEM_C1ISR_ISF0 HSEM_C1ISR_ISF0_Msk /*!<semaphore 0 interrupt 0 status bit. */
  9924. #define HSEM_C1ISR_ISF1_Pos (1U)
  9925. #define HSEM_C1ISR_ISF1_Msk (0x1UL << HSEM_C1ISR_ISF1_Pos) /*!< 0x00000002 */
  9926. #define HSEM_C1ISR_ISF1 HSEM_C1ISR_ISF1_Msk /*!<semaphore 1 interrupt 0 status bit. */
  9927. #define HSEM_C1ISR_ISF2_Pos (2U)
  9928. #define HSEM_C1ISR_ISF2_Msk (0x1UL << HSEM_C1ISR_ISF2_Pos) /*!< 0x00000004 */
  9929. #define HSEM_C1ISR_ISF2 HSEM_C1ISR_ISF2_Msk /*!<semaphore 2 interrupt 0 status bit. */
  9930. #define HSEM_C1ISR_ISF3_Pos (3U)
  9931. #define HSEM_C1ISR_ISF3_Msk (0x1UL << HSEM_C1ISR_ISF3_Pos) /*!< 0x00000008 */
  9932. #define HSEM_C1ISR_ISF3 HSEM_C1ISR_ISF3_Msk /*!<semaphore 3 interrupt 0 status bit. */
  9933. #define HSEM_C1ISR_ISF4_Pos (4U)
  9934. #define HSEM_C1ISR_ISF4_Msk (0x1UL << HSEM_C1ISR_ISF4_Pos) /*!< 0x00000010 */
  9935. #define HSEM_C1ISR_ISF4 HSEM_C1ISR_ISF4_Msk /*!<semaphore 4 interrupt 0 status bit. */
  9936. #define HSEM_C1ISR_ISF5_Pos (5U)
  9937. #define HSEM_C1ISR_ISF5_Msk (0x1UL << HSEM_C1ISR_ISF5_Pos) /*!< 0x00000020 */
  9938. #define HSEM_C1ISR_ISF5 HSEM_C1ISR_ISF5_Msk /*!<semaphore 5 interrupt 0 status bit. */
  9939. #define HSEM_C1ISR_ISF6_Pos (6U)
  9940. #define HSEM_C1ISR_ISF6_Msk (0x1UL << HSEM_C1ISR_ISF6_Pos) /*!< 0x00000040 */
  9941. #define HSEM_C1ISR_ISF6 HSEM_C1ISR_ISF6_Msk /*!<semaphore 6 interrupt 0 status bit. */
  9942. #define HSEM_C1ISR_ISF7_Pos (7U)
  9943. #define HSEM_C1ISR_ISF7_Msk (0x1UL << HSEM_C1ISR_ISF7_Pos) /*!< 0x00000080 */
  9944. #define HSEM_C1ISR_ISF7 HSEM_C1ISR_ISF7_Msk /*!<semaphore 7 interrupt 0 status bit. */
  9945. #define HSEM_C1ISR_ISF8_Pos (8U)
  9946. #define HSEM_C1ISR_ISF8_Msk (0x1UL << HSEM_C1ISR_ISF8_Pos) /*!< 0x00000100 */
  9947. #define HSEM_C1ISR_ISF8 HSEM_C1ISR_ISF8_Msk /*!<semaphore 8 interrupt 0 status bit. */
  9948. #define HSEM_C1ISR_ISF9_Pos (9U)
  9949. #define HSEM_C1ISR_ISF9_Msk (0x1UL << HSEM_C1ISR_ISF9_Pos) /*!< 0x00000200 */
  9950. #define HSEM_C1ISR_ISF9 HSEM_C1ISR_ISF9_Msk /*!<semaphore 9 interrupt 0 status bit. */
  9951. #define HSEM_C1ISR_ISF10_Pos (10U)
  9952. #define HSEM_C1ISR_ISF10_Msk (0x1UL << HSEM_C1ISR_ISF10_Pos) /*!< 0x00000400 */
  9953. #define HSEM_C1ISR_ISF10 HSEM_C1ISR_ISF10_Msk /*!<semaphore 10 interrupt 0 status bit. */
  9954. #define HSEM_C1ISR_ISF11_Pos (11U)
  9955. #define HSEM_C1ISR_ISF11_Msk (0x1UL << HSEM_C1ISR_ISF11_Pos) /*!< 0x00000800 */
  9956. #define HSEM_C1ISR_ISF11 HSEM_C1ISR_ISF11_Msk /*!<semaphore 11 interrupt 0 status bit. */
  9957. #define HSEM_C1ISR_ISF12_Pos (12U)
  9958. #define HSEM_C1ISR_ISF12_Msk (0x1UL << HSEM_C1ISR_ISF12_Pos) /*!< 0x00001000 */
  9959. #define HSEM_C1ISR_ISF12 HSEM_C1ISR_ISF12_Msk /*!<semaphore 12 interrupt 0 status bit. */
  9960. #define HSEM_C1ISR_ISF13_Pos (13U)
  9961. #define HSEM_C1ISR_ISF13_Msk (0x1UL << HSEM_C1ISR_ISF13_Pos) /*!< 0x00002000 */
  9962. #define HSEM_C1ISR_ISF13 HSEM_C1ISR_ISF13_Msk /*!<semaphore 13 interrupt 0 status bit. */
  9963. #define HSEM_C1ISR_ISF14_Pos (14U)
  9964. #define HSEM_C1ISR_ISF14_Msk (0x1UL << HSEM_C1ISR_ISF14_Pos) /*!< 0x00004000 */
  9965. #define HSEM_C1ISR_ISF14 HSEM_C1ISR_ISF14_Msk /*!<semaphore 14 interrupt 0 status bit. */
  9966. #define HSEM_C1ISR_ISF15_Pos (15U)
  9967. #define HSEM_C1ISR_ISF15_Msk (0x1UL << HSEM_C1ISR_ISF15_Pos) /*!< 0x00008000 */
  9968. #define HSEM_C1ISR_ISF15 HSEM_C1ISR_ISF15_Msk /*!<semaphore 15 interrupt 0 status bit. */
  9969. #define HSEM_C1ISR_ISF16_Pos (16U)
  9970. #define HSEM_C1ISR_ISF16_Msk (0x1UL << HSEM_C1ISR_ISF16_Pos) /*!< 0x00010000 */
  9971. #define HSEM_C1ISR_ISF16 HSEM_C1ISR_ISF16_Msk /*!<semaphore 16 interrupt 0 status bit. */
  9972. #define HSEM_C1ISR_ISF17_Pos (17U)
  9973. #define HSEM_C1ISR_ISF17_Msk (0x1UL << HSEM_C1ISR_ISF17_Pos) /*!< 0x00020000 */
  9974. #define HSEM_C1ISR_ISF17 HSEM_C1ISR_ISF17_Msk /*!<semaphore 17 interrupt 0 status bit. */
  9975. #define HSEM_C1ISR_ISF18_Pos (18U)
  9976. #define HSEM_C1ISR_ISF18_Msk (0x1UL << HSEM_C1ISR_ISF18_Pos) /*!< 0x00040000 */
  9977. #define HSEM_C1ISR_ISF18 HSEM_C1ISR_ISF18_Msk /*!<semaphore 18 interrupt 0 status bit. */
  9978. #define HSEM_C1ISR_ISF19_Pos (19U)
  9979. #define HSEM_C1ISR_ISF19_Msk (0x1UL << HSEM_C1ISR_ISF19_Pos) /*!< 0x00080000 */
  9980. #define HSEM_C1ISR_ISF19 HSEM_C1ISR_ISF19_Msk /*!<semaphore 19 interrupt 0 status bit. */
  9981. #define HSEM_C1ISR_ISF20_Pos (20U)
  9982. #define HSEM_C1ISR_ISF20_Msk (0x1UL << HSEM_C1ISR_ISF20_Pos) /*!< 0x00100000 */
  9983. #define HSEM_C1ISR_ISF20 HSEM_C1ISR_ISF20_Msk /*!<semaphore 20 interrupt 0 status bit. */
  9984. #define HSEM_C1ISR_ISF21_Pos (21U)
  9985. #define HSEM_C1ISR_ISF21_Msk (0x1UL << HSEM_C1ISR_ISF21_Pos) /*!< 0x00200000 */
  9986. #define HSEM_C1ISR_ISF21 HSEM_C1ISR_ISF21_Msk /*!<semaphore 21 interrupt 0 status bit. */
  9987. #define HSEM_C1ISR_ISF22_Pos (22U)
  9988. #define HSEM_C1ISR_ISF22_Msk (0x1UL << HSEM_C1ISR_ISF22_Pos) /*!< 0x00400000 */
  9989. #define HSEM_C1ISR_ISF22 HSEM_C1ISR_ISF22_Msk /*!<semaphore 22 interrupt 0 status bit. */
  9990. #define HSEM_C1ISR_ISF23_Pos (23U)
  9991. #define HSEM_C1ISR_ISF23_Msk (0x1UL << HSEM_C1ISR_ISF23_Pos) /*!< 0x00800000 */
  9992. #define HSEM_C1ISR_ISF23 HSEM_C1ISR_ISF23_Msk /*!<semaphore 23 interrupt 0 status bit. */
  9993. #define HSEM_C1ISR_ISF24_Pos (24U)
  9994. #define HSEM_C1ISR_ISF24_Msk (0x1UL << HSEM_C1ISR_ISF24_Pos) /*!< 0x01000000 */
  9995. #define HSEM_C1ISR_ISF24 HSEM_C1ISR_ISF24_Msk /*!<semaphore 24 interrupt 0 status bit. */
  9996. #define HSEM_C1ISR_ISF25_Pos (25U)
  9997. #define HSEM_C1ISR_ISF25_Msk (0x1UL << HSEM_C1ISR_ISF25_Pos) /*!< 0x02000000 */
  9998. #define HSEM_C1ISR_ISF25 HSEM_C1ISR_ISF25_Msk /*!<semaphore 25 interrupt 0 status bit. */
  9999. #define HSEM_C1ISR_ISF26_Pos (26U)
  10000. #define HSEM_C1ISR_ISF26_Msk (0x1UL << HSEM_C1ISR_ISF26_Pos) /*!< 0x04000000 */
  10001. #define HSEM_C1ISR_ISF26 HSEM_C1ISR_ISF26_Msk /*!<semaphore 26 interrupt 0 status bit. */
  10002. #define HSEM_C1ISR_ISF27_Pos (27U)
  10003. #define HSEM_C1ISR_ISF27_Msk (0x1UL << HSEM_C1ISR_ISF27_Pos) /*!< 0x08000000 */
  10004. #define HSEM_C1ISR_ISF27 HSEM_C1ISR_ISF27_Msk /*!<semaphore 27 interrupt 0 status bit. */
  10005. #define HSEM_C1ISR_ISF28_Pos (28U)
  10006. #define HSEM_C1ISR_ISF28_Msk (0x1UL << HSEM_C1ISR_ISF28_Pos) /*!< 0x10000000 */
  10007. #define HSEM_C1ISR_ISF28 HSEM_C1ISR_ISF28_Msk /*!<semaphore 28 interrupt 0 status bit. */
  10008. #define HSEM_C1ISR_ISF29_Pos (29U)
  10009. #define HSEM_C1ISR_ISF29_Msk (0x1UL << HSEM_C1ISR_ISF29_Pos) /*!< 0x20000000 */
  10010. #define HSEM_C1ISR_ISF29 HSEM_C1ISR_ISF29_Msk /*!<semaphore 29 interrupt 0 status bit. */
  10011. #define HSEM_C1ISR_ISF30_Pos (30U)
  10012. #define HSEM_C1ISR_ISF30_Msk (0x1UL << HSEM_C1ISR_ISF30_Pos) /*!< 0x40000000 */
  10013. #define HSEM_C1ISR_ISF30 HSEM_C1ISR_ISF30_Msk /*!<semaphore 30 interrupt 0 status bit. */
  10014. #define HSEM_C1ISR_ISF31_Pos (31U)
  10015. #define HSEM_C1ISR_ISF31_Msk (0x1UL << HSEM_C1ISR_ISF31_Pos) /*!< 0x80000000 */
  10016. #define HSEM_C1ISR_ISF31 HSEM_C1ISR_ISF31_Msk /*!<semaphore 31 interrupt 0 status bit. */
  10017. /******************** Bit definition for HSEM_C1MISR register *****************/
  10018. #define HSEM_C1MISR_MISF0_Pos (0U)
  10019. #define HSEM_C1MISR_MISF0_Msk (0x1UL << HSEM_C1MISR_MISF0_Pos) /*!< 0x00000001 */
  10020. #define HSEM_C1MISR_MISF0 HSEM_C1MISR_MISF0_Msk /*!<semaphore 0 interrupt 0 masked status bit. */
  10021. #define HSEM_C1MISR_MISF1_Pos (1U)
  10022. #define HSEM_C1MISR_MISF1_Msk (0x1UL << HSEM_C1MISR_MISF1_Pos) /*!< 0x00000002 */
  10023. #define HSEM_C1MISR_MISF1 HSEM_C1MISR_MISF1_Msk /*!<semaphore 1 interrupt 0 masked status bit. */
  10024. #define HSEM_C1MISR_MISF2_Pos (2U)
  10025. #define HSEM_C1MISR_MISF2_Msk (0x1UL << HSEM_C1MISR_MISF2_Pos) /*!< 0x00000004 */
  10026. #define HSEM_C1MISR_MISF2 HSEM_C1MISR_MISF2_Msk /*!<semaphore 2 interrupt 0 masked status bit. */
  10027. #define HSEM_C1MISR_MISF3_Pos (3U)
  10028. #define HSEM_C1MISR_MISF3_Msk (0x1UL << HSEM_C1MISR_MISF3_Pos) /*!< 0x00000008 */
  10029. #define HSEM_C1MISR_MISF3 HSEM_C1MISR_MISF3_Msk /*!<semaphore 3 interrupt 0 masked status bit. */
  10030. #define HSEM_C1MISR_MISF4_Pos (4U)
  10031. #define HSEM_C1MISR_MISF4_Msk (0x1UL << HSEM_C1MISR_MISF4_Pos) /*!< 0x00000010 */
  10032. #define HSEM_C1MISR_MISF4 HSEM_C1MISR_MISF4_Msk /*!<semaphore 4 interrupt 0 masked status bit. */
  10033. #define HSEM_C1MISR_MISF5_Pos (5U)
  10034. #define HSEM_C1MISR_MISF5_Msk (0x1UL << HSEM_C1MISR_MISF5_Pos) /*!< 0x00000020 */
  10035. #define HSEM_C1MISR_MISF5 HSEM_C1MISR_MISF5_Msk /*!<semaphore 5 interrupt 0 masked status bit. */
  10036. #define HSEM_C1MISR_MISF6_Pos (6U)
  10037. #define HSEM_C1MISR_MISF6_Msk (0x1UL << HSEM_C1MISR_MISF6_Pos) /*!< 0x00000040 */
  10038. #define HSEM_C1MISR_MISF6 HSEM_C1MISR_MISF6_Msk /*!<semaphore 6 interrupt 0 masked status bit. */
  10039. #define HSEM_C1MISR_MISF7_Pos (7U)
  10040. #define HSEM_C1MISR_MISF7_Msk (0x1UL << HSEM_C1MISR_MISF7_Pos) /*!< 0x00000080 */
  10041. #define HSEM_C1MISR_MISF7 HSEM_C1MISR_MISF7_Msk /*!<semaphore 7 interrupt 0 masked status bit. */
  10042. #define HSEM_C1MISR_MISF8_Pos (8U)
  10043. #define HSEM_C1MISR_MISF8_Msk (0x1UL << HSEM_C1MISR_MISF8_Pos) /*!< 0x00000100 */
  10044. #define HSEM_C1MISR_MISF8 HSEM_C1MISR_MISF8_Msk /*!<semaphore 8 interrupt 0 masked status bit. */
  10045. #define HSEM_C1MISR_MISF9_Pos (9U)
  10046. #define HSEM_C1MISR_MISF9_Msk (0x1UL << HSEM_C1MISR_MISF9_Pos) /*!< 0x00000200 */
  10047. #define HSEM_C1MISR_MISF9 HSEM_C1MISR_MISF9_Msk /*!<semaphore 9 interrupt 0 masked status bit. */
  10048. #define HSEM_C1MISR_MISF10_Pos (10U)
  10049. #define HSEM_C1MISR_MISF10_Msk (0x1UL << HSEM_C1MISR_MISF10_Pos) /*!< 0x00000400 */
  10050. #define HSEM_C1MISR_MISF10 HSEM_C1MISR_MISF10_Msk /*!<semaphore 10 interrupt 0 masked status bit. */
  10051. #define HSEM_C1MISR_MISF11_Pos (11U)
  10052. #define HSEM_C1MISR_MISF11_Msk (0x1UL << HSEM_C1MISR_MISF11_Pos) /*!< 0x00000800 */
  10053. #define HSEM_C1MISR_MISF11 HSEM_C1MISR_MISF11_Msk /*!<semaphore 11 interrupt 0 masked status bit. */
  10054. #define HSEM_C1MISR_MISF12_Pos (12U)
  10055. #define HSEM_C1MISR_MISF12_Msk (0x1UL << HSEM_C1MISR_MISF12_Pos) /*!< 0x00001000 */
  10056. #define HSEM_C1MISR_MISF12 HSEM_C1MISR_MISF12_Msk /*!<semaphore 12 interrupt 0 masked status bit. */
  10057. #define HSEM_C1MISR_MISF13_Pos (13U)
  10058. #define HSEM_C1MISR_MISF13_Msk (0x1UL << HSEM_C1MISR_MISF13_Pos) /*!< 0x00002000 */
  10059. #define HSEM_C1MISR_MISF13 HSEM_C1MISR_MISF13_Msk /*!<semaphore 13 interrupt 0 masked status bit. */
  10060. #define HSEM_C1MISR_MISF14_Pos (14U)
  10061. #define HSEM_C1MISR_MISF14_Msk (0x1UL << HSEM_C1MISR_MISF14_Pos) /*!< 0x00004000 */
  10062. #define HSEM_C1MISR_MISF14 HSEM_C1MISR_MISF14_Msk /*!<semaphore 14 interrupt 0 masked status bit. */
  10063. #define HSEM_C1MISR_MISF15_Pos (15U)
  10064. #define HSEM_C1MISR_MISF15_Msk (0x1UL << HSEM_C1MISR_MISF15_Pos) /*!< 0x00008000 */
  10065. #define HSEM_C1MISR_MISF15 HSEM_C1MISR_MISF15_Msk /*!<semaphore 15 interrupt 0 masked status bit. */
  10066. #define HSEM_C1MISR_MISF16_Pos (16U)
  10067. #define HSEM_C1MISR_MISF16_Msk (0x1UL << HSEM_C1MISR_MISF16_Pos) /*!< 0x00010000 */
  10068. #define HSEM_C1MISR_MISF16 HSEM_C1MISR_MISF16_Msk /*!<semaphore 16 interrupt 0 masked status bit. */
  10069. #define HSEM_C1MISR_MISF17_Pos (17U)
  10070. #define HSEM_C1MISR_MISF17_Msk (0x1UL << HSEM_C1MISR_MISF17_Pos) /*!< 0x00020000 */
  10071. #define HSEM_C1MISR_MISF17 HSEM_C1MISR_MISF17_Msk /*!<semaphore 17 interrupt 0 masked status bit. */
  10072. #define HSEM_C1MISR_MISF18_Pos (18U)
  10073. #define HSEM_C1MISR_MISF18_Msk (0x1UL << HSEM_C1MISR_MISF18_Pos) /*!< 0x00040000 */
  10074. #define HSEM_C1MISR_MISF18 HSEM_C1MISR_MISF18_Msk /*!<semaphore 18 interrupt 0 masked status bit. */
  10075. #define HSEM_C1MISR_MISF19_Pos (19U)
  10076. #define HSEM_C1MISR_MISF19_Msk (0x1UL << HSEM_C1MISR_MISF19_Pos) /*!< 0x00080000 */
  10077. #define HSEM_C1MISR_MISF19 HSEM_C1MISR_MISF19_Msk /*!<semaphore 19 interrupt 0 masked status bit. */
  10078. #define HSEM_C1MISR_MISF20_Pos (20U)
  10079. #define HSEM_C1MISR_MISF20_Msk (0x1UL << HSEM_C1MISR_MISF20_Pos) /*!< 0x00100000 */
  10080. #define HSEM_C1MISR_MISF20 HSEM_C1MISR_MISF20_Msk /*!<semaphore 20 interrupt 0 masked status bit. */
  10081. #define HSEM_C1MISR_MISF21_Pos (21U)
  10082. #define HSEM_C1MISR_MISF21_Msk (0x1UL << HSEM_C1MISR_MISF21_Pos) /*!< 0x00200000 */
  10083. #define HSEM_C1MISR_MISF21 HSEM_C1MISR_MISF21_Msk /*!<semaphore 21 interrupt 0 masked status bit. */
  10084. #define HSEM_C1MISR_MISF22_Pos (22U)
  10085. #define HSEM_C1MISR_MISF22_Msk (0x1UL << HSEM_C1MISR_MISF22_Pos) /*!< 0x00400000 */
  10086. #define HSEM_C1MISR_MISF22 HSEM_C1MISR_MISF22_Msk /*!<semaphore 22 interrupt 0 masked status bit. */
  10087. #define HSEM_C1MISR_MISF23_Pos (23U)
  10088. #define HSEM_C1MISR_MISF23_Msk (0x1UL << HSEM_C1MISR_MISF23_Pos) /*!< 0x00800000 */
  10089. #define HSEM_C1MISR_MISF23 HSEM_C1MISR_MISF23_Msk /*!<semaphore 23 interrupt 0 masked status bit. */
  10090. #define HSEM_C1MISR_MISF24_Pos (24U)
  10091. #define HSEM_C1MISR_MISF24_Msk (0x1UL << HSEM_C1MISR_MISF24_Pos) /*!< 0x01000000 */
  10092. #define HSEM_C1MISR_MISF24 HSEM_C1MISR_MISF24_Msk /*!<semaphore 24 interrupt 0 masked status bit. */
  10093. #define HSEM_C1MISR_MISF25_Pos (25U)
  10094. #define HSEM_C1MISR_MISF25_Msk (0x1UL << HSEM_C1MISR_MISF25_Pos) /*!< 0x02000000 */
  10095. #define HSEM_C1MISR_MISF25 HSEM_C1MISR_MISF25_Msk /*!<semaphore 25 interrupt 0 masked status bit. */
  10096. #define HSEM_C1MISR_MISF26_Pos (26U)
  10097. #define HSEM_C1MISR_MISF26_Msk (0x1UL << HSEM_C1MISR_MISF26_Pos) /*!< 0x04000000 */
  10098. #define HSEM_C1MISR_MISF26 HSEM_C1MISR_MISF26_Msk /*!<semaphore 26 interrupt 0 masked status bit. */
  10099. #define HSEM_C1MISR_MISF27_Pos (27U)
  10100. #define HSEM_C1MISR_MISF27_Msk (0x1UL << HSEM_C1MISR_MISF27_Pos) /*!< 0x08000000 */
  10101. #define HSEM_C1MISR_MISF27 HSEM_C1MISR_MISF27_Msk /*!<semaphore 27 interrupt 0 masked status bit. */
  10102. #define HSEM_C1MISR_MISF28_Pos (28U)
  10103. #define HSEM_C1MISR_MISF28_Msk (0x1UL << HSEM_C1MISR_MISF28_Pos) /*!< 0x10000000 */
  10104. #define HSEM_C1MISR_MISF28 HSEM_C1MISR_MISF28_Msk /*!<semaphore 28 interrupt 0 masked status bit. */
  10105. #define HSEM_C1MISR_MISF29_Pos (29U)
  10106. #define HSEM_C1MISR_MISF29_Msk (0x1UL << HSEM_C1MISR_MISF29_Pos) /*!< 0x20000000 */
  10107. #define HSEM_C1MISR_MISF29 HSEM_C1MISR_MISF29_Msk /*!<semaphore 29 interrupt 0 masked status bit. */
  10108. #define HSEM_C1MISR_MISF30_Pos (30U)
  10109. #define HSEM_C1MISR_MISF30_Msk (0x1UL << HSEM_C1MISR_MISF30_Pos) /*!< 0x40000000 */
  10110. #define HSEM_C1MISR_MISF30 HSEM_C1MISR_MISF30_Msk /*!<semaphore 30 interrupt 0 masked status bit. */
  10111. #define HSEM_C1MISR_MISF31_Pos (31U)
  10112. #define HSEM_C1MISR_MISF31_Msk (0x1UL << HSEM_C1MISR_MISF31_Pos) /*!< 0x80000000 */
  10113. #define HSEM_C1MISR_MISF31 HSEM_C1MISR_MISF31_Msk /*!<semaphore 31 interrupt 0 masked status bit. */
  10114. /******************** Bit definition for HSEM_CR register *****************/
  10115. #define HSEM_CR_COREID_Pos (8U)
  10116. #define HSEM_CR_COREID_Msk (0xFFUL << HSEM_CR_COREID_Pos) /*!< 0x0000FF00 */
  10117. #define HSEM_CR_COREID HSEM_CR_COREID_Msk /*!<CoreID of semaphores to be cleared. */
  10118. #define HSEM_CR_KEY_Pos (16U)
  10119. #define HSEM_CR_KEY_Msk (0xFFFFUL << HSEM_CR_KEY_Pos) /*!< 0xFFFF0000 */
  10120. #define HSEM_CR_KEY HSEM_CR_KEY_Msk /*!<semaphores clear key. */
  10121. /******************** Bit definition for HSEM_KEYR register *****************/
  10122. #define HSEM_KEYR_KEY_Pos (16U)
  10123. #define HSEM_KEYR_KEY_Msk (0xFFFFUL << HSEM_KEYR_KEY_Pos) /*!< 0xFFFF0000 */
  10124. #define HSEM_KEYR_KEY HSEM_KEYR_KEY_Msk /*!<semaphores clear key. */
  10125. /******************************************************************************/
  10126. /* */
  10127. /* HASH */
  10128. /* */
  10129. /******************************************************************************/
  10130. /****************** Bits definition for HASH_CR register ********************/
  10131. #define HASH_CR_INIT_Pos (2U)
  10132. #define HASH_CR_INIT_Msk (0x1UL << HASH_CR_INIT_Pos) /*!< 0x00000004 */
  10133. #define HASH_CR_INIT HASH_CR_INIT_Msk
  10134. #define HASH_CR_DMAE_Pos (3U)
  10135. #define HASH_CR_DMAE_Msk (0x1UL << HASH_CR_DMAE_Pos) /*!< 0x00000008 */
  10136. #define HASH_CR_DMAE HASH_CR_DMAE_Msk
  10137. #define HASH_CR_DATATYPE_Pos (4U)
  10138. #define HASH_CR_DATATYPE_Msk (0x3UL << HASH_CR_DATATYPE_Pos) /*!< 0x00000030 */
  10139. #define HASH_CR_DATATYPE HASH_CR_DATATYPE_Msk
  10140. #define HASH_CR_DATATYPE_0 (0x1UL << HASH_CR_DATATYPE_Pos) /*!< 0x00000010 */
  10141. #define HASH_CR_DATATYPE_1 (0x2UL << HASH_CR_DATATYPE_Pos) /*!< 0x00000020 */
  10142. #define HASH_CR_MODE_Pos (6U)
  10143. #define HASH_CR_MODE_Msk (0x1UL << HASH_CR_MODE_Pos) /*!< 0x00000040 */
  10144. #define HASH_CR_MODE HASH_CR_MODE_Msk
  10145. #define HASH_CR_ALGO_Pos (7U)
  10146. #define HASH_CR_ALGO_Msk (0x801UL << HASH_CR_ALGO_Pos) /*!< 0x00040080 */
  10147. #define HASH_CR_ALGO HASH_CR_ALGO_Msk
  10148. #define HASH_CR_ALGO_0 (0x001UL << HASH_CR_ALGO_Pos) /*!< 0x00000080 */
  10149. #define HASH_CR_ALGO_1 (0x800UL << HASH_CR_ALGO_Pos) /*!< 0x00040000 */
  10150. #define HASH_CR_NBW_Pos (8U)
  10151. #define HASH_CR_NBW_Msk (0xFUL << HASH_CR_NBW_Pos) /*!< 0x00000F00 */
  10152. #define HASH_CR_NBW HASH_CR_NBW_Msk
  10153. #define HASH_CR_NBW_0 (0x1UL << HASH_CR_NBW_Pos) /*!< 0x00000100 */
  10154. #define HASH_CR_NBW_1 (0x2UL << HASH_CR_NBW_Pos) /*!< 0x00000200 */
  10155. #define HASH_CR_NBW_2 (0x4UL << HASH_CR_NBW_Pos) /*!< 0x00000400 */
  10156. #define HASH_CR_NBW_3 (0x8UL << HASH_CR_NBW_Pos) /*!< 0x00000800 */
  10157. #define HASH_CR_DINNE_Pos (12U)
  10158. #define HASH_CR_DINNE_Msk (0x1UL << HASH_CR_DINNE_Pos) /*!< 0x00001000 */
  10159. #define HASH_CR_DINNE HASH_CR_DINNE_Msk
  10160. #define HASH_CR_MDMAT_Pos (13U)
  10161. #define HASH_CR_MDMAT_Msk (0x1UL << HASH_CR_MDMAT_Pos) /*!< 0x00002000 */
  10162. #define HASH_CR_MDMAT HASH_CR_MDMAT_Msk
  10163. #define HASH_CR_LKEY_Pos (16U)
  10164. #define HASH_CR_LKEY_Msk (0x1UL << HASH_CR_LKEY_Pos) /*!< 0x00010000 */
  10165. #define HASH_CR_LKEY HASH_CR_LKEY_Msk
  10166. /****************** Bits definition for HASH_STR register *******************/
  10167. #define HASH_STR_NBLW_Pos (0U)
  10168. #define HASH_STR_NBLW_Msk (0x1FUL << HASH_STR_NBLW_Pos) /*!< 0x0000001F */
  10169. #define HASH_STR_NBLW HASH_STR_NBLW_Msk
  10170. #define HASH_STR_NBLW_0 (0x01UL << HASH_STR_NBLW_Pos) /*!< 0x00000001 */
  10171. #define HASH_STR_NBLW_1 (0x02UL << HASH_STR_NBLW_Pos) /*!< 0x00000002 */
  10172. #define HASH_STR_NBLW_2 (0x04UL << HASH_STR_NBLW_Pos) /*!< 0x00000004 */
  10173. #define HASH_STR_NBLW_3 (0x08UL << HASH_STR_NBLW_Pos) /*!< 0x00000008 */
  10174. #define HASH_STR_NBLW_4 (0x10UL << HASH_STR_NBLW_Pos) /*!< 0x00000010 */
  10175. #define HASH_STR_DCAL_Pos (8U)
  10176. #define HASH_STR_DCAL_Msk (0x1UL << HASH_STR_DCAL_Pos) /*!< 0x00000100 */
  10177. #define HASH_STR_DCAL HASH_STR_DCAL_Msk
  10178. /****************** Bits definition for HASH_IMR register *******************/
  10179. #define HASH_IMR_DINIE_Pos (0U)
  10180. #define HASH_IMR_DINIE_Msk (0x1UL << HASH_IMR_DINIE_Pos) /*!< 0x00000001 */
  10181. #define HASH_IMR_DINIE HASH_IMR_DINIE_Msk
  10182. #define HASH_IMR_DCIE_Pos (1U)
  10183. #define HASH_IMR_DCIE_Msk (0x1UL << HASH_IMR_DCIE_Pos) /*!< 0x00000002 */
  10184. #define HASH_IMR_DCIE HASH_IMR_DCIE_Msk
  10185. /****************** Bits definition for HASH_SR register ********************/
  10186. #define HASH_SR_DINIS_Pos (0U)
  10187. #define HASH_SR_DINIS_Msk (0x1UL << HASH_SR_DINIS_Pos) /*!< 0x00000001 */
  10188. #define HASH_SR_DINIS HASH_SR_DINIS_Msk
  10189. #define HASH_SR_DCIS_Pos (1U)
  10190. #define HASH_SR_DCIS_Msk (0x1UL << HASH_SR_DCIS_Pos) /*!< 0x00000002 */
  10191. #define HASH_SR_DCIS HASH_SR_DCIS_Msk
  10192. #define HASH_SR_DMAS_Pos (2U)
  10193. #define HASH_SR_DMAS_Msk (0x1UL << HASH_SR_DMAS_Pos) /*!< 0x00000004 */
  10194. #define HASH_SR_DMAS HASH_SR_DMAS_Msk
  10195. #define HASH_SR_BUSY_Pos (3U)
  10196. #define HASH_SR_BUSY_Msk (0x1UL << HASH_SR_BUSY_Pos) /*!< 0x00000008 */
  10197. #define HASH_SR_BUSY HASH_SR_BUSY_Msk
  10198. /******************************************************************************/
  10199. /* */
  10200. /* Inter-integrated Circuit Interface (I2C) */
  10201. /* */
  10202. /******************************************************************************/
  10203. /******************* Bit definition for I2C_CR1 register *******************/
  10204. #define I2C_CR1_PE_Pos (0U)
  10205. #define I2C_CR1_PE_Msk (0x1UL << I2C_CR1_PE_Pos) /*!< 0x00000001 */
  10206. #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral enable */
  10207. #define I2C_CR1_TXIE_Pos (1U)
  10208. #define I2C_CR1_TXIE_Msk (0x1UL << I2C_CR1_TXIE_Pos) /*!< 0x00000002 */
  10209. #define I2C_CR1_TXIE I2C_CR1_TXIE_Msk /*!< TX interrupt enable */
  10210. #define I2C_CR1_RXIE_Pos (2U)
  10211. #define I2C_CR1_RXIE_Msk (0x1UL << I2C_CR1_RXIE_Pos) /*!< 0x00000004 */
  10212. #define I2C_CR1_RXIE I2C_CR1_RXIE_Msk /*!< RX interrupt enable */
  10213. #define I2C_CR1_ADDRIE_Pos (3U)
  10214. #define I2C_CR1_ADDRIE_Msk (0x1UL << I2C_CR1_ADDRIE_Pos) /*!< 0x00000008 */
  10215. #define I2C_CR1_ADDRIE I2C_CR1_ADDRIE_Msk /*!< Address match interrupt enable */
  10216. #define I2C_CR1_NACKIE_Pos (4U)
  10217. #define I2C_CR1_NACKIE_Msk (0x1UL << I2C_CR1_NACKIE_Pos) /*!< 0x00000010 */
  10218. #define I2C_CR1_NACKIE I2C_CR1_NACKIE_Msk /*!< NACK received interrupt enable */
  10219. #define I2C_CR1_STOPIE_Pos (5U)
  10220. #define I2C_CR1_STOPIE_Msk (0x1UL << I2C_CR1_STOPIE_Pos) /*!< 0x00000020 */
  10221. #define I2C_CR1_STOPIE I2C_CR1_STOPIE_Msk /*!< STOP detection interrupt enable */
  10222. #define I2C_CR1_TCIE_Pos (6U)
  10223. #define I2C_CR1_TCIE_Msk (0x1UL << I2C_CR1_TCIE_Pos) /*!< 0x00000040 */
  10224. #define I2C_CR1_TCIE I2C_CR1_TCIE_Msk /*!< Transfer complete interrupt enable */
  10225. #define I2C_CR1_ERRIE_Pos (7U)
  10226. #define I2C_CR1_ERRIE_Msk (0x1UL << I2C_CR1_ERRIE_Pos) /*!< 0x00000080 */
  10227. #define I2C_CR1_ERRIE I2C_CR1_ERRIE_Msk /*!< Errors interrupt enable */
  10228. #define I2C_CR1_DNF_Pos (8U)
  10229. #define I2C_CR1_DNF_Msk (0xFUL << I2C_CR1_DNF_Pos) /*!< 0x00000F00 */
  10230. #define I2C_CR1_DNF I2C_CR1_DNF_Msk /*!< Digital noise filter */
  10231. #define I2C_CR1_ANFOFF_Pos (12U)
  10232. #define I2C_CR1_ANFOFF_Msk (0x1UL << I2C_CR1_ANFOFF_Pos) /*!< 0x00001000 */
  10233. #define I2C_CR1_ANFOFF I2C_CR1_ANFOFF_Msk /*!< Analog noise filter OFF */
  10234. #define I2C_CR1_TXDMAEN_Pos (14U)
  10235. #define I2C_CR1_TXDMAEN_Msk (0x1UL << I2C_CR1_TXDMAEN_Pos) /*!< 0x00004000 */
  10236. #define I2C_CR1_TXDMAEN I2C_CR1_TXDMAEN_Msk /*!< DMA transmission requests enable */
  10237. #define I2C_CR1_RXDMAEN_Pos (15U)
  10238. #define I2C_CR1_RXDMAEN_Msk (0x1UL << I2C_CR1_RXDMAEN_Pos) /*!< 0x00008000 */
  10239. #define I2C_CR1_RXDMAEN I2C_CR1_RXDMAEN_Msk /*!< DMA reception requests enable */
  10240. #define I2C_CR1_SBC_Pos (16U)
  10241. #define I2C_CR1_SBC_Msk (0x1UL << I2C_CR1_SBC_Pos) /*!< 0x00010000 */
  10242. #define I2C_CR1_SBC I2C_CR1_SBC_Msk /*!< Slave byte control */
  10243. #define I2C_CR1_NOSTRETCH_Pos (17U)
  10244. #define I2C_CR1_NOSTRETCH_Msk (0x1UL << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00020000 */
  10245. #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock stretching disable */
  10246. #define I2C_CR1_WUPEN_Pos (18U)
  10247. #define I2C_CR1_WUPEN_Msk (0x1UL << I2C_CR1_WUPEN_Pos) /*!< 0x00040000 */
  10248. #define I2C_CR1_WUPEN I2C_CR1_WUPEN_Msk /*!< Wakeup from STOP enable */
  10249. #define I2C_CR1_GCEN_Pos (19U)
  10250. #define I2C_CR1_GCEN_Msk (0x1UL << I2C_CR1_GCEN_Pos) /*!< 0x00080000 */
  10251. #define I2C_CR1_GCEN I2C_CR1_GCEN_Msk /*!< General call enable */
  10252. #define I2C_CR1_SMBHEN_Pos (20U)
  10253. #define I2C_CR1_SMBHEN_Msk (0x1UL << I2C_CR1_SMBHEN_Pos) /*!< 0x00100000 */
  10254. #define I2C_CR1_SMBHEN I2C_CR1_SMBHEN_Msk /*!< SMBus host address enable */
  10255. #define I2C_CR1_SMBDEN_Pos (21U)
  10256. #define I2C_CR1_SMBDEN_Msk (0x1UL << I2C_CR1_SMBDEN_Pos) /*!< 0x00200000 */
  10257. #define I2C_CR1_SMBDEN I2C_CR1_SMBDEN_Msk /*!< SMBus device default address enable */
  10258. #define I2C_CR1_ALERTEN_Pos (22U)
  10259. #define I2C_CR1_ALERTEN_Msk (0x1UL << I2C_CR1_ALERTEN_Pos) /*!< 0x00400000 */
  10260. #define I2C_CR1_ALERTEN I2C_CR1_ALERTEN_Msk /*!< SMBus alert enable */
  10261. #define I2C_CR1_PECEN_Pos (23U)
  10262. #define I2C_CR1_PECEN_Msk (0x1UL << I2C_CR1_PECEN_Pos) /*!< 0x00800000 */
  10263. #define I2C_CR1_PECEN I2C_CR1_PECEN_Msk /*!< PEC enable */
  10264. /****************** Bit definition for I2C_CR2 register ********************/
  10265. #define I2C_CR2_SADD_Pos (0U)
  10266. #define I2C_CR2_SADD_Msk (0x3FFUL << I2C_CR2_SADD_Pos) /*!< 0x000003FF */
  10267. #define I2C_CR2_SADD I2C_CR2_SADD_Msk /*!< Slave address (master mode) */
  10268. #define I2C_CR2_RD_WRN_Pos (10U)
  10269. #define I2C_CR2_RD_WRN_Msk (0x1UL << I2C_CR2_RD_WRN_Pos) /*!< 0x00000400 */
  10270. #define I2C_CR2_RD_WRN I2C_CR2_RD_WRN_Msk /*!< Transfer direction (master mode) */
  10271. #define I2C_CR2_ADD10_Pos (11U)
  10272. #define I2C_CR2_ADD10_Msk (0x1UL << I2C_CR2_ADD10_Pos) /*!< 0x00000800 */
  10273. #define I2C_CR2_ADD10 I2C_CR2_ADD10_Msk /*!< 10-bit addressing mode (master mode) */
  10274. #define I2C_CR2_HEAD10R_Pos (12U)
  10275. #define I2C_CR2_HEAD10R_Msk (0x1UL << I2C_CR2_HEAD10R_Pos) /*!< 0x00001000 */
  10276. #define I2C_CR2_HEAD10R I2C_CR2_HEAD10R_Msk /*!< 10-bit address header only read direction (master mode) */
  10277. #define I2C_CR2_START_Pos (13U)
  10278. #define I2C_CR2_START_Msk (0x1UL << I2C_CR2_START_Pos) /*!< 0x00002000 */
  10279. #define I2C_CR2_START I2C_CR2_START_Msk /*!< START generation */
  10280. #define I2C_CR2_STOP_Pos (14U)
  10281. #define I2C_CR2_STOP_Msk (0x1UL << I2C_CR2_STOP_Pos) /*!< 0x00004000 */
  10282. #define I2C_CR2_STOP I2C_CR2_STOP_Msk /*!< STOP generation (master mode) */
  10283. #define I2C_CR2_NACK_Pos (15U)
  10284. #define I2C_CR2_NACK_Msk (0x1UL << I2C_CR2_NACK_Pos) /*!< 0x00008000 */
  10285. #define I2C_CR2_NACK I2C_CR2_NACK_Msk /*!< NACK generation (slave mode) */
  10286. #define I2C_CR2_NBYTES_Pos (16U)
  10287. #define I2C_CR2_NBYTES_Msk (0xFFUL << I2C_CR2_NBYTES_Pos) /*!< 0x00FF0000 */
  10288. #define I2C_CR2_NBYTES I2C_CR2_NBYTES_Msk /*!< Number of bytes */
  10289. #define I2C_CR2_RELOAD_Pos (24U)
  10290. #define I2C_CR2_RELOAD_Msk (0x1UL << I2C_CR2_RELOAD_Pos) /*!< 0x01000000 */
  10291. #define I2C_CR2_RELOAD I2C_CR2_RELOAD_Msk /*!< NBYTES reload mode */
  10292. #define I2C_CR2_AUTOEND_Pos (25U)
  10293. #define I2C_CR2_AUTOEND_Msk (0x1UL << I2C_CR2_AUTOEND_Pos) /*!< 0x02000000 */
  10294. #define I2C_CR2_AUTOEND I2C_CR2_AUTOEND_Msk /*!< Automatic end mode (master mode) */
  10295. #define I2C_CR2_PECBYTE_Pos (26U)
  10296. #define I2C_CR2_PECBYTE_Msk (0x1UL << I2C_CR2_PECBYTE_Pos) /*!< 0x04000000 */
  10297. #define I2C_CR2_PECBYTE I2C_CR2_PECBYTE_Msk /*!< Packet error checking byte */
  10298. /******************* Bit definition for I2C_OAR1 register ******************/
  10299. #define I2C_OAR1_OA1_Pos (0U)
  10300. #define I2C_OAR1_OA1_Msk (0x3FFUL << I2C_OAR1_OA1_Pos) /*!< 0x000003FF */
  10301. #define I2C_OAR1_OA1 I2C_OAR1_OA1_Msk /*!< Interface own address 1 */
  10302. #define I2C_OAR1_OA1MODE_Pos (10U)
  10303. #define I2C_OAR1_OA1MODE_Msk (0x1UL << I2C_OAR1_OA1MODE_Pos) /*!< 0x00000400 */
  10304. #define I2C_OAR1_OA1MODE I2C_OAR1_OA1MODE_Msk /*!< Own address 1 10-bit mode */
  10305. #define I2C_OAR1_OA1EN_Pos (15U)
  10306. #define I2C_OAR1_OA1EN_Msk (0x1UL << I2C_OAR1_OA1EN_Pos) /*!< 0x00008000 */
  10307. #define I2C_OAR1_OA1EN I2C_OAR1_OA1EN_Msk /*!< Own address 1 enable */
  10308. /******************* Bit definition for I2C_OAR2 register ******************/
  10309. #define I2C_OAR2_OA2_Pos (1U)
  10310. #define I2C_OAR2_OA2_Msk (0x7FUL << I2C_OAR2_OA2_Pos) /*!< 0x000000FE */
  10311. #define I2C_OAR2_OA2 I2C_OAR2_OA2_Msk /*!< Interface own address 2 */
  10312. #define I2C_OAR2_OA2MSK_Pos (8U)
  10313. #define I2C_OAR2_OA2MSK_Msk (0x7UL << I2C_OAR2_OA2MSK_Pos) /*!< 0x00000700 */
  10314. #define I2C_OAR2_OA2MSK I2C_OAR2_OA2MSK_Msk /*!< Own address 2 masks */
  10315. #define I2C_OAR2_OA2NOMASK 0x00000000UL /*!< No mask */
  10316. #define I2C_OAR2_OA2MASK01_Pos (8U)
  10317. #define I2C_OAR2_OA2MASK01_Msk (0x1UL << I2C_OAR2_OA2MASK01_Pos) /*!< 0x00000100 */
  10318. #define I2C_OAR2_OA2MASK01 I2C_OAR2_OA2MASK01_Msk /*!< OA2[1] is masked, Only OA2[7:2] are compared */
  10319. #define I2C_OAR2_OA2MASK02_Pos (9U)
  10320. #define I2C_OAR2_OA2MASK02_Msk (0x1UL << I2C_OAR2_OA2MASK02_Pos) /*!< 0x00000200 */
  10321. #define I2C_OAR2_OA2MASK02 I2C_OAR2_OA2MASK02_Msk /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */
  10322. #define I2C_OAR2_OA2MASK03_Pos (8U)
  10323. #define I2C_OAR2_OA2MASK03_Msk (0x3UL << I2C_OAR2_OA2MASK03_Pos) /*!< 0x00000300 */
  10324. #define I2C_OAR2_OA2MASK03 I2C_OAR2_OA2MASK03_Msk /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */
  10325. #define I2C_OAR2_OA2MASK04_Pos (10U)
  10326. #define I2C_OAR2_OA2MASK04_Msk (0x1UL << I2C_OAR2_OA2MASK04_Pos) /*!< 0x00000400 */
  10327. #define I2C_OAR2_OA2MASK04 I2C_OAR2_OA2MASK04_Msk /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */
  10328. #define I2C_OAR2_OA2MASK05_Pos (8U)
  10329. #define I2C_OAR2_OA2MASK05_Msk (0x5UL << I2C_OAR2_OA2MASK05_Pos) /*!< 0x00000500 */
  10330. #define I2C_OAR2_OA2MASK05 I2C_OAR2_OA2MASK05_Msk /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */
  10331. #define I2C_OAR2_OA2MASK06_Pos (9U)
  10332. #define I2C_OAR2_OA2MASK06_Msk (0x3UL << I2C_OAR2_OA2MASK06_Pos) /*!< 0x00000600 */
  10333. #define I2C_OAR2_OA2MASK06 I2C_OAR2_OA2MASK06_Msk /*!< OA2[6:1] is masked, Only OA2[7] are compared */
  10334. #define I2C_OAR2_OA2MASK07_Pos (8U)
  10335. #define I2C_OAR2_OA2MASK07_Msk (0x7UL << I2C_OAR2_OA2MASK07_Pos) /*!< 0x00000700 */
  10336. #define I2C_OAR2_OA2MASK07 I2C_OAR2_OA2MASK07_Msk /*!< OA2[7:1] is masked, No comparison is done */
  10337. #define I2C_OAR2_OA2EN_Pos (15U)
  10338. #define I2C_OAR2_OA2EN_Msk (0x1UL << I2C_OAR2_OA2EN_Pos) /*!< 0x00008000 */
  10339. #define I2C_OAR2_OA2EN I2C_OAR2_OA2EN_Msk /*!< Own address 2 enable */
  10340. /******************* Bit definition for I2C_TIMINGR register *******************/
  10341. #define I2C_TIMINGR_SCLL_Pos (0U)
  10342. #define I2C_TIMINGR_SCLL_Msk (0xFFUL << I2C_TIMINGR_SCLL_Pos) /*!< 0x000000FF */
  10343. #define I2C_TIMINGR_SCLL I2C_TIMINGR_SCLL_Msk /*!< SCL low period (master mode) */
  10344. #define I2C_TIMINGR_SCLH_Pos (8U)
  10345. #define I2C_TIMINGR_SCLH_Msk (0xFFUL << I2C_TIMINGR_SCLH_Pos) /*!< 0x0000FF00 */
  10346. #define I2C_TIMINGR_SCLH I2C_TIMINGR_SCLH_Msk /*!< SCL high period (master mode) */
  10347. #define I2C_TIMINGR_SDADEL_Pos (16U)
  10348. #define I2C_TIMINGR_SDADEL_Msk (0xFUL << I2C_TIMINGR_SDADEL_Pos) /*!< 0x000F0000 */
  10349. #define I2C_TIMINGR_SDADEL I2C_TIMINGR_SDADEL_Msk /*!< Data hold time */
  10350. #define I2C_TIMINGR_SCLDEL_Pos (20U)
  10351. #define I2C_TIMINGR_SCLDEL_Msk (0xFUL << I2C_TIMINGR_SCLDEL_Pos) /*!< 0x00F00000 */
  10352. #define I2C_TIMINGR_SCLDEL I2C_TIMINGR_SCLDEL_Msk /*!< Data setup time */
  10353. #define I2C_TIMINGR_PRESC_Pos (28U)
  10354. #define I2C_TIMINGR_PRESC_Msk (0xFUL << I2C_TIMINGR_PRESC_Pos) /*!< 0xF0000000 */
  10355. #define I2C_TIMINGR_PRESC I2C_TIMINGR_PRESC_Msk /*!< Timings prescaler */
  10356. /******************* Bit definition for I2C_TIMEOUTR register *******************/
  10357. #define I2C_TIMEOUTR_TIMEOUTA_Pos (0U)
  10358. #define I2C_TIMEOUTR_TIMEOUTA_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTA_Pos) /*!< 0x00000FFF */
  10359. #define I2C_TIMEOUTR_TIMEOUTA I2C_TIMEOUTR_TIMEOUTA_Msk /*!< Bus timeout A */
  10360. #define I2C_TIMEOUTR_TIDLE_Pos (12U)
  10361. #define I2C_TIMEOUTR_TIDLE_Msk (0x1UL << I2C_TIMEOUTR_TIDLE_Pos) /*!< 0x00001000 */
  10362. #define I2C_TIMEOUTR_TIDLE I2C_TIMEOUTR_TIDLE_Msk /*!< Idle clock timeout detection */
  10363. #define I2C_TIMEOUTR_TIMOUTEN_Pos (15U)
  10364. #define I2C_TIMEOUTR_TIMOUTEN_Msk (0x1UL << I2C_TIMEOUTR_TIMOUTEN_Pos) /*!< 0x00008000 */
  10365. #define I2C_TIMEOUTR_TIMOUTEN I2C_TIMEOUTR_TIMOUTEN_Msk /*!< Clock timeout enable */
  10366. #define I2C_TIMEOUTR_TIMEOUTB_Pos (16U)
  10367. #define I2C_TIMEOUTR_TIMEOUTB_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTB_Pos) /*!< 0x0FFF0000 */
  10368. #define I2C_TIMEOUTR_TIMEOUTB I2C_TIMEOUTR_TIMEOUTB_Msk /*!< Bus timeout B*/
  10369. #define I2C_TIMEOUTR_TEXTEN_Pos (31U)
  10370. #define I2C_TIMEOUTR_TEXTEN_Msk (0x1UL << I2C_TIMEOUTR_TEXTEN_Pos) /*!< 0x80000000 */
  10371. #define I2C_TIMEOUTR_TEXTEN I2C_TIMEOUTR_TEXTEN_Msk /*!< Extended clock timeout enable */
  10372. /****************** Bit definition for I2C_ISR register *********************/
  10373. #define I2C_ISR_TXE_Pos (0U)
  10374. #define I2C_ISR_TXE_Msk (0x1UL << I2C_ISR_TXE_Pos) /*!< 0x00000001 */
  10375. #define I2C_ISR_TXE I2C_ISR_TXE_Msk /*!< Transmit data register empty */
  10376. #define I2C_ISR_TXIS_Pos (1U)
  10377. #define I2C_ISR_TXIS_Msk (0x1UL << I2C_ISR_TXIS_Pos) /*!< 0x00000002 */
  10378. #define I2C_ISR_TXIS I2C_ISR_TXIS_Msk /*!< Transmit interrupt status */
  10379. #define I2C_ISR_RXNE_Pos (2U)
  10380. #define I2C_ISR_RXNE_Msk (0x1UL << I2C_ISR_RXNE_Pos) /*!< 0x00000004 */
  10381. #define I2C_ISR_RXNE I2C_ISR_RXNE_Msk /*!< Receive data register not empty */
  10382. #define I2C_ISR_ADDR_Pos (3U)
  10383. #define I2C_ISR_ADDR_Msk (0x1UL << I2C_ISR_ADDR_Pos) /*!< 0x00000008 */
  10384. #define I2C_ISR_ADDR I2C_ISR_ADDR_Msk /*!< Address matched (slave mode)*/
  10385. #define I2C_ISR_NACKF_Pos (4U)
  10386. #define I2C_ISR_NACKF_Msk (0x1UL << I2C_ISR_NACKF_Pos) /*!< 0x00000010 */
  10387. #define I2C_ISR_NACKF I2C_ISR_NACKF_Msk /*!< NACK received flag */
  10388. #define I2C_ISR_STOPF_Pos (5U)
  10389. #define I2C_ISR_STOPF_Msk (0x1UL << I2C_ISR_STOPF_Pos) /*!< 0x00000020 */
  10390. #define I2C_ISR_STOPF I2C_ISR_STOPF_Msk /*!< STOP detection flag */
  10391. #define I2C_ISR_TC_Pos (6U)
  10392. #define I2C_ISR_TC_Msk (0x1UL << I2C_ISR_TC_Pos) /*!< 0x00000040 */
  10393. #define I2C_ISR_TC I2C_ISR_TC_Msk /*!< Transfer complete (master mode) */
  10394. #define I2C_ISR_TCR_Pos (7U)
  10395. #define I2C_ISR_TCR_Msk (0x1UL << I2C_ISR_TCR_Pos) /*!< 0x00000080 */
  10396. #define I2C_ISR_TCR I2C_ISR_TCR_Msk /*!< Transfer complete reload */
  10397. #define I2C_ISR_BERR_Pos (8U)
  10398. #define I2C_ISR_BERR_Msk (0x1UL << I2C_ISR_BERR_Pos) /*!< 0x00000100 */
  10399. #define I2C_ISR_BERR I2C_ISR_BERR_Msk /*!< Bus error */
  10400. #define I2C_ISR_ARLO_Pos (9U)
  10401. #define I2C_ISR_ARLO_Msk (0x1UL << I2C_ISR_ARLO_Pos) /*!< 0x00000200 */
  10402. #define I2C_ISR_ARLO I2C_ISR_ARLO_Msk /*!< Arbitration lost */
  10403. #define I2C_ISR_OVR_Pos (10U)
  10404. #define I2C_ISR_OVR_Msk (0x1UL << I2C_ISR_OVR_Pos) /*!< 0x00000400 */
  10405. #define I2C_ISR_OVR I2C_ISR_OVR_Msk /*!< Overrun/Underrun */
  10406. #define I2C_ISR_PECERR_Pos (11U)
  10407. #define I2C_ISR_PECERR_Msk (0x1UL << I2C_ISR_PECERR_Pos) /*!< 0x00000800 */
  10408. #define I2C_ISR_PECERR I2C_ISR_PECERR_Msk /*!< PEC error in reception */
  10409. #define I2C_ISR_TIMEOUT_Pos (12U)
  10410. #define I2C_ISR_TIMEOUT_Msk (0x1UL << I2C_ISR_TIMEOUT_Pos) /*!< 0x00001000 */
  10411. #define I2C_ISR_TIMEOUT I2C_ISR_TIMEOUT_Msk /*!< Timeout or Tlow detection flag */
  10412. #define I2C_ISR_ALERT_Pos (13U)
  10413. #define I2C_ISR_ALERT_Msk (0x1UL << I2C_ISR_ALERT_Pos) /*!< 0x00002000 */
  10414. #define I2C_ISR_ALERT I2C_ISR_ALERT_Msk /*!< SMBus alert */
  10415. #define I2C_ISR_BUSY_Pos (15U)
  10416. #define I2C_ISR_BUSY_Msk (0x1UL << I2C_ISR_BUSY_Pos) /*!< 0x00008000 */
  10417. #define I2C_ISR_BUSY I2C_ISR_BUSY_Msk /*!< Bus busy */
  10418. #define I2C_ISR_DIR_Pos (16U)
  10419. #define I2C_ISR_DIR_Msk (0x1UL << I2C_ISR_DIR_Pos) /*!< 0x00010000 */
  10420. #define I2C_ISR_DIR I2C_ISR_DIR_Msk /*!< Transfer direction (slave mode) */
  10421. #define I2C_ISR_ADDCODE_Pos (17U)
  10422. #define I2C_ISR_ADDCODE_Msk (0x7FUL << I2C_ISR_ADDCODE_Pos) /*!< 0x00FE0000 */
  10423. #define I2C_ISR_ADDCODE I2C_ISR_ADDCODE_Msk /*!< Address match code (slave mode) */
  10424. /****************** Bit definition for I2C_ICR register *********************/
  10425. #define I2C_ICR_ADDRCF_Pos (3U)
  10426. #define I2C_ICR_ADDRCF_Msk (0x1UL << I2C_ICR_ADDRCF_Pos) /*!< 0x00000008 */
  10427. #define I2C_ICR_ADDRCF I2C_ICR_ADDRCF_Msk /*!< Address matched clear flag */
  10428. #define I2C_ICR_NACKCF_Pos (4U)
  10429. #define I2C_ICR_NACKCF_Msk (0x1UL << I2C_ICR_NACKCF_Pos) /*!< 0x00000010 */
  10430. #define I2C_ICR_NACKCF I2C_ICR_NACKCF_Msk /*!< NACK clear flag */
  10431. #define I2C_ICR_STOPCF_Pos (5U)
  10432. #define I2C_ICR_STOPCF_Msk (0x1UL << I2C_ICR_STOPCF_Pos) /*!< 0x00000020 */
  10433. #define I2C_ICR_STOPCF I2C_ICR_STOPCF_Msk /*!< STOP detection clear flag */
  10434. #define I2C_ICR_BERRCF_Pos (8U)
  10435. #define I2C_ICR_BERRCF_Msk (0x1UL << I2C_ICR_BERRCF_Pos) /*!< 0x00000100 */
  10436. #define I2C_ICR_BERRCF I2C_ICR_BERRCF_Msk /*!< Bus error clear flag */
  10437. #define I2C_ICR_ARLOCF_Pos (9U)
  10438. #define I2C_ICR_ARLOCF_Msk (0x1UL << I2C_ICR_ARLOCF_Pos) /*!< 0x00000200 */
  10439. #define I2C_ICR_ARLOCF I2C_ICR_ARLOCF_Msk /*!< Arbitration lost clear flag */
  10440. #define I2C_ICR_OVRCF_Pos (10U)
  10441. #define I2C_ICR_OVRCF_Msk (0x1UL << I2C_ICR_OVRCF_Pos) /*!< 0x00000400 */
  10442. #define I2C_ICR_OVRCF I2C_ICR_OVRCF_Msk /*!< Overrun/Underrun clear flag */
  10443. #define I2C_ICR_PECCF_Pos (11U)
  10444. #define I2C_ICR_PECCF_Msk (0x1UL << I2C_ICR_PECCF_Pos) /*!< 0x00000800 */
  10445. #define I2C_ICR_PECCF I2C_ICR_PECCF_Msk /*!< PAC error clear flag */
  10446. #define I2C_ICR_TIMOUTCF_Pos (12U)
  10447. #define I2C_ICR_TIMOUTCF_Msk (0x1UL << I2C_ICR_TIMOUTCF_Pos) /*!< 0x00001000 */
  10448. #define I2C_ICR_TIMOUTCF I2C_ICR_TIMOUTCF_Msk /*!< Timeout clear flag */
  10449. #define I2C_ICR_ALERTCF_Pos (13U)
  10450. #define I2C_ICR_ALERTCF_Msk (0x1UL << I2C_ICR_ALERTCF_Pos) /*!< 0x00002000 */
  10451. #define I2C_ICR_ALERTCF I2C_ICR_ALERTCF_Msk /*!< Alert clear flag */
  10452. /****************** Bit definition for I2C_PECR register *********************/
  10453. #define I2C_PECR_PEC_Pos (0U)
  10454. #define I2C_PECR_PEC_Msk (0xFFUL << I2C_PECR_PEC_Pos) /*!< 0x000000FF */
  10455. #define I2C_PECR_PEC I2C_PECR_PEC_Msk /*!< PEC register */
  10456. /****************** Bit definition for I2C_RXDR register *********************/
  10457. #define I2C_RXDR_RXDATA_Pos (0U)
  10458. #define I2C_RXDR_RXDATA_Msk (0xFFUL << I2C_RXDR_RXDATA_Pos) /*!< 0x000000FF */
  10459. #define I2C_RXDR_RXDATA I2C_RXDR_RXDATA_Msk /*!< 8-bit receive data */
  10460. /****************** Bit definition for I2C_TXDR register *********************/
  10461. #define I2C_TXDR_TXDATA_Pos (0U)
  10462. #define I2C_TXDR_TXDATA_Msk (0xFFUL << I2C_TXDR_TXDATA_Pos) /*!< 0x000000FF */
  10463. #define I2C_TXDR_TXDATA I2C_TXDR_TXDATA_Msk /*!< 8-bit transmit data */
  10464. /******************************************************************************/
  10465. /* */
  10466. /* Independent WATCHDOG */
  10467. /* */
  10468. /******************************************************************************/
  10469. /******************* Bit definition for IWDG_KR register ********************/
  10470. #define IWDG_KR_KEY_Pos (0U)
  10471. #define IWDG_KR_KEY_Msk (0xFFFFUL << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */
  10472. #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!<Key value (write only, read 0000h) */
  10473. /******************* Bit definition for IWDG_PR register ********************/
  10474. #define IWDG_PR_PR_Pos (0U)
  10475. #define IWDG_PR_PR_Msk (0x7UL << IWDG_PR_PR_Pos) /*!< 0x00000007 */
  10476. #define IWDG_PR_PR IWDG_PR_PR_Msk /*!<PR[2:0] (Prescaler divider) */
  10477. #define IWDG_PR_PR_0 (0x1UL << IWDG_PR_PR_Pos) /*!< 0x00000001 */
  10478. #define IWDG_PR_PR_1 (0x2UL << IWDG_PR_PR_Pos) /*!< 0x00000002 */
  10479. #define IWDG_PR_PR_2 (0x4UL << IWDG_PR_PR_Pos) /*!< 0x00000004 */
  10480. /******************* Bit definition for IWDG_RLR register *******************/
  10481. #define IWDG_RLR_RL_Pos (0U)
  10482. #define IWDG_RLR_RL_Msk (0xFFFUL << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */
  10483. #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!<Watchdog counter reload value */
  10484. /******************* Bit definition for IWDG_SR register ********************/
  10485. #define IWDG_SR_PVU_Pos (0U)
  10486. #define IWDG_SR_PVU_Msk (0x1UL << IWDG_SR_PVU_Pos) /*!< 0x00000001 */
  10487. #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */
  10488. #define IWDG_SR_RVU_Pos (1U)
  10489. #define IWDG_SR_RVU_Msk (0x1UL << IWDG_SR_RVU_Pos) /*!< 0x00000002 */
  10490. #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */
  10491. #define IWDG_SR_WVU_Pos (2U)
  10492. #define IWDG_SR_WVU_Msk (0x1UL << IWDG_SR_WVU_Pos) /*!< 0x00000004 */
  10493. #define IWDG_SR_WVU IWDG_SR_WVU_Msk /*!< Watchdog counter window value update */
  10494. /******************* Bit definition for IWDG_KR register ********************/
  10495. #define IWDG_WINR_WIN_Pos (0U)
  10496. #define IWDG_WINR_WIN_Msk (0xFFFUL << IWDG_WINR_WIN_Pos) /*!< 0x00000FFF */
  10497. #define IWDG_WINR_WIN IWDG_WINR_WIN_Msk /*!< Watchdog counter window value */
  10498. /******************************************************************************/
  10499. /* */
  10500. /* JPEG Encoder/Decoder */
  10501. /* */
  10502. /******************************************************************************/
  10503. /******************** Bit definition for CONFR0 register ********************/
  10504. #define JPEG_CONFR0_START_Pos (0U)
  10505. #define JPEG_CONFR0_START_Msk (0x1UL << JPEG_CONFR0_START_Pos) /*!< 0x00000001 */
  10506. #define JPEG_CONFR0_START JPEG_CONFR0_START_Msk /*!<Start/Stop bit */
  10507. /******************** Bit definition for CONFR1 register ********************/
  10508. #define JPEG_CONFR1_NF_Pos (0U)
  10509. #define JPEG_CONFR1_NF_Msk (0x3UL << JPEG_CONFR1_NF_Pos) /*!< 0x00000003 */
  10510. #define JPEG_CONFR1_NF JPEG_CONFR1_NF_Msk /*!<Number of color components */
  10511. #define JPEG_CONFR1_NF_0 (0x1UL << JPEG_CONFR1_NF_Pos) /*!< 0x00000001 */
  10512. #define JPEG_CONFR1_NF_1 (0x2UL << JPEG_CONFR1_NF_Pos) /*!< 0x00000002 */
  10513. #define JPEG_CONFR1_DE_Pos (3U)
  10514. #define JPEG_CONFR1_DE_Msk (0x1UL << JPEG_CONFR1_DE_Pos) /*!< 0x00000008 */
  10515. #define JPEG_CONFR1_DE JPEG_CONFR1_DE_Msk /*!<Decoding Enable */
  10516. #define JPEG_CONFR1_COLORSPACE_Pos (4U)
  10517. #define JPEG_CONFR1_COLORSPACE_Msk (0x3UL << JPEG_CONFR1_COLORSPACE_Pos) /*!< 0x00000030 */
  10518. #define JPEG_CONFR1_COLORSPACE JPEG_CONFR1_COLORSPACE_Msk /*!<Color Space */
  10519. #define JPEG_CONFR1_COLORSPACE_0 (0x1UL << JPEG_CONFR1_COLORSPACE_Pos) /*!< 0x00000010 */
  10520. #define JPEG_CONFR1_COLORSPACE_1 (0x2UL << JPEG_CONFR1_COLORSPACE_Pos) /*!< 0x00000020 */
  10521. #define JPEG_CONFR1_NS_Pos (6U)
  10522. #define JPEG_CONFR1_NS_Msk (0x3UL << JPEG_CONFR1_NS_Pos) /*!< 0x000000C0 */
  10523. #define JPEG_CONFR1_NS JPEG_CONFR1_NS_Msk /*!<Number of components for Scan */
  10524. #define JPEG_CONFR1_NS_0 (0x1UL << JPEG_CONFR1_NS_Pos) /*!< 0x00000040 */
  10525. #define JPEG_CONFR1_NS_1 (0x2UL << JPEG_CONFR1_NS_Pos) /*!< 0x00000080 */
  10526. #define JPEG_CONFR1_HDR_Pos (8U)
  10527. #define JPEG_CONFR1_HDR_Msk (0x1UL << JPEG_CONFR1_HDR_Pos) /*!< 0x00000100 */
  10528. #define JPEG_CONFR1_HDR JPEG_CONFR1_HDR_Msk /*!<Header Processing On/Off */
  10529. #define JPEG_CONFR1_YSIZE_Pos (16U)
  10530. #define JPEG_CONFR1_YSIZE_Msk (0xFFFFUL << JPEG_CONFR1_YSIZE_Pos) /*!< 0xFFFF0000 */
  10531. #define JPEG_CONFR1_YSIZE JPEG_CONFR1_YSIZE_Msk /*!<Number of lines in source image */
  10532. /******************** Bit definition for CONFR2 register ********************/
  10533. #define JPEG_CONFR2_NMCU_Pos (0U)
  10534. #define JPEG_CONFR2_NMCU_Msk (0x3FFFFFFUL << JPEG_CONFR2_NMCU_Pos) /*!< 0x03FFFFFF */
  10535. #define JPEG_CONFR2_NMCU JPEG_CONFR2_NMCU_Msk /*!<Number of MCU units minus 1 to encode */
  10536. /******************** Bit definition for CONFR3 register ********************/
  10537. #define JPEG_CONFR3_XSIZE_Pos (16U)
  10538. #define JPEG_CONFR3_XSIZE_Msk (0xFFFFUL << JPEG_CONFR3_XSIZE_Pos) /*!< 0xFFFF0000 */
  10539. #define JPEG_CONFR3_XSIZE JPEG_CONFR3_XSIZE_Msk /*!<Number of pixels per line */
  10540. /******************** Bit definition for CONFR4 register ********************/
  10541. #define JPEG_CONFR4_HD_Pos (0U)
  10542. #define JPEG_CONFR4_HD_Msk (0x1UL << JPEG_CONFR4_HD_Pos) /*!< 0x00000001 */
  10543. #define JPEG_CONFR4_HD JPEG_CONFR4_HD_Msk /*!<Selects the Huffman table for encoding the DC coefficients */
  10544. #define JPEG_CONFR4_HA_Pos (1U)
  10545. #define JPEG_CONFR4_HA_Msk (0x1UL << JPEG_CONFR4_HA_Pos) /*!< 0x00000002 */
  10546. #define JPEG_CONFR4_HA JPEG_CONFR4_HA_Msk /*!<Selects the Huffman table for encoding the AC coefficients */
  10547. #define JPEG_CONFR4_QT_Pos (2U)
  10548. #define JPEG_CONFR4_QT_Msk (0x3UL << JPEG_CONFR4_QT_Pos) /*!< 0x0000000C */
  10549. #define JPEG_CONFR4_QT JPEG_CONFR4_QT_Msk /*!<Selects quantization table associated with a color component */
  10550. #define JPEG_CONFR4_QT_0 (0x1UL << JPEG_CONFR4_QT_Pos) /*!< 0x00000004 */
  10551. #define JPEG_CONFR4_QT_1 (0x2UL << JPEG_CONFR4_QT_Pos) /*!< 0x00000008 */
  10552. #define JPEG_CONFR4_NB_Pos (4U)
  10553. #define JPEG_CONFR4_NB_Msk (0xFUL << JPEG_CONFR4_NB_Pos) /*!< 0x000000F0 */
  10554. #define JPEG_CONFR4_NB JPEG_CONFR4_NB_Msk /*!<Number of data units minus 1 that belong to a particular color in the MCU */
  10555. #define JPEG_CONFR4_NB_0 (0x1UL << JPEG_CONFR4_NB_Pos) /*!< 0x00000010 */
  10556. #define JPEG_CONFR4_NB_1 (0x2UL << JPEG_CONFR4_NB_Pos) /*!< 0x00000020 */
  10557. #define JPEG_CONFR4_NB_2 (0x4UL << JPEG_CONFR4_NB_Pos) /*!< 0x00000040 */
  10558. #define JPEG_CONFR4_NB_3 (0x8UL << JPEG_CONFR4_NB_Pos) /*!< 0x00000080 */
  10559. #define JPEG_CONFR4_VSF_Pos (8U)
  10560. #define JPEG_CONFR4_VSF_Msk (0xFUL << JPEG_CONFR4_VSF_Pos) /*!< 0x00000F00 */
  10561. #define JPEG_CONFR4_VSF JPEG_CONFR4_VSF_Msk /*!<Vertical sampling factor for component 1 */
  10562. #define JPEG_CONFR4_VSF_0 (0x1UL << JPEG_CONFR4_VSF_Pos) /*!< 0x00000100 */
  10563. #define JPEG_CONFR4_VSF_1 (0x2UL << JPEG_CONFR4_VSF_Pos) /*!< 0x00000200 */
  10564. #define JPEG_CONFR4_VSF_2 (0x4UL << JPEG_CONFR4_VSF_Pos) /*!< 0x00000400 */
  10565. #define JPEG_CONFR4_VSF_3 (0x8UL << JPEG_CONFR4_VSF_Pos) /*!< 0x00000800 */
  10566. #define JPEG_CONFR4_HSF_Pos (12U)
  10567. #define JPEG_CONFR4_HSF_Msk (0xFUL << JPEG_CONFR4_HSF_Pos) /*!< 0x0000F000 */
  10568. #define JPEG_CONFR4_HSF JPEG_CONFR4_HSF_Msk /*!<Horizontal sampling factor for component 1 */
  10569. #define JPEG_CONFR4_HSF_0 (0x1UL << JPEG_CONFR4_HSF_Pos) /*!< 0x00001000 */
  10570. #define JPEG_CONFR4_HSF_1 (0x2UL << JPEG_CONFR4_HSF_Pos) /*!< 0x00002000 */
  10571. #define JPEG_CONFR4_HSF_2 (0x4UL << JPEG_CONFR4_HSF_Pos) /*!< 0x00004000 */
  10572. #define JPEG_CONFR4_HSF_3 (0x8UL << JPEG_CONFR4_HSF_Pos) /*!< 0x00008000 */
  10573. /******************** Bit definition for CONFR5 register ********************/
  10574. #define JPEG_CONFR5_HD_Pos (0U)
  10575. #define JPEG_CONFR5_HD_Msk (0x1UL << JPEG_CONFR5_HD_Pos) /*!< 0x00000001 */
  10576. #define JPEG_CONFR5_HD JPEG_CONFR5_HD_Msk /*!<Selects the Huffman table for encoding the DC coefficients */
  10577. #define JPEG_CONFR5_HA_Pos (1U)
  10578. #define JPEG_CONFR5_HA_Msk (0x1UL << JPEG_CONFR5_HA_Pos) /*!< 0x00000002 */
  10579. #define JPEG_CONFR5_HA JPEG_CONFR5_HA_Msk /*!<Selects the Huffman table for encoding the AC coefficients */
  10580. #define JPEG_CONFR5_QT_Pos (2U)
  10581. #define JPEG_CONFR5_QT_Msk (0x3UL << JPEG_CONFR5_QT_Pos) /*!< 0x0000000C */
  10582. #define JPEG_CONFR5_QT JPEG_CONFR5_QT_Msk /*!<Selects quantization table associated with a color component */
  10583. #define JPEG_CONFR5_QT_0 (0x1UL << JPEG_CONFR5_QT_Pos) /*!< 0x00000004 */
  10584. #define JPEG_CONFR5_QT_1 (0x2UL << JPEG_CONFR5_QT_Pos) /*!< 0x00000008 */
  10585. #define JPEG_CONFR5_NB_Pos (4U)
  10586. #define JPEG_CONFR5_NB_Msk (0xFUL << JPEG_CONFR5_NB_Pos) /*!< 0x000000F0 */
  10587. #define JPEG_CONFR5_NB JPEG_CONFR5_NB_Msk /*!<Number of data units minus 1 that belong to a particular color in the MCU */
  10588. #define JPEG_CONFR5_NB_0 (0x1UL << JPEG_CONFR5_NB_Pos) /*!< 0x00000010 */
  10589. #define JPEG_CONFR5_NB_1 (0x2UL << JPEG_CONFR5_NB_Pos) /*!< 0x00000020 */
  10590. #define JPEG_CONFR5_NB_2 (0x4UL << JPEG_CONFR5_NB_Pos) /*!< 0x00000040 */
  10591. #define JPEG_CONFR5_NB_3 (0x8UL << JPEG_CONFR5_NB_Pos) /*!< 0x00000080 */
  10592. #define JPEG_CONFR5_VSF_Pos (8U)
  10593. #define JPEG_CONFR5_VSF_Msk (0xFUL << JPEG_CONFR5_VSF_Pos) /*!< 0x00000F00 */
  10594. #define JPEG_CONFR5_VSF JPEG_CONFR5_VSF_Msk /*!<Vertical sampling factor for component 2 */
  10595. #define JPEG_CONFR5_VSF_0 (0x1UL << JPEG_CONFR5_VSF_Pos) /*!< 0x00000100 */
  10596. #define JPEG_CONFR5_VSF_1 (0x2UL << JPEG_CONFR5_VSF_Pos) /*!< 0x00000200 */
  10597. #define JPEG_CONFR5_VSF_2 (0x4UL << JPEG_CONFR5_VSF_Pos) /*!< 0x00000400 */
  10598. #define JPEG_CONFR5_VSF_3 (0x8UL << JPEG_CONFR5_VSF_Pos) /*!< 0x00000800 */
  10599. #define JPEG_CONFR5_HSF_Pos (12U)
  10600. #define JPEG_CONFR5_HSF_Msk (0xFUL << JPEG_CONFR5_HSF_Pos) /*!< 0x0000F000 */
  10601. #define JPEG_CONFR5_HSF JPEG_CONFR5_HSF_Msk /*!<Horizontal sampling factor for component 2 */
  10602. #define JPEG_CONFR5_HSF_0 (0x1UL << JPEG_CONFR5_HSF_Pos) /*!< 0x00001000 */
  10603. #define JPEG_CONFR5_HSF_1 (0x2UL << JPEG_CONFR5_HSF_Pos) /*!< 0x00002000 */
  10604. #define JPEG_CONFR5_HSF_2 (0x4UL << JPEG_CONFR5_HSF_Pos) /*!< 0x00004000 */
  10605. #define JPEG_CONFR5_HSF_3 (0x8UL << JPEG_CONFR5_HSF_Pos) /*!< 0x00008000 */
  10606. /******************** Bit definition for CONFR6 register ********************/
  10607. #define JPEG_CONFR6_HD_Pos (0U)
  10608. #define JPEG_CONFR6_HD_Msk (0x1UL << JPEG_CONFR6_HD_Pos) /*!< 0x00000001 */
  10609. #define JPEG_CONFR6_HD JPEG_CONFR6_HD_Msk /*!<Selects the Huffman table for encoding the DC coefficients */
  10610. #define JPEG_CONFR6_HA_Pos (1U)
  10611. #define JPEG_CONFR6_HA_Msk (0x1UL << JPEG_CONFR6_HA_Pos) /*!< 0x00000002 */
  10612. #define JPEG_CONFR6_HA JPEG_CONFR6_HA_Msk /*!<Selects the Huffman table for encoding the AC coefficients */
  10613. #define JPEG_CONFR6_QT_Pos (2U)
  10614. #define JPEG_CONFR6_QT_Msk (0x3UL << JPEG_CONFR6_QT_Pos) /*!< 0x0000000C */
  10615. #define JPEG_CONFR6_QT JPEG_CONFR6_QT_Msk /*!<Selects quantization table associated with a color component */
  10616. #define JPEG_CONFR6_QT_0 (0x1UL << JPEG_CONFR6_QT_Pos) /*!< 0x00000004 */
  10617. #define JPEG_CONFR6_QT_1 (0x2UL << JPEG_CONFR6_QT_Pos) /*!< 0x00000008 */
  10618. #define JPEG_CONFR6_NB_Pos (4U)
  10619. #define JPEG_CONFR6_NB_Msk (0xFUL << JPEG_CONFR6_NB_Pos) /*!< 0x000000F0 */
  10620. #define JPEG_CONFR6_NB JPEG_CONFR6_NB_Msk /*!<Number of data units minus 1 that belong to a particular color in the MCU */
  10621. #define JPEG_CONFR6_NB_0 (0x1UL << JPEG_CONFR6_NB_Pos) /*!< 0x00000010 */
  10622. #define JPEG_CONFR6_NB_1 (0x2UL << JPEG_CONFR6_NB_Pos) /*!< 0x00000020 */
  10623. #define JPEG_CONFR6_NB_2 (0x4UL << JPEG_CONFR6_NB_Pos) /*!< 0x00000040 */
  10624. #define JPEG_CONFR6_NB_3 (0x8UL << JPEG_CONFR6_NB_Pos) /*!< 0x00000080 */
  10625. #define JPEG_CONFR6_VSF_Pos (8U)
  10626. #define JPEG_CONFR6_VSF_Msk (0xFUL << JPEG_CONFR6_VSF_Pos) /*!< 0x00000F00 */
  10627. #define JPEG_CONFR6_VSF JPEG_CONFR6_VSF_Msk /*!<Vertical sampling factor for component 2 */
  10628. #define JPEG_CONFR6_VSF_0 (0x1UL << JPEG_CONFR6_VSF_Pos) /*!< 0x00000100 */
  10629. #define JPEG_CONFR6_VSF_1 (0x2UL << JPEG_CONFR6_VSF_Pos) /*!< 0x00000200 */
  10630. #define JPEG_CONFR6_VSF_2 (0x4UL << JPEG_CONFR6_VSF_Pos) /*!< 0x00000400 */
  10631. #define JPEG_CONFR6_VSF_3 (0x8UL << JPEG_CONFR6_VSF_Pos) /*!< 0x00000800 */
  10632. #define JPEG_CONFR6_HSF_Pos (12U)
  10633. #define JPEG_CONFR6_HSF_Msk (0xFUL << JPEG_CONFR6_HSF_Pos) /*!< 0x0000F000 */
  10634. #define JPEG_CONFR6_HSF JPEG_CONFR6_HSF_Msk /*!<Horizontal sampling factor for component 2 */
  10635. #define JPEG_CONFR6_HSF_0 (0x1UL << JPEG_CONFR6_HSF_Pos) /*!< 0x00001000 */
  10636. #define JPEG_CONFR6_HSF_1 (0x2UL << JPEG_CONFR6_HSF_Pos) /*!< 0x00002000 */
  10637. #define JPEG_CONFR6_HSF_2 (0x4UL << JPEG_CONFR6_HSF_Pos) /*!< 0x00004000 */
  10638. #define JPEG_CONFR6_HSF_3 (0x8UL << JPEG_CONFR6_HSF_Pos) /*!< 0x00008000 */
  10639. /******************** Bit definition for CONFR7 register ********************/
  10640. #define JPEG_CONFR7_HD_Pos (0U)
  10641. #define JPEG_CONFR7_HD_Msk (0x1UL << JPEG_CONFR7_HD_Pos) /*!< 0x00000001 */
  10642. #define JPEG_CONFR7_HD JPEG_CONFR7_HD_Msk /*!<Selects the Huffman table for encoding the DC coefficients */
  10643. #define JPEG_CONFR7_HA_Pos (1U)
  10644. #define JPEG_CONFR7_HA_Msk (0x1UL << JPEG_CONFR7_HA_Pos) /*!< 0x00000002 */
  10645. #define JPEG_CONFR7_HA JPEG_CONFR7_HA_Msk /*!<Selects the Huffman table for encoding the AC coefficients */
  10646. #define JPEG_CONFR7_QT_Pos (2U)
  10647. #define JPEG_CONFR7_QT_Msk (0x3UL << JPEG_CONFR7_QT_Pos) /*!< 0x0000000C */
  10648. #define JPEG_CONFR7_QT JPEG_CONFR7_QT_Msk /*!<Selects quantization table associated with a color component */
  10649. #define JPEG_CONFR7_QT_0 (0x1UL << JPEG_CONFR7_QT_Pos) /*!< 0x00000004 */
  10650. #define JPEG_CONFR7_QT_1 (0x2UL << JPEG_CONFR7_QT_Pos) /*!< 0x00000008 */
  10651. #define JPEG_CONFR7_NB_Pos (4U)
  10652. #define JPEG_CONFR7_NB_Msk (0xFUL << JPEG_CONFR7_NB_Pos) /*!< 0x000000F0 */
  10653. #define JPEG_CONFR7_NB JPEG_CONFR7_NB_Msk /*!<Number of data units minus 1 that belong to a particular color in the MCU */
  10654. #define JPEG_CONFR7_NB_0 (0x1UL << JPEG_CONFR7_NB_Pos) /*!< 0x00000010 */
  10655. #define JPEG_CONFR7_NB_1 (0x2UL << JPEG_CONFR7_NB_Pos) /*!< 0x00000020 */
  10656. #define JPEG_CONFR7_NB_2 (0x4UL << JPEG_CONFR7_NB_Pos) /*!< 0x00000040 */
  10657. #define JPEG_CONFR7_NB_3 (0x8UL << JPEG_CONFR7_NB_Pos) /*!< 0x00000080 */
  10658. #define JPEG_CONFR7_VSF_Pos (8U)
  10659. #define JPEG_CONFR7_VSF_Msk (0xFUL << JPEG_CONFR7_VSF_Pos) /*!< 0x00000F00 */
  10660. #define JPEG_CONFR7_VSF JPEG_CONFR7_VSF_Msk /*!<Vertical sampling factor for component 2 */
  10661. #define JPEG_CONFR7_VSF_0 (0x1UL << JPEG_CONFR7_VSF_Pos) /*!< 0x00000100 */
  10662. #define JPEG_CONFR7_VSF_1 (0x2UL << JPEG_CONFR7_VSF_Pos) /*!< 0x00000200 */
  10663. #define JPEG_CONFR7_VSF_2 (0x4UL << JPEG_CONFR7_VSF_Pos) /*!< 0x00000400 */
  10664. #define JPEG_CONFR7_VSF_3 (0x8UL << JPEG_CONFR7_VSF_Pos) /*!< 0x00000800 */
  10665. #define JPEG_CONFR7_HSF_Pos (12U)
  10666. #define JPEG_CONFR7_HSF_Msk (0xFUL << JPEG_CONFR7_HSF_Pos) /*!< 0x0000F000 */
  10667. #define JPEG_CONFR7_HSF JPEG_CONFR7_HSF_Msk /*!<Horizontal sampling factor for component 2 */
  10668. #define JPEG_CONFR7_HSF_0 (0x1UL << JPEG_CONFR7_HSF_Pos) /*!< 0x00001000 */
  10669. #define JPEG_CONFR7_HSF_1 (0x2UL << JPEG_CONFR7_HSF_Pos) /*!< 0x00002000 */
  10670. #define JPEG_CONFR7_HSF_2 (0x4UL << JPEG_CONFR7_HSF_Pos) /*!< 0x00004000 */
  10671. #define JPEG_CONFR7_HSF_3 (0x8UL << JPEG_CONFR7_HSF_Pos) /*!< 0x00008000 */
  10672. /******************** Bit definition for CR register ********************/
  10673. #define JPEG_CR_JCEN_Pos (0U)
  10674. #define JPEG_CR_JCEN_Msk (0x1UL << JPEG_CR_JCEN_Pos) /*!< 0x00000001 */
  10675. #define JPEG_CR_JCEN JPEG_CR_JCEN_Msk /*!<Enable the JPEG Codec Core */
  10676. #define JPEG_CR_IFTIE_Pos (1U)
  10677. #define JPEG_CR_IFTIE_Msk (0x1UL << JPEG_CR_IFTIE_Pos) /*!< 0x00000002 */
  10678. #define JPEG_CR_IFTIE JPEG_CR_IFTIE_Msk /*!<Input FIFO Threshold Interrupt Enable */
  10679. #define JPEG_CR_IFNFIE_Pos (2U)
  10680. #define JPEG_CR_IFNFIE_Msk (0x1UL << JPEG_CR_IFNFIE_Pos) /*!< 0x00000004 */
  10681. #define JPEG_CR_IFNFIE JPEG_CR_IFNFIE_Msk /*!<Input FIFO Not Full Interrupt Enable */
  10682. #define JPEG_CR_OFTIE_Pos (3U)
  10683. #define JPEG_CR_OFTIE_Msk (0x1UL << JPEG_CR_OFTIE_Pos) /*!< 0x00000008 */
  10684. #define JPEG_CR_OFTIE JPEG_CR_OFTIE_Msk /*!<Output FIFO Threshold Interrupt Enable */
  10685. #define JPEG_CR_OFNEIE_Pos (4U)
  10686. #define JPEG_CR_OFNEIE_Msk (0x1UL << JPEG_CR_OFNEIE_Pos) /*!< 0x00000010 */
  10687. #define JPEG_CR_OFNEIE JPEG_CR_OFNEIE_Msk /*!<Output FIFO Not Empty Interrupt Enable */
  10688. #define JPEG_CR_EOCIE_Pos (5U)
  10689. #define JPEG_CR_EOCIE_Msk (0x1UL << JPEG_CR_EOCIE_Pos) /*!< 0x00000020 */
  10690. #define JPEG_CR_EOCIE JPEG_CR_EOCIE_Msk /*!<End of Conversion Interrupt Enable */
  10691. #define JPEG_CR_HPDIE_Pos (6U)
  10692. #define JPEG_CR_HPDIE_Msk (0x1UL << JPEG_CR_HPDIE_Pos) /*!< 0x00000040 */
  10693. #define JPEG_CR_HPDIE JPEG_CR_HPDIE_Msk /*!<Header Parsing Done Interrupt Enable */
  10694. #define JPEG_CR_IFF_Pos (13U)
  10695. #define JPEG_CR_IFF_Msk (0x1UL << JPEG_CR_IFF_Pos) /*!< 0x00002000 */
  10696. #define JPEG_CR_IFF JPEG_CR_IFF_Msk /*!<Flush the input FIFO */
  10697. #define JPEG_CR_OFF_Pos (14U)
  10698. #define JPEG_CR_OFF_Msk (0x1UL << JPEG_CR_OFF_Pos) /*!< 0x00004000 */
  10699. #define JPEG_CR_OFF JPEG_CR_OFF_Msk /*!<Flush the output FIFO */
  10700. /******************** Bit definition for SR register ********************/
  10701. #define JPEG_SR_IFTF_Pos (1U)
  10702. #define JPEG_SR_IFTF_Msk (0x1UL << JPEG_SR_IFTF_Pos) /*!< 0x00000002 */
  10703. #define JPEG_SR_IFTF JPEG_SR_IFTF_Msk /*!<Input FIFO is not full and is bellow its threshold flag */
  10704. #define JPEG_SR_IFNFF_Pos (2U)
  10705. #define JPEG_SR_IFNFF_Msk (0x1UL << JPEG_SR_IFNFF_Pos) /*!< 0x00000004 */
  10706. #define JPEG_SR_IFNFF JPEG_SR_IFNFF_Msk /*!<Input FIFO Not Full Flag, a data can be written */
  10707. #define JPEG_SR_OFTF_Pos (3U)
  10708. #define JPEG_SR_OFTF_Msk (0x1UL << JPEG_SR_OFTF_Pos) /*!< 0x00000008 */
  10709. #define JPEG_SR_OFTF JPEG_SR_OFTF_Msk /*!<Output FIFO is not empty and has reach its threshold */
  10710. #define JPEG_SR_OFNEF_Pos (4U)
  10711. #define JPEG_SR_OFNEF_Msk (0x1UL << JPEG_SR_OFNEF_Pos) /*!< 0x00000010 */
  10712. #define JPEG_SR_OFNEF JPEG_SR_OFNEF_Msk /*!<Output FIFO is not empty, a data is available */
  10713. #define JPEG_SR_EOCF_Pos (5U)
  10714. #define JPEG_SR_EOCF_Msk (0x1UL << JPEG_SR_EOCF_Pos) /*!< 0x00000020 */
  10715. #define JPEG_SR_EOCF JPEG_SR_EOCF_Msk /*!<JPEG Codec core has finished the encoding or the decoding process and than last data has been sent to the output FIFO */
  10716. #define JPEG_SR_HPDF_Pos (6U)
  10717. #define JPEG_SR_HPDF_Msk (0x1UL << JPEG_SR_HPDF_Pos) /*!< 0x00000040 */
  10718. #define JPEG_SR_HPDF JPEG_SR_HPDF_Msk /*!<JPEG Codec has finished the parsing of the headers and the internal registers have been updated */
  10719. #define JPEG_SR_COF_Pos (7U)
  10720. #define JPEG_SR_COF_Msk (0x1UL << JPEG_SR_COF_Pos) /*!< 0x00000080 */
  10721. #define JPEG_SR_COF JPEG_SR_COF_Msk /*!<JPEG Codec operation on going flag */
  10722. /******************** Bit definition for CFR register ********************/
  10723. #define JPEG_CFR_CEOCF_Pos (4U)
  10724. #define JPEG_CFR_CEOCF_Msk (0x1UL << JPEG_CFR_CEOCF_Pos) /*!< 0x00000010 */
  10725. #define JPEG_CFR_CEOCF JPEG_CFR_CEOCF_Msk /*!<Clear End of Conversion Flag */
  10726. #define JPEG_CFR_CHPDF_Pos (5U)
  10727. #define JPEG_CFR_CHPDF_Msk (0x1UL << JPEG_CFR_CHPDF_Pos) /*!< 0x00000020 */
  10728. #define JPEG_CFR_CHPDF JPEG_CFR_CHPDF_Msk /*!<Clear Header Parsing Done Flag */
  10729. /******************** Bit definition for DIR register ********************/
  10730. #define JPEG_DIR_DATAIN_Pos (0U)
  10731. #define JPEG_DIR_DATAIN_Msk (0xFFFFFFFFUL << JPEG_DIR_DATAIN_Pos) /*!< 0xFFFFFFFF */
  10732. #define JPEG_DIR_DATAIN JPEG_DIR_DATAIN_Msk /*!<Data Input FIFO */
  10733. /******************** Bit definition for DOR register ********************/
  10734. #define JPEG_DOR_DATAOUT_Pos (0U)
  10735. #define JPEG_DOR_DATAOUT_Msk (0xFFFFFFFFUL << JPEG_DOR_DATAOUT_Pos) /*!< 0xFFFFFFFF */
  10736. #define JPEG_DOR_DATAOUT JPEG_DOR_DATAOUT_Msk /*!<Data Output FIFO */
  10737. /******************************************************************************/
  10738. /* */
  10739. /* LCD-TFT Display Controller (LTDC) */
  10740. /* */
  10741. /******************************************************************************/
  10742. /******************** Bit definition for LTDC_SSCR register *****************/
  10743. #define LTDC_SSCR_VSH_Pos (0U)
  10744. #define LTDC_SSCR_VSH_Msk (0x7FFUL << LTDC_SSCR_VSH_Pos) /*!< 0x000007FF */
  10745. #define LTDC_SSCR_VSH LTDC_SSCR_VSH_Msk /*!< Vertical Synchronization Height */
  10746. #define LTDC_SSCR_HSW_Pos (16U)
  10747. #define LTDC_SSCR_HSW_Msk (0xFFFUL << LTDC_SSCR_HSW_Pos) /*!< 0x0FFF0000 */
  10748. #define LTDC_SSCR_HSW LTDC_SSCR_HSW_Msk /*!< Horizontal Synchronization Width */
  10749. /******************** Bit definition for LTDC_BPCR register *****************/
  10750. #define LTDC_BPCR_AVBP_Pos (0U)
  10751. #define LTDC_BPCR_AVBP_Msk (0x7FFUL << LTDC_BPCR_AVBP_Pos) /*!< 0x000007FF */
  10752. #define LTDC_BPCR_AVBP LTDC_BPCR_AVBP_Msk /*!< Accumulated Vertical Back Porch */
  10753. #define LTDC_BPCR_AHBP_Pos (16U)
  10754. #define LTDC_BPCR_AHBP_Msk (0xFFFUL << LTDC_BPCR_AHBP_Pos) /*!< 0x0FFF0000 */
  10755. #define LTDC_BPCR_AHBP LTDC_BPCR_AHBP_Msk /*!< Accumulated Horizontal Back Porch */
  10756. /******************** Bit definition for LTDC_AWCR register *****************/
  10757. #define LTDC_AWCR_AAH_Pos (0U)
  10758. #define LTDC_AWCR_AAH_Msk (0x7FFUL << LTDC_AWCR_AAH_Pos) /*!< 0x000007FF */
  10759. #define LTDC_AWCR_AAH LTDC_AWCR_AAH_Msk /*!< Accumulated Active heigh */
  10760. #define LTDC_AWCR_AAW_Pos (16U)
  10761. #define LTDC_AWCR_AAW_Msk (0xFFFUL << LTDC_AWCR_AAW_Pos) /*!< 0x0FFF0000 */
  10762. #define LTDC_AWCR_AAW LTDC_AWCR_AAW_Msk /*!< Accumulated Active Width */
  10763. /******************** Bit definition for LTDC_TWCR register *****************/
  10764. #define LTDC_TWCR_TOTALH_Pos (0U)
  10765. #define LTDC_TWCR_TOTALH_Msk (0x7FFUL << LTDC_TWCR_TOTALH_Pos) /*!< 0x000007FF */
  10766. #define LTDC_TWCR_TOTALH LTDC_TWCR_TOTALH_Msk /*!< Total Heigh */
  10767. #define LTDC_TWCR_TOTALW_Pos (16U)
  10768. #define LTDC_TWCR_TOTALW_Msk (0xFFFUL << LTDC_TWCR_TOTALW_Pos) /*!< 0x0FFF0000 */
  10769. #define LTDC_TWCR_TOTALW LTDC_TWCR_TOTALW_Msk /*!< Total Width */
  10770. /******************** Bit definition for LTDC_GCR register ******************/
  10771. #define LTDC_GCR_LTDCEN_Pos (0U)
  10772. #define LTDC_GCR_LTDCEN_Msk (0x1UL << LTDC_GCR_LTDCEN_Pos) /*!< 0x00000001 */
  10773. #define LTDC_GCR_LTDCEN LTDC_GCR_LTDCEN_Msk /*!< LCD-TFT controller enable bit */
  10774. #define LTDC_GCR_DBW_Pos (4U)
  10775. #define LTDC_GCR_DBW_Msk (0x7UL << LTDC_GCR_DBW_Pos) /*!< 0x00000070 */
  10776. #define LTDC_GCR_DBW LTDC_GCR_DBW_Msk /*!< Dither Blue Width */
  10777. #define LTDC_GCR_DGW_Pos (8U)
  10778. #define LTDC_GCR_DGW_Msk (0x7UL << LTDC_GCR_DGW_Pos) /*!< 0x00000700 */
  10779. #define LTDC_GCR_DGW LTDC_GCR_DGW_Msk /*!< Dither Green Width */
  10780. #define LTDC_GCR_DRW_Pos (12U)
  10781. #define LTDC_GCR_DRW_Msk (0x7UL << LTDC_GCR_DRW_Pos) /*!< 0x00007000 */
  10782. #define LTDC_GCR_DRW LTDC_GCR_DRW_Msk /*!< Dither Red Width */
  10783. #define LTDC_GCR_DEN_Pos (16U)
  10784. #define LTDC_GCR_DEN_Msk (0x1UL << LTDC_GCR_DEN_Pos) /*!< 0x00010000 */
  10785. #define LTDC_GCR_DEN LTDC_GCR_DEN_Msk /*!< Dither Enable */
  10786. #define LTDC_GCR_PCPOL_Pos (28U)
  10787. #define LTDC_GCR_PCPOL_Msk (0x1UL << LTDC_GCR_PCPOL_Pos) /*!< 0x10000000 */
  10788. #define LTDC_GCR_PCPOL LTDC_GCR_PCPOL_Msk /*!< Pixel Clock Polarity */
  10789. #define LTDC_GCR_DEPOL_Pos (29U)
  10790. #define LTDC_GCR_DEPOL_Msk (0x1UL << LTDC_GCR_DEPOL_Pos) /*!< 0x20000000 */
  10791. #define LTDC_GCR_DEPOL LTDC_GCR_DEPOL_Msk /*!< Data Enable Polarity */
  10792. #define LTDC_GCR_VSPOL_Pos (30U)
  10793. #define LTDC_GCR_VSPOL_Msk (0x1UL << LTDC_GCR_VSPOL_Pos) /*!< 0x40000000 */
  10794. #define LTDC_GCR_VSPOL LTDC_GCR_VSPOL_Msk /*!< Vertical Synchronization Polarity */
  10795. #define LTDC_GCR_HSPOL_Pos (31U)
  10796. #define LTDC_GCR_HSPOL_Msk (0x1UL << LTDC_GCR_HSPOL_Pos) /*!< 0x80000000 */
  10797. #define LTDC_GCR_HSPOL LTDC_GCR_HSPOL_Msk /*!< Horizontal Synchronization Polarity */
  10798. /******************** Bit definition for LTDC_SRCR register *****************/
  10799. #define LTDC_SRCR_IMR_Pos (0U)
  10800. #define LTDC_SRCR_IMR_Msk (0x1UL << LTDC_SRCR_IMR_Pos) /*!< 0x00000001 */
  10801. #define LTDC_SRCR_IMR LTDC_SRCR_IMR_Msk /*!< Immediate Reload */
  10802. #define LTDC_SRCR_VBR_Pos (1U)
  10803. #define LTDC_SRCR_VBR_Msk (0x1UL << LTDC_SRCR_VBR_Pos) /*!< 0x00000002 */
  10804. #define LTDC_SRCR_VBR LTDC_SRCR_VBR_Msk /*!< Vertical Blanking Reload */
  10805. /******************** Bit definition for LTDC_BCCR register *****************/
  10806. #define LTDC_BCCR_BCBLUE_Pos (0U)
  10807. #define LTDC_BCCR_BCBLUE_Msk (0xFFUL << LTDC_BCCR_BCBLUE_Pos) /*!< 0x000000FF */
  10808. #define LTDC_BCCR_BCBLUE LTDC_BCCR_BCBLUE_Msk /*!< Background Blue value */
  10809. #define LTDC_BCCR_BCGREEN_Pos (8U)
  10810. #define LTDC_BCCR_BCGREEN_Msk (0xFFUL << LTDC_BCCR_BCGREEN_Pos) /*!< 0x0000FF00 */
  10811. #define LTDC_BCCR_BCGREEN LTDC_BCCR_BCGREEN_Msk /*!< Background Green value */
  10812. #define LTDC_BCCR_BCRED_Pos (16U)
  10813. #define LTDC_BCCR_BCRED_Msk (0xFFUL << LTDC_BCCR_BCRED_Pos) /*!< 0x00FF0000 */
  10814. #define LTDC_BCCR_BCRED LTDC_BCCR_BCRED_Msk /*!< Background Red value */
  10815. /******************** Bit definition for LTDC_IER register ******************/
  10816. #define LTDC_IER_LIE_Pos (0U)
  10817. #define LTDC_IER_LIE_Msk (0x1UL << LTDC_IER_LIE_Pos) /*!< 0x00000001 */
  10818. #define LTDC_IER_LIE LTDC_IER_LIE_Msk /*!< Line Interrupt Enable */
  10819. #define LTDC_IER_FUIE_Pos (1U)
  10820. #define LTDC_IER_FUIE_Msk (0x1UL << LTDC_IER_FUIE_Pos) /*!< 0x00000002 */
  10821. #define LTDC_IER_FUIE LTDC_IER_FUIE_Msk /*!< FIFO Underrun Interrupt Enable */
  10822. #define LTDC_IER_TERRIE_Pos (2U)
  10823. #define LTDC_IER_TERRIE_Msk (0x1UL << LTDC_IER_TERRIE_Pos) /*!< 0x00000004 */
  10824. #define LTDC_IER_TERRIE LTDC_IER_TERRIE_Msk /*!< Transfer Error Interrupt Enable */
  10825. #define LTDC_IER_RRIE_Pos (3U)
  10826. #define LTDC_IER_RRIE_Msk (0x1UL << LTDC_IER_RRIE_Pos) /*!< 0x00000008 */
  10827. #define LTDC_IER_RRIE LTDC_IER_RRIE_Msk /*!< Register Reload interrupt enable */
  10828. /******************** Bit definition for LTDC_ISR register ******************/
  10829. #define LTDC_ISR_LIF_Pos (0U)
  10830. #define LTDC_ISR_LIF_Msk (0x1UL << LTDC_ISR_LIF_Pos) /*!< 0x00000001 */
  10831. #define LTDC_ISR_LIF LTDC_ISR_LIF_Msk /*!< Line Interrupt Flag */
  10832. #define LTDC_ISR_FUIF_Pos (1U)
  10833. #define LTDC_ISR_FUIF_Msk (0x1UL << LTDC_ISR_FUIF_Pos) /*!< 0x00000002 */
  10834. #define LTDC_ISR_FUIF LTDC_ISR_FUIF_Msk /*!< FIFO Underrun Interrupt Flag */
  10835. #define LTDC_ISR_TERRIF_Pos (2U)
  10836. #define LTDC_ISR_TERRIF_Msk (0x1UL << LTDC_ISR_TERRIF_Pos) /*!< 0x00000004 */
  10837. #define LTDC_ISR_TERRIF LTDC_ISR_TERRIF_Msk /*!< Transfer Error Interrupt Flag */
  10838. #define LTDC_ISR_RRIF_Pos (3U)
  10839. #define LTDC_ISR_RRIF_Msk (0x1UL << LTDC_ISR_RRIF_Pos) /*!< 0x00000008 */
  10840. #define LTDC_ISR_RRIF LTDC_ISR_RRIF_Msk /*!< Register Reload interrupt Flag */
  10841. /******************** Bit definition for LTDC_ICR register ******************/
  10842. #define LTDC_ICR_CLIF_Pos (0U)
  10843. #define LTDC_ICR_CLIF_Msk (0x1UL << LTDC_ICR_CLIF_Pos) /*!< 0x00000001 */
  10844. #define LTDC_ICR_CLIF LTDC_ICR_CLIF_Msk /*!< Clears the Line Interrupt Flag */
  10845. #define LTDC_ICR_CFUIF_Pos (1U)
  10846. #define LTDC_ICR_CFUIF_Msk (0x1UL << LTDC_ICR_CFUIF_Pos) /*!< 0x00000002 */
  10847. #define LTDC_ICR_CFUIF LTDC_ICR_CFUIF_Msk /*!< Clears the FIFO Underrun Interrupt Flag */
  10848. #define LTDC_ICR_CTERRIF_Pos (2U)
  10849. #define LTDC_ICR_CTERRIF_Msk (0x1UL << LTDC_ICR_CTERRIF_Pos) /*!< 0x00000004 */
  10850. #define LTDC_ICR_CTERRIF LTDC_ICR_CTERRIF_Msk /*!< Clears the Transfer Error Interrupt Flag */
  10851. #define LTDC_ICR_CRRIF_Pos (3U)
  10852. #define LTDC_ICR_CRRIF_Msk (0x1UL << LTDC_ICR_CRRIF_Pos) /*!< 0x00000008 */
  10853. #define LTDC_ICR_CRRIF LTDC_ICR_CRRIF_Msk /*!< Clears Register Reload interrupt Flag */
  10854. /******************** Bit definition for LTDC_LIPCR register ****************/
  10855. #define LTDC_LIPCR_LIPOS_Pos (0U)
  10856. #define LTDC_LIPCR_LIPOS_Msk (0x7FFUL << LTDC_LIPCR_LIPOS_Pos) /*!< 0x000007FF */
  10857. #define LTDC_LIPCR_LIPOS LTDC_LIPCR_LIPOS_Msk /*!< Line Interrupt Position */
  10858. /******************** Bit definition for LTDC_CPSR register *****************/
  10859. #define LTDC_CPSR_CYPOS_Pos (0U)
  10860. #define LTDC_CPSR_CYPOS_Msk (0xFFFFUL << LTDC_CPSR_CYPOS_Pos) /*!< 0x0000FFFF */
  10861. #define LTDC_CPSR_CYPOS LTDC_CPSR_CYPOS_Msk /*!< Current Y Position */
  10862. #define LTDC_CPSR_CXPOS_Pos (16U)
  10863. #define LTDC_CPSR_CXPOS_Msk (0xFFFFUL << LTDC_CPSR_CXPOS_Pos) /*!< 0xFFFF0000 */
  10864. #define LTDC_CPSR_CXPOS LTDC_CPSR_CXPOS_Msk /*!< Current X Position */
  10865. /******************** Bit definition for LTDC_CDSR register *****************/
  10866. #define LTDC_CDSR_VDES_Pos (0U)
  10867. #define LTDC_CDSR_VDES_Msk (0x1UL << LTDC_CDSR_VDES_Pos) /*!< 0x00000001 */
  10868. #define LTDC_CDSR_VDES LTDC_CDSR_VDES_Msk /*!< Vertical Data Enable Status */
  10869. #define LTDC_CDSR_HDES_Pos (1U)
  10870. #define LTDC_CDSR_HDES_Msk (0x1UL << LTDC_CDSR_HDES_Pos) /*!< 0x00000002 */
  10871. #define LTDC_CDSR_HDES LTDC_CDSR_HDES_Msk /*!< Horizontal Data Enable Status */
  10872. #define LTDC_CDSR_VSYNCS_Pos (2U)
  10873. #define LTDC_CDSR_VSYNCS_Msk (0x1UL << LTDC_CDSR_VSYNCS_Pos) /*!< 0x00000004 */
  10874. #define LTDC_CDSR_VSYNCS LTDC_CDSR_VSYNCS_Msk /*!< Vertical Synchronization Status */
  10875. #define LTDC_CDSR_HSYNCS_Pos (3U)
  10876. #define LTDC_CDSR_HSYNCS_Msk (0x1UL << LTDC_CDSR_HSYNCS_Pos) /*!< 0x00000008 */
  10877. #define LTDC_CDSR_HSYNCS LTDC_CDSR_HSYNCS_Msk /*!< Horizontal Synchronization Status */
  10878. /******************** Bit definition for LTDC_LxCR register *****************/
  10879. #define LTDC_LxCR_LEN_Pos (0U)
  10880. #define LTDC_LxCR_LEN_Msk (0x1UL << LTDC_LxCR_LEN_Pos) /*!< 0x00000001 */
  10881. #define LTDC_LxCR_LEN LTDC_LxCR_LEN_Msk /*!< Layer Enable */
  10882. #define LTDC_LxCR_COLKEN_Pos (1U)
  10883. #define LTDC_LxCR_COLKEN_Msk (0x1UL << LTDC_LxCR_COLKEN_Pos) /*!< 0x00000002 */
  10884. #define LTDC_LxCR_COLKEN LTDC_LxCR_COLKEN_Msk /*!< Color Keying Enable */
  10885. #define LTDC_LxCR_CLUTEN_Pos (4U)
  10886. #define LTDC_LxCR_CLUTEN_Msk (0x1UL << LTDC_LxCR_CLUTEN_Pos) /*!< 0x00000010 */
  10887. #define LTDC_LxCR_CLUTEN LTDC_LxCR_CLUTEN_Msk /*!< Color Lockup Table Enable */
  10888. /******************** Bit definition for LTDC_LxWHPCR register **************/
  10889. #define LTDC_LxWHPCR_WHSTPOS_Pos (0U)
  10890. #define LTDC_LxWHPCR_WHSTPOS_Msk (0xFFFUL << LTDC_LxWHPCR_WHSTPOS_Pos) /*!< 0x00000FFF */
  10891. #define LTDC_LxWHPCR_WHSTPOS LTDC_LxWHPCR_WHSTPOS_Msk /*!< Window Horizontal Start Position */
  10892. #define LTDC_LxWHPCR_WHSPPOS_Pos (16U)
  10893. #define LTDC_LxWHPCR_WHSPPOS_Msk (0xFFFFUL << LTDC_LxWHPCR_WHSPPOS_Pos) /*!< 0xFFFF0000 */
  10894. #define LTDC_LxWHPCR_WHSPPOS LTDC_LxWHPCR_WHSPPOS_Msk /*!< Window Horizontal Stop Position */
  10895. /******************** Bit definition for LTDC_LxWVPCR register **************/
  10896. #define LTDC_LxWVPCR_WVSTPOS_Pos (0U)
  10897. #define LTDC_LxWVPCR_WVSTPOS_Msk (0xFFFUL << LTDC_LxWVPCR_WVSTPOS_Pos) /*!< 0x00000FFF */
  10898. #define LTDC_LxWVPCR_WVSTPOS LTDC_LxWVPCR_WVSTPOS_Msk /*!< Window Vertical Start Position */
  10899. #define LTDC_LxWVPCR_WVSPPOS_Pos (16U)
  10900. #define LTDC_LxWVPCR_WVSPPOS_Msk (0xFFFFUL << LTDC_LxWVPCR_WVSPPOS_Pos) /*!< 0xFFFF0000 */
  10901. #define LTDC_LxWVPCR_WVSPPOS LTDC_LxWVPCR_WVSPPOS_Msk /*!< Window Vertical Stop Position */
  10902. /******************** Bit definition for LTDC_LxCKCR register ***************/
  10903. #define LTDC_LxCKCR_CKBLUE_Pos (0U)
  10904. #define LTDC_LxCKCR_CKBLUE_Msk (0xFFUL << LTDC_LxCKCR_CKBLUE_Pos) /*!< 0x000000FF */
  10905. #define LTDC_LxCKCR_CKBLUE LTDC_LxCKCR_CKBLUE_Msk /*!< Color Key Blue value */
  10906. #define LTDC_LxCKCR_CKGREEN_Pos (8U)
  10907. #define LTDC_LxCKCR_CKGREEN_Msk (0xFFUL << LTDC_LxCKCR_CKGREEN_Pos) /*!< 0x0000FF00 */
  10908. #define LTDC_LxCKCR_CKGREEN LTDC_LxCKCR_CKGREEN_Msk /*!< Color Key Green value */
  10909. #define LTDC_LxCKCR_CKRED_Pos (16U)
  10910. #define LTDC_LxCKCR_CKRED_Msk (0xFFUL << LTDC_LxCKCR_CKRED_Pos) /*!< 0x00FF0000 */
  10911. #define LTDC_LxCKCR_CKRED LTDC_LxCKCR_CKRED_Msk /*!< Color Key Red value */
  10912. /******************** Bit definition for LTDC_LxPFCR register ***************/
  10913. #define LTDC_LxPFCR_PF_Pos (0U)
  10914. #define LTDC_LxPFCR_PF_Msk (0x7UL << LTDC_LxPFCR_PF_Pos) /*!< 0x00000007 */
  10915. #define LTDC_LxPFCR_PF LTDC_LxPFCR_PF_Msk /*!< Pixel Format */
  10916. /******************** Bit definition for LTDC_LxCACR register ***************/
  10917. #define LTDC_LxCACR_CONSTA_Pos (0U)
  10918. #define LTDC_LxCACR_CONSTA_Msk (0xFFUL << LTDC_LxCACR_CONSTA_Pos) /*!< 0x000000FF */
  10919. #define LTDC_LxCACR_CONSTA LTDC_LxCACR_CONSTA_Msk /*!< Constant Alpha */
  10920. /******************** Bit definition for LTDC_LxDCCR register ***************/
  10921. #define LTDC_LxDCCR_DCBLUE_Pos (0U)
  10922. #define LTDC_LxDCCR_DCBLUE_Msk (0xFFUL << LTDC_LxDCCR_DCBLUE_Pos) /*!< 0x000000FF */
  10923. #define LTDC_LxDCCR_DCBLUE LTDC_LxDCCR_DCBLUE_Msk /*!< Default Color Blue */
  10924. #define LTDC_LxDCCR_DCGREEN_Pos (8U)
  10925. #define LTDC_LxDCCR_DCGREEN_Msk (0xFFUL << LTDC_LxDCCR_DCGREEN_Pos) /*!< 0x0000FF00 */
  10926. #define LTDC_LxDCCR_DCGREEN LTDC_LxDCCR_DCGREEN_Msk /*!< Default Color Green */
  10927. #define LTDC_LxDCCR_DCRED_Pos (16U)
  10928. #define LTDC_LxDCCR_DCRED_Msk (0xFFUL << LTDC_LxDCCR_DCRED_Pos) /*!< 0x00FF0000 */
  10929. #define LTDC_LxDCCR_DCRED LTDC_LxDCCR_DCRED_Msk /*!< Default Color Red */
  10930. #define LTDC_LxDCCR_DCALPHA_Pos (24U)
  10931. #define LTDC_LxDCCR_DCALPHA_Msk (0xFFUL << LTDC_LxDCCR_DCALPHA_Pos) /*!< 0xFF000000 */
  10932. #define LTDC_LxDCCR_DCALPHA LTDC_LxDCCR_DCALPHA_Msk /*!< Default Color Alpha */
  10933. /******************** Bit definition for LTDC_LxBFCR register ***************/
  10934. #define LTDC_LxBFCR_BF2_Pos (0U)
  10935. #define LTDC_LxBFCR_BF2_Msk (0x7UL << LTDC_LxBFCR_BF2_Pos) /*!< 0x00000007 */
  10936. #define LTDC_LxBFCR_BF2 LTDC_LxBFCR_BF2_Msk /*!< Blending Factor 2 */
  10937. #define LTDC_LxBFCR_BF1_Pos (8U)
  10938. #define LTDC_LxBFCR_BF1_Msk (0x7UL << LTDC_LxBFCR_BF1_Pos) /*!< 0x00000700 */
  10939. #define LTDC_LxBFCR_BF1 LTDC_LxBFCR_BF1_Msk /*!< Blending Factor 1 */
  10940. /******************** Bit definition for LTDC_LxCFBAR register **************/
  10941. #define LTDC_LxCFBAR_CFBADD_Pos (0U)
  10942. #define LTDC_LxCFBAR_CFBADD_Msk (0xFFFFFFFFUL << LTDC_LxCFBAR_CFBADD_Pos) /*!< 0xFFFFFFFF */
  10943. #define LTDC_LxCFBAR_CFBADD LTDC_LxCFBAR_CFBADD_Msk /*!< Color Frame Buffer Start Address */
  10944. /******************** Bit definition for LTDC_LxCFBLR register **************/
  10945. #define LTDC_LxCFBLR_CFBLL_Pos (0U)
  10946. #define LTDC_LxCFBLR_CFBLL_Msk (0x1FFFUL << LTDC_LxCFBLR_CFBLL_Pos) /*!< 0x00001FFF */
  10947. #define LTDC_LxCFBLR_CFBLL LTDC_LxCFBLR_CFBLL_Msk /*!< Color Frame Buffer Line Length */
  10948. #define LTDC_LxCFBLR_CFBP_Pos (16U)
  10949. #define LTDC_LxCFBLR_CFBP_Msk (0x1FFFUL << LTDC_LxCFBLR_CFBP_Pos) /*!< 0x1FFF0000 */
  10950. #define LTDC_LxCFBLR_CFBP LTDC_LxCFBLR_CFBP_Msk /*!< Color Frame Buffer Pitch in bytes */
  10951. /******************** Bit definition for LTDC_LxCFBLNR register *************/
  10952. #define LTDC_LxCFBLNR_CFBLNBR_Pos (0U)
  10953. #define LTDC_LxCFBLNR_CFBLNBR_Msk (0x7FFUL << LTDC_LxCFBLNR_CFBLNBR_Pos) /*!< 0x000007FF */
  10954. #define LTDC_LxCFBLNR_CFBLNBR LTDC_LxCFBLNR_CFBLNBR_Msk /*!< Frame Buffer Line Number */
  10955. /******************** Bit definition for LTDC_LxCLUTWR register *************/
  10956. #define LTDC_LxCLUTWR_BLUE_Pos (0U)
  10957. #define LTDC_LxCLUTWR_BLUE_Msk (0xFFUL << LTDC_LxCLUTWR_BLUE_Pos) /*!< 0x000000FF */
  10958. #define LTDC_LxCLUTWR_BLUE LTDC_LxCLUTWR_BLUE_Msk /*!< Blue value */
  10959. #define LTDC_LxCLUTWR_GREEN_Pos (8U)
  10960. #define LTDC_LxCLUTWR_GREEN_Msk (0xFFUL << LTDC_LxCLUTWR_GREEN_Pos) /*!< 0x0000FF00 */
  10961. #define LTDC_LxCLUTWR_GREEN LTDC_LxCLUTWR_GREEN_Msk /*!< Green value */
  10962. #define LTDC_LxCLUTWR_RED_Pos (16U)
  10963. #define LTDC_LxCLUTWR_RED_Msk (0xFFUL << LTDC_LxCLUTWR_RED_Pos) /*!< 0x00FF0000 */
  10964. #define LTDC_LxCLUTWR_RED LTDC_LxCLUTWR_RED_Msk /*!< Red value */
  10965. #define LTDC_LxCLUTWR_CLUTADD_Pos (24U)
  10966. #define LTDC_LxCLUTWR_CLUTADD_Msk (0xFFUL << LTDC_LxCLUTWR_CLUTADD_Pos) /*!< 0xFF000000 */
  10967. #define LTDC_LxCLUTWR_CLUTADD LTDC_LxCLUTWR_CLUTADD_Msk /*!< CLUT address */
  10968. /******************************************************************************/
  10969. /* */
  10970. /* MDMA */
  10971. /* */
  10972. /******************************************************************************/
  10973. /******************** Bit definition for MDMA_GISR0 register ****************/
  10974. #define MDMA_GISR0_GIF0_Pos (0U)
  10975. #define MDMA_GISR0_GIF0_Msk (0x1UL << MDMA_GISR0_GIF0_Pos) /*!< 0x00000001 */
  10976. #define MDMA_GISR0_GIF0 MDMA_GISR0_GIF0_Msk /*!< Channel 0 global interrupt flag */
  10977. #define MDMA_GISR0_GIF1_Pos (1U)
  10978. #define MDMA_GISR0_GIF1_Msk (0x1UL << MDMA_GISR0_GIF1_Pos) /*!< 0x00000002 */
  10979. #define MDMA_GISR0_GIF1 MDMA_GISR0_GIF1_Msk /*!< Channel 1 global interrupt flag */
  10980. #define MDMA_GISR0_GIF2_Pos (2U)
  10981. #define MDMA_GISR0_GIF2_Msk (0x1UL << MDMA_GISR0_GIF2_Pos) /*!< 0x00000004 */
  10982. #define MDMA_GISR0_GIF2 MDMA_GISR0_GIF2_Msk /*!< Channel 2 global interrupt flag */
  10983. #define MDMA_GISR0_GIF3_Pos (3U)
  10984. #define MDMA_GISR0_GIF3_Msk (0x1UL << MDMA_GISR0_GIF3_Pos) /*!< 0x00000008 */
  10985. #define MDMA_GISR0_GIF3 MDMA_GISR0_GIF3_Msk /*!< Channel 3 global interrupt flag */
  10986. #define MDMA_GISR0_GIF4_Pos (4U)
  10987. #define MDMA_GISR0_GIF4_Msk (0x1UL << MDMA_GISR0_GIF4_Pos) /*!< 0x00000010 */
  10988. #define MDMA_GISR0_GIF4 MDMA_GISR0_GIF4_Msk /*!< Channel 4 global interrupt flag */
  10989. #define MDMA_GISR0_GIF5_Pos (5U)
  10990. #define MDMA_GISR0_GIF5_Msk (0x1UL << MDMA_GISR0_GIF5_Pos) /*!< 0x00000020 */
  10991. #define MDMA_GISR0_GIF5 MDMA_GISR0_GIF5_Msk /*!< Channel 5 global interrupt flag */
  10992. #define MDMA_GISR0_GIF6_Pos (6U)
  10993. #define MDMA_GISR0_GIF6_Msk (0x1UL << MDMA_GISR0_GIF6_Pos) /*!< 0x00000040 */
  10994. #define MDMA_GISR0_GIF6 MDMA_GISR0_GIF6_Msk /*!< Channel 6 global interrupt flag */
  10995. #define MDMA_GISR0_GIF7_Pos (7U)
  10996. #define MDMA_GISR0_GIF7_Msk (0x1UL << MDMA_GISR0_GIF7_Pos) /*!< 0x00000080 */
  10997. #define MDMA_GISR0_GIF7 MDMA_GISR0_GIF7_Msk /*!< Channel 7 global interrupt flag */
  10998. #define MDMA_GISR0_GIF8_Pos (8U)
  10999. #define MDMA_GISR0_GIF8_Msk (0x1UL << MDMA_GISR0_GIF8_Pos) /*!< 0x00000100 */
  11000. #define MDMA_GISR0_GIF8 MDMA_GISR0_GIF8_Msk /*!< Channel 8 global interrupt flag */
  11001. #define MDMA_GISR0_GIF9_Pos (9U)
  11002. #define MDMA_GISR0_GIF9_Msk (0x1UL << MDMA_GISR0_GIF9_Pos) /*!< 0x00000200 */
  11003. #define MDMA_GISR0_GIF9 MDMA_GISR0_GIF9_Msk /*!< Channel 9 global interrupt flag */
  11004. #define MDMA_GISR0_GIF10_Pos (10U)
  11005. #define MDMA_GISR0_GIF10_Msk (0x1UL << MDMA_GISR0_GIF10_Pos) /*!< 0x00000400 */
  11006. #define MDMA_GISR0_GIF10 MDMA_GISR0_GIF10_Msk /*!< Channel 10 global interrupt flag */
  11007. #define MDMA_GISR0_GIF11_Pos (11U)
  11008. #define MDMA_GISR0_GIF11_Msk (0x1UL << MDMA_GISR0_GIF11_Pos) /*!< 0x00000800 */
  11009. #define MDMA_GISR0_GIF11 MDMA_GISR0_GIF11_Msk /*!< Channel 11 global interrupt flag */
  11010. #define MDMA_GISR0_GIF12_Pos (12U)
  11011. #define MDMA_GISR0_GIF12_Msk (0x1UL << MDMA_GISR0_GIF12_Pos) /*!< 0x00001000 */
  11012. #define MDMA_GISR0_GIF12 MDMA_GISR0_GIF12_Msk /*!< Channel 12 global interrupt flag */
  11013. #define MDMA_GISR0_GIF13_Pos (13U)
  11014. #define MDMA_GISR0_GIF13_Msk (0x1UL << MDMA_GISR0_GIF13_Pos) /*!< 0x00002000 */
  11015. #define MDMA_GISR0_GIF13 MDMA_GISR0_GIF13_Msk /*!< Channel 13 global interrupt flag */
  11016. #define MDMA_GISR0_GIF14_Pos (14U)
  11017. #define MDMA_GISR0_GIF14_Msk (0x1UL << MDMA_GISR0_GIF14_Pos) /*!< 0x00004000 */
  11018. #define MDMA_GISR0_GIF14 MDMA_GISR0_GIF14_Msk /*!< Channel 14 global interrupt flag */
  11019. #define MDMA_GISR0_GIF15_Pos (15U)
  11020. #define MDMA_GISR0_GIF15_Msk (0x1UL << MDMA_GISR0_GIF15_Pos) /*!< 0x00008000 */
  11021. #define MDMA_GISR0_GIF15 MDMA_GISR0_GIF15_Msk /*!< Channel 15 global interrupt flag */
  11022. /******************** Bit definition for MDMA_CxISR register ****************/
  11023. #define MDMA_CISR_TEIF_Pos (0U)
  11024. #define MDMA_CISR_TEIF_Msk (0x1UL << MDMA_CISR_TEIF_Pos) /*!< 0x00000001 */
  11025. #define MDMA_CISR_TEIF MDMA_CISR_TEIF_Msk /*!< Channel x transfer error interrupt flag */
  11026. #define MDMA_CISR_CTCIF_Pos (1U)
  11027. #define MDMA_CISR_CTCIF_Msk (0x1UL << MDMA_CISR_CTCIF_Pos) /*!< 0x00000002 */
  11028. #define MDMA_CISR_CTCIF MDMA_CISR_CTCIF_Msk /*!< Channel x Channel Transfer Complete interrupt flag */
  11029. #define MDMA_CISR_BRTIF_Pos (2U)
  11030. #define MDMA_CISR_BRTIF_Msk (0x1UL << MDMA_CISR_BRTIF_Pos) /*!< 0x00000004 */
  11031. #define MDMA_CISR_BRTIF MDMA_CISR_BRTIF_Msk /*!< Channel x block repeat transfer complete interrupt flag */
  11032. #define MDMA_CISR_BTIF_Pos (3U)
  11033. #define MDMA_CISR_BTIF_Msk (0x1UL << MDMA_CISR_BTIF_Pos) /*!< 0x00000008 */
  11034. #define MDMA_CISR_BTIF MDMA_CISR_BTIF_Msk /*!< Channel x block transfer complete interrupt flag */
  11035. #define MDMA_CISR_TCIF_Pos (4U)
  11036. #define MDMA_CISR_TCIF_Msk (0x1UL << MDMA_CISR_TCIF_Pos) /*!< 0x00000010 */
  11037. #define MDMA_CISR_TCIF MDMA_CISR_TCIF_Msk /*!< Channel x buffer transfer complete interrupt flag */
  11038. #define MDMA_CISR_CRQA_Pos (16U)
  11039. #define MDMA_CISR_CRQA_Msk (0x1UL << MDMA_CISR_CRQA_Pos) /*!< 0x00010000 */
  11040. #define MDMA_CISR_CRQA MDMA_CISR_CRQA_Msk /*!< Channel x ReQest Active flag */
  11041. /******************** Bit definition for MDMA_CxIFCR register ****************/
  11042. #define MDMA_CIFCR_CTEIF_Pos (0U)
  11043. #define MDMA_CIFCR_CTEIF_Msk (0x1UL << MDMA_CIFCR_CTEIF_Pos) /*!< 0x00000001 */
  11044. #define MDMA_CIFCR_CTEIF MDMA_CIFCR_CTEIF_Msk /*!< Channel x clear transfer error interrupt flag */
  11045. #define MDMA_CIFCR_CCTCIF_Pos (1U)
  11046. #define MDMA_CIFCR_CCTCIF_Msk (0x1UL << MDMA_CIFCR_CCTCIF_Pos) /*!< 0x00000002 */
  11047. #define MDMA_CIFCR_CCTCIF MDMA_CIFCR_CCTCIF_Msk /*!< Clear Channel transfer complete interrupt flag for channel x */
  11048. #define MDMA_CIFCR_CBRTIF_Pos (2U)
  11049. #define MDMA_CIFCR_CBRTIF_Msk (0x1UL << MDMA_CIFCR_CBRTIF_Pos) /*!< 0x00000004 */
  11050. #define MDMA_CIFCR_CBRTIF MDMA_CIFCR_CBRTIF_Msk /*!< Channel x clear block repeat transfer complete interrupt flag */
  11051. #define MDMA_CIFCR_CBTIF_Pos (3U)
  11052. #define MDMA_CIFCR_CBTIF_Msk (0x1UL << MDMA_CIFCR_CBTIF_Pos) /*!< 0x00000008 */
  11053. #define MDMA_CIFCR_CBTIF MDMA_CIFCR_CBTIF_Msk /*!< Channel x Clear block transfer complete interrupt flag */
  11054. #define MDMA_CIFCR_CLTCIF_Pos (4U)
  11055. #define MDMA_CIFCR_CLTCIF_Msk (0x1UL << MDMA_CIFCR_CLTCIF_Pos) /*!< 0x00000010 */
  11056. #define MDMA_CIFCR_CLTCIF MDMA_CIFCR_CLTCIF_Msk /*!< CLear Transfer buffer Complete Interrupt Flag for channel */
  11057. /******************** Bit definition for MDMA_CxESR register ****************/
  11058. #define MDMA_CESR_TEA_Pos (0U)
  11059. #define MDMA_CESR_TEA_Msk (0x7FUL << MDMA_CESR_TEA_Pos) /*!< 0x0000007F */
  11060. #define MDMA_CESR_TEA MDMA_CESR_TEA_Msk /*!< Transfer Error Address */
  11061. #define MDMA_CESR_TED_Pos (7U)
  11062. #define MDMA_CESR_TED_Msk (0x1UL << MDMA_CESR_TED_Pos) /*!< 0x00000080 */
  11063. #define MDMA_CESR_TED MDMA_CESR_TED_Msk /*!< Transfer Error Direction */
  11064. #define MDMA_CESR_TELD_Pos (8U)
  11065. #define MDMA_CESR_TELD_Msk (0x1UL << MDMA_CESR_TELD_Pos) /*!< 0x00000100 */
  11066. #define MDMA_CESR_TELD MDMA_CESR_TELD_Msk /*!< Transfer Error Link Data */
  11067. #define MDMA_CESR_TEMD_Pos (9U)
  11068. #define MDMA_CESR_TEMD_Msk (0x1UL << MDMA_CESR_TEMD_Pos) /*!< 0x00000200 */
  11069. #define MDMA_CESR_TEMD MDMA_CESR_TEMD_Msk /*!< Transfer Error Mask Data */
  11070. #define MDMA_CESR_ASE_Pos (10U)
  11071. #define MDMA_CESR_ASE_Msk (0x1UL << MDMA_CESR_ASE_Pos) /*!< 0x00000400 */
  11072. #define MDMA_CESR_ASE MDMA_CESR_ASE_Msk /*!< Address/Size Error */
  11073. #define MDMA_CESR_BSE_Pos (11U)
  11074. #define MDMA_CESR_BSE_Msk (0x1UL << MDMA_CESR_BSE_Pos) /*!< 0x00000800 */
  11075. #define MDMA_CESR_BSE MDMA_CESR_BSE_Msk /*!< Block Size Error */
  11076. /******************** Bit definition for MDMA_CxCR register ****************/
  11077. #define MDMA_CCR_EN_Pos (0U)
  11078. #define MDMA_CCR_EN_Msk (0x1UL << MDMA_CCR_EN_Pos) /*!< 0x00000001 */
  11079. #define MDMA_CCR_EN MDMA_CCR_EN_Msk /*!< Channel enable / flag channel ready when read low */
  11080. #define MDMA_CCR_TEIE_Pos (1U)
  11081. #define MDMA_CCR_TEIE_Msk (0x1UL << MDMA_CCR_TEIE_Pos) /*!< 0x00000002 */
  11082. #define MDMA_CCR_TEIE MDMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */
  11083. #define MDMA_CCR_CTCIE_Pos (2U)
  11084. #define MDMA_CCR_CTCIE_Msk (0x1UL << MDMA_CCR_CTCIE_Pos) /*!< 0x00000004 */
  11085. #define MDMA_CCR_CTCIE MDMA_CCR_CTCIE_Msk /*!< Channel Transfer Complete interrupt enable */
  11086. #define MDMA_CCR_BRTIE_Pos (3U)
  11087. #define MDMA_CCR_BRTIE_Msk (0x1UL << MDMA_CCR_BRTIE_Pos) /*!< 0x00000008 */
  11088. #define MDMA_CCR_BRTIE MDMA_CCR_BRTIE_Msk /*!< Block Repeat transfer interrupt enable */
  11089. #define MDMA_CCR_BTIE_Pos (4U)
  11090. #define MDMA_CCR_BTIE_Msk (0x1UL << MDMA_CCR_BTIE_Pos) /*!< 0x00000010 */
  11091. #define MDMA_CCR_BTIE MDMA_CCR_BTIE_Msk /*!< Block Transfer interrupt enable */
  11092. #define MDMA_CCR_TCIE_Pos (5U)
  11093. #define MDMA_CCR_TCIE_Msk (0x1UL << MDMA_CCR_TCIE_Pos) /*!< 0x00000020 */
  11094. #define MDMA_CCR_TCIE MDMA_CCR_TCIE_Msk /*!< buffer Transfer Complete interrupt enable */
  11095. #define MDMA_CCR_PL_Pos (6U)
  11096. #define MDMA_CCR_PL_Msk (0x3UL << MDMA_CCR_PL_Pos) /*!< 0x000000C0 */
  11097. #define MDMA_CCR_PL MDMA_CCR_PL_Msk /*!< Priority level */
  11098. #define MDMA_CCR_PL_0 (0x1UL << MDMA_CCR_PL_Pos) /*!< 0x00000040 */
  11099. #define MDMA_CCR_PL_1 (0x2UL << MDMA_CCR_PL_Pos) /*!< 0x00000080 */
  11100. #define MDMA_CCR_BEX_Pos (12U)
  11101. #define MDMA_CCR_BEX_Msk (0x1UL << MDMA_CCR_BEX_Pos) /*!< 0x00001000 */
  11102. #define MDMA_CCR_BEX MDMA_CCR_BEX_Msk /*!< Byte Endianess eXchange */
  11103. #define MDMA_CCR_HEX_Pos (13U)
  11104. #define MDMA_CCR_HEX_Msk (0x1UL << MDMA_CCR_HEX_Pos) /*!< 0x00002000 */
  11105. #define MDMA_CCR_HEX MDMA_CCR_HEX_Msk /*!< Half word Endianess eXchange */
  11106. #define MDMA_CCR_WEX_Pos (14U)
  11107. #define MDMA_CCR_WEX_Msk (0x1UL << MDMA_CCR_WEX_Pos) /*!< 0x00004000 */
  11108. #define MDMA_CCR_WEX MDMA_CCR_WEX_Msk /*!< Word Endianess eXchange */
  11109. #define MDMA_CCR_SWRQ_Pos (16U)
  11110. #define MDMA_CCR_SWRQ_Msk (0x1UL << MDMA_CCR_SWRQ_Pos) /*!< 0x00010000 */
  11111. #define MDMA_CCR_SWRQ MDMA_CCR_SWRQ_Msk /*!< SW ReQuest */
  11112. /******************** Bit definition for MDMA_CxTCR register ****************/
  11113. #define MDMA_CTCR_SINC_Pos (0U)
  11114. #define MDMA_CTCR_SINC_Msk (0x3UL << MDMA_CTCR_SINC_Pos) /*!< 0x00000003 */
  11115. #define MDMA_CTCR_SINC MDMA_CTCR_SINC_Msk /*!< Source increment mode */
  11116. #define MDMA_CTCR_SINC_0 (0x1UL << MDMA_CTCR_SINC_Pos) /*!< 0x00000001 */
  11117. #define MDMA_CTCR_SINC_1 (0x2UL << MDMA_CTCR_SINC_Pos) /*!< 0x00000002 */
  11118. #define MDMA_CTCR_DINC_Pos (2U)
  11119. #define MDMA_CTCR_DINC_Msk (0x3UL << MDMA_CTCR_DINC_Pos) /*!< 0x0000000C */
  11120. #define MDMA_CTCR_DINC MDMA_CTCR_DINC_Msk /*!< Source increment mode */
  11121. #define MDMA_CTCR_DINC_0 (0x1UL << MDMA_CTCR_DINC_Pos) /*!< 0x00000004 */
  11122. #define MDMA_CTCR_DINC_1 (0x2UL << MDMA_CTCR_DINC_Pos) /*!< 0x00000008 */
  11123. #define MDMA_CTCR_SSIZE_Pos (4U)
  11124. #define MDMA_CTCR_SSIZE_Msk (0x3UL << MDMA_CTCR_SSIZE_Pos) /*!< 0x00000030 */
  11125. #define MDMA_CTCR_SSIZE MDMA_CTCR_SSIZE_Msk /*!< Source data size */
  11126. #define MDMA_CTCR_SSIZE_0 (0x1UL << MDMA_CTCR_SSIZE_Pos) /*!< 0x00000010 */
  11127. #define MDMA_CTCR_SSIZE_1 (0x2UL << MDMA_CTCR_SSIZE_Pos) /*!< 0x00000020 */
  11128. #define MDMA_CTCR_DSIZE_Pos (6U)
  11129. #define MDMA_CTCR_DSIZE_Msk (0x3UL << MDMA_CTCR_DSIZE_Pos) /*!< 0x000000C0 */
  11130. #define MDMA_CTCR_DSIZE MDMA_CTCR_DSIZE_Msk /*!< Destination data size */
  11131. #define MDMA_CTCR_DSIZE_0 (0x1UL << MDMA_CTCR_DSIZE_Pos) /*!< 0x00000040 */
  11132. #define MDMA_CTCR_DSIZE_1 (0x2UL << MDMA_CTCR_DSIZE_Pos) /*!< 0x00000080 */
  11133. #define MDMA_CTCR_SINCOS_Pos (8U)
  11134. #define MDMA_CTCR_SINCOS_Msk (0x3UL << MDMA_CTCR_SINCOS_Pos) /*!< 0x00000300 */
  11135. #define MDMA_CTCR_SINCOS MDMA_CTCR_SINCOS_Msk /*!< Source increment offset size */
  11136. #define MDMA_CTCR_SINCOS_0 (0x1UL << MDMA_CTCR_SINCOS_Pos) /*!< 0x00000100 */
  11137. #define MDMA_CTCR_SINCOS_1 (0x2UL << MDMA_CTCR_SINCOS_Pos) /*!< 0x00000200 */
  11138. #define MDMA_CTCR_DINCOS_Pos (10U)
  11139. #define MDMA_CTCR_DINCOS_Msk (0x3UL << MDMA_CTCR_DINCOS_Pos) /*!< 0x00000C00 */
  11140. #define MDMA_CTCR_DINCOS MDMA_CTCR_DINCOS_Msk /*!< Destination increment offset size */
  11141. #define MDMA_CTCR_DINCOS_0 (0x1UL << MDMA_CTCR_DINCOS_Pos) /*!< 0x00000400 */
  11142. #define MDMA_CTCR_DINCOS_1 (0x2UL << MDMA_CTCR_DINCOS_Pos) /*!< 0x00000800 */
  11143. #define MDMA_CTCR_SBURST_Pos (12U)
  11144. #define MDMA_CTCR_SBURST_Msk (0x7UL << MDMA_CTCR_SBURST_Pos) /*!< 0x00007000 */
  11145. #define MDMA_CTCR_SBURST MDMA_CTCR_SBURST_Msk /*!< Source burst transfer configuration */
  11146. #define MDMA_CTCR_SBURST_0 (0x1UL << MDMA_CTCR_SBURST_Pos) /*!< 0x00001000 */
  11147. #define MDMA_CTCR_SBURST_1 (0x2UL << MDMA_CTCR_SBURST_Pos) /*!< 0x00002000 */
  11148. #define MDMA_CTCR_SBURST_2 (0x4UL << MDMA_CTCR_SBURST_Pos) /*!< 0x00004000 */
  11149. #define MDMA_CTCR_DBURST_Pos (15U)
  11150. #define MDMA_CTCR_DBURST_Msk (0x7UL << MDMA_CTCR_DBURST_Pos) /*!< 0x00038000 */
  11151. #define MDMA_CTCR_DBURST MDMA_CTCR_DBURST_Msk /*!< Destination burst transfer configuration */
  11152. #define MDMA_CTCR_DBURST_0 (0x1UL << MDMA_CTCR_DBURST_Pos) /*!< 0x00008000 */
  11153. #define MDMA_CTCR_DBURST_1 (0x2UL << MDMA_CTCR_DBURST_Pos) /*!< 0x00010000 */
  11154. #define MDMA_CTCR_DBURST_2 (0x4UL << MDMA_CTCR_DBURST_Pos) /*!< 0x00020000 */
  11155. #define MDMA_CTCR_TLEN_Pos (18U)
  11156. #define MDMA_CTCR_TLEN_Msk (0x7FUL << MDMA_CTCR_TLEN_Pos) /*!< 0x01FC0000 */
  11157. #define MDMA_CTCR_TLEN MDMA_CTCR_TLEN_Msk /*!< buffer Transfer Length (number of bytes - 1) */
  11158. #define MDMA_CTCR_PKE_Pos (25U)
  11159. #define MDMA_CTCR_PKE_Msk (0x1UL << MDMA_CTCR_PKE_Pos) /*!< 0x02000000 */
  11160. #define MDMA_CTCR_PKE MDMA_CTCR_PKE_Msk /*!< PacK Enable */
  11161. #define MDMA_CTCR_PAM_Pos (26U)
  11162. #define MDMA_CTCR_PAM_Msk (0x3UL << MDMA_CTCR_PAM_Pos) /*!< 0x0C000000 */
  11163. #define MDMA_CTCR_PAM MDMA_CTCR_PAM_Msk /*!< Padding/Alignement Mode */
  11164. #define MDMA_CTCR_PAM_0 (0x1UL << MDMA_CTCR_PAM_Pos) /*!< 0x4000000 */
  11165. #define MDMA_CTCR_PAM_1 (0x2UL << MDMA_CTCR_PAM_Pos) /*!< 0x8000000 */
  11166. #define MDMA_CTCR_TRGM_Pos (28U)
  11167. #define MDMA_CTCR_TRGM_Msk (0x3UL << MDMA_CTCR_TRGM_Pos) /*!< 0x30000000 */
  11168. #define MDMA_CTCR_TRGM MDMA_CTCR_TRGM_Msk /*!< Trigger Mode */
  11169. #define MDMA_CTCR_TRGM_0 (0x1UL << MDMA_CTCR_TRGM_Pos) /*!< 0x10000000 */
  11170. #define MDMA_CTCR_TRGM_1 (0x2UL << MDMA_CTCR_TRGM_Pos) /*!< 0x20000000 */
  11171. #define MDMA_CTCR_SWRM_Pos (30U)
  11172. #define MDMA_CTCR_SWRM_Msk (0x1UL << MDMA_CTCR_SWRM_Pos) /*!< 0x40000000 */
  11173. #define MDMA_CTCR_SWRM MDMA_CTCR_SWRM_Msk /*!< SW Request Mode */
  11174. #define MDMA_CTCR_BWM_Pos (31U)
  11175. #define MDMA_CTCR_BWM_Msk (0x1UL << MDMA_CTCR_BWM_Pos) /*!< 0x80000000 */
  11176. #define MDMA_CTCR_BWM MDMA_CTCR_BWM_Msk /*!< Bufferable Write Mode */
  11177. /******************** Bit definition for MDMA_CxBNDTR register ****************/
  11178. #define MDMA_CBNDTR_BNDT_Pos (0U)
  11179. #define MDMA_CBNDTR_BNDT_Msk (0x1FFFFUL << MDMA_CBNDTR_BNDT_Pos) /*!< 0x0001FFFF */
  11180. #define MDMA_CBNDTR_BNDT MDMA_CBNDTR_BNDT_Msk /*!< Block Number of data bytes to transfer */
  11181. #define MDMA_CBNDTR_BRSUM_Pos (18U)
  11182. #define MDMA_CBNDTR_BRSUM_Msk (0x1UL << MDMA_CBNDTR_BRSUM_Pos) /*!< 0x00040000 */
  11183. #define MDMA_CBNDTR_BRSUM MDMA_CBNDTR_BRSUM_Msk /*!< Block Repeat Source address Update Mode */
  11184. #define MDMA_CBNDTR_BRDUM_Pos (19U)
  11185. #define MDMA_CBNDTR_BRDUM_Msk (0x1UL << MDMA_CBNDTR_BRDUM_Pos) /*!< 0x00080000 */
  11186. #define MDMA_CBNDTR_BRDUM MDMA_CBNDTR_BRDUM_Msk /*!< Block Repeat Destination address Update Mode */
  11187. #define MDMA_CBNDTR_BRC_Pos (20U)
  11188. #define MDMA_CBNDTR_BRC_Msk (0xFFFUL << MDMA_CBNDTR_BRC_Pos) /*!< 0xFFF00000 */
  11189. #define MDMA_CBNDTR_BRC MDMA_CBNDTR_BRC_Msk /*!< Block Repeat Count */
  11190. /******************** Bit definition for MDMA_CxSAR register ****************/
  11191. #define MDMA_CSAR_SAR_Pos (0U)
  11192. #define MDMA_CSAR_SAR_Msk (0xFFFFFFFFUL << MDMA_CSAR_SAR_Pos) /*!< 0xFFFFFFFF */
  11193. #define MDMA_CSAR_SAR MDMA_CSAR_SAR_Msk /*!< Source address */
  11194. /******************** Bit definition for MDMA_CxDAR register ****************/
  11195. #define MDMA_CDAR_DAR_Pos (0U)
  11196. #define MDMA_CDAR_DAR_Msk (0xFFFFFFFFUL << MDMA_CDAR_DAR_Pos) /*!< 0xFFFFFFFF */
  11197. #define MDMA_CDAR_DAR MDMA_CDAR_DAR_Msk /*!< Destination address */
  11198. /******************** Bit definition for MDMA_CxBRUR ************************/
  11199. #define MDMA_CBRUR_SUV_Pos (0U)
  11200. #define MDMA_CBRUR_SUV_Msk (0xFFFFUL << MDMA_CBRUR_SUV_Pos) /*!< 0x0000FFFF */
  11201. #define MDMA_CBRUR_SUV MDMA_CBRUR_SUV_Msk /*!< Source address Update Value */
  11202. #define MDMA_CBRUR_DUV_Pos (16U)
  11203. #define MDMA_CBRUR_DUV_Msk (0xFFFFUL << MDMA_CBRUR_DUV_Pos) /*!< 0xFFFF0000 */
  11204. #define MDMA_CBRUR_DUV MDMA_CBRUR_DUV_Msk /*!< Destination address Update Value */
  11205. /******************** Bit definition for MDMA_CxLAR *************************/
  11206. #define MDMA_CLAR_LAR_Pos (0U)
  11207. #define MDMA_CLAR_LAR_Msk (0xFFFFFFFFUL << MDMA_CLAR_LAR_Pos) /*!< 0xFFFFFFFF */
  11208. #define MDMA_CLAR_LAR MDMA_CLAR_LAR_Msk /*!< Link Address Register */
  11209. /******************** Bit definition for MDMA_CxTBR) ************************/
  11210. #define MDMA_CTBR_TSEL_Pos (0U)
  11211. #define MDMA_CTBR_TSEL_Msk (0xFFUL << MDMA_CTBR_TSEL_Pos) /*!< 0x000000FF */
  11212. #define MDMA_CTBR_TSEL MDMA_CTBR_TSEL_Msk /*!< Trigger SELection */
  11213. #define MDMA_CTBR_SBUS_Pos (16U)
  11214. #define MDMA_CTBR_SBUS_Msk (0x1UL << MDMA_CTBR_SBUS_Pos) /*!< 0x00010000 */
  11215. #define MDMA_CTBR_SBUS MDMA_CTBR_SBUS_Msk /*!< Source BUS select */
  11216. #define MDMA_CTBR_DBUS_Pos (17U)
  11217. #define MDMA_CTBR_DBUS_Msk (0x1UL << MDMA_CTBR_DBUS_Pos) /*!< 0x00020000 */
  11218. #define MDMA_CTBR_DBUS MDMA_CTBR_DBUS_Msk /*!< Destination BUS select */
  11219. /******************** Bit definition for MDMA_CxMAR) ************************/
  11220. #define MDMA_CMAR_MAR_Pos (0U)
  11221. #define MDMA_CMAR_MAR_Msk (0xFFFFFFFFUL << MDMA_CMAR_MAR_Pos) /*!< 0xFFFFFFFF */
  11222. #define MDMA_CMAR_MAR MDMA_CMAR_MAR_Msk /*!< Mask address */
  11223. /******************** Bit definition for MDMA_CxMDR) ************************/
  11224. #define MDMA_CMDR_MDR_Pos (0U)
  11225. #define MDMA_CMDR_MDR_Msk (0xFFFFFFFFUL << MDMA_CMDR_MDR_Pos) /*!< 0xFFFFFFFF */
  11226. #define MDMA_CMDR_MDR MDMA_CMDR_MDR_Msk /*!< Mask Data */
  11227. /******************************************************************************/
  11228. /* */
  11229. /* Operational Amplifier (OPAMP) */
  11230. /* */
  11231. /******************************************************************************/
  11232. /********************* Bit definition for OPAMPx_CSR register ***************/
  11233. #define OPAMP_CSR_OPAMPxEN_Pos (0U)
  11234. #define OPAMP_CSR_OPAMPxEN_Msk (0x1UL << OPAMP_CSR_OPAMPxEN_Pos) /*!< 0x00000001 */
  11235. #define OPAMP_CSR_OPAMPxEN OPAMP_CSR_OPAMPxEN_Msk /*!< OPAMP enable */
  11236. #define OPAMP_CSR_FORCEVP_Pos (1U)
  11237. #define OPAMP_CSR_FORCEVP_Msk (0x1UL << OPAMP_CSR_FORCEVP_Pos) /*!< 0x00000002 */
  11238. #define OPAMP_CSR_FORCEVP OPAMP_CSR_FORCEVP_Msk /*!< Force internal reference on VP */
  11239. #define OPAMP_CSR_VPSEL_Pos (2U)
  11240. #define OPAMP_CSR_VPSEL_Msk (0x3UL << OPAMP_CSR_VPSEL_Pos) /*!< 0x0000000C */
  11241. #define OPAMP_CSR_VPSEL OPAMP_CSR_VPSEL_Msk /*!< Non inverted input selection */
  11242. #define OPAMP_CSR_VPSEL_0 (0x1UL << OPAMP_CSR_VPSEL_Pos) /*!< 0x00000004 */
  11243. #define OPAMP_CSR_VPSEL_1 (0x2UL << OPAMP_CSR_VPSEL_Pos) /*!< 0x00000008 */
  11244. #define OPAMP_CSR_VMSEL_Pos (5U)
  11245. #define OPAMP_CSR_VMSEL_Msk (0x3UL << OPAMP_CSR_VMSEL_Pos) /*!< 0x00000060 */
  11246. #define OPAMP_CSR_VMSEL OPAMP_CSR_VMSEL_Msk /*!< Inverting input selection */
  11247. #define OPAMP_CSR_VMSEL_0 (0x1UL << OPAMP_CSR_VMSEL_Pos) /*!< 0x00000020 */
  11248. #define OPAMP_CSR_VMSEL_1 (0x2UL << OPAMP_CSR_VMSEL_Pos) /*!< 0x00000040 */
  11249. #define OPAMP_CSR_OPAHSM_Pos (8U)
  11250. #define OPAMP_CSR_OPAHSM_Msk (0x1UL << OPAMP_CSR_OPAHSM_Pos) /*!< 0x00000100 */
  11251. #define OPAMP_CSR_OPAHSM OPAMP_CSR_OPAHSM_Msk /*!< Operational amplifier high speed mode */
  11252. #define OPAMP_CSR_CALON_Pos (11U)
  11253. #define OPAMP_CSR_CALON_Msk (0x1UL << OPAMP_CSR_CALON_Pos) /*!< 0x00000800 */
  11254. #define OPAMP_CSR_CALON OPAMP_CSR_CALON_Msk /*!< Calibration mode enable */
  11255. #define OPAMP_CSR_CALSEL_Pos (12U)
  11256. #define OPAMP_CSR_CALSEL_Msk (0x3UL << OPAMP_CSR_CALSEL_Pos) /*!< 0x00003000 */
  11257. #define OPAMP_CSR_CALSEL OPAMP_CSR_CALSEL_Msk /*!< Calibration selection */
  11258. #define OPAMP_CSR_CALSEL_0 (0x1UL << OPAMP_CSR_CALSEL_Pos) /*!< 0x00001000 */
  11259. #define OPAMP_CSR_CALSEL_1 (0x2UL << OPAMP_CSR_CALSEL_Pos) /*!< 0x00002000 */
  11260. #define OPAMP_CSR_PGGAIN_Pos (14U)
  11261. #define OPAMP_CSR_PGGAIN_Msk (0xFUL << OPAMP_CSR_PGGAIN_Pos) /*!< 0x0003C000 */
  11262. #define OPAMP_CSR_PGGAIN OPAMP_CSR_PGGAIN_Msk /*!< Operational amplifier Programmable amplifier gain value */
  11263. #define OPAMP_CSR_PGGAIN_0 (0x1UL << OPAMP_CSR_PGGAIN_Pos) /*!< 0x00004000 */
  11264. #define OPAMP_CSR_PGGAIN_1 (0x2UL << OPAMP_CSR_PGGAIN_Pos) /*!< 0x00008000 */
  11265. #define OPAMP_CSR_PGGAIN_2 (0x4UL << OPAMP_CSR_PGGAIN_Pos) /*!< 0x00010000 */
  11266. #define OPAMP_CSR_PGGAIN_3 (0x8UL << OPAMP_CSR_PGGAIN_Pos) /*!< 0x00020000 */
  11267. #define OPAMP_CSR_USERTRIM_Pos (18U)
  11268. #define OPAMP_CSR_USERTRIM_Msk (0x1UL << OPAMP_CSR_USERTRIM_Pos) /*!< 0x00040000 */
  11269. #define OPAMP_CSR_USERTRIM OPAMP_CSR_USERTRIM_Msk /*!< User trimming enable */
  11270. #define OPAMP_CSR_TSTREF_Pos (29U)
  11271. #define OPAMP_CSR_TSTREF_Msk (0x1UL << OPAMP_CSR_TSTREF_Pos) /*!< 0x20000000 */
  11272. #define OPAMP_CSR_TSTREF OPAMP_CSR_TSTREF_Msk /*!< OpAmp calibration reference voltage output control */
  11273. #define OPAMP_CSR_CALOUT_Pos (30U)
  11274. #define OPAMP_CSR_CALOUT_Msk (0x1UL << OPAMP_CSR_CALOUT_Pos) /*!< 0x40000000 */
  11275. #define OPAMP_CSR_CALOUT OPAMP_CSR_CALOUT_Msk /*!< Operational amplifier calibration output */
  11276. /********************* Bit definition for OPAMP1_CSR register ***************/
  11277. #define OPAMP1_CSR_OPAEN_Pos (0U)
  11278. #define OPAMP1_CSR_OPAEN_Msk (0x1UL << OPAMP1_CSR_OPAEN_Pos) /*!< 0x00000001 */
  11279. #define OPAMP1_CSR_OPAEN OPAMP1_CSR_OPAEN_Msk /*!< Operational amplifier1 Enable */
  11280. #define OPAMP1_CSR_FORCEVP_Pos (1U)
  11281. #define OPAMP1_CSR_FORCEVP_Msk (0x1UL << OPAMP1_CSR_FORCEVP_Pos) /*!< 0x00000002 */
  11282. #define OPAMP1_CSR_FORCEVP OPAMP1_CSR_FORCEVP_Msk /*!< Force internal reference on VP */
  11283. #define OPAMP1_CSR_VPSEL_Pos (2U)
  11284. #define OPAMP1_CSR_VPSEL_Msk (0x3UL << OPAMP1_CSR_VPSEL_Pos) /*!< 0x0000000C */
  11285. #define OPAMP1_CSR_VPSEL OPAMP1_CSR_VPSEL_Msk /*!< Non inverted input selection */
  11286. #define OPAMP1_CSR_VPSEL_0 (0x1UL << OPAMP1_CSR_VPSEL_Pos) /*!< 0x00000004 */
  11287. #define OPAMP1_CSR_VPSEL_1 (0x2UL << OPAMP1_CSR_VPSEL_Pos) /*!< 0x00000008 */
  11288. #define OPAMP1_CSR_VMSEL_Pos (5U)
  11289. #define OPAMP1_CSR_VMSEL_Msk (0x3UL << OPAMP1_CSR_VMSEL_Pos) /*!< 0x00000060 */
  11290. #define OPAMP1_CSR_VMSEL OPAMP1_CSR_VMSEL_Msk /*!< Inverting input selection */
  11291. #define OPAMP1_CSR_VMSEL_0 (0x1UL << OPAMP1_CSR_VMSEL_Pos) /*!< 0x00000020 */
  11292. #define OPAMP1_CSR_VMSEL_1 (0x2UL << OPAMP1_CSR_VMSEL_Pos) /*!< 0x00000040 */
  11293. #define OPAMP1_CSR_OPAHSM_Pos (8U)
  11294. #define OPAMP1_CSR_OPAHSM_Msk (0x1UL << OPAMP1_CSR_OPAHSM_Pos) /*!< 0x00000100 */
  11295. #define OPAMP1_CSR_OPAHSM OPAMP1_CSR_OPAHSM_Msk /*!< Operational amplifier1 high speed mode */
  11296. #define OPAMP1_CSR_CALON_Pos (11U)
  11297. #define OPAMP1_CSR_CALON_Msk (0x1UL << OPAMP1_CSR_CALON_Pos) /*!< 0x00000800 */
  11298. #define OPAMP1_CSR_CALON OPAMP1_CSR_CALON_Msk /*!< Calibration mode enable */
  11299. #define OPAMP1_CSR_CALSEL_Pos (12U)
  11300. #define OPAMP1_CSR_CALSEL_Msk (0x3UL << OPAMP1_CSR_CALSEL_Pos) /*!< 0x00003000 */
  11301. #define OPAMP1_CSR_CALSEL OPAMP1_CSR_CALSEL_Msk /*!< Calibration selection */
  11302. #define OPAMP1_CSR_CALSEL_0 (0x1UL << OPAMP1_CSR_CALSEL_Pos) /*!< 0x00001000 */
  11303. #define OPAMP1_CSR_CALSEL_1 (0x2UL << OPAMP1_CSR_CALSEL_Pos) /*!< 0x00002000 */
  11304. #define OPAMP1_CSR_PGGAIN_Pos (14U)
  11305. #define OPAMP1_CSR_PGGAIN_Msk (0xFUL << OPAMP1_CSR_PGGAIN_Pos) /*!< 0x0003C000 */
  11306. #define OPAMP1_CSR_PGGAIN OPAMP1_CSR_PGGAIN_Msk /*!< Operational amplifier1 Programmable amplifier gain value */
  11307. #define OPAMP1_CSR_PGGAIN_0 (0x1UL << OPAMP1_CSR_PGGAIN_Pos) /*!< 0x00004000 */
  11308. #define OPAMP1_CSR_PGGAIN_1 (0x2UL << OPAMP1_CSR_PGGAIN_Pos) /*!< 0x00008000 */
  11309. #define OPAMP1_CSR_PGGAIN_2 (0x4UL << OPAMP1_CSR_PGGAIN_Pos) /*!< 0x00010000 */
  11310. #define OPAMP1_CSR_PGGAIN_3 (0x8UL << OPAMP1_CSR_PGGAIN_Pos) /*!< 0x00020000 */
  11311. #define OPAMP1_CSR_USERTRIM_Pos (18U)
  11312. #define OPAMP1_CSR_USERTRIM_Msk (0x1UL << OPAMP1_CSR_USERTRIM_Pos) /*!< 0x00040000 */
  11313. #define OPAMP1_CSR_USERTRIM OPAMP1_CSR_USERTRIM_Msk /*!< User trimming enable */
  11314. #define OPAMP1_CSR_TSTREF_Pos (29U)
  11315. #define OPAMP1_CSR_TSTREF_Msk (0x1UL << OPAMP1_CSR_TSTREF_Pos) /*!< 0x20000000 */
  11316. #define OPAMP1_CSR_TSTREF OPAMP1_CSR_TSTREF_Msk /*!< OpAmp calibration reference voltage output control */
  11317. #define OPAMP1_CSR_CALOUT_Pos (30U)
  11318. #define OPAMP1_CSR_CALOUT_Msk (0x1UL << OPAMP1_CSR_CALOUT_Pos) /*!< 0x40000000 */
  11319. #define OPAMP1_CSR_CALOUT OPAMP1_CSR_CALOUT_Msk /*!< Operational amplifier1 calibration output */
  11320. /********************* Bit definition for OPAMP2_CSR register ***************/
  11321. #define OPAMP2_CSR_OPAEN_Pos (0U)
  11322. #define OPAMP2_CSR_OPAEN_Msk (0x1UL << OPAMP2_CSR_OPAEN_Pos) /*!< 0x00000001 */
  11323. #define OPAMP2_CSR_OPAEN OPAMP2_CSR_OPAEN_Msk /*!< Operational amplifier2 Enable */
  11324. #define OPAMP2_CSR_FORCEVP_Pos (1U)
  11325. #define OPAMP2_CSR_FORCEVP_Msk (0x1UL << OPAMP2_CSR_FORCEVP_Pos) /*!< 0x00000002 */
  11326. #define OPAMP2_CSR_FORCEVP OPAMP2_CSR_FORCEVP_Msk /*!< Force internal reference on VP */
  11327. #define OPAMP2_CSR_VPSEL_Pos (2U)
  11328. #define OPAMP2_CSR_VPSEL_Msk (0x3UL << OPAMP2_CSR_VPSEL_Pos) /*!< 0x0000000C */
  11329. #define OPAMP2_CSR_VPSEL OPAMP2_CSR_VPSEL_Msk /*!< Non inverted input selection */
  11330. #define OPAMP2_CSR_VPSEL_0 (0x1UL << OPAMP2_CSR_VPSEL_Pos) /*!< 0x00000004 */
  11331. #define OPAMP2_CSR_VPSEL_1 (0x2UL << OPAMP2_CSR_VPSEL_Pos) /*!< 0x00000008 */
  11332. #define OPAMP2_CSR_VMSEL_Pos (5U)
  11333. #define OPAMP2_CSR_VMSEL_Msk (0x3UL << OPAMP2_CSR_VMSEL_Pos) /*!< 0x00000060 */
  11334. #define OPAMP2_CSR_VMSEL OPAMP2_CSR_VMSEL_Msk /*!< Inverting input selection */
  11335. #define OPAMP2_CSR_VMSEL_0 (0x1UL << OPAMP2_CSR_VMSEL_Pos) /*!< 0x00000020 */
  11336. #define OPAMP2_CSR_VMSEL_1 (0x2UL << OPAMP2_CSR_VMSEL_Pos) /*!< 0x00000040 */
  11337. #define OPAMP2_CSR_OPAHSM_Pos (8U)
  11338. #define OPAMP2_CSR_OPAHSM_Msk (0x1UL << OPAMP2_CSR_OPAHSM_Pos) /*!< 0x00000100 */
  11339. #define OPAMP2_CSR_OPAHSM OPAMP2_CSR_OPAHSM_Msk /*!< Operational amplifier2 high speed mode */
  11340. #define OPAMP2_CSR_CALON_Pos (11U)
  11341. #define OPAMP2_CSR_CALON_Msk (0x1UL << OPAMP2_CSR_CALON_Pos) /*!< 0x00000800 */
  11342. #define OPAMP2_CSR_CALON OPAMP2_CSR_CALON_Msk /*!< Calibration mode enable */
  11343. #define OPAMP2_CSR_CALSEL_Pos (12U)
  11344. #define OPAMP2_CSR_CALSEL_Msk (0x3UL << OPAMP2_CSR_CALSEL_Pos) /*!< 0x00003000 */
  11345. #define OPAMP2_CSR_CALSEL OPAMP2_CSR_CALSEL_Msk /*!< Calibration selection */
  11346. #define OPAMP2_CSR_CALSEL_0 (0x1UL << OPAMP2_CSR_CALSEL_Pos) /*!< 0x00001000 */
  11347. #define OPAMP2_CSR_CALSEL_1 (0x2UL << OPAMP2_CSR_CALSEL_Pos) /*!< 0x00002000 */
  11348. #define OPAMP2_CSR_PGGAIN_Pos (14U)
  11349. #define OPAMP2_CSR_PGGAIN_Msk (0xFUL << OPAMP2_CSR_PGGAIN_Pos) /*!< 0x0003C000 */
  11350. #define OPAMP2_CSR_PGGAIN OPAMP2_CSR_PGGAIN_Msk /*!< Operational amplifier2 Programmable amplifier gain value */
  11351. #define OPAMP2_CSR_PGGAIN_0 (0x1UL << OPAMP2_CSR_PGGAIN_Pos) /*!< 0x00004000 */
  11352. #define OPAMP2_CSR_PGGAIN_1 (0x2UL << OPAMP2_CSR_PGGAIN_Pos) /*!< 0x00008000 */
  11353. #define OPAMP2_CSR_PGGAIN_2 (0x4UL << OPAMP2_CSR_PGGAIN_Pos) /*!< 0x00010000 */
  11354. #define OPAMP2_CSR_PGGAIN_3 (0x8UL << OPAMP2_CSR_PGGAIN_Pos) /*!< 0x00020000 */
  11355. #define OPAMP2_CSR_USERTRIM_Pos (18U)
  11356. #define OPAMP2_CSR_USERTRIM_Msk (0x1UL << OPAMP2_CSR_USERTRIM_Pos) /*!< 0x00040000 */
  11357. #define OPAMP2_CSR_USERTRIM OPAMP2_CSR_USERTRIM_Msk /*!< User trimming enable */
  11358. #define OPAMP2_CSR_TSTREF_Pos (29U)
  11359. #define OPAMP2_CSR_TSTREF_Msk (0x1UL << OPAMP2_CSR_TSTREF_Pos) /*!< 0x20000000 */
  11360. #define OPAMP2_CSR_TSTREF OPAMP2_CSR_TSTREF_Msk /*!< OpAmp calibration reference voltage output control */
  11361. #define OPAMP2_CSR_CALOUT_Pos (30U)
  11362. #define OPAMP2_CSR_CALOUT_Msk (0x1UL << OPAMP2_CSR_CALOUT_Pos) /*!< 0x40000000 */
  11363. #define OPAMP2_CSR_CALOUT OPAMP2_CSR_CALOUT_Msk /*!< Operational amplifier2 calibration output */
  11364. /******************* Bit definition for OPAMP_OTR register ******************/
  11365. #define OPAMP_OTR_TRIMOFFSETN_Pos (0U)
  11366. #define OPAMP_OTR_TRIMOFFSETN_Msk (0x1FUL << OPAMP_OTR_TRIMOFFSETN_Pos) /*!< 0x0000001F */
  11367. #define OPAMP_OTR_TRIMOFFSETN OPAMP_OTR_TRIMOFFSETN_Msk /*!< Trim for NMOS differential pairs */
  11368. #define OPAMP_OTR_TRIMOFFSETP_Pos (8U)
  11369. #define OPAMP_OTR_TRIMOFFSETP_Msk (0x1FUL << OPAMP_OTR_TRIMOFFSETP_Pos) /*!< 0x00001F00 */
  11370. #define OPAMP_OTR_TRIMOFFSETP OPAMP_OTR_TRIMOFFSETP_Msk /*!< Trim for PMOS differential pairs */
  11371. /******************* Bit definition for OPAMP1_OTR register ******************/
  11372. #define OPAMP1_OTR_TRIMOFFSETN_Pos (0U)
  11373. #define OPAMP1_OTR_TRIMOFFSETN_Msk (0x1FUL << OPAMP1_OTR_TRIMOFFSETN_Pos) /*!< 0x0000001F */
  11374. #define OPAMP1_OTR_TRIMOFFSETN OPAMP1_OTR_TRIMOFFSETN_Msk /*!< Trim for NMOS differential pairs */
  11375. #define OPAMP1_OTR_TRIMOFFSETP_Pos (8U)
  11376. #define OPAMP1_OTR_TRIMOFFSETP_Msk (0x1FUL << OPAMP1_OTR_TRIMOFFSETP_Pos) /*!< 0x00001F00 */
  11377. #define OPAMP1_OTR_TRIMOFFSETP OPAMP1_OTR_TRIMOFFSETP_Msk /*!< Trim for PMOS differential pairs */
  11378. /******************* Bit definition for OPAMP2_OTR register ******************/
  11379. #define OPAMP2_OTR_TRIMOFFSETN_Pos (0U)
  11380. #define OPAMP2_OTR_TRIMOFFSETN_Msk (0x1FUL << OPAMP2_OTR_TRIMOFFSETN_Pos) /*!< 0x0000001F */
  11381. #define OPAMP2_OTR_TRIMOFFSETN OPAMP2_OTR_TRIMOFFSETN_Msk /*!< Trim for NMOS differential pairs */
  11382. #define OPAMP2_OTR_TRIMOFFSETP_Pos (8U)
  11383. #define OPAMP2_OTR_TRIMOFFSETP_Msk (0x1FUL << OPAMP2_OTR_TRIMOFFSETP_Pos) /*!< 0x00001F00 */
  11384. #define OPAMP2_OTR_TRIMOFFSETP OPAMP2_OTR_TRIMOFFSETP_Msk /*!< Trim for PMOS differential pairs */
  11385. /******************* Bit definition for OPAMP_HSOTR register ****************/
  11386. #define OPAMP_HSOTR_TRIMHSOFFSETN_Pos (0U)
  11387. #define OPAMP_HSOTR_TRIMHSOFFSETN_Msk (0x1FUL << OPAMP_HSOTR_TRIMHSOFFSETN_Pos) /*!< 0x0000001F */
  11388. #define OPAMP_HSOTR_TRIMHSOFFSETN OPAMP_HSOTR_TRIMHSOFFSETN_Msk /*!< Trim for NMOS differential pairs */
  11389. #define OPAMP_HSOTR_TRIMHSOFFSETP_Pos (8U)
  11390. #define OPAMP_HSOTR_TRIMHSOFFSETP_Msk (0x1FUL << OPAMP_HSOTR_TRIMHSOFFSETP_Pos) /*!< 0x00001F00 */
  11391. #define OPAMP_HSOTR_TRIMHSOFFSETP OPAMP_HSOTR_TRIMHSOFFSETP_Msk /*!< Trim for PMOS differential pairs */
  11392. /******************* Bit definition for OPAMP1_HSOTR register ****************/
  11393. #define OPAMP1_HSOTR_TRIMHSOFFSETN_Pos (0U)
  11394. #define OPAMP1_HSOTR_TRIMHSOFFSETN_Msk (0x1FUL << OPAMP1_HSOTR_TRIMHSOFFSETN_Pos) /*!< 0x0000001F */
  11395. #define OPAMP1_HSOTR_TRIMHSOFFSETN OPAMP1_HSOTR_TRIMHSOFFSETN_Msk /*!< Trim for NMOS differential pairs */
  11396. #define OPAMP1_HSOTR_TRIMHSOFFSETP_Pos (8U)
  11397. #define OPAMP1_HSOTR_TRIMHSOFFSETP_Msk (0x1FUL << OPAMP1_HSOTR_TRIMHSOFFSETP_Pos) /*!< 0x00001F00 */
  11398. #define OPAMP1_HSOTR_TRIMHSOFFSETP OPAMP1_HSOTR_TRIMHSOFFSETP_Msk /*!< Trim for PMOS differential pairs */
  11399. /******************* Bit definition for OPAMP2_HSOTR register ****************/
  11400. #define OPAMP2_HSOTR_TRIMHSOFFSETN_Pos (0U)
  11401. #define OPAMP2_HSOTR_TRIMHSOFFSETN_Msk (0x1FUL << OPAMP2_HSOTR_TRIMHSOFFSETN_Pos) /*!< 0x0000001F */
  11402. #define OPAMP2_HSOTR_TRIMHSOFFSETN OPAMP2_HSOTR_TRIMHSOFFSETN_Msk /*!< Trim for NMOS differential pairs */
  11403. #define OPAMP2_HSOTR_TRIMHSOFFSETP_Pos (8U)
  11404. #define OPAMP2_HSOTR_TRIMHSOFFSETP_Msk (0x1FUL << OPAMP2_HSOTR_TRIMHSOFFSETP_Pos) /*!< 0x00001F00 */
  11405. #define OPAMP2_HSOTR_TRIMHSOFFSETP OPAMP2_HSOTR_TRIMHSOFFSETP_Msk /*!< Trim for PMOS differential pairs */
  11406. /******************************************************************************/
  11407. /* */
  11408. /* Parallel Synchronous Slave Interface (PSSI ) */
  11409. /* */
  11410. /******************************************************************************/
  11411. /******************** Bit definition for PSSI_CR register *******************/
  11412. #define PSSI_CR_OUTEN_Pos (31U)
  11413. #define PSSI_CR_OUTEN_Msk (0x1UL << PSSI_CR_OUTEN_Pos) /*!< 0x80000000 */
  11414. #define PSSI_CR_OUTEN PSSI_CR_OUTEN_Msk /*!< Data direction selection */
  11415. #define PSSI_CR_DMAEN_Pos (30U)
  11416. #define PSSI_CR_DMAEN_Msk (0x1UL << PSSI_CR_DMAEN_Pos) /*!< 0x40000000 */
  11417. #define PSSI_CR_DMAEN PSSI_CR_DMAEN_Msk /*!< DMA enable */
  11418. #define PSSI_CR_DERDYCFG_Pos (18U)
  11419. #define PSSI_CR_DERDYCFG_Msk (0x7UL << PSSI_CR_DERDYCFG_Pos) /*!< 0x001C0000 */
  11420. #define PSSI_CR_DERDYCFG PSSI_CR_DERDYCFG_Msk /*!< Data enable and ready configuration */
  11421. #define PSSI_CR_ENABLE_Pos (14U)
  11422. #define PSSI_CR_ENABLE_Msk (0x1UL << PSSI_CR_ENABLE_Pos) /*!< 0x00004000 */
  11423. #define PSSI_CR_ENABLE PSSI_CR_ENABLE_Msk /*!< PSSI enable */
  11424. #define PSSI_CR_EDM_Pos (10U)
  11425. #define PSSI_CR_EDM_Msk (0x3UL << PSSI_CR_EDM_Pos) /*!< 0x00000C00 */
  11426. #define PSSI_CR_EDM PSSI_CR_EDM_Msk /*!< Extended data mode */
  11427. #define PSSI_CR_RDYPOL_Pos (8U)
  11428. #define PSSI_CR_RDYPOL_Msk (0x1UL << PSSI_CR_RDYPOL_Pos) /*!< 0x00000C00 */
  11429. #define PSSI_CR_RDYPOL PSSI_CR_RDYPOL_Msk /*!< Ready polarity */
  11430. #define PSSI_CR_DEPOL_Pos (6U)
  11431. #define PSSI_CR_DEPOL_Msk (0x1UL << PSSI_CR_DEPOL_Pos) /*!< 0x00000C00 */
  11432. #define PSSI_CR_DEPOL PSSI_CR_DEPOL_Msk /*!< Data enable polarity */
  11433. #define PSSI_CR_CKPOL_Pos (5U)
  11434. #define PSSI_CR_CKPOL_Msk (0x1UL << PSSI_CR_CKPOL_Pos) /*!< 0x00000C00 */
  11435. #define PSSI_CR_CKPOL PSSI_CR_CKPOL_Msk /*!< Parallel data clock polarity */
  11436. /******************** Bit definition for PSSI_SR register *******************/
  11437. #define PSSI_SR_RTT1B_Pos (3U)
  11438. #define PSSI_SR_RTT1B_Msk (0x1UL << PSSI_SR_RTT1B_Pos) /*!< 0x00000008 */
  11439. #define PSSI_SR_RTT1B PSSI_SR_RTT1B_Msk /*!< Ready to transfer one byte */
  11440. #define PSSI_SR_RTT4B_Pos (2U)
  11441. #define PSSI_SR_RTT4B_Msk (0x1UL << PSSI_SR_RTT4B_Pos) /*!< 0x00000004 */
  11442. #define PSSI_SR_RTT4B PSSI_SR_RTT4B_Msk /*!< Ready to transfer four bytes */
  11443. /******************** Bit definition for PSSI_RIS register *******************/
  11444. #define PSSI_RIS_OVR_RIS_Pos (1U)
  11445. #define PSSI_RIS_OVR_RIS_Msk (0x1UL << PSSI_RIS_OVR_RIS_Pos) /*!< 0x00000002 */
  11446. #define PSSI_RIS_OVR_RIS PSSI_RIS_OVR_RIS_Msk /*!< Data buffer overrun/underrun raw interrupt status */
  11447. /******************** Bit definition for PSSI_IER register *******************/
  11448. #define PSSI_IER_OVR_IE_Pos (1U)
  11449. #define PSSI_IER_OVR_IE_Msk (0x1UL << PSSI_IER_OVR_IE_Pos) /*!< 0x00000002 */
  11450. #define PSSI_IER_OVR_IE PSSI_IER_OVR_IE_Msk /*!< Data buffer overrun/underrun interrupt enable */
  11451. /******************** Bit definition for PSSI_MIS register *******************/
  11452. #define PSSI_MIS_OVR_MIS_Pos (1U)
  11453. #define PSSI_MIS_OVR_MIS_Msk (0x1UL << PSSI_MIS_OVR_MIS_Pos) /*!< 0x00000002 */
  11454. #define PSSI_MIS_OVR_MIS PSSI_MIS_OVR_MIS_Msk /*!< Data buffer overrun/underrun masked interrupt status */
  11455. /******************** Bit definition for PSSI_ICR register *******************/
  11456. #define PSSI_ICR_OVR_ISC_Pos (1U)
  11457. #define PSSI_ICR_OVR_ISC_Msk (0x1UL << PSSI_ICR_OVR_ISC_Pos) /*!< 0x00000002 */
  11458. #define PSSI_ICR_OVR_ISC PSSI_ICR_OVR_ISC_Msk /*!< Data buffer overrun/underrun interrupt status clear */
  11459. /******************** Bit definition for PSSI_DR register *******************/
  11460. #define PSSI_DR_DR_Pos (0U)
  11461. #define PSSI_DR_DR_Msk (0xFFFFFFFFUL << PSSI_DR_DR_Pos) /*!< 0xFFFFFFF */
  11462. #define PSSI_DR_DR PSSI_DR_DR_Msk /*!< Data register */
  11463. /******************************************************************************/
  11464. /* */
  11465. /* On The Fly Decryption */
  11466. /* */
  11467. /******************************************************************************/
  11468. /****************** Bit definition for OTFDEC_CR register ******************/
  11469. #define OTFDEC_CR_ENC_Pos (0U)
  11470. #define OTFDEC_CR_ENC_Msk (0x1UL << OTFDEC_CR_ENC_Pos) /*!< 0x00000001 */
  11471. #define OTFDEC_CR_ENC OTFDEC_CR_ENC_Msk /*!< Encryption mode bit */
  11472. /****************** Bit definition for OTFDEC_PRIVCFGR register ************/
  11473. #define OTFDEC_PRIVCFGR_PRIV_Pos (0U)
  11474. #define OTFDEC_PRIVCFGR_PRIV_Msk (0x1UL << OTFDEC_PRIVCFGR_PRIV_Pos) /*!< 0x00000001 */
  11475. #define OTFDEC_PRIVCFGR_PRIV OTFDEC_PRIVCFGR_PRIV_Msk /*!< Privileged access protection */
  11476. /****************** Bit definition for OTFDEC_REG_CONFIGR register *********/
  11477. #define OTFDEC_REG_CONFIGR_REG_EN_Pos (0U)
  11478. #define OTFDEC_REG_CONFIGR_REG_EN_Msk (0x1UL << OTFDEC_REG_CONFIGR_REG_EN_Pos) /*!< 0x00000001 */
  11479. #define OTFDEC_REG_CONFIGR_REG_EN OTFDEC_REG_CONFIGR_REG_EN_Msk /*!< Region on-the-fly decryption enable */
  11480. #define OTFDEC_REG_CONFIGR_CONFIGLOCK_Pos (1U)
  11481. #define OTFDEC_REG_CONFIGR_CONFIGLOCK_Msk (0x1UL << OTFDEC_REG_CONFIGR_CONFIGLOCK_Pos) /*!< 0x00000002 */
  11482. #define OTFDEC_REG_CONFIGR_CONFIGLOCK OTFDEC_REG_CONFIGR_CONFIGLOCK_Msk /*!< Region config lock */
  11483. #define OTFDEC_REG_CONFIGR_KEYLOCK_Pos (2U)
  11484. #define OTFDEC_REG_CONFIGR_KEYLOCK_Msk (0x1UL << OTFDEC_REG_CONFIGR_KEYLOCK_Pos) /*!< 0x00000004 */
  11485. #define OTFDEC_REG_CONFIGR_KEYLOCK OTFDEC_REG_CONFIGR_KEYLOCK_Msk /*!< Region key lock */
  11486. #define OTFDEC_REG_CONFIGR_MODE_Pos (4U)
  11487. #define OTFDEC_REG_CONFIGR_MODE_Msk (0x3UL << OTFDEC_REG_CONFIGR_MODE_Pos) /*!< 0x00000030 */
  11488. #define OTFDEC_REG_CONFIGR_MODE OTFDEC_REG_CONFIGR_MODE_Msk /*!< Region operating mode */
  11489. #define OTFDEC_REG_CONFIGR_MODE_0 (0x1UL << OTFDEC_REG_CONFIGR_MODE_Pos) /*!< 0x00000010 */
  11490. #define OTFDEC_REG_CONFIGR_MODE_1 (0x2UL << OTFDEC_REG_CONFIGR_MODE_Pos) /*!< 0x00000020 */
  11491. #define OTFDEC_REG_CONFIGR_KEYCRC_Pos (8U)
  11492. #define OTFDEC_REG_CONFIGR_KEYCRC_Msk (0xFFUL << OTFDEC_REG_CONFIGR_KEYCRC_Pos) /*!< 0x0000FF00 */
  11493. #define OTFDEC_REG_CONFIGR_KEYCRC OTFDEC_REG_CONFIGR_KEYCRC_Msk /*!< Region key 8-bit CRC */
  11494. #define OTFDEC_REG_CONFIGR_VERSION_Pos (16U)
  11495. #define OTFDEC_REG_CONFIGR_VERSION_Msk (0xFFFFUL << OTFDEC_REG_CONFIGR_VERSION_Pos) /*!< 0xFFFF0000 */
  11496. #define OTFDEC_REG_CONFIGR_VERSION OTFDEC_REG_CONFIGR_VERSION_Msk /*!< Region firmware version */
  11497. /****************** Bit definition for OTFDEC_REG_START_ADDR register ******/
  11498. #define OTFDEC_REG_START_ADDR_Pos (0U)
  11499. #define OTFDEC_REG_START_ADDR_Msk (0xFFFFFFFFUL << OTFDEC_REG_START_ADDR_Pos) /*!< 0xFFFFFFFF */
  11500. #define OTFDEC_REG_START_ADDR OTFDEC_REG_START_ADDR_Msk /*!< Region AHB start address */
  11501. /****************** Bit definition for OTFDEC_REG_END_ADDR register ********/
  11502. #define OTFDEC_REG_END_ADDR_Pos (0U)
  11503. #define OTFDEC_REG_END_ADDR_Msk (0xFFFFFFFFUL << OTFDEC_REG_END_ADDR_Pos) /*!< 0xFFFFFFFF */
  11504. #define OTFDEC_REG_END_ADDR OTFDEC_REG_END_ADDR_Msk /*!< Region AHB end address */
  11505. /****************** Bit definition for OTFDEC_REG_NONCER0 register *********/
  11506. #define OTFDEC_REG_NONCER0_Pos (0U)
  11507. #define OTFDEC_REG_NONCER0_Msk (0xFFFFFFFFUL << OTFDEC_REG_NONCER0_Pos) /*!< 0xFFFFFFFF */
  11508. #define OTFDEC_REG_NONCER0 OTFDEC_REG_NONCER0_Msk /*!< Region Nonce Register (LSB nonce[31:0]) */
  11509. /****************** Bit definition for OTFDEC_REG_NONCER1 register *********/
  11510. #define OTFDEC_REG_NONCER1_Pos (0U)
  11511. #define OTFDEC_REG_NONCER1_Msk (0xFFFFFFFFUL << OTFDEC_REG_NONCER1_Pos) /*!< 0xFFFFFFFF */
  11512. #define OTFDEC_REG_NONCER1 OTFDEC_REG_NONCER1_Msk /*!< Region Nonce Register (MSB nonce[63:32]) */
  11513. /****************** Bit definition for OTFDEC_REG_KEYR0 register ***********/
  11514. #define OTFDEC_REG_KEYR0_Pos (0U)
  11515. #define OTFDEC_REG_KEYR0_Msk (0xFFFFFFFFUL << OTFDEC_REG_KEYR0_Pos) /*!< 0xFFFFFFFF */
  11516. #define OTFDEC_REG_KEYR0 OTFDEC_REG_KEYR0_Msk /*!< Region Key Register (LSB key[31:0]) */
  11517. /****************** Bit definition for OTFDEC_REG_KEYR1 register ***********/
  11518. #define OTFDEC_REG_KEYR1_Pos (0U)
  11519. #define OTFDEC_REG_KEYR1_Msk (0xFFFFFFFFUL << OTFDEC_REG_KEYR1_Pos) /*!< 0xFFFFFFFF */
  11520. #define OTFDEC_REG_KEYR1 OTFDEC_REG_KEYR1_Msk /*!< Region Key Register (key[63:32]) */
  11521. /****************** Bit definition for OTFDEC_REG_KEYR2 register ***********/
  11522. #define OTFDEC_REG_KEYR2_Pos (0U)
  11523. #define OTFDEC_REG_KEYR2_Msk (0xFFFFFFFFUL << OTFDEC_REG_KEYR2_Pos) /*!< 0xFFFFFFFF */
  11524. #define OTFDEC_REG_KEYR2 OTFDEC_REG_KEYR2_Msk /*!< Region Key Register (key[95:64]) */
  11525. /****************** Bit definition for OTFDEC_REG_KEYR3 register ***********/
  11526. #define OTFDEC_REG_KEYR3_Pos (0U)
  11527. #define OTFDEC_REG_KEYR3_Msk (0xFFFFFFFFUL << OTFDEC_REG_KEYR3_Pos) /*!< 0xFFFFFFFF */
  11528. #define OTFDEC_REG_KEYR3 OTFDEC_REG_KEYR3_Msk /*!< Region Key Register (key[127:96]) */
  11529. /****************** Bit definition for OTFDEC_ISR register *****************/
  11530. #define OTFDEC_ISR_SEIF_Pos (0U)
  11531. #define OTFDEC_ISR_SEIF_Msk (0x1UL << OTFDEC_ISR_SEIF_Pos) /*!< 0x00000001 */
  11532. #define OTFDEC_ISR_SEIF OTFDEC_ISR_SEIF_Msk /*!< Security Error Interrupt Flag status bit before enable (mask) */
  11533. #define OTFDEC_ISR_XONEIF_Pos (1U)
  11534. #define OTFDEC_ISR_XONEIF_Msk (0x1UL << OTFDEC_ISR_XONEIF_Pos) /*!< 0x00000002 */
  11535. #define OTFDEC_ISR_XONEIF OTFDEC_ISR_XONEIF_Msk /*!< Execute-only Error Interrupt Flag status bit before enable (mask) */
  11536. #define OTFDEC_ISR_KEIF_Pos (2U)
  11537. #define OTFDEC_ISR_KEIF_Msk (0x1UL << OTFDEC_ISR_KEIF_Pos) /*!< 0x00000004 */
  11538. #define OTFDEC_ISR_KEIF OTFDEC_ISR_KEIF_Msk /*!< Key Error Interrupt Flag status bit before enable (mask) */
  11539. /****************** Bit definition for OTFDEC_ICR register *****************/
  11540. #define OTFDEC_ICR_SEIF_Pos (0U)
  11541. #define OTFDEC_ICR_SEIF_Msk (0x1UL << OTFDEC_ICR_SEIF_Pos) /*!< 0x00000001 */
  11542. #define OTFDEC_ICR_SEIF OTFDEC_ICR_SEIF_Msk /*!< Security Error Interrupt Flag clear bit */
  11543. #define OTFDEC_ICR_XONEIF_Pos (1U)
  11544. #define OTFDEC_ICR_XONEIF_Msk (0x1UL << OTFDEC_ICR_XONEIF_Pos) /*!< 0x00000002 */
  11545. #define OTFDEC_ICR_XONEIF OTFDEC_ICR_XONEIF_Msk /*!< Execute-only Error Interrupt Flag clear bit */
  11546. #define OTFDEC_ICR_KEIF_Pos (2U)
  11547. #define OTFDEC_ICR_KEIF_Msk (0x1UL << OTFDEC_ICR_KEIF_Pos) /*!< 0x00000004 */
  11548. #define OTFDEC_ICR_KEIF OTFDEC_ICR_KEIF_Msk /*!< Key Error Interrupt Flag clear bit */
  11549. /****************** Bit definition for OTFDEC_IER register *****************/
  11550. #define OTFDEC_IER_SEIE_Pos (0U)
  11551. #define OTFDEC_IER_SEIE_Msk (0x1UL << OTFDEC_IER_SEIE_Pos) /*!< 0x00000001 */
  11552. #define OTFDEC_IER_SEIE OTFDEC_IER_SEIE_Msk /*!< Security Error Interrupt Enable bit */
  11553. #define OTFDEC_IER_XONEIE_Pos (1U)
  11554. #define OTFDEC_IER_XONEIE_Msk (0x1UL << OTFDEC_IER_XONEIE_Pos) /*!< 0x00000002 */
  11555. #define OTFDEC_IER_XONEIE OTFDEC_IER_XONEIE_Msk /*!< Execute-only Error Interrupt Enable bit */
  11556. #define OTFDEC_IER_KEIE_Pos (2U)
  11557. #define OTFDEC_IER_KEIE_Msk (0x1UL << OTFDEC_IER_KEIE_Pos) /*!< 0x00000004 */
  11558. #define OTFDEC_IER_KEIE OTFDEC_IER_KEIE_Msk
  11559. /******************************************************************************/
  11560. /* */
  11561. /* Power Control */
  11562. /* */
  11563. /******************************************************************************/
  11564. /************************* NUMBER OF POWER DOMAINS **************************/
  11565. #define POWER_DOMAINS_NUMBER 2U /*!< 2 Domains */
  11566. /******************** Bit definition for PWR_CR1 register *******************/
  11567. #define PWR_CR1_SRDRAMSO_Pos (27U)
  11568. #define PWR_CR1_SRDRAMSO_Msk (0x1UL << PWR_CR1_SRDRAMSO_Pos) /*!< 0x08000000 */
  11569. #define PWR_CR1_SRDRAMSO PWR_CR1_SRDRAMSO_Msk /*!< SmartRun Domain AHB Memory Shut-Off in DStop/DStop2 Low-Power Mode */
  11570. #define PWR_CR1_HSITFSO_Pos (26U)
  11571. #define PWR_CR1_HSITFSO_Msk (0x1UL << PWR_CR1_HSITFSO_Pos) /*!< 0x04000000 */
  11572. #define PWR_CR1_HSITFSO PWR_CR1_HSITFSO_Msk /*!< High-Speed Interfaces USB and FDCAN Memories Shut-off in DStop/DStop2 Mode */
  11573. #define PWR_CR1_GFXSO_Pos (25U)
  11574. #define PWR_CR1_GFXSO_Msk (0x1UL << PWR_CR1_GFXSO_Pos) /*!< 0x02000000 */
  11575. #define PWR_CR1_GFXSO PWR_CR1_GFXSO_Msk /*!< GFXMMU and JPEG Memories Shut-Off in DStop/DStop2 Mode */
  11576. #define PWR_CR1_ITCMSO_Pos (24U)
  11577. #define PWR_CR1_ITCMSO_Msk (0x1UL << PWR_CR1_ITCMSO_Pos) /*!< 0x01000000 */
  11578. #define PWR_CR1_ITCMSO PWR_CR1_ITCMSO_Msk /*!< Instruction TCM and ETM Memories Shut-Off in DStop/DStop2 Mode */
  11579. #define PWR_CR1_AHBRAM2SO_Pos (23U)
  11580. #define PWR_CR1_AHBRAM2SO_Msk (0x1UL << PWR_CR1_AHBRAM2SO_Pos) /*!< 0x00800000 */
  11581. #define PWR_CR1_AHBRAM2SO PWR_CR1_AHBRAM2SO_Msk /*!< AHB RAM2 Shut-Off in DStop/DStop2 Mode */
  11582. #define PWR_CR1_AHBRAM1SO_Pos (22U)
  11583. #define PWR_CR1_AHBRAM1SO_Msk (0x1UL << PWR_CR1_AHBRAM1SO_Pos) /*!< 0x00400000 */
  11584. #define PWR_CR1_AHBRAM1SO PWR_CR1_AHBRAM1SO_Msk /*!< AHB RAM1 Shut-Off in DStop/DStop2 Mode */
  11585. #define PWR_CR1_AXIRAM3SO_Pos (21U)
  11586. #define PWR_CR1_AXIRAM3SO_Msk (0x1UL << PWR_CR1_AXIRAM3SO_Pos) /*!< 0x00200000 */
  11587. #define PWR_CR1_AXIRAM3SO PWR_CR1_AXIRAM3SO_Msk /*!< AXI RAM3 Shut-Off in DStop/DStop2 Mode */
  11588. #define PWR_CR1_AXIRAM2SO_Pos (20U)
  11589. #define PWR_CR1_AXIRAM2SO_Msk (0x1UL << PWR_CR1_AXIRAM2SO_Pos) /*!< 0x00100000 */
  11590. #define PWR_CR1_AXIRAM2SO PWR_CR1_AXIRAM2SO_Msk /*!< AXI RAM2 Shut-Off in DStop/DStop2 Mode */
  11591. #define PWR_CR1_AXIRAM1SO_Pos (19U)
  11592. #define PWR_CR1_AXIRAM1SO_Msk (0x1UL << PWR_CR1_AXIRAM1SO_Pos) /*!< 0x00080000 */
  11593. #define PWR_CR1_AXIRAM1SO PWR_CR1_AXIRAM1SO_Msk /*!< AXI RAM1 Shut-Off in DStop/DStop2 Mode */
  11594. #define PWR_CR1_ALS_Pos (17U)
  11595. #define PWR_CR1_ALS_Msk (0x3UL << PWR_CR1_ALS_Pos) /*!< 0x00060000 */
  11596. #define PWR_CR1_ALS PWR_CR1_ALS_Msk /*!< Analog Voltage Detector level selection */
  11597. #define PWR_CR1_ALS_0 (0x1UL << PWR_CR1_ALS_Pos) /*!< 0x00020000 */
  11598. #define PWR_CR1_ALS_1 (0x2UL << PWR_CR1_ALS_Pos) /*!< 0x00040000 */
  11599. #define PWR_CR1_AVDEN_Pos (16U)
  11600. #define PWR_CR1_AVDEN_Msk (0x1UL << PWR_CR1_AVDEN_Pos) /*!< 0x00010000 */
  11601. #define PWR_CR1_AVDEN PWR_CR1_AVDEN_Msk /*!< Analog Voltage Detector Enable */
  11602. #define PWR_CR1_SVOS_Pos (14U)
  11603. #define PWR_CR1_SVOS_Msk (0x3UL << PWR_CR1_SVOS_Pos) /*!< 0x0000C000 */
  11604. #define PWR_CR1_SVOS PWR_CR1_SVOS_Msk /*!< System STOP mode Voltage Scaling selection */
  11605. #define PWR_CR1_SVOS_0 (0x1UL << PWR_CR1_SVOS_Pos) /*!< 0x00004000 */
  11606. #define PWR_CR1_SVOS_1 (0x2UL << PWR_CR1_SVOS_Pos) /*!< 0x00008000 */
  11607. #define PWR_CR1_AVD_READY_Pos (13U)
  11608. #define PWR_CR1_AVD_READY_Msk (0x1UL << PWR_CR1_AVD_READY_Pos) /*!< 0x00002000 */
  11609. #define PWR_CR1_AVD_READY PWR_CR1_AVD_READY_Msk /*!< Analog Voltage Ready. */
  11610. #define PWR_CR1_BOOSTE_Pos (12U)
  11611. #define PWR_CR1_BOOSTE_Msk (0x1UL << PWR_CR1_BOOSTE_Pos) /*!< 0x00001000 */
  11612. #define PWR_CR1_BOOSTE PWR_CR1_BOOSTE_Msk /*!< Analog Switch VBoost control */
  11613. #define PWR_CR1_FLPS_Pos (9U)
  11614. #define PWR_CR1_FLPS_Msk (0x1UL << PWR_CR1_FLPS_Pos) /*!< 0x00000200 */
  11615. #define PWR_CR1_FLPS PWR_CR1_FLPS_Msk /*!< Flash low power mode in DSTOP */
  11616. #define PWR_CR1_DBP_Pos (8U)
  11617. #define PWR_CR1_DBP_Msk (0x1UL << PWR_CR1_DBP_Pos) /*!< 0x00000100 */
  11618. #define PWR_CR1_DBP PWR_CR1_DBP_Msk /*!< Disable Back-up domain Protection */
  11619. #define PWR_CR1_PLS_Pos (5U)
  11620. #define PWR_CR1_PLS_Msk (0x7UL << PWR_CR1_PLS_Pos) /*!< 0x000000E0 */
  11621. #define PWR_CR1_PLS PWR_CR1_PLS_Msk /*!< Programmable Voltage Detector level selection */
  11622. #define PWR_CR1_PLS_0 (0x1UL << PWR_CR1_PLS_Pos) /*!< 0x00000020 */
  11623. #define PWR_CR1_PLS_1 (0x2UL << PWR_CR1_PLS_Pos) /*!< 0x00000040 */
  11624. #define PWR_CR1_PLS_2 (0x4UL << PWR_CR1_PLS_Pos) /*!< 0x00000080 */
  11625. #define PWR_CR1_PVDEN_Pos (4U)
  11626. #define PWR_CR1_PVDEN_Msk (0x1UL << PWR_CR1_PVDEN_Pos) /*!< 0x00000010 */
  11627. #define PWR_CR1_PVDEN PWR_CR1_PVDEN_Msk /*!< Programmable Voltage detector enable */
  11628. #define PWR_CR1_LPDS_Pos (0U)
  11629. #define PWR_CR1_LPDS_Msk (0x1UL << PWR_CR1_LPDS_Pos) /*!< 0x00000001 */
  11630. #define PWR_CR1_LPDS PWR_CR1_LPDS_Msk /*!< Low Power Deepsleep with SVOS3 */
  11631. /*!< PVD level configuration */
  11632. #define PWR_CR1_PLS_LEV0 (0UL) /*!< PVD level 0 */
  11633. #define PWR_CR1_PLS_LEV1_Pos (5U)
  11634. #define PWR_CR1_PLS_LEV1_Msk (0x1UL << PWR_CR1_PLS_LEV1_Pos) /*!< 0x00000020 */
  11635. #define PWR_CR1_PLS_LEV1 PWR_CR1_PLS_LEV1_Msk /*!< PVD level 1 */
  11636. #define PWR_CR1_PLS_LEV2_Pos (6U)
  11637. #define PWR_CR1_PLS_LEV2_Msk (0x1UL << PWR_CR1_PLS_LEV2_Pos) /*!< 0x00000040 */
  11638. #define PWR_CR1_PLS_LEV2 PWR_CR1_PLS_LEV2_Msk /*!< PVD level 2 */
  11639. #define PWR_CR1_PLS_LEV3_Pos (5U)
  11640. #define PWR_CR1_PLS_LEV3_Msk (0x3UL << PWR_CR1_PLS_LEV3_Pos) /*!< 0x00000060 */
  11641. #define PWR_CR1_PLS_LEV3 PWR_CR1_PLS_LEV3_Msk /*!< PVD level 3 */
  11642. #define PWR_CR1_PLS_LEV4_Pos (7U)
  11643. #define PWR_CR1_PLS_LEV4_Msk (0x1UL << PWR_CR1_PLS_LEV4_Pos) /*!< 0x00000080 */
  11644. #define PWR_CR1_PLS_LEV4 PWR_CR1_PLS_LEV4_Msk /*!< PVD level 4 */
  11645. #define PWR_CR1_PLS_LEV5_Pos (5U)
  11646. #define PWR_CR1_PLS_LEV5_Msk (0x5UL << PWR_CR1_PLS_LEV5_Pos) /*!< 0x000000A0 */
  11647. #define PWR_CR1_PLS_LEV5 PWR_CR1_PLS_LEV5_Msk /*!< PVD level 5 */
  11648. #define PWR_CR1_PLS_LEV6_Pos (6U)
  11649. #define PWR_CR1_PLS_LEV6_Msk (0x3UL << PWR_CR1_PLS_LEV6_Pos) /*!< 0x000000C0 */
  11650. #define PWR_CR1_PLS_LEV6 PWR_CR1_PLS_LEV6_Msk /*!< PVD level 6 */
  11651. #define PWR_CR1_PLS_LEV7_Pos (5U)
  11652. #define PWR_CR1_PLS_LEV7_Msk (0x7UL << PWR_CR1_PLS_LEV7_Pos) /*!< 0x000000E0 */
  11653. #define PWR_CR1_PLS_LEV7 PWR_CR1_PLS_LEV7_Msk /*!< PVD level 7 */
  11654. /*!< AVD level configuration */
  11655. #define PWR_CR1_ALS_LEV0 (0UL) /*!< AVD level 0 */
  11656. #define PWR_CR1_ALS_LEV1_Pos (17U)
  11657. #define PWR_CR1_ALS_LEV1_Msk (0x1UL << PWR_CR1_ALS_LEV1_Pos) /*!< 0x00020000 */
  11658. #define PWR_CR1_ALS_LEV1 PWR_CR1_ALS_LEV1_Msk /*!< AVD level 1 */
  11659. #define PWR_CR1_ALS_LEV2_Pos (18U)
  11660. #define PWR_CR1_ALS_LEV2_Msk (0x1UL << PWR_CR1_ALS_LEV2_Pos) /*!< 0x00040000 */
  11661. #define PWR_CR1_ALS_LEV2 PWR_CR1_ALS_LEV2_Msk /*!< AVD level 2 */
  11662. #define PWR_CR1_ALS_LEV3_Pos (17U)
  11663. #define PWR_CR1_ALS_LEV3_Msk (0x3UL << PWR_CR1_ALS_LEV3_Pos) /*!< 0x00060000 */
  11664. #define PWR_CR1_ALS_LEV3 PWR_CR1_ALS_LEV3_Msk /*!< AVD level 3 */
  11665. /******************** Bit definition for PWR_CSR1 register ******************/
  11666. #define PWR_CSR1_MMCVDO_Pos (17U)
  11667. #define PWR_CSR1_MMCVDO_Msk (0x1UL << PWR_CSR1_MMCVDO_Pos) /*!< 0x00020000 */
  11668. #define PWR_CSR1_MMCVDO PWR_CSR1_MMCVDO_Msk /*!< voltage detector output on VDDMMC */
  11669. #define PWR_CSR1_AVDO_Pos (16U)
  11670. #define PWR_CSR1_AVDO_Msk (0x1UL << PWR_CSR1_AVDO_Pos) /*!< 0x00010000 */
  11671. #define PWR_CSR1_AVDO PWR_CSR1_AVDO_Msk /*!< Analog Voltage Detect Output */
  11672. #define PWR_CSR1_ACTVOS_Pos (14U)
  11673. #define PWR_CSR1_ACTVOS_Msk (0x3UL << PWR_CSR1_ACTVOS_Pos) /*!< 0x0000C000 */
  11674. #define PWR_CSR1_ACTVOS PWR_CSR1_ACTVOS_Msk /*!< Current actual used VOS for VDD11 Voltage Scaling */
  11675. #define PWR_CSR1_ACTVOS_0 (0x1UL << PWR_CSR1_ACTVOS_Pos) /*!< 0x00004000 */
  11676. #define PWR_CSR1_ACTVOS_1 (0x2UL << PWR_CSR1_ACTVOS_Pos) /*!< 0x00008000 */
  11677. #define PWR_CSR1_ACTVOSRDY_Pos (13U)
  11678. #define PWR_CSR1_ACTVOSRDY_Msk (0x1UL << PWR_CSR1_ACTVOSRDY_Pos) /*!< 0x00002000 */
  11679. #define PWR_CSR1_ACTVOSRDY PWR_CSR1_ACTVOSRDY_Msk /*!< Ready bit for current actual used VOS for VDD11 Voltage Scaling */
  11680. #define PWR_CSR1_PVDO_Pos (4U)
  11681. #define PWR_CSR1_PVDO_Msk (0x1UL << PWR_CSR1_PVDO_Pos) /*!< 0x00000010 */
  11682. #define PWR_CSR1_PVDO PWR_CSR1_PVDO_Msk /*!< Programmable Voltage Detect Output */
  11683. /******************** Bit definition for PWR_CR2 register *******************/
  11684. #define PWR_CR2_TEMPH_Pos (23U)
  11685. #define PWR_CR2_TEMPH_Msk (0x1UL << PWR_CR2_TEMPH_Pos) /*!< 0x00800000 */
  11686. #define PWR_CR2_TEMPH PWR_CR2_TEMPH_Msk /*!< Monitored temperature level above high threshold */
  11687. #define PWR_CR2_TEMPL_Pos (22U)
  11688. #define PWR_CR2_TEMPL_Msk (0x1UL << PWR_CR2_TEMPL_Pos) /*!< 0x00400000 */
  11689. #define PWR_CR2_TEMPL PWR_CR2_TEMPL_Msk /*!< Monitored temperature level above low threshold */
  11690. #define PWR_CR2_VBATH_Pos (21U)
  11691. #define PWR_CR2_VBATH_Msk (0x1UL << PWR_CR2_VBATH_Pos) /*!< 0x00200000 */
  11692. #define PWR_CR2_VBATH PWR_CR2_VBATH_Msk /*!< Monitored VBAT level above high threshold */
  11693. #define PWR_CR2_VBATL_Pos (20U)
  11694. #define PWR_CR2_VBATL_Msk (0x1UL << PWR_CR2_VBATL_Pos) /*!< 0x00100000 */
  11695. #define PWR_CR2_VBATL PWR_CR2_VBATL_Msk /*!< Monitored VBAT level above low threshold */
  11696. #define PWR_CR2_BRRDY_Pos (16U)
  11697. #define PWR_CR2_BRRDY_Msk (0x1UL << PWR_CR2_BRRDY_Pos) /*!< 0x00010000 */
  11698. #define PWR_CR2_BRRDY PWR_CR2_BRRDY_Msk /*!< Backup regulator ready */
  11699. #define PWR_CR2_MONEN_Pos (4U)
  11700. #define PWR_CR2_MONEN_Msk (0x1UL << PWR_CR2_MONEN_Pos) /*!< 0x00000010 */
  11701. #define PWR_CR2_MONEN PWR_CR2_MONEN_Msk /*!< VBAT and temperature monitoring enable */
  11702. #define PWR_CR2_BREN_Pos (0U)
  11703. #define PWR_CR2_BREN_Msk (0x1UL << PWR_CR2_BREN_Pos) /*!< 0x00000001 */
  11704. #define PWR_CR2_BREN PWR_CR2_BREN_Msk /*!< Backup regulator enable */
  11705. /******************** Bit definition for PWR_CR3 register *******************/
  11706. #define PWR_CR3_USB33RDY_Pos (26U)
  11707. #define PWR_CR3_USB33RDY_Msk (0x1UL << PWR_CR3_USB33RDY_Pos) /*!< 0x04000000 */
  11708. #define PWR_CR3_USB33RDY PWR_CR3_USB33RDY_Msk /*!< USB supply ready */
  11709. #define PWR_CR3_USBREGEN_Pos (25U)
  11710. #define PWR_CR3_USBREGEN_Msk (0x1UL << PWR_CR3_USBREGEN_Pos) /*!< 0x02000000 */
  11711. #define PWR_CR3_USBREGEN PWR_CR3_USBREGEN_Msk /*!< USB regulator enable */
  11712. #define PWR_CR3_USB33DEN_Pos (24U)
  11713. #define PWR_CR3_USB33DEN_Msk (0x1UL << PWR_CR3_USB33DEN_Pos) /*!< 0x01000000 */
  11714. #define PWR_CR3_USB33DEN PWR_CR3_USB33DEN_Msk /*!< VDD33_USB voltage level detector enable */
  11715. #define PWR_CR3_VBRS_Pos (9U)
  11716. #define PWR_CR3_VBRS_Msk (0x1UL << PWR_CR3_VBRS_Pos) /*!< 0x00000200 */
  11717. #define PWR_CR3_VBRS PWR_CR3_VBRS_Msk /*!< VBAT charging resistor selection */
  11718. #define PWR_CR3_VBE_Pos (8U)
  11719. #define PWR_CR3_VBE_Msk (0x1UL << PWR_CR3_VBE_Pos) /*!< 0x00000100 */
  11720. #define PWR_CR3_VBE PWR_CR3_VBE_Msk /*!< VBAT charging enable */
  11721. #define PWR_CR3_SCUEN_Pos (2U)
  11722. #define PWR_CR3_SCUEN_Msk (0x1UL << PWR_CR3_SCUEN_Pos) /*!< 0x00000004 */
  11723. #define PWR_CR3_SCUEN PWR_CR3_SCUEN_Msk /*!< Supply configuration update enable */
  11724. #define PWR_CR3_LDOEN_Pos (1U)
  11725. #define PWR_CR3_LDOEN_Msk (0x1UL << PWR_CR3_LDOEN_Pos) /*!< 0x00000002 */
  11726. #define PWR_CR3_LDOEN PWR_CR3_LDOEN_Msk /*!< Low Drop Output regulator enable */
  11727. #define PWR_CR3_BYPASS_Pos (0U)
  11728. #define PWR_CR3_BYPASS_Msk (0x1UL << PWR_CR3_BYPASS_Pos) /*!< 0x00000001 */
  11729. #define PWR_CR3_BYPASS PWR_CR3_BYPASS_Msk /*!< Power Management Unit bypass */
  11730. /******************** Bit definition for PWR_CPUCR register *****************/
  11731. #define PWR_CPUCR_RUN_SRD_Pos (11U)
  11732. #define PWR_CPUCR_RUN_SRD_Msk (0x1UL << PWR_CPUCR_RUN_SRD_Pos) /*!< 0x00000800 */
  11733. #define PWR_CPUCR_RUN_SRD PWR_CPUCR_RUN_SRD_Msk /*!< Keep system SRD domain in RUN mode regardless of the CPU sub-systems modes */
  11734. #define PWR_CPUCR_CSSF_Pos (9U)
  11735. #define PWR_CPUCR_CSSF_Msk (0x1UL << PWR_CPUCR_CSSF_Pos) /*!< 0x00000200 */
  11736. #define PWR_CPUCR_CSSF PWR_CPUCR_CSSF_Msk /*!< Clear D1 domain CPU1 STANDBY, STOP and HOLD flags */
  11737. #define PWR_CPUCR_SBF_Pos (6U)
  11738. #define PWR_CPUCR_SBF_Msk (0x1UL << PWR_CPUCR_SBF_Pos) /*!< 0x00000040 */
  11739. #define PWR_CPUCR_SBF PWR_CPUCR_SBF_Msk /*!< System STANDBY Flag */
  11740. #define PWR_CPUCR_STOPF_Pos (5U)
  11741. #define PWR_CPUCR_STOPF_Msk (0x1UL << PWR_CPUCR_STOPF_Pos) /*!< 0x00000020 */
  11742. #define PWR_CPUCR_STOPF PWR_CPUCR_STOPF_Msk /*!< STOP Flag */
  11743. #define PWR_CPUCR_PDDS_SRD_Pos (2U)
  11744. #define PWR_CPUCR_PDDS_SRD_Msk (0x1UL << PWR_CPUCR_PDDS_SRD_Pos) /*!< 0x00000004 */
  11745. #define PWR_CPUCR_PDDS_SRD PWR_CPUCR_PDDS_SRD_Msk /*!< System SRD domain Power Down Deepsleep */
  11746. #define PWR_CPUCR_RETDS_CD_Pos (0U)
  11747. #define PWR_CPUCR_RETDS_CD_Msk (0x1UL << PWR_CPUCR_RETDS_CD_Pos) /*!< 0x00000001 */
  11748. #define PWR_CPUCR_RETDS_CD PWR_CPUCR_RETDS_CD_Msk /*!< CD domain Power Down Deepsleep selection */
  11749. /******************** Bit definition for PWR_SRDCR register *****************/
  11750. #define PWR_SRDCR_VOS_Pos (14U)
  11751. #define PWR_SRDCR_VOS_Msk (0x3UL << PWR_SRDCR_VOS_Pos) /*!< 0x0000C000 */
  11752. #define PWR_SRDCR_VOS PWR_SRDCR_VOS_Msk /*!< Voltage Scaling selection according performance */
  11753. #define PWR_SRDCR_VOS_0 (0x1UL << PWR_SRDCR_VOS_Pos) /*!< 0x00004000 */
  11754. #define PWR_SRDCR_VOS_1 (0x2UL << PWR_SRDCR_VOS_Pos) /*!< 0x00008000 */
  11755. #define PWR_SRDCR_VOSRDY_Pos (13U)
  11756. #define PWR_SRDCR_VOSRDY_Msk (0x1UL << PWR_SRDCR_VOSRDY_Pos) /*!< 0x00002000 */
  11757. #define PWR_SRDCR_VOSRDY PWR_SRDCR_VOSRDY_Msk /*!< VOS Ready bit for VDD11 Voltage Scaling output selection */
  11758. /****************** Bit definition for PWR_WKUPCR register ******************/
  11759. #define PWR_WKUPCR_WKUPC6_Pos (5U)
  11760. #define PWR_WKUPCR_WKUPC6_Msk (0x1UL << PWR_WKUPCR_WKUPC6_Pos) /*!< 0x00000020 */
  11761. #define PWR_WKUPCR_WKUPC6 PWR_WKUPCR_WKUPC6_Msk /*!< Clear Wakeup Pin Flag 6 */
  11762. #define PWR_WKUPCR_WKUPC5_Pos (4U)
  11763. #define PWR_WKUPCR_WKUPC5_Msk (0x1UL << PWR_WKUPCR_WKUPC5_Pos) /*!< 0x00000010 */
  11764. #define PWR_WKUPCR_WKUPC5 PWR_WKUPCR_WKUPC5_Msk /*!< Clear Wakeup Pin Flag 5 */
  11765. #define PWR_WKUPCR_WKUPC4_Pos (3U)
  11766. #define PWR_WKUPCR_WKUPC4_Msk (0x1UL << PWR_WKUPCR_WKUPC4_Pos) /*!< 0x00000008 */
  11767. #define PWR_WKUPCR_WKUPC4 PWR_WKUPCR_WKUPC4_Msk /*!< Clear Wakeup Pin Flag 4 */
  11768. #define PWR_WKUPCR_WKUPC3_Pos (2U)
  11769. #define PWR_WKUPCR_WKUPC3_Msk (0x1UL << PWR_WKUPCR_WKUPC3_Pos) /*!< 0x00000004 */
  11770. #define PWR_WKUPCR_WKUPC3 PWR_WKUPCR_WKUPC3_Msk /*!< Clear Wakeup Pin Flag 3 */
  11771. #define PWR_WKUPCR_WKUPC2_Pos (1U)
  11772. #define PWR_WKUPCR_WKUPC2_Msk (0x1UL << PWR_WKUPCR_WKUPC2_Pos) /*!< 0x00000002 */
  11773. #define PWR_WKUPCR_WKUPC2 PWR_WKUPCR_WKUPC2_Msk /*!< Clear Wakeup Pin Flag 2 */
  11774. #define PWR_WKUPCR_WKUPC1_Pos (0U)
  11775. #define PWR_WKUPCR_WKUPC1_Msk (0x1UL << PWR_WKUPCR_WKUPC1_Pos) /*!< 0x00000001 */
  11776. #define PWR_WKUPCR_WKUPC1 PWR_WKUPCR_WKUPC1_Msk /*!< Clear Wakeup Pin Flag 1 */
  11777. /******************** Bit definition for PWR_WKUPFR register ****************/
  11778. #define PWR_WKUPFR_WKUPF6_Pos (5U)
  11779. #define PWR_WKUPFR_WKUPF6_Msk (0x1UL << PWR_WKUPFR_WKUPF6_Pos) /*!< 0x00000020 */
  11780. #define PWR_WKUPFR_WKUPF6 PWR_WKUPFR_WKUPF6_Msk /*!< Wakeup Pin Flag 6 */
  11781. #define PWR_WKUPFR_WKUPF5_Pos (4U)
  11782. #define PWR_WKUPFR_WKUPF5_Msk (0x1UL << PWR_WKUPFR_WKUPF5_Pos) /*!< 0x00000010 */
  11783. #define PWR_WKUPFR_WKUPF5 PWR_WKUPFR_WKUPF5_Msk /*!< Wakeup Pin Flag 5 */
  11784. #define PWR_WKUPFR_WKUPF4_Pos (3U)
  11785. #define PWR_WKUPFR_WKUPF4_Msk (0x1UL << PWR_WKUPFR_WKUPF4_Pos) /*!< 0x00000008 */
  11786. #define PWR_WKUPFR_WKUPF4 PWR_WKUPFR_WKUPF4_Msk /*!< Wakeup Pin Flag 4 */
  11787. #define PWR_WKUPFR_WKUPF3_Pos (2U)
  11788. #define PWR_WKUPFR_WKUPF3_Msk (0x1UL << PWR_WKUPFR_WKUPF3_Pos) /*!< 0x00000004 */
  11789. #define PWR_WKUPFR_WKUPF3 PWR_WKUPFR_WKUPF3_Msk /*!< Wakeup Pin Flag 3 */
  11790. #define PWR_WKUPFR_WKUPF2_Pos (1U)
  11791. #define PWR_WKUPFR_WKUPF2_Msk (0x1UL << PWR_WKUPFR_WKUPF2_Pos) /*!< 0x00000002 */
  11792. #define PWR_WKUPFR_WKUPF2 PWR_WKUPFR_WKUPF2_Msk /*!< Wakeup Pin Flag 2 */
  11793. #define PWR_WKUPFR_WKUPF1_Pos (0U)
  11794. #define PWR_WKUPFR_WKUPF1_Msk (0x1UL << PWR_WKUPFR_WKUPF1_Pos) /*!< 0x00000001 */
  11795. #define PWR_WKUPFR_WKUPF1 PWR_WKUPFR_WKUPF1_Msk /*!< Wakeup Pin Flag 1 */
  11796. /****************** Bit definition for PWR_WKUPEPR register *****************/
  11797. #define PWR_WKUPEPR_WKUPPUPD6_Pos (26U)
  11798. #define PWR_WKUPEPR_WKUPPUPD6_Msk (0x3UL << PWR_WKUPEPR_WKUPPUPD6_Pos) /*!< 0x0C000000 */
  11799. #define PWR_WKUPEPR_WKUPPUPD6 PWR_WKUPEPR_WKUPPUPD6_Msk /*!< Wakeup Pin pull configuration for WKUP6 */
  11800. #define PWR_WKUPEPR_WKUPPUPD6_0 (0x1UL << PWR_WKUPEPR_WKUPPUPD6_Pos) /*!< 0x04000000 */
  11801. #define PWR_WKUPEPR_WKUPPUPD6_1 (0x2UL << PWR_WKUPEPR_WKUPPUPD6_Pos) /*!< 0x08000000 */
  11802. #define PWR_WKUPEPR_WKUPPUPD5_Pos (24U)
  11803. #define PWR_WKUPEPR_WKUPPUPD5_Msk (0x3UL << PWR_WKUPEPR_WKUPPUPD5_Pos) /*!< 0x03000000 */
  11804. #define PWR_WKUPEPR_WKUPPUPD5 PWR_WKUPEPR_WKUPPUPD5_Msk /*!< Wakeup Pin pull configuration for WKUP5 */
  11805. #define PWR_WKUPEPR_WKUPPUPD5_0 (0x1UL << PWR_WKUPEPR_WKUPPUPD5_Pos) /*!< 0x01000000 */
  11806. #define PWR_WKUPEPR_WKUPPUPD5_1 (0x2UL << PWR_WKUPEPR_WKUPPUPD5_Pos) /*!< 0x02000000 */
  11807. #define PWR_WKUPEPR_WKUPPUPD4_Pos (22U)
  11808. #define PWR_WKUPEPR_WKUPPUPD4_Msk (0x3UL << PWR_WKUPEPR_WKUPPUPD4_Pos) /*!< 0x00C00000 */
  11809. #define PWR_WKUPEPR_WKUPPUPD4 PWR_WKUPEPR_WKUPPUPD4_Msk /*!< Wakeup Pin pull configuration for WKUP4 */
  11810. #define PWR_WKUPEPR_WKUPPUPD4_0 (0x1UL << PWR_WKUPEPR_WKUPPUPD4_Pos) /*!< 0x00400000 */
  11811. #define PWR_WKUPEPR_WKUPPUPD4_1 (0x2UL << PWR_WKUPEPR_WKUPPUPD4_Pos) /*!< 0x00800000 */
  11812. #define PWR_WKUPEPR_WKUPPUPD3_Pos (20U)
  11813. #define PWR_WKUPEPR_WKUPPUPD3_Msk (0x3UL << PWR_WKUPEPR_WKUPPUPD3_Pos) /*!< 0x00300000 */
  11814. #define PWR_WKUPEPR_WKUPPUPD3 PWR_WKUPEPR_WKUPPUPD3_Msk /*!< Wakeup Pin pull configuration for WKUP3 */
  11815. #define PWR_WKUPEPR_WKUPPUPD3_0 (0x1UL << PWR_WKUPEPR_WKUPPUPD3_Pos) /*!< 0x00100000 */
  11816. #define PWR_WKUPEPR_WKUPPUPD3_1 (0x2UL << PWR_WKUPEPR_WKUPPUPD3_Pos) /*!< 0x00200000 */
  11817. #define PWR_WKUPEPR_WKUPPUPD2_Pos (18U)
  11818. #define PWR_WKUPEPR_WKUPPUPD2_Msk (0x3UL << PWR_WKUPEPR_WKUPPUPD2_Pos) /*!< 0x000C0000 */
  11819. #define PWR_WKUPEPR_WKUPPUPD2 PWR_WKUPEPR_WKUPPUPD2_Msk /*!< Wakeup Pin pull configuration for WKUP2 */
  11820. #define PWR_WKUPEPR_WKUPPUPD2_0 (0x1UL << PWR_WKUPEPR_WKUPPUPD2_Pos) /*!< 0x00040000 */
  11821. #define PWR_WKUPEPR_WKUPPUPD2_1 (0x2UL << PWR_WKUPEPR_WKUPPUPD2_Pos) /*!< 0x00080000 */
  11822. #define PWR_WKUPEPR_WKUPPUPD1_Pos (16U)
  11823. #define PWR_WKUPEPR_WKUPPUPD1_Msk (0x3UL << PWR_WKUPEPR_WKUPPUPD1_Pos) /*!< 0x00030000 */
  11824. #define PWR_WKUPEPR_WKUPPUPD1 PWR_WKUPEPR_WKUPPUPD1_Msk /*!< Wakeup Pin pull configuration for WKUP1 */
  11825. #define PWR_WKUPEPR_WKUPPUPD1_0 (0x1UL << PWR_WKUPEPR_WKUPPUPD1_Pos) /*!< 0x00010000 */
  11826. #define PWR_WKUPEPR_WKUPPUPD1_1 (0x2UL << PWR_WKUPEPR_WKUPPUPD1_Pos) /*!< 0x00020000 */
  11827. #define PWR_WKUPEPR_WKUPP6_Pos (13U)
  11828. #define PWR_WKUPEPR_WKUPP6_Msk (0x1UL << PWR_WKUPEPR_WKUPP6_Pos) /*!< 0x00002000 */
  11829. #define PWR_WKUPEPR_WKUPP6 PWR_WKUPEPR_WKUPP6_Msk /*!< Wakeup Pin Polarity for WKUP6 */
  11830. #define PWR_WKUPEPR_WKUPP5_Pos (12U)
  11831. #define PWR_WKUPEPR_WKUPP5_Msk (0x1UL << PWR_WKUPEPR_WKUPP5_Pos) /*!< 0x00001000 */
  11832. #define PWR_WKUPEPR_WKUPP5 PWR_WKUPEPR_WKUPP5_Msk /*!< Wakeup Pin Polarity for WKUP5 */
  11833. #define PWR_WKUPEPR_WKUPP4_Pos (11U)
  11834. #define PWR_WKUPEPR_WKUPP4_Msk (0x1UL << PWR_WKUPEPR_WKUPP4_Pos) /*!< 0x00000800 */
  11835. #define PWR_WKUPEPR_WKUPP4 PWR_WKUPEPR_WKUPP4_Msk /*!< Wakeup Pin Polarity for WKUP4 */
  11836. #define PWR_WKUPEPR_WKUPP3_Pos (10U)
  11837. #define PWR_WKUPEPR_WKUPP3_Msk (0x1UL << PWR_WKUPEPR_WKUPP3_Pos) /*!< 0x00000400 */
  11838. #define PWR_WKUPEPR_WKUPP3 PWR_WKUPEPR_WKUPP3_Msk /*!< Wakeup Pin Polarity for WKUP3 */
  11839. #define PWR_WKUPEPR_WKUPP2_Pos (9U)
  11840. #define PWR_WKUPEPR_WKUPP2_Msk (0x1UL << PWR_WKUPEPR_WKUPP2_Pos) /*!< 0x00000200 */
  11841. #define PWR_WKUPEPR_WKUPP2 PWR_WKUPEPR_WKUPP2_Msk /*!< Wakeup Pin Polarity for WKUP2 */
  11842. #define PWR_WKUPEPR_WKUPP1_Pos (8U)
  11843. #define PWR_WKUPEPR_WKUPP1_Msk (0x1UL << PWR_WKUPEPR_WKUPP1_Pos) /*!< 0x00000100 */
  11844. #define PWR_WKUPEPR_WKUPP1 PWR_WKUPEPR_WKUPP1_Msk /*!< Wakeup Pin Polarity for WKUP1 */
  11845. #define PWR_WKUPEPR_WKUPEN6_Pos (5U)
  11846. #define PWR_WKUPEPR_WKUPEN6_Msk (0x1UL << PWR_WKUPEPR_WKUPEN6_Pos) /*!< 0x00000020 */
  11847. #define PWR_WKUPEPR_WKUPEN6 PWR_WKUPEPR_WKUPEN6_Msk /*!< Enable Wakeup Pin WKUP6 */
  11848. #define PWR_WKUPEPR_WKUPEN5_Pos (4U)
  11849. #define PWR_WKUPEPR_WKUPEN5_Msk (0x1UL << PWR_WKUPEPR_WKUPEN5_Pos) /*!< 0x00000010 */
  11850. #define PWR_WKUPEPR_WKUPEN5 PWR_WKUPEPR_WKUPEN5_Msk /*!< Enable Wakeup Pin WKUP5 */
  11851. #define PWR_WKUPEPR_WKUPEN4_Pos (3U)
  11852. #define PWR_WKUPEPR_WKUPEN4_Msk (0x1UL << PWR_WKUPEPR_WKUPEN4_Pos) /*!< 0x00000008 */
  11853. #define PWR_WKUPEPR_WKUPEN4 PWR_WKUPEPR_WKUPEN4_Msk /*!< Enable Wakeup Pin WKUP4 */
  11854. #define PWR_WKUPEPR_WKUPEN3_Pos (2U)
  11855. #define PWR_WKUPEPR_WKUPEN3_Msk (0x1UL << PWR_WKUPEPR_WKUPEN3_Pos) /*!< 0x00000004 */
  11856. #define PWR_WKUPEPR_WKUPEN3 PWR_WKUPEPR_WKUPEN3_Msk /*!< Enable Wakeup Pin WKUP3 */
  11857. #define PWR_WKUPEPR_WKUPEN2_Pos (1U)
  11858. #define PWR_WKUPEPR_WKUPEN2_Msk (0x1UL << PWR_WKUPEPR_WKUPEN2_Pos) /*!< 0x00000002 */
  11859. #define PWR_WKUPEPR_WKUPEN2 PWR_WKUPEPR_WKUPEN2_Msk /*!< Enable Wakeup Pin WKUP2 */
  11860. #define PWR_WKUPEPR_WKUPEN1_Pos (0U)
  11861. #define PWR_WKUPEPR_WKUPEN1_Msk (0x1UL << PWR_WKUPEPR_WKUPEN1_Pos) /*!< 0x00000001 */
  11862. #define PWR_WKUPEPR_WKUPEN1 PWR_WKUPEPR_WKUPEN1_Msk /*!< Enable Wakeup Pin WKUP1 */
  11863. #define PWR_WKUPEPR_WKUPEN_Pos (0U)
  11864. #define PWR_WKUPEPR_WKUPEN_Msk (0x3FUL << PWR_WKUPEPR_WKUPEN_Pos) /*!< 0x0000003F */
  11865. #define PWR_WKUPEPR_WKUPEN PWR_WKUPEPR_WKUPEN_Msk /*!< Enable all Wakeup Pin */
  11866. /******************************************************************************/
  11867. /* */
  11868. /* Reset and Clock Control */
  11869. /* */
  11870. /******************************************************************************/
  11871. /******************************* RCC VERSION ********************************/
  11872. #define RCC_VER_2_0
  11873. /******************** Bit definition for RCC_CR register ********************/
  11874. #define RCC_CR_HSION_Pos (0U)
  11875. #define RCC_CR_HSION_Msk (0x1UL << RCC_CR_HSION_Pos) /*!< 0x00000001 */
  11876. #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed clock enable */
  11877. #define RCC_CR_HSIKERON_Pos (1U)
  11878. #define RCC_CR_HSIKERON_Msk (0x1UL << RCC_CR_HSIKERON_Pos) /*!< 0x00000002 */
  11879. #define RCC_CR_HSIKERON RCC_CR_HSIKERON_Msk /*!< Internal High Speed clock enable for some IPs Kernel */
  11880. #define RCC_CR_HSIRDY_Pos (2U)
  11881. #define RCC_CR_HSIRDY_Msk (0x1UL << RCC_CR_HSIRDY_Pos) /*!< 0x00000004 */
  11882. #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed clock ready flag */
  11883. #define RCC_CR_HSIDIV_Pos (3U)
  11884. #define RCC_CR_HSIDIV_Msk (0x3UL << RCC_CR_HSIDIV_Pos) /*!< 0x00000018 */
  11885. #define RCC_CR_HSIDIV RCC_CR_HSIDIV_Msk /*!< Internal High Speed clock divider selection */
  11886. #define RCC_CR_HSIDIV_1 (0x0UL << RCC_CR_HSIDIV_Pos) /*!< 0x00000000 */
  11887. #define RCC_CR_HSIDIV_2 (0x1UL << RCC_CR_HSIDIV_Pos) /*!< 0x00000008 */
  11888. #define RCC_CR_HSIDIV_4 (0x2UL << RCC_CR_HSIDIV_Pos) /*!< 0x00000010 */
  11889. #define RCC_CR_HSIDIV_8 (0x3UL << RCC_CR_HSIDIV_Pos) /*!< 0x00000018 */
  11890. #define RCC_CR_HSIDIVF_Pos (5U)
  11891. #define RCC_CR_HSIDIVF_Msk (0x1UL << RCC_CR_HSIDIVF_Pos) /*!< 0x00000020 */
  11892. #define RCC_CR_HSIDIVF RCC_CR_HSIDIVF_Msk /*!< HSI Divider flag */
  11893. #define RCC_CR_CSION_Pos (7U)
  11894. #define RCC_CR_CSION_Msk (0x1UL << RCC_CR_CSION_Pos) /*!< 0x00000080 */
  11895. #define RCC_CR_CSION RCC_CR_CSION_Msk /*!< The Internal RC 4MHz oscillator clock enable */
  11896. #define RCC_CR_CSIRDY_Pos (8U)
  11897. #define RCC_CR_CSIRDY_Msk (0x1UL << RCC_CR_CSIRDY_Pos) /*!< 0x00000100 */
  11898. #define RCC_CR_CSIRDY RCC_CR_CSIRDY_Msk /*!< The Internal RC 4MHz oscillator clock ready */
  11899. #define RCC_CR_CSIKERON_Pos (9U)
  11900. #define RCC_CR_CSIKERON_Msk (0x1UL << RCC_CR_CSIKERON_Pos) /*!< 0x00000200 */
  11901. #define RCC_CR_CSIKERON RCC_CR_CSIKERON_Msk /*!< Internal RC 4MHz oscillator clock enable for some IPs Kernel */
  11902. #define RCC_CR_HSI48ON_Pos (12U)
  11903. #define RCC_CR_HSI48ON_Msk (0x1UL << RCC_CR_HSI48ON_Pos) /*!< 0x00001000 */
  11904. #define RCC_CR_HSI48ON RCC_CR_HSI48ON_Msk /*!< HSI48 clock enable clock enable */
  11905. #define RCC_CR_HSI48RDY_Pos (13U)
  11906. #define RCC_CR_HSI48RDY_Msk (0x1UL << RCC_CR_HSI48RDY_Pos) /*!< 0x00002000 */
  11907. #define RCC_CR_HSI48RDY RCC_CR_HSI48RDY_Msk /*!< HSI48 clock ready */
  11908. #define RCC_CR_CPUCKRDY_Pos (14U)
  11909. #define RCC_CR_CPUCKRDY_Msk (0x1UL << RCC_CR_CPUCKRDY_Pos) /*!< 0x00004000 */
  11910. #define RCC_CR_CPUCKRDY RCC_CR_CPUCKRDY_Msk /*!< CPU domain clocks ready flag */
  11911. #define RCC_CR_CDCKRDY_Pos (15U)
  11912. #define RCC_CR_CDCKRDY_Msk (0x1UL << RCC_CR_CDCKRDY_Pos) /*!< 0x00008000 */
  11913. #define RCC_CR_CDCKRDY RCC_CR_CDCKRDY_Msk /*!< CD domain clocks ready flag */
  11914. #define RCC_CR_HSEON_Pos (16U)
  11915. #define RCC_CR_HSEON_Msk (0x1UL << RCC_CR_HSEON_Pos) /*!< 0x00010000 */
  11916. #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed clock enable */
  11917. #define RCC_CR_HSERDY_Pos (17U)
  11918. #define RCC_CR_HSERDY_Msk (0x1UL << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */
  11919. #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed clock ready */
  11920. #define RCC_CR_HSEBYP_Pos (18U)
  11921. #define RCC_CR_HSEBYP_Msk (0x1UL << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */
  11922. #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed clock Bypass */
  11923. #define RCC_CR_CSSHSEON_Pos (19U)
  11924. #define RCC_CR_CSSHSEON_Msk (0x1UL << RCC_CR_CSSHSEON_Pos) /*!< 0x00080000 */
  11925. #define RCC_CR_CSSHSEON RCC_CR_CSSHSEON_Msk /*!< HSE Clock security System enable */
  11926. #define RCC_CR_HSEEXT_Pos (20U)
  11927. #define RCC_CR_HSEEXT_Msk (0x1UL << RCC_CR_HSEEXT_Pos) /*!< 0x00080000 */
  11928. #define RCC_CR_HSEEXT RCC_CR_HSEEXT_Msk /*!< HSE Clock security System enable */
  11929. #define RCC_CR_PLL1ON_Pos (24U)
  11930. #define RCC_CR_PLL1ON_Msk (0x1UL << RCC_CR_PLL1ON_Pos) /*!< 0x01000000 */
  11931. #define RCC_CR_PLL1ON RCC_CR_PLL1ON_Msk /*!< System PLL1 clock enable */
  11932. #define RCC_CR_PLL1RDY_Pos (25U)
  11933. #define RCC_CR_PLL1RDY_Msk (0x1UL << RCC_CR_PLL1RDY_Pos) /*!< 0x02000000 */
  11934. #define RCC_CR_PLL1RDY RCC_CR_PLL1RDY_Msk /*!< System PLL1 clock ready */
  11935. #define RCC_CR_PLL2ON_Pos (26U)
  11936. #define RCC_CR_PLL2ON_Msk (0x1UL << RCC_CR_PLL2ON_Pos) /*!< 0x04000000 */
  11937. #define RCC_CR_PLL2ON RCC_CR_PLL2ON_Msk /*!< System PLL2 clock enable */
  11938. #define RCC_CR_PLL2RDY_Pos (27U)
  11939. #define RCC_CR_PLL2RDY_Msk (0x1UL << RCC_CR_PLL2RDY_Pos) /*!< 0x08000000 */
  11940. #define RCC_CR_PLL2RDY RCC_CR_PLL2RDY_Msk /*!< System PLL2 clock ready */
  11941. #define RCC_CR_PLL3ON_Pos (28U)
  11942. #define RCC_CR_PLL3ON_Msk (0x1UL << RCC_CR_PLL3ON_Pos) /*!< 0x10000000 */
  11943. #define RCC_CR_PLL3ON RCC_CR_PLL3ON_Msk /*!< System PLL3 clock enable */
  11944. #define RCC_CR_PLL3RDY_Pos (29U)
  11945. #define RCC_CR_PLL3RDY_Msk (0x1UL << RCC_CR_PLL3RDY_Pos) /*!< 0x20000000 */
  11946. #define RCC_CR_PLL3RDY RCC_CR_PLL3RDY_Msk /*!< System PLL3 clock ready */
  11947. /*Legacy */
  11948. #define RCC_CR_PLLON_Pos (24U)
  11949. #define RCC_CR_PLLON_Msk (0x1UL << RCC_CR_PLLON_Pos) /*!< 0x01000000 */
  11950. #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< System PLL clock enable */
  11951. #define RCC_CR_PLLRDY_Pos (25U)
  11952. #define RCC_CR_PLLRDY_Msk (0x1UL << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */
  11953. #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< System PLL clock ready */
  11954. /******************** Bit definition for RCC_HSICFGR register ***************/
  11955. /*!< HSICAL configuration */
  11956. #define RCC_HSICFGR_HSICAL_Pos (0U)
  11957. #define RCC_HSICFGR_HSICAL_Msk (0xFFFUL << RCC_HSICFGR_HSICAL_Pos) /*!< 0x00000FFF */
  11958. #define RCC_HSICFGR_HSICAL RCC_HSICFGR_HSICAL_Msk /*!< HSICAL[11:0] bits */
  11959. #define RCC_HSICFGR_HSICAL_0 (0x001UL << RCC_HSICFGR_HSICAL_Pos) /*!< 0x00000001 */
  11960. #define RCC_HSICFGR_HSICAL_1 (0x002UL << RCC_HSICFGR_HSICAL_Pos) /*!< 0x00000002 */
  11961. #define RCC_HSICFGR_HSICAL_2 (0x004UL << RCC_HSICFGR_HSICAL_Pos) /*!< 0x00000004 */
  11962. #define RCC_HSICFGR_HSICAL_3 (0x008UL << RCC_HSICFGR_HSICAL_Pos) /*!< 0x00000008 */
  11963. #define RCC_HSICFGR_HSICAL_4 (0x010UL << RCC_HSICFGR_HSICAL_Pos) /*!< 0x00000010 */
  11964. #define RCC_HSICFGR_HSICAL_5 (0x020UL << RCC_HSICFGR_HSICAL_Pos) /*!< 0x00000020 */
  11965. #define RCC_HSICFGR_HSICAL_6 (0x040UL << RCC_HSICFGR_HSICAL_Pos) /*!< 0x00000040 */
  11966. #define RCC_HSICFGR_HSICAL_7 (0x080UL << RCC_HSICFGR_HSICAL_Pos) /*!< 0x00000080 */
  11967. #define RCC_HSICFGR_HSICAL_8 (0x100UL << RCC_HSICFGR_HSICAL_Pos) /*!< 0x00000100 */
  11968. #define RCC_HSICFGR_HSICAL_9 (0x200UL << RCC_HSICFGR_HSICAL_Pos) /*!< 0x00000200 */
  11969. #define RCC_HSICFGR_HSICAL_10 (0x400UL << RCC_HSICFGR_HSICAL_Pos) /*!< 0x00000400 */
  11970. #define RCC_HSICFGR_HSICAL_11 (0x800UL << RCC_HSICFGR_HSICAL_Pos) /*!< 0x00000800 */
  11971. /*!< HSITRIM configuration */
  11972. #define RCC_HSICFGR_HSITRIM_Pos (24U)
  11973. #define RCC_HSICFGR_HSITRIM_Msk (0x7FUL << RCC_HSICFGR_HSITRIM_Pos) /*!< 0x7F000000 */
  11974. #define RCC_HSICFGR_HSITRIM RCC_HSICFGR_HSITRIM_Msk /*!< HSITRIM[6:0] bits */
  11975. #define RCC_HSICFGR_HSITRIM_0 (0x01UL << RCC_HSICFGR_HSITRIM_Pos) /*!< 0x01000000 */
  11976. #define RCC_HSICFGR_HSITRIM_1 (0x02UL << RCC_HSICFGR_HSITRIM_Pos) /*!< 0x02000000 */
  11977. #define RCC_HSICFGR_HSITRIM_2 (0x04UL << RCC_HSICFGR_HSITRIM_Pos) /*!< 0x04000000 */
  11978. #define RCC_HSICFGR_HSITRIM_3 (0x08UL << RCC_HSICFGR_HSITRIM_Pos) /*!< 0x08000000 */
  11979. #define RCC_HSICFGR_HSITRIM_4 (0x10UL << RCC_HSICFGR_HSITRIM_Pos) /*!< 0x10000000 */
  11980. #define RCC_HSICFGR_HSITRIM_5 (0x20UL << RCC_HSICFGR_HSITRIM_Pos) /*!< 0x20000000 */
  11981. #define RCC_HSICFGR_HSITRIM_6 (0x40UL << RCC_HSICFGR_HSITRIM_Pos) /*!< 0x40000000 */
  11982. /******************** Bit definition for RCC_CRRCR register *****************/
  11983. /*!< HSI48CAL configuration */
  11984. #define RCC_CRRCR_HSI48CAL_Pos (0U)
  11985. #define RCC_CRRCR_HSI48CAL_Msk (0x3FFUL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x000003FF */
  11986. #define RCC_CRRCR_HSI48CAL RCC_CRRCR_HSI48CAL_Msk /*!< HSI48CAL[9:0] bits */
  11987. #define RCC_CRRCR_HSI48CAL_0 (0x001UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000001 */
  11988. #define RCC_CRRCR_HSI48CAL_1 (0x002UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000002 */
  11989. #define RCC_CRRCR_HSI48CAL_2 (0x004UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000004 */
  11990. #define RCC_CRRCR_HSI48CAL_3 (0x008UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000008 */
  11991. #define RCC_CRRCR_HSI48CAL_4 (0x010UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000010 */
  11992. #define RCC_CRRCR_HSI48CAL_5 (0x020UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000020 */
  11993. #define RCC_CRRCR_HSI48CAL_6 (0x040UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000040 */
  11994. #define RCC_CRRCR_HSI48CAL_7 (0x080UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000080 */
  11995. #define RCC_CRRCR_HSI48CAL_8 (0x100UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000100 */
  11996. #define RCC_CRRCR_HSI48CAL_9 (0x200UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000200 */
  11997. /******************** Bit definition for RCC_CSICFGR register *****************/
  11998. /*!< CSICAL configuration */
  11999. #define RCC_CSICFGR_CSICAL_Pos (0U)
  12000. #define RCC_CSICFGR_CSICAL_Msk (0xFFUL << RCC_CSICFGR_CSICAL_Pos) /*!< 0x000000FF */
  12001. #define RCC_CSICFGR_CSICAL RCC_CSICFGR_CSICAL_Msk /*!< CSICAL[7:0] bits */
  12002. #define RCC_CSICFGR_CSICAL_0 (0x01UL << RCC_CSICFGR_CSICAL_Pos) /*!< 0x00000001 */
  12003. #define RCC_CSICFGR_CSICAL_1 (0x02UL << RCC_CSICFGR_CSICAL_Pos) /*!< 0x00000002 */
  12004. #define RCC_CSICFGR_CSICAL_2 (0x04UL << RCC_CSICFGR_CSICAL_Pos) /*!< 0x00000004 */
  12005. #define RCC_CSICFGR_CSICAL_3 (0x08UL << RCC_CSICFGR_CSICAL_Pos) /*!< 0x00000008 */
  12006. #define RCC_CSICFGR_CSICAL_4 (0x10UL << RCC_CSICFGR_CSICAL_Pos) /*!< 0x00000010 */
  12007. #define RCC_CSICFGR_CSICAL_5 (0x20UL << RCC_CSICFGR_CSICAL_Pos) /*!< 0x00000020 */
  12008. #define RCC_CSICFGR_CSICAL_6 (0x40UL << RCC_CSICFGR_CSICAL_Pos) /*!< 0x00000040 */
  12009. #define RCC_CSICFGR_CSICAL_7 (0x80UL << RCC_CSICFGR_CSICAL_Pos) /*!< 0x00000080 */
  12010. /*!< CSITRIM configuration */
  12011. #define RCC_CSICFGR_CSITRIM_Pos (24U)
  12012. #define RCC_CSICFGR_CSITRIM_Msk (0x3FUL << RCC_CSICFGR_CSITRIM_Pos) /*!< 0x3F000000 */
  12013. #define RCC_CSICFGR_CSITRIM RCC_CSICFGR_CSITRIM_Msk /*!< CSITRIM[5:0] bits */
  12014. #define RCC_CSICFGR_CSITRIM_0 (0x01UL << RCC_CSICFGR_CSITRIM_Pos) /*!< 0x01000000 */
  12015. #define RCC_CSICFGR_CSITRIM_1 (0x02UL << RCC_CSICFGR_CSITRIM_Pos) /*!< 0x02000000 */
  12016. #define RCC_CSICFGR_CSITRIM_2 (0x04UL << RCC_CSICFGR_CSITRIM_Pos) /*!< 0x04000000 */
  12017. #define RCC_CSICFGR_CSITRIM_3 (0x08UL << RCC_CSICFGR_CSITRIM_Pos) /*!< 0x08000000 */
  12018. #define RCC_CSICFGR_CSITRIM_4 (0x10UL << RCC_CSICFGR_CSITRIM_Pos) /*!< 0x10000000 */
  12019. #define RCC_CSICFGR_CSITRIM_5 (0x20UL << RCC_CSICFGR_CSITRIM_Pos) /*!< 0x20000000 */
  12020. /******************** Bit definition for RCC_CFGR register ******************/
  12021. /*!< SW configuration */
  12022. #define RCC_CFGR_SW_Pos (0U)
  12023. #define RCC_CFGR_SW_Msk (0x7UL << RCC_CFGR_SW_Pos) /*!< 0x00000007 */
  12024. #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[2:0] bits (System clock Switch) */
  12025. #define RCC_CFGR_SW_0 (0x1UL << RCC_CFGR_SW_Pos) /*!< 0x00000001 */
  12026. #define RCC_CFGR_SW_1 (0x2UL << RCC_CFGR_SW_Pos) /*!< 0x00000002 */
  12027. #define RCC_CFGR_SW_2 (0x4UL << RCC_CFGR_SW_Pos) /*!< 0x00000004 */
  12028. #define RCC_CFGR_SW_HSI (0x00000000UL) /*!< HSI selection as system clock */
  12029. #define RCC_CFGR_SW_CSI (0x00000001UL) /*!< CSI selection as system clock */
  12030. #define RCC_CFGR_SW_HSE (0x00000002UL) /*!< HSE selection as system clock */
  12031. #define RCC_CFGR_SW_PLL1 (0x00000003UL) /*!< PLL1 selection as system clock */
  12032. /*!< SWS configuration */
  12033. #define RCC_CFGR_SWS_Pos (3U)
  12034. #define RCC_CFGR_SWS_Msk (0x7UL << RCC_CFGR_SWS_Pos) /*!< 0x00000038 */
  12035. #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[2:0] bits (System Clock Switch Status) */
  12036. #define RCC_CFGR_SWS_0 (0x1UL << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */
  12037. #define RCC_CFGR_SWS_1 (0x2UL << RCC_CFGR_SWS_Pos) /*!< 0x00000010 */
  12038. #define RCC_CFGR_SWS_2 (0x4UL << RCC_CFGR_SWS_Pos) /*!< 0x00000020 */
  12039. #define RCC_CFGR_SWS_HSI (0x00000000UL) /*!< HSI used as system clock */
  12040. #define RCC_CFGR_SWS_CSI (0x00000008UL) /*!< CSI used as system clock */
  12041. #define RCC_CFGR_SWS_HSE (0x00000010UL) /*!< HSE used as system clock */
  12042. #define RCC_CFGR_SWS_PLL1 (0x00000018UL) /*!< PLL1 used as system clock */
  12043. #define RCC_CFGR_STOPWUCK_Pos (6U)
  12044. #define RCC_CFGR_STOPWUCK_Msk (0x1UL << RCC_CFGR_STOPWUCK_Pos) /*!< 0x00000040 */
  12045. #define RCC_CFGR_STOPWUCK RCC_CFGR_STOPWUCK_Msk /*!< Wake Up from stop and CSS backup clock selection */
  12046. #define RCC_CFGR_STOPKERWUCK_Pos (7U)
  12047. #define RCC_CFGR_STOPKERWUCK_Msk (0x1UL << RCC_CFGR_STOPKERWUCK_Pos) /*!< 0x00000080 */
  12048. #define RCC_CFGR_STOPKERWUCK RCC_CFGR_STOPKERWUCK_Msk /*!< Kernel Clock Selection after a Wake Up from STOP */
  12049. /*!< RTCPRE configuration */
  12050. #define RCC_CFGR_RTCPRE_Pos (8U)
  12051. #define RCC_CFGR_RTCPRE_Msk (0x3FUL << RCC_CFGR_RTCPRE_Pos)
  12052. #define RCC_CFGR_RTCPRE RCC_CFGR_RTCPRE_Msk /*!< 0x00003F00 */
  12053. #define RCC_CFGR_RTCPRE_0 (0x1UL << RCC_CFGR_RTCPRE_Pos) /*!< 0x00000100 */
  12054. #define RCC_CFGR_RTCPRE_1 (0x2UL << RCC_CFGR_RTCPRE_Pos) /*!< 0x00000200 */
  12055. #define RCC_CFGR_RTCPRE_2 (0x4UL << RCC_CFGR_RTCPRE_Pos) /*!< 0x00000400 */
  12056. #define RCC_CFGR_RTCPRE_3 (0x8UL << RCC_CFGR_RTCPRE_Pos) /*!< 0x00000800 */
  12057. #define RCC_CFGR_RTCPRE_4 (0x10UL << RCC_CFGR_RTCPRE_Pos) /*!< 0x00001000 */
  12058. #define RCC_CFGR_RTCPRE_5 (0x20UL << RCC_CFGR_RTCPRE_Pos) /*!< 0x00002000 */
  12059. /*!< TIMPRE configuration */
  12060. #define RCC_CFGR_TIMPRE_Pos (15U)
  12061. #define RCC_CFGR_TIMPRE_Msk (0x1UL << RCC_CFGR_TIMPRE_Pos)
  12062. #define RCC_CFGR_TIMPRE RCC_CFGR_TIMPRE_Msk /*!< 0x00008000 */
  12063. /*!< MCO1 configuration */
  12064. #define RCC_CFGR_MCO1_Pos (22U)
  12065. #define RCC_CFGR_MCO1_Msk (0x7UL << RCC_CFGR_MCO1_Pos)
  12066. #define RCC_CFGR_MCO1 RCC_CFGR_MCO1_Msk /*!< 0x01C00000 */
  12067. #define RCC_CFGR_MCO1_0 (0x1UL << RCC_CFGR_MCO1_Pos) /*!< 0x00400000 */
  12068. #define RCC_CFGR_MCO1_1 (0x2UL << RCC_CFGR_MCO1_Pos) /*!< 0x00800000 */
  12069. #define RCC_CFGR_MCO1_2 (0x4UL << RCC_CFGR_MCO1_Pos) /*!< 0x01000000 */
  12070. #define RCC_CFGR_MCO1PRE_Pos (18U)
  12071. #define RCC_CFGR_MCO1PRE_Msk (0xFUL << RCC_CFGR_MCO1PRE_Pos)
  12072. #define RCC_CFGR_MCO1PRE RCC_CFGR_MCO1PRE_Msk /*!< 0x003C0000 */
  12073. #define RCC_CFGR_MCO1PRE_0 (0x1UL << RCC_CFGR_MCO1PRE_Pos) /*!< 0x00040000 */
  12074. #define RCC_CFGR_MCO1PRE_1 (0x2UL << RCC_CFGR_MCO1PRE_Pos) /*!< 0x00080000 */
  12075. #define RCC_CFGR_MCO1PRE_2 (0x4UL << RCC_CFGR_MCO1PRE_Pos) /*!< 0x00100000 */
  12076. #define RCC_CFGR_MCO1PRE_3 (0x8UL << RCC_CFGR_MCO1PRE_Pos) /*!< 0x00200000 */
  12077. #define RCC_CFGR_MCO2PRE_Pos (25U)
  12078. #define RCC_CFGR_MCO2PRE_Msk (0xFUL << RCC_CFGR_MCO2PRE_Pos)
  12079. #define RCC_CFGR_MCO2PRE RCC_CFGR_MCO2PRE_Msk /*!< 0x1E000000 */
  12080. #define RCC_CFGR_MCO2PRE_0 (0x1UL << RCC_CFGR_MCO2PRE_Pos) /*!< 0x02000000 */
  12081. #define RCC_CFGR_MCO2PRE_1 (0x2UL << RCC_CFGR_MCO2PRE_Pos) /*!< 0x04000000 */
  12082. #define RCC_CFGR_MCO2PRE_2 (0x4UL << RCC_CFGR_MCO2PRE_Pos) /*!< 0x08000000 */
  12083. #define RCC_CFGR_MCO2PRE_3 (0x8UL << RCC_CFGR_MCO2PRE_Pos) /*!< 0x10000000 */
  12084. #define RCC_CFGR_MCO2_Pos (29U)
  12085. #define RCC_CFGR_MCO2_Msk (0x7UL << RCC_CFGR_MCO2_Pos)
  12086. #define RCC_CFGR_MCO2 RCC_CFGR_MCO2_Msk /*!< 0xE0000000 */
  12087. #define RCC_CFGR_MCO2_0 (0x1UL << RCC_CFGR_MCO2_Pos) /*!< 0x20000000 */
  12088. #define RCC_CFGR_MCO2_1 (0x2UL << RCC_CFGR_MCO2_Pos) /*!< 0x40000000 */
  12089. #define RCC_CFGR_MCO2_2 (0x4UL << RCC_CFGR_MCO2_Pos) /*!< 0x80000000 */
  12090. /******************** Bit definition for RCC_D1CFGR register ******************/
  12091. /*!< D1HPRE configuration */
  12092. #define RCC_CDCFGR1_HPRE_Pos (0U)
  12093. #define RCC_CDCFGR1_HPRE_Msk (0xFUL << RCC_CDCFGR1_HPRE_Pos) /*!< 0x0000000F */
  12094. #define RCC_CDCFGR1_HPRE RCC_CDCFGR1_HPRE_Msk /*!< HPRE[3:0] bits (AHB3 prescaler) */
  12095. #define RCC_CDCFGR1_HPRE_0 (0x1UL << RCC_CDCFGR1_HPRE_Pos) /*!< 0x00000001 */
  12096. #define RCC_CDCFGR1_HPRE_1 (0x2UL << RCC_CDCFGR1_HPRE_Pos) /*!< 0x00000002 */
  12097. #define RCC_CDCFGR1_HPRE_2 (0x4UL << RCC_CDCFGR1_HPRE_Pos) /*!< 0x00000004 */
  12098. #define RCC_CDCFGR1_HPRE_3 (0x8UL << RCC_CDCFGR1_HPRE_Pos) /*!< 0x00000008 */
  12099. #define RCC_CDCFGR1_HPRE_DIV1 ((uint32_t)0x00000000) /*!< AHB3 Clock not divided */
  12100. #define RCC_CDCFGR1_HPRE_DIV2_Pos (3U)
  12101. #define RCC_CDCFGR1_HPRE_DIV2_Msk (0x1UL << RCC_CDCFGR1_HPRE_DIV2_Pos) /*!< 0x00000008 */
  12102. #define RCC_CDCFGR1_HPRE_DIV2 RCC_CDCFGR1_HPRE_DIV2_Msk /*!< AHB3 Clock divided by 2 */
  12103. #define RCC_CDCFGR1_HPRE_DIV4_Pos (0U)
  12104. #define RCC_CDCFGR1_HPRE_DIV4_Msk (0x9UL << RCC_CDCFGR1_HPRE_DIV4_Pos) /*!< 0x00000009 */
  12105. #define RCC_CDCFGR1_HPRE_DIV4 RCC_CDCFGR1_HPRE_DIV4_Msk /*!< AHB3 Clock divided by 4 */
  12106. #define RCC_CDCFGR1_HPRE_DIV8_Pos (1U)
  12107. #define RCC_CDCFGR1_HPRE_DIV8_Msk (0x5UL << RCC_CDCFGR1_HPRE_DIV8_Pos) /*!< 0x0000000A */
  12108. #define RCC_CDCFGR1_HPRE_DIV8 RCC_CDCFGR1_HPRE_DIV8_Msk /*!< AHB3 Clock divided by 8 */
  12109. #define RCC_CDCFGR1_HPRE_DIV16_Pos (0U)
  12110. #define RCC_CDCFGR1_HPRE_DIV16_Msk (0xBUL << RCC_CDCFGR1_HPRE_DIV16_Pos) /*!< 0x0000000B */
  12111. #define RCC_CDCFGR1_HPRE_DIV16 RCC_CDCFGR1_HPRE_DIV16_Msk /*!< AHB3 Clock divided by 16 */
  12112. #define RCC_CDCFGR1_HPRE_DIV64_Pos (2U)
  12113. #define RCC_CDCFGR1_HPRE_DIV64_Msk (0x3UL << RCC_CDCFGR1_HPRE_DIV64_Pos) /*!< 0x0000000C */
  12114. #define RCC_CDCFGR1_HPRE_DIV64 RCC_CDCFGR1_HPRE_DIV64_Msk /*!< AHB3 Clock divided by 64 */
  12115. #define RCC_CDCFGR1_HPRE_DIV128_Pos (0U)
  12116. #define RCC_CDCFGR1_HPRE_DIV128_Msk (0xDUL << RCC_CDCFGR1_HPRE_DIV128_Pos) /*!< 0x0000000D */
  12117. #define RCC_CDCFGR1_HPRE_DIV128 RCC_CDCFGR1_HPRE_DIV128_Msk /*!< AHB3 Clock divided by 128 */
  12118. #define RCC_CDCFGR1_HPRE_DIV256_Pos (1U)
  12119. #define RCC_CDCFGR1_HPRE_DIV256_Msk (0x7UL << RCC_CDCFGR1_HPRE_DIV256_Pos) /*!< 0x0000000E */
  12120. #define RCC_CDCFGR1_HPRE_DIV256 RCC_CDCFGR1_HPRE_DIV256_Msk /*!< AHB3 Clock divided by 256 */
  12121. #define RCC_CDCFGR1_HPRE_DIV512_Pos (0U)
  12122. #define RCC_CDCFGR1_HPRE_DIV512_Msk (0xFUL << RCC_CDCFGR1_HPRE_DIV512_Pos) /*!< 0x0000000F */
  12123. #define RCC_CDCFGR1_HPRE_DIV512 RCC_CDCFGR1_HPRE_DIV512_Msk /*!< AHB3 Clock divided by 512 */
  12124. /*!< D1PPRE configuration */
  12125. #define RCC_CDCFGR1_CDPPRE_Pos (4U)
  12126. #define RCC_CDCFGR1_CDPPRE_Msk (0x7UL << RCC_CDCFGR1_CDPPRE_Pos) /*!< 0x00000070 */
  12127. #define RCC_CDCFGR1_CDPPRE RCC_CDCFGR1_CDPPRE_Msk /*!< CDPRE[2:0] bits (APB3 prescaler) */
  12128. #define RCC_CDCFGR1_CDPPRE_0 (0x1UL << RCC_CDCFGR1_CDPPRE_Pos) /*!< 0x00000010 */
  12129. #define RCC_CDCFGR1_CDPPRE_1 (0x2UL << RCC_CDCFGR1_CDPPRE_Pos) /*!< 0x00000020 */
  12130. #define RCC_CDCFGR1_CDPPRE_2 (0x4UL << RCC_CDCFGR1_CDPPRE_Pos) /*!< 0x00000040 */
  12131. #define RCC_CDCFGR1_CDPPRE_DIV1 ((uint32_t)0x00000000) /*!< APB3 clock not divided */
  12132. #define RCC_CDCFGR1_CDPPRE_DIV2_Pos (6U)
  12133. #define RCC_CDCFGR1_CDPPRE_DIV2_Msk (0x1UL << RCC_CDCFGR1_CDPPRE_DIV2_Pos) /*!< 0x00000040 */
  12134. #define RCC_CDCFGR1_CDPPRE_DIV2 RCC_CDCFGR1_CDPPRE_DIV2_Msk /*!< APB3 clock divided by 2 */
  12135. #define RCC_CDCFGR1_CDPPRE_DIV4_Pos (4U)
  12136. #define RCC_CDCFGR1_CDPPRE_DIV4_Msk (0x5UL << RCC_CDCFGR1_CDPPRE_DIV4_Pos) /*!< 0x00000050 */
  12137. #define RCC_CDCFGR1_CDPPRE_DIV4 RCC_CDCFGR1_CDPPRE_DIV4_Msk /*!< APB3 clock divided by 4 */
  12138. #define RCC_CDCFGR1_CDPPRE_DIV8_Pos (5U)
  12139. #define RCC_CDCFGR1_CDPPRE_DIV8_Msk (0x3UL << RCC_CDCFGR1_CDPPRE_DIV8_Pos) /*!< 0x00000060 */
  12140. #define RCC_CDCFGR1_CDPPRE_DIV8 RCC_CDCFGR1_CDPPRE_DIV8_Msk /*!< APB3 clock divided by 8 */
  12141. #define RCC_CDCFGR1_CDPPRE_DIV16_Pos (4U)
  12142. #define RCC_CDCFGR1_CDPPRE_DIV16_Msk (0x7UL << RCC_CDCFGR1_CDPPRE_DIV16_Pos) /*!< 0x00000070 */
  12143. #define RCC_CDCFGR1_CDPPRE_DIV16 RCC_CDCFGR1_CDPPRE_DIV16_Msk /*!< APB3 clock divided by 16 */
  12144. #define RCC_CDCFGR1_CDCPRE_Pos (8U)
  12145. #define RCC_CDCFGR1_CDCPRE_Msk (0xFUL << RCC_CDCFGR1_CDCPRE_Pos) /*!< 0x00000F00 */
  12146. #define RCC_CDCFGR1_CDCPRE RCC_CDCFGR1_CDCPRE_Msk /*!< CDCPRE[2:0] bits (Domain 1 Core prescaler) */
  12147. #define RCC_CDCFGR1_CDCPRE_0 (0x1UL << RCC_CDCFGR1_CDCPRE_Pos) /*!< 0x00000100 */
  12148. #define RCC_CDCFGR1_CDCPRE_1 (0x2UL << RCC_CDCFGR1_CDCPRE_Pos) /*!< 0x00000200 */
  12149. #define RCC_CDCFGR1_CDCPRE_2 (0x4UL << RCC_CDCFGR1_CDCPRE_Pos) /*!< 0x00000400 */
  12150. #define RCC_CDCFGR1_CDCPRE_3 (0x8UL << RCC_CDCFGR1_CDCPRE_Pos) /*!< 0x00000800 */
  12151. #define RCC_CDCFGR1_CDCPRE_DIV1 ((uint32_t)0x00000000) /*!< Domain 1 Core clock not divided */
  12152. #define RCC_CDCFGR1_CDCPRE_DIV2_Pos (11U)
  12153. #define RCC_CDCFGR1_CDCPRE_DIV2_Msk (0x1UL << RCC_CDCFGR1_CDCPRE_DIV2_Pos) /*!< 0x00000800 */
  12154. #define RCC_CDCFGR1_CDCPRE_DIV2 RCC_CDCFGR1_CDCPRE_DIV2_Msk /*!< Domain 1 Core clock divided by 2 */
  12155. #define RCC_CDCFGR1_CDCPRE_DIV4_Pos (8U)
  12156. #define RCC_CDCFGR1_CDCPRE_DIV4_Msk (0x9UL << RCC_CDCFGR1_CDCPRE_DIV4_Pos) /*!< 0x00000900 */
  12157. #define RCC_CDCFGR1_CDCPRE_DIV4 RCC_CDCFGR1_CDCPRE_DIV4_Msk /*!< Domain 1 Core clock divided by 4 */
  12158. #define RCC_CDCFGR1_CDCPRE_DIV8_Pos (9U)
  12159. #define RCC_CDCFGR1_CDCPRE_DIV8_Msk (0x5UL << RCC_CDCFGR1_CDCPRE_DIV8_Pos) /*!< 0x00000A00 */
  12160. #define RCC_CDCFGR1_CDCPRE_DIV8 RCC_CDCFGR1_CDCPRE_DIV8_Msk /*!< Domain 1 Core clock divided by 8 */
  12161. #define RCC_CDCFGR1_CDCPRE_DIV16_Pos (8U)
  12162. #define RCC_CDCFGR1_CDCPRE_DIV16_Msk (0xBUL << RCC_CDCFGR1_CDCPRE_DIV16_Pos) /*!< 0x00000B00 */
  12163. #define RCC_CDCFGR1_CDCPRE_DIV16 RCC_CDCFGR1_CDCPRE_DIV16_Msk /*!< Domain 1 Core clock divided by 16 */
  12164. #define RCC_CDCFGR1_CDCPRE_DIV64_Pos (10U)
  12165. #define RCC_CDCFGR1_CDCPRE_DIV64_Msk (0x3UL << RCC_CDCFGR1_CDCPRE_DIV64_Pos) /*!< 0x00000C00 */
  12166. #define RCC_CDCFGR1_CDCPRE_DIV64 RCC_CDCFGR1_CDCPRE_DIV64_Msk /*!< Domain 1 Core clock divided by 64 */
  12167. #define RCC_CDCFGR1_CDCPRE_DIV128_Pos (8U)
  12168. #define RCC_CDCFGR1_CDCPRE_DIV128_Msk (0xDUL << RCC_CDCFGR1_CDCPRE_DIV128_Pos)/*!< 0x00000D00 */
  12169. #define RCC_CDCFGR1_CDCPRE_DIV128 RCC_CDCFGR1_CDCPRE_DIV128_Msk /*!< Domain 1 Core clock divided by 128 */
  12170. #define RCC_CDCFGR1_CDCPRE_DIV256_Pos (9U)
  12171. #define RCC_CDCFGR1_CDCPRE_DIV256_Msk (0x7UL << RCC_CDCFGR1_CDCPRE_DIV256_Pos)/*!< 0x00000E00 */
  12172. #define RCC_CDCFGR1_CDCPRE_DIV256 RCC_CDCFGR1_CDCPRE_DIV256_Msk /*!< Domain 1 Core clock divided by 256 */
  12173. #define RCC_CDCFGR1_CDCPRE_DIV512_Pos (8U)
  12174. #define RCC_CDCFGR1_CDCPRE_DIV512_Msk (0xFUL << RCC_CDCFGR1_CDCPRE_DIV512_Pos)/*!< 0x00000F00 */
  12175. #define RCC_CDCFGR1_CDCPRE_DIV512 RCC_CDCFGR1_CDCPRE_DIV512_Msk /*!< Domain 1 Core clock divided by 512 */
  12176. /******************** Bit definition for RCC_CDCFGR2 register ******************/
  12177. /*!< CDPPRE1 configuration */
  12178. #define RCC_CDCFGR2_CDPPRE1_Pos (4U)
  12179. #define RCC_CDCFGR2_CDPPRE1_Msk (0x7UL << RCC_CDCFGR2_CDPPRE1_Pos) /*!< 0x00000070 */
  12180. #define RCC_CDCFGR2_CDPPRE1 RCC_CDCFGR2_CDPPRE1_Msk /*!< D1PPRE1[2:0] bits (APB1 prescaler) */
  12181. #define RCC_CDCFGR2_CDPPRE1_0 (0x1UL << RCC_CDCFGR2_CDPPRE1_Pos) /*!< 0x00000010 */
  12182. #define RCC_CDCFGR2_CDPPRE1_1 (0x2UL << RCC_CDCFGR2_CDPPRE1_Pos) /*!< 0x00000020 */
  12183. #define RCC_CDCFGR2_CDPPRE1_2 (0x4UL << RCC_CDCFGR2_CDPPRE1_Pos) /*!< 0x00000040 */
  12184. #define RCC_CDCFGR2_CDPPRE1_DIV1 ((uint32_t)0x00000000) /*!< APB1 clock not divided */
  12185. #define RCC_CDCFGR2_CDPPRE1_DIV2_Pos (6U)
  12186. #define RCC_CDCFGR2_CDPPRE1_DIV2_Msk (0x1UL << RCC_CDCFGR2_CDPPRE1_DIV2_Pos) /*!< 0x00000040 */
  12187. #define RCC_CDCFGR2_CDPPRE1_DIV2 RCC_CDCFGR2_CDPPRE1_DIV2_Msk /*!< APB1 clock divided by 2 */
  12188. #define RCC_CDCFGR2_CDPPRE1_DIV4_Pos (4U)
  12189. #define RCC_CDCFGR2_CDPPRE1_DIV4_Msk (0x5UL << RCC_CDCFGR2_CDPPRE1_DIV4_Pos) /*!< 0x00000050 */
  12190. #define RCC_CDCFGR2_CDPPRE1_DIV4 RCC_CDCFGR2_CDPPRE1_DIV4_Msk /*!< APB1 clock divided by 4 */
  12191. #define RCC_CDCFGR2_CDPPRE1_DIV8_Pos (5U)
  12192. #define RCC_CDCFGR2_CDPPRE1_DIV8_Msk (0x3UL << RCC_CDCFGR2_CDPPRE1_DIV8_Pos) /*!< 0x00000060 */
  12193. #define RCC_CDCFGR2_CDPPRE1_DIV8 RCC_CDCFGR2_CDPPRE1_DIV8_Msk /*!< APB1 clock divided by 8 */
  12194. #define RCC_CDCFGR2_CDPPRE1_DIV16_Pos (4U)
  12195. #define RCC_CDCFGR2_CDPPRE1_DIV16_Msk (0x7UL << RCC_CDCFGR2_CDPPRE1_DIV16_Pos) /*!< 0x00000070 */
  12196. #define RCC_CDCFGR2_CDPPRE1_DIV16 RCC_CDCFGR2_CDPPRE1_DIV16_Msk /*!< APB1 clock divided by 16 */
  12197. /*!< CDPPRE2 configuration */
  12198. #define RCC_CDCFGR2_CDPPRE2_Pos (8U)
  12199. #define RCC_CDCFGR2_CDPPRE2_Msk (0x7UL << RCC_CDCFGR2_CDPPRE2_Pos) /*!< 0x00000700 */
  12200. #define RCC_CDCFGR2_CDPPRE2 RCC_CDCFGR2_CDPPRE2_Msk /*!< CDPPRE2[2:0] bits (APB2 prescaler) */
  12201. #define RCC_CDCFGR2_CDPPRE2_0 (0x1UL << RCC_CDCFGR2_CDPPRE2_Pos) /*!< 0x00000100 */
  12202. #define RCC_CDCFGR2_CDPPRE2_1 (0x2UL << RCC_CDCFGR2_CDPPRE2_Pos) /*!< 0x00000200 */
  12203. #define RCC_CDCFGR2_CDPPRE2_2 (0x4UL << RCC_CDCFGR2_CDPPRE2_Pos) /*!< 0x00000400 */
  12204. #define RCC_CDCFGR2_CDPPRE2_DIV1 ((uint32_t)0x00000000) /*!< APB2 clock not divided */
  12205. #define RCC_CDCFGR2_CDPPRE2_DIV2_Pos (10U)
  12206. #define RCC_CDCFGR2_CDPPRE2_DIV2_Msk (0x1UL << RCC_CDCFGR2_CDPPRE2_DIV2_Pos) /*!< 0x00000400 */
  12207. #define RCC_CDCFGR2_CDPPRE2_DIV2 RCC_CDCFGR2_CDPPRE2_DIV2_Msk /*!< APB2 clock divided by 2 */
  12208. #define RCC_CDCFGR2_CDPPRE2_DIV4_Pos (8U)
  12209. #define RCC_CDCFGR2_CDPPRE2_DIV4_Msk (0x5UL << RCC_CDCFGR2_CDPPRE2_DIV4_Pos) /*!< 0x00000500 */
  12210. #define RCC_CDCFGR2_CDPPRE2_DIV4 RCC_CDCFGR2_CDPPRE2_DIV4_Msk /*!< APB2 clock divided by 4 */
  12211. #define RCC_CDCFGR2_CDPPRE2_DIV8_Pos (9U)
  12212. #define RCC_CDCFGR2_CDPPRE2_DIV8_Msk (0x3UL << RCC_CDCFGR2_CDPPRE2_DIV8_Pos) /*!< 0x00000600 */
  12213. #define RCC_CDCFGR2_CDPPRE2_DIV8 RCC_CDCFGR2_CDPPRE2_DIV8_Msk /*!< APB2 clock divided by 8 */
  12214. #define RCC_CDCFGR2_CDPPRE2_DIV16_Pos (8U)
  12215. #define RCC_CDCFGR2_CDPPRE2_DIV16_Msk (0x7UL << RCC_CDCFGR2_CDPPRE2_DIV16_Pos) /*!< 0x00000700 */
  12216. #define RCC_CDCFGR2_CDPPRE2_DIV16 RCC_CDCFGR2_CDPPRE2_DIV16_Msk /*!< APB2 clock divided by 16 */
  12217. /******************** Bit definition for RCC_SRDCFGR register ******************/
  12218. /*!< SRDPPRE configuration */
  12219. #define RCC_SRDCFGR_SRDPPRE_Pos (4U)
  12220. #define RCC_SRDCFGR_SRDPPRE_Msk (0x7UL << RCC_SRDCFGR_SRDPPRE_Pos) /*!< 0x00000070 */
  12221. #define RCC_SRDCFGR_SRDPPRE RCC_SRDCFGR_SRDPPRE_Msk /*!< SRDPPRE1[2:0] bits (APB4 prescaler) */
  12222. #define RCC_SRDCFGR_SRDPPRE_0 (0x1UL << RCC_SRDCFGR_SRDPPRE_Pos) /*!< 0x00000010 */
  12223. #define RCC_SRDCFGR_SRDPPRE_1 (0x2UL << RCC_SRDCFGR_SRDPPRE_Pos) /*!< 0x00000020 */
  12224. #define RCC_SRDCFGR_SRDPPRE_2 (0x4UL << RCC_SRDCFGR_SRDPPRE_Pos) /*!< 0x00000040 */
  12225. #define RCC_SRDCFGR_SRDPPRE_DIV1 ((uint32_t)0x00000000) /*!< APB4 clock not divided */
  12226. #define RCC_SRDCFGR_SRDPPRE_DIV2_Pos (6U)
  12227. #define RCC_SRDCFGR_SRDPPRE_DIV2_Msk (0x1UL << RCC_SRDCFGR_SRDPPRE_DIV2_Pos) /*!< 0x00000040 */
  12228. #define RCC_SRDCFGR_SRDPPRE_DIV2 RCC_SRDCFGR_SRDPPRE_DIV2_Msk /*!< APB4 clock divided by 2 */
  12229. #define RCC_SRDCFGR_SRDPPRE_DIV4_Pos (4U)
  12230. #define RCC_SRDCFGR_SRDPPRE_DIV4_Msk (0x5UL << RCC_SRDCFGR_SRDPPRE_DIV4_Pos) /*!< 0x00000050 */
  12231. #define RCC_SRDCFGR_SRDPPRE_DIV4 RCC_SRDCFGR_SRDPPRE_DIV4_Msk /*!< APB4 clock divided by 4 */
  12232. #define RCC_SRDCFGR_SRDPPRE_DIV8_Pos (5U)
  12233. #define RCC_SRDCFGR_SRDPPRE_DIV8_Msk (0x3UL << RCC_SRDCFGR_SRDPPRE_DIV8_Pos) /*!< 0x00000060 */
  12234. #define RCC_SRDCFGR_SRDPPRE_DIV8 RCC_SRDCFGR_SRDPPRE_DIV8_Msk /*!< APB4 clock divided by 8 */
  12235. #define RCC_SRDCFGR_SRDPPRE_DIV16_Pos (4U)
  12236. #define RCC_SRDCFGR_SRDPPRE_DIV16_Msk (0x7UL << RCC_SRDCFGR_SRDPPRE_DIV16_Pos) /*!< 0x00000070 */
  12237. #define RCC_SRDCFGR_SRDPPRE_DIV16 RCC_SRDCFGR_SRDPPRE_DIV16_Msk /*!< APB4 clock divided by 16 */
  12238. /******************** Bit definition for RCC_PLLCKSELR register *************/
  12239. #define RCC_PLLCKSELR_PLLSRC_Pos (0U)
  12240. #define RCC_PLLCKSELR_PLLSRC_Msk (0x3UL << RCC_PLLCKSELR_PLLSRC_Pos) /*!< 0x00000003 */
  12241. #define RCC_PLLCKSELR_PLLSRC RCC_PLLCKSELR_PLLSRC_Msk
  12242. #define RCC_PLLCKSELR_PLLSRC_HSI ((uint32_t)0x00000000) /*!< HSI source clock selected */
  12243. #define RCC_PLLCKSELR_PLLSRC_CSI_Pos (0U)
  12244. #define RCC_PLLCKSELR_PLLSRC_CSI_Msk (0x1UL << RCC_PLLCKSELR_PLLSRC_CSI_Pos) /*!< 0x00000001 */
  12245. #define RCC_PLLCKSELR_PLLSRC_CSI RCC_PLLCKSELR_PLLSRC_CSI_Msk /*!< CSI source clock selected */
  12246. #define RCC_PLLCKSELR_PLLSRC_HSE_Pos (1U)
  12247. #define RCC_PLLCKSELR_PLLSRC_HSE_Msk (0x1UL << RCC_PLLCKSELR_PLLSRC_HSE_Pos) /*!< 0x00000002 */
  12248. #define RCC_PLLCKSELR_PLLSRC_HSE RCC_PLLCKSELR_PLLSRC_HSE_Msk /*!< HSE source clock selected */
  12249. #define RCC_PLLCKSELR_PLLSRC_NONE_Pos (0U)
  12250. #define RCC_PLLCKSELR_PLLSRC_NONE_Msk (0x3UL << RCC_PLLCKSELR_PLLSRC_NONE_Pos) /*!< 0x00000003 */
  12251. #define RCC_PLLCKSELR_PLLSRC_NONE RCC_PLLCKSELR_PLLSRC_NONE_Msk /*!< No source clock selected */
  12252. #define RCC_PLLCKSELR_DIVM1_Pos (4U)
  12253. #define RCC_PLLCKSELR_DIVM1_Msk (0x3FUL << RCC_PLLCKSELR_DIVM1_Pos) /*!< 0x000003F0 */
  12254. #define RCC_PLLCKSELR_DIVM1 RCC_PLLCKSELR_DIVM1_Msk
  12255. #define RCC_PLLCKSELR_DIVM1_0 (0x01UL << RCC_PLLCKSELR_DIVM1_Pos) /*!< 0x00000010 */
  12256. #define RCC_PLLCKSELR_DIVM1_1 (0x02UL << RCC_PLLCKSELR_DIVM1_Pos) /*!< 0x00000020 */
  12257. #define RCC_PLLCKSELR_DIVM1_2 (0x04UL << RCC_PLLCKSELR_DIVM1_Pos) /*!< 0x00000040 */
  12258. #define RCC_PLLCKSELR_DIVM1_3 (0x08UL << RCC_PLLCKSELR_DIVM1_Pos) /*!< 0x00000080 */
  12259. #define RCC_PLLCKSELR_DIVM1_4 (0x10UL << RCC_PLLCKSELR_DIVM1_Pos) /*!< 0x00000100 */
  12260. #define RCC_PLLCKSELR_DIVM1_5 (0x20UL << RCC_PLLCKSELR_DIVM1_Pos) /*!< 0x00000200 */
  12261. #define RCC_PLLCKSELR_DIVM2_Pos (12U)
  12262. #define RCC_PLLCKSELR_DIVM2_Msk (0x3FUL << RCC_PLLCKSELR_DIVM2_Pos) /*!< 0x0003F000 */
  12263. #define RCC_PLLCKSELR_DIVM2 RCC_PLLCKSELR_DIVM2_Msk
  12264. #define RCC_PLLCKSELR_DIVM2_0 (0x01UL << RCC_PLLCKSELR_DIVM2_Pos) /*!< 0x00001000 */
  12265. #define RCC_PLLCKSELR_DIVM2_1 (0x02UL << RCC_PLLCKSELR_DIVM2_Pos) /*!< 0x00002000 */
  12266. #define RCC_PLLCKSELR_DIVM2_2 (0x04UL << RCC_PLLCKSELR_DIVM2_Pos) /*!< 0x00004000 */
  12267. #define RCC_PLLCKSELR_DIVM2_3 (0x08UL << RCC_PLLCKSELR_DIVM2_Pos) /*!< 0x00008000 */
  12268. #define RCC_PLLCKSELR_DIVM2_4 (0x10UL << RCC_PLLCKSELR_DIVM2_Pos) /*!< 0x00010000 */
  12269. #define RCC_PLLCKSELR_DIVM2_5 (0x20UL << RCC_PLLCKSELR_DIVM2_Pos) /*!< 0x00020000 */
  12270. #define RCC_PLLCKSELR_DIVM3_Pos (20U)
  12271. #define RCC_PLLCKSELR_DIVM3_Msk (0x3FUL << RCC_PLLCKSELR_DIVM3_Pos) /*!< 0x03F00000 */
  12272. #define RCC_PLLCKSELR_DIVM3 RCC_PLLCKSELR_DIVM3_Msk
  12273. #define RCC_PLLCKSELR_DIVM3_0 (0x01UL << RCC_PLLCKSELR_DIVM3_Pos) /*!< 0x00100000 */
  12274. #define RCC_PLLCKSELR_DIVM3_1 (0x02UL << RCC_PLLCKSELR_DIVM3_Pos) /*!< 0x00200000 */
  12275. #define RCC_PLLCKSELR_DIVM3_2 (0x04UL << RCC_PLLCKSELR_DIVM3_Pos) /*!< 0x00400000 */
  12276. #define RCC_PLLCKSELR_DIVM3_3 (0x08UL << RCC_PLLCKSELR_DIVM3_Pos) /*!< 0x00800000 */
  12277. #define RCC_PLLCKSELR_DIVM3_4 (0x10UL << RCC_PLLCKSELR_DIVM3_Pos) /*!< 0x01000000 */
  12278. #define RCC_PLLCKSELR_DIVM3_5 (0x20UL << RCC_PLLCKSELR_DIVM3_Pos) /*!< 0x02000000 */
  12279. /******************** Bit definition for RCC_PLLCFGR register ***************/
  12280. #define RCC_PLLCFGR_PLL1FRACEN_Pos (0U)
  12281. #define RCC_PLLCFGR_PLL1FRACEN_Msk (0x1UL << RCC_PLLCFGR_PLL1FRACEN_Pos) /*!< 0x00000001 */
  12282. #define RCC_PLLCFGR_PLL1FRACEN RCC_PLLCFGR_PLL1FRACEN_Msk
  12283. #define RCC_PLLCFGR_PLL1VCOSEL_Pos (1U)
  12284. #define RCC_PLLCFGR_PLL1VCOSEL_Msk (0x1UL << RCC_PLLCFGR_PLL1VCOSEL_Pos) /*!< 0x00000002 */
  12285. #define RCC_PLLCFGR_PLL1VCOSEL RCC_PLLCFGR_PLL1VCOSEL_Msk
  12286. #define RCC_PLLCFGR_PLL1RGE_Pos (2U)
  12287. #define RCC_PLLCFGR_PLL1RGE_Msk (0x3UL << RCC_PLLCFGR_PLL1RGE_Pos) /*!< 0x0000000C */
  12288. #define RCC_PLLCFGR_PLL1RGE RCC_PLLCFGR_PLL1RGE_Msk
  12289. #define RCC_PLLCFGR_PLL1RGE_0 (0x0UL << RCC_PLLCFGR_PLL1RGE_Pos) /*!< 0x00000000 */
  12290. #define RCC_PLLCFGR_PLL1RGE_1 (0x1UL << RCC_PLLCFGR_PLL1RGE_Pos) /*!< 0x00000004 */
  12291. #define RCC_PLLCFGR_PLL1RGE_2 (0x2UL << RCC_PLLCFGR_PLL1RGE_Pos) /*!< 0x00000008 */
  12292. #define RCC_PLLCFGR_PLL1RGE_3 (0x3UL << RCC_PLLCFGR_PLL1RGE_Pos) /*!< 0x0000000C */
  12293. #define RCC_PLLCFGR_PLL2FRACEN_Pos (4U)
  12294. #define RCC_PLLCFGR_PLL2FRACEN_Msk (0x1UL << RCC_PLLCFGR_PLL2FRACEN_Pos) /*!< 0x00000010 */
  12295. #define RCC_PLLCFGR_PLL2FRACEN RCC_PLLCFGR_PLL2FRACEN_Msk
  12296. #define RCC_PLLCFGR_PLL2VCOSEL_Pos (5U)
  12297. #define RCC_PLLCFGR_PLL2VCOSEL_Msk (0x1UL << RCC_PLLCFGR_PLL2VCOSEL_Pos) /*!< 0x00000020 */
  12298. #define RCC_PLLCFGR_PLL2VCOSEL RCC_PLLCFGR_PLL2VCOSEL_Msk
  12299. #define RCC_PLLCFGR_PLL2RGE_Pos (6U)
  12300. #define RCC_PLLCFGR_PLL2RGE_Msk (0x3UL << RCC_PLLCFGR_PLL2RGE_Pos) /*!< 0x000000C0 */
  12301. #define RCC_PLLCFGR_PLL2RGE RCC_PLLCFGR_PLL2RGE_Msk
  12302. #define RCC_PLLCFGR_PLL2RGE_0 (0x0UL << RCC_PLLCFGR_PLL2RGE_Pos) /*!< 0x00000000 */
  12303. #define RCC_PLLCFGR_PLL2RGE_1 (0x1UL << RCC_PLLCFGR_PLL2RGE_Pos) /*!< 0x00000040 */
  12304. #define RCC_PLLCFGR_PLL2RGE_2 (0x2UL << RCC_PLLCFGR_PLL2RGE_Pos) /*!< 0x00000080 */
  12305. #define RCC_PLLCFGR_PLL2RGE_3 (0x3UL << RCC_PLLCFGR_PLL2RGE_Pos) /*!< 0x000000C0 */
  12306. #define RCC_PLLCFGR_PLL3FRACEN_Pos (8U)
  12307. #define RCC_PLLCFGR_PLL3FRACEN_Msk (0x1UL << RCC_PLLCFGR_PLL3FRACEN_Pos) /*!< 0x00000100 */
  12308. #define RCC_PLLCFGR_PLL3FRACEN RCC_PLLCFGR_PLL3FRACEN_Msk
  12309. #define RCC_PLLCFGR_PLL3VCOSEL_Pos (9U)
  12310. #define RCC_PLLCFGR_PLL3VCOSEL_Msk (0x1UL << RCC_PLLCFGR_PLL3VCOSEL_Pos) /*!< 0x00000200 */
  12311. #define RCC_PLLCFGR_PLL3VCOSEL RCC_PLLCFGR_PLL3VCOSEL_Msk
  12312. #define RCC_PLLCFGR_PLL3RGE_Pos (10U)
  12313. #define RCC_PLLCFGR_PLL3RGE_Msk (0x3UL << RCC_PLLCFGR_PLL3RGE_Pos) /*!< 0x00000C00 */
  12314. #define RCC_PLLCFGR_PLL3RGE RCC_PLLCFGR_PLL3RGE_Msk
  12315. #define RCC_PLLCFGR_PLL3RGE_0 (0x0UL << RCC_PLLCFGR_PLL3RGE_Pos) /*!< 0x00000000 */
  12316. #define RCC_PLLCFGR_PLL3RGE_1 (0x1UL << RCC_PLLCFGR_PLL3RGE_Pos) /*!< 0x00000400 */
  12317. #define RCC_PLLCFGR_PLL3RGE_2 (0x2UL << RCC_PLLCFGR_PLL3RGE_Pos) /*!< 0x00000800 */
  12318. #define RCC_PLLCFGR_PLL3RGE_3 (0x3UL << RCC_PLLCFGR_PLL3RGE_Pos) /*!< 0x00000C00 */
  12319. #define RCC_PLLCFGR_DIVP1EN_Pos (16U)
  12320. #define RCC_PLLCFGR_DIVP1EN_Msk (0x1UL << RCC_PLLCFGR_DIVP1EN_Pos) /*!< 0x00010000 */
  12321. #define RCC_PLLCFGR_DIVP1EN RCC_PLLCFGR_DIVP1EN_Msk
  12322. #define RCC_PLLCFGR_DIVQ1EN_Pos (17U)
  12323. #define RCC_PLLCFGR_DIVQ1EN_Msk (0x1UL << RCC_PLLCFGR_DIVQ1EN_Pos) /*!< 0x00020000 */
  12324. #define RCC_PLLCFGR_DIVQ1EN RCC_PLLCFGR_DIVQ1EN_Msk
  12325. #define RCC_PLLCFGR_DIVR1EN_Pos (18U)
  12326. #define RCC_PLLCFGR_DIVR1EN_Msk (0x1UL << RCC_PLLCFGR_DIVR1EN_Pos) /*!< 0x00040000 */
  12327. #define RCC_PLLCFGR_DIVR1EN RCC_PLLCFGR_DIVR1EN_Msk
  12328. #define RCC_PLLCFGR_DIVP2EN_Pos (19U)
  12329. #define RCC_PLLCFGR_DIVP2EN_Msk (0x1UL << RCC_PLLCFGR_DIVP2EN_Pos) /*!< 0x00080000 */
  12330. #define RCC_PLLCFGR_DIVP2EN RCC_PLLCFGR_DIVP2EN_Msk
  12331. #define RCC_PLLCFGR_DIVQ2EN_Pos (20U)
  12332. #define RCC_PLLCFGR_DIVQ2EN_Msk (0x1UL << RCC_PLLCFGR_DIVQ2EN_Pos) /*!< 0x00100000 */
  12333. #define RCC_PLLCFGR_DIVQ2EN RCC_PLLCFGR_DIVQ2EN_Msk
  12334. #define RCC_PLLCFGR_DIVR2EN_Pos (21U)
  12335. #define RCC_PLLCFGR_DIVR2EN_Msk (0x1UL << RCC_PLLCFGR_DIVR2EN_Pos) /*!< 0x00200000 */
  12336. #define RCC_PLLCFGR_DIVR2EN RCC_PLLCFGR_DIVR2EN_Msk
  12337. #define RCC_PLLCFGR_DIVP3EN_Pos (22U)
  12338. #define RCC_PLLCFGR_DIVP3EN_Msk (0x1UL << RCC_PLLCFGR_DIVP3EN_Pos) /*!< 0x00400000 */
  12339. #define RCC_PLLCFGR_DIVP3EN RCC_PLLCFGR_DIVP3EN_Msk
  12340. #define RCC_PLLCFGR_DIVQ3EN_Pos (23U)
  12341. #define RCC_PLLCFGR_DIVQ3EN_Msk (0x1UL << RCC_PLLCFGR_DIVQ3EN_Pos) /*!< 0x00800000 */
  12342. #define RCC_PLLCFGR_DIVQ3EN RCC_PLLCFGR_DIVQ3EN_Msk
  12343. #define RCC_PLLCFGR_DIVR3EN_Pos (24U)
  12344. #define RCC_PLLCFGR_DIVR3EN_Msk (0x1UL << RCC_PLLCFGR_DIVR3EN_Pos) /*!< 0x01000000 */
  12345. #define RCC_PLLCFGR_DIVR3EN RCC_PLLCFGR_DIVR3EN_Msk
  12346. /******************** Bit definition for RCC_PLL1DIVR register ***************/
  12347. #define RCC_PLL1DIVR_N1_Pos (0U)
  12348. #define RCC_PLL1DIVR_N1_Msk (0x1FFUL << RCC_PLL1DIVR_N1_Pos) /*!< 0x000001FF */
  12349. #define RCC_PLL1DIVR_N1 RCC_PLL1DIVR_N1_Msk
  12350. #define RCC_PLL1DIVR_P1_Pos (9U)
  12351. #define RCC_PLL1DIVR_P1_Msk (0x7FUL << RCC_PLL1DIVR_P1_Pos) /*!< 0x0000FE00 */
  12352. #define RCC_PLL1DIVR_P1 RCC_PLL1DIVR_P1_Msk
  12353. #define RCC_PLL1DIVR_Q1_Pos (16U)
  12354. #define RCC_PLL1DIVR_Q1_Msk (0x7FUL << RCC_PLL1DIVR_Q1_Pos) /*!< 0x007F0000 */
  12355. #define RCC_PLL1DIVR_Q1 RCC_PLL1DIVR_Q1_Msk
  12356. #define RCC_PLL1DIVR_R1_Pos (24U)
  12357. #define RCC_PLL1DIVR_R1_Msk (0x7FUL << RCC_PLL1DIVR_R1_Pos) /*!< 0x7F000000 */
  12358. #define RCC_PLL1DIVR_R1 RCC_PLL1DIVR_R1_Msk
  12359. /******************** Bit definition for RCC_PLL1FRACR register ***************/
  12360. #define RCC_PLL1FRACR_FRACN1_Pos (3U)
  12361. #define RCC_PLL1FRACR_FRACN1_Msk (0x1FFFUL << RCC_PLL1FRACR_FRACN1_Pos) /*!< 0x0000FFF8 */
  12362. #define RCC_PLL1FRACR_FRACN1 RCC_PLL1FRACR_FRACN1_Msk
  12363. /******************** Bit definition for RCC_PLL2DIVR register ***************/
  12364. #define RCC_PLL2DIVR_N2_Pos (0U)
  12365. #define RCC_PLL2DIVR_N2_Msk (0x1FFUL << RCC_PLL2DIVR_N2_Pos) /*!< 0x000001FF */
  12366. #define RCC_PLL2DIVR_N2 RCC_PLL2DIVR_N2_Msk
  12367. #define RCC_PLL2DIVR_P2_Pos (9U)
  12368. #define RCC_PLL2DIVR_P2_Msk (0x7FUL << RCC_PLL2DIVR_P2_Pos) /*!< 0x0000FE00 */
  12369. #define RCC_PLL2DIVR_P2 RCC_PLL2DIVR_P2_Msk
  12370. #define RCC_PLL2DIVR_Q2_Pos (16U)
  12371. #define RCC_PLL2DIVR_Q2_Msk (0x7FUL << RCC_PLL2DIVR_Q2_Pos) /*!< 0x007F0000 */
  12372. #define RCC_PLL2DIVR_Q2 RCC_PLL2DIVR_Q2_Msk
  12373. #define RCC_PLL2DIVR_R2_Pos (24U)
  12374. #define RCC_PLL2DIVR_R2_Msk (0x7FUL << RCC_PLL2DIVR_R2_Pos) /*!< 0x7F000000 */
  12375. #define RCC_PLL2DIVR_R2 RCC_PLL2DIVR_R2_Msk
  12376. /******************** Bit definition for RCC_PLL2FRACR register ***************/
  12377. #define RCC_PLL2FRACR_FRACN2_Pos (3U)
  12378. #define RCC_PLL2FRACR_FRACN2_Msk (0x1FFFUL << RCC_PLL2FRACR_FRACN2_Pos) /*!< 0x0000FFF8 */
  12379. #define RCC_PLL2FRACR_FRACN2 RCC_PLL2FRACR_FRACN2_Msk
  12380. /******************** Bit definition for RCC_PLL3DIVR register ***************/
  12381. #define RCC_PLL3DIVR_N3_Pos (0U)
  12382. #define RCC_PLL3DIVR_N3_Msk (0x1FFUL << RCC_PLL3DIVR_N3_Pos) /*!< 0x000001FF */
  12383. #define RCC_PLL3DIVR_N3 RCC_PLL3DIVR_N3_Msk
  12384. #define RCC_PLL3DIVR_P3_Pos (9U)
  12385. #define RCC_PLL3DIVR_P3_Msk (0x7FUL << RCC_PLL3DIVR_P3_Pos) /*!< 0x0000FE00 */
  12386. #define RCC_PLL3DIVR_P3 RCC_PLL3DIVR_P3_Msk
  12387. #define RCC_PLL3DIVR_Q3_Pos (16U)
  12388. #define RCC_PLL3DIVR_Q3_Msk (0x7FUL << RCC_PLL3DIVR_Q3_Pos) /*!< 0x007F0000 */
  12389. #define RCC_PLL3DIVR_Q3 RCC_PLL3DIVR_Q3_Msk
  12390. #define RCC_PLL3DIVR_R3_Pos (24U)
  12391. #define RCC_PLL3DIVR_R3_Msk (0x7FUL << RCC_PLL3DIVR_R3_Pos) /*!< 0x7F000000 */
  12392. #define RCC_PLL3DIVR_R3 RCC_PLL3DIVR_R3_Msk
  12393. /******************** Bit definition for RCC_PLL3FRACR register ***************/
  12394. #define RCC_PLL3FRACR_FRACN3_Pos (3U)
  12395. #define RCC_PLL3FRACR_FRACN3_Msk (0x1FFFUL << RCC_PLL3FRACR_FRACN3_Pos) /*!< 0x0000FFF8 */
  12396. #define RCC_PLL3FRACR_FRACN3 RCC_PLL3FRACR_FRACN3_Msk
  12397. /******************** Bit definition for RCC_CDCCIPR register ***************/
  12398. #define RCC_CDCCIPR_FMCSEL_Pos (0U)
  12399. #define RCC_CDCCIPR_FMCSEL_Msk (0x3UL << RCC_CDCCIPR_FMCSEL_Pos) /*!< 0x00000003 */
  12400. #define RCC_CDCCIPR_FMCSEL RCC_CDCCIPR_FMCSEL_Msk
  12401. #define RCC_CDCCIPR_FMCSEL_0 (0x1UL << RCC_CDCCIPR_FMCSEL_Pos) /*!< 0x00000001 */
  12402. #define RCC_CDCCIPR_FMCSEL_1 (0x2UL << RCC_CDCCIPR_FMCSEL_Pos) /*!< 0x00000002 */
  12403. #define RCC_CDCCIPR_OCTOSPISEL_Pos (4U)
  12404. #define RCC_CDCCIPR_OCTOSPISEL_Msk (0x3UL << RCC_CDCCIPR_OCTOSPISEL_Pos) /*!< 0x00000030 */
  12405. #define RCC_CDCCIPR_OCTOSPISEL RCC_CDCCIPR_OCTOSPISEL_Msk
  12406. #define RCC_CDCCIPR_OCTOSPISEL_0 (0x1UL << RCC_CDCCIPR_OCTOSPISEL_Pos) /*!< 0x00000010 */
  12407. #define RCC_CDCCIPR_OCTOSPISEL_1 (0x2UL << RCC_CDCCIPR_OCTOSPISEL_Pos) /*!< 0x00000020 */
  12408. #define RCC_CDCCIPR_SDMMCSEL_Pos (16U)
  12409. #define RCC_CDCCIPR_SDMMCSEL_Msk (0x1UL << RCC_CDCCIPR_SDMMCSEL_Pos) /*!< 0x00010000 */
  12410. #define RCC_CDCCIPR_SDMMCSEL RCC_CDCCIPR_SDMMCSEL_Msk
  12411. #define RCC_CDCCIPR_CKPERSEL_Pos (28U)
  12412. #define RCC_CDCCIPR_CKPERSEL_Msk (0x3UL << RCC_CDCCIPR_CKPERSEL_Pos) /*!< 0x30000000 */
  12413. #define RCC_CDCCIPR_CKPERSEL RCC_CDCCIPR_CKPERSEL_Msk
  12414. #define RCC_CDCCIPR_CKPERSEL_0 (0x1UL << RCC_CDCCIPR_CKPERSEL_Pos) /*!< 0x10000000 */
  12415. #define RCC_CDCCIPR_CKPERSEL_1 (0x2UL << RCC_CDCCIPR_CKPERSEL_Pos) /*!< 0x20000000 */
  12416. /******************** Bit definition for RCC_CDCCIP1R register ***************/
  12417. #define RCC_CDCCIP1R_SAI1SEL_Pos (0U)
  12418. #define RCC_CDCCIP1R_SAI1SEL_Msk (0x7UL << RCC_CDCCIP1R_SAI1SEL_Pos) /*!< 0x00000007 */
  12419. #define RCC_CDCCIP1R_SAI1SEL RCC_CDCCIP1R_SAI1SEL_Msk
  12420. #define RCC_CDCCIP1R_SAI1SEL_0 (0x1UL << RCC_CDCCIP1R_SAI1SEL_Pos) /*!< 0x00000001 */
  12421. #define RCC_CDCCIP1R_SAI1SEL_1 (0x2UL << RCC_CDCCIP1R_SAI1SEL_Pos) /*!< 0x00000002 */
  12422. #define RCC_CDCCIP1R_SAI1SEL_2 (0x4UL << RCC_CDCCIP1R_SAI1SEL_Pos) /*!< 0x00000004 */
  12423. #define RCC_CDCCIP1R_SAI2ASEL_Pos (6U)
  12424. #define RCC_CDCCIP1R_SAI2ASEL_Msk (0x7UL << RCC_CDCCIP1R_SAI2ASEL_Pos) /*!< 0x000001C0 */
  12425. #define RCC_CDCCIP1R_SAI2ASEL RCC_CDCCIP1R_SAI2ASEL_Msk
  12426. #define RCC_CDCCIP1R_SAI2ASEL_0 (0x1UL << RCC_CDCCIP1R_SAI2ASEL_Pos) /*!< 0x00000040 */
  12427. #define RCC_CDCCIP1R_SAI2ASEL_1 (0x2UL << RCC_CDCCIP1R_SAI2ASEL_Pos) /*!< 0x00000080 */
  12428. #define RCC_CDCCIP1R_SAI2ASEL_2 (0x4UL << RCC_CDCCIP1R_SAI2ASEL_Pos) /*!< 0x00000100 */
  12429. #define RCC_CDCCIP1R_SAI2BSEL_Pos (9U)
  12430. #define RCC_CDCCIP1R_SAI2BSEL_Msk (0x7UL << RCC_CDCCIP1R_SAI2BSEL_Pos) /*!< 0x00000E00 */
  12431. #define RCC_CDCCIP1R_SAI2BSEL RCC_CDCCIP1R_SAI2BSEL_Msk
  12432. #define RCC_CDCCIP1R_SAI2BSEL_0 (0x1UL << RCC_CDCCIP1R_SAI2BSEL_Pos) /*!< 0x00000200 */
  12433. #define RCC_CDCCIP1R_SAI2BSEL_1 (0x2UL << RCC_CDCCIP1R_SAI2BSEL_Pos) /*!< 0x00000400 */
  12434. #define RCC_CDCCIP1R_SAI2BSEL_2 (0x4UL << RCC_CDCCIP1R_SAI2BSEL_Pos) /*!< 0x00000800 */
  12435. #define RCC_CDCCIP1R_SPI123SEL_Pos (12U)
  12436. #define RCC_CDCCIP1R_SPI123SEL_Msk (0x7UL << RCC_CDCCIP1R_SPI123SEL_Pos) /*!< 0x00007000 */
  12437. #define RCC_CDCCIP1R_SPI123SEL RCC_CDCCIP1R_SPI123SEL_Msk
  12438. #define RCC_CDCCIP1R_SPI123SEL_0 (0x1UL << RCC_CDCCIP1R_SPI123SEL_Pos) /*!< 0x00001000 */
  12439. #define RCC_CDCCIP1R_SPI123SEL_1 (0x2UL << RCC_CDCCIP1R_SPI123SEL_Pos) /*!< 0x00002000 */
  12440. #define RCC_CDCCIP1R_SPI123SEL_2 (0x4UL << RCC_CDCCIP1R_SPI123SEL_Pos) /*!< 0x00004000 */
  12441. #define RCC_CDCCIP1R_SPI45SEL_Pos (16U)
  12442. #define RCC_CDCCIP1R_SPI45SEL_Msk (0x7UL << RCC_CDCCIP1R_SPI45SEL_Pos) /*!< 0x00070000 */
  12443. #define RCC_CDCCIP1R_SPI45SEL RCC_CDCCIP1R_SPI45SEL_Msk
  12444. #define RCC_CDCCIP1R_SPI45SEL_0 (0x1UL << RCC_CDCCIP1R_SPI45SEL_Pos) /*!< 0x00010000 */
  12445. #define RCC_CDCCIP1R_SPI45SEL_1 (0x2UL << RCC_CDCCIP1R_SPI45SEL_Pos) /*!< 0x00020000 */
  12446. #define RCC_CDCCIP1R_SPI45SEL_2 (0x4UL << RCC_CDCCIP1R_SPI45SEL_Pos) /*!< 0x00040000 */
  12447. #define RCC_CDCCIP1R_SPDIFSEL_Pos (20U)
  12448. #define RCC_CDCCIP1R_SPDIFSEL_Msk (0x3UL << RCC_CDCCIP1R_SPDIFSEL_Pos) /*!< 0x00300000 */
  12449. #define RCC_CDCCIP1R_SPDIFSEL RCC_CDCCIP1R_SPDIFSEL_Msk
  12450. #define RCC_CDCCIP1R_SPDIFSEL_0 (0x1UL << RCC_CDCCIP1R_SPDIFSEL_Pos) /*!< 0x00100000 */
  12451. #define RCC_CDCCIP1R_SPDIFSEL_1 (0x2UL << RCC_CDCCIP1R_SPDIFSEL_Pos) /*!< 0x00200000 */
  12452. #define RCC_CDCCIP1R_DFSDM1SEL_Pos (24U)
  12453. #define RCC_CDCCIP1R_DFSDM1SEL_Msk (0x1UL << RCC_CDCCIP1R_DFSDM1SEL_Pos) /*!< 0x01000000 */
  12454. #define RCC_CDCCIP1R_DFSDM1SEL RCC_CDCCIP1R_DFSDM1SEL_Msk
  12455. #define RCC_CDCCIP1R_FDCANSEL_Pos (28U)
  12456. #define RCC_CDCCIP1R_FDCANSEL_Msk (0x3UL << RCC_CDCCIP1R_FDCANSEL_Pos) /*!< 0x30000000 */
  12457. #define RCC_CDCCIP1R_FDCANSEL RCC_CDCCIP1R_FDCANSEL_Msk
  12458. #define RCC_CDCCIP1R_FDCANSEL_0 (0x1UL << RCC_CDCCIP1R_FDCANSEL_Pos) /*!< 0x10000000 */
  12459. #define RCC_CDCCIP1R_FDCANSEL_1 (0x2UL << RCC_CDCCIP1R_FDCANSEL_Pos) /*!< 0x20000000 */
  12460. #define RCC_CDCCIP1R_SWPSEL_Pos (31U)
  12461. #define RCC_CDCCIP1R_SWPSEL_Msk (0x1UL << RCC_CDCCIP1R_SWPSEL_Pos) /*!< 0x80000000 */
  12462. #define RCC_CDCCIP1R_SWPSEL RCC_CDCCIP1R_SWPSEL_Msk
  12463. /******************** Bit definition for RCC_CDCCIP2R register ***************/
  12464. #define RCC_CDCCIP2R_USART234578SEL_Pos (0U)
  12465. #define RCC_CDCCIP2R_USART234578SEL_Msk (0x7UL << RCC_CDCCIP2R_USART234578SEL_Pos) /*!< 0x00000007 */
  12466. #define RCC_CDCCIP2R_USART234578SEL RCC_CDCCIP2R_USART234578SEL_Msk
  12467. #define RCC_CDCCIP2R_USART234578SEL_0 (0x1UL << RCC_CDCCIP2R_USART234578SEL_Pos) /*!< 0x00000001 */
  12468. #define RCC_CDCCIP2R_USART234578SEL_1 (0x2UL << RCC_CDCCIP2R_USART234578SEL_Pos) /*!< 0x00000002 */
  12469. #define RCC_CDCCIP2R_USART234578SEL_2 (0x4UL << RCC_CDCCIP2R_USART234578SEL_Pos) /*!< 0x00000004 */
  12470. #define RCC_CDCCIP2R_USART16910SEL_Pos (3U)
  12471. #define RCC_CDCCIP2R_USART16910SEL_Msk (0x7UL << RCC_CDCCIP2R_USART16910SEL_Pos) /*!< 0x00000038 */
  12472. #define RCC_CDCCIP2R_USART16910SEL RCC_CDCCIP2R_USART16910SEL_Msk
  12473. #define RCC_CDCCIP2R_USART16910SEL_0 (0x1UL << RCC_CDCCIP2R_USART16910SEL_Pos) /*!< 0x00000008 */
  12474. #define RCC_CDCCIP2R_USART16910SEL_1 (0x2UL << RCC_CDCCIP2R_USART16910SEL_Pos) /*!< 0x00000010 */
  12475. #define RCC_CDCCIP2R_USART16910SEL_2 (0x4UL << RCC_CDCCIP2R_USART16910SEL_Pos) /*!< 0x00000020 */
  12476. #define RCC_CDCCIP2R_RNGSEL_Pos (8U)
  12477. #define RCC_CDCCIP2R_RNGSEL_Msk (0x3UL << RCC_CDCCIP2R_RNGSEL_Pos) /*!< 0x00000300 */
  12478. #define RCC_CDCCIP2R_RNGSEL RCC_CDCCIP2R_RNGSEL_Msk
  12479. #define RCC_CDCCIP2R_RNGSEL_0 (0x1UL << RCC_CDCCIP2R_RNGSEL_Pos) /*!< 0x00000100 */
  12480. #define RCC_CDCCIP2R_RNGSEL_1 (0x2UL << RCC_CDCCIP2R_RNGSEL_Pos) /*!< 0x00000200 */
  12481. #define RCC_CDCCIP2R_I2C123SEL_Pos (12U)
  12482. #define RCC_CDCCIP2R_I2C123SEL_Msk (0x3UL << RCC_CDCCIP2R_I2C123SEL_Pos) /*!< 0x00003000 */
  12483. #define RCC_CDCCIP2R_I2C123SEL RCC_CDCCIP2R_I2C123SEL_Msk
  12484. #define RCC_CDCCIP2R_I2C123SEL_0 (0x1UL << RCC_CDCCIP2R_I2C123SEL_Pos) /*!< 0x00001000 */
  12485. #define RCC_CDCCIP2R_I2C123SEL_1 (0x2UL << RCC_CDCCIP2R_I2C123SEL_Pos) /*!< 0x00002000 */
  12486. #define RCC_CDCCIP2R_USBSEL_Pos (20U)
  12487. #define RCC_CDCCIP2R_USBSEL_Msk (0x3UL << RCC_CDCCIP2R_USBSEL_Pos) /*!< 0x00300000 */
  12488. #define RCC_CDCCIP2R_USBSEL RCC_CDCCIP2R_USBSEL_Msk
  12489. #define RCC_CDCCIP2R_USBSEL_0 (0x1UL << RCC_CDCCIP2R_USBSEL_Pos) /*!< 0x00100000 */
  12490. #define RCC_CDCCIP2R_USBSEL_1 (0x2UL << RCC_CDCCIP2R_USBSEL_Pos) /*!< 0x00200000 */
  12491. #define RCC_CDCCIP2R_CECSEL_Pos (22U)
  12492. #define RCC_CDCCIP2R_CECSEL_Msk (0x3UL << RCC_CDCCIP2R_CECSEL_Pos) /*!< 0x00C00000 */
  12493. #define RCC_CDCCIP2R_CECSEL RCC_CDCCIP2R_CECSEL_Msk
  12494. #define RCC_CDCCIP2R_CECSEL_0 (0x1UL << RCC_CDCCIP2R_CECSEL_Pos) /*!< 0x00400000 */
  12495. #define RCC_CDCCIP2R_CECSEL_1 (0x2UL << RCC_CDCCIP2R_CECSEL_Pos) /*!< 0x00800000 */
  12496. #define RCC_CDCCIP2R_LPTIM1SEL_Pos (28U)
  12497. #define RCC_CDCCIP2R_LPTIM1SEL_Msk (0x7UL << RCC_CDCCIP2R_LPTIM1SEL_Pos) /*!< 0x70000000 */
  12498. #define RCC_CDCCIP2R_LPTIM1SEL RCC_CDCCIP2R_LPTIM1SEL_Msk
  12499. #define RCC_CDCCIP2R_LPTIM1SEL_0 (0x1UL << RCC_CDCCIP2R_LPTIM1SEL_Pos) /*!< 0x10000000 */
  12500. #define RCC_CDCCIP2R_LPTIM1SEL_1 (0x2UL << RCC_CDCCIP2R_LPTIM1SEL_Pos) /*!< 0x20000000 */
  12501. #define RCC_CDCCIP2R_LPTIM1SEL_2 (0x4UL << RCC_CDCCIP2R_LPTIM1SEL_Pos) /*!< 0x40000000 */
  12502. /******************** Bit definition for RCC_SRDCCIPR register ***************/
  12503. #define RCC_SRDCCIPR_LPUART1SEL_Pos (0U)
  12504. #define RCC_SRDCCIPR_LPUART1SEL_Msk (0x7UL << RCC_SRDCCIPR_LPUART1SEL_Pos) /*!< 0x00000007 */
  12505. #define RCC_SRDCCIPR_LPUART1SEL RCC_SRDCCIPR_LPUART1SEL_Msk
  12506. #define RCC_SRDCCIPR_LPUART1SEL_0 (0x1UL << RCC_SRDCCIPR_LPUART1SEL_Pos) /*!< 0x00000001 */
  12507. #define RCC_SRDCCIPR_LPUART1SEL_1 (0x2UL << RCC_SRDCCIPR_LPUART1SEL_Pos) /*!< 0x00000002 */
  12508. #define RCC_SRDCCIPR_LPUART1SEL_2 (0x4UL << RCC_SRDCCIPR_LPUART1SEL_Pos) /*!< 0x00000004 */
  12509. #define RCC_SRDCCIPR_I2C4SEL_Pos (8U)
  12510. #define RCC_SRDCCIPR_I2C4SEL_Msk (0x3UL << RCC_SRDCCIPR_I2C4SEL_Pos) /*!< 0x00000300 */
  12511. #define RCC_SRDCCIPR_I2C4SEL RCC_SRDCCIPR_I2C4SEL_Msk
  12512. #define RCC_SRDCCIPR_I2C4SEL_0 (0x1UL << RCC_SRDCCIPR_I2C4SEL_Pos) /*!< 0x00000100 */
  12513. #define RCC_SRDCCIPR_I2C4SEL_1 (0x2UL << RCC_SRDCCIPR_I2C4SEL_Pos) /*!< 0x00000200 */
  12514. #define RCC_SRDCCIPR_LPTIM2SEL_Pos (10U)
  12515. #define RCC_SRDCCIPR_LPTIM2SEL_Msk (0x7UL << RCC_SRDCCIPR_LPTIM2SEL_Pos) /*!< 0x00001C00 */
  12516. #define RCC_SRDCCIPR_LPTIM2SEL RCC_SRDCCIPR_LPTIM2SEL_Msk
  12517. #define RCC_SRDCCIPR_LPTIM2SEL_0 (0x1UL << RCC_SRDCCIPR_LPTIM2SEL_Pos) /*!< 0x00000400 */
  12518. #define RCC_SRDCCIPR_LPTIM2SEL_1 (0x2UL << RCC_SRDCCIPR_LPTIM2SEL_Pos) /*!< 0x00000800 */
  12519. #define RCC_SRDCCIPR_LPTIM2SEL_2 (0x4UL << RCC_SRDCCIPR_LPTIM2SEL_Pos) /*!< 0x00001000 */
  12520. #define RCC_SRDCCIPR_LPTIM3SEL_Pos (13U)
  12521. #define RCC_SRDCCIPR_LPTIM3SEL_Msk (0x7UL << RCC_SRDCCIPR_LPTIM3SEL_Pos) /*!< 0x0000E000 */
  12522. #define RCC_SRDCCIPR_LPTIM3SEL RCC_SRDCCIPR_LPTIM3SEL_Msk
  12523. #define RCC_SRDCCIPR_LPTIM3SEL_0 (0x1UL << RCC_SRDCCIPR_LPTIM3SEL_Pos) /*!< 0x00002000 */
  12524. #define RCC_SRDCCIPR_LPTIM3SEL_1 (0x2UL << RCC_SRDCCIPR_LPTIM3SEL_Pos) /*!< 0x00004000 */
  12525. #define RCC_SRDCCIPR_LPTIM3SEL_2 (0x4UL << RCC_SRDCCIPR_LPTIM3SEL_Pos) /*!< 0x00008000 */
  12526. #define RCC_SRDCCIPR_ADCSEL_Pos (16U)
  12527. #define RCC_SRDCCIPR_ADCSEL_Msk (0x3UL << RCC_SRDCCIPR_ADCSEL_Pos) /*!< 0x00030000 */
  12528. #define RCC_SRDCCIPR_ADCSEL RCC_SRDCCIPR_ADCSEL_Msk
  12529. #define RCC_SRDCCIPR_ADCSEL_0 (0x1UL << RCC_SRDCCIPR_ADCSEL_Pos) /*!< 0x00010000 */
  12530. #define RCC_SRDCCIPR_ADCSEL_1 (0x2UL << RCC_SRDCCIPR_ADCSEL_Pos) /*!< 0x00020000 */
  12531. #define RCC_SRDCCIPR_DFSDM2SEL_Pos (27U)
  12532. #define RCC_SRDCCIPR_DFSDM2SEL_Msk (0x1UL << RCC_SRDCCIPR_DFSDM2SEL_Pos) /*!< 0x08000000 */
  12533. #define RCC_SRDCCIPR_DFSDM2SEL RCC_SRDCCIPR_DFSDM2SEL_Msk
  12534. #define RCC_SRDCCIPR_SPI6SEL_Pos (28U)
  12535. #define RCC_SRDCCIPR_SPI6SEL_Msk (0x7UL << RCC_SRDCCIPR_SPI6SEL_Pos) /*!< 0x70000000 */
  12536. #define RCC_SRDCCIPR_SPI6SEL RCC_SRDCCIPR_SPI6SEL_Msk
  12537. #define RCC_SRDCCIPR_SPI6SEL_0 (0x1UL << RCC_SRDCCIPR_SPI6SEL_Pos) /*!< 0x10000000 */
  12538. #define RCC_SRDCCIPR_SPI6SEL_1 (0x2UL << RCC_SRDCCIPR_SPI6SEL_Pos) /*!< 0x20000000 */
  12539. #define RCC_SRDCCIPR_SPI6SEL_2 (0x4UL << RCC_SRDCCIPR_SPI6SEL_Pos) /*!< 0x40000000 */
  12540. /******************** Bit definition for RCC_CIER register ******************/
  12541. #define RCC_CIER_LSIRDYIE_Pos (0U)
  12542. #define RCC_CIER_LSIRDYIE_Msk (0x1UL << RCC_CIER_LSIRDYIE_Pos) /*!< 0x00000001 */
  12543. #define RCC_CIER_LSIRDYIE RCC_CIER_LSIRDYIE_Msk
  12544. #define RCC_CIER_LSERDYIE_Pos (1U)
  12545. #define RCC_CIER_LSERDYIE_Msk (0x1UL << RCC_CIER_LSERDYIE_Pos) /*!< 0x00000002 */
  12546. #define RCC_CIER_LSERDYIE RCC_CIER_LSERDYIE_Msk
  12547. #define RCC_CIER_HSIRDYIE_Pos (2U)
  12548. #define RCC_CIER_HSIRDYIE_Msk (0x1UL << RCC_CIER_HSIRDYIE_Pos) /*!< 0x00000004 */
  12549. #define RCC_CIER_HSIRDYIE RCC_CIER_HSIRDYIE_Msk
  12550. #define RCC_CIER_HSERDYIE_Pos (3U)
  12551. #define RCC_CIER_HSERDYIE_Msk (0x1UL << RCC_CIER_HSERDYIE_Pos) /*!< 0x00000008 */
  12552. #define RCC_CIER_HSERDYIE RCC_CIER_HSERDYIE_Msk
  12553. #define RCC_CIER_CSIRDYIE_Pos (4U)
  12554. #define RCC_CIER_CSIRDYIE_Msk (0x1UL << RCC_CIER_CSIRDYIE_Pos) /*!< 0x00000010 */
  12555. #define RCC_CIER_CSIRDYIE RCC_CIER_CSIRDYIE_Msk
  12556. #define RCC_CIER_HSI48RDYIE_Pos (5U)
  12557. #define RCC_CIER_HSI48RDYIE_Msk (0x1UL << RCC_CIER_HSI48RDYIE_Pos) /*!< 0x00000020 */
  12558. #define RCC_CIER_HSI48RDYIE RCC_CIER_HSI48RDYIE_Msk
  12559. #define RCC_CIER_PLL1RDYIE_Pos (6U)
  12560. #define RCC_CIER_PLL1RDYIE_Msk (0x1UL << RCC_CIER_PLL1RDYIE_Pos) /*!< 0x00000040 */
  12561. #define RCC_CIER_PLL1RDYIE RCC_CIER_PLL1RDYIE_Msk
  12562. #define RCC_CIER_PLL2RDYIE_Pos (7U)
  12563. #define RCC_CIER_PLL2RDYIE_Msk (0x1UL << RCC_CIER_PLL2RDYIE_Pos) /*!< 0x00000080 */
  12564. #define RCC_CIER_PLL2RDYIE RCC_CIER_PLL2RDYIE_Msk
  12565. #define RCC_CIER_PLL3RDYIE_Pos (8U)
  12566. #define RCC_CIER_PLL3RDYIE_Msk (0x1UL << RCC_CIER_PLL3RDYIE_Pos) /*!< 0x00000100 */
  12567. #define RCC_CIER_PLL3RDYIE RCC_CIER_PLL3RDYIE_Msk
  12568. #define RCC_CIER_LSECSSIE_Pos (9U)
  12569. #define RCC_CIER_LSECSSIE_Msk (0x1UL << RCC_CIER_LSECSSIE_Pos) /*!< 0x00000200 */
  12570. #define RCC_CIER_LSECSSIE RCC_CIER_LSECSSIE_Msk
  12571. /******************** Bit definition for RCC_CIFR register ******************/
  12572. #define RCC_CIFR_LSIRDYF_Pos (0U)
  12573. #define RCC_CIFR_LSIRDYF_Msk (0x1UL << RCC_CIFR_LSIRDYF_Pos) /*!< 0x00000001 */
  12574. #define RCC_CIFR_LSIRDYF RCC_CIFR_LSIRDYF_Msk
  12575. #define RCC_CIFR_LSERDYF_Pos (1U)
  12576. #define RCC_CIFR_LSERDYF_Msk (0x1UL << RCC_CIFR_LSERDYF_Pos) /*!< 0x00000002 */
  12577. #define RCC_CIFR_LSERDYF RCC_CIFR_LSERDYF_Msk
  12578. #define RCC_CIFR_HSIRDYF_Pos (2U)
  12579. #define RCC_CIFR_HSIRDYF_Msk (0x1UL << RCC_CIFR_HSIRDYF_Pos) /*!< 0x00000004 */
  12580. #define RCC_CIFR_HSIRDYF RCC_CIFR_HSIRDYF_Msk
  12581. #define RCC_CIFR_HSERDYF_Pos (3U)
  12582. #define RCC_CIFR_HSERDYF_Msk (0x1UL << RCC_CIFR_HSERDYF_Pos) /*!< 0x00000008 */
  12583. #define RCC_CIFR_HSERDYF RCC_CIFR_HSERDYF_Msk
  12584. #define RCC_CIFR_CSIRDYF_Pos (4U)
  12585. #define RCC_CIFR_CSIRDYF_Msk (0x1UL << RCC_CIFR_CSIRDYF_Pos) /*!< 0x00000010 */
  12586. #define RCC_CIFR_CSIRDYF RCC_CIFR_CSIRDYF_Msk
  12587. #define RCC_CIFR_HSI48RDYF_Pos (5U)
  12588. #define RCC_CIFR_HSI48RDYF_Msk (0x1UL << RCC_CIFR_HSI48RDYF_Pos) /*!< 0x00000020 */
  12589. #define RCC_CIFR_HSI48RDYF RCC_CIFR_HSI48RDYF_Msk
  12590. #define RCC_CIFR_PLLRDYF_Pos (6U)
  12591. #define RCC_CIFR_PLLRDYF_Msk (0x1UL << RCC_CIFR_PLLRDYF_Pos) /*!< 0x00000040 */
  12592. #define RCC_CIFR_PLLRDYF RCC_CIFR_PLLRDYF_Msk
  12593. #define RCC_CIFR_PLL2RDYF_Pos (7U)
  12594. #define RCC_CIFR_PLL2RDYF_Msk (0x1UL << RCC_CIFR_PLL2RDYF_Pos) /*!< 0x00000080 */
  12595. #define RCC_CIFR_PLL2RDYF RCC_CIFR_PLL2RDYF_Msk
  12596. #define RCC_CIFR_PLL3RDYF_Pos (8U)
  12597. #define RCC_CIFR_PLL3RDYF_Msk (0x1UL << RCC_CIFR_PLL3RDYF_Pos) /*!< 0x00000100 */
  12598. #define RCC_CIFR_PLL3RDYF RCC_CIFR_PLL3RDYF_Msk
  12599. #define RCC_CIFR_LSECSSF_Pos (9U)
  12600. #define RCC_CIFR_LSECSSF_Msk (0x1UL << RCC_CIFR_LSECSSF_Pos) /*!< 0x00000200 */
  12601. #define RCC_CIFR_LSECSSF RCC_CIFR_LSECSSF_Msk
  12602. #define RCC_CIFR_HSECSSF_Pos (10U)
  12603. #define RCC_CIFR_HSECSSF_Msk (0x1UL << RCC_CIFR_HSECSSF_Pos) /*!< 0x00000400 */
  12604. #define RCC_CIFR_HSECSSF RCC_CIFR_HSECSSF_Msk
  12605. /******************** Bit definition for RCC_CICR register ******************/
  12606. #define RCC_CICR_LSIRDYC_Pos (0U)
  12607. #define RCC_CICR_LSIRDYC_Msk (0x1UL << RCC_CICR_LSIRDYC_Pos) /*!< 0x00000001 */
  12608. #define RCC_CICR_LSIRDYC RCC_CICR_LSIRDYC_Msk
  12609. #define RCC_CICR_LSERDYC_Pos (1U)
  12610. #define RCC_CICR_LSERDYC_Msk (0x1UL << RCC_CICR_LSERDYC_Pos) /*!< 0x00000002 */
  12611. #define RCC_CICR_LSERDYC RCC_CICR_LSERDYC_Msk
  12612. #define RCC_CICR_HSIRDYC_Pos (2U)
  12613. #define RCC_CICR_HSIRDYC_Msk (0x1UL << RCC_CICR_HSIRDYC_Pos) /*!< 0x00000004 */
  12614. #define RCC_CICR_HSIRDYC RCC_CICR_HSIRDYC_Msk
  12615. #define RCC_CICR_HSERDYC_Pos (3U)
  12616. #define RCC_CICR_HSERDYC_Msk (0x1UL << RCC_CICR_HSERDYC_Pos) /*!< 0x00000008 */
  12617. #define RCC_CICR_HSERDYC RCC_CICR_HSERDYC_Msk
  12618. #define RCC_CICR_CSIRDYC_Pos (4U)
  12619. #define RCC_CICR_CSIRDYC_Msk (0x1UL << RCC_CICR_CSIRDYC_Pos) /*!< 0x00000010 */
  12620. #define RCC_CICR_CSIRDYC RCC_CICR_CSIRDYC_Msk
  12621. #define RCC_CICR_HSI48RDYC_Pos (5U)
  12622. #define RCC_CICR_HSI48RDYC_Msk (0x1UL << RCC_CICR_HSI48RDYC_Pos) /*!< 0x00000020 */
  12623. #define RCC_CICR_HSI48RDYC RCC_CICR_HSI48RDYC_Msk
  12624. #define RCC_CICR_PLLRDYC_Pos (6U)
  12625. #define RCC_CICR_PLLRDYC_Msk (0x1UL << RCC_CICR_PLLRDYC_Pos) /*!< 0x00000040 */
  12626. #define RCC_CICR_PLLRDYC RCC_CICR_PLLRDYC_Msk
  12627. #define RCC_CICR_PLL2RDYC_Pos (7U)
  12628. #define RCC_CICR_PLL2RDYC_Msk (0x1UL << RCC_CICR_PLL2RDYC_Pos) /*!< 0x00000080 */
  12629. #define RCC_CICR_PLL2RDYC RCC_CICR_PLL2RDYC_Msk
  12630. #define RCC_CICR_PLL3RDYC_Pos (8U)
  12631. #define RCC_CICR_PLL3RDYC_Msk (0x1UL << RCC_CICR_PLL3RDYC_Pos) /*!< 0x00000100 */
  12632. #define RCC_CICR_PLL3RDYC RCC_CICR_PLL3RDYC_Msk
  12633. #define RCC_CICR_LSECSSC_Pos (9U)
  12634. #define RCC_CICR_LSECSSC_Msk (0x1UL << RCC_CICR_LSECSSC_Pos) /*!< 0x00000200 */
  12635. #define RCC_CICR_LSECSSC RCC_CICR_LSECSSC_Msk
  12636. #define RCC_CICR_HSECSSC_Pos (10U)
  12637. #define RCC_CICR_HSECSSC_Msk (0x1UL << RCC_CICR_HSECSSC_Pos) /*!< 0x00000400 */
  12638. #define RCC_CICR_HSECSSC RCC_CICR_HSECSSC_Msk
  12639. /******************** Bit definition for RCC_BDCR register ******************/
  12640. #define RCC_BDCR_LSEON_Pos (0U)
  12641. #define RCC_BDCR_LSEON_Msk (0x1UL << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */
  12642. #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk
  12643. #define RCC_BDCR_LSERDY_Pos (1U)
  12644. #define RCC_BDCR_LSERDY_Msk (0x1UL << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */
  12645. #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk
  12646. #define RCC_BDCR_LSEBYP_Pos (2U)
  12647. #define RCC_BDCR_LSEBYP_Msk (0x1UL << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */
  12648. #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk
  12649. #define RCC_BDCR_LSEDRV_Pos (3U)
  12650. #define RCC_BDCR_LSEDRV_Msk (0x3UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000018 */
  12651. #define RCC_BDCR_LSEDRV RCC_BDCR_LSEDRV_Msk
  12652. #define RCC_BDCR_LSEDRV_0 (0x1UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000008 */
  12653. #define RCC_BDCR_LSEDRV_1 (0x2UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000010 */
  12654. #define RCC_BDCR_LSECSSON_Pos (5U)
  12655. #define RCC_BDCR_LSECSSON_Msk (0x1UL << RCC_BDCR_LSECSSON_Pos) /*!< 0x00000020 */
  12656. #define RCC_BDCR_LSECSSON RCC_BDCR_LSECSSON_Msk
  12657. #define RCC_BDCR_LSECSSD_Pos (6U)
  12658. #define RCC_BDCR_LSECSSD_Msk (0x1UL << RCC_BDCR_LSECSSD_Pos) /*!< 0x00000040 */
  12659. #define RCC_BDCR_LSECSSD RCC_BDCR_LSECSSD_Msk
  12660. #define RCC_BDCR_LSEEXT_Pos (7U)
  12661. #define RCC_BDCR_LSEEXT_Msk (0x1UL << RCC_BDCR_LSEEXT_Pos) /*!< 0x00000080 */
  12662. #define RCC_BDCR_LSEEXT RCC_BDCR_LSEEXT_Msk
  12663. #define RCC_BDCR_RTCSEL_Pos (8U)
  12664. #define RCC_BDCR_RTCSEL_Msk (0x3UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000300 */
  12665. #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk
  12666. #define RCC_BDCR_RTCSEL_0 (0x1UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000100 */
  12667. #define RCC_BDCR_RTCSEL_1 (0x2UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000200 */
  12668. #define RCC_BDCR_RTCEN_Pos (15U)
  12669. #define RCC_BDCR_RTCEN_Msk (0x1UL << RCC_BDCR_RTCEN_Pos) /*!< 0x00008000 */
  12670. #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk
  12671. #define RCC_BDCR_VSWRST_Pos (16U)
  12672. #define RCC_BDCR_VSWRST_Msk (0x1UL << RCC_BDCR_VSWRST_Pos) /*!< 0x00010000 */
  12673. #define RCC_BDCR_VSWRST RCC_BDCR_VSWRST_Msk
  12674. /* Legacy define */
  12675. #define RCC_BDCR_BDRST_Pos RCC_BDCR_VSWRST_Pos
  12676. #define RCC_BDCR_BDRST_Msk RCC_BDCR_VSWRST_Msk
  12677. #define RCC_BDCR_BDRST RCC_BDCR_VSWRST
  12678. /******************** Bit definition for RCC_CSR register *******************/
  12679. #define RCC_CSR_LSION_Pos (0U)
  12680. #define RCC_CSR_LSION_Msk (0x1UL << RCC_CSR_LSION_Pos) /*!< 0x00000001 */
  12681. #define RCC_CSR_LSION RCC_CSR_LSION_Msk
  12682. #define RCC_CSR_LSIRDY_Pos (1U)
  12683. #define RCC_CSR_LSIRDY_Msk (0x1UL << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */
  12684. #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk
  12685. /******************** Bit definition for RCC_AHB3ENR register **************/
  12686. #define RCC_AHB3ENR_MDMAEN_Pos (0U)
  12687. #define RCC_AHB3ENR_MDMAEN_Msk (0x1UL << RCC_AHB3ENR_MDMAEN_Pos) /*!< 0x00000001 */
  12688. #define RCC_AHB3ENR_MDMAEN RCC_AHB3ENR_MDMAEN_Msk
  12689. #define RCC_AHB3ENR_DMA2DEN_Pos (4U)
  12690. #define RCC_AHB3ENR_DMA2DEN_Msk (0x1UL << RCC_AHB3ENR_DMA2DEN_Pos) /*!< 0x00000010 */
  12691. #define RCC_AHB3ENR_DMA2DEN RCC_AHB3ENR_DMA2DEN_Msk
  12692. #define RCC_AHB3ENR_JPGDECEN_Pos (5U)
  12693. #define RCC_AHB3ENR_JPGDECEN_Msk (0x1UL << RCC_AHB3ENR_JPGDECEN_Pos) /*!< 0x00000020 */
  12694. #define RCC_AHB3ENR_JPGDECEN RCC_AHB3ENR_JPGDECEN_Msk
  12695. #define RCC_AHB3ENR_FMCEN_Pos (12U)
  12696. #define RCC_AHB3ENR_FMCEN_Msk (0x1UL << RCC_AHB3ENR_FMCEN_Pos) /*!< 0x00001000 */
  12697. #define RCC_AHB3ENR_FMCEN RCC_AHB3ENR_FMCEN_Msk
  12698. #define RCC_AHB3ENR_OSPI1EN_Pos (14U)
  12699. #define RCC_AHB3ENR_OSPI1EN_Msk (0x1UL << RCC_AHB3ENR_OSPI1EN_Pos) /*!< 0x00004000 */
  12700. #define RCC_AHB3ENR_OSPI1EN RCC_AHB3ENR_OSPI1EN_Msk
  12701. #define RCC_AHB3ENR_SDMMC1EN_Pos (16U)
  12702. #define RCC_AHB3ENR_SDMMC1EN_Msk (0x1UL << RCC_AHB3ENR_SDMMC1EN_Pos) /*!< 0x00010000 */
  12703. #define RCC_AHB3ENR_SDMMC1EN RCC_AHB3ENR_SDMMC1EN_Msk
  12704. #define RCC_AHB3ENR_OSPI2EN_Pos (19U)
  12705. #define RCC_AHB3ENR_OSPI2EN_Msk (0x1UL << RCC_AHB3ENR_OSPI2EN_Pos) /*!< 0x00040000 */
  12706. #define RCC_AHB3ENR_OSPI2EN RCC_AHB3ENR_OSPI2EN_Msk
  12707. #define RCC_AHB3ENR_IOMNGREN_Pos (21U)
  12708. #define RCC_AHB3ENR_IOMNGREN_Msk (0x1UL << RCC_AHB3ENR_IOMNGREN_Pos) /*!< 0x00100000 */
  12709. #define RCC_AHB3ENR_IOMNGREN RCC_AHB3ENR_IOMNGREN_Msk
  12710. #define RCC_AHB3ENR_OTFDEC1EN_Pos (22U)
  12711. #define RCC_AHB3ENR_OTFDEC1EN_Msk (0x1UL << RCC_AHB3ENR_OTFDEC1EN_Pos) /*!< 0x00200000 */
  12712. #define RCC_AHB3ENR_OTFDEC1EN RCC_AHB3ENR_OTFDEC1EN_Msk
  12713. #define RCC_AHB3ENR_OTFDEC2EN_Pos (23U)
  12714. #define RCC_AHB3ENR_OTFDEC2EN_Msk (0x1UL << RCC_AHB3ENR_OTFDEC2EN_Pos) /*!< 0x00400000 */
  12715. #define RCC_AHB3ENR_OTFDEC2EN RCC_AHB3ENR_OTFDEC2EN_Msk
  12716. #define RCC_AHB3ENR_GFXMMUEN_Pos (24U)
  12717. #define RCC_AHB3ENR_GFXMMUEN_Msk (0x1UL << RCC_AHB3ENR_GFXMMUEN_Pos) /*!< 0x00800000 */
  12718. #define RCC_AHB3ENR_GFXMMUEN RCC_AHB3ENR_GFXMMUEN_Msk
  12719. /******************** Bit definition for RCC_AHB1ENR register ***************/
  12720. #define RCC_AHB1ENR_DMA1EN_Pos (0U)
  12721. #define RCC_AHB1ENR_DMA1EN_Msk (0x1UL << RCC_AHB1ENR_DMA1EN_Pos) /*!< 0x00000001 */
  12722. #define RCC_AHB1ENR_DMA1EN RCC_AHB1ENR_DMA1EN_Msk
  12723. #define RCC_AHB1ENR_DMA2EN_Pos (1U)
  12724. #define RCC_AHB1ENR_DMA2EN_Msk (0x1UL << RCC_AHB1ENR_DMA2EN_Pos) /*!< 0x00000002 */
  12725. #define RCC_AHB1ENR_DMA2EN RCC_AHB1ENR_DMA2EN_Msk
  12726. #define RCC_AHB1ENR_ADC12EN_Pos (5U)
  12727. #define RCC_AHB1ENR_ADC12EN_Msk (0x1UL << RCC_AHB1ENR_ADC12EN_Pos) /*!< 0x00000020 */
  12728. #define RCC_AHB1ENR_ADC12EN RCC_AHB1ENR_ADC12EN_Msk
  12729. #define RCC_AHB1ENR_CRCEN_Pos (9U)
  12730. #define RCC_AHB1ENR_CRCEN_Msk (0x1UL << RCC_AHB1ENR_CRCEN_Pos) /*!< 0x00000200 */
  12731. #define RCC_AHB1ENR_CRCEN RCC_AHB1ENR_CRCEN_Msk
  12732. #define RCC_AHB1ENR_USB1OTGHSEN_Pos (25U)
  12733. #define RCC_AHB1ENR_USB1OTGHSEN_Msk (0x1UL << RCC_AHB1ENR_USB1OTGHSEN_Pos) /*!< 0x02000000 */
  12734. #define RCC_AHB1ENR_USB1OTGHSEN RCC_AHB1ENR_USB1OTGHSEN_Msk
  12735. #define RCC_AHB1ENR_USB1OTGHSULPIEN_Pos (26U)
  12736. #define RCC_AHB1ENR_USB1OTGHSULPIEN_Msk (0x1UL << RCC_AHB1ENR_USB1OTGHSULPIEN_Pos) /*!< 0x04000000 */
  12737. #define RCC_AHB1ENR_USB1OTGHSULPIEN RCC_AHB1ENR_USB1OTGHSULPIEN_Msk
  12738. /******************** Bit definition for RCC_AHB2ENR register ***************/
  12739. #define RCC_AHB2ENR_DCMI_PSSIEN_Pos (0U)
  12740. #define RCC_AHB2ENR_DCMI_PSSIEN_Msk (0x1UL << RCC_AHB2ENR_DCMI_PSSIEN_Pos) /*!< 0x00000001 */
  12741. #define RCC_AHB2ENR_DCMI_PSSIEN RCC_AHB2ENR_DCMI_PSSIEN_Msk
  12742. #define RCC_AHB2ENR_HSEMEN_Pos (2U)
  12743. #define RCC_AHB2ENR_HSEMEN_Msk (0x1UL << RCC_AHB2ENR_HSEMEN_Pos) /*!< 0x00000004 */
  12744. #define RCC_AHB2ENR_HSEMEN RCC_AHB2ENR_HSEMEN_Msk
  12745. #define RCC_AHB2ENR_CRYPEN_Pos (4U)
  12746. #define RCC_AHB2ENR_CRYPEN_Msk (0x1UL << RCC_AHB2ENR_CRYPEN_Pos) /*!< 0x00000010 */
  12747. #define RCC_AHB2ENR_CRYPEN RCC_AHB2ENR_CRYPEN_Msk
  12748. #define RCC_AHB2ENR_HASHEN_Pos (5U)
  12749. #define RCC_AHB2ENR_HASHEN_Msk (0x1UL << RCC_AHB2ENR_HASHEN_Pos) /*!< 0x00000020 */
  12750. #define RCC_AHB2ENR_HASHEN RCC_AHB2ENR_HASHEN_Msk
  12751. #define RCC_AHB2ENR_RNGEN_Pos (6U)
  12752. #define RCC_AHB2ENR_RNGEN_Msk (0x1UL << RCC_AHB2ENR_RNGEN_Pos) /*!< 0x00000040 */
  12753. #define RCC_AHB2ENR_RNGEN RCC_AHB2ENR_RNGEN_Msk
  12754. #define RCC_AHB2ENR_SDMMC2EN_Pos (9U)
  12755. #define RCC_AHB2ENR_SDMMC2EN_Msk (0x1UL << RCC_AHB2ENR_SDMMC2EN_Pos) /*!< 0x00000200 */
  12756. #define RCC_AHB2ENR_SDMMC2EN RCC_AHB2ENR_SDMMC2EN_Msk
  12757. #define RCC_AHB2ENR_BDMA1EN_Pos (11U)
  12758. #define RCC_AHB2ENR_BDMA1EN_Msk (0x1UL << RCC_AHB2ENR_BDMA1EN_Pos) /*!< 0x00000800 */
  12759. #define RCC_AHB2ENR_BDMA1EN RCC_AHB2ENR_BDMA1EN_Msk
  12760. #define RCC_AHB2ENR_AHBSRAM1EN_Pos (29U)
  12761. #define RCC_AHB2ENR_AHBSRAM1EN_Msk (0x1UL << RCC_AHB2ENR_AHBSRAM1EN_Pos) /*!< 0x20000000 */
  12762. #define RCC_AHB2ENR_AHBSRAM1EN RCC_AHB2ENR_AHBSRAM1EN_Msk
  12763. #define RCC_AHB2ENR_AHBSRAM2EN_Pos (30U)
  12764. #define RCC_AHB2ENR_AHBSRAM2EN_Msk (0x1UL << RCC_AHB2ENR_AHBSRAM2EN_Pos) /*!< 0x40000000 */
  12765. #define RCC_AHB2ENR_AHBSRAM2EN RCC_AHB2ENR_AHBSRAM2EN_Msk
  12766. /* Legacy define */
  12767. #define RCC_AHB2ENR_DCMIEN_Pos RCC_AHB2ENR_DCMI_PSSIEN_Pos
  12768. #define RCC_AHB2ENR_DCMIEN_Msk RCC_AHB2ENR_DCMI_PSSIEN_Msk
  12769. #define RCC_AHB2ENR_DCMIEN RCC_AHB2ENR_DCMI_PSSIEN
  12770. /******************** Bit definition for RCC_AHB4ENR register ******************/
  12771. #define RCC_AHB4ENR_GPIOAEN_Pos (0U)
  12772. #define RCC_AHB4ENR_GPIOAEN_Msk (0x1UL << RCC_AHB4ENR_GPIOAEN_Pos) /*!< 0x00000001 */
  12773. #define RCC_AHB4ENR_GPIOAEN RCC_AHB4ENR_GPIOAEN_Msk
  12774. #define RCC_AHB4ENR_GPIOBEN_Pos (1U)
  12775. #define RCC_AHB4ENR_GPIOBEN_Msk (0x1UL << RCC_AHB4ENR_GPIOBEN_Pos) /*!< 0x00000002 */
  12776. #define RCC_AHB4ENR_GPIOBEN RCC_AHB4ENR_GPIOBEN_Msk
  12777. #define RCC_AHB4ENR_GPIOCEN_Pos (2U)
  12778. #define RCC_AHB4ENR_GPIOCEN_Msk (0x1UL << RCC_AHB4ENR_GPIOCEN_Pos) /*!< 0x00000004 */
  12779. #define RCC_AHB4ENR_GPIOCEN RCC_AHB4ENR_GPIOCEN_Msk
  12780. #define RCC_AHB4ENR_GPIODEN_Pos (3U)
  12781. #define RCC_AHB4ENR_GPIODEN_Msk (0x1UL << RCC_AHB4ENR_GPIODEN_Pos) /*!< 0x00000008 */
  12782. #define RCC_AHB4ENR_GPIODEN RCC_AHB4ENR_GPIODEN_Msk
  12783. #define RCC_AHB4ENR_GPIOEEN_Pos (4U)
  12784. #define RCC_AHB4ENR_GPIOEEN_Msk (0x1UL << RCC_AHB4ENR_GPIOEEN_Pos) /*!< 0x00000010 */
  12785. #define RCC_AHB4ENR_GPIOEEN RCC_AHB4ENR_GPIOEEN_Msk
  12786. #define RCC_AHB4ENR_GPIOFEN_Pos (5U)
  12787. #define RCC_AHB4ENR_GPIOFEN_Msk (0x1UL << RCC_AHB4ENR_GPIOFEN_Pos) /*!< 0x00000020 */
  12788. #define RCC_AHB4ENR_GPIOFEN RCC_AHB4ENR_GPIOFEN_Msk
  12789. #define RCC_AHB4ENR_GPIOGEN_Pos (6U)
  12790. #define RCC_AHB4ENR_GPIOGEN_Msk (0x1UL << RCC_AHB4ENR_GPIOGEN_Pos) /*!< 0x00000040 */
  12791. #define RCC_AHB4ENR_GPIOGEN RCC_AHB4ENR_GPIOGEN_Msk
  12792. #define RCC_AHB4ENR_GPIOHEN_Pos (7U)
  12793. #define RCC_AHB4ENR_GPIOHEN_Msk (0x1UL << RCC_AHB4ENR_GPIOHEN_Pos) /*!< 0x00000080 */
  12794. #define RCC_AHB4ENR_GPIOHEN RCC_AHB4ENR_GPIOHEN_Msk
  12795. #define RCC_AHB4ENR_GPIOIEN_Pos (8U)
  12796. #define RCC_AHB4ENR_GPIOIEN_Msk (0x1UL << RCC_AHB4ENR_GPIOIEN_Pos) /*!< 0x00000100 */
  12797. #define RCC_AHB4ENR_GPIOIEN RCC_AHB4ENR_GPIOIEN_Msk
  12798. #define RCC_AHB4ENR_GPIOJEN_Pos (9U)
  12799. #define RCC_AHB4ENR_GPIOJEN_Msk (0x1UL << RCC_AHB4ENR_GPIOJEN_Pos) /*!< 0x00000200 */
  12800. #define RCC_AHB4ENR_GPIOJEN RCC_AHB4ENR_GPIOJEN_Msk
  12801. #define RCC_AHB4ENR_GPIOKEN_Pos (10U)
  12802. #define RCC_AHB4ENR_GPIOKEN_Msk (0x1UL << RCC_AHB4ENR_GPIOKEN_Pos) /*!< 0x00000400 */
  12803. #define RCC_AHB4ENR_GPIOKEN RCC_AHB4ENR_GPIOKEN_Msk
  12804. #define RCC_AHB4ENR_BDMA2EN_Pos (21U)
  12805. #define RCC_AHB4ENR_BDMA2EN_Msk (0x1UL << RCC_AHB4ENR_BDMA2EN_Pos) /*!< 0x00080000 */
  12806. #define RCC_AHB4ENR_BDMA2EN RCC_AHB4ENR_BDMA2EN_Msk
  12807. #define RCC_AHB4ENR_BKPRAMEN_Pos (28U)
  12808. #define RCC_AHB4ENR_BKPRAMEN_Msk (0x1UL << RCC_AHB4ENR_BKPRAMEN_Pos) /*!< 0x10000000 */
  12809. #define RCC_AHB4ENR_BKPRAMEN RCC_AHB4ENR_BKPRAMEN_Msk
  12810. #define RCC_AHB4ENR_SRDSRAMEN_Pos (29U)
  12811. #define RCC_AHB4ENR_SRDSRAMEN_Msk (0x1UL << RCC_AHB4ENR_SRDSRAMEN_Pos) /*!< 0x20000000 */
  12812. #define RCC_AHB4ENR_SRDSRAMEN RCC_AHB4ENR_SRDSRAMEN_Msk
  12813. /******************** Bit definition for RCC_APB3ENR register ******************/
  12814. #define RCC_APB3ENR_LTDCEN_Pos (3U)
  12815. #define RCC_APB3ENR_LTDCEN_Msk (0x1UL << RCC_APB3ENR_LTDCEN_Pos) /*!< 0x00000008 */
  12816. #define RCC_APB3ENR_LTDCEN RCC_APB3ENR_LTDCEN_Msk
  12817. #define RCC_APB3ENR_WWDGEN_Pos (6U)
  12818. #define RCC_APB3ENR_WWDGEN_Msk (0x1UL << RCC_APB3ENR_WWDGEN_Pos) /*!< 0x00000040 */
  12819. #define RCC_APB3ENR_WWDGEN RCC_APB3ENR_WWDGEN_Msk
  12820. /* Legacy define */
  12821. #define RCC_APB3ENR_WWDG1EN_Pos RCC_APB3ENR_WWDGEN_Pos
  12822. #define RCC_APB3ENR_WWDG1EN_Msk RCC_APB3ENR_WWDGEN_Msk
  12823. #define RCC_APB3ENR_WWDG1EN RCC_APB3ENR_WWDGEN
  12824. /******************** Bit definition for RCC_APB1LENR register ******************/
  12825. #define RCC_APB1LENR_TIM2EN_Pos (0U)
  12826. #define RCC_APB1LENR_TIM2EN_Msk (0x1UL << RCC_APB1LENR_TIM2EN_Pos) /*!< 0x00000001 */
  12827. #define RCC_APB1LENR_TIM2EN RCC_APB1LENR_TIM2EN_Msk
  12828. #define RCC_APB1LENR_TIM3EN_Pos (1U)
  12829. #define RCC_APB1LENR_TIM3EN_Msk (0x1UL << RCC_APB1LENR_TIM3EN_Pos) /*!< 0x00000002 */
  12830. #define RCC_APB1LENR_TIM3EN RCC_APB1LENR_TIM3EN_Msk
  12831. #define RCC_APB1LENR_TIM4EN_Pos (2U)
  12832. #define RCC_APB1LENR_TIM4EN_Msk (0x1UL << RCC_APB1LENR_TIM4EN_Pos) /*!< 0x00000004 */
  12833. #define RCC_APB1LENR_TIM4EN RCC_APB1LENR_TIM4EN_Msk
  12834. #define RCC_APB1LENR_TIM5EN_Pos (3U)
  12835. #define RCC_APB1LENR_TIM5EN_Msk (0x1UL << RCC_APB1LENR_TIM5EN_Pos) /*!< 0x00000008 */
  12836. #define RCC_APB1LENR_TIM5EN RCC_APB1LENR_TIM5EN_Msk
  12837. #define RCC_APB1LENR_TIM6EN_Pos (4U)
  12838. #define RCC_APB1LENR_TIM6EN_Msk (0x1UL << RCC_APB1LENR_TIM6EN_Pos) /*!< 0x00000010 */
  12839. #define RCC_APB1LENR_TIM6EN RCC_APB1LENR_TIM6EN_Msk
  12840. #define RCC_APB1LENR_TIM7EN_Pos (5U)
  12841. #define RCC_APB1LENR_TIM7EN_Msk (0x1UL << RCC_APB1LENR_TIM7EN_Pos) /*!< 0x00000020 */
  12842. #define RCC_APB1LENR_TIM7EN RCC_APB1LENR_TIM7EN_Msk
  12843. #define RCC_APB1LENR_TIM12EN_Pos (6U)
  12844. #define RCC_APB1LENR_TIM12EN_Msk (0x1UL << RCC_APB1LENR_TIM12EN_Pos) /*!< 0x00000040 */
  12845. #define RCC_APB1LENR_TIM12EN RCC_APB1LENR_TIM12EN_Msk
  12846. #define RCC_APB1LENR_TIM13EN_Pos (7U)
  12847. #define RCC_APB1LENR_TIM13EN_Msk (0x1UL << RCC_APB1LENR_TIM13EN_Pos) /*!< 0x00000080 */
  12848. #define RCC_APB1LENR_TIM13EN RCC_APB1LENR_TIM13EN_Msk
  12849. #define RCC_APB1LENR_TIM14EN_Pos (8U)
  12850. #define RCC_APB1LENR_TIM14EN_Msk (0x1UL << RCC_APB1LENR_TIM14EN_Pos) /*!< 0x00000100 */
  12851. #define RCC_APB1LENR_TIM14EN RCC_APB1LENR_TIM14EN_Msk
  12852. #define RCC_APB1LENR_LPTIM1EN_Pos (9U)
  12853. #define RCC_APB1LENR_LPTIM1EN_Msk (0x1UL << RCC_APB1LENR_LPTIM1EN_Pos) /*!< 0x00000200 */
  12854. #define RCC_APB1LENR_LPTIM1EN RCC_APB1LENR_LPTIM1EN_Msk
  12855. #define RCC_APB1LENR_SPI2EN_Pos (14U)
  12856. #define RCC_APB1LENR_SPI2EN_Msk (0x1UL << RCC_APB1LENR_SPI2EN_Pos) /*!< 0x00004000 */
  12857. #define RCC_APB1LENR_SPI2EN RCC_APB1LENR_SPI2EN_Msk
  12858. #define RCC_APB1LENR_SPI3EN_Pos (15U)
  12859. #define RCC_APB1LENR_SPI3EN_Msk (0x1UL << RCC_APB1LENR_SPI3EN_Pos) /*!< 0x00008000 */
  12860. #define RCC_APB1LENR_SPI3EN RCC_APB1LENR_SPI3EN_Msk
  12861. #define RCC_APB1LENR_SPDIFRXEN_Pos (16U)
  12862. #define RCC_APB1LENR_SPDIFRXEN_Msk (0x1UL << RCC_APB1LENR_SPDIFRXEN_Pos) /*!< 0x00010000 */
  12863. #define RCC_APB1LENR_SPDIFRXEN RCC_APB1LENR_SPDIFRXEN_Msk
  12864. #define RCC_APB1LENR_USART2EN_Pos (17U)
  12865. #define RCC_APB1LENR_USART2EN_Msk (0x1UL << RCC_APB1LENR_USART2EN_Pos) /*!< 0x00020000 */
  12866. #define RCC_APB1LENR_USART2EN RCC_APB1LENR_USART2EN_Msk
  12867. #define RCC_APB1LENR_USART3EN_Pos (18U)
  12868. #define RCC_APB1LENR_USART3EN_Msk (0x1UL << RCC_APB1LENR_USART3EN_Pos) /*!< 0x00040000 */
  12869. #define RCC_APB1LENR_USART3EN RCC_APB1LENR_USART3EN_Msk
  12870. #define RCC_APB1LENR_UART4EN_Pos (19U)
  12871. #define RCC_APB1LENR_UART4EN_Msk (0x1UL << RCC_APB1LENR_UART4EN_Pos) /*!< 0x00080000 */
  12872. #define RCC_APB1LENR_UART4EN RCC_APB1LENR_UART4EN_Msk
  12873. #define RCC_APB1LENR_UART5EN_Pos (20U)
  12874. #define RCC_APB1LENR_UART5EN_Msk (0x1UL << RCC_APB1LENR_UART5EN_Pos) /*!< 0x00100000 */
  12875. #define RCC_APB1LENR_UART5EN RCC_APB1LENR_UART5EN_Msk
  12876. #define RCC_APB1LENR_I2C1EN_Pos (21U)
  12877. #define RCC_APB1LENR_I2C1EN_Msk (0x1UL << RCC_APB1LENR_I2C1EN_Pos) /*!< 0x00200000 */
  12878. #define RCC_APB1LENR_I2C1EN RCC_APB1LENR_I2C1EN_Msk
  12879. #define RCC_APB1LENR_I2C2EN_Pos (22U)
  12880. #define RCC_APB1LENR_I2C2EN_Msk (0x1UL << RCC_APB1LENR_I2C2EN_Pos) /*!< 0x00400000 */
  12881. #define RCC_APB1LENR_I2C2EN RCC_APB1LENR_I2C2EN_Msk
  12882. #define RCC_APB1LENR_I2C3EN_Pos (23U)
  12883. #define RCC_APB1LENR_I2C3EN_Msk (0x1UL << RCC_APB1LENR_I2C3EN_Pos) /*!< 0x00800000 */
  12884. #define RCC_APB1LENR_I2C3EN RCC_APB1LENR_I2C3EN_Msk
  12885. #define RCC_APB1LENR_CECEN_Pos (27U)
  12886. #define RCC_APB1LENR_CECEN_Msk (0x1UL << RCC_APB1LENR_CECEN_Pos) /*!< 0x08000000 */
  12887. #define RCC_APB1LENR_CECEN RCC_APB1LENR_CECEN_Msk
  12888. #define RCC_APB1LENR_DAC12EN_Pos (29U)
  12889. #define RCC_APB1LENR_DAC12EN_Msk (0x1UL << RCC_APB1LENR_DAC12EN_Pos) /*!< 0x20000000 */
  12890. #define RCC_APB1LENR_DAC12EN RCC_APB1LENR_DAC12EN_Msk
  12891. #define RCC_APB1LENR_UART7EN_Pos (30U)
  12892. #define RCC_APB1LENR_UART7EN_Msk (0x1UL << RCC_APB1LENR_UART7EN_Pos) /*!< 0x40000000 */
  12893. #define RCC_APB1LENR_UART7EN RCC_APB1LENR_UART7EN_Msk
  12894. #define RCC_APB1LENR_UART8EN_Pos (31U)
  12895. #define RCC_APB1LENR_UART8EN_Msk (0x1UL << RCC_APB1LENR_UART8EN_Pos) /*!< 0x80000000 */
  12896. #define RCC_APB1LENR_UART8EN RCC_APB1LENR_UART8EN_Msk
  12897. /* Legacy define */
  12898. #define RCC_APB1LENR_HDMICECEN_Pos RCC_APB1LENR_CECEN_Pos
  12899. #define RCC_APB1LENR_HDMICECEN_Msk RCC_APB1LENR_CECEN_Msk
  12900. #define RCC_APB1LENR_HDMICECEN RCC_APB1LENR_CECEN
  12901. /******************** Bit definition for RCC_APB1HENR register ******************/
  12902. #define RCC_APB1HENR_CRSEN_Pos (1U)
  12903. #define RCC_APB1HENR_CRSEN_Msk (0x1UL << RCC_APB1HENR_CRSEN_Pos) /*!< 0x00000002 */
  12904. #define RCC_APB1HENR_CRSEN RCC_APB1HENR_CRSEN_Msk
  12905. #define RCC_APB1HENR_SWPMIEN_Pos (2U)
  12906. #define RCC_APB1HENR_SWPMIEN_Msk (0x1UL << RCC_APB1HENR_SWPMIEN_Pos) /*!< 0x00000004 */
  12907. #define RCC_APB1HENR_SWPMIEN RCC_APB1HENR_SWPMIEN_Msk
  12908. #define RCC_APB1HENR_OPAMPEN_Pos (4U)
  12909. #define RCC_APB1HENR_OPAMPEN_Msk (0x1UL << RCC_APB1HENR_OPAMPEN_Pos) /*!< 0x00000010 */
  12910. #define RCC_APB1HENR_OPAMPEN RCC_APB1HENR_OPAMPEN_Msk
  12911. #define RCC_APB1HENR_MDIOSEN_Pos (5U)
  12912. #define RCC_APB1HENR_MDIOSEN_Msk (0x1UL << RCC_APB1HENR_MDIOSEN_Pos) /*!< 0x00000020 */
  12913. #define RCC_APB1HENR_MDIOSEN RCC_APB1HENR_MDIOSEN_Msk
  12914. #define RCC_APB1HENR_FDCANEN_Pos (8U)
  12915. #define RCC_APB1HENR_FDCANEN_Msk (0x1UL << RCC_APB1HENR_FDCANEN_Pos) /*!< 0x00000100 */
  12916. #define RCC_APB1HENR_FDCANEN RCC_APB1HENR_FDCANEN_Msk
  12917. /******************** Bit definition for RCC_APB2ENR register ******************/
  12918. #define RCC_APB2ENR_TIM1EN_Pos (0U)
  12919. #define RCC_APB2ENR_TIM1EN_Msk (0x1UL << RCC_APB2ENR_TIM1EN_Pos) /*!< 0x00000001 */
  12920. #define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk
  12921. #define RCC_APB2ENR_TIM8EN_Pos (1U)
  12922. #define RCC_APB2ENR_TIM8EN_Msk (0x1UL << RCC_APB2ENR_TIM8EN_Pos) /*!< 0x00000002 */
  12923. #define RCC_APB2ENR_TIM8EN RCC_APB2ENR_TIM8EN_Msk
  12924. #define RCC_APB2ENR_USART1EN_Pos (4U)
  12925. #define RCC_APB2ENR_USART1EN_Msk (0x1UL << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00000010 */
  12926. #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk
  12927. #define RCC_APB2ENR_USART6EN_Pos (5U)
  12928. #define RCC_APB2ENR_USART6EN_Msk (0x1UL << RCC_APB2ENR_USART6EN_Pos) /*!< 0x00000020 */
  12929. #define RCC_APB2ENR_USART6EN RCC_APB2ENR_USART6EN_Msk
  12930. #define RCC_APB2ENR_UART9EN_Pos (6U)
  12931. #define RCC_APB2ENR_UART9EN_Msk (0x1UL << RCC_APB2ENR_UART9EN_Pos) /*!< 0x00000040 */
  12932. #define RCC_APB2ENR_UART9EN RCC_APB2ENR_UART9EN_Msk
  12933. #define RCC_APB2ENR_USART10EN_Pos (7U)
  12934. #define RCC_APB2ENR_USART10EN_Msk (0x1UL << RCC_APB2ENR_USART10EN_Pos) /*!< 0x00000080 */
  12935. #define RCC_APB2ENR_USART10EN RCC_APB2ENR_USART10EN_Msk
  12936. #define RCC_APB2ENR_SPI1EN_Pos (12U)
  12937. #define RCC_APB2ENR_SPI1EN_Msk (0x1UL << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */
  12938. #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk
  12939. #define RCC_APB2ENR_SPI4EN_Pos (13U)
  12940. #define RCC_APB2ENR_SPI4EN_Msk (0x1UL << RCC_APB2ENR_SPI4EN_Pos) /*!< 0x00002000 */
  12941. #define RCC_APB2ENR_SPI4EN RCC_APB2ENR_SPI4EN_Msk
  12942. #define RCC_APB2ENR_TIM15EN_Pos (16U)
  12943. #define RCC_APB2ENR_TIM15EN_Msk (0x1UL << RCC_APB2ENR_TIM15EN_Pos) /*!< 0x00010000 */
  12944. #define RCC_APB2ENR_TIM15EN RCC_APB2ENR_TIM15EN_Msk
  12945. #define RCC_APB2ENR_TIM16EN_Pos (17U)
  12946. #define RCC_APB2ENR_TIM16EN_Msk (0x1UL << RCC_APB2ENR_TIM16EN_Pos) /*!< 0x00020000 */
  12947. #define RCC_APB2ENR_TIM16EN RCC_APB2ENR_TIM16EN_Msk
  12948. #define RCC_APB2ENR_TIM17EN_Pos (18U)
  12949. #define RCC_APB2ENR_TIM17EN_Msk (0x1UL << RCC_APB2ENR_TIM17EN_Pos) /*!< 0x00040000 */
  12950. #define RCC_APB2ENR_TIM17EN RCC_APB2ENR_TIM17EN_Msk
  12951. #define RCC_APB2ENR_SPI5EN_Pos (20U)
  12952. #define RCC_APB2ENR_SPI5EN_Msk (0x1UL << RCC_APB2ENR_SPI5EN_Pos) /*!< 0x00100000 */
  12953. #define RCC_APB2ENR_SPI5EN RCC_APB2ENR_SPI5EN_Msk
  12954. #define RCC_APB2ENR_SAI1EN_Pos (22U)
  12955. #define RCC_APB2ENR_SAI1EN_Msk (0x1UL << RCC_APB2ENR_SAI1EN_Pos) /*!< 0x00400000 */
  12956. #define RCC_APB2ENR_SAI1EN RCC_APB2ENR_SAI1EN_Msk
  12957. #define RCC_APB2ENR_SAI2EN_Pos (23U)
  12958. #define RCC_APB2ENR_SAI2EN_Msk (0x1UL << RCC_APB2ENR_SAI2EN_Pos) /*!< 0x00800000 */
  12959. #define RCC_APB2ENR_SAI2EN RCC_APB2ENR_SAI2EN_Msk
  12960. #define RCC_APB2ENR_DFSDM1EN_Pos (30U)
  12961. #define RCC_APB2ENR_DFSDM1EN_Msk (0x1UL << RCC_APB2ENR_DFSDM1EN_Pos) /*!< 0x40000000 */
  12962. #define RCC_APB2ENR_DFSDM1EN RCC_APB2ENR_DFSDM1EN_Msk
  12963. /******************** Bit definition for RCC_APB4ENR register ******************/
  12964. #define RCC_APB4ENR_SYSCFGEN_Pos (1U)
  12965. #define RCC_APB4ENR_SYSCFGEN_Msk (0x1UL << RCC_APB4ENR_SYSCFGEN_Pos) /*!< 0x00000002 */
  12966. #define RCC_APB4ENR_SYSCFGEN RCC_APB4ENR_SYSCFGEN_Msk
  12967. #define RCC_APB4ENR_LPUART1EN_Pos (3U)
  12968. #define RCC_APB4ENR_LPUART1EN_Msk (0x1UL << RCC_APB4ENR_LPUART1EN_Pos) /*!< 0x00000008 */
  12969. #define RCC_APB4ENR_LPUART1EN RCC_APB4ENR_LPUART1EN_Msk
  12970. #define RCC_APB4ENR_SPI6EN_Pos (5U)
  12971. #define RCC_APB4ENR_SPI6EN_Msk (0x1UL << RCC_APB4ENR_SPI6EN_Pos) /*!< 0x00000020 */
  12972. #define RCC_APB4ENR_SPI6EN RCC_APB4ENR_SPI6EN_Msk
  12973. #define RCC_APB4ENR_I2C4EN_Pos (7U)
  12974. #define RCC_APB4ENR_I2C4EN_Msk (0x1UL << RCC_APB4ENR_I2C4EN_Pos) /*!< 0x00000080 */
  12975. #define RCC_APB4ENR_I2C4EN RCC_APB4ENR_I2C4EN_Msk
  12976. #define RCC_APB4ENR_LPTIM2EN_Pos (9U)
  12977. #define RCC_APB4ENR_LPTIM2EN_Msk (0x1UL << RCC_APB4ENR_LPTIM2EN_Pos) /*!< 0x00000200 */
  12978. #define RCC_APB4ENR_LPTIM2EN RCC_APB4ENR_LPTIM2EN_Msk
  12979. #define RCC_APB4ENR_LPTIM3EN_Pos (10U)
  12980. #define RCC_APB4ENR_LPTIM3EN_Msk (0x1UL << RCC_APB4ENR_LPTIM3EN_Pos) /*!< 0x00000400 */
  12981. #define RCC_APB4ENR_LPTIM3EN RCC_APB4ENR_LPTIM3EN_Msk
  12982. #define RCC_APB4ENR_DAC2EN_Pos (13U)
  12983. #define RCC_APB4ENR_DAC2EN_Msk (0x1UL << RCC_APB4ENR_DAC2EN_Pos) /*!< 0x00002000 */
  12984. #define RCC_APB4ENR_DAC2EN RCC_APB4ENR_DAC2EN_Msk
  12985. #define RCC_APB4ENR_COMP12EN_Pos (14U)
  12986. #define RCC_APB4ENR_COMP12EN_Msk (0x1UL << RCC_APB4ENR_COMP12EN_Pos) /*!< 0x00004000 */
  12987. #define RCC_APB4ENR_COMP12EN RCC_APB4ENR_COMP12EN_Msk
  12988. #define RCC_APB4ENR_VREFEN_Pos (15U)
  12989. #define RCC_APB4ENR_VREFEN_Msk (0x1UL << RCC_APB4ENR_VREFEN_Pos) /*!< 0x00008000 */
  12990. #define RCC_APB4ENR_VREFEN RCC_APB4ENR_VREFEN_Msk
  12991. #define RCC_APB4ENR_RTCAPBEN_Pos (16U)
  12992. #define RCC_APB4ENR_RTCAPBEN_Msk (0x1UL << RCC_APB4ENR_RTCAPBEN_Pos) /*!< 0x00010000 */
  12993. #define RCC_APB4ENR_RTCAPBEN RCC_APB4ENR_RTCAPBEN_Msk
  12994. #define RCC_APB4ENR_DTSEN_Pos (26U)
  12995. #define RCC_APB4ENR_DTSEN_Msk (0x1UL << RCC_APB4ENR_DTSEN_Pos) /*!< 0x04000000 */
  12996. #define RCC_APB4ENR_DTSEN RCC_APB4ENR_DTSEN_Msk
  12997. #define RCC_APB4ENR_DFSDM2EN_Pos (27U)
  12998. #define RCC_APB4ENR_DFSDM2EN_Msk (0x1UL << RCC_APB4ENR_DFSDM2EN_Pos) /*!< 0x08000000 */
  12999. #define RCC_APB4ENR_DFSDM2EN RCC_APB4ENR_DFSDM2EN_Msk
  13000. /******************** Bit definition for RCC_AHB3RSTR register ***************/
  13001. #define RCC_AHB3RSTR_MDMARST_Pos (0U)
  13002. #define RCC_AHB3RSTR_MDMARST_Msk (0x1UL << RCC_AHB3RSTR_MDMARST_Pos) /*!< 0x00000001 */
  13003. #define RCC_AHB3RSTR_MDMARST RCC_AHB3RSTR_MDMARST_Msk
  13004. #define RCC_AHB3RSTR_DMA2DRST_Pos (4U)
  13005. #define RCC_AHB3RSTR_DMA2DRST_Msk (0x1UL << RCC_AHB3RSTR_DMA2DRST_Pos) /*!< 0x00000010 */
  13006. #define RCC_AHB3RSTR_DMA2DRST RCC_AHB3RSTR_DMA2DRST_Msk
  13007. #define RCC_AHB3RSTR_JPGDECRST_Pos (5U)
  13008. #define RCC_AHB3RSTR_JPGDECRST_Msk (0x1UL << RCC_AHB3RSTR_JPGDECRST_Pos) /*!< 0x00000020 */
  13009. #define RCC_AHB3RSTR_JPGDECRST RCC_AHB3RSTR_JPGDECRST_Msk
  13010. #define RCC_AHB3RSTR_FMCRST_Pos (12U)
  13011. #define RCC_AHB3RSTR_FMCRST_Msk (0x1UL << RCC_AHB3RSTR_FMCRST_Pos) /*!< 0x00001000 */
  13012. #define RCC_AHB3RSTR_FMCRST RCC_AHB3RSTR_FMCRST_Msk
  13013. #define RCC_AHB3RSTR_OSPI1RST_Pos (14U)
  13014. #define RCC_AHB3RSTR_OSPI1RST_Msk (0x1UL << RCC_AHB3RSTR_OSPI1RST_Pos) /*!< 0x00004000 */
  13015. #define RCC_AHB3RSTR_OSPI1RST RCC_AHB3RSTR_OSPI1RST_Msk
  13016. #define RCC_AHB3RSTR_SDMMC1RST_Pos (16U)
  13017. #define RCC_AHB3RSTR_SDMMC1RST_Msk (0x1UL << RCC_AHB3RSTR_SDMMC1RST_Pos) /*!< 0x00010000 */
  13018. #define RCC_AHB3RSTR_SDMMC1RST RCC_AHB3RSTR_SDMMC1RST_Msk
  13019. #define RCC_AHB3RSTR_OSPI2RST_Pos (19U)
  13020. #define RCC_AHB3RSTR_OSPI2RST_Msk (0x1UL << RCC_AHB3RSTR_OSPI2RST_Pos) /*!< 0x00008000 */
  13021. #define RCC_AHB3RSTR_OSPI2RST RCC_AHB3RSTR_OSPI2RST_Msk
  13022. #define RCC_AHB3RSTR_IOMNGRRST_Pos (21U)
  13023. #define RCC_AHB3RSTR_IOMNGRRST_Msk (0x1UL << RCC_AHB3RSTR_IOMNGRRST_Pos) /*!< 0x00020000 */
  13024. #define RCC_AHB3RSTR_IOMNGRRST RCC_AHB3RSTR_IOMNGRRST_Msk
  13025. #define RCC_AHB3RSTR_OTFDEC1RST_Pos (22U)
  13026. #define RCC_AHB3RSTR_OTFDEC1RST_Msk (0x1UL << RCC_AHB3RSTR_OTFDEC1RST_Pos) /*!< 0x00040000 */
  13027. #define RCC_AHB3RSTR_OTFDEC1RST RCC_AHB3RSTR_OTFDEC1RST_Msk
  13028. #define RCC_AHB3RSTR_OTFDEC2RST_Pos (23U)
  13029. #define RCC_AHB3RSTR_OTFDEC2RST_Msk (0x1UL << RCC_AHB3RSTR_OTFDEC2RST_Pos) /*!< 0x00080000 */
  13030. #define RCC_AHB3RSTR_OTFDEC2RST RCC_AHB3RSTR_OTFDEC2RST_Msk
  13031. #define RCC_AHB3RSTR_GFXMMURST_Pos (24U)
  13032. #define RCC_AHB3RSTR_GFXMMURST_Msk (0x1UL << RCC_AHB3RSTR_GFXMMURST_Pos) /*!< 0x00100000 */
  13033. #define RCC_AHB3RSTR_GFXMMURST RCC_AHB3RSTR_GFXMMURST_Msk
  13034. /******************** Bit definition for RCC_AHB1RSTR register ***************/
  13035. #define RCC_AHB1RSTR_DMA1RST_Pos (0U)
  13036. #define RCC_AHB1RSTR_DMA1RST_Msk (0x1UL << RCC_AHB1RSTR_DMA1RST_Pos) /*!< 0x00000001 */
  13037. #define RCC_AHB1RSTR_DMA1RST RCC_AHB1RSTR_DMA1RST_Msk
  13038. #define RCC_AHB1RSTR_DMA2RST_Pos (1U)
  13039. #define RCC_AHB1RSTR_DMA2RST_Msk (0x1UL << RCC_AHB1RSTR_DMA2RST_Pos) /*!< 0x00000002 */
  13040. #define RCC_AHB1RSTR_DMA2RST RCC_AHB1RSTR_DMA2RST_Msk
  13041. #define RCC_AHB1RSTR_ADC12RST_Pos (5U)
  13042. #define RCC_AHB1RSTR_ADC12RST_Msk (0x1UL << RCC_AHB1RSTR_ADC12RST_Pos) /*!< 0x00000020 */
  13043. #define RCC_AHB1RSTR_ADC12RST RCC_AHB1RSTR_ADC12RST_Msk
  13044. #define RCC_AHB1RSTR_CRCRST_Pos (9U)
  13045. #define RCC_AHB1RSTR_CRCRST_Msk (0x1UL << RCC_AHB1RSTR_CRCRST_Pos) /*!< 0x00000200 */
  13046. #define RCC_AHB1RSTR_CRCRST RCC_AHB1RSTR_CRCRST_Msk
  13047. #define RCC_AHB1RSTR_USB1OTGHSRST_Pos (25U)
  13048. #define RCC_AHB1RSTR_USB1OTGHSRST_Msk (0x1UL << RCC_AHB1RSTR_USB1OTGHSRST_Pos) /*!< 0x02000000 */
  13049. #define RCC_AHB1RSTR_USB1OTGHSRST RCC_AHB1RSTR_USB1OTGHSRST_Msk
  13050. /******************** Bit definition for RCC_AHB2RSTR register ***************/
  13051. #define RCC_AHB2RSTR_DCMI_PSSIRST_Pos (0U)
  13052. #define RCC_AHB2RSTR_DCMI_PSSIRST_Msk (0x1UL << RCC_AHB2RSTR_DCMI_PSSIRST_Pos) /*!< 0x00000001 */
  13053. #define RCC_AHB2RSTR_DCMI_PSSIRST RCC_AHB2RSTR_DCMI_PSSIRST_Msk
  13054. #define RCC_AHB2RSTR_HSEMRST_Pos (2U)
  13055. #define RCC_AHB2RSTR_HSEMRST_Msk (0x1UL << RCC_AHB2RSTR_HSEMRST_Pos) /*!< 0x00000004 */
  13056. #define RCC_AHB2RSTR_HSEMRST RCC_AHB2RSTR_HSEMRST_Msk
  13057. #define RCC_AHB2RSTR_CRYPRST_Pos (4U)
  13058. #define RCC_AHB2RSTR_CRYPRST_Msk (0x1UL << RCC_AHB2RSTR_CRYPRST_Pos) /*!< 0x00000010 */
  13059. #define RCC_AHB2RSTR_CRYPRST RCC_AHB2RSTR_CRYPRST_Msk
  13060. #define RCC_AHB2RSTR_HASHRST_Pos (5U)
  13061. #define RCC_AHB2RSTR_HASHRST_Msk (0x1UL << RCC_AHB2RSTR_HASHRST_Pos) /*!< 0x00000020 */
  13062. #define RCC_AHB2RSTR_HASHRST RCC_AHB2RSTR_HASHRST_Msk
  13063. #define RCC_AHB2RSTR_RNGRST_Pos (6U)
  13064. #define RCC_AHB2RSTR_RNGRST_Msk (0x1UL << RCC_AHB2RSTR_RNGRST_Pos) /*!< 0x00000040 */
  13065. #define RCC_AHB2RSTR_RNGRST RCC_AHB2RSTR_RNGRST_Msk
  13066. #define RCC_AHB2RSTR_SDMMC2RST_Pos (9U)
  13067. #define RCC_AHB2RSTR_SDMMC2RST_Msk (0x1UL << RCC_AHB2RSTR_SDMMC2RST_Pos) /*!< 0x00000200 */
  13068. #define RCC_AHB2RSTR_SDMMC2RST RCC_AHB2RSTR_SDMMC2RST_Msk
  13069. #define RCC_AHB2RSTR_BDMA1RST_Pos (11U)
  13070. #define RCC_AHB2RSTR_BDMA1RST_Msk (0x1UL << RCC_AHB2RSTR_BDMA1RST_Pos) /*!< 0x00000200 */
  13071. #define RCC_AHB2RSTR_BDMA1RST RCC_AHB2RSTR_BDMA1RST_Msk
  13072. /* Legacy define */
  13073. #define RCC_AHB2RSTR_DCMIRST_Pos RCC_AHB2RSTR_DCMI_PSSIRST_Pos
  13074. #define RCC_AHB2RSTR_DCMIRST_Msk RCC_AHB2RSTR_DCMI_PSSIRST_Msk
  13075. #define RCC_AHB2RSTR_DCMIRST RCC_AHB2RSTR_DCMI_PSSIRST
  13076. /******************** Bit definition for RCC_AHB4RSTR register ******************/
  13077. #define RCC_AHB4RSTR_GPIOARST_Pos (0U)
  13078. #define RCC_AHB4RSTR_GPIOARST_Msk (0x1UL << RCC_AHB4RSTR_GPIOARST_Pos) /*!< 0x00000001 */
  13079. #define RCC_AHB4RSTR_GPIOARST RCC_AHB4RSTR_GPIOARST_Msk
  13080. #define RCC_AHB4RSTR_GPIOBRST_Pos (1U)
  13081. #define RCC_AHB4RSTR_GPIOBRST_Msk (0x1UL << RCC_AHB4RSTR_GPIOBRST_Pos) /*!< 0x00000002 */
  13082. #define RCC_AHB4RSTR_GPIOBRST RCC_AHB4RSTR_GPIOBRST_Msk
  13083. #define RCC_AHB4RSTR_GPIOCRST_Pos (2U)
  13084. #define RCC_AHB4RSTR_GPIOCRST_Msk (0x1UL << RCC_AHB4RSTR_GPIOCRST_Pos) /*!< 0x00000004 */
  13085. #define RCC_AHB4RSTR_GPIOCRST RCC_AHB4RSTR_GPIOCRST_Msk
  13086. #define RCC_AHB4RSTR_GPIODRST_Pos (3U)
  13087. #define RCC_AHB4RSTR_GPIODRST_Msk (0x1UL << RCC_AHB4RSTR_GPIODRST_Pos) /*!< 0x00000008 */
  13088. #define RCC_AHB4RSTR_GPIODRST RCC_AHB4RSTR_GPIODRST_Msk
  13089. #define RCC_AHB4RSTR_GPIOERST_Pos (4U)
  13090. #define RCC_AHB4RSTR_GPIOERST_Msk (0x1UL << RCC_AHB4RSTR_GPIOERST_Pos) /*!< 0x00000010 */
  13091. #define RCC_AHB4RSTR_GPIOERST RCC_AHB4RSTR_GPIOERST_Msk
  13092. #define RCC_AHB4RSTR_GPIOFRST_Pos (5U)
  13093. #define RCC_AHB4RSTR_GPIOFRST_Msk (0x1UL << RCC_AHB4RSTR_GPIOFRST_Pos) /*!< 0x00000020 */
  13094. #define RCC_AHB4RSTR_GPIOFRST RCC_AHB4RSTR_GPIOFRST_Msk
  13095. #define RCC_AHB4RSTR_GPIOGRST_Pos (6U)
  13096. #define RCC_AHB4RSTR_GPIOGRST_Msk (0x1UL << RCC_AHB4RSTR_GPIOGRST_Pos) /*!< 0x00000040 */
  13097. #define RCC_AHB4RSTR_GPIOGRST RCC_AHB4RSTR_GPIOGRST_Msk
  13098. #define RCC_AHB4RSTR_GPIOHRST_Pos (7U)
  13099. #define RCC_AHB4RSTR_GPIOHRST_Msk (0x1UL << RCC_AHB4RSTR_GPIOHRST_Pos) /*!< 0x00000080 */
  13100. #define RCC_AHB4RSTR_GPIOHRST RCC_AHB4RSTR_GPIOHRST_Msk
  13101. #define RCC_AHB4RSTR_GPIOIRST_Pos (8U)
  13102. #define RCC_AHB4RSTR_GPIOIRST_Msk (0x1UL << RCC_AHB4RSTR_GPIOIRST_Pos) /*!< 0x00000100 */
  13103. #define RCC_AHB4RSTR_GPIOIRST RCC_AHB4RSTR_GPIOIRST_Msk
  13104. #define RCC_AHB4RSTR_GPIOJRST_Pos (9U)
  13105. #define RCC_AHB4RSTR_GPIOJRST_Msk (0x1UL << RCC_AHB4RSTR_GPIOJRST_Pos) /*!< 0x00000200 */
  13106. #define RCC_AHB4RSTR_GPIOJRST RCC_AHB4RSTR_GPIOJRST_Msk
  13107. #define RCC_AHB4RSTR_GPIOKRST_Pos (10U)
  13108. #define RCC_AHB4RSTR_GPIOKRST_Msk (0x1UL << RCC_AHB4RSTR_GPIOKRST_Pos) /*!< 0x00000400 */
  13109. #define RCC_AHB4RSTR_GPIOKRST RCC_AHB4RSTR_GPIOKRST_Msk
  13110. #define RCC_AHB4RSTR_BDMA2RST_Pos (21U)
  13111. #define RCC_AHB4RSTR_BDMA2RST_Msk (0x1UL << RCC_AHB4RSTR_BDMA2RST_Pos) /*!< 0x00200000 */
  13112. #define RCC_AHB4RSTR_BDMA2RST RCC_AHB4RSTR_BDMA2RST_Msk
  13113. /******************** Bit definition for RCC_APB3RSTR register ******************/
  13114. #define RCC_APB3RSTR_LTDCRST_Pos (3U)
  13115. #define RCC_APB3RSTR_LTDCRST_Msk (0x1UL << RCC_APB3RSTR_LTDCRST_Pos) /*!< 0x00000008 */
  13116. #define RCC_APB3RSTR_LTDCRST RCC_APB3RSTR_LTDCRST_Msk
  13117. /******************** Bit definition for RCC_APB1LRSTR register ******************/
  13118. #define RCC_APB1LRSTR_TIM2RST_Pos (0U)
  13119. #define RCC_APB1LRSTR_TIM2RST_Msk (0x1UL << RCC_APB1LRSTR_TIM2RST_Pos) /*!< 0x00000001 */
  13120. #define RCC_APB1LRSTR_TIM2RST RCC_APB1LRSTR_TIM2RST_Msk
  13121. #define RCC_APB1LRSTR_TIM3RST_Pos (1U)
  13122. #define RCC_APB1LRSTR_TIM3RST_Msk (0x1UL << RCC_APB1LRSTR_TIM3RST_Pos) /*!< 0x00000002 */
  13123. #define RCC_APB1LRSTR_TIM3RST RCC_APB1LRSTR_TIM3RST_Msk
  13124. #define RCC_APB1LRSTR_TIM4RST_Pos (2U)
  13125. #define RCC_APB1LRSTR_TIM4RST_Msk (0x1UL << RCC_APB1LRSTR_TIM4RST_Pos) /*!< 0x00000004 */
  13126. #define RCC_APB1LRSTR_TIM4RST RCC_APB1LRSTR_TIM4RST_Msk
  13127. #define RCC_APB1LRSTR_TIM5RST_Pos (3U)
  13128. #define RCC_APB1LRSTR_TIM5RST_Msk (0x1UL << RCC_APB1LRSTR_TIM5RST_Pos) /*!< 0x00000008 */
  13129. #define RCC_APB1LRSTR_TIM5RST RCC_APB1LRSTR_TIM5RST_Msk
  13130. #define RCC_APB1LRSTR_TIM6RST_Pos (4U)
  13131. #define RCC_APB1LRSTR_TIM6RST_Msk (0x1UL << RCC_APB1LRSTR_TIM6RST_Pos) /*!< 0x00000010 */
  13132. #define RCC_APB1LRSTR_TIM6RST RCC_APB1LRSTR_TIM6RST_Msk
  13133. #define RCC_APB1LRSTR_TIM7RST_Pos (5U)
  13134. #define RCC_APB1LRSTR_TIM7RST_Msk (0x1UL << RCC_APB1LRSTR_TIM7RST_Pos) /*!< 0x00000020 */
  13135. #define RCC_APB1LRSTR_TIM7RST RCC_APB1LRSTR_TIM7RST_Msk
  13136. #define RCC_APB1LRSTR_TIM12RST_Pos (6U)
  13137. #define RCC_APB1LRSTR_TIM12RST_Msk (0x1UL << RCC_APB1LRSTR_TIM12RST_Pos) /*!< 0x00000040 */
  13138. #define RCC_APB1LRSTR_TIM12RST RCC_APB1LRSTR_TIM12RST_Msk
  13139. #define RCC_APB1LRSTR_TIM13RST_Pos (7U)
  13140. #define RCC_APB1LRSTR_TIM13RST_Msk (0x1UL << RCC_APB1LRSTR_TIM13RST_Pos) /*!< 0x00000080 */
  13141. #define RCC_APB1LRSTR_TIM13RST RCC_APB1LRSTR_TIM13RST_Msk
  13142. #define RCC_APB1LRSTR_TIM14RST_Pos (8U)
  13143. #define RCC_APB1LRSTR_TIM14RST_Msk (0x1UL << RCC_APB1LRSTR_TIM14RST_Pos) /*!< 0x00000100 */
  13144. #define RCC_APB1LRSTR_TIM14RST RCC_APB1LRSTR_TIM14RST_Msk
  13145. #define RCC_APB1LRSTR_LPTIM1RST_Pos (9U)
  13146. #define RCC_APB1LRSTR_LPTIM1RST_Msk (0x1UL << RCC_APB1LRSTR_LPTIM1RST_Pos) /*!< 0x00000200 */
  13147. #define RCC_APB1LRSTR_LPTIM1RST RCC_APB1LRSTR_LPTIM1RST_Msk
  13148. #define RCC_APB1LRSTR_SPI2RST_Pos (14U)
  13149. #define RCC_APB1LRSTR_SPI2RST_Msk (0x1UL << RCC_APB1LRSTR_SPI2RST_Pos) /*!< 0x00004000 */
  13150. #define RCC_APB1LRSTR_SPI2RST RCC_APB1LRSTR_SPI2RST_Msk
  13151. #define RCC_APB1LRSTR_SPI3RST_Pos (15U)
  13152. #define RCC_APB1LRSTR_SPI3RST_Msk (0x1UL << RCC_APB1LRSTR_SPI3RST_Pos) /*!< 0x00008000 */
  13153. #define RCC_APB1LRSTR_SPI3RST RCC_APB1LRSTR_SPI3RST_Msk
  13154. #define RCC_APB1LRSTR_SPDIFRXRST_Pos (16U)
  13155. #define RCC_APB1LRSTR_SPDIFRXRST_Msk (0x1UL << RCC_APB1LRSTR_SPDIFRXRST_Pos) /*!< 0x00010000 */
  13156. #define RCC_APB1LRSTR_SPDIFRXRST RCC_APB1LRSTR_SPDIFRXRST_Msk
  13157. #define RCC_APB1LRSTR_USART2RST_Pos (17U)
  13158. #define RCC_APB1LRSTR_USART2RST_Msk (0x1UL << RCC_APB1LRSTR_USART2RST_Pos) /*!< 0x00020000 */
  13159. #define RCC_APB1LRSTR_USART2RST RCC_APB1LRSTR_USART2RST_Msk
  13160. #define RCC_APB1LRSTR_USART3RST_Pos (18U)
  13161. #define RCC_APB1LRSTR_USART3RST_Msk (0x1UL << RCC_APB1LRSTR_USART3RST_Pos) /*!< 0x00040000 */
  13162. #define RCC_APB1LRSTR_USART3RST RCC_APB1LRSTR_USART3RST_Msk
  13163. #define RCC_APB1LRSTR_UART4RST_Pos (19U)
  13164. #define RCC_APB1LRSTR_UART4RST_Msk (0x1UL << RCC_APB1LRSTR_UART4RST_Pos) /*!< 0x00080000 */
  13165. #define RCC_APB1LRSTR_UART4RST RCC_APB1LRSTR_UART4RST_Msk
  13166. #define RCC_APB1LRSTR_UART5RST_Pos (20U)
  13167. #define RCC_APB1LRSTR_UART5RST_Msk (0x1UL << RCC_APB1LRSTR_UART5RST_Pos) /*!< 0x00100000 */
  13168. #define RCC_APB1LRSTR_UART5RST RCC_APB1LRSTR_UART5RST_Msk
  13169. #define RCC_APB1LRSTR_I2C1RST_Pos (21U)
  13170. #define RCC_APB1LRSTR_I2C1RST_Msk (0x1UL << RCC_APB1LRSTR_I2C1RST_Pos) /*!< 0x00200000 */
  13171. #define RCC_APB1LRSTR_I2C1RST RCC_APB1LRSTR_I2C1RST_Msk
  13172. #define RCC_APB1LRSTR_I2C2RST_Pos (22U)
  13173. #define RCC_APB1LRSTR_I2C2RST_Msk (0x1UL << RCC_APB1LRSTR_I2C2RST_Pos) /*!< 0x00400000 */
  13174. #define RCC_APB1LRSTR_I2C2RST RCC_APB1LRSTR_I2C2RST_Msk
  13175. #define RCC_APB1LRSTR_I2C3RST_Pos (23U)
  13176. #define RCC_APB1LRSTR_I2C3RST_Msk (0x1UL << RCC_APB1LRSTR_I2C3RST_Pos) /*!< 0x00800000 */
  13177. #define RCC_APB1LRSTR_I2C3RST RCC_APB1LRSTR_I2C3RST_Msk
  13178. #define RCC_APB1LRSTR_CECRST_Pos (27U)
  13179. #define RCC_APB1LRSTR_CECRST_Msk (0x1UL << RCC_APB1LRSTR_CECRST_Pos) /*!< 0x08000000 */
  13180. #define RCC_APB1LRSTR_CECRST RCC_APB1LRSTR_CECRST_Msk
  13181. #define RCC_APB1LRSTR_DAC12RST_Pos (29U)
  13182. #define RCC_APB1LRSTR_DAC12RST_Msk (0x1UL << RCC_APB1LRSTR_DAC12RST_Pos) /*!< 0x20000000 */
  13183. #define RCC_APB1LRSTR_DAC12RST RCC_APB1LRSTR_DAC12RST_Msk
  13184. #define RCC_APB1LRSTR_UART7RST_Pos (30U)
  13185. #define RCC_APB1LRSTR_UART7RST_Msk (0x1UL << RCC_APB1LRSTR_UART7RST_Pos) /*!< 0x40000000 */
  13186. #define RCC_APB1LRSTR_UART7RST RCC_APB1LRSTR_UART7RST_Msk
  13187. #define RCC_APB1LRSTR_UART8RST_Pos (31U)
  13188. #define RCC_APB1LRSTR_UART8RST_Msk (0x1UL << RCC_APB1LRSTR_UART8RST_Pos) /*!< 0x80000000 */
  13189. #define RCC_APB1LRSTR_UART8RST RCC_APB1LRSTR_UART8RST_Msk
  13190. /* Legacy define */
  13191. #define RCC_APB1LRSTR_HDMICECRST_Pos RCC_APB1LRSTR_CECRST_Pos
  13192. #define RCC_APB1LRSTR_HDMICECRST_Msk RCC_APB1LRSTR_CECRST_Msk
  13193. #define RCC_APB1LRSTR_HDMICECRST RCC_APB1LRSTR_CECRST
  13194. /******************** Bit definition for RCC_APB1HRSTR register ******************/
  13195. #define RCC_APB1HRSTR_CRSRST_Pos (1U)
  13196. #define RCC_APB1HRSTR_CRSRST_Msk (0x1UL << RCC_APB1HRSTR_CRSRST_Pos) /*!< 0x00000002 */
  13197. #define RCC_APB1HRSTR_CRSRST RCC_APB1HRSTR_CRSRST_Msk
  13198. #define RCC_APB1HRSTR_SWPMIRST_Pos (2U)
  13199. #define RCC_APB1HRSTR_SWPMIRST_Msk (0x1UL << RCC_APB1HRSTR_SWPMIRST_Pos) /*!< 0x00000004 */
  13200. #define RCC_APB1HRSTR_SWPMIRST RCC_APB1HRSTR_SWPMIRST_Msk
  13201. #define RCC_APB1HRSTR_OPAMPRST_Pos (4U)
  13202. #define RCC_APB1HRSTR_OPAMPRST_Msk (0x1UL << RCC_APB1HRSTR_OPAMPRST_Pos) /*!< 0x00000010 */
  13203. #define RCC_APB1HRSTR_OPAMPRST RCC_APB1HRSTR_OPAMPRST_Msk
  13204. #define RCC_APB1HRSTR_MDIOSRST_Pos (5U)
  13205. #define RCC_APB1HRSTR_MDIOSRST_Msk (0x1UL << RCC_APB1HRSTR_MDIOSRST_Pos) /*!< 0x00000020 */
  13206. #define RCC_APB1HRSTR_MDIOSRST RCC_APB1HRSTR_MDIOSRST_Msk
  13207. #define RCC_APB1HRSTR_FDCANRST_Pos (8U)
  13208. #define RCC_APB1HRSTR_FDCANRST_Msk (0x1UL << RCC_APB1HRSTR_FDCANRST_Pos) /*!< 0x00000100 */
  13209. #define RCC_APB1HRSTR_FDCANRST RCC_APB1HRSTR_FDCANRST_Msk
  13210. /******************** Bit definition for RCC_APB2RSTR register ******************/
  13211. #define RCC_APB2RSTR_TIM1RST_Pos (0U)
  13212. #define RCC_APB2RSTR_TIM1RST_Msk (0x1UL << RCC_APB2RSTR_TIM1RST_Pos) /*!< 0x00000001 */
  13213. #define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk
  13214. #define RCC_APB2RSTR_TIM8RST_Pos (1U)
  13215. #define RCC_APB2RSTR_TIM8RST_Msk (0x1UL << RCC_APB2RSTR_TIM8RST_Pos) /*!< 0x00000002 */
  13216. #define RCC_APB2RSTR_TIM8RST RCC_APB2RSTR_TIM8RST_Msk
  13217. #define RCC_APB2RSTR_USART1RST_Pos (4U)
  13218. #define RCC_APB2RSTR_USART1RST_Msk (0x1UL << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00000010 */
  13219. #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk
  13220. #define RCC_APB2RSTR_USART6RST_Pos (5U)
  13221. #define RCC_APB2RSTR_USART6RST_Msk (0x1UL << RCC_APB2RSTR_USART6RST_Pos) /*!< 0x00000020 */
  13222. #define RCC_APB2RSTR_USART6RST RCC_APB2RSTR_USART6RST_Msk
  13223. #define RCC_APB2RSTR_UART9RST_Pos (6U)
  13224. #define RCC_APB2RSTR_UART9RST_Msk (0x1UL << RCC_APB2RSTR_UART9RST_Pos) /*!< 0x00000040 */
  13225. #define RCC_APB2RSTR_UART9RST RCC_APB2RSTR_UART9RST_Msk
  13226. #define RCC_APB2RSTR_USART10RST_Pos (7U)
  13227. #define RCC_APB2RSTR_USART10RST_Msk (0x1UL << RCC_APB2RSTR_USART10RST_Pos) /*!< 0x00000080 */
  13228. #define RCC_APB2RSTR_USART10RST RCC_APB2RSTR_USART10RST_Msk
  13229. #define RCC_APB2RSTR_SPI1RST_Pos (12U)
  13230. #define RCC_APB2RSTR_SPI1RST_Msk (0x1UL << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */
  13231. #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk
  13232. #define RCC_APB2RSTR_SPI4RST_Pos (13U)
  13233. #define RCC_APB2RSTR_SPI4RST_Msk (0x1UL << RCC_APB2RSTR_SPI4RST_Pos) /*!< 0x00002000 */
  13234. #define RCC_APB2RSTR_SPI4RST RCC_APB2RSTR_SPI4RST_Msk
  13235. #define RCC_APB2RSTR_TIM15RST_Pos (16U)
  13236. #define RCC_APB2RSTR_TIM15RST_Msk (0x1UL << RCC_APB2RSTR_TIM15RST_Pos) /*!< 0x00010000 */
  13237. #define RCC_APB2RSTR_TIM15RST RCC_APB2RSTR_TIM15RST_Msk
  13238. #define RCC_APB2RSTR_TIM16RST_Pos (17U)
  13239. #define RCC_APB2RSTR_TIM16RST_Msk (0x1UL << RCC_APB2RSTR_TIM16RST_Pos) /*!< 0x00020000 */
  13240. #define RCC_APB2RSTR_TIM16RST RCC_APB2RSTR_TIM16RST_Msk
  13241. #define RCC_APB2RSTR_TIM17RST_Pos (18U)
  13242. #define RCC_APB2RSTR_TIM17RST_Msk (0x1UL << RCC_APB2RSTR_TIM17RST_Pos) /*!< 0x00040000 */
  13243. #define RCC_APB2RSTR_TIM17RST RCC_APB2RSTR_TIM17RST_Msk
  13244. #define RCC_APB2RSTR_SPI5RST_Pos (20U)
  13245. #define RCC_APB2RSTR_SPI5RST_Msk (0x1UL << RCC_APB2RSTR_SPI5RST_Pos) /*!< 0x00100000 */
  13246. #define RCC_APB2RSTR_SPI5RST RCC_APB2RSTR_SPI5RST_Msk
  13247. #define RCC_APB2RSTR_SAI1RST_Pos (22U)
  13248. #define RCC_APB2RSTR_SAI1RST_Msk (0x1UL << RCC_APB2RSTR_SAI1RST_Pos) /*!< 0x00400000 */
  13249. #define RCC_APB2RSTR_SAI1RST RCC_APB2RSTR_SAI1RST_Msk
  13250. #define RCC_APB2RSTR_SAI2RST_Pos (23U)
  13251. #define RCC_APB2RSTR_SAI2RST_Msk (0x1UL << RCC_APB2RSTR_SAI2RST_Pos) /*!< 0x00800000 */
  13252. #define RCC_APB2RSTR_SAI2RST RCC_APB2RSTR_SAI2RST_Msk
  13253. #define RCC_APB2RSTR_DFSDM1RST_Pos (30U)
  13254. #define RCC_APB2RSTR_DFSDM1RST_Msk (0x1UL << RCC_APB2RSTR_DFSDM1RST_Pos) /*!< 0x10000000 */
  13255. #define RCC_APB2RSTR_DFSDM1RST RCC_APB2RSTR_DFSDM1RST_Msk
  13256. /******************** Bit definition for RCC_APB4RSTR register ******************/
  13257. #define RCC_APB4RSTR_SYSCFGRST_Pos (1U)
  13258. #define RCC_APB4RSTR_SYSCFGRST_Msk (0x1UL << RCC_APB4RSTR_SYSCFGRST_Pos) /*!< 0x00000002 */
  13259. #define RCC_APB4RSTR_SYSCFGRST RCC_APB4RSTR_SYSCFGRST_Msk
  13260. #define RCC_APB4RSTR_LPUART1RST_Pos (3U)
  13261. #define RCC_APB4RSTR_LPUART1RST_Msk (0x1UL << RCC_APB4RSTR_LPUART1RST_Pos) /*!< 0x00000008 */
  13262. #define RCC_APB4RSTR_LPUART1RST RCC_APB4RSTR_LPUART1RST_Msk
  13263. #define RCC_APB4RSTR_SPI6RST_Pos (5U)
  13264. #define RCC_APB4RSTR_SPI6RST_Msk (0x1UL << RCC_APB4RSTR_SPI6RST_Pos) /*!< 0x00000020 */
  13265. #define RCC_APB4RSTR_SPI6RST RCC_APB4RSTR_SPI6RST_Msk
  13266. #define RCC_APB4RSTR_I2C4RST_Pos (7U)
  13267. #define RCC_APB4RSTR_I2C4RST_Msk (0x1UL << RCC_APB4RSTR_I2C4RST_Pos) /*!< 0x00000080 */
  13268. #define RCC_APB4RSTR_I2C4RST RCC_APB4RSTR_I2C4RST_Msk
  13269. #define RCC_APB4RSTR_LPTIM2RST_Pos (9U)
  13270. #define RCC_APB4RSTR_LPTIM2RST_Msk (0x1UL << RCC_APB4RSTR_LPTIM2RST_Pos) /*!< 0x00000200 */
  13271. #define RCC_APB4RSTR_LPTIM2RST RCC_APB4RSTR_LPTIM2RST_Msk
  13272. #define RCC_APB4RSTR_LPTIM3RST_Pos (10U)
  13273. #define RCC_APB4RSTR_LPTIM3RST_Msk (0x1UL << RCC_APB4RSTR_LPTIM3RST_Pos) /*!< 0x00000400 */
  13274. #define RCC_APB4RSTR_LPTIM3RST RCC_APB4RSTR_LPTIM3RST_Msk
  13275. #define RCC_APB4RSTR_DAC2RST_Pos (13U)
  13276. #define RCC_APB4RSTR_DAC2RST_Msk (0x1UL << RCC_APB4RSTR_DAC2RST_Pos) /*!< 0x00001000 */
  13277. #define RCC_APB4RSTR_DAC2RST RCC_APB4RSTR_DAC2RST_Msk
  13278. #define RCC_APB4RSTR_COMP12RST_Pos (14U)
  13279. #define RCC_APB4RSTR_COMP12RST_Msk (0x1UL << RCC_APB4RSTR_COMP12RST_Pos) /*!< 0x00004000 */
  13280. #define RCC_APB4RSTR_COMP12RST RCC_APB4RSTR_COMP12RST_Msk
  13281. #define RCC_APB4RSTR_VREFRST_Pos (15U)
  13282. #define RCC_APB4RSTR_VREFRST_Msk (0x1UL << RCC_APB4RSTR_VREFRST_Pos) /*!< 0x00008000 */
  13283. #define RCC_APB4RSTR_VREFRST RCC_APB4RSTR_VREFRST_Msk
  13284. #define RCC_APB4RSTR_DTSRST_Pos (26U)
  13285. #define RCC_APB4RSTR_DTSRST_Msk (0x1UL << RCC_APB4RSTR_DTSRST_Pos) /*!< 0x04000000 */
  13286. #define RCC_APB4RSTR_DTSRST RCC_APB4RSTR_DTSRST_Msk
  13287. #define RCC_APB4RSTR_DFSDM2RST_Pos (27U)
  13288. #define RCC_APB4RSTR_DFSDM2RST_Msk (0x1UL << RCC_APB4RSTR_DFSDM2RST_Pos) /*!< 0x08000000 */
  13289. #define RCC_APB4RSTR_DFSDM2RST RCC_APB4RSTR_DFSDM2RST_Msk
  13290. /******************** Bit definition for RCC_SRDAMR register ********************/
  13291. #define RCC_SRDAMR_BDMA2AMEN_Pos (0U)
  13292. #define RCC_SRDAMR_BDMA2AMEN_Msk (0x1UL << RCC_SRDAMR_BDMA2AMEN_Pos) /*!< 0x00000001 */
  13293. #define RCC_SRDAMR_BDMA2AMEN RCC_SRDAMR_BDMA2AMEN_Msk
  13294. #define RCC_SRDAMR_GPIOAMEN_Pos (1U)
  13295. #define RCC_SRDAMR_GPIOAMEN_Msk (0x1UL << RCC_SRDAMR_GPIOAMEN_Pos) /*!< 0x00000001 */
  13296. #define RCC_SRDAMR_GPIOAMEN RCC_SRDAMR_GPIOAMEN_Msk
  13297. #define RCC_SRDAMR_LPUART1AMEN_Pos (3U)
  13298. #define RCC_SRDAMR_LPUART1AMEN_Msk (0x1UL << RCC_SRDAMR_LPUART1AMEN_Pos) /*!< 0x00000008 */
  13299. #define RCC_SRDAMR_LPUART1AMEN RCC_SRDAMR_LPUART1AMEN_Msk
  13300. #define RCC_SRDAMR_SPI6AMEN_Pos (5U)
  13301. #define RCC_SRDAMR_SPI6AMEN_Msk (0x1UL << RCC_SRDAMR_SPI6AMEN_Pos) /*!< 0x00000020 */
  13302. #define RCC_SRDAMR_SPI6AMEN RCC_SRDAMR_SPI6AMEN_Msk
  13303. #define RCC_SRDAMR_I2C4AMEN_Pos (7U)
  13304. #define RCC_SRDAMR_I2C4AMEN_Msk (0x1UL << RCC_SRDAMR_I2C4AMEN_Pos) /*!< 0x00000080 */
  13305. #define RCC_SRDAMR_I2C4AMEN RCC_SRDAMR_I2C4AMEN_Msk
  13306. #define RCC_SRDAMR_LPTIM2AMEN_Pos (9U)
  13307. #define RCC_SRDAMR_LPTIM2AMEN_Msk (0x1UL << RCC_SRDAMR_LPTIM2AMEN_Pos) /*!< 0x00000200 */
  13308. #define RCC_SRDAMR_LPTIM2AMEN RCC_SRDAMR_LPTIM2AMEN_Msk
  13309. #define RCC_SRDAMR_LPTIM3AMEN_Pos (10U)
  13310. #define RCC_SRDAMR_LPTIM3AMEN_Msk (0x1UL << RCC_SRDAMR_LPTIM3AMEN_Pos) /*!< 0x00000400 */
  13311. #define RCC_SRDAMR_LPTIM3AMEN RCC_SRDAMR_LPTIM3AMEN_Msk
  13312. #define RCC_SRDAMR_DAC2AMEN_Pos (13U)
  13313. #define RCC_SRDAMR_DAC2AMEN_Msk (0x1UL << RCC_SRDAMR_DAC2AMEN_Pos) /*!< 0x00004000 */
  13314. #define RCC_SRDAMR_DAC2AMEN RCC_SRDAMR_DAC2AMEN_Msk
  13315. #define RCC_SRDAMR_COMP12AMEN_Pos (14U)
  13316. #define RCC_SRDAMR_COMP12AMEN_Msk (0x1UL << RCC_SRDAMR_COMP12AMEN_Pos) /*!< 0x00004000 */
  13317. #define RCC_SRDAMR_COMP12AMEN RCC_SRDAMR_COMP12AMEN_Msk
  13318. #define RCC_SRDAMR_VREFAMEN_Pos (15U)
  13319. #define RCC_SRDAMR_VREFAMEN_Msk (0x1UL << RCC_SRDAMR_VREFAMEN_Pos) /*!< 0x00008000 */
  13320. #define RCC_SRDAMR_VREFAMEN RCC_SRDAMR_VREFAMEN_Msk
  13321. #define RCC_SRDAMR_RTCAMEN_Pos (16U)
  13322. #define RCC_SRDAMR_RTCAMEN_Msk (0x1UL << RCC_SRDAMR_RTCAMEN_Pos) /*!< 0x00010000 */
  13323. #define RCC_SRDAMR_RTCAMEN RCC_SRDAMR_RTCAMEN_Msk
  13324. #define RCC_SRDAMR_DTSAMEN_Pos (26U)
  13325. #define RCC_SRDAMR_DTSAMEN_Msk (0x1UL << RCC_SRDAMR_DTSAMEN_Pos) /*!< 0x04000000 */
  13326. #define RCC_SRDAMR_DTSAMEN RCC_SRDAMR_DTSAMEN_Msk
  13327. #define RCC_SRDAMR_DFSDM2AMEN_Pos (27U)
  13328. #define RCC_SRDAMR_DFSDM2AMEN_Msk (0x1UL << RCC_SRDAMR_DFSDM2AMEN_Pos) /*!< 0x20000000 */
  13329. #define RCC_SRDAMR_DFSDM2AMEN RCC_SRDAMR_DFSDM2AMEN_Msk
  13330. #define RCC_SRDAMR_BKPRAMAMEN_Pos (28U)
  13331. #define RCC_SRDAMR_BKPRAMAMEN_Msk (0x1UL << RCC_SRDAMR_BKPRAMAMEN_Pos) /*!< 0x10000000 */
  13332. #define RCC_SRDAMR_BKPRAMAMEN RCC_SRDAMR_BKPRAMAMEN_Msk
  13333. #define RCC_SRDAMR_SRDSRAMAMEN_Pos (29U)
  13334. #define RCC_SRDAMR_SRDSRAMAMEN_Msk (0x1UL << RCC_SRDAMR_SRDSRAMAMEN_Pos) /*!< 0x20000000 */
  13335. #define RCC_SRDAMR_SRDSRAMAMEN RCC_SRDAMR_SRDSRAMAMEN_Msk
  13336. /******************** Bit definition for RCC_CKGAENR register ********************/
  13337. #define RCC_CKGAENR_AXICKG_Pos (0U)
  13338. #define RCC_CKGAENR_AXICKG_Msk (0x1UL << RCC_CKGAENR_AXICKG_Pos) /*!< 0x00000001 */
  13339. #define RCC_CKGAENR_AXICKG RCC_CKGAENR_AXICKG_Msk
  13340. #define RCC_CKGAENR_AHBCKG_Pos (1U)
  13341. #define RCC_CKGAENR_AHBCKG_Msk (0x1UL << RCC_CKGAENR_AHBCKG_Pos) /*!< 0x00000002 */
  13342. #define RCC_CKGAENR_AHBCKG RCC_CKGAENR_AHBCKG_Msk
  13343. #define RCC_CKGAENR_CPUCKG_Pos (2U)
  13344. #define RCC_CKGAENR_CPUCKG_Msk (0x1UL << RCC_CKGAENR_CPUCKG_Pos) /*!< 0x00000004 */
  13345. #define RCC_CKGAENR_CPUCKG RCC_CKGAENR_CPUCKG_Msk
  13346. #define RCC_CKGAENR_SDMMCCKG_Pos (3U)
  13347. #define RCC_CKGAENR_SDMMCCKG_Msk (0x1UL << RCC_CKGAENR_SDMMCCKG_Pos) /*!< 0x00000008 */
  13348. #define RCC_CKGAENR_SDMMCCKG RCC_CKGAENR_SDMMCCKG_Msk
  13349. #define RCC_CKGAENR_MDMACKG_Pos (4U)
  13350. #define RCC_CKGAENR_MDMACKG_Msk (0x1UL << RCC_CKGAENR_MDMACKG_Pos) /*!< 0x00000010 */
  13351. #define RCC_CKGAENR_MDMACKG RCC_CKGAENR_MDMACKG_Msk
  13352. #define RCC_CKGAENR_DMA2DCKG_Pos (5U)
  13353. #define RCC_CKGAENR_DMA2DCKG_Msk (0x1UL << RCC_CKGAENR_DMA2DCKG_Pos) /*!< 0x00000020 */
  13354. #define RCC_CKGAENR_DMA2DCKG RCC_CKGAENR_DMA2DCKG_Msk
  13355. #define RCC_CKGAENR_LTDCCKG_Pos (6U)
  13356. #define RCC_CKGAENR_LTDCCKG_Msk (0x1UL << RCC_CKGAENR_LTDCCKG_Pos) /*!< 0x00000040 */
  13357. #define RCC_CKGAENR_LTDCCKG RCC_CKGAENR_LTDCCKG_Msk
  13358. #define RCC_CKGAENR_GFXMMUMCKG_Pos (7U)
  13359. #define RCC_CKGAENR_GFXMMUMCKG_Msk (0x1UL << RCC_CKGAENR_GFXMMUMCKG_Pos) /*!< 0x00000080 */
  13360. #define RCC_CKGAENR_GFXMMUMCKG RCC_CKGAENR_GFXMMUMCKG_Msk
  13361. #define RCC_CKGAENR_AHB12CKG_Pos (8U)
  13362. #define RCC_CKGAENR_AHB12CKG_Msk (0x1UL << RCC_CKGAENR_AHB12CKG_Pos) /*!< 0x00000100 */
  13363. #define RCC_CKGAENR_AHB12CKG RCC_CKGAENR_AHB12CKG_Msk
  13364. #define RCC_CKGAENR_AHB34CKG_Pos (9U)
  13365. #define RCC_CKGAENR_AHB34CKG_Msk (0x1UL << RCC_CKGAENR_AHB34CKG_Pos) /*!< 0x00000200 */
  13366. #define RCC_CKGAENR_AHB34CKG RCC_CKGAENR_AHB34CKG_Msk
  13367. #define RCC_CKGAENR_FLIFTCKG_Pos (10U)
  13368. #define RCC_CKGAENR_FLIFTCKG_Msk (0x1UL << RCC_CKGAENR_FLIFTCKG_Pos) /*!< 0x00000400 */
  13369. #define RCC_CKGAENR_FLIFTCKG RCC_CKGAENR_FLIFTCKG_Msk
  13370. #define RCC_CKGAENR_OCTOSPI2CKG_Pos (11U)
  13371. #define RCC_CKGAENR_OCTOSPI2CKG_Msk (0x1UL << RCC_CKGAENR_OCTOSPI2CKG_Pos) /*!< 0x00000800 */
  13372. #define RCC_CKGAENR_OCTOSPI2CKG RCC_CKGAENR_OCTOSPI2CKG_Msk
  13373. #define RCC_CKGAENR_FMCCKG_Pos (12U)
  13374. #define RCC_CKGAENR_FMCCKG_Msk (0x1UL << RCC_CKGAENR_FMCCKG_Pos) /*!< 0x00001000 */
  13375. #define RCC_CKGAENR_FMCCKG RCC_CKGAENR_FMCCKG_Msk
  13376. #define RCC_CKGAENR_OCTOSPI1CKG_Pos (13U)
  13377. #define RCC_CKGAENR_OCTOSPI1CKG_Msk (0x1UL << RCC_CKGAENR_OCTOSPI1CKG_Pos) /*!< 0x00002000 */
  13378. #define RCC_CKGAENR_OCTOSPI1CKG RCC_CKGAENR_OCTOSPI1CKG_Msk
  13379. #define RCC_CKGAENR_AXIRAM1CKG_Pos (14U)
  13380. #define RCC_CKGAENR_AXIRAM1CKG_Msk (0x1UL << RCC_CKGAENR_AXIRAM1CKG_Pos) /*!< 0x00004000 */
  13381. #define RCC_CKGAENR_AXIRAM1CKG RCC_CKGAENR_AXIRAM1CKG_Msk
  13382. #define RCC_CKGAENR_AXIRAM2CKG_Pos (15U)
  13383. #define RCC_CKGAENR_AXIRAM2CKG_Msk (0x1UL << RCC_CKGAENR_AXIRAM2CKG_Pos) /*!< 0x00008000 */
  13384. #define RCC_CKGAENR_AXIRAM2CKG RCC_CKGAENR_AXIRAM2CKG_Msk
  13385. #define RCC_CKGAENR_AXIRAM3CKG_Pos (16U)
  13386. #define RCC_CKGAENR_AXIRAM3CKG_Msk (0x1UL << RCC_CKGAENR_AXIRAM3CKG_Pos) /*!< 0x00010000 */
  13387. #define RCC_CKGAENR_AXIRAM3CKG RCC_CKGAENR_AXIRAM3CKG_Msk
  13388. #define RCC_CKGAENR_GFXMMUSCKG_Pos (17U)
  13389. #define RCC_CKGAENR_GFXMMUSCKG_Msk (0x1UL << RCC_CKGAENR_GFXMMUSCKG_Pos) /*!< 0x00020000 */
  13390. #define RCC_CKGAENR_GFXMMUSCKG RCC_CKGAENR_GFXMMUSCKG_Msk
  13391. #define RCC_CKGAENR_ECCRAMCKG_Pos (29U)
  13392. #define RCC_CKGAENR_ECCRAMCKG_Msk (0x1UL << RCC_CKGAENR_ECCRAMCKG_Pos) /*!< 0x20000000 */
  13393. #define RCC_CKGAENR_ECCRAMCKG RCC_CKGAENR_ECCRAMCKG_Msk
  13394. #define RCC_CKGAENR_EXTICKG_Pos (30U)
  13395. #define RCC_CKGAENR_EXTICKG_Msk (0x1UL << RCC_CKGAENR_EXTICKG_Pos) /*!< 0x40000000 */
  13396. #define RCC_CKGAENR_EXTICKG RCC_CKGAENR_EXTICKG_Msk
  13397. #define RCC_CKGAENR_JTAGCKG_Pos (31U)
  13398. #define RCC_CKGAENR_JTAGCKG_Msk (0x1UL << RCC_CKGAENR_JTAGCKG_Pos) /*!< 0x80000008 */
  13399. #define RCC_CKGAENR_JTAGCKG RCC_CKGAENR_JTAGCKG_Msk
  13400. /******************** Bit definition for RCC_AHB3LPENR register **************/
  13401. #define RCC_AHB3LPENR_MDMALPEN_Pos (0U)
  13402. #define RCC_AHB3LPENR_MDMALPEN_Msk (0x1UL << RCC_AHB3LPENR_MDMALPEN_Pos) /*!< 0x00000001 */
  13403. #define RCC_AHB3LPENR_MDMALPEN RCC_AHB3LPENR_MDMALPEN_Msk
  13404. #define RCC_AHB3LPENR_DMA2DLPEN_Pos (4U)
  13405. #define RCC_AHB3LPENR_DMA2DLPEN_Msk (0x1UL << RCC_AHB3LPENR_DMA2DLPEN_Pos) /*!< 0x00000010 */
  13406. #define RCC_AHB3LPENR_DMA2DLPEN RCC_AHB3LPENR_DMA2DLPEN_Msk
  13407. #define RCC_AHB3LPENR_JPGDECLPEN_Pos (5U)
  13408. #define RCC_AHB3LPENR_JPGDECLPEN_Msk (0x1UL << RCC_AHB3LPENR_JPGDECLPEN_Pos) /*!< 0x00000020 */
  13409. #define RCC_AHB3LPENR_JPGDECLPEN RCC_AHB3LPENR_JPGDECLPEN_Msk
  13410. #define RCC_AHB3LPENR_FLASHLPEN_Pos (8U)
  13411. #define RCC_AHB3LPENR_FLASHLPEN_Msk (0x1UL << RCC_AHB3LPENR_FLASHLPEN_Pos) /*!< 0x00000100 */
  13412. #define RCC_AHB3LPENR_FLASHLPEN RCC_AHB3LPENR_FLASHLPEN_Msk
  13413. #define RCC_AHB3LPENR_FMCLPEN_Pos (12U)
  13414. #define RCC_AHB3LPENR_FMCLPEN_Msk (0x1UL << RCC_AHB3LPENR_FMCLPEN_Pos) /*!< 0x00001000 */
  13415. #define RCC_AHB3LPENR_FMCLPEN RCC_AHB3LPENR_FMCLPEN_Msk
  13416. #define RCC_AHB3LPENR_OSPI1LPEN_Pos (14U)
  13417. #define RCC_AHB3LPENR_OSPI1LPEN_Msk (0x1UL << RCC_AHB3LPENR_OSPI1LPEN_Pos) /*!< 0x00004000 */
  13418. #define RCC_AHB3LPENR_OSPI1LPEN RCC_AHB3LPENR_OSPI1LPEN_Msk
  13419. #define RCC_AHB3LPENR_SDMMC1LPEN_Pos (16U)
  13420. #define RCC_AHB3LPENR_SDMMC1LPEN_Msk (0x1UL << RCC_AHB3LPENR_SDMMC1LPEN_Pos) /*!< 0x00010000 */
  13421. #define RCC_AHB3LPENR_SDMMC1LPEN RCC_AHB3LPENR_SDMMC1LPEN_Msk
  13422. #define RCC_AHB3LPENR_OSPI2LPEN_Pos (19U)
  13423. #define RCC_AHB3LPENR_OSPI2LPEN_Msk (0x1UL << RCC_AHB3LPENR_OSPI2LPEN_Pos) /*!< 0x00080000 */
  13424. #define RCC_AHB3LPENR_OSPI2LPEN RCC_AHB3LPENR_OSPI2LPEN_Msk
  13425. #define RCC_AHB3LPENR_IOMNGRLPEN_Pos (21U)
  13426. #define RCC_AHB3LPENR_IOMNGRLPEN_Msk (0x1UL << RCC_AHB3LPENR_IOMNGRLPEN_Pos) /*!< 0x00200000 */
  13427. #define RCC_AHB3LPENR_IOMNGRLPEN RCC_AHB3LPENR_IOMNGRLPEN_Msk
  13428. #define RCC_AHB3LPENR_OTFDEC1LPEN_Pos (22U)
  13429. #define RCC_AHB3LPENR_OTFDEC1LPEN_Msk (0x1UL << RCC_AHB3LPENR_OTFDEC1LPEN_Pos) /*!< 0x00400000 */
  13430. #define RCC_AHB3LPENR_OTFDEC1LPEN RCC_AHB3LPENR_OTFDEC1LPEN_Msk
  13431. #define RCC_AHB3LPENR_OTFDEC2LPEN_Pos (23U)
  13432. #define RCC_AHB3LPENR_OTFDEC2LPEN_Msk (0x1UL << RCC_AHB3LPENR_OTFDEC2LPEN_Pos) /*!< 0x00800000 */
  13433. #define RCC_AHB3LPENR_OTFDEC2LPEN RCC_AHB3LPENR_OTFDEC2LPEN_Msk
  13434. #define RCC_AHB3LPENR_GFXMMULPEN_Pos (24U)
  13435. #define RCC_AHB3LPENR_GFXMMULPEN_Msk (0x1UL << RCC_AHB3LPENR_GFXMMULPEN_Pos) /*!< 0x01000000 */
  13436. #define RCC_AHB3LPENR_GFXMMULPEN RCC_AHB3LPENR_GFXMMULPEN_Msk
  13437. #define RCC_AHB3LPENR_AXISRAM2LPEN_Pos (26U)
  13438. #define RCC_AHB3LPENR_AXISRAM2LPEN_Msk (0x1UL << RCC_AHB3LPENR_AXISRAM2LPEN_Pos) /*!< 0x02000000 */
  13439. #define RCC_AHB3LPENR_AXISRAM2LPEN RCC_AHB3LPENR_AXISRAM2LPEN_Msk
  13440. #define RCC_AHB3LPENR_AXISRAM3LPEN_Pos (27U)
  13441. #define RCC_AHB3LPENR_AXISRAM3LPEN_Msk (0x1UL << RCC_AHB3LPENR_AXISRAM3LPEN_Pos) /*!< 0x04000000 */
  13442. #define RCC_AHB3LPENR_AXISRAM3LPEN RCC_AHB3LPENR_AXISRAM3LPEN_Msk
  13443. #define RCC_AHB3LPENR_DTCM1LPEN_Pos (28U)
  13444. #define RCC_AHB3LPENR_DTCM1LPEN_Msk (0x1UL << RCC_AHB3LPENR_DTCM1LPEN_Pos) /*!< 0x10000000 */
  13445. #define RCC_AHB3LPENR_DTCM1LPEN RCC_AHB3LPENR_DTCM1LPEN_Msk
  13446. #define RCC_AHB3LPENR_DTCM2LPEN_Pos (29U)
  13447. #define RCC_AHB3LPENR_DTCM2LPEN_Msk (0x1UL << RCC_AHB3LPENR_DTCM2LPEN_Pos) /*!< 0x20000000 */
  13448. #define RCC_AHB3LPENR_DTCM2LPEN RCC_AHB3LPENR_DTCM2LPEN_Msk
  13449. #define RCC_AHB3LPENR_ITCMLPEN_Pos (30U)
  13450. #define RCC_AHB3LPENR_ITCMLPEN_Msk (0x1UL << RCC_AHB3LPENR_ITCMLPEN_Pos) /*!< 0x40000000 */
  13451. #define RCC_AHB3LPENR_ITCMLPEN RCC_AHB3LPENR_ITCMLPEN_Msk
  13452. #define RCC_AHB3LPENR_AXISRAM1LPEN_Pos (31U)
  13453. #define RCC_AHB3LPENR_AXISRAM1LPEN_Msk (0x1UL << RCC_AHB3LPENR_AXISRAM1LPEN_Pos) /*!< 0x80000000 */
  13454. #define RCC_AHB3LPENR_AXISRAM1LPEN RCC_AHB3LPENR_AXISRAM1LPEN_Msk
  13455. /* Legacy define */
  13456. #define RCC_AHB3LPENR_AXISRAMLPEN_Pos RCC_AHB3LPENR_AXISRAM1LPEN_Pos
  13457. #define RCC_AHB3LPENR_AXISRAMLPEN_Msk RCC_AHB3LPENR_AXISRAM1LPEN_Msk
  13458. #define RCC_AHB3LPENR_AXISRAMLPEN RCC_AHB3LPENR_AXISRAM1LPEN
  13459. /******************** Bit definition for RCC_AHB1LPENR register ***************/
  13460. #define RCC_AHB1LPENR_DMA1LPEN_Pos (0U)
  13461. #define RCC_AHB1LPENR_DMA1LPEN_Msk (0x1UL << RCC_AHB1LPENR_DMA1LPEN_Pos) /*!< 0x00000001 */
  13462. #define RCC_AHB1LPENR_DMA1LPEN RCC_AHB1LPENR_DMA1LPEN_Msk
  13463. #define RCC_AHB1LPENR_DMA2LPEN_Pos (1U)
  13464. #define RCC_AHB1LPENR_DMA2LPEN_Msk (0x1UL << RCC_AHB1LPENR_DMA2LPEN_Pos) /*!< 0x00000002 */
  13465. #define RCC_AHB1LPENR_DMA2LPEN RCC_AHB1LPENR_DMA2LPEN_Msk
  13466. #define RCC_AHB1LPENR_ADC12LPEN_Pos (5U)
  13467. #define RCC_AHB1LPENR_ADC12LPEN_Msk (0x1UL << RCC_AHB1LPENR_ADC12LPEN_Pos) /*!< 0x00000020 */
  13468. #define RCC_AHB1LPENR_ADC12LPEN RCC_AHB1LPENR_ADC12LPEN_Msk
  13469. #define RCC_AHB1LPENR_CRCLPEN_Pos (9U)
  13470. #define RCC_AHB1LPENR_CRCLPEN_Msk (0x1UL << RCC_AHB1LPENR_CRCLPEN_Pos) /*!< 0x00008000 */
  13471. #define RCC_AHB1LPENR_CRCLPEN RCC_AHB1LPENR_CRCLPEN_Msk
  13472. #define RCC_AHB1LPENR_USB1OTGHSLPEN_Pos (25U)
  13473. #define RCC_AHB1LPENR_USB1OTGHSLPEN_Msk (0x1UL << RCC_AHB1LPENR_USB1OTGHSLPEN_Pos) /*!< 0x02000000 */
  13474. #define RCC_AHB1LPENR_USB1OTGHSLPEN RCC_AHB1LPENR_USB1OTGHSLPEN_Msk
  13475. #define RCC_AHB1LPENR_USB1OTGHSULPILPEN_Pos (26U)
  13476. #define RCC_AHB1LPENR_USB1OTGHSULPILPEN_Msk (0x1UL << RCC_AHB1LPENR_USB1OTGHSULPILPEN_Pos) /*!< 0x04000000 */
  13477. #define RCC_AHB1LPENR_USB1OTGHSULPILPEN RCC_AHB1LPENR_USB1OTGHSULPILPEN_Msk
  13478. /******************** Bit definition for RCC_AHB2LPENR register ***************/
  13479. #define RCC_AHB2LPENR_DCMI_PSSILPEN_Pos (0U)
  13480. #define RCC_AHB2LPENR_DCMI_PSSILPEN_Msk (0x1UL << RCC_AHB2LPENR_DCMI_PSSILPEN_Pos) /*!< 0x00000001 */
  13481. #define RCC_AHB2LPENR_DCMI_PSSILPEN RCC_AHB2LPENR_DCMI_PSSILPEN_Msk
  13482. #define RCC_AHB2LPENR_CRYPLPEN_Pos (4U)
  13483. #define RCC_AHB2LPENR_CRYPLPEN_Msk (0x1UL << RCC_AHB2LPENR_CRYPLPEN_Pos) /*!< 0x00000010 */
  13484. #define RCC_AHB2LPENR_CRYPLPEN RCC_AHB2LPENR_CRYPLPEN_Msk
  13485. #define RCC_AHB2LPENR_HASHLPEN_Pos (5U)
  13486. #define RCC_AHB2LPENR_HASHLPEN_Msk (0x1UL << RCC_AHB2LPENR_HASHLPEN_Pos) /*!< 0x00000020 */
  13487. #define RCC_AHB2LPENR_HASHLPEN RCC_AHB2LPENR_HASHLPEN_Msk
  13488. #define RCC_AHB2LPENR_RNGLPEN_Pos (6U)
  13489. #define RCC_AHB2LPENR_RNGLPEN_Msk (0x1UL << RCC_AHB2LPENR_RNGLPEN_Pos) /*!< 0x00000040 */
  13490. #define RCC_AHB2LPENR_RNGLPEN RCC_AHB2LPENR_RNGLPEN_Msk
  13491. #define RCC_AHB2LPENR_SDMMC2LPEN_Pos (9U)
  13492. #define RCC_AHB2LPENR_SDMMC2LPEN_Msk (0x1UL << RCC_AHB2LPENR_SDMMC2LPEN_Pos) /*!< 0x00000200 */
  13493. #define RCC_AHB2LPENR_SDMMC2LPEN RCC_AHB2LPENR_SDMMC2LPEN_Msk
  13494. #define RCC_AHB2LPENR_BDMA1LPEN_Pos (11U)
  13495. #define RCC_AHB2LPENR_BDMA1LPEN_Msk (0x1UL << RCC_AHB2LPENR_BDMA1LPEN_Pos) /*!< 0x00000800 */
  13496. #define RCC_AHB2LPENR_BDMA1LPEN RCC_AHB2LPENR_BDMA1LPEN_Msk
  13497. #define RCC_AHB2LPENR_AHBSRAM1LPEN_Pos (29U)
  13498. #define RCC_AHB2LPENR_AHBSRAM1LPEN_Msk (0x1UL << RCC_AHB2LPENR_AHBSRAM1LPEN_Pos) /*!< 0x20000000 */
  13499. #define RCC_AHB2LPENR_AHBSRAM1LPEN RCC_AHB2LPENR_AHBSRAM1LPEN_Msk
  13500. #define RCC_AHB2LPENR_AHBSRAM2LPEN_Pos (30U)
  13501. #define RCC_AHB2LPENR_AHBSRAM2LPEN_Msk (0x1UL << RCC_AHB2LPENR_AHBSRAM2LPEN_Pos) /*!< 0x40000000 */
  13502. #define RCC_AHB2LPENR_AHBSRAM2LPEN RCC_AHB2LPENR_AHBSRAM2LPEN_Msk
  13503. /* Legacy define */
  13504. #define RCC_AHB2LPENR_DFSDMDMALPEN_Pos RCC_AHB2LPENR_BDMA1LPEN_Pos
  13505. #define RCC_AHB2LPENR_DFSDMDMALPEN_Msk RCC_AHB2LPENR_BDMA1LPEN_Msk
  13506. #define RCC_AHB2LPENR_DFSDMDMALPEN RCC_AHB2LPENR_BDMA1LPEN
  13507. #define RCC_AHB2LPENR_DCMILPEN_Pos RCC_AHB2LPENR_DCMI_PSSILPEN_Pos
  13508. #define RCC_AHB2LPENR_DCMILPEN_Msk RCC_AHB2LPENR_DCMI_PSSILPEN_Msk
  13509. #define RCC_AHB2LPENR_DCMILPEN RCC_AHB2LPENR_DCMI_PSSILPEN
  13510. /******************** Bit definition for RCC_AHB4LPENR register ******************/
  13511. #define RCC_AHB4LPENR_GPIOALPEN_Pos (0U)
  13512. #define RCC_AHB4LPENR_GPIOALPEN_Msk (0x1UL << RCC_AHB4LPENR_GPIOALPEN_Pos) /*!< 0x00000001 */
  13513. #define RCC_AHB4LPENR_GPIOALPEN RCC_AHB4LPENR_GPIOALPEN_Msk
  13514. #define RCC_AHB4LPENR_GPIOBLPEN_Pos (1U)
  13515. #define RCC_AHB4LPENR_GPIOBLPEN_Msk (0x1UL << RCC_AHB4LPENR_GPIOBLPEN_Pos) /*!< 0x00000002 */
  13516. #define RCC_AHB4LPENR_GPIOBLPEN RCC_AHB4LPENR_GPIOBLPEN_Msk
  13517. #define RCC_AHB4LPENR_GPIOCLPEN_Pos (2U)
  13518. #define RCC_AHB4LPENR_GPIOCLPEN_Msk (0x1UL << RCC_AHB4LPENR_GPIOCLPEN_Pos) /*!< 0x00000004 */
  13519. #define RCC_AHB4LPENR_GPIOCLPEN RCC_AHB4LPENR_GPIOCLPEN_Msk
  13520. #define RCC_AHB4LPENR_GPIODLPEN_Pos (3U)
  13521. #define RCC_AHB4LPENR_GPIODLPEN_Msk (0x1UL << RCC_AHB4LPENR_GPIODLPEN_Pos) /*!< 0x00000008 */
  13522. #define RCC_AHB4LPENR_GPIODLPEN RCC_AHB4LPENR_GPIODLPEN_Msk
  13523. #define RCC_AHB4LPENR_GPIOELPEN_Pos (4U)
  13524. #define RCC_AHB4LPENR_GPIOELPEN_Msk (0x1UL << RCC_AHB4LPENR_GPIOELPEN_Pos) /*!< 0x00000010 */
  13525. #define RCC_AHB4LPENR_GPIOELPEN RCC_AHB4LPENR_GPIOELPEN_Msk
  13526. #define RCC_AHB4LPENR_GPIOFLPEN_Pos (5U)
  13527. #define RCC_AHB4LPENR_GPIOFLPEN_Msk (0x1UL << RCC_AHB4LPENR_GPIOFLPEN_Pos) /*!< 0x00000020 */
  13528. #define RCC_AHB4LPENR_GPIOFLPEN RCC_AHB4LPENR_GPIOFLPEN_Msk
  13529. #define RCC_AHB4LPENR_GPIOGLPEN_Pos (6U)
  13530. #define RCC_AHB4LPENR_GPIOGLPEN_Msk (0x1UL << RCC_AHB4LPENR_GPIOGLPEN_Pos) /*!< 0x00000040 */
  13531. #define RCC_AHB4LPENR_GPIOGLPEN RCC_AHB4LPENR_GPIOGLPEN_Msk
  13532. #define RCC_AHB4LPENR_GPIOHLPEN_Pos (7U)
  13533. #define RCC_AHB4LPENR_GPIOHLPEN_Msk (0x1UL << RCC_AHB4LPENR_GPIOHLPEN_Pos) /*!< 0x00000080 */
  13534. #define RCC_AHB4LPENR_GPIOHLPEN RCC_AHB4LPENR_GPIOHLPEN_Msk
  13535. #define RCC_AHB4LPENR_GPIOILPEN_Pos (8U)
  13536. #define RCC_AHB4LPENR_GPIOILPEN_Msk (0x1UL << RCC_AHB4LPENR_GPIOILPEN_Pos) /*!< 0x00000100 */
  13537. #define RCC_AHB4LPENR_GPIOILPEN RCC_AHB4LPENR_GPIOILPEN_Msk
  13538. #define RCC_AHB4LPENR_GPIOJLPEN_Pos (9U)
  13539. #define RCC_AHB4LPENR_GPIOJLPEN_Msk (0x1UL << RCC_AHB4LPENR_GPIOJLPEN_Pos) /*!< 0x00000200 */
  13540. #define RCC_AHB4LPENR_GPIOJLPEN RCC_AHB4LPENR_GPIOJLPEN_Msk
  13541. #define RCC_AHB4LPENR_GPIOKLPEN_Pos (10U)
  13542. #define RCC_AHB4LPENR_GPIOKLPEN_Msk (0x1UL << RCC_AHB4LPENR_GPIOKLPEN_Pos) /*!< 0x00000400 */
  13543. #define RCC_AHB4LPENR_GPIOKLPEN RCC_AHB4LPENR_GPIOKLPEN_Msk
  13544. #define RCC_AHB4LPENR_BDMA2LPEN_Pos (21U)
  13545. #define RCC_AHB4LPENR_BDMA2LPEN_Msk (0x1UL << RCC_AHB4LPENR_BDMA2LPEN_Pos) /*!< 0x00200000 */
  13546. #define RCC_AHB4LPENR_BDMA2LPEN RCC_AHB4LPENR_BDMA2LPEN_Msk
  13547. #define RCC_AHB4LPENR_BKPRAMLPEN_Pos (28U)
  13548. #define RCC_AHB4LPENR_BKPRAMLPEN_Msk (0x1UL << RCC_AHB4LPENR_BKPRAMLPEN_Pos) /*!< 0x10000000 */
  13549. #define RCC_AHB4LPENR_BKPRAMLPEN RCC_AHB4LPENR_BKPRAMLPEN_Msk
  13550. #define RCC_AHB4LPENR_SRDSRAMLPEN_Pos (29U)
  13551. #define RCC_AHB4LPENR_SRDSRAMLPEN_Msk (0x1UL << RCC_AHB4LPENR_SRDSRAMLPEN_Pos) /*!< 0x20000000 */
  13552. #define RCC_AHB4LPENR_SRDSRAMLPEN RCC_AHB4LPENR_SRDSRAMLPEN_Msk
  13553. /******************** Bit definition for RCC_APB3LPENR register ******************/
  13554. #define RCC_APB3LPENR_LTDCLPEN_Pos (3U)
  13555. #define RCC_APB3LPENR_LTDCLPEN_Msk (0x1UL << RCC_APB3LPENR_LTDCLPEN_Pos) /*!< 0x00000008 */
  13556. #define RCC_APB3LPENR_LTDCLPEN RCC_APB3LPENR_LTDCLPEN_Msk
  13557. #define RCC_APB3LPENR_WWDGLPEN_Pos (6U)
  13558. #define RCC_APB3LPENR_WWDGLPEN_Msk (0x1UL << RCC_APB3LPENR_WWDGLPEN_Pos) /*!< 0x00000040 */
  13559. #define RCC_APB3LPENR_WWDGLPEN RCC_APB3LPENR_WWDGLPEN_Msk
  13560. /* Legacy define */
  13561. #define RCC_APB3LPENR_WWDG1LPEN_Pos RCC_APB3LPENR_WWDGLPEN_Pos
  13562. #define RCC_APB3LPENR_WWDG1LPEN_Msk RCC_APB3LPENR_WWDGLPEN_Msk
  13563. #define RCC_APB3LPENR_WWDG1LPEN RCC_APB3LPENR_WWDGLPEN
  13564. /******************** Bit definition for RCC_APB1LLPENR register ******************/
  13565. #define RCC_APB1LLPENR_TIM2LPEN_Pos (0U)
  13566. #define RCC_APB1LLPENR_TIM2LPEN_Msk (0x1UL << RCC_APB1LLPENR_TIM2LPEN_Pos) /*!< 0x00000001 */
  13567. #define RCC_APB1LLPENR_TIM2LPEN RCC_APB1LLPENR_TIM2LPEN_Msk
  13568. #define RCC_APB1LLPENR_TIM3LPEN_Pos (1U)
  13569. #define RCC_APB1LLPENR_TIM3LPEN_Msk (0x1UL << RCC_APB1LLPENR_TIM3LPEN_Pos) /*!< 0x00000002 */
  13570. #define RCC_APB1LLPENR_TIM3LPEN RCC_APB1LLPENR_TIM3LPEN_Msk
  13571. #define RCC_APB1LLPENR_TIM4LPEN_Pos (2U)
  13572. #define RCC_APB1LLPENR_TIM4LPEN_Msk (0x1UL << RCC_APB1LLPENR_TIM4LPEN_Pos) /*!< 0x00000004 */
  13573. #define RCC_APB1LLPENR_TIM4LPEN RCC_APB1LLPENR_TIM4LPEN_Msk
  13574. #define RCC_APB1LLPENR_TIM5LPEN_Pos (3U)
  13575. #define RCC_APB1LLPENR_TIM5LPEN_Msk (0x1UL << RCC_APB1LLPENR_TIM5LPEN_Pos) /*!< 0x00000008 */
  13576. #define RCC_APB1LLPENR_TIM5LPEN RCC_APB1LLPENR_TIM5LPEN_Msk
  13577. #define RCC_APB1LLPENR_TIM6LPEN_Pos (4U)
  13578. #define RCC_APB1LLPENR_TIM6LPEN_Msk (0x1UL << RCC_APB1LLPENR_TIM6LPEN_Pos) /*!< 0x00000010 */
  13579. #define RCC_APB1LLPENR_TIM6LPEN RCC_APB1LLPENR_TIM6LPEN_Msk
  13580. #define RCC_APB1LLPENR_TIM7LPEN_Pos (5U)
  13581. #define RCC_APB1LLPENR_TIM7LPEN_Msk (0x1UL << RCC_APB1LLPENR_TIM7LPEN_Pos) /*!< 0x00000020 */
  13582. #define RCC_APB1LLPENR_TIM7LPEN RCC_APB1LLPENR_TIM7LPEN_Msk
  13583. #define RCC_APB1LLPENR_TIM12LPEN_Pos (6U)
  13584. #define RCC_APB1LLPENR_TIM12LPEN_Msk (0x1UL << RCC_APB1LLPENR_TIM12LPEN_Pos) /*!< 0x00000040 */
  13585. #define RCC_APB1LLPENR_TIM12LPEN RCC_APB1LLPENR_TIM12LPEN_Msk
  13586. #define RCC_APB1LLPENR_TIM13LPEN_Pos (7U)
  13587. #define RCC_APB1LLPENR_TIM13LPEN_Msk (0x1UL << RCC_APB1LLPENR_TIM13LPEN_Pos) /*!< 0x00000080 */
  13588. #define RCC_APB1LLPENR_TIM13LPEN RCC_APB1LLPENR_TIM13LPEN_Msk
  13589. #define RCC_APB1LLPENR_TIM14LPEN_Pos (8U)
  13590. #define RCC_APB1LLPENR_TIM14LPEN_Msk (0x1UL << RCC_APB1LLPENR_TIM14LPEN_Pos) /*!< 0x00000100 */
  13591. #define RCC_APB1LLPENR_TIM14LPEN RCC_APB1LLPENR_TIM14LPEN_Msk
  13592. #define RCC_APB1LLPENR_LPTIM1LPEN_Pos (9U)
  13593. #define RCC_APB1LLPENR_LPTIM1LPEN_Msk (0x1UL << RCC_APB1LLPENR_LPTIM1LPEN_Pos) /*!< 0x00000200 */
  13594. #define RCC_APB1LLPENR_LPTIM1LPEN RCC_APB1LLPENR_LPTIM1LPEN_Msk
  13595. #define RCC_APB1LLPENR_SPI2LPEN_Pos (14U)
  13596. #define RCC_APB1LLPENR_SPI2LPEN_Msk (0x1UL << RCC_APB1LLPENR_SPI2LPEN_Pos) /*!< 0x00004000 */
  13597. #define RCC_APB1LLPENR_SPI2LPEN RCC_APB1LLPENR_SPI2LPEN_Msk
  13598. #define RCC_APB1LLPENR_SPI3LPEN_Pos (15U)
  13599. #define RCC_APB1LLPENR_SPI3LPEN_Msk (0x1UL << RCC_APB1LLPENR_SPI3LPEN_Pos) /*!< 0x00008000 */
  13600. #define RCC_APB1LLPENR_SPI3LPEN RCC_APB1LLPENR_SPI3LPEN_Msk
  13601. #define RCC_APB1LLPENR_SPDIFRXLPEN_Pos (16U)
  13602. #define RCC_APB1LLPENR_SPDIFRXLPEN_Msk (0x1UL << RCC_APB1LLPENR_SPDIFRXLPEN_Pos) /*!< 0x00010000 */
  13603. #define RCC_APB1LLPENR_SPDIFRXLPEN RCC_APB1LLPENR_SPDIFRXLPEN_Msk
  13604. #define RCC_APB1LLPENR_USART2LPEN_Pos (17U)
  13605. #define RCC_APB1LLPENR_USART2LPEN_Msk (0x1UL << RCC_APB1LLPENR_USART2LPEN_Pos) /*!< 0x00020000 */
  13606. #define RCC_APB1LLPENR_USART2LPEN RCC_APB1LLPENR_USART2LPEN_Msk
  13607. #define RCC_APB1LLPENR_USART3LPEN_Pos (18U)
  13608. #define RCC_APB1LLPENR_USART3LPEN_Msk (0x1UL << RCC_APB1LLPENR_USART3LPEN_Pos) /*!< 0x00040000 */
  13609. #define RCC_APB1LLPENR_USART3LPEN RCC_APB1LLPENR_USART3LPEN_Msk
  13610. #define RCC_APB1LLPENR_UART4LPEN_Pos (19U)
  13611. #define RCC_APB1LLPENR_UART4LPEN_Msk (0x1UL << RCC_APB1LLPENR_UART4LPEN_Pos) /*!< 0x00080000 */
  13612. #define RCC_APB1LLPENR_UART4LPEN RCC_APB1LLPENR_UART4LPEN_Msk
  13613. #define RCC_APB1LLPENR_UART5LPEN_Pos (20U)
  13614. #define RCC_APB1LLPENR_UART5LPEN_Msk (0x1UL << RCC_APB1LLPENR_UART5LPEN_Pos) /*!< 0x00100000 */
  13615. #define RCC_APB1LLPENR_UART5LPEN RCC_APB1LLPENR_UART5LPEN_Msk
  13616. #define RCC_APB1LLPENR_I2C1LPEN_Pos (21U)
  13617. #define RCC_APB1LLPENR_I2C1LPEN_Msk (0x1UL << RCC_APB1LLPENR_I2C1LPEN_Pos) /*!< 0x00200000 */
  13618. #define RCC_APB1LLPENR_I2C1LPEN RCC_APB1LLPENR_I2C1LPEN_Msk
  13619. #define RCC_APB1LLPENR_I2C2LPEN_Pos (22U)
  13620. #define RCC_APB1LLPENR_I2C2LPEN_Msk (0x1UL << RCC_APB1LLPENR_I2C2LPEN_Pos) /*!< 0x00400000 */
  13621. #define RCC_APB1LLPENR_I2C2LPEN RCC_APB1LLPENR_I2C2LPEN_Msk
  13622. #define RCC_APB1LLPENR_I2C3LPEN_Pos (23U)
  13623. #define RCC_APB1LLPENR_I2C3LPEN_Msk (0x1UL << RCC_APB1LLPENR_I2C3LPEN_Pos) /*!< 0x00800000 */
  13624. #define RCC_APB1LLPENR_I2C3LPEN RCC_APB1LLPENR_I2C3LPEN_Msk
  13625. #define RCC_APB1LLPENR_CECLPEN_Pos (27U)
  13626. #define RCC_APB1LLPENR_CECLPEN_Msk (0x1UL << RCC_APB1LLPENR_CECLPEN_Pos) /*!< 0x08000000 */
  13627. #define RCC_APB1LLPENR_CECLPEN RCC_APB1LLPENR_CECLPEN_Msk
  13628. #define RCC_APB1LLPENR_DAC12LPEN_Pos (29U)
  13629. #define RCC_APB1LLPENR_DAC12LPEN_Msk (0x1UL << RCC_APB1LLPENR_DAC12LPEN_Pos) /*!< 0x20000000 */
  13630. #define RCC_APB1LLPENR_DAC12LPEN RCC_APB1LLPENR_DAC12LPEN_Msk
  13631. #define RCC_APB1LLPENR_UART7LPEN_Pos (30U)
  13632. #define RCC_APB1LLPENR_UART7LPEN_Msk (0x1UL << RCC_APB1LLPENR_UART7LPEN_Pos) /*!< 0x40000000 */
  13633. #define RCC_APB1LLPENR_UART7LPEN RCC_APB1LLPENR_UART7LPEN_Msk
  13634. #define RCC_APB1LLPENR_UART8LPEN_Pos (31U)
  13635. #define RCC_APB1LLPENR_UART8LPEN_Msk (0x1UL << RCC_APB1LLPENR_UART8LPEN_Pos) /*!< 0x80000000 */
  13636. #define RCC_APB1LLPENR_UART8LPEN RCC_APB1LLPENR_UART8LPEN_Msk
  13637. /* Legacy define */
  13638. #define RCC_APB1LLPENR_HDMICECEN_Pos RCC_APB1LLPENR_CECLPEN_Pos
  13639. #define RCC_APB1LLPENR_HDMICECEN_Msk RCC_APB1LLPENR_CECLPEN_Msk
  13640. #define RCC_APB1LLPENR_HDMICECEN RCC_APB1LLPENR_CECLPEN
  13641. /******************** Bit definition for RCC_APB1HLPENR register ******************/
  13642. #define RCC_APB1HLPENR_CRSLPEN_Pos (1U)
  13643. #define RCC_APB1HLPENR_CRSLPEN_Msk (0x1UL << RCC_APB1HLPENR_CRSLPEN_Pos) /*!< 0x00000002 */
  13644. #define RCC_APB1HLPENR_CRSLPEN RCC_APB1HLPENR_CRSLPEN_Msk
  13645. #define RCC_APB1HLPENR_SWPMILPEN_Pos (2U)
  13646. #define RCC_APB1HLPENR_SWPMILPEN_Msk (0x1UL << RCC_APB1HLPENR_SWPMILPEN_Pos) /*!< 0x00000004 */
  13647. #define RCC_APB1HLPENR_SWPMILPEN RCC_APB1HLPENR_SWPMILPEN_Msk
  13648. #define RCC_APB1HLPENR_OPAMPLPEN_Pos (4U)
  13649. #define RCC_APB1HLPENR_OPAMPLPEN_Msk (0x1UL << RCC_APB1HLPENR_OPAMPLPEN_Pos) /*!< 0x00000010 */
  13650. #define RCC_APB1HLPENR_OPAMPLPEN RCC_APB1HLPENR_OPAMPLPEN_Msk
  13651. #define RCC_APB1HLPENR_MDIOSLPEN_Pos (5U)
  13652. #define RCC_APB1HLPENR_MDIOSLPEN_Msk (0x1UL << RCC_APB1HLPENR_MDIOSLPEN_Pos) /*!< 0x00000020 */
  13653. #define RCC_APB1HLPENR_MDIOSLPEN RCC_APB1HLPENR_MDIOSLPEN_Msk
  13654. #define RCC_APB1HLPENR_FDCANLPEN_Pos (8U)
  13655. #define RCC_APB1HLPENR_FDCANLPEN_Msk (0x1UL << RCC_APB1HLPENR_FDCANLPEN_Pos) /*!< 0x00000100 */
  13656. #define RCC_APB1HLPENR_FDCANLPEN RCC_APB1HLPENR_FDCANLPEN_Msk
  13657. /******************** Bit definition for RCC_APB2LPENR register ******************/
  13658. #define RCC_APB2LPENR_TIM1LPEN_Pos (0U)
  13659. #define RCC_APB2LPENR_TIM1LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM1LPEN_Pos) /*!< 0x00000001 */
  13660. #define RCC_APB2LPENR_TIM1LPEN RCC_APB2LPENR_TIM1LPEN_Msk
  13661. #define RCC_APB2LPENR_TIM8LPEN_Pos (1U)
  13662. #define RCC_APB2LPENR_TIM8LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM8LPEN_Pos) /*!< 0x00000002 */
  13663. #define RCC_APB2LPENR_TIM8LPEN RCC_APB2LPENR_TIM8LPEN_Msk
  13664. #define RCC_APB2LPENR_USART1LPEN_Pos (4U)
  13665. #define RCC_APB2LPENR_USART1LPEN_Msk (0x1UL << RCC_APB2LPENR_USART1LPEN_Pos) /*!< 0x00000010 */
  13666. #define RCC_APB2LPENR_USART1LPEN RCC_APB2LPENR_USART1LPEN_Msk
  13667. #define RCC_APB2LPENR_USART6LPEN_Pos (5U)
  13668. #define RCC_APB2LPENR_USART6LPEN_Msk (0x1UL << RCC_APB2LPENR_USART6LPEN_Pos) /*!< 0x00000020 */
  13669. #define RCC_APB2LPENR_USART6LPEN RCC_APB2LPENR_USART6LPEN_Msk
  13670. #define RCC_APB2LPENR_UART9LPEN_Pos (6U)
  13671. #define RCC_APB2LPENR_UART9LPEN_Msk (0x1UL << RCC_APB2LPENR_UART9LPEN_Pos) /*!< 0x00000040 */
  13672. #define RCC_APB2LPENR_UART9LPEN RCC_APB2LPENR_UART9LPEN_Msk
  13673. #define RCC_APB2LPENR_USART10LPEN_Pos (7U)
  13674. #define RCC_APB2LPENR_USART10LPEN_Msk (0x1UL << RCC_APB2LPENR_USART10LPEN_Pos) /*!< 0x00000080 */
  13675. #define RCC_APB2LPENR_USART10LPEN RCC_APB2LPENR_USART10LPEN_Msk
  13676. #define RCC_APB2LPENR_SPI1LPEN_Pos (12U)
  13677. #define RCC_APB2LPENR_SPI1LPEN_Msk (0x1UL << RCC_APB2LPENR_SPI1LPEN_Pos) /*!< 0x00001000 */
  13678. #define RCC_APB2LPENR_SPI1LPEN RCC_APB2LPENR_SPI1LPEN_Msk
  13679. #define RCC_APB2LPENR_SPI4LPEN_Pos (13U)
  13680. #define RCC_APB2LPENR_SPI4LPEN_Msk (0x1UL << RCC_APB2LPENR_SPI4LPEN_Pos) /*!< 0x00002000 */
  13681. #define RCC_APB2LPENR_SPI4LPEN RCC_APB2LPENR_SPI4LPEN_Msk
  13682. #define RCC_APB2LPENR_TIM15LPEN_Pos (16U)
  13683. #define RCC_APB2LPENR_TIM15LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM15LPEN_Pos) /*!< 0x00010000 */
  13684. #define RCC_APB2LPENR_TIM15LPEN RCC_APB2LPENR_TIM15LPEN_Msk
  13685. #define RCC_APB2LPENR_TIM16LPEN_Pos (17U)
  13686. #define RCC_APB2LPENR_TIM16LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM16LPEN_Pos) /*!< 0x00020000 */
  13687. #define RCC_APB2LPENR_TIM16LPEN RCC_APB2LPENR_TIM16LPEN_Msk
  13688. #define RCC_APB2LPENR_TIM17LPEN_Pos (18U)
  13689. #define RCC_APB2LPENR_TIM17LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM17LPEN_Pos) /*!< 0x00040000 */
  13690. #define RCC_APB2LPENR_TIM17LPEN RCC_APB2LPENR_TIM17LPEN_Msk
  13691. #define RCC_APB2LPENR_SPI5LPEN_Pos (20U)
  13692. #define RCC_APB2LPENR_SPI5LPEN_Msk (0x1UL << RCC_APB2LPENR_SPI5LPEN_Pos) /*!< 0x00100000 */
  13693. #define RCC_APB2LPENR_SPI5LPEN RCC_APB2LPENR_SPI5LPEN_Msk
  13694. #define RCC_APB2LPENR_SAI1LPEN_Pos (22U)
  13695. #define RCC_APB2LPENR_SAI1LPEN_Msk (0x1UL << RCC_APB2LPENR_SAI1LPEN_Pos) /*!< 0x00400000 */
  13696. #define RCC_APB2LPENR_SAI1LPEN RCC_APB2LPENR_SAI1LPEN_Msk
  13697. #define RCC_APB2LPENR_SAI2LPEN_Pos (23U)
  13698. #define RCC_APB2LPENR_SAI2LPEN_Msk (0x1UL << RCC_APB2LPENR_SAI2LPEN_Pos) /*!< 0x00800000 */
  13699. #define RCC_APB2LPENR_SAI2LPEN RCC_APB2LPENR_SAI2LPEN_Msk
  13700. #define RCC_APB2LPENR_DFSDM1LPEN_Pos (30U)
  13701. #define RCC_APB2LPENR_DFSDM1LPEN_Msk (0x1UL << RCC_APB2LPENR_DFSDM1LPEN_Pos) /*!< 0x40000000 */
  13702. #define RCC_APB2LPENR_DFSDM1LPEN RCC_APB2LPENR_DFSDM1LPEN_Msk
  13703. /******************** Bit definition for RCC_APB4LPENR register ******************/
  13704. #define RCC_APB4LPENR_SYSCFGLPEN_Pos (1U)
  13705. #define RCC_APB4LPENR_SYSCFGLPEN_Msk (0x1UL << RCC_APB4LPENR_SYSCFGLPEN_Pos) /*!< 0x00000002 */
  13706. #define RCC_APB4LPENR_SYSCFGLPEN RCC_APB4LPENR_SYSCFGLPEN_Msk
  13707. #define RCC_APB4LPENR_LPUART1LPEN_Pos (3U)
  13708. #define RCC_APB4LPENR_LPUART1LPEN_Msk (0x1UL << RCC_APB4LPENR_LPUART1LPEN_Pos) /*!< 0x00000008 */
  13709. #define RCC_APB4LPENR_LPUART1LPEN RCC_APB4LPENR_LPUART1LPEN_Msk
  13710. #define RCC_APB4LPENR_SPI6LPEN_Pos (5U)
  13711. #define RCC_APB4LPENR_SPI6LPEN_Msk (0x1UL << RCC_APB4LPENR_SPI6LPEN_Pos) /*!< 0x00000020 */
  13712. #define RCC_APB4LPENR_SPI6LPEN RCC_APB4LPENR_SPI6LPEN_Msk
  13713. #define RCC_APB4LPENR_I2C4LPEN_Pos (7U)
  13714. #define RCC_APB4LPENR_I2C4LPEN_Msk (0x1UL << RCC_APB4LPENR_I2C4LPEN_Pos) /*!< 0x00000080 */
  13715. #define RCC_APB4LPENR_I2C4LPEN RCC_APB4LPENR_I2C4LPEN_Msk
  13716. #define RCC_APB4LPENR_LPTIM2LPEN_Pos (9U)
  13717. #define RCC_APB4LPENR_LPTIM2LPEN_Msk (0x1UL << RCC_APB4LPENR_LPTIM2LPEN_Pos) /*!< 0x00000200 */
  13718. #define RCC_APB4LPENR_LPTIM2LPEN RCC_APB4LPENR_LPTIM2LPEN_Msk
  13719. #define RCC_APB4LPENR_LPTIM3LPEN_Pos (10U)
  13720. #define RCC_APB4LPENR_LPTIM3LPEN_Msk (0x1UL << RCC_APB4LPENR_LPTIM3LPEN_Pos) /*!< 0x00000400 */
  13721. #define RCC_APB4LPENR_LPTIM3LPEN RCC_APB4LPENR_LPTIM3LPEN_Msk
  13722. #define RCC_APB4LPENR_DAC2LPEN_Pos (13U)
  13723. #define RCC_APB4LPENR_DAC2LPEN_Msk (0x1UL << RCC_APB4LPENR_DAC2LPEN_Pos) /*!< 0x00002000 */
  13724. #define RCC_APB4LPENR_DAC2LPEN RCC_APB4LPENR_DAC2LPEN_Msk
  13725. #define RCC_APB4LPENR_COMP12LPEN_Pos (14U)
  13726. #define RCC_APB4LPENR_COMP12LPEN_Msk (0x1UL << RCC_APB4LPENR_COMP12LPEN_Pos) /*!< 0x00004000 */
  13727. #define RCC_APB4LPENR_COMP12LPEN RCC_APB4LPENR_COMP12LPEN_Msk
  13728. #define RCC_APB4LPENR_VREFLPEN_Pos (15U)
  13729. #define RCC_APB4LPENR_VREFLPEN_Msk (0x1UL << RCC_APB4LPENR_VREFLPEN_Pos) /*!< 0x00008000 */
  13730. #define RCC_APB4LPENR_VREFLPEN RCC_APB4LPENR_VREFLPEN_Msk
  13731. #define RCC_APB4LPENR_RTCAPBLPEN_Pos (16U)
  13732. #define RCC_APB4LPENR_RTCAPBLPEN_Msk (0x1UL << RCC_APB4LPENR_RTCAPBLPEN_Pos) /*!< 0x00010000 */
  13733. #define RCC_APB4LPENR_RTCAPBLPEN RCC_APB4LPENR_RTCAPBLPEN_Msk
  13734. #define RCC_APB4LPENR_DTSLPEN_Pos (26U)
  13735. #define RCC_APB4LPENR_DTSLPEN_Msk (0x1UL << RCC_APB4LPENR_DTSLPEN_Pos) /*!< 0x04000000 */
  13736. #define RCC_APB4LPENR_DTSLPEN RCC_APB4LPENR_DTSLPEN_Msk
  13737. #define RCC_APB4LPENR_DFSDM2LPEN_Pos (27U)
  13738. #define RCC_APB4LPENR_DFSDM2LPEN_Msk (0x1UL << RCC_APB4LPENR_DFSDM2LPEN_Pos) /*!< 0x08000000 */
  13739. #define RCC_APB4LPENR_DFSDM2LPEN RCC_APB4LPENR_DFSDM2LPEN_Msk
  13740. /******************** Bit definition for RCC_RSR register *******************/
  13741. #define RCC_RSR_RMVF_Pos (16U)
  13742. #define RCC_RSR_RMVF_Msk (0x1UL << RCC_RSR_RMVF_Pos) /*!< 0x00010000 */
  13743. #define RCC_RSR_RMVF RCC_RSR_RMVF_Msk
  13744. #define RCC_RSR_CDRSTF_Pos (19U)
  13745. #define RCC_RSR_CDRSTF_Msk (0x1UL << RCC_RSR_CDRSTF_Pos) /*!< 0x00080000 */
  13746. #define RCC_RSR_CDRSTF RCC_RSR_CDRSTF_Msk
  13747. #define RCC_RSR_BORRSTF_Pos (21U)
  13748. #define RCC_RSR_BORRSTF_Msk (0x1UL << RCC_RSR_BORRSTF_Pos) /*!< 0x00200000 */
  13749. #define RCC_RSR_BORRSTF RCC_RSR_BORRSTF_Msk
  13750. #define RCC_RSR_PINRSTF_Pos (22U)
  13751. #define RCC_RSR_PINRSTF_Msk (0x1UL << RCC_RSR_PINRSTF_Pos) /*!< 0x00400000 */
  13752. #define RCC_RSR_PINRSTF RCC_RSR_PINRSTF_Msk
  13753. #define RCC_RSR_PORRSTF_Pos (23U)
  13754. #define RCC_RSR_PORRSTF_Msk (0x1UL << RCC_RSR_PORRSTF_Pos) /*!< 0x00800000 */
  13755. #define RCC_RSR_PORRSTF RCC_RSR_PORRSTF_Msk
  13756. #define RCC_RSR_SFTRSTF_Pos (24U)
  13757. #define RCC_RSR_SFTRSTF_Msk (0x1UL << RCC_RSR_SFTRSTF_Pos) /*!< 0x01000000 */
  13758. #define RCC_RSR_SFTRSTF RCC_RSR_SFTRSTF_Msk
  13759. #define RCC_RSR_IWDGRSTF_Pos (26U)
  13760. #define RCC_RSR_IWDGRSTF_Msk (0x1UL << RCC_RSR_IWDGRSTF_Pos) /*!< 0x04000000 */
  13761. #define RCC_RSR_IWDGRSTF RCC_RSR_IWDGRSTF_Msk
  13762. #define RCC_RSR_WWDGRSTF_Pos (28U)
  13763. #define RCC_RSR_WWDGRSTF_Msk (0x1UL << RCC_RSR_WWDGRSTF_Pos) /*!< 0x10000000 */
  13764. #define RCC_RSR_WWDGRSTF RCC_RSR_WWDGRSTF_Msk
  13765. #define RCC_RSR_LPWRRSTF_Pos (30U)
  13766. #define RCC_RSR_LPWRRSTF_Msk (0x1UL << RCC_RSR_LPWRRSTF_Pos) /*!< 0x40000000 */
  13767. #define RCC_RSR_LPWRRSTF RCC_RSR_LPWRRSTF_Msk
  13768. /* Legacy define */
  13769. #define RCC_RSR_IWDG1RSTF_Pos RCC_RSR_IWDGRSTF_Pos
  13770. #define RCC_RSR_IWDG1RSTF_Msk RCC_RSR_IWDGRSTF_Msk
  13771. #define RCC_RSR_IWDG1RSTF RCC_RSR_IWDGRSTF
  13772. #define RCC_RSR_WWDG1RSTF_Pos RCC_RSR_WWDGRSTF_Pos
  13773. #define RCC_RSR_WWDG1RSTF_Msk RCC_RSR_WWDGRSTF_Msk
  13774. #define RCC_RSR_WWDG1RSTF RCC_RSR_WWDGRSTF
  13775. /******************************************************************************/
  13776. /* */
  13777. /* RNG */
  13778. /* */
  13779. /******************************************************************************/
  13780. /*************************** RNG VER **************************************/
  13781. #define RNG_VER_3_1
  13782. /******************** Bits definition for RNG_CR register *******************/
  13783. #define RNG_CR_RNGEN_Pos (2U)
  13784. #define RNG_CR_RNGEN_Msk (0x1UL << RNG_CR_RNGEN_Pos) /*!< 0x00000004 */
  13785. #define RNG_CR_RNGEN RNG_CR_RNGEN_Msk
  13786. #define RNG_CR_IE_Pos (3U)
  13787. #define RNG_CR_IE_Msk (0x1UL << RNG_CR_IE_Pos) /*!< 0x00000008 */
  13788. #define RNG_CR_IE RNG_CR_IE_Msk
  13789. #define RNG_CR_CED_Pos (5U)
  13790. #define RNG_CR_CED_Msk (0x1UL << RNG_CR_CED_Pos) /*!< 0x00000020 */
  13791. #define RNG_CR_CED RNG_CR_CED_Msk
  13792. #define RNG_CR_RNG_CONFIG3_Pos (8U)
  13793. #define RNG_CR_RNG_CONFIG3_Msk (0xFUL << RNG_CR_RNG_CONFIG3_Pos) /*!< 0x00000F00 */
  13794. #define RNG_CR_RNG_CONFIG3 RNG_CR_RNG_CONFIG3_Msk
  13795. #define RNG_CR_NISTC_Pos (12U)
  13796. #define RNG_CR_NISTC_Msk (0x1UL << RNG_CR_NISTC_Pos) /*!< 0x00001000 */
  13797. #define RNG_CR_NISTC RNG_CR_NISTC_Msk
  13798. #define RNG_CR_RNG_CONFIG2_Pos (13U)
  13799. #define RNG_CR_RNG_CONFIG2_Msk (0x7UL << RNG_CR_RNG_CONFIG2_Pos) /*!< 0x0000E000 */
  13800. #define RNG_CR_RNG_CONFIG2 RNG_CR_RNG_CONFIG2_Msk
  13801. #define RNG_CR_CLKDIV_Pos (16U)
  13802. #define RNG_CR_CLKDIV_Msk (0xFUL << RNG_CR_CLKDIV_Pos) /*!< 0x000F0000 */
  13803. #define RNG_CR_CLKDIV RNG_CR_CLKDIV_Msk
  13804. #define RNG_CR_CLKDIV_0 (0x1U << RNG_CR_CLKDIV_Pos) /*!< 0x00010000 */
  13805. #define RNG_CR_CLKDIV_1 (0x2U << RNG_CR_CLKDIV_Pos) /*!< 0x00020000 */
  13806. #define RNG_CR_CLKDIV_2 (0x4U << RNG_CR_CLKDIV_Pos) /*!< 0x00040000 */
  13807. #define RNG_CR_CLKDIV_3 (0x8U << RNG_CR_CLKDIV_Pos) /*!< 0x00080000 */
  13808. #define RNG_CR_RNG_CONFIG1_Pos (20U)
  13809. #define RNG_CR_RNG_CONFIG1_Msk (0x3FUL << RNG_CR_RNG_CONFIG1_Pos) /*!< 0x03F00000 */
  13810. #define RNG_CR_RNG_CONFIG1 RNG_CR_RNG_CONFIG1_Msk
  13811. #define RNG_CR_CONDRST_Pos (30U)
  13812. #define RNG_CR_CONDRST_Msk (0x1UL << RNG_CR_CONDRST_Pos) /*!< 0x40000000 */
  13813. #define RNG_CR_CONDRST RNG_CR_CONDRST_Msk
  13814. #define RNG_CR_CONFIGLOCK_Pos (31U)
  13815. #define RNG_CR_CONFIGLOCK_Msk (0x1UL << RNG_CR_CONFIGLOCK_Pos) /*!< 0x80000000 */
  13816. #define RNG_CR_CONFIGLOCK RNG_CR_CONFIGLOCK_Msk
  13817. /******************** Bits definition for RNG_SR register *******************/
  13818. #define RNG_SR_DRDY_Pos (0U)
  13819. #define RNG_SR_DRDY_Msk (0x1UL << RNG_SR_DRDY_Pos) /*!< 0x00000001 */
  13820. #define RNG_SR_DRDY RNG_SR_DRDY_Msk
  13821. #define RNG_SR_CECS_Pos (1U)
  13822. #define RNG_SR_CECS_Msk (0x1UL << RNG_SR_CECS_Pos) /*!< 0x00000002 */
  13823. #define RNG_SR_CECS RNG_SR_CECS_Msk
  13824. #define RNG_SR_SECS_Pos (2U)
  13825. #define RNG_SR_SECS_Msk (0x1UL << RNG_SR_SECS_Pos) /*!< 0x00000004 */
  13826. #define RNG_SR_SECS RNG_SR_SECS_Msk
  13827. #define RNG_SR_CEIS_Pos (5U)
  13828. #define RNG_SR_CEIS_Msk (0x1UL << RNG_SR_CEIS_Pos) /*!< 0x00000020 */
  13829. #define RNG_SR_CEIS RNG_SR_CEIS_Msk
  13830. #define RNG_SR_SEIS_Pos (6U)
  13831. #define RNG_SR_SEIS_Msk (0x1UL << RNG_SR_SEIS_Pos) /*!< 0x00000040 */
  13832. #define RNG_SR_SEIS RNG_SR_SEIS_Msk
  13833. /******************************************************************************/
  13834. /* */
  13835. /* Real-Time Clock (RTC) */
  13836. /* */
  13837. /******************************************************************************/
  13838. /******************** Bits definition for RTC_TR register *******************/
  13839. #define RTC_TR_PM_Pos (22U)
  13840. #define RTC_TR_PM_Msk (0x1UL << RTC_TR_PM_Pos) /*!< 0x00400000 */
  13841. #define RTC_TR_PM RTC_TR_PM_Msk
  13842. #define RTC_TR_HT_Pos (20U)
  13843. #define RTC_TR_HT_Msk (0x3UL << RTC_TR_HT_Pos) /*!< 0x00300000 */
  13844. #define RTC_TR_HT RTC_TR_HT_Msk
  13845. #define RTC_TR_HT_0 (0x1UL << RTC_TR_HT_Pos) /*!< 0x00100000 */
  13846. #define RTC_TR_HT_1 (0x2UL << RTC_TR_HT_Pos) /*!< 0x00200000 */
  13847. #define RTC_TR_HU_Pos (16U)
  13848. #define RTC_TR_HU_Msk (0xFUL << RTC_TR_HU_Pos) /*!< 0x000F0000 */
  13849. #define RTC_TR_HU RTC_TR_HU_Msk
  13850. #define RTC_TR_HU_0 (0x1UL << RTC_TR_HU_Pos) /*!< 0x00010000 */
  13851. #define RTC_TR_HU_1 (0x2UL << RTC_TR_HU_Pos) /*!< 0x00020000 */
  13852. #define RTC_TR_HU_2 (0x4UL << RTC_TR_HU_Pos) /*!< 0x00040000 */
  13853. #define RTC_TR_HU_3 (0x8UL << RTC_TR_HU_Pos) /*!< 0x00080000 */
  13854. #define RTC_TR_MNT_Pos (12U)
  13855. #define RTC_TR_MNT_Msk (0x7UL << RTC_TR_MNT_Pos) /*!< 0x00007000 */
  13856. #define RTC_TR_MNT RTC_TR_MNT_Msk
  13857. #define RTC_TR_MNT_0 (0x1UL << RTC_TR_MNT_Pos) /*!< 0x00001000 */
  13858. #define RTC_TR_MNT_1 (0x2UL << RTC_TR_MNT_Pos) /*!< 0x00002000 */
  13859. #define RTC_TR_MNT_2 (0x4UL << RTC_TR_MNT_Pos) /*!< 0x00004000 */
  13860. #define RTC_TR_MNU_Pos (8U)
  13861. #define RTC_TR_MNU_Msk (0xFUL << RTC_TR_MNU_Pos) /*!< 0x00000F00 */
  13862. #define RTC_TR_MNU RTC_TR_MNU_Msk
  13863. #define RTC_TR_MNU_0 (0x1UL << RTC_TR_MNU_Pos) /*!< 0x00000100 */
  13864. #define RTC_TR_MNU_1 (0x2UL << RTC_TR_MNU_Pos) /*!< 0x00000200 */
  13865. #define RTC_TR_MNU_2 (0x4UL << RTC_TR_MNU_Pos) /*!< 0x00000400 */
  13866. #define RTC_TR_MNU_3 (0x8UL << RTC_TR_MNU_Pos) /*!< 0x00000800 */
  13867. #define RTC_TR_ST_Pos (4U)
  13868. #define RTC_TR_ST_Msk (0x7UL << RTC_TR_ST_Pos) /*!< 0x00000070 */
  13869. #define RTC_TR_ST RTC_TR_ST_Msk
  13870. #define RTC_TR_ST_0 (0x1UL << RTC_TR_ST_Pos) /*!< 0x00000010 */
  13871. #define RTC_TR_ST_1 (0x2UL << RTC_TR_ST_Pos) /*!< 0x00000020 */
  13872. #define RTC_TR_ST_2 (0x4UL << RTC_TR_ST_Pos) /*!< 0x00000040 */
  13873. #define RTC_TR_SU_Pos (0U)
  13874. #define RTC_TR_SU_Msk (0xFUL << RTC_TR_SU_Pos) /*!< 0x0000000F */
  13875. #define RTC_TR_SU RTC_TR_SU_Msk
  13876. #define RTC_TR_SU_0 (0x1UL << RTC_TR_SU_Pos) /*!< 0x00000001 */
  13877. #define RTC_TR_SU_1 (0x2UL << RTC_TR_SU_Pos) /*!< 0x00000002 */
  13878. #define RTC_TR_SU_2 (0x4UL << RTC_TR_SU_Pos) /*!< 0x00000004 */
  13879. #define RTC_TR_SU_3 (0x8UL << RTC_TR_SU_Pos) /*!< 0x00000008 */
  13880. /******************** Bits definition for RTC_DR register *******************/
  13881. #define RTC_DR_YT_Pos (20U)
  13882. #define RTC_DR_YT_Msk (0xFUL << RTC_DR_YT_Pos) /*!< 0x00F00000 */
  13883. #define RTC_DR_YT RTC_DR_YT_Msk
  13884. #define RTC_DR_YT_0 (0x1UL << RTC_DR_YT_Pos) /*!< 0x00100000 */
  13885. #define RTC_DR_YT_1 (0x2UL << RTC_DR_YT_Pos) /*!< 0x00200000 */
  13886. #define RTC_DR_YT_2 (0x4UL << RTC_DR_YT_Pos) /*!< 0x00400000 */
  13887. #define RTC_DR_YT_3 (0x8UL << RTC_DR_YT_Pos) /*!< 0x00800000 */
  13888. #define RTC_DR_YU_Pos (16U)
  13889. #define RTC_DR_YU_Msk (0xFUL << RTC_DR_YU_Pos) /*!< 0x000F0000 */
  13890. #define RTC_DR_YU RTC_DR_YU_Msk
  13891. #define RTC_DR_YU_0 (0x1UL << RTC_DR_YU_Pos) /*!< 0x00010000 */
  13892. #define RTC_DR_YU_1 (0x2UL << RTC_DR_YU_Pos) /*!< 0x00020000 */
  13893. #define RTC_DR_YU_2 (0x4UL << RTC_DR_YU_Pos) /*!< 0x00040000 */
  13894. #define RTC_DR_YU_3 (0x8UL << RTC_DR_YU_Pos) /*!< 0x00080000 */
  13895. #define RTC_DR_WDU_Pos (13U)
  13896. #define RTC_DR_WDU_Msk (0x7UL << RTC_DR_WDU_Pos) /*!< 0x0000E000 */
  13897. #define RTC_DR_WDU RTC_DR_WDU_Msk
  13898. #define RTC_DR_WDU_0 (0x1UL << RTC_DR_WDU_Pos) /*!< 0x00002000 */
  13899. #define RTC_DR_WDU_1 (0x2UL << RTC_DR_WDU_Pos) /*!< 0x00004000 */
  13900. #define RTC_DR_WDU_2 (0x4UL << RTC_DR_WDU_Pos) /*!< 0x00008000 */
  13901. #define RTC_DR_MT_Pos (12U)
  13902. #define RTC_DR_MT_Msk (0x1UL << RTC_DR_MT_Pos) /*!< 0x00001000 */
  13903. #define RTC_DR_MT RTC_DR_MT_Msk
  13904. #define RTC_DR_MU_Pos (8U)
  13905. #define RTC_DR_MU_Msk (0xFUL << RTC_DR_MU_Pos) /*!< 0x00000F00 */
  13906. #define RTC_DR_MU RTC_DR_MU_Msk
  13907. #define RTC_DR_MU_0 (0x1UL << RTC_DR_MU_Pos) /*!< 0x00000100 */
  13908. #define RTC_DR_MU_1 (0x2UL << RTC_DR_MU_Pos) /*!< 0x00000200 */
  13909. #define RTC_DR_MU_2 (0x4UL << RTC_DR_MU_Pos) /*!< 0x00000400 */
  13910. #define RTC_DR_MU_3 (0x8UL << RTC_DR_MU_Pos) /*!< 0x00000800 */
  13911. #define RTC_DR_DT_Pos (4U)
  13912. #define RTC_DR_DT_Msk (0x3UL << RTC_DR_DT_Pos) /*!< 0x00000030 */
  13913. #define RTC_DR_DT RTC_DR_DT_Msk
  13914. #define RTC_DR_DT_0 (0x1UL << RTC_DR_DT_Pos) /*!< 0x00000010 */
  13915. #define RTC_DR_DT_1 (0x2UL << RTC_DR_DT_Pos) /*!< 0x00000020 */
  13916. #define RTC_DR_DU_Pos (0U)
  13917. #define RTC_DR_DU_Msk (0xFUL << RTC_DR_DU_Pos) /*!< 0x0000000F */
  13918. #define RTC_DR_DU RTC_DR_DU_Msk
  13919. #define RTC_DR_DU_0 (0x1UL << RTC_DR_DU_Pos) /*!< 0x00000001 */
  13920. #define RTC_DR_DU_1 (0x2UL << RTC_DR_DU_Pos) /*!< 0x00000002 */
  13921. #define RTC_DR_DU_2 (0x4UL << RTC_DR_DU_Pos) /*!< 0x00000004 */
  13922. #define RTC_DR_DU_3 (0x8UL << RTC_DR_DU_Pos) /*!< 0x00000008 */
  13923. /******************** Bits definition for RTC_CR register *******************/
  13924. #define RTC_CR_OUT2EN_Pos (31U)
  13925. #define RTC_CR_OUT2EN_Msk (0x1UL << RTC_CR_OUT2EN_Pos) /*!< 0x80000000 */
  13926. #define RTC_CR_OUT2EN RTC_CR_OUT2EN_Msk /*!<RTC_OUT2 output enable */
  13927. #define RTC_CR_TAMPALRM_TYPE_Pos (30U)
  13928. #define RTC_CR_TAMPALRM_TYPE_Msk (0x1UL << RTC_CR_TAMPALRM_TYPE_Pos) /*!< 0x40000000 */
  13929. #define RTC_CR_TAMPALRM_TYPE RTC_CR_TAMPALRM_TYPE_Msk /*!<TAMPALARM output type */
  13930. #define RTC_CR_TAMPALRM_PU_Pos (29U)
  13931. #define RTC_CR_TAMPALRM_PU_Msk (0x1UL << RTC_CR_TAMPALRM_PU_Pos) /*!< 0x20000000 */
  13932. #define RTC_CR_TAMPALRM_PU RTC_CR_TAMPALRM_PU_Msk /*!<TAMPALARM output pull-up config */
  13933. #define RTC_CR_TAMPOE_Pos (26U)
  13934. #define RTC_CR_TAMPOE_Msk (0x1UL << RTC_CR_TAMPOE_Pos) /*!< 0x04000000 */
  13935. #define RTC_CR_TAMPOE RTC_CR_TAMPOE_Msk /*!<Tamper detection output enable on TAMPALARM */
  13936. #define RTC_CR_TAMPTS_Pos (25U)
  13937. #define RTC_CR_TAMPTS_Msk (0x1UL << RTC_CR_TAMPTS_Pos) /*!< 0x02000000 */
  13938. #define RTC_CR_TAMPTS RTC_CR_TAMPTS_Msk /*!<Activate timestamp on tamper detection event */
  13939. #define RTC_CR_ITSE_Pos (24U)
  13940. #define RTC_CR_ITSE_Msk (0x1UL << RTC_CR_ITSE_Pos) /*!< 0x01000000 */
  13941. #define RTC_CR_ITSE RTC_CR_ITSE_Msk
  13942. #define RTC_CR_COE_Pos (23U)
  13943. #define RTC_CR_COE_Msk (0x1UL << RTC_CR_COE_Pos) /*!< 0x00800000 */
  13944. #define RTC_CR_COE RTC_CR_COE_Msk
  13945. #define RTC_CR_OSEL_Pos (21U)
  13946. #define RTC_CR_OSEL_Msk (0x3UL << RTC_CR_OSEL_Pos) /*!< 0x00600000 */
  13947. #define RTC_CR_OSEL RTC_CR_OSEL_Msk
  13948. #define RTC_CR_OSEL_0 (0x1UL << RTC_CR_OSEL_Pos) /*!< 0x00200000 */
  13949. #define RTC_CR_OSEL_1 (0x2UL << RTC_CR_OSEL_Pos) /*!< 0x00400000 */
  13950. #define RTC_CR_POL_Pos (20U)
  13951. #define RTC_CR_POL_Msk (0x1UL << RTC_CR_POL_Pos) /*!< 0x00100000 */
  13952. #define RTC_CR_POL RTC_CR_POL_Msk
  13953. #define RTC_CR_COSEL_Pos (19U)
  13954. #define RTC_CR_COSEL_Msk (0x1UL << RTC_CR_COSEL_Pos) /*!< 0x00080000 */
  13955. #define RTC_CR_COSEL RTC_CR_COSEL_Msk
  13956. #define RTC_CR_BKP_Pos (18U)
  13957. #define RTC_CR_BKP_Msk (0x1UL << RTC_CR_BKP_Pos) /*!< 0x00040000 */
  13958. #define RTC_CR_BKP RTC_CR_BKP_Msk
  13959. #define RTC_CR_SUB1H_Pos (17U)
  13960. #define RTC_CR_SUB1H_Msk (0x1UL << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */
  13961. #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk
  13962. #define RTC_CR_ADD1H_Pos (16U)
  13963. #define RTC_CR_ADD1H_Msk (0x1UL << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */
  13964. #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk
  13965. #define RTC_CR_TSIE_Pos (15U)
  13966. #define RTC_CR_TSIE_Msk (0x1UL << RTC_CR_TSIE_Pos) /*!< 0x00008000 */
  13967. #define RTC_CR_TSIE RTC_CR_TSIE_Msk
  13968. #define RTC_CR_WUTIE_Pos (14U)
  13969. #define RTC_CR_WUTIE_Msk (0x1UL << RTC_CR_WUTIE_Pos) /*!< 0x00004000 */
  13970. #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk
  13971. #define RTC_CR_ALRBIE_Pos (13U)
  13972. #define RTC_CR_ALRBIE_Msk (0x1UL << RTC_CR_ALRBIE_Pos) /*!< 0x00002000 */
  13973. #define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk
  13974. #define RTC_CR_ALRAIE_Pos (12U)
  13975. #define RTC_CR_ALRAIE_Msk (0x1UL << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */
  13976. #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk
  13977. #define RTC_CR_TSE_Pos (11U)
  13978. #define RTC_CR_TSE_Msk (0x1UL << RTC_CR_TSE_Pos) /*!< 0x00000800 */
  13979. #define RTC_CR_TSE RTC_CR_TSE_Msk
  13980. #define RTC_CR_WUTE_Pos (10U)
  13981. #define RTC_CR_WUTE_Msk (0x1UL << RTC_CR_WUTE_Pos) /*!< 0x00000400 */
  13982. #define RTC_CR_WUTE RTC_CR_WUTE_Msk
  13983. #define RTC_CR_ALRBE_Pos (9U)
  13984. #define RTC_CR_ALRBE_Msk (0x1UL << RTC_CR_ALRBE_Pos) /*!< 0x00000200 */
  13985. #define RTC_CR_ALRBE RTC_CR_ALRBE_Msk
  13986. #define RTC_CR_ALRAE_Pos (8U)
  13987. #define RTC_CR_ALRAE_Msk (0x1UL << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */
  13988. #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk
  13989. #define RTC_CR_FMT_Pos (6U)
  13990. #define RTC_CR_FMT_Msk (0x1UL << RTC_CR_FMT_Pos) /*!< 0x00000040 */
  13991. #define RTC_CR_FMT RTC_CR_FMT_Msk
  13992. #define RTC_CR_BYPSHAD_Pos (5U)
  13993. #define RTC_CR_BYPSHAD_Msk (0x1UL << RTC_CR_BYPSHAD_Pos) /*!< 0x00000020 */
  13994. #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk
  13995. #define RTC_CR_REFCKON_Pos (4U)
  13996. #define RTC_CR_REFCKON_Msk (0x1UL << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */
  13997. #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk
  13998. #define RTC_CR_TSEDGE_Pos (3U)
  13999. #define RTC_CR_TSEDGE_Msk (0x1UL << RTC_CR_TSEDGE_Pos) /*!< 0x00000008 */
  14000. #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk
  14001. #define RTC_CR_WUCKSEL_Pos (0U)
  14002. #define RTC_CR_WUCKSEL_Msk (0x7UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000007 */
  14003. #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk
  14004. #define RTC_CR_WUCKSEL_0 (0x1UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000001 */
  14005. #define RTC_CR_WUCKSEL_1 (0x2UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000002 */
  14006. #define RTC_CR_WUCKSEL_2 (0x4UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000004 */
  14007. /******************** Bits definition for RTC_ICSR register ******************/
  14008. #define RTC_ICSR_RECALPF_Pos (16U)
  14009. #define RTC_ICSR_RECALPF_Msk (0x1UL << RTC_ICSR_RECALPF_Pos) /*!< 0x00010000 */
  14010. #define RTC_ICSR_RECALPF RTC_ICSR_RECALPF_Msk
  14011. #define RTC_ICSR_INIT_Pos (7U)
  14012. #define RTC_ICSR_INIT_Msk (0x1UL << RTC_ICSR_INIT_Pos) /*!< 0x00000080 */
  14013. #define RTC_ICSR_INIT RTC_ICSR_INIT_Msk
  14014. #define RTC_ICSR_INITF_Pos (6U)
  14015. #define RTC_ICSR_INITF_Msk (0x1UL << RTC_ICSR_INITF_Pos) /*!< 0x00000040 */
  14016. #define RTC_ICSR_INITF RTC_ICSR_INITF_Msk
  14017. #define RTC_ICSR_RSF_Pos (5U)
  14018. #define RTC_ICSR_RSF_Msk (0x1UL << RTC_ICSR_RSF_Pos) /*!< 0x00000020 */
  14019. #define RTC_ICSR_RSF RTC_ICSR_RSF_Msk
  14020. #define RTC_ICSR_INITS_Pos (4U)
  14021. #define RTC_ICSR_INITS_Msk (0x1UL << RTC_ICSR_INITS_Pos) /*!< 0x00000010 */
  14022. #define RTC_ICSR_INITS RTC_ICSR_INITS_Msk
  14023. #define RTC_ICSR_SHPF_Pos (3U)
  14024. #define RTC_ICSR_SHPF_Msk (0x1UL << RTC_ICSR_SHPF_Pos) /*!< 0x00000008 */
  14025. #define RTC_ICSR_SHPF RTC_ICSR_SHPF_Msk
  14026. #define RTC_ICSR_WUTWF_Pos (2U)
  14027. #define RTC_ICSR_WUTWF_Msk (0x1UL << RTC_ICSR_WUTWF_Pos) /*!< 0x00000004 */
  14028. #define RTC_ICSR_WUTWF RTC_ICSR_WUTWF_Msk
  14029. #define RTC_ICSR_ALRBWF_Pos (1U)
  14030. #define RTC_ICSR_ALRBWF_Msk (0x1UL << RTC_ICSR_ALRBWF_Pos) /*!< 0x00000002 */
  14031. #define RTC_ICSR_ALRBWF RTC_ICSR_ALRBWF_Msk
  14032. #define RTC_ICSR_ALRAWF_Pos (0U)
  14033. #define RTC_ICSR_ALRAWF_Msk (0x1UL << RTC_ICSR_ALRAWF_Pos) /*!< 0x00000001 */
  14034. #define RTC_ICSR_ALRAWF RTC_ICSR_ALRAWF_Msk
  14035. /******************** Bits definition for RTC_PRER register *****************/
  14036. #define RTC_PRER_PREDIV_A_Pos (16U)
  14037. #define RTC_PRER_PREDIV_A_Msk (0x7FUL << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */
  14038. #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk
  14039. #define RTC_PRER_PREDIV_S_Pos (0U)
  14040. #define RTC_PRER_PREDIV_S_Msk (0x7FFFUL << RTC_PRER_PREDIV_S_Pos) /*!< 0x00007FFF */
  14041. #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk
  14042. /******************** Bits definition for RTC_WUTR register *****************/
  14043. #define RTC_WUTR_WUT_Pos (0U)
  14044. #define RTC_WUTR_WUT_Msk (0xFFFFUL << RTC_WUTR_WUT_Pos) /*!< 0x0000FFFF */
  14045. #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk
  14046. /******************** Bits definition for RTC_ALRMAR register ***************/
  14047. #define RTC_ALRMAR_MSK4_Pos (31U)
  14048. #define RTC_ALRMAR_MSK4_Msk (0x1UL << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */
  14049. #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk
  14050. #define RTC_ALRMAR_WDSEL_Pos (30U)
  14051. #define RTC_ALRMAR_WDSEL_Msk (0x1UL << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */
  14052. #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk
  14053. #define RTC_ALRMAR_DT_Pos (28U)
  14054. #define RTC_ALRMAR_DT_Msk (0x3UL << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */
  14055. #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk
  14056. #define RTC_ALRMAR_DT_0 (0x1UL << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */
  14057. #define RTC_ALRMAR_DT_1 (0x2UL << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */
  14058. #define RTC_ALRMAR_DU_Pos (24U)
  14059. #define RTC_ALRMAR_DU_Msk (0xFUL << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */
  14060. #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk
  14061. #define RTC_ALRMAR_DU_0 (0x1UL << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */
  14062. #define RTC_ALRMAR_DU_1 (0x2UL << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */
  14063. #define RTC_ALRMAR_DU_2 (0x4UL << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */
  14064. #define RTC_ALRMAR_DU_3 (0x8UL << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */
  14065. #define RTC_ALRMAR_MSK3_Pos (23U)
  14066. #define RTC_ALRMAR_MSK3_Msk (0x1UL << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */
  14067. #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk
  14068. #define RTC_ALRMAR_PM_Pos (22U)
  14069. #define RTC_ALRMAR_PM_Msk (0x1UL << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */
  14070. #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk
  14071. #define RTC_ALRMAR_HT_Pos (20U)
  14072. #define RTC_ALRMAR_HT_Msk (0x3UL << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */
  14073. #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk
  14074. #define RTC_ALRMAR_HT_0 (0x1UL << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */
  14075. #define RTC_ALRMAR_HT_1 (0x2UL << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */
  14076. #define RTC_ALRMAR_HU_Pos (16U)
  14077. #define RTC_ALRMAR_HU_Msk (0xFUL << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */
  14078. #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk
  14079. #define RTC_ALRMAR_HU_0 (0x1UL << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */
  14080. #define RTC_ALRMAR_HU_1 (0x2UL << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */
  14081. #define RTC_ALRMAR_HU_2 (0x4UL << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */
  14082. #define RTC_ALRMAR_HU_3 (0x8UL << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */
  14083. #define RTC_ALRMAR_MSK2_Pos (15U)
  14084. #define RTC_ALRMAR_MSK2_Msk (0x1UL << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */
  14085. #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk
  14086. #define RTC_ALRMAR_MNT_Pos (12U)
  14087. #define RTC_ALRMAR_MNT_Msk (0x7UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */
  14088. #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk
  14089. #define RTC_ALRMAR_MNT_0 (0x1UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */
  14090. #define RTC_ALRMAR_MNT_1 (0x2UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */
  14091. #define RTC_ALRMAR_MNT_2 (0x4UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */
  14092. #define RTC_ALRMAR_MNU_Pos (8U)
  14093. #define RTC_ALRMAR_MNU_Msk (0xFUL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */
  14094. #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk
  14095. #define RTC_ALRMAR_MNU_0 (0x1UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */
  14096. #define RTC_ALRMAR_MNU_1 (0x2UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */
  14097. #define RTC_ALRMAR_MNU_2 (0x4UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */
  14098. #define RTC_ALRMAR_MNU_3 (0x8UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */
  14099. #define RTC_ALRMAR_MSK1_Pos (7U)
  14100. #define RTC_ALRMAR_MSK1_Msk (0x1UL << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */
  14101. #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk
  14102. #define RTC_ALRMAR_ST_Pos (4U)
  14103. #define RTC_ALRMAR_ST_Msk (0x7UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */
  14104. #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk
  14105. #define RTC_ALRMAR_ST_0 (0x1UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */
  14106. #define RTC_ALRMAR_ST_1 (0x2UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */
  14107. #define RTC_ALRMAR_ST_2 (0x4UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */
  14108. #define RTC_ALRMAR_SU_Pos (0U)
  14109. #define RTC_ALRMAR_SU_Msk (0xFUL << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */
  14110. #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk
  14111. #define RTC_ALRMAR_SU_0 (0x1UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */
  14112. #define RTC_ALRMAR_SU_1 (0x2UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */
  14113. #define RTC_ALRMAR_SU_2 (0x4UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */
  14114. #define RTC_ALRMAR_SU_3 (0x8UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */
  14115. /******************** Bits definition for RTC_ALRMBR register ***************/
  14116. #define RTC_ALRMBR_MSK4_Pos (31U)
  14117. #define RTC_ALRMBR_MSK4_Msk (0x1UL << RTC_ALRMBR_MSK4_Pos) /*!< 0x80000000 */
  14118. #define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk
  14119. #define RTC_ALRMBR_WDSEL_Pos (30U)
  14120. #define RTC_ALRMBR_WDSEL_Msk (0x1UL << RTC_ALRMBR_WDSEL_Pos) /*!< 0x40000000 */
  14121. #define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk
  14122. #define RTC_ALRMBR_DT_Pos (28U)
  14123. #define RTC_ALRMBR_DT_Msk (0x3UL << RTC_ALRMBR_DT_Pos) /*!< 0x30000000 */
  14124. #define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk
  14125. #define RTC_ALRMBR_DT_0 (0x1UL << RTC_ALRMBR_DT_Pos) /*!< 0x10000000 */
  14126. #define RTC_ALRMBR_DT_1 (0x2UL << RTC_ALRMBR_DT_Pos) /*!< 0x20000000 */
  14127. #define RTC_ALRMBR_DU_Pos (24U)
  14128. #define RTC_ALRMBR_DU_Msk (0xFUL << RTC_ALRMBR_DU_Pos) /*!< 0x0F000000 */
  14129. #define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk
  14130. #define RTC_ALRMBR_DU_0 (0x1UL << RTC_ALRMBR_DU_Pos) /*!< 0x01000000 */
  14131. #define RTC_ALRMBR_DU_1 (0x2UL << RTC_ALRMBR_DU_Pos) /*!< 0x02000000 */
  14132. #define RTC_ALRMBR_DU_2 (0x4UL << RTC_ALRMBR_DU_Pos) /*!< 0x04000000 */
  14133. #define RTC_ALRMBR_DU_3 (0x8UL << RTC_ALRMBR_DU_Pos) /*!< 0x08000000 */
  14134. #define RTC_ALRMBR_MSK3_Pos (23U)
  14135. #define RTC_ALRMBR_MSK3_Msk (0x1UL << RTC_ALRMBR_MSK3_Pos) /*!< 0x00800000 */
  14136. #define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk
  14137. #define RTC_ALRMBR_PM_Pos (22U)
  14138. #define RTC_ALRMBR_PM_Msk (0x1UL << RTC_ALRMBR_PM_Pos) /*!< 0x00400000 */
  14139. #define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk
  14140. #define RTC_ALRMBR_HT_Pos (20U)
  14141. #define RTC_ALRMBR_HT_Msk (0x3UL << RTC_ALRMBR_HT_Pos) /*!< 0x00300000 */
  14142. #define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk
  14143. #define RTC_ALRMBR_HT_0 (0x1UL << RTC_ALRMBR_HT_Pos) /*!< 0x00100000 */
  14144. #define RTC_ALRMBR_HT_1 (0x2UL << RTC_ALRMBR_HT_Pos) /*!< 0x00200000 */
  14145. #define RTC_ALRMBR_HU_Pos (16U)
  14146. #define RTC_ALRMBR_HU_Msk (0xFUL << RTC_ALRMBR_HU_Pos) /*!< 0x000F0000 */
  14147. #define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk
  14148. #define RTC_ALRMBR_HU_0 (0x1UL << RTC_ALRMBR_HU_Pos) /*!< 0x00010000 */
  14149. #define RTC_ALRMBR_HU_1 (0x2UL << RTC_ALRMBR_HU_Pos) /*!< 0x00020000 */
  14150. #define RTC_ALRMBR_HU_2 (0x4UL << RTC_ALRMBR_HU_Pos) /*!< 0x00040000 */
  14151. #define RTC_ALRMBR_HU_3 (0x8UL << RTC_ALRMBR_HU_Pos) /*!< 0x00080000 */
  14152. #define RTC_ALRMBR_MSK2_Pos (15U)
  14153. #define RTC_ALRMBR_MSK2_Msk (0x1UL << RTC_ALRMBR_MSK2_Pos) /*!< 0x00008000 */
  14154. #define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk
  14155. #define RTC_ALRMBR_MNT_Pos (12U)
  14156. #define RTC_ALRMBR_MNT_Msk (0x7UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00007000 */
  14157. #define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk
  14158. #define RTC_ALRMBR_MNT_0 (0x1UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00001000 */
  14159. #define RTC_ALRMBR_MNT_1 (0x2UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00002000 */
  14160. #define RTC_ALRMBR_MNT_2 (0x4UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00004000 */
  14161. #define RTC_ALRMBR_MNU_Pos (8U)
  14162. #define RTC_ALRMBR_MNU_Msk (0xFUL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000F00 */
  14163. #define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk
  14164. #define RTC_ALRMBR_MNU_0 (0x1UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000100 */
  14165. #define RTC_ALRMBR_MNU_1 (0x2UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000200 */
  14166. #define RTC_ALRMBR_MNU_2 (0x4UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000400 */
  14167. #define RTC_ALRMBR_MNU_3 (0x8UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000800 */
  14168. #define RTC_ALRMBR_MSK1_Pos (7U)
  14169. #define RTC_ALRMBR_MSK1_Msk (0x1UL << RTC_ALRMBR_MSK1_Pos) /*!< 0x00000080 */
  14170. #define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk
  14171. #define RTC_ALRMBR_ST_Pos (4U)
  14172. #define RTC_ALRMBR_ST_Msk (0x7UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000070 */
  14173. #define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk
  14174. #define RTC_ALRMBR_ST_0 (0x1UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000010 */
  14175. #define RTC_ALRMBR_ST_1 (0x2UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000020 */
  14176. #define RTC_ALRMBR_ST_2 (0x4UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000040 */
  14177. #define RTC_ALRMBR_SU_Pos (0U)
  14178. #define RTC_ALRMBR_SU_Msk (0xFUL << RTC_ALRMBR_SU_Pos) /*!< 0x0000000F */
  14179. #define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk
  14180. #define RTC_ALRMBR_SU_0 (0x1UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000001 */
  14181. #define RTC_ALRMBR_SU_1 (0x2UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000002 */
  14182. #define RTC_ALRMBR_SU_2 (0x4UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000004 */
  14183. #define RTC_ALRMBR_SU_3 (0x8UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000008 */
  14184. /******************** Bits definition for RTC_WPR register ******************/
  14185. #define RTC_WPR_KEY_Pos (0U)
  14186. #define RTC_WPR_KEY_Msk (0xFFUL << RTC_WPR_KEY_Pos) /*!< 0x000000FF */
  14187. #define RTC_WPR_KEY RTC_WPR_KEY_Msk
  14188. /******************** Bits definition for RTC_SSR register ******************/
  14189. #define RTC_SSR_SS_Pos (0U)
  14190. #define RTC_SSR_SS_Msk (0xFFFFUL << RTC_SSR_SS_Pos) /*!< 0x0000FFFF */
  14191. #define RTC_SSR_SS RTC_SSR_SS_Msk
  14192. /******************** Bits definition for RTC_SHIFTR register ***************/
  14193. #define RTC_SHIFTR_SUBFS_Pos (0U)
  14194. #define RTC_SHIFTR_SUBFS_Msk (0x7FFFUL << RTC_SHIFTR_SUBFS_Pos) /*!< 0x00007FFF */
  14195. #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk
  14196. #define RTC_SHIFTR_ADD1S_Pos (31U)
  14197. #define RTC_SHIFTR_ADD1S_Msk (0x1UL << RTC_SHIFTR_ADD1S_Pos) /*!< 0x80000000 */
  14198. #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk
  14199. /******************** Bits definition for RTC_TSTR register *****************/
  14200. #define RTC_TSTR_PM_Pos (22U)
  14201. #define RTC_TSTR_PM_Msk (0x1UL << RTC_TSTR_PM_Pos) /*!< 0x00400000 */
  14202. #define RTC_TSTR_PM RTC_TSTR_PM_Msk
  14203. #define RTC_TSTR_HT_Pos (20U)
  14204. #define RTC_TSTR_HT_Msk (0x3UL << RTC_TSTR_HT_Pos) /*!< 0x00300000 */
  14205. #define RTC_TSTR_HT RTC_TSTR_HT_Msk
  14206. #define RTC_TSTR_HT_0 (0x1UL << RTC_TSTR_HT_Pos) /*!< 0x00100000 */
  14207. #define RTC_TSTR_HT_1 (0x2UL << RTC_TSTR_HT_Pos) /*!< 0x00200000 */
  14208. #define RTC_TSTR_HU_Pos (16U)
  14209. #define RTC_TSTR_HU_Msk (0xFUL << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */
  14210. #define RTC_TSTR_HU RTC_TSTR_HU_Msk
  14211. #define RTC_TSTR_HU_0 (0x1UL << RTC_TSTR_HU_Pos) /*!< 0x00010000 */
  14212. #define RTC_TSTR_HU_1 (0x2UL << RTC_TSTR_HU_Pos) /*!< 0x00020000 */
  14213. #define RTC_TSTR_HU_2 (0x4UL << RTC_TSTR_HU_Pos) /*!< 0x00040000 */
  14214. #define RTC_TSTR_HU_3 (0x8UL << RTC_TSTR_HU_Pos) /*!< 0x00080000 */
  14215. #define RTC_TSTR_MNT_Pos (12U)
  14216. #define RTC_TSTR_MNT_Msk (0x7UL << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */
  14217. #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk
  14218. #define RTC_TSTR_MNT_0 (0x1UL << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */
  14219. #define RTC_TSTR_MNT_1 (0x2UL << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */
  14220. #define RTC_TSTR_MNT_2 (0x4UL << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */
  14221. #define RTC_TSTR_MNU_Pos (8U)
  14222. #define RTC_TSTR_MNU_Msk (0xFUL << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */
  14223. #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk
  14224. #define RTC_TSTR_MNU_0 (0x1UL << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */
  14225. #define RTC_TSTR_MNU_1 (0x2UL << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */
  14226. #define RTC_TSTR_MNU_2 (0x4UL << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */
  14227. #define RTC_TSTR_MNU_3 (0x8UL << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */
  14228. #define RTC_TSTR_ST_Pos (4U)
  14229. #define RTC_TSTR_ST_Msk (0x7UL << RTC_TSTR_ST_Pos) /*!< 0x00000070 */
  14230. #define RTC_TSTR_ST RTC_TSTR_ST_Msk
  14231. #define RTC_TSTR_ST_0 (0x1UL << RTC_TSTR_ST_Pos) /*!< 0x00000010 */
  14232. #define RTC_TSTR_ST_1 (0x2UL << RTC_TSTR_ST_Pos) /*!< 0x00000020 */
  14233. #define RTC_TSTR_ST_2 (0x4UL << RTC_TSTR_ST_Pos) /*!< 0x00000040 */
  14234. #define RTC_TSTR_SU_Pos (0U)
  14235. #define RTC_TSTR_SU_Msk (0xFUL << RTC_TSTR_SU_Pos) /*!< 0x0000000F */
  14236. #define RTC_TSTR_SU RTC_TSTR_SU_Msk
  14237. #define RTC_TSTR_SU_0 (0x1UL << RTC_TSTR_SU_Pos) /*!< 0x00000001 */
  14238. #define RTC_TSTR_SU_1 (0x2UL << RTC_TSTR_SU_Pos) /*!< 0x00000002 */
  14239. #define RTC_TSTR_SU_2 (0x4UL << RTC_TSTR_SU_Pos) /*!< 0x00000004 */
  14240. #define RTC_TSTR_SU_3 (0x8UL << RTC_TSTR_SU_Pos) /*!< 0x00000008 */
  14241. /******************** Bits definition for RTC_TSDR register *****************/
  14242. #define RTC_TSDR_WDU_Pos (13U)
  14243. #define RTC_TSDR_WDU_Msk (0x7UL << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */
  14244. #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk
  14245. #define RTC_TSDR_WDU_0 (0x1UL << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */
  14246. #define RTC_TSDR_WDU_1 (0x2UL << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */
  14247. #define RTC_TSDR_WDU_2 (0x4UL << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */
  14248. #define RTC_TSDR_MT_Pos (12U)
  14249. #define RTC_TSDR_MT_Msk (0x1UL << RTC_TSDR_MT_Pos) /*!< 0x00001000 */
  14250. #define RTC_TSDR_MT RTC_TSDR_MT_Msk
  14251. #define RTC_TSDR_MU_Pos (8U)
  14252. #define RTC_TSDR_MU_Msk (0xFUL << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */
  14253. #define RTC_TSDR_MU RTC_TSDR_MU_Msk
  14254. #define RTC_TSDR_MU_0 (0x1UL << RTC_TSDR_MU_Pos) /*!< 0x00000100 */
  14255. #define RTC_TSDR_MU_1 (0x2UL << RTC_TSDR_MU_Pos) /*!< 0x00000200 */
  14256. #define RTC_TSDR_MU_2 (0x4UL << RTC_TSDR_MU_Pos) /*!< 0x00000400 */
  14257. #define RTC_TSDR_MU_3 (0x8UL << RTC_TSDR_MU_Pos) /*!< 0x00000800 */
  14258. #define RTC_TSDR_DT_Pos (4U)
  14259. #define RTC_TSDR_DT_Msk (0x3UL << RTC_TSDR_DT_Pos) /*!< 0x00000030 */
  14260. #define RTC_TSDR_DT RTC_TSDR_DT_Msk
  14261. #define RTC_TSDR_DT_0 (0x1UL << RTC_TSDR_DT_Pos) /*!< 0x00000010 */
  14262. #define RTC_TSDR_DT_1 (0x2UL << RTC_TSDR_DT_Pos) /*!< 0x00000020 */
  14263. #define RTC_TSDR_DU_Pos (0U)
  14264. #define RTC_TSDR_DU_Msk (0xFUL << RTC_TSDR_DU_Pos) /*!< 0x0000000F */
  14265. #define RTC_TSDR_DU RTC_TSDR_DU_Msk
  14266. #define RTC_TSDR_DU_0 (0x1UL << RTC_TSDR_DU_Pos) /*!< 0x00000001 */
  14267. #define RTC_TSDR_DU_1 (0x2UL << RTC_TSDR_DU_Pos) /*!< 0x00000002 */
  14268. #define RTC_TSDR_DU_2 (0x4UL << RTC_TSDR_DU_Pos) /*!< 0x00000004 */
  14269. #define RTC_TSDR_DU_3 (0x8UL << RTC_TSDR_DU_Pos) /*!< 0x00000008 */
  14270. /******************** Bits definition for RTC_TSSSR register ****************/
  14271. #define RTC_TSSSR_SS_Pos (0U)
  14272. #define RTC_TSSSR_SS_Msk (0xFFFFUL << RTC_TSSSR_SS_Pos) /*!< 0x0000FFFF */
  14273. #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk
  14274. /******************** Bits definition for RTC_CALR register *****************/
  14275. #define RTC_CALR_CALP_Pos (15U)
  14276. #define RTC_CALR_CALP_Msk (0x1UL << RTC_CALR_CALP_Pos) /*!< 0x00008000 */
  14277. #define RTC_CALR_CALP RTC_CALR_CALP_Msk
  14278. #define RTC_CALR_CALW8_Pos (14U)
  14279. #define RTC_CALR_CALW8_Msk (0x1UL << RTC_CALR_CALW8_Pos) /*!< 0x00004000 */
  14280. #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk
  14281. #define RTC_CALR_CALW16_Pos (13U)
  14282. #define RTC_CALR_CALW16_Msk (0x1UL << RTC_CALR_CALW16_Pos) /*!< 0x00002000 */
  14283. #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk
  14284. #define RTC_CALR_CALM_Pos (0U)
  14285. #define RTC_CALR_CALM_Msk (0x1FFUL << RTC_CALR_CALM_Pos) /*!< 0x000001FF */
  14286. #define RTC_CALR_CALM RTC_CALR_CALM_Msk
  14287. #define RTC_CALR_CALM_0 (0x001UL << RTC_CALR_CALM_Pos) /*!< 0x00000001 */
  14288. #define RTC_CALR_CALM_1 (0x002UL << RTC_CALR_CALM_Pos) /*!< 0x00000002 */
  14289. #define RTC_CALR_CALM_2 (0x004UL << RTC_CALR_CALM_Pos) /*!< 0x00000004 */
  14290. #define RTC_CALR_CALM_3 (0x008UL << RTC_CALR_CALM_Pos) /*!< 0x00000008 */
  14291. #define RTC_CALR_CALM_4 (0x010UL << RTC_CALR_CALM_Pos) /*!< 0x00000010 */
  14292. #define RTC_CALR_CALM_5 (0x020UL << RTC_CALR_CALM_Pos) /*!< 0x00000020 */
  14293. #define RTC_CALR_CALM_6 (0x040UL << RTC_CALR_CALM_Pos) /*!< 0x00000040 */
  14294. #define RTC_CALR_CALM_7 (0x080UL << RTC_CALR_CALM_Pos) /*!< 0x00000080 */
  14295. #define RTC_CALR_CALM_8 (0x100UL << RTC_CALR_CALM_Pos) /*!< 0x00000100 */
  14296. /******************** Bits definition for RTC_ALRMASSR register *************/
  14297. #define RTC_ALRMASSR_MASKSS_Pos (24U)
  14298. #define RTC_ALRMASSR_MASKSS_Msk (0xFUL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x0F000000 */
  14299. #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk
  14300. #define RTC_ALRMASSR_MASKSS_0 (0x1UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x01000000 */
  14301. #define RTC_ALRMASSR_MASKSS_1 (0x2UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x02000000 */
  14302. #define RTC_ALRMASSR_MASKSS_2 (0x4UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x04000000 */
  14303. #define RTC_ALRMASSR_MASKSS_3 (0x8UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x08000000 */
  14304. #define RTC_ALRMASSR_SS_Pos (0U)
  14305. #define RTC_ALRMASSR_SS_Msk (0x7FFFUL << RTC_ALRMASSR_SS_Pos) /*!< 0x00007FFF */
  14306. #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk
  14307. /******************** Bits definition for RTC_ALRMBSSR register *************/
  14308. #define RTC_ALRMBSSR_MASKSS_Pos (24U)
  14309. #define RTC_ALRMBSSR_MASKSS_Msk (0xFUL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x0F000000 */
  14310. #define RTC_ALRMBSSR_MASKSS RTC_ALRMBSSR_MASKSS_Msk
  14311. #define RTC_ALRMBSSR_MASKSS_0 (0x1UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x01000000 */
  14312. #define RTC_ALRMBSSR_MASKSS_1 (0x2UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x02000000 */
  14313. #define RTC_ALRMBSSR_MASKSS_2 (0x4UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x04000000 */
  14314. #define RTC_ALRMBSSR_MASKSS_3 (0x8UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x08000000 */
  14315. #define RTC_ALRMBSSR_SS_Pos (0U)
  14316. #define RTC_ALRMBSSR_SS_Msk (0x7FFFUL << RTC_ALRMBSSR_SS_Pos) /*!< 0x00007FFF */
  14317. #define RTC_ALRMBSSR_SS RTC_ALRMBSSR_SS_Msk
  14318. /******************** Bits definition for RTC_SR register *******************/
  14319. #define RTC_SR_ITSF_Pos (5U)
  14320. #define RTC_SR_ITSF_Msk (0x1UL << RTC_SR_ITSF_Pos) /*!< 0x00000020 */
  14321. #define RTC_SR_ITSF RTC_SR_ITSF_Msk
  14322. #define RTC_SR_TSOVF_Pos (4U)
  14323. #define RTC_SR_TSOVF_Msk (0x1UL << RTC_SR_TSOVF_Pos) /*!< 0x00000010 */
  14324. #define RTC_SR_TSOVF RTC_SR_TSOVF_Msk
  14325. #define RTC_SR_TSF_Pos (3U)
  14326. #define RTC_SR_TSF_Msk (0x1UL << RTC_SR_TSF_Pos) /*!< 0x00000008 */
  14327. #define RTC_SR_TSF RTC_SR_TSF_Msk
  14328. #define RTC_SR_WUTF_Pos (2U)
  14329. #define RTC_SR_WUTF_Msk (0x1UL << RTC_SR_WUTF_Pos) /*!< 0x00000004 */
  14330. #define RTC_SR_WUTF RTC_SR_WUTF_Msk
  14331. #define RTC_SR_ALRBF_Pos (1U)
  14332. #define RTC_SR_ALRBF_Msk (0x1UL << RTC_SR_ALRBF_Pos) /*!< 0x00000002 */
  14333. #define RTC_SR_ALRBF RTC_SR_ALRBF_Msk
  14334. #define RTC_SR_ALRAF_Pos (0U)
  14335. #define RTC_SR_ALRAF_Msk (0x1UL << RTC_SR_ALRAF_Pos) /*!< 0x00000001 */
  14336. #define RTC_SR_ALRAF RTC_SR_ALRAF_Msk
  14337. /******************** Bits definition for RTC_MISR register *****************/
  14338. #define RTC_MISR_ITSMF_Pos (5U)
  14339. #define RTC_MISR_ITSMF_Msk (0x1UL << RTC_MISR_ITSMF_Pos) /*!< 0x00000020 */
  14340. #define RTC_MISR_ITSMF RTC_MISR_ITSMF_Msk
  14341. #define RTC_MISR_TSOVMF_Pos (4U)
  14342. #define RTC_MISR_TSOVMF_Msk (0x1UL << RTC_MISR_TSOVMF_Pos) /*!< 0x00000010 */
  14343. #define RTC_MISR_TSOVMF RTC_MISR_TSOVMF_Msk
  14344. #define RTC_MISR_TSMF_Pos (3U)
  14345. #define RTC_MISR_TSMF_Msk (0x1UL << RTC_MISR_TSMF_Pos) /*!< 0x00000008 */
  14346. #define RTC_MISR_TSMF RTC_MISR_TSMF_Msk
  14347. #define RTC_MISR_WUTMF_Pos (2U)
  14348. #define RTC_MISR_WUTMF_Msk (0x1UL << RTC_MISR_WUTMF_Pos) /*!< 0x00000004 */
  14349. #define RTC_MISR_WUTMF RTC_MISR_WUTMF_Msk
  14350. #define RTC_MISR_ALRBMF_Pos (1U)
  14351. #define RTC_MISR_ALRBMF_Msk (0x1UL << RTC_MISR_ALRBMF_Pos) /*!< 0x00000002 */
  14352. #define RTC_MISR_ALRBMF RTC_MISR_ALRBMF_Msk
  14353. #define RTC_MISR_ALRAMF_Pos (0U)
  14354. #define RTC_MISR_ALRAMF_Msk (0x1UL << RTC_MISR_ALRAMF_Pos) /*!< 0x00000001 */
  14355. #define RTC_MISR_ALRAMF RTC_MISR_ALRAMF_Msk
  14356. /******************** Bits definition for RTC_SCR register ******************/
  14357. #define RTC_SCR_CITSF_Pos (5U)
  14358. #define RTC_SCR_CITSF_Msk (0x1UL << RTC_SCR_CITSF_Pos) /*!< 0x00000020 */
  14359. #define RTC_SCR_CITSF RTC_SCR_CITSF_Msk
  14360. #define RTC_SCR_CTSOVF_Pos (4U)
  14361. #define RTC_SCR_CTSOVF_Msk (0x1UL << RTC_SCR_CTSOVF_Pos) /*!< 0x00000010 */
  14362. #define RTC_SCR_CTSOVF RTC_SCR_CTSOVF_Msk
  14363. #define RTC_SCR_CTSF_Pos (3U)
  14364. #define RTC_SCR_CTSF_Msk (0x1UL << RTC_SCR_CTSF_Pos) /*!< 0x00000008 */
  14365. #define RTC_SCR_CTSF RTC_SCR_CTSF_Msk
  14366. #define RTC_SCR_CWUTF_Pos (2U)
  14367. #define RTC_SCR_CWUTF_Msk (0x1UL << RTC_SCR_CWUTF_Pos) /*!< 0x00000004 */
  14368. #define RTC_SCR_CWUTF RTC_SCR_CWUTF_Msk
  14369. #define RTC_SCR_CALRBF_Pos (1U)
  14370. #define RTC_SCR_CALRBF_Msk (0x1UL << RTC_SCR_CALRBF_Pos) /*!< 0x00000002 */
  14371. #define RTC_SCR_CALRBF RTC_SCR_CALRBF_Msk
  14372. #define RTC_SCR_CALRAF_Pos (0U)
  14373. #define RTC_SCR_CALRAF_Msk (0x1UL << RTC_SCR_CALRAF_Pos) /*!< 0x00000001 */
  14374. #define RTC_SCR_CALRAF RTC_SCR_CALRAF_Msk
  14375. /******************************************************************************/
  14376. /* */
  14377. /* Tamper and backup register (TAMP) */
  14378. /* */
  14379. /******************************************************************************/
  14380. /******************** Bits definition for TAMP_CR1 register *****************/
  14381. #define TAMP_CR1_TAMP1E_Pos (0U)
  14382. #define TAMP_CR1_TAMP1E_Msk (0x1UL << TAMP_CR1_TAMP1E_Pos) /*!< 0x00000001 */
  14383. #define TAMP_CR1_TAMP1E TAMP_CR1_TAMP1E_Msk
  14384. #define TAMP_CR1_TAMP2E_Pos (1U)
  14385. #define TAMP_CR1_TAMP2E_Msk (0x1UL << TAMP_CR1_TAMP2E_Pos) /*!< 0x00000002 */
  14386. #define TAMP_CR1_TAMP2E TAMP_CR1_TAMP2E_Msk
  14387. #define TAMP_CR1_TAMP3E_Pos (2U)
  14388. #define TAMP_CR1_TAMP3E_Msk (0x1UL << TAMP_CR1_TAMP3E_Pos) /*!< 0x00000004 */
  14389. #define TAMP_CR1_TAMP3E TAMP_CR1_TAMP3E_Msk
  14390. #define TAMP_CR1_ITAMP1E_Pos (16U)
  14391. #define TAMP_CR1_ITAMP1E_Msk (0x1UL << TAMP_CR1_ITAMP1E_Pos) /*!< 0x00010000 */
  14392. #define TAMP_CR1_ITAMP1E TAMP_CR1_ITAMP1E_Msk
  14393. #define TAMP_CR1_ITAMP2E_Pos (17U)
  14394. #define TAMP_CR1_ITAMP2E_Msk (0x1UL << TAMP_CR1_ITAMP2E_Pos) /*!< 0x00020000 */
  14395. #define TAMP_CR1_ITAMP2E TAMP_CR1_ITAMP2E_Msk
  14396. #define TAMP_CR1_ITAMP3E_Pos (18U)
  14397. #define TAMP_CR1_ITAMP3E_Msk (0x1UL << TAMP_CR1_ITAMP3E_Pos) /*!< 0x00040000 */
  14398. #define TAMP_CR1_ITAMP3E TAMP_CR1_ITAMP3E_Msk
  14399. #define TAMP_CR1_ITAMP4E_Pos (19U)
  14400. #define TAMP_CR1_ITAMP4E_Msk (0x1UL << TAMP_CR1_ITAMP4E_Pos) /*!< 0x00080000 */
  14401. #define TAMP_CR1_ITAMP4E TAMP_CR1_ITAMP4E_Msk
  14402. #define TAMP_CR1_ITAMP5E_Pos (20U)
  14403. #define TAMP_CR1_ITAMP5E_Msk (0x1UL << TAMP_CR1_ITAMP5E_Pos) /*!< 0x00100000 */
  14404. #define TAMP_CR1_ITAMP5E TAMP_CR1_ITAMP5E_Msk
  14405. #define TAMP_CR1_ITAMP6E_Pos (21U)
  14406. #define TAMP_CR1_ITAMP6E_Msk (0x1UL << TAMP_CR1_ITAMP6E_Pos) /*!< 0x00200000 */
  14407. #define TAMP_CR1_ITAMP6E TAMP_CR1_ITAMP6E_Msk
  14408. #define TAMP_CR1_ITAMP8E_Pos (23U)
  14409. #define TAMP_CR1_ITAMP8E_Msk (0x1UL << TAMP_CR1_ITAMP8E_Pos) /*!< 0x00800000 */
  14410. #define TAMP_CR1_ITAMP8E TAMP_CR1_ITAMP8E_Msk
  14411. /******************** Bits definition for TAMP_CR2 register *****************/
  14412. #define TAMP_CR2_TAMP1NOERASE_Pos (0U)
  14413. #define TAMP_CR2_TAMP1NOERASE_Msk (0x1UL << TAMP_CR2_TAMP1NOERASE_Pos) /*!< 0x00000001 */
  14414. #define TAMP_CR2_TAMP1NOERASE TAMP_CR2_TAMP1NOERASE_Msk
  14415. #define TAMP_CR2_TAMP2NOERASE_Pos (1U)
  14416. #define TAMP_CR2_TAMP2NOERASE_Msk (0x1UL << TAMP_CR2_TAMP2NOERASE_Pos) /*!< 0x00000002 */
  14417. #define TAMP_CR2_TAMP2NOERASE TAMP_CR2_TAMP2NOERASE_Msk
  14418. #define TAMP_CR2_TAMP3NOERASE_Pos (2U)
  14419. #define TAMP_CR2_TAMP3NOERASE_Msk (0x1UL << TAMP_CR2_TAMP3NOERASE_Pos) /*!< 0x00000004 */
  14420. #define TAMP_CR2_TAMP3NOERASE TAMP_CR2_TAMP3NOERASE_Msk
  14421. #define TAMP_CR2_TAMP1MSK_Pos (16U)
  14422. #define TAMP_CR2_TAMP1MSK_Msk (0x1UL << TAMP_CR2_TAMP1MSK_Pos) /*!< 0x00010000 */
  14423. #define TAMP_CR2_TAMP1MSK TAMP_CR2_TAMP1MSK_Msk
  14424. #define TAMP_CR2_TAMP2MSK_Pos (17U)
  14425. #define TAMP_CR2_TAMP2MSK_Msk (0x1UL << TAMP_CR2_TAMP2MSK_Pos) /*!< 0x00020000 */
  14426. #define TAMP_CR2_TAMP2MSK TAMP_CR2_TAMP2MSK_Msk
  14427. #define TAMP_CR2_TAMP3MSK_Pos (18U)
  14428. #define TAMP_CR2_TAMP3MSK_Msk (0x1UL << TAMP_CR2_TAMP3MSK_Pos) /*!< 0x00040000 */
  14429. #define TAMP_CR2_TAMP3MSK TAMP_CR2_TAMP3MSK_Msk
  14430. #define TAMP_CR2_TAMP1TRG_Pos (24U)
  14431. #define TAMP_CR2_TAMP1TRG_Msk (0x1UL << TAMP_CR2_TAMP1TRG_Pos) /*!< 0x01000000 */
  14432. #define TAMP_CR2_TAMP1TRG TAMP_CR2_TAMP1TRG_Msk
  14433. #define TAMP_CR2_TAMP2TRG_Pos (25U)
  14434. #define TAMP_CR2_TAMP2TRG_Msk (0x1UL << TAMP_CR2_TAMP2TRG_Pos) /*!< 0x02000000 */
  14435. #define TAMP_CR2_TAMP2TRG TAMP_CR2_TAMP2TRG_Msk
  14436. #define TAMP_CR2_TAMP3TRG_Pos (26U)
  14437. #define TAMP_CR2_TAMP3TRG_Msk (0x1UL << TAMP_CR2_TAMP3TRG_Pos) /*!< 0x04000000 */
  14438. #define TAMP_CR2_TAMP3TRG TAMP_CR2_TAMP3TRG_Msk
  14439. /******************** Bits definition for TAMP_FLTCR register ***************/
  14440. #define TAMP_FLTCR_TAMPFREQ_Pos (0U)
  14441. #define TAMP_FLTCR_TAMPFREQ_Msk (0x7UL << TAMP_FLTCR_TAMPFREQ_Pos) /*!< 0x00000007 */
  14442. #define TAMP_FLTCR_TAMPFREQ TAMP_FLTCR_TAMPFREQ_Msk
  14443. #define TAMP_FLTCR_TAMPFREQ_0 (0x1UL << TAMP_FLTCR_TAMPFREQ_Pos) /*!< 0x00000001 */
  14444. #define TAMP_FLTCR_TAMPFREQ_1 (0x2UL << TAMP_FLTCR_TAMPFREQ_Pos) /*!< 0x00000002 */
  14445. #define TAMP_FLTCR_TAMPFREQ_2 (0x4UL << TAMP_FLTCR_TAMPFREQ_Pos) /*!< 0x00000004 */
  14446. #define TAMP_FLTCR_TAMPFLT_Pos (3U)
  14447. #define TAMP_FLTCR_TAMPFLT_Msk (0x3UL << TAMP_FLTCR_TAMPFLT_Pos) /*!< 0x00000018 */
  14448. #define TAMP_FLTCR_TAMPFLT TAMP_FLTCR_TAMPFLT_Msk
  14449. #define TAMP_FLTCR_TAMPFLT_0 (0x1UL << TAMP_FLTCR_TAMPFLT_Pos) /*!< 0x00000008 */
  14450. #define TAMP_FLTCR_TAMPFLT_1 (0x2UL << TAMP_FLTCR_TAMPFLT_Pos) /*!< 0x00000010 */
  14451. #define TAMP_FLTCR_TAMPPRCH_Pos (5U)
  14452. #define TAMP_FLTCR_TAMPPRCH_Msk (0x3UL << TAMP_FLTCR_TAMPPRCH_Pos) /*!< 0x00000060 */
  14453. #define TAMP_FLTCR_TAMPPRCH TAMP_FLTCR_TAMPPRCH_Msk
  14454. #define TAMP_FLTCR_TAMPPRCH_0 (0x1UL << TAMP_FLTCR_TAMPPRCH_Pos) /*!< 0x00000020 */
  14455. #define TAMP_FLTCR_TAMPPRCH_1 (0x2UL << TAMP_FLTCR_TAMPPRCH_Pos) /*!< 0x00000040 */
  14456. #define TAMP_FLTCR_TAMPPUDIS_Pos (7U)
  14457. #define TAMP_FLTCR_TAMPPUDIS_Msk (0x1UL << TAMP_FLTCR_TAMPPUDIS_Pos) /*!< 0x00000080 */
  14458. #define TAMP_FLTCR_TAMPPUDIS TAMP_FLTCR_TAMPPUDIS_Msk
  14459. /******************* Bits definition for TAMP_ATCR1 register ****************/
  14460. #define TAMP_ATCR1_TAMP1AM_Pos (0U)
  14461. #define TAMP_ATCR1_TAMP1AM_Msk (0x1UL << TAMP_ATCR1_TAMP1AM_Pos) /*!< 0x00000001 */
  14462. #define TAMP_ATCR1_TAMP1AM TAMP_ATCR1_TAMP1AM_Msk
  14463. #define TAMP_ATCR1_TAMP2AM_Pos (1U)
  14464. #define TAMP_ATCR1_TAMP2AM_Msk (0x1UL << TAMP_ATCR1_TAMP2AM_Pos) /*!< 0x00000002 */
  14465. #define TAMP_ATCR1_TAMP2AM TAMP_ATCR1_TAMP2AM_Msk
  14466. #define TAMP_ATCR1_TAMP3AM_Pos (2U)
  14467. #define TAMP_ATCR1_TAMP3AM_Msk (0x1UL << TAMP_ATCR1_TAMP3AM_Pos) /*!< 0x00000004 */
  14468. #define TAMP_ATCR1_TAMP3AM TAMP_ATCR1_TAMP3AM_Msk
  14469. #define TAMP_ATCR1_ATOSEL1_Pos (8U)
  14470. #define TAMP_ATCR1_ATOSEL1_Msk (0x3UL << TAMP_ATCR1_ATOSEL1_Pos) /*!< 0x00000300 */
  14471. #define TAMP_ATCR1_ATOSEL1 TAMP_ATCR1_ATOSEL1_Msk
  14472. #define TAMP_ATCR1_ATOSEL1_0 (0x1UL << TAMP_ATCR1_ATOSEL1_Pos) /*!< 0x00000100 */
  14473. #define TAMP_ATCR1_ATOSEL1_1 (0x2UL << TAMP_ATCR1_ATOSEL1_Pos) /*!< 0x00000200 */
  14474. #define TAMP_ATCR1_ATOSEL2_Pos (10U)
  14475. #define TAMP_ATCR1_ATOSEL2_Msk (0x3UL << TAMP_ATCR1_ATOSEL2_Pos) /*!< 0x00000C00 */
  14476. #define TAMP_ATCR1_ATOSEL2 TAMP_ATCR1_ATOSEL2_Msk
  14477. #define TAMP_ATCR1_ATOSEL2_0 (0x1UL << TAMP_ATCR1_ATOSEL2_Pos) /*!< 0x00000400 */
  14478. #define TAMP_ATCR1_ATOSEL2_1 (0x2UL << TAMP_ATCR1_ATOSEL2_Pos) /*!< 0x00000800 */
  14479. #define TAMP_ATCR1_ATOSEL3_Pos (12U)
  14480. #define TAMP_ATCR1_ATOSEL3_Msk (0x3UL << TAMP_ATCR1_ATOSEL3_Pos) /*!< 0x00003000 */
  14481. #define TAMP_ATCR1_ATOSEL3 TAMP_ATCR1_ATOSEL3_Msk
  14482. #define TAMP_ATCR1_ATOSEL3_0 (0x1UL << TAMP_ATCR1_ATOSEL3_Pos) /*!< 0x00001000 */
  14483. #define TAMP_ATCR1_ATOSEL3_1 (0x2UL << TAMP_ATCR1_ATOSEL3_Pos) /*!< 0x00002000 */
  14484. #define TAMP_ATCR1_ATOSEL4_Pos (14U)
  14485. #define TAMP_ATCR1_ATOSEL4_Msk (0x3UL << TAMP_ATCR1_ATOSEL4_Pos) /*!< 0x0000C000 */
  14486. #define TAMP_ATCR1_ATOSEL4 TAMP_ATCR1_ATOSEL4_Msk
  14487. #define TAMP_ATCR1_ATOSEL4_0 (0x1UL << TAMP_ATCR1_ATOSEL4_Pos) /*!< 0x00004000 */
  14488. #define TAMP_ATCR1_ATOSEL4_1 (0x2UL << TAMP_ATCR1_ATOSEL4_Pos) /*!< 0x00008000 */
  14489. #define TAMP_ATCR1_ATCKSEL_Pos (16U)
  14490. #define TAMP_ATCR1_ATCKSEL_Msk (0x7UL << TAMP_ATCR1_ATCKSEL_Pos) /*!< 0x00070000 */
  14491. #define TAMP_ATCR1_ATCKSEL TAMP_ATCR1_ATCKSEL_Msk
  14492. #define TAMP_ATCR1_ATCKSEL_0 (0x1UL << TAMP_ATCR1_ATCKSEL_Pos) /*!< 0x00010000 */
  14493. #define TAMP_ATCR1_ATCKSEL_1 (0x2UL << TAMP_ATCR1_ATCKSEL_Pos) /*!< 0x00020000 */
  14494. #define TAMP_ATCR1_ATCKSEL_2 (0x4UL << TAMP_ATCR1_ATCKSEL_Pos) /*!< 0x00040000 */
  14495. #define TAMP_ATCR1_ATPER_Pos (24U)
  14496. #define TAMP_ATCR1_ATPER_Msk (0x7UL << TAMP_ATCR1_ATPER_Pos) /*!< 0x07000000 */
  14497. #define TAMP_ATCR1_ATPER TAMP_ATCR1_ATPER_Msk
  14498. #define TAMP_ATCR1_ATOSHARE_Pos (30U)
  14499. #define TAMP_ATCR1_ATOSHARE_Msk (0x1UL << TAMP_ATCR1_ATOSHARE_Pos) /*!< 0x40000000 */
  14500. #define TAMP_ATCR1_ATOSHARE TAMP_ATCR1_ATOSHARE_Msk
  14501. #define TAMP_ATCR1_FLTEN_Pos (31U)
  14502. #define TAMP_ATCR1_FLTEN_Msk (0x1UL << TAMP_ATCR1_FLTEN_Pos) /*!< 0x80000000 */
  14503. #define TAMP_ATCR1_FLTEN TAMP_ATCR1_FLTEN_Msk
  14504. /******************** Bits definition for TAMP_ATSEEDR register *************/
  14505. #define TAMP_ATSEEDR_SEED_Pos (0U)
  14506. #define TAMP_ATSEEDR_SEED_Msk (0xFFFFFFFFUL << TAMP_ATSEEDR_SEED_Pos) /*!< 0xFFFFFFFF */
  14507. #define TAMP_ATSEEDR_SEED TAMP_ATSEEDR_SEED_Msk
  14508. /******************** Bits definition for TAMP_ATOR register ****************/
  14509. #define TAMP_ATOR_PRNG_Pos (0U)
  14510. #define TAMP_ATOR_PRNG_Msk (0x000000FFUL << TAMP_ATOR_PRNG_Pos) /*!< 0x000000FF */
  14511. #define TAMP_ATOR_PRNG TAMP_ATOR_PRNG_Msk
  14512. #define TAMP_ATOR_SEEDF_Pos (14U)
  14513. #define TAMP_ATOR_SEEDF_Msk (0x01UL << TAMP_ATOR_SEEDF_Pos) /*!< 0x00004000 */
  14514. #define TAMP_ATOR_SEEDF TAMP_ATOR_SEEDF_Msk
  14515. #define TAMP_ATOR_INITS_Pos (15U)
  14516. #define TAMP_ATOR_INITS_Msk (0x01UL << TAMP_ATOR_INITS_Pos) /*!< 0x00008000 */
  14517. #define TAMP_ATOR_INITS TAMP_ATOR_INITS_Msk
  14518. /******************** Bits definition for TAMP_IER register *****************/
  14519. #define TAMP_IER_TAMP1IE_Pos (0U)
  14520. #define TAMP_IER_TAMP1IE_Msk (0x1UL << TAMP_IER_TAMP1IE_Pos) /*!< 0x00000001 */
  14521. #define TAMP_IER_TAMP1IE TAMP_IER_TAMP1IE_Msk
  14522. #define TAMP_IER_TAMP2IE_Pos (1U)
  14523. #define TAMP_IER_TAMP2IE_Msk (0x1UL << TAMP_IER_TAMP2IE_Pos) /*!< 0x00000002 */
  14524. #define TAMP_IER_TAMP2IE TAMP_IER_TAMP2IE_Msk
  14525. #define TAMP_IER_TAMP3IE_Pos (2U)
  14526. #define TAMP_IER_TAMP3IE_Msk (0x1UL << TAMP_IER_TAMP3IE_Pos) /*!< 0x00000004 */
  14527. #define TAMP_IER_TAMP3IE TAMP_IER_TAMP3IE_Msk
  14528. #define TAMP_IER_ITAMP1IE_Pos (16U)
  14529. #define TAMP_IER_ITAMP1IE_Msk (0x1UL << TAMP_IER_ITAMP1IE_Pos) /*!< 0x00010000 */
  14530. #define TAMP_IER_ITAMP1IE TAMP_IER_ITAMP1IE_Msk
  14531. #define TAMP_IER_ITAMP2IE_Pos (17U)
  14532. #define TAMP_IER_ITAMP2IE_Msk (0x1UL << TAMP_IER_ITAMP2IE_Pos) /*!< 0x00020000 */
  14533. #define TAMP_IER_ITAMP2IE TAMP_IER_ITAMP2IE_Msk
  14534. #define TAMP_IER_ITAMP3IE_Pos (18U)
  14535. #define TAMP_IER_ITAMP3IE_Msk (0x1UL << TAMP_IER_ITAMP3IE_Pos) /*!< 0x00040000 */
  14536. #define TAMP_IER_ITAMP3IE TAMP_IER_ITAMP3IE_Msk
  14537. #define TAMP_IER_ITAMP4IE_Pos (19U)
  14538. #define TAMP_IER_ITAMP4IE_Msk (0x1UL << TAMP_IER_ITAMP4IE_Pos) /*!< 0x00080000 */
  14539. #define TAMP_IER_ITAMP4IE TAMP_IER_ITAMP4IE_Msk
  14540. #define TAMP_IER_ITAMP5IE_Pos (20U)
  14541. #define TAMP_IER_ITAMP5IE_Msk (0x1UL << TAMP_IER_ITAMP5IE_Pos) /*!< 0x00100000 */
  14542. #define TAMP_IER_ITAMP5IE TAMP_IER_ITAMP5IE_Msk
  14543. #define TAMP_IER_ITAMP6IE_Pos (21U)
  14544. #define TAMP_IER_ITAMP6IE_Msk (0x1UL << TAMP_IER_ITAMP6IE_Pos) /*!< 0x00200000 */
  14545. #define TAMP_IER_ITAMP6IE TAMP_IER_ITAMP6IE_Msk
  14546. #define TAMP_IER_ITAMP8IE_Pos (23U)
  14547. #define TAMP_IER_ITAMP8IE_Msk (0x1UL << TAMP_IER_ITAMP8IE_Pos) /*!< 0x00800000 */
  14548. #define TAMP_IER_ITAMP8IE TAMP_IER_ITAMP8IE_Msk
  14549. /******************** Bits definition for TAMP_SR register *****************/
  14550. #define TAMP_SR_TAMP1F_Pos (0U)
  14551. #define TAMP_SR_TAMP1F_Msk (0x1UL << TAMP_SR_TAMP1F_Pos) /*!< 0x00000001 */
  14552. #define TAMP_SR_TAMP1F TAMP_SR_TAMP1F_Msk
  14553. #define TAMP_SR_TAMP2F_Pos (1U)
  14554. #define TAMP_SR_TAMP2F_Msk (0x1UL << TAMP_SR_TAMP2F_Pos) /*!< 0x00000002 */
  14555. #define TAMP_SR_TAMP2F TAMP_SR_TAMP2F_Msk
  14556. #define TAMP_SR_TAMP3F_Pos (2U)
  14557. #define TAMP_SR_TAMP3F_Msk (0x1UL << TAMP_SR_TAMP3F_Pos) /*!< 0x00000004 */
  14558. #define TAMP_SR_TAMP3F TAMP_SR_TAMP3F_Msk
  14559. #define TAMP_SR_ITAMP1F_Pos (16U)
  14560. #define TAMP_SR_ITAMP1F_Msk (0x1UL << TAMP_SR_ITAMP1F_Pos) /*!< 0x00010000 */
  14561. #define TAMP_SR_ITAMP1F TAMP_SR_ITAMP1F_Msk
  14562. #define TAMP_SR_ITAMP2F_Pos (17U)
  14563. #define TAMP_SR_ITAMP2F_Msk (0x1UL << TAMP_SR_ITAMP2F_Pos) /*!< 0x00020000 */
  14564. #define TAMP_SR_ITAMP2F TAMP_SR_ITAMP2F_Msk
  14565. #define TAMP_SR_ITAMP3F_Pos (18U)
  14566. #define TAMP_SR_ITAMP3F_Msk (0x1UL << TAMP_SR_ITAMP3F_Pos) /*!< 0x00040000 */
  14567. #define TAMP_SR_ITAMP3F TAMP_SR_ITAMP3F_Msk
  14568. #define TAMP_SR_ITAMP4F_Pos (19U)
  14569. #define TAMP_SR_ITAMP4F_Msk (0x1UL << TAMP_SR_ITAMP4F_Pos) /*!< 0x00080000 */
  14570. #define TAMP_SR_ITAMP4F TAMP_SR_ITAMP4F_Msk
  14571. #define TAMP_SR_ITAMP5F_Pos (20U)
  14572. #define TAMP_SR_ITAMP5F_Msk (0x1UL << TAMP_SR_ITAMP5F_Pos) /*!< 0x00100000 */
  14573. #define TAMP_SR_ITAMP5F TAMP_SR_ITAMP5F_Msk
  14574. #define TAMP_SR_ITAMP6F_Pos (21U)
  14575. #define TAMP_SR_ITAMP6F_Msk (0x1UL << TAMP_SR_ITAMP6F_Pos) /*!< 0x00200000 */
  14576. #define TAMP_SR_ITAMP6F TAMP_SR_ITAMP6F_Msk
  14577. #define TAMP_SR_ITAMP8F_Pos (23U)
  14578. #define TAMP_SR_ITAMP8F_Msk (0x1UL << TAMP_SR_ITAMP8F_Pos) /*!< 0x00800000 */
  14579. #define TAMP_SR_ITAMP8F TAMP_SR_ITAMP8F_Msk
  14580. /******************** Bits definition for TAMP_MISR register ************ *****/
  14581. #define TAMP_MISR_TAMP1MF_Pos (0U)
  14582. #define TAMP_MISR_TAMP1MF_Msk (0x1UL << TAMP_MISR_TAMP1MF_Pos) /*!< 0x00000001 */
  14583. #define TAMP_MISR_TAMP1MF TAMP_MISR_TAMP1MF_Msk
  14584. #define TAMP_MISR_TAMP2MF_Pos (1U)
  14585. #define TAMP_MISR_TAMP2MF_Msk (0x1UL << TAMP_MISR_TAMP2MF_Pos) /*!< 0x00000002 */
  14586. #define TAMP_MISR_TAMP2MF TAMP_MISR_TAMP2MF_Msk
  14587. #define TAMP_MISR_TAMP3MF_Pos (2U)
  14588. #define TAMP_MISR_TAMP3MF_Msk (0x1UL << TAMP_MISR_TAMP3MF_Pos) /*!< 0x00000004 */
  14589. #define TAMP_MISR_TAMP3MF TAMP_MISR_TAMP3MF_Msk
  14590. #define TAMP_MISR_ITAMP1MF_Pos (16U)
  14591. #define TAMP_MISR_ITAMP1MF_Msk (0x1UL << TAMP_MISR_ITAMP1MF_Pos) /*!< 0x00010000 */
  14592. #define TAMP_MISR_ITAMP1MF TAMP_MISR_ITAMP1MF_Msk
  14593. #define TAMP_MISR_ITAMP2MF_Pos (17U)
  14594. #define TAMP_MISR_ITAMP2MF_Msk (0x1UL << TAMP_MISR_ITAMP2MF_Pos) /*!< 0x00020000 */
  14595. #define TAMP_MISR_ITAMP2MF TAMP_MISR_ITAMP2MF_Msk
  14596. #define TAMP_MISR_ITAMP3MF_Pos (18U)
  14597. #define TAMP_MISR_ITAMP3MF_Msk (0x1UL << TAMP_MISR_ITAMP3MF_Pos) /*!< 0x00040000 */
  14598. #define TAMP_MISR_ITAMP3MF TAMP_MISR_ITAMP3MF_Msk
  14599. #define TAMP_MISR_ITAMP4MF_Pos (19U)
  14600. #define TAMP_MISR_ITAMP4MF_Msk (0x1UL << TAMP_MISR_ITAMP4MF_Pos) /*!< 0x00080000 */
  14601. #define TAMP_MISR_ITAMP4MF TAMP_MISR_ITAMP4MF_Msk
  14602. #define TAMP_MISR_ITAMP5MF_Pos (20U)
  14603. #define TAMP_MISR_ITAMP5MF_Msk (0x1UL << TAMP_MISR_ITAMP5MF_Pos) /*!< 0x00100000 */
  14604. #define TAMP_MISR_ITAMP5MF TAMP_MISR_ITAMP5MF_Msk
  14605. #define TAMP_MISR_ITAMP6MF_Pos (21U)
  14606. #define TAMP_MISR_ITAMP6MF_Msk (0x1UL << TAMP_MISR_ITAMP6MF_Pos) /*!< 0x00200000 */
  14607. #define TAMP_MISR_ITAMP6MF TAMP_MISR_ITAMP6MF_Msk
  14608. #define TAMP_MISR_ITAMP8MF_Pos (23U)
  14609. #define TAMP_MISR_ITAMP8MF_Msk (0x1UL << TAMP_MISR_ITAMP8MF_Pos) /*!< 0x00800000 */
  14610. #define TAMP_MISR_ITAMP8MF TAMP_MISR_ITAMP8MF_Msk
  14611. /******************** Bits definition for TAMP_SCR register *****************/
  14612. #define TAMP_SCR_CTAMP1F_Pos (0U)
  14613. #define TAMP_SCR_CTAMP1F_Msk (0x1UL << TAMP_SCR_CTAMP1F_Pos) /*!< 0x00000001 */
  14614. #define TAMP_SCR_CTAMP1F TAMP_SCR_CTAMP1F_Msk
  14615. #define TAMP_SCR_CTAMP2F_Pos (1U)
  14616. #define TAMP_SCR_CTAMP2F_Msk (0x1UL << TAMP_SCR_CTAMP2F_Pos) /*!< 0x00000002 */
  14617. #define TAMP_SCR_CTAMP2F TAMP_SCR_CTAMP2F_Msk
  14618. #define TAMP_SCR_CTAMP3F_Pos (2U)
  14619. #define TAMP_SCR_CTAMP3F_Msk (0x1UL << TAMP_SCR_CTAMP3F_Pos) /*!< 0x00000004 */
  14620. #define TAMP_SCR_CTAMP3F TAMP_SCR_CTAMP3F_Msk
  14621. #define TAMP_SCR_CITAMP1F_Pos (16U)
  14622. #define TAMP_SCR_CITAMP1F_Msk (0x1UL << TAMP_SCR_CITAMP1F_Pos) /*!< 0x00010000 */
  14623. #define TAMP_SCR_CITAMP1F TAMP_SCR_CITAMP1F_Msk
  14624. #define TAMP_SCR_CITAMP2F_Pos (17U)
  14625. #define TAMP_SCR_CITAMP2F_Msk (0x1UL << TAMP_SCR_CITAMP2F_Pos) /*!< 0x00020000 */
  14626. #define TAMP_SCR_CITAMP2F TAMP_SCR_CITAMP2F_Msk
  14627. #define TAMP_SCR_CITAMP3F_Pos (18U)
  14628. #define TAMP_SCR_CITAMP3F_Msk (0x1UL << TAMP_SCR_CITAMP3F_Pos) /*!< 0x00040000 */
  14629. #define TAMP_SCR_CITAMP3F TAMP_SCR_CITAMP3F_Msk
  14630. #define TAMP_SCR_CITAMP4F_Pos (19U)
  14631. #define TAMP_SCR_CITAMP4F_Msk (0x1UL << TAMP_SCR_CITAMP4F_Pos) /*!< 0x00080000 */
  14632. #define TAMP_SCR_CITAMP4F TAMP_SCR_CITAMP4F_Msk
  14633. #define TAMP_SCR_CITAMP5F_Pos (20U)
  14634. #define TAMP_SCR_CITAMP5F_Msk (0x1UL << TAMP_SCR_CITAMP5F_Pos) /*!< 0x00100000 */
  14635. #define TAMP_SCR_CITAMP5F TAMP_SCR_CITAMP5F_Msk
  14636. #define TAMP_SCR_CITAMP6F_Pos (21U)
  14637. #define TAMP_SCR_CITAMP6F_Msk (0x1UL << TAMP_SCR_CITAMP6F_Pos) /*!< 0x00200000 */
  14638. #define TAMP_SCR_CITAMP6F TAMP_SCR_CITAMP6F_Msk
  14639. #define TAMP_SCR_CITAMP8F_Pos (23U)
  14640. #define TAMP_SCR_CITAMP8F_Msk (0x1UL << TAMP_SCR_CITAMP8F_Pos) /*!< 0x00800000 */
  14641. #define TAMP_SCR_CITAMP8F TAMP_SCR_CITAMP8F_Msk
  14642. /******************** Bits definition for TAMP_COUNTR register **************/
  14643. #define TAMP_COUNTR_Pos (16U)
  14644. #define TAMP_COUNTR_Msk (0xFFFFUL << TAMP_COUNTR_Pos) /*!< 0xFFFF0000 */
  14645. #define TAMP_COUNTR TAMP_COUNTR_Msk
  14646. /******************** Bits definition for TAMP_OR register ******************/
  14647. #define TAMP_OR_OUT3_RMP_Pos (0U)
  14648. #define TAMP_OR_OUT3_RMP_Msk (0x1UL << TAMP_OR_OUT3_RMP_Pos) /*!< 0x00000001 */
  14649. #define TAMP_OR_OUT3_RMP TAMP_OR_OUT3_RMP_Msk
  14650. /******************** Bits definition for TAMP_BKP0R register ***************/
  14651. #define TAMP_BKP0R_Pos (0U)
  14652. #define TAMP_BKP0R_Msk (0xFFFFFFFFUL << TAMP_BKP0R_Pos) /*!< 0xFFFFFFFF */
  14653. #define TAMP_BKP0R TAMP_BKP0R_Msk
  14654. /******************** Bits definition for TAMP_BKP1R register ****************/
  14655. #define TAMP_BKP1R_Pos (0U)
  14656. #define TAMP_BKP1R_Msk (0xFFFFFFFFUL << TAMP_BKP1R_Pos) /*!< 0xFFFFFFFF */
  14657. #define TAMP_BKP1R TAMP_BKP1R_Msk
  14658. /******************** Bits definition for TAMP_BKP2R register ****************/
  14659. #define TAMP_BKP2R_Pos (0U)
  14660. #define TAMP_BKP2R_Msk (0xFFFFFFFFUL << TAMP_BKP2R_Pos) /*!< 0xFFFFFFFF */
  14661. #define TAMP_BKP2R TAMP_BKP2R_Msk
  14662. /******************** Bits definition for TAMP_BKP3R register ****************/
  14663. #define TAMP_BKP3R_Pos (0U)
  14664. #define TAMP_BKP3R_Msk (0xFFFFFFFFUL << TAMP_BKP3R_Pos) /*!< 0xFFFFFFFF */
  14665. #define TAMP_BKP3R TAMP_BKP3R_Msk
  14666. /******************** Bits definition for TAMP_BKP4R register ****************/
  14667. #define TAMP_BKP4R_Pos (0U)
  14668. #define TAMP_BKP4R_Msk (0xFFFFFFFFUL << TAMP_BKP4R_Pos) /*!< 0xFFFFFFFF */
  14669. #define TAMP_BKP4R TAMP_BKP4R_Msk
  14670. /******************** Bits definition for TAMP_BKP5R register ****************/
  14671. #define TAMP_BKP5R_Pos (0U)
  14672. #define TAMP_BKP5R_Msk (0xFFFFFFFFUL << TAMP_BKP5R_Pos) /*!< 0xFFFFFFFF */
  14673. #define TAMP_BKP5R TAMP_BKP5R_Msk
  14674. /******************** Bits definition for TAMP_BKP6R register ****************/
  14675. #define TAMP_BKP6R_Pos (0U)
  14676. #define TAMP_BKP6R_Msk (0xFFFFFFFFUL << TAMP_BKP6R_Pos) /*!< 0xFFFFFFFF */
  14677. #define TAMP_BKP6R TAMP_BKP6R_Msk
  14678. /******************** Bits definition for TAMP_BKP7R register ****************/
  14679. #define TAMP_BKP7R_Pos (0U)
  14680. #define TAMP_BKP7R_Msk (0xFFFFFFFFUL << TAMP_BKP7R_Pos) /*!< 0xFFFFFFFF */
  14681. #define TAMP_BKP7R TAMP_BKP7R_Msk
  14682. /******************** Bits definition for TAMP_BKP8R register ****************/
  14683. #define TAMP_BKP8R_Pos (0U)
  14684. #define TAMP_BKP8R_Msk (0xFFFFFFFFUL << TAMP_BKP8R_Pos) /*!< 0xFFFFFFFF */
  14685. #define TAMP_BKP8R TAMP_BKP8R_Msk
  14686. /******************** Bits definition for TAMP_BKP9R register ****************/
  14687. #define TAMP_BKP9R_Pos (0U)
  14688. #define TAMP_BKP9R_Msk (0xFFFFFFFFUL << TAMP_BKP9R_Pos) /*!< 0xFFFFFFFF */
  14689. #define TAMP_BKP9R TAMP_BKP9R_Msk
  14690. /******************** Bits definition for TAMP_BKP10R register ***************/
  14691. #define TAMP_BKP10R_Pos (0U)
  14692. #define TAMP_BKP10R_Msk (0xFFFFFFFFUL << TAMP_BKP10R_Pos) /*!< 0xFFFFFFFF */
  14693. #define TAMP_BKP10R TAMP_BKP10R_Msk
  14694. /******************** Bits definition for TAMP_BKP11R register ***************/
  14695. #define TAMP_BKP11R_Pos (0U)
  14696. #define TAMP_BKP11R_Msk (0xFFFFFFFFUL << TAMP_BKP11R_Pos) /*!< 0xFFFFFFFF */
  14697. #define TAMP_BKP11R TAMP_BKP11R_Msk
  14698. /******************** Bits definition for TAMP_BKP12R register ***************/
  14699. #define TAMP_BKP12R_Pos (0U)
  14700. #define TAMP_BKP12R_Msk (0xFFFFFFFFUL << TAMP_BKP12R_Pos) /*!< 0xFFFFFFFF */
  14701. #define TAMP_BKP12R TAMP_BKP12R_Msk
  14702. /******************** Bits definition for TAMP_BKP13R register ***************/
  14703. #define TAMP_BKP13R_Pos (0U)
  14704. #define TAMP_BKP13R_Msk (0xFFFFFFFFUL << TAMP_BKP13R_Pos) /*!< 0xFFFFFFFF */
  14705. #define TAMP_BKP13R TAMP_BKP13R_Msk
  14706. /******************** Bits definition for TAMP_BKP14R register ***************/
  14707. #define TAMP_BKP14R_Pos (0U)
  14708. #define TAMP_BKP14R_Msk (0xFFFFFFFFUL << TAMP_BKP14R_Pos) /*!< 0xFFFFFFFF */
  14709. #define TAMP_BKP14R TAMP_BKP14R_Msk
  14710. /******************** Bits definition for TAMP_BKP15R register ***************/
  14711. #define TAMP_BKP15R_Pos (0U)
  14712. #define TAMP_BKP15R_Msk (0xFFFFFFFFUL << TAMP_BKP15R_Pos) /*!< 0xFFFFFFFF */
  14713. #define TAMP_BKP15R TAMP_BKP15R_Msk
  14714. /******************** Bits definition for TAMP_BKP16R register ***************/
  14715. #define TAMP_BKP16R_Pos (0U)
  14716. #define TAMP_BKP16R_Msk (0xFFFFFFFFUL << TAMP_BKP16R_Pos) /*!< 0xFFFFFFFF */
  14717. #define TAMP_BKP16R TAMP_BKP16R_Msk
  14718. /******************** Bits definition for TAMP_BKP17R register ***************/
  14719. #define TAMP_BKP17R_Pos (0U)
  14720. #define TAMP_BKP17R_Msk (0xFFFFFFFFUL << TAMP_BKP17R_Pos) /*!< 0xFFFFFFFF */
  14721. #define TAMP_BKP17R TAMP_BKP17R_Msk
  14722. /******************** Bits definition for TAMP_BKP18R register ***************/
  14723. #define TAMP_BKP18R_Pos (0U)
  14724. #define TAMP_BKP18R_Msk (0xFFFFFFFFUL << TAMP_BKP18R_Pos) /*!< 0xFFFFFFFF */
  14725. #define TAMP_BKP18R TAMP_BKP18R_Msk
  14726. /******************** Bits definition for TAMP_BKP19R register ***************/
  14727. #define TAMP_BKP19R_Pos (0U)
  14728. #define TAMP_BKP19R_Msk (0xFFFFFFFFUL << TAMP_BKP19R_Pos) /*!< 0xFFFFFFFF */
  14729. #define TAMP_BKP19R TAMP_BKP19R_Msk
  14730. /******************** Bits definition for TAMP_BKP20R register ***************/
  14731. #define TAMP_BKP20R_Pos (0U)
  14732. #define TAMP_BKP20R_Msk (0xFFFFFFFFUL << TAMP_BKP20R_Pos) /*!< 0xFFFFFFFF */
  14733. #define TAMP_BKP20R TAMP_BKP20R_Msk
  14734. /******************** Bits definition for TAMP_BKP21R register ***************/
  14735. #define TAMP_BKP21R_Pos (0U)
  14736. #define TAMP_BKP21R_Msk (0xFFFFFFFFUL << TAMP_BKP21R_Pos) /*!< 0xFFFFFFFF */
  14737. #define TAMP_BKP21R TAMP_BKP21R_Msk
  14738. /******************** Bits definition for TAMP_BKP22R register ***************/
  14739. #define TAMP_BKP22R_Pos (0U)
  14740. #define TAMP_BKP22R_Msk (0xFFFFFFFFUL << TAMP_BKP22R_Pos) /*!< 0xFFFFFFFF */
  14741. #define TAMP_BKP22R TAMP_BKP22R_Msk
  14742. /******************** Bits definition for TAMP_BKP23R register ***************/
  14743. #define TAMP_BKP23R_Pos (0U)
  14744. #define TAMP_BKP23R_Msk (0xFFFFFFFFUL << TAMP_BKP23R_Pos) /*!< 0xFFFFFFFF */
  14745. #define TAMP_BKP23R TAMP_BKP23R_Msk
  14746. /******************** Bits definition for TAMP_BKP24R register ***************/
  14747. #define TAMP_BKP24R_Pos (0U)
  14748. #define TAMP_BKP24R_Msk (0xFFFFFFFFUL << TAMP_BKP24R_Pos) /*!< 0xFFFFFFFF */
  14749. #define TAMP_BKP24R TAMP_BKP24R_Msk
  14750. /******************** Bits definition for TAMP_BKP25R register ***************/
  14751. #define TAMP_BKP25R_Pos (0U)
  14752. #define TAMP_BKP25R_Msk (0xFFFFFFFFUL << TAMP_BKP25R_Pos) /*!< 0xFFFFFFFF */
  14753. #define TAMP_BKP25R TAMP_BKP25R_Msk
  14754. /******************** Bits definition for TAMP_BKP26R register ***************/
  14755. #define TAMP_BKP26R_Pos (0U)
  14756. #define TAMP_BKP26R_Msk (0xFFFFFFFFUL << TAMP_BKP26R_Pos) /*!< 0xFFFFFFFF */
  14757. #define TAMP_BKP26R TAMP_BKP26R_Msk
  14758. /******************** Bits definition for TAMP_BKP27R register ***************/
  14759. #define TAMP_BKP27R_Pos (0U)
  14760. #define TAMP_BKP27R_Msk (0xFFFFFFFFUL << TAMP_BKP27R_Pos) /*!< 0xFFFFFFFF */
  14761. #define TAMP_BKP27R TAMP_BKP27R_Msk
  14762. /******************** Bits definition for TAMP_BKP28R register ***************/
  14763. #define TAMP_BKP28R_Pos (0U)
  14764. #define TAMP_BKP28R_Msk (0xFFFFFFFFUL << TAMP_BKP28R_Pos) /*!< 0xFFFFFFFF */
  14765. #define TAMP_BKP28R TAMP_BKP28R_Msk
  14766. /******************** Bits definition for TAMP_BKP29R register ***************/
  14767. #define TAMP_BKP29R_Pos (0U)
  14768. #define TAMP_BKP29R_Msk (0xFFFFFFFFUL << TAMP_BKP29R_Pos) /*!< 0xFFFFFFFF */
  14769. #define TAMP_BKP29R TAMP_BKP29R_Msk
  14770. /******************** Bits definition for TAMP_BKP30R register ***************/
  14771. #define TAMP_BKP30R_Pos (0U)
  14772. #define TAMP_BKP30R_Msk (0xFFFFFFFFUL << TAMP_BKP30R_Pos) /*!< 0xFFFFFFFF */
  14773. #define TAMP_BKP30R TAMP_BKP30R_Msk
  14774. /******************** Bits definition for TAMP_BKP31R register ***************/
  14775. #define TAMP_BKP31R_Pos (0U)
  14776. #define TAMP_BKP31R_Msk (0xFFFFFFFFUL << TAMP_BKP31R_Pos) /*!< 0xFFFFFFFF */
  14777. #define TAMP_BKP31R TAMP_BKP31R_Msk
  14778. /******************** Number of backup registers ******************************/
  14779. #define TAMP_BKP_NUMBER_Pos (5U)
  14780. #define TAMP_BKP_NUMBER_Msk (0x1UL << TAMP_BKP_NUMBER_Pos) /*!< 0x00000080 */
  14781. #define TAMP_BKP_NUMBER TAMP_BKP_NUMBER_Msk /*!< 32 BKPREG */
  14782. /******************************************************************************/
  14783. /* */
  14784. /* SPDIF-RX Interface */
  14785. /* */
  14786. /******************************************************************************/
  14787. /******************** Bit definition for SPDIF_CR register ******************/
  14788. #define SPDIFRX_CR_SPDIFEN_Pos (0U)
  14789. #define SPDIFRX_CR_SPDIFEN_Msk (0x3UL << SPDIFRX_CR_SPDIFEN_Pos) /*!< 0x00000003 */
  14790. #define SPDIFRX_CR_SPDIFEN SPDIFRX_CR_SPDIFEN_Msk /*!<Peripheral Block Enable */
  14791. #define SPDIFRX_CR_RXDMAEN_Pos (2U)
  14792. #define SPDIFRX_CR_RXDMAEN_Msk (0x1UL << SPDIFRX_CR_RXDMAEN_Pos) /*!< 0x00000004 */
  14793. #define SPDIFRX_CR_RXDMAEN SPDIFRX_CR_RXDMAEN_Msk /*!<Receiver DMA Enable for data flow */
  14794. #define SPDIFRX_CR_RXSTEO_Pos (3U)
  14795. #define SPDIFRX_CR_RXSTEO_Msk (0x1UL << SPDIFRX_CR_RXSTEO_Pos) /*!< 0x00000008 */
  14796. #define SPDIFRX_CR_RXSTEO SPDIFRX_CR_RXSTEO_Msk /*!<Stereo Mode */
  14797. #define SPDIFRX_CR_DRFMT_Pos (4U)
  14798. #define SPDIFRX_CR_DRFMT_Msk (0x3UL << SPDIFRX_CR_DRFMT_Pos) /*!< 0x00000030 */
  14799. #define SPDIFRX_CR_DRFMT SPDIFRX_CR_DRFMT_Msk /*!<RX Data format */
  14800. #define SPDIFRX_CR_PMSK_Pos (6U)
  14801. #define SPDIFRX_CR_PMSK_Msk (0x1UL << SPDIFRX_CR_PMSK_Pos) /*!< 0x00000040 */
  14802. #define SPDIFRX_CR_PMSK SPDIFRX_CR_PMSK_Msk /*!<Mask Parity error bit */
  14803. #define SPDIFRX_CR_VMSK_Pos (7U)
  14804. #define SPDIFRX_CR_VMSK_Msk (0x1UL << SPDIFRX_CR_VMSK_Pos) /*!< 0x00000080 */
  14805. #define SPDIFRX_CR_VMSK SPDIFRX_CR_VMSK_Msk /*!<Mask of Validity bit */
  14806. #define SPDIFRX_CR_CUMSK_Pos (8U)
  14807. #define SPDIFRX_CR_CUMSK_Msk (0x1UL << SPDIFRX_CR_CUMSK_Pos) /*!< 0x00000100 */
  14808. #define SPDIFRX_CR_CUMSK SPDIFRX_CR_CUMSK_Msk /*!<Mask of channel status and user bits */
  14809. #define SPDIFRX_CR_PTMSK_Pos (9U)
  14810. #define SPDIFRX_CR_PTMSK_Msk (0x1UL << SPDIFRX_CR_PTMSK_Pos) /*!< 0x00000200 */
  14811. #define SPDIFRX_CR_PTMSK SPDIFRX_CR_PTMSK_Msk /*!<Mask of Preamble Type bits */
  14812. #define SPDIFRX_CR_CBDMAEN_Pos (10U)
  14813. #define SPDIFRX_CR_CBDMAEN_Msk (0x1UL << SPDIFRX_CR_CBDMAEN_Pos) /*!< 0x00000400 */
  14814. #define SPDIFRX_CR_CBDMAEN SPDIFRX_CR_CBDMAEN_Msk /*!<Control Buffer DMA ENable for control flow */
  14815. #define SPDIFRX_CR_CHSEL_Pos (11U)
  14816. #define SPDIFRX_CR_CHSEL_Msk (0x1UL << SPDIFRX_CR_CHSEL_Pos) /*!< 0x00000800 */
  14817. #define SPDIFRX_CR_CHSEL SPDIFRX_CR_CHSEL_Msk /*!<Channel Selection */
  14818. #define SPDIFRX_CR_NBTR_Pos (12U)
  14819. #define SPDIFRX_CR_NBTR_Msk (0x3UL << SPDIFRX_CR_NBTR_Pos) /*!< 0x00003000 */
  14820. #define SPDIFRX_CR_NBTR SPDIFRX_CR_NBTR_Msk /*!<Maximum allowed re-tries during synchronization phase */
  14821. #define SPDIFRX_CR_WFA_Pos (14U)
  14822. #define SPDIFRX_CR_WFA_Msk (0x1UL << SPDIFRX_CR_WFA_Pos) /*!< 0x00004000 */
  14823. #define SPDIFRX_CR_WFA SPDIFRX_CR_WFA_Msk /*!<Wait For Activity */
  14824. #define SPDIFRX_CR_INSEL_Pos (16U)
  14825. #define SPDIFRX_CR_INSEL_Msk (0x7UL << SPDIFRX_CR_INSEL_Pos) /*!< 0x00070000 */
  14826. #define SPDIFRX_CR_INSEL SPDIFRX_CR_INSEL_Msk /*!<SPDIF input selection */
  14827. #define SPDIFRX_CR_CKSEN_Pos (20U)
  14828. #define SPDIFRX_CR_CKSEN_Msk (0x1UL << SPDIFRX_CR_CKSEN_Pos) /*!< 0x00100000 */
  14829. #define SPDIFRX_CR_CKSEN SPDIFRX_CR_CKSEN_Msk /*!<Symbol Clock Enable */
  14830. #define SPDIFRX_CR_CKSBKPEN_Pos (21U)
  14831. #define SPDIFRX_CR_CKSBKPEN_Msk (0x1UL << SPDIFRX_CR_CKSBKPEN_Pos) /*!< 0x00200000 */
  14832. #define SPDIFRX_CR_CKSBKPEN SPDIFRX_CR_CKSBKPEN_Msk /*!<Backup Symbol Clock Enable */
  14833. /******************* Bit definition for SPDIFRX_IMR register *******************/
  14834. #define SPDIFRX_IMR_RXNEIE_Pos (0U)
  14835. #define SPDIFRX_IMR_RXNEIE_Msk (0x1UL << SPDIFRX_IMR_RXNEIE_Pos) /*!< 0x00000001 */
  14836. #define SPDIFRX_IMR_RXNEIE SPDIFRX_IMR_RXNEIE_Msk /*!<RXNE interrupt enable */
  14837. #define SPDIFRX_IMR_CSRNEIE_Pos (1U)
  14838. #define SPDIFRX_IMR_CSRNEIE_Msk (0x1UL << SPDIFRX_IMR_CSRNEIE_Pos) /*!< 0x00000002 */
  14839. #define SPDIFRX_IMR_CSRNEIE SPDIFRX_IMR_CSRNEIE_Msk /*!<Control Buffer Ready Interrupt Enable */
  14840. #define SPDIFRX_IMR_PERRIE_Pos (2U)
  14841. #define SPDIFRX_IMR_PERRIE_Msk (0x1UL << SPDIFRX_IMR_PERRIE_Pos) /*!< 0x00000004 */
  14842. #define SPDIFRX_IMR_PERRIE SPDIFRX_IMR_PERRIE_Msk /*!<Parity error interrupt enable */
  14843. #define SPDIFRX_IMR_OVRIE_Pos (3U)
  14844. #define SPDIFRX_IMR_OVRIE_Msk (0x1UL << SPDIFRX_IMR_OVRIE_Pos) /*!< 0x00000008 */
  14845. #define SPDIFRX_IMR_OVRIE SPDIFRX_IMR_OVRIE_Msk /*!<Overrun error Interrupt Enable */
  14846. #define SPDIFRX_IMR_SBLKIE_Pos (4U)
  14847. #define SPDIFRX_IMR_SBLKIE_Msk (0x1UL << SPDIFRX_IMR_SBLKIE_Pos) /*!< 0x00000010 */
  14848. #define SPDIFRX_IMR_SBLKIE SPDIFRX_IMR_SBLKIE_Msk /*!<Synchronization Block Detected Interrupt Enable */
  14849. #define SPDIFRX_IMR_SYNCDIE_Pos (5U)
  14850. #define SPDIFRX_IMR_SYNCDIE_Msk (0x1UL << SPDIFRX_IMR_SYNCDIE_Pos) /*!< 0x00000020 */
  14851. #define SPDIFRX_IMR_SYNCDIE SPDIFRX_IMR_SYNCDIE_Msk /*!<Synchronization Done */
  14852. #define SPDIFRX_IMR_IFEIE_Pos (6U)
  14853. #define SPDIFRX_IMR_IFEIE_Msk (0x1UL << SPDIFRX_IMR_IFEIE_Pos) /*!< 0x00000040 */
  14854. #define SPDIFRX_IMR_IFEIE SPDIFRX_IMR_IFEIE_Msk /*!<Serial Interface Error Interrupt Enable */
  14855. /******************* Bit definition for SPDIFRX_SR register *******************/
  14856. #define SPDIFRX_SR_RXNE_Pos (0U)
  14857. #define SPDIFRX_SR_RXNE_Msk (0x1UL << SPDIFRX_SR_RXNE_Pos) /*!< 0x00000001 */
  14858. #define SPDIFRX_SR_RXNE SPDIFRX_SR_RXNE_Msk /*!<Read data register not empty */
  14859. #define SPDIFRX_SR_CSRNE_Pos (1U)
  14860. #define SPDIFRX_SR_CSRNE_Msk (0x1UL << SPDIFRX_SR_CSRNE_Pos) /*!< 0x00000002 */
  14861. #define SPDIFRX_SR_CSRNE SPDIFRX_SR_CSRNE_Msk /*!<The Control Buffer register is not empty */
  14862. #define SPDIFRX_SR_PERR_Pos (2U)
  14863. #define SPDIFRX_SR_PERR_Msk (0x1UL << SPDIFRX_SR_PERR_Pos) /*!< 0x00000004 */
  14864. #define SPDIFRX_SR_PERR SPDIFRX_SR_PERR_Msk /*!<Parity error */
  14865. #define SPDIFRX_SR_OVR_Pos (3U)
  14866. #define SPDIFRX_SR_OVR_Msk (0x1UL << SPDIFRX_SR_OVR_Pos) /*!< 0x00000008 */
  14867. #define SPDIFRX_SR_OVR SPDIFRX_SR_OVR_Msk /*!<Overrun error */
  14868. #define SPDIFRX_SR_SBD_Pos (4U)
  14869. #define SPDIFRX_SR_SBD_Msk (0x1UL << SPDIFRX_SR_SBD_Pos) /*!< 0x00000010 */
  14870. #define SPDIFRX_SR_SBD SPDIFRX_SR_SBD_Msk /*!<Synchronization Block Detected */
  14871. #define SPDIFRX_SR_SYNCD_Pos (5U)
  14872. #define SPDIFRX_SR_SYNCD_Msk (0x1UL << SPDIFRX_SR_SYNCD_Pos) /*!< 0x00000020 */
  14873. #define SPDIFRX_SR_SYNCD SPDIFRX_SR_SYNCD_Msk /*!<Synchronization Done */
  14874. #define SPDIFRX_SR_FERR_Pos (6U)
  14875. #define SPDIFRX_SR_FERR_Msk (0x1UL << SPDIFRX_SR_FERR_Pos) /*!< 0x00000040 */
  14876. #define SPDIFRX_SR_FERR SPDIFRX_SR_FERR_Msk /*!<Framing error */
  14877. #define SPDIFRX_SR_SERR_Pos (7U)
  14878. #define SPDIFRX_SR_SERR_Msk (0x1UL << SPDIFRX_SR_SERR_Pos) /*!< 0x00000080 */
  14879. #define SPDIFRX_SR_SERR SPDIFRX_SR_SERR_Msk /*!<Synchronization error */
  14880. #define SPDIFRX_SR_TERR_Pos (8U)
  14881. #define SPDIFRX_SR_TERR_Msk (0x1UL << SPDIFRX_SR_TERR_Pos) /*!< 0x00000100 */
  14882. #define SPDIFRX_SR_TERR SPDIFRX_SR_TERR_Msk /*!<Time-out error */
  14883. #define SPDIFRX_SR_WIDTH5_Pos (16U)
  14884. #define SPDIFRX_SR_WIDTH5_Msk (0x7FFFUL << SPDIFRX_SR_WIDTH5_Pos) /*!< 0x7FFF0000 */
  14885. #define SPDIFRX_SR_WIDTH5 SPDIFRX_SR_WIDTH5_Msk /*!<Duration of 5 symbols counted with spdif_clk */
  14886. /******************* Bit definition for SPDIFRX_IFCR register *******************/
  14887. #define SPDIFRX_IFCR_PERRCF_Pos (2U)
  14888. #define SPDIFRX_IFCR_PERRCF_Msk (0x1UL << SPDIFRX_IFCR_PERRCF_Pos) /*!< 0x00000004 */
  14889. #define SPDIFRX_IFCR_PERRCF SPDIFRX_IFCR_PERRCF_Msk /*!<Clears the Parity error flag */
  14890. #define SPDIFRX_IFCR_OVRCF_Pos (3U)
  14891. #define SPDIFRX_IFCR_OVRCF_Msk (0x1UL << SPDIFRX_IFCR_OVRCF_Pos) /*!< 0x00000008 */
  14892. #define SPDIFRX_IFCR_OVRCF SPDIFRX_IFCR_OVRCF_Msk /*!<Clears the Overrun error flag */
  14893. #define SPDIFRX_IFCR_SBDCF_Pos (4U)
  14894. #define SPDIFRX_IFCR_SBDCF_Msk (0x1UL << SPDIFRX_IFCR_SBDCF_Pos) /*!< 0x00000010 */
  14895. #define SPDIFRX_IFCR_SBDCF SPDIFRX_IFCR_SBDCF_Msk /*!<Clears the Synchronization Block Detected flag */
  14896. #define SPDIFRX_IFCR_SYNCDCF_Pos (5U)
  14897. #define SPDIFRX_IFCR_SYNCDCF_Msk (0x1UL << SPDIFRX_IFCR_SYNCDCF_Pos) /*!< 0x00000020 */
  14898. #define SPDIFRX_IFCR_SYNCDCF SPDIFRX_IFCR_SYNCDCF_Msk /*!<Clears the Synchronization Done flag */
  14899. /******************* Bit definition for SPDIFRX_DR register (DRFMT = 0b00 case) *******************/
  14900. #define SPDIFRX_DR0_DR_Pos (0U)
  14901. #define SPDIFRX_DR0_DR_Msk (0xFFFFFFUL << SPDIFRX_DR0_DR_Pos) /*!< 0x00FFFFFF */
  14902. #define SPDIFRX_DR0_DR SPDIFRX_DR0_DR_Msk /*!<Data value */
  14903. #define SPDIFRX_DR0_PE_Pos (24U)
  14904. #define SPDIFRX_DR0_PE_Msk (0x1UL << SPDIFRX_DR0_PE_Pos) /*!< 0x01000000 */
  14905. #define SPDIFRX_DR0_PE SPDIFRX_DR0_PE_Msk /*!<Parity Error bit */
  14906. #define SPDIFRX_DR0_V_Pos (25U)
  14907. #define SPDIFRX_DR0_V_Msk (0x1UL << SPDIFRX_DR0_V_Pos) /*!< 0x02000000 */
  14908. #define SPDIFRX_DR0_V SPDIFRX_DR0_V_Msk /*!<Validity bit */
  14909. #define SPDIFRX_DR0_U_Pos (26U)
  14910. #define SPDIFRX_DR0_U_Msk (0x1UL << SPDIFRX_DR0_U_Pos) /*!< 0x04000000 */
  14911. #define SPDIFRX_DR0_U SPDIFRX_DR0_U_Msk /*!<User bit */
  14912. #define SPDIFRX_DR0_C_Pos (27U)
  14913. #define SPDIFRX_DR0_C_Msk (0x1UL << SPDIFRX_DR0_C_Pos) /*!< 0x08000000 */
  14914. #define SPDIFRX_DR0_C SPDIFRX_DR0_C_Msk /*!<Channel Status bit */
  14915. #define SPDIFRX_DR0_PT_Pos (28U)
  14916. #define SPDIFRX_DR0_PT_Msk (0x3UL << SPDIFRX_DR0_PT_Pos) /*!< 0x30000000 */
  14917. #define SPDIFRX_DR0_PT SPDIFRX_DR0_PT_Msk /*!<Preamble Type */
  14918. /******************* Bit definition for SPDIFRX_DR register (DRFMT = 0b01 case) *******************/
  14919. #define SPDIFRX_DR1_DR_Pos (8U)
  14920. #define SPDIFRX_DR1_DR_Msk (0xFFFFFFUL << SPDIFRX_DR1_DR_Pos) /*!< 0xFFFFFF00 */
  14921. #define SPDIFRX_DR1_DR SPDIFRX_DR1_DR_Msk /*!<Data value */
  14922. #define SPDIFRX_DR1_PT_Pos (4U)
  14923. #define SPDIFRX_DR1_PT_Msk (0x3UL << SPDIFRX_DR1_PT_Pos) /*!< 0x00000030 */
  14924. #define SPDIFRX_DR1_PT SPDIFRX_DR1_PT_Msk /*!<Preamble Type */
  14925. #define SPDIFRX_DR1_C_Pos (3U)
  14926. #define SPDIFRX_DR1_C_Msk (0x1UL << SPDIFRX_DR1_C_Pos) /*!< 0x00000008 */
  14927. #define SPDIFRX_DR1_C SPDIFRX_DR1_C_Msk /*!<Channel Status bit */
  14928. #define SPDIFRX_DR1_U_Pos (2U)
  14929. #define SPDIFRX_DR1_U_Msk (0x1UL << SPDIFRX_DR1_U_Pos) /*!< 0x00000004 */
  14930. #define SPDIFRX_DR1_U SPDIFRX_DR1_U_Msk /*!<User bit */
  14931. #define SPDIFRX_DR1_V_Pos (1U)
  14932. #define SPDIFRX_DR1_V_Msk (0x1UL << SPDIFRX_DR1_V_Pos) /*!< 0x00000002 */
  14933. #define SPDIFRX_DR1_V SPDIFRX_DR1_V_Msk /*!<Validity bit */
  14934. #define SPDIFRX_DR1_PE_Pos (0U)
  14935. #define SPDIFRX_DR1_PE_Msk (0x1UL << SPDIFRX_DR1_PE_Pos) /*!< 0x00000001 */
  14936. #define SPDIFRX_DR1_PE SPDIFRX_DR1_PE_Msk /*!<Parity Error bit */
  14937. /******************* Bit definition for SPDIFRX_DR register (DRFMT = 0b10 case) *******************/
  14938. #define SPDIFRX_DR1_DRNL1_Pos (16U)
  14939. #define SPDIFRX_DR1_DRNL1_Msk (0xFFFFUL << SPDIFRX_DR1_DRNL1_Pos) /*!< 0xFFFF0000 */
  14940. #define SPDIFRX_DR1_DRNL1 SPDIFRX_DR1_DRNL1_Msk /*!<Data value Channel B */
  14941. #define SPDIFRX_DR1_DRNL2_Pos (0U)
  14942. #define SPDIFRX_DR1_DRNL2_Msk (0xFFFFUL << SPDIFRX_DR1_DRNL2_Pos) /*!< 0x0000FFFF */
  14943. #define SPDIFRX_DR1_DRNL2 SPDIFRX_DR1_DRNL2_Msk /*!<Data value Channel A */
  14944. /******************* Bit definition for SPDIFRX_CSR register *******************/
  14945. #define SPDIFRX_CSR_USR_Pos (0U)
  14946. #define SPDIFRX_CSR_USR_Msk (0xFFFFUL << SPDIFRX_CSR_USR_Pos) /*!< 0x0000FFFF */
  14947. #define SPDIFRX_CSR_USR SPDIFRX_CSR_USR_Msk /*!<User data information */
  14948. #define SPDIFRX_CSR_CS_Pos (16U)
  14949. #define SPDIFRX_CSR_CS_Msk (0xFFUL << SPDIFRX_CSR_CS_Pos) /*!< 0x00FF0000 */
  14950. #define SPDIFRX_CSR_CS SPDIFRX_CSR_CS_Msk /*!<Channel A status information */
  14951. #define SPDIFRX_CSR_SOB_Pos (24U)
  14952. #define SPDIFRX_CSR_SOB_Msk (0x1UL << SPDIFRX_CSR_SOB_Pos) /*!< 0x01000000 */
  14953. #define SPDIFRX_CSR_SOB SPDIFRX_CSR_SOB_Msk /*!<Start Of Block */
  14954. /******************* Bit definition for SPDIFRX_DIR register *******************/
  14955. #define SPDIFRX_DIR_THI_Pos (0U)
  14956. #define SPDIFRX_DIR_THI_Msk (0x1FFFUL << SPDIFRX_DIR_THI_Pos) /*!< 0x00001FFF */
  14957. #define SPDIFRX_DIR_THI SPDIFRX_DIR_THI_Msk /*!<Threshold LOW */
  14958. #define SPDIFRX_DIR_TLO_Pos (16U)
  14959. #define SPDIFRX_DIR_TLO_Msk (0x1FFFUL << SPDIFRX_DIR_TLO_Pos) /*!< 0x1FFF0000 */
  14960. #define SPDIFRX_DIR_TLO SPDIFRX_DIR_TLO_Msk /*!<Threshold HIGH */
  14961. /******************* Bit definition for SPDIFRX_VERR register *******************/
  14962. #define SPDIFRX_VERR_MINREV_Pos (0U)
  14963. #define SPDIFRX_VERR_MINREV_Msk (0xFUL << SPDIFRX_VERR_MINREV_Pos) /*!< 0x0000000F */
  14964. #define SPDIFRX_VERR_MINREV SPDIFRX_VERR_MINREV_Msk /*!<SPDIFRX Minor revision */
  14965. #define SPDIFRX_VERR_MAJREV_Pos (4U)
  14966. #define SPDIFRX_VERR_MAJREV_Msk (0xFUL << SPDIFRX_VERR_MAJREV_Pos) /*!< 0x000000F0 */
  14967. #define SPDIFRX_VERR_MAJREV SPDIFRX_VERR_MAJREV_Msk /*!<SPDIFRX Major revision */
  14968. /******************* Bit definition for SPDIFRX_IDR register *******************/
  14969. #define SPDIFRX_IDR_ID_Pos (0U)
  14970. #define SPDIFRX_IDR_ID_Msk (0xFFFFFFFFUL << SPDIFRX_IDR_ID_Pos) /*!< 0xFFFFFFFF */
  14971. #define SPDIFRX_IDR_ID SPDIFRX_IDR_ID_Msk /*!<SPDIFRX identifier */
  14972. /******************* Bit definition for SPDIFRX_SIDR register *******************/
  14973. #define SPDIFRX_SIDR_SID_Pos (0U)
  14974. #define SPDIFRX_SIDR_SID_Msk (0xFFFFFFFFUL << SPDIFRX_SIDR_SID_Pos) /*!< 0xFFFFFFFF */
  14975. #define SPDIFRX_SIDR_SID SPDIFRX_SIDR_SID_Msk /*!<Size of the memory region allocated to SPDIFRX registers */
  14976. /******************************************************************************/
  14977. /* */
  14978. /* Serial Audio Interface */
  14979. /* */
  14980. /******************************************************************************/
  14981. /******************************* SAI VERSION ********************************/
  14982. #define SAI_VER_V2_1
  14983. /******************** Bit definition for SAI_GCR register *******************/
  14984. #define SAI_GCR_SYNCIN_Pos (0U)
  14985. #define SAI_GCR_SYNCIN_Msk (0x3UL << SAI_GCR_SYNCIN_Pos) /*!< 0x00000003 */
  14986. #define SAI_GCR_SYNCIN SAI_GCR_SYNCIN_Msk /*!<SYNCIN[1:0] bits (Synchronization Inputs) */
  14987. #define SAI_GCR_SYNCIN_0 (0x1UL << SAI_GCR_SYNCIN_Pos) /*!< 0x00000001 */
  14988. #define SAI_GCR_SYNCIN_1 (0x2UL << SAI_GCR_SYNCIN_Pos) /*!< 0x00000002 */
  14989. #define SAI_GCR_SYNCOUT_Pos (4U)
  14990. #define SAI_GCR_SYNCOUT_Msk (0x3UL << SAI_GCR_SYNCOUT_Pos) /*!< 0x00000030 */
  14991. #define SAI_GCR_SYNCOUT SAI_GCR_SYNCOUT_Msk /*!<SYNCOUT[1:0] bits (Synchronization Outputs) */
  14992. #define SAI_GCR_SYNCOUT_0 (0x1UL << SAI_GCR_SYNCOUT_Pos) /*!< 0x00000010 */
  14993. #define SAI_GCR_SYNCOUT_1 (0x2UL << SAI_GCR_SYNCOUT_Pos) /*!< 0x00000020 */
  14994. /******************* Bit definition for SAI_xCR1 register *******************/
  14995. #define SAI_xCR1_MODE_Pos (0U)
  14996. #define SAI_xCR1_MODE_Msk (0x3UL << SAI_xCR1_MODE_Pos) /*!< 0x00000003 */
  14997. #define SAI_xCR1_MODE SAI_xCR1_MODE_Msk /*!<MODE[1:0] bits (Audio Block Mode) */
  14998. #define SAI_xCR1_MODE_0 (0x1UL << SAI_xCR1_MODE_Pos) /*!< 0x00000001 */
  14999. #define SAI_xCR1_MODE_1 (0x2UL << SAI_xCR1_MODE_Pos) /*!< 0x00000002 */
  15000. #define SAI_xCR1_PRTCFG_Pos (2U)
  15001. #define SAI_xCR1_PRTCFG_Msk (0x3UL << SAI_xCR1_PRTCFG_Pos) /*!< 0x0000000C */
  15002. #define SAI_xCR1_PRTCFG SAI_xCR1_PRTCFG_Msk /*!<PRTCFG[1:0] bits (Protocol Configuration) */
  15003. #define SAI_xCR1_PRTCFG_0 (0x1UL << SAI_xCR1_PRTCFG_Pos) /*!< 0x00000004 */
  15004. #define SAI_xCR1_PRTCFG_1 (0x2UL << SAI_xCR1_PRTCFG_Pos) /*!< 0x00000008 */
  15005. #define SAI_xCR1_DS_Pos (5U)
  15006. #define SAI_xCR1_DS_Msk (0x7UL << SAI_xCR1_DS_Pos) /*!< 0x000000E0 */
  15007. #define SAI_xCR1_DS SAI_xCR1_DS_Msk /*!<DS[1:0] bits (Data Size) */
  15008. #define SAI_xCR1_DS_0 (0x1UL << SAI_xCR1_DS_Pos) /*!< 0x00000020 */
  15009. #define SAI_xCR1_DS_1 (0x2UL << SAI_xCR1_DS_Pos) /*!< 0x00000040 */
  15010. #define SAI_xCR1_DS_2 (0x4UL << SAI_xCR1_DS_Pos) /*!< 0x00000080 */
  15011. #define SAI_xCR1_LSBFIRST_Pos (8U)
  15012. #define SAI_xCR1_LSBFIRST_Msk (0x1UL << SAI_xCR1_LSBFIRST_Pos) /*!< 0x00000100 */
  15013. #define SAI_xCR1_LSBFIRST SAI_xCR1_LSBFIRST_Msk /*!<LSB First Configuration */
  15014. #define SAI_xCR1_CKSTR_Pos (9U)
  15015. #define SAI_xCR1_CKSTR_Msk (0x1UL << SAI_xCR1_CKSTR_Pos) /*!< 0x00000200 */
  15016. #define SAI_xCR1_CKSTR SAI_xCR1_CKSTR_Msk /*!<ClocK STRobing edge */
  15017. #define SAI_xCR1_SYNCEN_Pos (10U)
  15018. #define SAI_xCR1_SYNCEN_Msk (0x3UL << SAI_xCR1_SYNCEN_Pos) /*!< 0x00000C00 */
  15019. #define SAI_xCR1_SYNCEN SAI_xCR1_SYNCEN_Msk /*!<SYNCEN[1:0](SYNChronization ENable) */
  15020. #define SAI_xCR1_SYNCEN_0 (0x1UL << SAI_xCR1_SYNCEN_Pos) /*!< 0x00000400 */
  15021. #define SAI_xCR1_SYNCEN_1 (0x2UL << SAI_xCR1_SYNCEN_Pos) /*!< 0x00000800 */
  15022. #define SAI_xCR1_MONO_Pos (12U)
  15023. #define SAI_xCR1_MONO_Msk (0x1UL << SAI_xCR1_MONO_Pos) /*!< 0x00001000 */
  15024. #define SAI_xCR1_MONO SAI_xCR1_MONO_Msk /*!<Mono mode */
  15025. #define SAI_xCR1_OUTDRIV_Pos (13U)
  15026. #define SAI_xCR1_OUTDRIV_Msk (0x1UL << SAI_xCR1_OUTDRIV_Pos) /*!< 0x00002000 */
  15027. #define SAI_xCR1_OUTDRIV SAI_xCR1_OUTDRIV_Msk /*!<Output Drive */
  15028. #define SAI_xCR1_SAIEN_Pos (16U)
  15029. #define SAI_xCR1_SAIEN_Msk (0x1UL << SAI_xCR1_SAIEN_Pos) /*!< 0x00010000 */
  15030. #define SAI_xCR1_SAIEN SAI_xCR1_SAIEN_Msk /*!<Audio Block enable */
  15031. #define SAI_xCR1_DMAEN_Pos (17U)
  15032. #define SAI_xCR1_DMAEN_Msk (0x1UL << SAI_xCR1_DMAEN_Pos) /*!< 0x00020000 */
  15033. #define SAI_xCR1_DMAEN SAI_xCR1_DMAEN_Msk /*!<DMA enable */
  15034. #define SAI_xCR1_NODIV_Pos (19U)
  15035. #define SAI_xCR1_NODIV_Msk (0x1UL << SAI_xCR1_NODIV_Pos) /*!< 0x00080000 */
  15036. #define SAI_xCR1_NODIV SAI_xCR1_NODIV_Msk /*!<No Divider Configuration */
  15037. #define SAI_xCR1_MCKDIV_Pos (20U)
  15038. #define SAI_xCR1_MCKDIV_Msk (0x3FUL << SAI_xCR1_MCKDIV_Pos) /*!< 0x03F00000 */
  15039. #define SAI_xCR1_MCKDIV SAI_xCR1_MCKDIV_Msk /*!<MCKDIV[5:0] (Master ClocK Divider) */
  15040. #define SAI_xCR1_MCKDIV_0 (0x01UL << SAI_xCR1_MCKDIV_Pos) /*!< 0x00100000 */
  15041. #define SAI_xCR1_MCKDIV_1 (0x02UL << SAI_xCR1_MCKDIV_Pos) /*!< 0x00200000 */
  15042. #define SAI_xCR1_MCKDIV_2 (0x04UL << SAI_xCR1_MCKDIV_Pos) /*!< 0x00400000 */
  15043. #define SAI_xCR1_MCKDIV_3 (0x08UL << SAI_xCR1_MCKDIV_Pos) /*!< 0x00800000 */
  15044. #define SAI_xCR1_MCKDIV_4 (0x10UL << SAI_xCR1_MCKDIV_Pos) /*!< 0x01000000 */
  15045. #define SAI_xCR1_MCKDIV_5 (0x20UL << SAI_xCR1_MCKDIV_Pos) /*!< 0x02000000 */
  15046. #define SAI_xCR1_MCKEN_Pos (27U)
  15047. #define SAI_xCR1_MCKEN_Msk (0x1UL << SAI_xCR1_MCKEN_Pos) /*!< 0x08000000 */
  15048. #define SAI_xCR1_MCKEN SAI_xCR1_MCKEN_Msk /*!<Master ClocK enable */
  15049. #define SAI_xCR1_OSR_Pos (26U)
  15050. #define SAI_xCR1_OSR_Msk (0x1UL << SAI_xCR1_OSR_Pos) /*!< 0x04000000 */
  15051. #define SAI_xCR1_OSR SAI_xCR1_OSR_Msk /*!<OverSampling Ratio for master clock */
  15052. /* Legacy define */
  15053. #define SAI_xCR1_NOMCK SAI_xCR1_NODIV
  15054. /******************* Bit definition for SAI_xCR2 register *******************/
  15055. #define SAI_xCR2_FTH_Pos (0U)
  15056. #define SAI_xCR2_FTH_Msk (0x7UL << SAI_xCR2_FTH_Pos) /*!< 0x00000007 */
  15057. #define SAI_xCR2_FTH SAI_xCR2_FTH_Msk /*!<FTH[2:0](Fifo THreshold) */
  15058. #define SAI_xCR2_FTH_0 (0x1UL << SAI_xCR2_FTH_Pos) /*!< 0x00000001 */
  15059. #define SAI_xCR2_FTH_1 (0x2UL << SAI_xCR2_FTH_Pos) /*!< 0x00000002 */
  15060. #define SAI_xCR2_FTH_2 (0x4UL << SAI_xCR2_FTH_Pos) /*!< 0x00000004 */
  15061. #define SAI_xCR2_FFLUSH_Pos (3U)
  15062. #define SAI_xCR2_FFLUSH_Msk (0x1UL << SAI_xCR2_FFLUSH_Pos) /*!< 0x00000008 */
  15063. #define SAI_xCR2_FFLUSH SAI_xCR2_FFLUSH_Msk /*!<Fifo FLUSH */
  15064. #define SAI_xCR2_TRIS_Pos (4U)
  15065. #define SAI_xCR2_TRIS_Msk (0x1UL << SAI_xCR2_TRIS_Pos) /*!< 0x00000010 */
  15066. #define SAI_xCR2_TRIS SAI_xCR2_TRIS_Msk /*!<TRIState Management on data line */
  15067. #define SAI_xCR2_MUTE_Pos (5U)
  15068. #define SAI_xCR2_MUTE_Msk (0x1UL << SAI_xCR2_MUTE_Pos) /*!< 0x00000020 */
  15069. #define SAI_xCR2_MUTE SAI_xCR2_MUTE_Msk /*!<Mute mode */
  15070. #define SAI_xCR2_MUTEVAL_Pos (6U)
  15071. #define SAI_xCR2_MUTEVAL_Msk (0x1UL << SAI_xCR2_MUTEVAL_Pos) /*!< 0x00000040 */
  15072. #define SAI_xCR2_MUTEVAL SAI_xCR2_MUTEVAL_Msk /*!<Muate value */
  15073. #define SAI_xCR2_MUTECNT_Pos (7U)
  15074. #define SAI_xCR2_MUTECNT_Msk (0x3FUL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00001F80 */
  15075. #define SAI_xCR2_MUTECNT SAI_xCR2_MUTECNT_Msk /*!<MUTECNT[5:0] (MUTE counter) */
  15076. #define SAI_xCR2_MUTECNT_0 (0x01UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000080 */
  15077. #define SAI_xCR2_MUTECNT_1 (0x02UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000100 */
  15078. #define SAI_xCR2_MUTECNT_2 (0x04UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000200 */
  15079. #define SAI_xCR2_MUTECNT_3 (0x08UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000400 */
  15080. #define SAI_xCR2_MUTECNT_4 (0x10UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000800 */
  15081. #define SAI_xCR2_MUTECNT_5 (0x20UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00001000 */
  15082. #define SAI_xCR2_CPL_Pos (13U)
  15083. #define SAI_xCR2_CPL_Msk (0x1UL << SAI_xCR2_CPL_Pos) /*!< 0x00002000 */
  15084. #define SAI_xCR2_CPL SAI_xCR2_CPL_Msk /*!< Complement Bit */
  15085. #define SAI_xCR2_COMP_Pos (14U)
  15086. #define SAI_xCR2_COMP_Msk (0x3UL << SAI_xCR2_COMP_Pos) /*!< 0x0000C000 */
  15087. #define SAI_xCR2_COMP SAI_xCR2_COMP_Msk /*!<COMP[1:0] (Companding mode) */
  15088. #define SAI_xCR2_COMP_0 (0x1UL << SAI_xCR2_COMP_Pos) /*!< 0x00004000 */
  15089. #define SAI_xCR2_COMP_1 (0x2UL << SAI_xCR2_COMP_Pos) /*!< 0x00008000 */
  15090. /****************** Bit definition for SAI_xFRCR register *******************/
  15091. #define SAI_xFRCR_FRL_Pos (0U)
  15092. #define SAI_xFRCR_FRL_Msk (0xFFUL << SAI_xFRCR_FRL_Pos) /*!< 0x000000FF */
  15093. #define SAI_xFRCR_FRL SAI_xFRCR_FRL_Msk /*!<FRL[7:0](FRame Length) */
  15094. #define SAI_xFRCR_FRL_0 (0x01UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000001 */
  15095. #define SAI_xFRCR_FRL_1 (0x02UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000002 */
  15096. #define SAI_xFRCR_FRL_2 (0x04UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000004 */
  15097. #define SAI_xFRCR_FRL_3 (0x08UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000008 */
  15098. #define SAI_xFRCR_FRL_4 (0x10UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000010 */
  15099. #define SAI_xFRCR_FRL_5 (0x20UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000020 */
  15100. #define SAI_xFRCR_FRL_6 (0x40UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000040 */
  15101. #define SAI_xFRCR_FRL_7 (0x80UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000080 */
  15102. #define SAI_xFRCR_FSALL_Pos (8U)
  15103. #define SAI_xFRCR_FSALL_Msk (0x7FUL << SAI_xFRCR_FSALL_Pos) /*!< 0x00007F00 */
  15104. #define SAI_xFRCR_FSALL SAI_xFRCR_FSALL_Msk /*!<FSALL[6:0] (Frame Synchronization Active Level Length) */
  15105. #define SAI_xFRCR_FSALL_0 (0x01UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00000100 */
  15106. #define SAI_xFRCR_FSALL_1 (0x02UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00000200 */
  15107. #define SAI_xFRCR_FSALL_2 (0x04UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00000400 */
  15108. #define SAI_xFRCR_FSALL_3 (0x08UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00000800 */
  15109. #define SAI_xFRCR_FSALL_4 (0x10UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00001000 */
  15110. #define SAI_xFRCR_FSALL_5 (0x20UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00002000 */
  15111. #define SAI_xFRCR_FSALL_6 (0x40UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00004000 */
  15112. #define SAI_xFRCR_FSDEF_Pos (16U)
  15113. #define SAI_xFRCR_FSDEF_Msk (0x1UL << SAI_xFRCR_FSDEF_Pos) /*!< 0x00010000 */
  15114. #define SAI_xFRCR_FSDEF SAI_xFRCR_FSDEF_Msk /*!<Frame Synchronization Definition */
  15115. #define SAI_xFRCR_FSPOL_Pos (17U)
  15116. #define SAI_xFRCR_FSPOL_Msk (0x1UL << SAI_xFRCR_FSPOL_Pos) /*!< 0x00020000 */
  15117. #define SAI_xFRCR_FSPOL SAI_xFRCR_FSPOL_Msk /*!<Frame Synchronization POLarity */
  15118. #define SAI_xFRCR_FSOFF_Pos (18U)
  15119. #define SAI_xFRCR_FSOFF_Msk (0x1UL << SAI_xFRCR_FSOFF_Pos) /*!< 0x00040000 */
  15120. #define SAI_xFRCR_FSOFF SAI_xFRCR_FSOFF_Msk /*!<Frame Synchronization OFFset */
  15121. /* Legacy define */
  15122. #define SAI_xFRCR_FSPO SAI_xFRCR_FSPOL
  15123. /****************** Bit definition for SAI_xSLOTR register *******************/
  15124. #define SAI_xSLOTR_FBOFF_Pos (0U)
  15125. #define SAI_xSLOTR_FBOFF_Msk (0x1FUL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x0000001F */
  15126. #define SAI_xSLOTR_FBOFF SAI_xSLOTR_FBOFF_Msk /*!<FBOFF[4:0](First Bit Offset) */
  15127. #define SAI_xSLOTR_FBOFF_0 (0x01UL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000001 */
  15128. #define SAI_xSLOTR_FBOFF_1 (0x02UL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000002 */
  15129. #define SAI_xSLOTR_FBOFF_2 (0x04UL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000004 */
  15130. #define SAI_xSLOTR_FBOFF_3 (0x08UL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000008 */
  15131. #define SAI_xSLOTR_FBOFF_4 (0x10UL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000010 */
  15132. #define SAI_xSLOTR_SLOTSZ_Pos (6U)
  15133. #define SAI_xSLOTR_SLOTSZ_Msk (0x3UL << SAI_xSLOTR_SLOTSZ_Pos) /*!< 0x000000C0 */
  15134. #define SAI_xSLOTR_SLOTSZ SAI_xSLOTR_SLOTSZ_Msk /*!<SLOTSZ[1:0] (Slot size) */
  15135. #define SAI_xSLOTR_SLOTSZ_0 (0x1UL << SAI_xSLOTR_SLOTSZ_Pos) /*!< 0x00000040 */
  15136. #define SAI_xSLOTR_SLOTSZ_1 (0x2UL << SAI_xSLOTR_SLOTSZ_Pos) /*!< 0x00000080 */
  15137. #define SAI_xSLOTR_NBSLOT_Pos (8U)
  15138. #define SAI_xSLOTR_NBSLOT_Msk (0xFUL << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000F00 */
  15139. #define SAI_xSLOTR_NBSLOT SAI_xSLOTR_NBSLOT_Msk /*!<NBSLOT[3:0] (Number of Slot in audio Frame) */
  15140. #define SAI_xSLOTR_NBSLOT_0 (0x1UL << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000100 */
  15141. #define SAI_xSLOTR_NBSLOT_1 (0x2UL << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000200 */
  15142. #define SAI_xSLOTR_NBSLOT_2 (0x4UL << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000400 */
  15143. #define SAI_xSLOTR_NBSLOT_3 (0x8UL << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000800 */
  15144. #define SAI_xSLOTR_SLOTEN_Pos (16U)
  15145. #define SAI_xSLOTR_SLOTEN_Msk (0xFFFFUL << SAI_xSLOTR_SLOTEN_Pos) /*!< 0xFFFF0000 */
  15146. #define SAI_xSLOTR_SLOTEN SAI_xSLOTR_SLOTEN_Msk /*!<SLOTEN[15:0] (Slot Enable) */
  15147. /******************* Bit definition for SAI_xIMR register *******************/
  15148. #define SAI_xIMR_OVRUDRIE_Pos (0U)
  15149. #define SAI_xIMR_OVRUDRIE_Msk (0x1UL << SAI_xIMR_OVRUDRIE_Pos) /*!< 0x00000001 */
  15150. #define SAI_xIMR_OVRUDRIE SAI_xIMR_OVRUDRIE_Msk /*!<Overrun underrun interrupt enable */
  15151. #define SAI_xIMR_MUTEDETIE_Pos (1U)
  15152. #define SAI_xIMR_MUTEDETIE_Msk (0x1UL << SAI_xIMR_MUTEDETIE_Pos) /*!< 0x00000002 */
  15153. #define SAI_xIMR_MUTEDETIE SAI_xIMR_MUTEDETIE_Msk /*!<Mute detection interrupt enable */
  15154. #define SAI_xIMR_WCKCFGIE_Pos (2U)
  15155. #define SAI_xIMR_WCKCFGIE_Msk (0x1UL << SAI_xIMR_WCKCFGIE_Pos) /*!< 0x00000004 */
  15156. #define SAI_xIMR_WCKCFGIE SAI_xIMR_WCKCFGIE_Msk /*!<Wrong Clock Configuration interrupt enable */
  15157. #define SAI_xIMR_FREQIE_Pos (3U)
  15158. #define SAI_xIMR_FREQIE_Msk (0x1UL << SAI_xIMR_FREQIE_Pos) /*!< 0x00000008 */
  15159. #define SAI_xIMR_FREQIE SAI_xIMR_FREQIE_Msk /*!<FIFO request interrupt enable */
  15160. #define SAI_xIMR_CNRDYIE_Pos (4U)
  15161. #define SAI_xIMR_CNRDYIE_Msk (0x1UL << SAI_xIMR_CNRDYIE_Pos) /*!< 0x00000010 */
  15162. #define SAI_xIMR_CNRDYIE SAI_xIMR_CNRDYIE_Msk /*!<Codec not ready interrupt enable */
  15163. #define SAI_xIMR_AFSDETIE_Pos (5U)
  15164. #define SAI_xIMR_AFSDETIE_Msk (0x1UL << SAI_xIMR_AFSDETIE_Pos) /*!< 0x00000020 */
  15165. #define SAI_xIMR_AFSDETIE SAI_xIMR_AFSDETIE_Msk /*!<Anticipated frame synchronization detection interrupt enable */
  15166. #define SAI_xIMR_LFSDETIE_Pos (6U)
  15167. #define SAI_xIMR_LFSDETIE_Msk (0x1UL << SAI_xIMR_LFSDETIE_Pos) /*!< 0x00000040 */
  15168. #define SAI_xIMR_LFSDETIE SAI_xIMR_LFSDETIE_Msk /*!<Late frame synchronization detection interrupt enable */
  15169. /******************** Bit definition for SAI_xSR register *******************/
  15170. #define SAI_xSR_OVRUDR_Pos (0U)
  15171. #define SAI_xSR_OVRUDR_Msk (0x1UL << SAI_xSR_OVRUDR_Pos) /*!< 0x00000001 */
  15172. #define SAI_xSR_OVRUDR SAI_xSR_OVRUDR_Msk /*!<Overrun underrun */
  15173. #define SAI_xSR_MUTEDET_Pos (1U)
  15174. #define SAI_xSR_MUTEDET_Msk (0x1UL << SAI_xSR_MUTEDET_Pos) /*!< 0x00000002 */
  15175. #define SAI_xSR_MUTEDET SAI_xSR_MUTEDET_Msk /*!<Mute detection */
  15176. #define SAI_xSR_WCKCFG_Pos (2U)
  15177. #define SAI_xSR_WCKCFG_Msk (0x1UL << SAI_xSR_WCKCFG_Pos) /*!< 0x00000004 */
  15178. #define SAI_xSR_WCKCFG SAI_xSR_WCKCFG_Msk /*!<Wrong Clock Configuration */
  15179. #define SAI_xSR_FREQ_Pos (3U)
  15180. #define SAI_xSR_FREQ_Msk (0x1UL << SAI_xSR_FREQ_Pos) /*!< 0x00000008 */
  15181. #define SAI_xSR_FREQ SAI_xSR_FREQ_Msk /*!<FIFO request */
  15182. #define SAI_xSR_CNRDY_Pos (4U)
  15183. #define SAI_xSR_CNRDY_Msk (0x1UL << SAI_xSR_CNRDY_Pos) /*!< 0x00000010 */
  15184. #define SAI_xSR_CNRDY SAI_xSR_CNRDY_Msk /*!<Codec not ready */
  15185. #define SAI_xSR_AFSDET_Pos (5U)
  15186. #define SAI_xSR_AFSDET_Msk (0x1UL << SAI_xSR_AFSDET_Pos) /*!< 0x00000020 */
  15187. #define SAI_xSR_AFSDET SAI_xSR_AFSDET_Msk /*!<Anticipated frame synchronization detection */
  15188. #define SAI_xSR_LFSDET_Pos (6U)
  15189. #define SAI_xSR_LFSDET_Msk (0x1UL << SAI_xSR_LFSDET_Pos) /*!< 0x00000040 */
  15190. #define SAI_xSR_LFSDET SAI_xSR_LFSDET_Msk /*!<Late frame synchronization detection */
  15191. #define SAI_xSR_FLVL_Pos (16U)
  15192. #define SAI_xSR_FLVL_Msk (0x7UL << SAI_xSR_FLVL_Pos) /*!< 0x00070000 */
  15193. #define SAI_xSR_FLVL SAI_xSR_FLVL_Msk /*!<FLVL[2:0] (FIFO Level Threshold) */
  15194. #define SAI_xSR_FLVL_0 (0x1UL << SAI_xSR_FLVL_Pos) /*!< 0x00010000 */
  15195. #define SAI_xSR_FLVL_1 (0x2UL << SAI_xSR_FLVL_Pos) /*!< 0x00020000 */
  15196. #define SAI_xSR_FLVL_2 (0x4UL << SAI_xSR_FLVL_Pos) /*!< 0x00040000 */
  15197. /****************** Bit definition for SAI_xCLRFR register ******************/
  15198. #define SAI_xCLRFR_COVRUDR_Pos (0U)
  15199. #define SAI_xCLRFR_COVRUDR_Msk (0x1UL << SAI_xCLRFR_COVRUDR_Pos) /*!< 0x00000001 */
  15200. #define SAI_xCLRFR_COVRUDR SAI_xCLRFR_COVRUDR_Msk /*!<Clear Overrun underrun */
  15201. #define SAI_xCLRFR_CMUTEDET_Pos (1U)
  15202. #define SAI_xCLRFR_CMUTEDET_Msk (0x1UL << SAI_xCLRFR_CMUTEDET_Pos) /*!< 0x00000002 */
  15203. #define SAI_xCLRFR_CMUTEDET SAI_xCLRFR_CMUTEDET_Msk /*!<Clear Mute detection */
  15204. #define SAI_xCLRFR_CWCKCFG_Pos (2U)
  15205. #define SAI_xCLRFR_CWCKCFG_Msk (0x1UL << SAI_xCLRFR_CWCKCFG_Pos) /*!< 0x00000004 */
  15206. #define SAI_xCLRFR_CWCKCFG SAI_xCLRFR_CWCKCFG_Msk /*!<Clear Wrong Clock Configuration */
  15207. #define SAI_xCLRFR_CFREQ_Pos (3U)
  15208. #define SAI_xCLRFR_CFREQ_Msk (0x1UL << SAI_xCLRFR_CFREQ_Pos) /*!< 0x00000008 */
  15209. #define SAI_xCLRFR_CFREQ SAI_xCLRFR_CFREQ_Msk /*!<Clear FIFO request */
  15210. #define SAI_xCLRFR_CCNRDY_Pos (4U)
  15211. #define SAI_xCLRFR_CCNRDY_Msk (0x1UL << SAI_xCLRFR_CCNRDY_Pos) /*!< 0x00000010 */
  15212. #define SAI_xCLRFR_CCNRDY SAI_xCLRFR_CCNRDY_Msk /*!<Clear Codec not ready */
  15213. #define SAI_xCLRFR_CAFSDET_Pos (5U)
  15214. #define SAI_xCLRFR_CAFSDET_Msk (0x1UL << SAI_xCLRFR_CAFSDET_Pos) /*!< 0x00000020 */
  15215. #define SAI_xCLRFR_CAFSDET SAI_xCLRFR_CAFSDET_Msk /*!<Clear Anticipated frame synchronization detection */
  15216. #define SAI_xCLRFR_CLFSDET_Pos (6U)
  15217. #define SAI_xCLRFR_CLFSDET_Msk (0x1UL << SAI_xCLRFR_CLFSDET_Pos) /*!< 0x00000040 */
  15218. #define SAI_xCLRFR_CLFSDET SAI_xCLRFR_CLFSDET_Msk /*!<Clear Late frame synchronization detection */
  15219. /****************** Bit definition for SAI_xDR register *********************/
  15220. #define SAI_xDR_DATA_Pos (0U)
  15221. #define SAI_xDR_DATA_Msk (0xFFFFFFFFUL << SAI_xDR_DATA_Pos) /*!< 0xFFFFFFFF */
  15222. #define SAI_xDR_DATA SAI_xDR_DATA_Msk
  15223. /******************* Bit definition for SAI_PDMCR register ******************/
  15224. #define SAI_PDMCR_PDMEN_Pos (0U)
  15225. #define SAI_PDMCR_PDMEN_Msk (0x1UL << SAI_PDMCR_PDMEN_Pos) /*!< 0x00000001 */
  15226. #define SAI_PDMCR_PDMEN SAI_PDMCR_PDMEN_Msk /*!<PDM Enable */
  15227. #define SAI_PDMCR_MICNBR_Pos (4U)
  15228. #define SAI_PDMCR_MICNBR_Msk (0x3UL << SAI_PDMCR_MICNBR_Pos) /*!< 0x00000030 */
  15229. #define SAI_PDMCR_MICNBR SAI_PDMCR_MICNBR_Msk /*!<Number of microphones */
  15230. #define SAI_PDMCR_MICNBR_0 (0x1UL << SAI_PDMCR_MICNBR_Pos) /*!< 0x00000010 */
  15231. #define SAI_PDMCR_MICNBR_1 (0x2UL << SAI_PDMCR_MICNBR_Pos) /*!< 0x00000020 */
  15232. #define SAI_PDMCR_CKEN1_Pos (8U)
  15233. #define SAI_PDMCR_CKEN1_Msk (0x1UL << SAI_PDMCR_CKEN1_Pos) /*!< 0x00000100 */
  15234. #define SAI_PDMCR_CKEN1 SAI_PDMCR_CKEN1_Msk /*!<Clock enable of bitstream clock number 1 */
  15235. #define SAI_PDMCR_CKEN2_Pos (9U)
  15236. #define SAI_PDMCR_CKEN2_Msk (0x1UL << SAI_PDMCR_CKEN2_Pos) /*!< 0x00000200 */
  15237. #define SAI_PDMCR_CKEN2 SAI_PDMCR_CKEN2_Msk /*!<Clock enable of bitstream clock number 2 */
  15238. #define SAI_PDMCR_CKEN3_Pos (10U)
  15239. #define SAI_PDMCR_CKEN3_Msk (0x1UL << SAI_PDMCR_CKEN3_Pos) /*!< 0x00000400 */
  15240. #define SAI_PDMCR_CKEN3 SAI_PDMCR_CKEN3_Msk /*!<Clock enable of bitstream clock number 3 */
  15241. #define SAI_PDMCR_CKEN4_Pos (11U)
  15242. #define SAI_PDMCR_CKEN4_Msk (0x1UL << SAI_PDMCR_CKEN4_Pos) /*!< 0x00000800 */
  15243. #define SAI_PDMCR_CKEN4 SAI_PDMCR_CKEN4_Msk /*!<Clock enable of bitstream clock number 4 */
  15244. /****************** Bit definition for SAI_PDMDLY register ******************/
  15245. #define SAI_PDMDLY_DLYM1L_Pos (0U)
  15246. #define SAI_PDMDLY_DLYM1L_Msk (0x7UL << SAI_PDMDLY_DLYM1L_Pos) /*!< 0x00000007 */
  15247. #define SAI_PDMDLY_DLYM1L SAI_PDMDLY_DLYM1L_Msk /*!<DLYM1L[2:0] (Delay line adjust for left microphone of pair 1) */
  15248. #define SAI_PDMDLY_DLYM1L_0 (0x1UL << SAI_PDMDLY_DLYM1L_Pos) /*!< 0x00000001 */
  15249. #define SAI_PDMDLY_DLYM1L_1 (0x2UL << SAI_PDMDLY_DLYM1L_Pos) /*!< 0x00000002 */
  15250. #define SAI_PDMDLY_DLYM1L_2 (0x4UL << SAI_PDMDLY_DLYM1L_Pos) /*!< 0x00000004 */
  15251. #define SAI_PDMDLY_DLYM1R_Pos (4U)
  15252. #define SAI_PDMDLY_DLYM1R_Msk (0x7UL << SAI_PDMDLY_DLYM1R_Pos) /*!< 0x00000070 */
  15253. #define SAI_PDMDLY_DLYM1R SAI_PDMDLY_DLYM1R_Msk /*!<DLYM1R[2:0] (Delay line adjust for right microphone of pair 1) */
  15254. #define SAI_PDMDLY_DLYM1R_0 (0x1UL << SAI_PDMDLY_DLYM1R_Pos) /*!< 0x00000010 */
  15255. #define SAI_PDMDLY_DLYM1R_1 (0x2UL << SAI_PDMDLY_DLYM1R_Pos) /*!< 0x00000020 */
  15256. #define SAI_PDMDLY_DLYM1R_2 (0x4UL << SAI_PDMDLY_DLYM1R_Pos) /*!< 0x00000040 */
  15257. #define SAI_PDMDLY_DLYM2L_Pos (8U)
  15258. #define SAI_PDMDLY_DLYM2L_Msk (0x7UL << SAI_PDMDLY_DLYM2L_Pos) /*!< 0x00000700 */
  15259. #define SAI_PDMDLY_DLYM2L SAI_PDMDLY_DLYM2L_Msk /*!<DLYM2L[2:0] (Delay line adjust for left microphone of pair 2) */
  15260. #define SAI_PDMDLY_DLYM2L_0 (0x1UL << SAI_PDMDLY_DLYM2L_Pos) /*!< 0x00000100 */
  15261. #define SAI_PDMDLY_DLYM2L_1 (0x2UL << SAI_PDMDLY_DLYM2L_Pos) /*!< 0x00000200 */
  15262. #define SAI_PDMDLY_DLYM2L_2 (0x4UL << SAI_PDMDLY_DLYM2L_Pos) /*!< 0x00000400 */
  15263. #define SAI_PDMDLY_DLYM2R_Pos (12U)
  15264. #define SAI_PDMDLY_DLYM2R_Msk (0x7UL << SAI_PDMDLY_DLYM2R_Pos) /*!< 0x00007000 */
  15265. #define SAI_PDMDLY_DLYM2R SAI_PDMDLY_DLYM2R_Msk /*!<DLYM2R[2:0] (Delay line adjust for right microphone of pair 2)*/
  15266. #define SAI_PDMDLY_DLYM2R_0 (0x1UL << SAI_PDMDLY_DLYM2R_Pos) /*!< 0x00001000 */
  15267. #define SAI_PDMDLY_DLYM2R_1 (0x2UL << SAI_PDMDLY_DLYM2R_Pos) /*!< 0x00002000 */
  15268. #define SAI_PDMDLY_DLYM2R_2 (0x4UL << SAI_PDMDLY_DLYM2R_Pos) /*!< 0x00004000 */
  15269. #define SAI_PDMDLY_DLYM3L_Pos (16U)
  15270. #define SAI_PDMDLY_DLYM3L_Msk (0x7UL << SAI_PDMDLY_DLYM3L_Pos) /*!< 0x00070000 */
  15271. #define SAI_PDMDLY_DLYM3L SAI_PDMDLY_DLYM3L_Msk /*!<DLYM3L[2:0] (Delay line adjust for left microphone of pair 3)*/
  15272. #define SAI_PDMDLY_DLYM3L_0 (0x1UL << SAI_PDMDLY_DLYM3L_Pos) /*!< 0x00010000 */
  15273. #define SAI_PDMDLY_DLYM3L_1 (0x2UL << SAI_PDMDLY_DLYM3L_Pos) /*!< 0x00020000 */
  15274. #define SAI_PDMDLY_DLYM3L_2 (0x4UL << SAI_PDMDLY_DLYM3L_Pos) /*!< 0x00040000 */
  15275. #define SAI_PDMDLY_DLYM3R_Pos (20U)
  15276. #define SAI_PDMDLY_DLYM3R_Msk (0x7UL << SAI_PDMDLY_DLYM3R_Pos) /*!< 0x00700000 */
  15277. #define SAI_PDMDLY_DLYM3R SAI_PDMDLY_DLYM3R_Msk /*!<DLYM3R[2:0] (Delay line adjust for right microphone of pair 3)*/
  15278. #define SAI_PDMDLY_DLYM3R_0 (0x1UL << SAI_PDMDLY_DLYM3R_Pos) /*!< 0x00100000 */
  15279. #define SAI_PDMDLY_DLYM3R_1 (0x2UL << SAI_PDMDLY_DLYM3R_Pos) /*!< 0x00200000 */
  15280. #define SAI_PDMDLY_DLYM3R_2 (0x4UL << SAI_PDMDLY_DLYM3R_Pos) /*!< 0x00400000 */
  15281. #define SAI_PDMDLY_DLYM4L_Pos (24U)
  15282. #define SAI_PDMDLY_DLYM4L_Msk (0x7UL << SAI_PDMDLY_DLYM4L_Pos) /*!< 0x07000000 */
  15283. #define SAI_PDMDLY_DLYM4L SAI_PDMDLY_DLYM4L_Msk /*!<DLYM4L[2:0] (Delay line adjust for left microphone of pair 4)*/
  15284. #define SAI_PDMDLY_DLYM4L_0 (0x1UL << SAI_PDMDLY_DLYM4L_Pos) /*!< 0x01000000 */
  15285. #define SAI_PDMDLY_DLYM4L_1 (0x2UL << SAI_PDMDLY_DLYM4L_Pos) /*!< 0x02000000 */
  15286. #define SAI_PDMDLY_DLYM4L_2 (0x4UL << SAI_PDMDLY_DLYM4L_Pos) /*!< 0x04000000 */
  15287. #define SAI_PDMDLY_DLYM4R_Pos (28U)
  15288. #define SAI_PDMDLY_DLYM4R_Msk (0x7UL << SAI_PDMDLY_DLYM4R_Pos) /*!< 0x70000000 */
  15289. #define SAI_PDMDLY_DLYM4R SAI_PDMDLY_DLYM4R_Msk /*!<DLYM4R[2:0] (Delay line adjust for right microphone of pair 4)*/
  15290. #define SAI_PDMDLY_DLYM4R_0 (0x1UL << SAI_PDMDLY_DLYM4R_Pos) /*!< 0x10000000 */
  15291. #define SAI_PDMDLY_DLYM4R_1 (0x2UL << SAI_PDMDLY_DLYM4R_Pos) /*!< 0x20000000 */
  15292. #define SAI_PDMDLY_DLYM4R_2 (0x4UL << SAI_PDMDLY_DLYM4R_Pos) /*!< 0x40000000 */
  15293. /******************************************************************************/
  15294. /* */
  15295. /* SDMMC Interface */
  15296. /* */
  15297. /******************************************************************************/
  15298. /****************** Bit definition for SDMMC_POWER register ******************/
  15299. #define SDMMC_POWER_PWRCTRL_Pos (0U)
  15300. #define SDMMC_POWER_PWRCTRL_Msk (0x3UL << SDMMC_POWER_PWRCTRL_Pos) /*!< 0x00000003 */
  15301. #define SDMMC_POWER_PWRCTRL SDMMC_POWER_PWRCTRL_Msk /*!<PWRCTRL[1:0] bits (Power supply control bits) */
  15302. #define SDMMC_POWER_PWRCTRL_0 (0x1UL << SDMMC_POWER_PWRCTRL_Pos) /*!< 0x00000001 */
  15303. #define SDMMC_POWER_PWRCTRL_1 (0x2UL << SDMMC_POWER_PWRCTRL_Pos) /*!< 0x00000002 */
  15304. #define SDMMC_POWER_VSWITCH_Pos (2U)
  15305. #define SDMMC_POWER_VSWITCH_Msk (0x1UL << SDMMC_POWER_VSWITCH_Pos) /*!< 0x00000004 */
  15306. #define SDMMC_POWER_VSWITCH SDMMC_POWER_VSWITCH_Msk /*!<Voltage switch sequence start */
  15307. #define SDMMC_POWER_VSWITCHEN_Pos (3U)
  15308. #define SDMMC_POWER_VSWITCHEN_Msk (0x1UL << SDMMC_POWER_VSWITCHEN_Pos) /*!< 0x00000008 */
  15309. #define SDMMC_POWER_VSWITCHEN SDMMC_POWER_VSWITCHEN_Msk /*!<Voltage switch procedure enable */
  15310. #define SDMMC_POWER_DIRPOL_Pos (4U)
  15311. #define SDMMC_POWER_DIRPOL_Msk (0x1UL << SDMMC_POWER_DIRPOL_Pos) /*!< 0x00000010 */
  15312. #define SDMMC_POWER_DIRPOL SDMMC_POWER_DIRPOL_Msk /*!<Data and Command direction signals polarity selection */
  15313. /****************** Bit definition for SDMMC_CLKCR register ******************/
  15314. #define SDMMC_CLKCR_CLKDIV_Pos (0U)
  15315. #define SDMMC_CLKCR_CLKDIV_Msk (0x3FFUL << SDMMC_CLKCR_CLKDIV_Pos) /*!< 0x000003FF */
  15316. #define SDMMC_CLKCR_CLKDIV SDMMC_CLKCR_CLKDIV_Msk /*!<Clock divide factor */
  15317. #define SDMMC_CLKCR_PWRSAV_Pos (12U)
  15318. #define SDMMC_CLKCR_PWRSAV_Msk (0x1UL << SDMMC_CLKCR_PWRSAV_Pos) /*!< 0x00001000 */
  15319. #define SDMMC_CLKCR_PWRSAV SDMMC_CLKCR_PWRSAV_Msk /*!<Power saving configuration bit */
  15320. #define SDMMC_CLKCR_WIDBUS_Pos (14U)
  15321. #define SDMMC_CLKCR_WIDBUS_Msk (0x3UL << SDMMC_CLKCR_WIDBUS_Pos) /*!< 0x0000C000 */
  15322. #define SDMMC_CLKCR_WIDBUS SDMMC_CLKCR_WIDBUS_Msk /*!<WIDBUS[1:0] bits (Wide bus mode enable bit) */
  15323. #define SDMMC_CLKCR_WIDBUS_0 (0x1UL << SDMMC_CLKCR_WIDBUS_Pos) /*!< 0x00004000 */
  15324. #define SDMMC_CLKCR_WIDBUS_1 (0x2UL << SDMMC_CLKCR_WIDBUS_Pos) /*!< 0x00008000 */
  15325. #define SDMMC_CLKCR_NEGEDGE_Pos (16U)
  15326. #define SDMMC_CLKCR_NEGEDGE_Msk (0x1UL << SDMMC_CLKCR_NEGEDGE_Pos) /*!< 0x00010000 */
  15327. #define SDMMC_CLKCR_NEGEDGE SDMMC_CLKCR_NEGEDGE_Msk /*!<SDMMC_CK dephasing selection bit */
  15328. #define SDMMC_CLKCR_HWFC_EN_Pos (17U)
  15329. #define SDMMC_CLKCR_HWFC_EN_Msk (0x1UL << SDMMC_CLKCR_HWFC_EN_Pos) /*!< 0x00020000 */
  15330. #define SDMMC_CLKCR_HWFC_EN SDMMC_CLKCR_HWFC_EN_Msk /*!<HW Flow Control enable */
  15331. #define SDMMC_CLKCR_DDR_Pos (18U)
  15332. #define SDMMC_CLKCR_DDR_Msk (0x1UL << SDMMC_CLKCR_DDR_Pos) /*!< 0x00040000 */
  15333. #define SDMMC_CLKCR_DDR SDMMC_CLKCR_DDR_Msk /*!<Data rate signaling selection */
  15334. #define SDMMC_CLKCR_BUSSPEED_Pos (19U)
  15335. #define SDMMC_CLKCR_BUSSPEED_Msk (0x1UL << SDMMC_CLKCR_BUSSPEED_Pos) /*!< 0x00080000 */
  15336. #define SDMMC_CLKCR_BUSSPEED SDMMC_CLKCR_BUSSPEED_Msk /*!<Bus speed mode selection */
  15337. #define SDMMC_CLKCR_SELCLKRX_Pos (20U)
  15338. #define SDMMC_CLKCR_SELCLKRX_Msk (0x3UL << SDMMC_CLKCR_SELCLKRX_Pos) /*!< 0x00300000 */
  15339. #define SDMMC_CLKCR_SELCLKRX SDMMC_CLKCR_SELCLKRX_Msk /*!<SELCLKRX[1:0] bits (Receive clock selection) */
  15340. #define SDMMC_CLKCR_SELCLKRX_0 (0x1UL << SDMMC_CLKCR_SELCLKRX_Pos) /*!< 0x00100000 */
  15341. #define SDMMC_CLKCR_SELCLKRX_1 (0x2UL << SDMMC_CLKCR_SELCLKRX_Pos) /*!< 0x00200000 */
  15342. /******************* Bit definition for SDMMC_ARG register *******************/
  15343. #define SDMMC_ARG_CMDARG_Pos (0U)
  15344. #define SDMMC_ARG_CMDARG_Msk (0xFFFFFFFFUL << SDMMC_ARG_CMDARG_Pos) /*!< 0xFFFFFFFF */
  15345. #define SDMMC_ARG_CMDARG SDMMC_ARG_CMDARG_Msk /*!<Command argument */
  15346. /******************* Bit definition for SDMMC_CMD register *******************/
  15347. #define SDMMC_CMD_CMDINDEX_Pos (0U)
  15348. #define SDMMC_CMD_CMDINDEX_Msk (0x3FUL << SDMMC_CMD_CMDINDEX_Pos) /*!< 0x0000003F */
  15349. #define SDMMC_CMD_CMDINDEX SDMMC_CMD_CMDINDEX_Msk /*!<Command Index */
  15350. #define SDMMC_CMD_CMDTRANS_Pos (6U)
  15351. #define SDMMC_CMD_CMDTRANS_Msk (0x1UL << SDMMC_CMD_CMDTRANS_Pos) /*!< 0x00000040 */
  15352. #define SDMMC_CMD_CMDTRANS SDMMC_CMD_CMDTRANS_Msk /*!<CPSM Treats command as a Data Transfer */
  15353. #define SDMMC_CMD_CMDSTOP_Pos (7U)
  15354. #define SDMMC_CMD_CMDSTOP_Msk (0x1UL << SDMMC_CMD_CMDSTOP_Pos) /*!< 0x00000080 */
  15355. #define SDMMC_CMD_CMDSTOP SDMMC_CMD_CMDSTOP_Msk /*!<CPSM Treats command as a Stop */
  15356. #define SDMMC_CMD_WAITRESP_Pos (8U)
  15357. #define SDMMC_CMD_WAITRESP_Msk (0x3UL << SDMMC_CMD_WAITRESP_Pos) /*!< 0x00000300 */
  15358. #define SDMMC_CMD_WAITRESP SDMMC_CMD_WAITRESP_Msk /*!<WAITRESP[1:0] bits (Wait for response bits) */
  15359. #define SDMMC_CMD_WAITRESP_0 (0x1UL << SDMMC_CMD_WAITRESP_Pos) /*!< 0x00000100 */
  15360. #define SDMMC_CMD_WAITRESP_1 (0x2UL << SDMMC_CMD_WAITRESP_Pos) /*!< 0x00000200 */
  15361. #define SDMMC_CMD_WAITINT_Pos (10U)
  15362. #define SDMMC_CMD_WAITINT_Msk (0x1UL << SDMMC_CMD_WAITINT_Pos) /*!< 0x00000400 */
  15363. #define SDMMC_CMD_WAITINT SDMMC_CMD_WAITINT_Msk /*!<CPSM Waits for Interrupt Request */
  15364. #define SDMMC_CMD_WAITPEND_Pos (11U)
  15365. #define SDMMC_CMD_WAITPEND_Msk (0x1UL << SDMMC_CMD_WAITPEND_Pos) /*!< 0x00000800 */
  15366. #define SDMMC_CMD_WAITPEND SDMMC_CMD_WAITPEND_Msk /*!<CPSM Waits for ends of data transfer (CmdPend internal signal) */
  15367. #define SDMMC_CMD_CPSMEN_Pos (12U)
  15368. #define SDMMC_CMD_CPSMEN_Msk (0x1UL << SDMMC_CMD_CPSMEN_Pos) /*!< 0x00001000 */
  15369. #define SDMMC_CMD_CPSMEN SDMMC_CMD_CPSMEN_Msk /*!<Command path state machine (CPSM) Enable bit */
  15370. #define SDMMC_CMD_DTHOLD_Pos (13U)
  15371. #define SDMMC_CMD_DTHOLD_Msk (0x1UL << SDMMC_CMD_DTHOLD_Pos) /*!< 0x00002000 */
  15372. #define SDMMC_CMD_DTHOLD SDMMC_CMD_DTHOLD_Msk /*!<Hold new data block transmission and reception in the DPSM */
  15373. #define SDMMC_CMD_BOOTMODE_Pos (14U)
  15374. #define SDMMC_CMD_BOOTMODE_Msk (0x1UL << SDMMC_CMD_BOOTMODE_Pos) /*!< 0x00004000 */
  15375. #define SDMMC_CMD_BOOTMODE SDMMC_CMD_BOOTMODE_Msk /*!<Boot mode */
  15376. #define SDMMC_CMD_BOOTEN_Pos (15U)
  15377. #define SDMMC_CMD_BOOTEN_Msk (0x1UL << SDMMC_CMD_BOOTEN_Pos) /*!< 0x00008000 */
  15378. #define SDMMC_CMD_BOOTEN SDMMC_CMD_BOOTEN_Msk /*!<Enable Boot mode procedure */
  15379. #define SDMMC_CMD_CMDSUSPEND_Pos (16U)
  15380. #define SDMMC_CMD_CMDSUSPEND_Msk (0x1UL << SDMMC_CMD_CMDSUSPEND_Pos) /*!< 0x00010000 */
  15381. #define SDMMC_CMD_CMDSUSPEND SDMMC_CMD_CMDSUSPEND_Msk /*!<CPSM Treats command as a Suspend or Resume command */
  15382. /***************** Bit definition for SDMMC_RESPCMD register *****************/
  15383. #define SDMMC_RESPCMD_RESPCMD_Pos (0U)
  15384. #define SDMMC_RESPCMD_RESPCMD_Msk (0x3FUL << SDMMC_RESPCMD_RESPCMD_Pos) /*!< 0x0000003F */
  15385. #define SDMMC_RESPCMD_RESPCMD SDMMC_RESPCMD_RESPCMD_Msk /*!<Response command index */
  15386. /****************** Bit definition for SDMMC_RESP0 register ******************/
  15387. #define SDMMC_RESP0_CARDSTATUS0_Pos (0U)
  15388. #define SDMMC_RESP0_CARDSTATUS0_Msk (0xFFFFFFFFUL << SDMMC_RESP0_CARDSTATUS0_Pos) /*!< 0xFFFFFFFF */
  15389. #define SDMMC_RESP0_CARDSTATUS0 SDMMC_RESP0_CARDSTATUS0_Msk /*!<Card Status */
  15390. /****************** Bit definition for SDMMC_RESP1 register ******************/
  15391. #define SDMMC_RESP1_CARDSTATUS1_Pos (0U)
  15392. #define SDMMC_RESP1_CARDSTATUS1_Msk (0xFFFFFFFFUL << SDMMC_RESP1_CARDSTATUS1_Pos) /*!< 0xFFFFFFFF */
  15393. #define SDMMC_RESP1_CARDSTATUS1 SDMMC_RESP1_CARDSTATUS1_Msk /*!<Card Status */
  15394. /****************** Bit definition for SDMMC_RESP2 register ******************/
  15395. #define SDMMC_RESP2_CARDSTATUS2_Pos (0U)
  15396. #define SDMMC_RESP2_CARDSTATUS2_Msk (0xFFFFFFFFUL << SDMMC_RESP2_CARDSTATUS2_Pos) /*!< 0xFFFFFFFF */
  15397. #define SDMMC_RESP2_CARDSTATUS2 SDMMC_RESP2_CARDSTATUS2_Msk /*!<Card Status */
  15398. /****************** Bit definition for SDMMC_RESP3 register ******************/
  15399. #define SDMMC_RESP3_CARDSTATUS3_Pos (0U)
  15400. #define SDMMC_RESP3_CARDSTATUS3_Msk (0xFFFFFFFFUL << SDMMC_RESP3_CARDSTATUS3_Pos) /*!< 0xFFFFFFFF */
  15401. #define SDMMC_RESP3_CARDSTATUS3 SDMMC_RESP3_CARDSTATUS3_Msk /*!<Card Status */
  15402. /****************** Bit definition for SDMMC_RESP4 register ******************/
  15403. #define SDMMC_RESP4_CARDSTATUS4_Pos (0U)
  15404. #define SDMMC_RESP4_CARDSTATUS4_Msk (0xFFFFFFFFUL << SDMMC_RESP4_CARDSTATUS4_Pos) /*!< 0xFFFFFFFF */
  15405. #define SDMMC_RESP4_CARDSTATUS4 SDMMC_RESP4_CARDSTATUS4_Msk /*!<Card Status */
  15406. /****************** Bit definition for SDMMC_DTIMER register *****************/
  15407. #define SDMMC_DTIMER_DATATIME_Pos (0U)
  15408. #define SDMMC_DTIMER_DATATIME_Msk (0xFFFFFFFFUL << SDMMC_DTIMER_DATATIME_Pos) /*!< 0xFFFFFFFF */
  15409. #define SDMMC_DTIMER_DATATIME SDMMC_DTIMER_DATATIME_Msk /*!<Data timeout period. */
  15410. /****************** Bit definition for SDMMC_DLEN register *******************/
  15411. #define SDMMC_DLEN_DATALENGTH_Pos (0U)
  15412. #define SDMMC_DLEN_DATALENGTH_Msk (0x1FFFFFFUL << SDMMC_DLEN_DATALENGTH_Pos) /*!< 0x01FFFFFF */
  15413. #define SDMMC_DLEN_DATALENGTH SDMMC_DLEN_DATALENGTH_Msk /*!<Data length value */
  15414. /****************** Bit definition for SDMMC_DCTRL register ******************/
  15415. #define SDMMC_DCTRL_DTEN_Pos (0U)
  15416. #define SDMMC_DCTRL_DTEN_Msk (0x1UL << SDMMC_DCTRL_DTEN_Pos) /*!< 0x00000001 */
  15417. #define SDMMC_DCTRL_DTEN SDMMC_DCTRL_DTEN_Msk /*!<Data transfer enabled bit */
  15418. #define SDMMC_DCTRL_DTDIR_Pos (1U)
  15419. #define SDMMC_DCTRL_DTDIR_Msk (0x1UL << SDMMC_DCTRL_DTDIR_Pos) /*!< 0x00000002 */
  15420. #define SDMMC_DCTRL_DTDIR SDMMC_DCTRL_DTDIR_Msk /*!<Data transfer direction selection */
  15421. #define SDMMC_DCTRL_DTMODE_Pos (2U)
  15422. #define SDMMC_DCTRL_DTMODE_Msk (0x3UL << SDMMC_DCTRL_DTMODE_Pos) /*!< 0x0000000C */
  15423. #define SDMMC_DCTRL_DTMODE SDMMC_DCTRL_DTMODE_Msk /*!<DTMODE[1:0] Data transfer mode selection */
  15424. #define SDMMC_DCTRL_DTMODE_0 (0x1UL << SDMMC_DCTRL_DTMODE_Pos) /*!< 0x00000004 */
  15425. #define SDMMC_DCTRL_DTMODE_1 (0x2UL << SDMMC_DCTRL_DTMODE_Pos) /*!< 0x00000008 */
  15426. #define SDMMC_DCTRL_DBLOCKSIZE_Pos (4U)
  15427. #define SDMMC_DCTRL_DBLOCKSIZE_Msk (0xFUL << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x000000F0 */
  15428. #define SDMMC_DCTRL_DBLOCKSIZE SDMMC_DCTRL_DBLOCKSIZE_Msk /*!<DBLOCKSIZE[3:0] bits (Data block size) */
  15429. #define SDMMC_DCTRL_DBLOCKSIZE_0 (0x1UL << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x00000010 */
  15430. #define SDMMC_DCTRL_DBLOCKSIZE_1 (0x2UL << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x00000020 */
  15431. #define SDMMC_DCTRL_DBLOCKSIZE_2 (0x4UL << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x00000040 */
  15432. #define SDMMC_DCTRL_DBLOCKSIZE_3 (0x8UL << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x00000080 */
  15433. #define SDMMC_DCTRL_RWSTART_Pos (8U)
  15434. #define SDMMC_DCTRL_RWSTART_Msk (0x1UL << SDMMC_DCTRL_RWSTART_Pos) /*!< 0x00000100 */
  15435. #define SDMMC_DCTRL_RWSTART SDMMC_DCTRL_RWSTART_Msk /*!<Read wait start */
  15436. #define SDMMC_DCTRL_RWSTOP_Pos (9U)
  15437. #define SDMMC_DCTRL_RWSTOP_Msk (0x1UL << SDMMC_DCTRL_RWSTOP_Pos) /*!< 0x00000200 */
  15438. #define SDMMC_DCTRL_RWSTOP SDMMC_DCTRL_RWSTOP_Msk /*!<Read wait stop */
  15439. #define SDMMC_DCTRL_RWMOD_Pos (10U)
  15440. #define SDMMC_DCTRL_RWMOD_Msk (0x1UL << SDMMC_DCTRL_RWMOD_Pos) /*!< 0x00000400 */
  15441. #define SDMMC_DCTRL_RWMOD SDMMC_DCTRL_RWMOD_Msk /*!<Read wait mode */
  15442. #define SDMMC_DCTRL_SDIOEN_Pos (11U)
  15443. #define SDMMC_DCTRL_SDIOEN_Msk (0x1UL << SDMMC_DCTRL_SDIOEN_Pos) /*!< 0x00000800 */
  15444. #define SDMMC_DCTRL_SDIOEN SDMMC_DCTRL_SDIOEN_Msk /*!<SD I/O enable functions */
  15445. #define SDMMC_DCTRL_BOOTACKEN_Pos (12U)
  15446. #define SDMMC_DCTRL_BOOTACKEN_Msk (0x1UL << SDMMC_DCTRL_BOOTACKEN_Pos) /*!< 0x00001000 */
  15447. #define SDMMC_DCTRL_BOOTACKEN SDMMC_DCTRL_BOOTACKEN_Msk /*!<Enable the reception of the Boot Acknowledgment */
  15448. #define SDMMC_DCTRL_FIFORST_Pos (13U)
  15449. #define SDMMC_DCTRL_FIFORST_Msk (0x1UL << SDMMC_DCTRL_FIFORST_Pos) /*!< 0x00002000 */
  15450. #define SDMMC_DCTRL_FIFORST SDMMC_DCTRL_FIFORST_Msk /*!<FIFO reset */
  15451. /****************** Bit definition for SDMMC_DCOUNT register *****************/
  15452. #define SDMMC_DCOUNT_DATACOUNT_Pos (0U)
  15453. #define SDMMC_DCOUNT_DATACOUNT_Msk (0x1FFFFFFUL << SDMMC_DCOUNT_DATACOUNT_Pos) /*!< 0x01FFFFFF */
  15454. #define SDMMC_DCOUNT_DATACOUNT SDMMC_DCOUNT_DATACOUNT_Msk /*!<Data count value */
  15455. /****************** Bit definition for SDMMC_STA register ********************/
  15456. #define SDMMC_STA_CCRCFAIL_Pos (0U)
  15457. #define SDMMC_STA_CCRCFAIL_Msk (0x1UL << SDMMC_STA_CCRCFAIL_Pos) /*!< 0x00000001 */
  15458. #define SDMMC_STA_CCRCFAIL SDMMC_STA_CCRCFAIL_Msk /*!<Command response received (CRC check failed) */
  15459. #define SDMMC_STA_DCRCFAIL_Pos (1U)
  15460. #define SDMMC_STA_DCRCFAIL_Msk (0x1UL << SDMMC_STA_DCRCFAIL_Pos) /*!< 0x00000002 */
  15461. #define SDMMC_STA_DCRCFAIL SDMMC_STA_DCRCFAIL_Msk /*!<Data block sent/received (CRC check failed) */
  15462. #define SDMMC_STA_CTIMEOUT_Pos (2U)
  15463. #define SDMMC_STA_CTIMEOUT_Msk (0x1UL << SDMMC_STA_CTIMEOUT_Pos) /*!< 0x00000004 */
  15464. #define SDMMC_STA_CTIMEOUT SDMMC_STA_CTIMEOUT_Msk /*!<Command response timeout */
  15465. #define SDMMC_STA_DTIMEOUT_Pos (3U)
  15466. #define SDMMC_STA_DTIMEOUT_Msk (0x1UL << SDMMC_STA_DTIMEOUT_Pos) /*!< 0x00000008 */
  15467. #define SDMMC_STA_DTIMEOUT SDMMC_STA_DTIMEOUT_Msk /*!<Data timeout */
  15468. #define SDMMC_STA_TXUNDERR_Pos (4U)
  15469. #define SDMMC_STA_TXUNDERR_Msk (0x1UL << SDMMC_STA_TXUNDERR_Pos) /*!< 0x00000010 */
  15470. #define SDMMC_STA_TXUNDERR SDMMC_STA_TXUNDERR_Msk /*!<Transmit FIFO underrun error */
  15471. #define SDMMC_STA_RXOVERR_Pos (5U)
  15472. #define SDMMC_STA_RXOVERR_Msk (0x1UL << SDMMC_STA_RXOVERR_Pos) /*!< 0x00000020 */
  15473. #define SDMMC_STA_RXOVERR SDMMC_STA_RXOVERR_Msk /*!<Received FIFO overrun error */
  15474. #define SDMMC_STA_CMDREND_Pos (6U)
  15475. #define SDMMC_STA_CMDREND_Msk (0x1UL << SDMMC_STA_CMDREND_Pos) /*!< 0x00000040 */
  15476. #define SDMMC_STA_CMDREND SDMMC_STA_CMDREND_Msk /*!<Command response received (CRC check passed) */
  15477. #define SDMMC_STA_CMDSENT_Pos (7U)
  15478. #define SDMMC_STA_CMDSENT_Msk (0x1UL << SDMMC_STA_CMDSENT_Pos) /*!< 0x00000080 */
  15479. #define SDMMC_STA_CMDSENT SDMMC_STA_CMDSENT_Msk /*!<Command sent (no response required) */
  15480. #define SDMMC_STA_DATAEND_Pos (8U)
  15481. #define SDMMC_STA_DATAEND_Msk (0x1UL << SDMMC_STA_DATAEND_Pos) /*!< 0x00000100 */
  15482. #define SDMMC_STA_DATAEND SDMMC_STA_DATAEND_Msk /*!<Data end (data counter, SDIDCOUNT, is zero) */
  15483. #define SDMMC_STA_DHOLD_Pos (9U)
  15484. #define SDMMC_STA_DHOLD_Msk (0x1UL << SDMMC_STA_DHOLD_Pos) /*!< 0x00000200 */
  15485. #define SDMMC_STA_DHOLD SDMMC_STA_DHOLD_Msk /*!<Data transfer Hold */
  15486. #define SDMMC_STA_DBCKEND_Pos (10U)
  15487. #define SDMMC_STA_DBCKEND_Msk (0x1UL << SDMMC_STA_DBCKEND_Pos) /*!< 0x00000400 */
  15488. #define SDMMC_STA_DBCKEND SDMMC_STA_DBCKEND_Msk /*!<Data block sent/received (CRC check passed) */
  15489. #define SDMMC_STA_DABORT_Pos (11U)
  15490. #define SDMMC_STA_DABORT_Msk (0x1UL << SDMMC_STA_DABORT_Pos) /*!< 0x00000800 */
  15491. #define SDMMC_STA_DABORT SDMMC_STA_DABORT_Msk /*!<Data transfer aborted by CMD12 */
  15492. #define SDMMC_STA_DPSMACT_Pos (12U)
  15493. #define SDMMC_STA_DPSMACT_Msk (0x1UL << SDMMC_STA_DPSMACT_Pos) /*!< 0x00001000 */
  15494. #define SDMMC_STA_DPSMACT SDMMC_STA_DPSMACT_Msk /*!<Data path state machine active */
  15495. #define SDMMC_STA_CPSMACT_Pos (13U)
  15496. #define SDMMC_STA_CPSMACT_Msk (0x1UL << SDMMC_STA_CPSMACT_Pos) /*!< 0x00002000 */
  15497. #define SDMMC_STA_CPSMACT SDMMC_STA_CPSMACT_Msk /*!<Command path state machine active */
  15498. #define SDMMC_STA_TXFIFOHE_Pos (14U)
  15499. #define SDMMC_STA_TXFIFOHE_Msk (0x1UL << SDMMC_STA_TXFIFOHE_Pos) /*!< 0x00004000 */
  15500. #define SDMMC_STA_TXFIFOHE SDMMC_STA_TXFIFOHE_Msk /*!<Transmit FIFO Half Empty: at least 8 words can be written into the FIFO */
  15501. #define SDMMC_STA_RXFIFOHF_Pos (15U)
  15502. #define SDMMC_STA_RXFIFOHF_Msk (0x1UL << SDMMC_STA_RXFIFOHF_Pos) /*!< 0x00008000 */
  15503. #define SDMMC_STA_RXFIFOHF SDMMC_STA_RXFIFOHF_Msk /*!<Receive FIFO Half Full: there are at least 8 words in the FIFO */
  15504. #define SDMMC_STA_TXFIFOF_Pos (16U)
  15505. #define SDMMC_STA_TXFIFOF_Msk (0x1UL << SDMMC_STA_TXFIFOF_Pos) /*!< 0x00010000 */
  15506. #define SDMMC_STA_TXFIFOF SDMMC_STA_TXFIFOF_Msk /*!<Transmit FIFO full */
  15507. #define SDMMC_STA_RXFIFOF_Pos (17U)
  15508. #define SDMMC_STA_RXFIFOF_Msk (0x1UL << SDMMC_STA_RXFIFOF_Pos) /*!< 0x00020000 */
  15509. #define SDMMC_STA_RXFIFOF SDMMC_STA_RXFIFOF_Msk /*!<Receive FIFO full */
  15510. #define SDMMC_STA_TXFIFOE_Pos (18U)
  15511. #define SDMMC_STA_TXFIFOE_Msk (0x1UL << SDMMC_STA_TXFIFOE_Pos) /*!< 0x00040000 */
  15512. #define SDMMC_STA_TXFIFOE SDMMC_STA_TXFIFOE_Msk /*!<Transmit FIFO empty */
  15513. #define SDMMC_STA_RXFIFOE_Pos (19U)
  15514. #define SDMMC_STA_RXFIFOE_Msk (0x1UL << SDMMC_STA_RXFIFOE_Pos) /*!< 0x00080000 */
  15515. #define SDMMC_STA_RXFIFOE SDMMC_STA_RXFIFOE_Msk /*!<Receive FIFO empty */
  15516. #define SDMMC_STA_BUSYD0_Pos (20U)
  15517. #define SDMMC_STA_BUSYD0_Msk (0x1UL << SDMMC_STA_BUSYD0_Pos) /*!< 0x00100000 */
  15518. #define SDMMC_STA_BUSYD0 SDMMC_STA_BUSYD0_Msk /*!<Inverted value of SDMMC_D0 line (Busy) */
  15519. #define SDMMC_STA_BUSYD0END_Pos (21U)
  15520. #define SDMMC_STA_BUSYD0END_Msk (0x1UL << SDMMC_STA_BUSYD0END_Pos) /*!< 0x00200000 */
  15521. #define SDMMC_STA_BUSYD0END SDMMC_STA_BUSYD0END_Msk /*!<End of SDMMC_D0 Busy following a CMD response detected */
  15522. #define SDMMC_STA_SDIOIT_Pos (22U)
  15523. #define SDMMC_STA_SDIOIT_Msk (0x1UL << SDMMC_STA_SDIOIT_Pos) /*!< 0x00400000 */
  15524. #define SDMMC_STA_SDIOIT SDMMC_STA_SDIOIT_Msk /*!<SDIO interrupt received */
  15525. #define SDMMC_STA_ACKFAIL_Pos (23U)
  15526. #define SDMMC_STA_ACKFAIL_Msk (0x1UL << SDMMC_STA_ACKFAIL_Pos) /*!< 0x00800000 */
  15527. #define SDMMC_STA_ACKFAIL SDMMC_STA_ACKFAIL_Msk /*!<Boot Acknowledgment received (BootAck check fail) */
  15528. #define SDMMC_STA_ACKTIMEOUT_Pos (24U)
  15529. #define SDMMC_STA_ACKTIMEOUT_Msk (0x1UL << SDMMC_STA_ACKTIMEOUT_Pos) /*!< 0x01000000 */
  15530. #define SDMMC_STA_ACKTIMEOUT SDMMC_STA_ACKTIMEOUT_Msk /*!<Boot Acknowledgment timeout */
  15531. #define SDMMC_STA_VSWEND_Pos (25U)
  15532. #define SDMMC_STA_VSWEND_Msk (0x1UL << SDMMC_STA_VSWEND_Pos) /*!< 0x02000000 */
  15533. #define SDMMC_STA_VSWEND SDMMC_STA_VSWEND_Msk /*!<Voltage switch critical timing section completion */
  15534. #define SDMMC_STA_CKSTOP_Pos (26U)
  15535. #define SDMMC_STA_CKSTOP_Msk (0x1UL << SDMMC_STA_CKSTOP_Pos) /*!< 0x04000000 */
  15536. #define SDMMC_STA_CKSTOP SDMMC_STA_CKSTOP_Msk /*!<SDMMC_CK stopped in Voltage switch procedure */
  15537. #define SDMMC_STA_IDMATE_Pos (27U)
  15538. #define SDMMC_STA_IDMATE_Msk (0x1UL << SDMMC_STA_IDMATE_Pos) /*!< 0x08000000 */
  15539. #define SDMMC_STA_IDMATE SDMMC_STA_IDMATE_Msk /*!<IDMA transfer error */
  15540. #define SDMMC_STA_IDMABTC_Pos (28U)
  15541. #define SDMMC_STA_IDMABTC_Msk (0x1UL << SDMMC_STA_IDMABTC_Pos) /*!< 0x10000000 */
  15542. #define SDMMC_STA_IDMABTC SDMMC_STA_IDMABTC_Msk /*!<IDMA buffer transfer complete */
  15543. /******************* Bit definition for SDMMC_ICR register *******************/
  15544. #define SDMMC_ICR_CCRCFAILC_Pos (0U)
  15545. #define SDMMC_ICR_CCRCFAILC_Msk (0x1UL << SDMMC_ICR_CCRCFAILC_Pos) /*!< 0x00000001 */
  15546. #define SDMMC_ICR_CCRCFAILC SDMMC_ICR_CCRCFAILC_Msk /*!<CCRCFAIL flag clear bit */
  15547. #define SDMMC_ICR_DCRCFAILC_Pos (1U)
  15548. #define SDMMC_ICR_DCRCFAILC_Msk (0x1UL << SDMMC_ICR_DCRCFAILC_Pos) /*!< 0x00000002 */
  15549. #define SDMMC_ICR_DCRCFAILC SDMMC_ICR_DCRCFAILC_Msk /*!<DCRCFAIL flag clear bit */
  15550. #define SDMMC_ICR_CTIMEOUTC_Pos (2U)
  15551. #define SDMMC_ICR_CTIMEOUTC_Msk (0x1UL << SDMMC_ICR_CTIMEOUTC_Pos) /*!< 0x00000004 */
  15552. #define SDMMC_ICR_CTIMEOUTC SDMMC_ICR_CTIMEOUTC_Msk /*!<CTIMEOUT flag clear bit */
  15553. #define SDMMC_ICR_DTIMEOUTC_Pos (3U)
  15554. #define SDMMC_ICR_DTIMEOUTC_Msk (0x1UL << SDMMC_ICR_DTIMEOUTC_Pos) /*!< 0x00000008 */
  15555. #define SDMMC_ICR_DTIMEOUTC SDMMC_ICR_DTIMEOUTC_Msk /*!<DTIMEOUT flag clear bit */
  15556. #define SDMMC_ICR_TXUNDERRC_Pos (4U)
  15557. #define SDMMC_ICR_TXUNDERRC_Msk (0x1UL << SDMMC_ICR_TXUNDERRC_Pos) /*!< 0x00000010 */
  15558. #define SDMMC_ICR_TXUNDERRC SDMMC_ICR_TXUNDERRC_Msk /*!<TXUNDERR flag clear bit */
  15559. #define SDMMC_ICR_RXOVERRC_Pos (5U)
  15560. #define SDMMC_ICR_RXOVERRC_Msk (0x1UL << SDMMC_ICR_RXOVERRC_Pos) /*!< 0x00000020 */
  15561. #define SDMMC_ICR_RXOVERRC SDMMC_ICR_RXOVERRC_Msk /*!<RXOVERR flag clear bit */
  15562. #define SDMMC_ICR_CMDRENDC_Pos (6U)
  15563. #define SDMMC_ICR_CMDRENDC_Msk (0x1UL << SDMMC_ICR_CMDRENDC_Pos) /*!< 0x00000040 */
  15564. #define SDMMC_ICR_CMDRENDC SDMMC_ICR_CMDRENDC_Msk /*!<CMDREND flag clear bit */
  15565. #define SDMMC_ICR_CMDSENTC_Pos (7U)
  15566. #define SDMMC_ICR_CMDSENTC_Msk (0x1UL << SDMMC_ICR_CMDSENTC_Pos) /*!< 0x00000080 */
  15567. #define SDMMC_ICR_CMDSENTC SDMMC_ICR_CMDSENTC_Msk /*!<CMDSENT flag clear bit */
  15568. #define SDMMC_ICR_DATAENDC_Pos (8U)
  15569. #define SDMMC_ICR_DATAENDC_Msk (0x1UL << SDMMC_ICR_DATAENDC_Pos) /*!< 0x00000100 */
  15570. #define SDMMC_ICR_DATAENDC SDMMC_ICR_DATAENDC_Msk /*!<DATAEND flag clear bit */
  15571. #define SDMMC_ICR_DHOLDC_Pos (9U)
  15572. #define SDMMC_ICR_DHOLDC_Msk (0x1UL << SDMMC_ICR_DHOLDC_Pos) /*!< 0x00000200 */
  15573. #define SDMMC_ICR_DHOLDC SDMMC_ICR_DHOLDC_Msk /*!<DHOLD flag clear bit */
  15574. #define SDMMC_ICR_DBCKENDC_Pos (10U)
  15575. #define SDMMC_ICR_DBCKENDC_Msk (0x1UL << SDMMC_ICR_DBCKENDC_Pos) /*!< 0x00000400 */
  15576. #define SDMMC_ICR_DBCKENDC SDMMC_ICR_DBCKENDC_Msk /*!<DBCKEND flag clear bit */
  15577. #define SDMMC_ICR_DABORTC_Pos (11U)
  15578. #define SDMMC_ICR_DABORTC_Msk (0x1UL << SDMMC_ICR_DABORTC_Pos) /*!< 0x00000800 */
  15579. #define SDMMC_ICR_DABORTC SDMMC_ICR_DABORTC_Msk /*!<DABORTC flag clear bit */
  15580. #define SDMMC_ICR_BUSYD0ENDC_Pos (21U)
  15581. #define SDMMC_ICR_BUSYD0ENDC_Msk (0x1UL << SDMMC_ICR_BUSYD0ENDC_Pos) /*!< 0x00200000 */
  15582. #define SDMMC_ICR_BUSYD0ENDC SDMMC_ICR_BUSYD0ENDC_Msk /*!<BUSYD0ENDC flag clear bit */
  15583. #define SDMMC_ICR_SDIOITC_Pos (22U)
  15584. #define SDMMC_ICR_SDIOITC_Msk (0x1UL << SDMMC_ICR_SDIOITC_Pos) /*!< 0x00400000 */
  15585. #define SDMMC_ICR_SDIOITC SDMMC_ICR_SDIOITC_Msk /*!<SDIOIT flag clear bit */
  15586. #define SDMMC_ICR_ACKFAILC_Pos (23U)
  15587. #define SDMMC_ICR_ACKFAILC_Msk (0x1UL << SDMMC_ICR_ACKFAILC_Pos) /*!< 0x00800000 */
  15588. #define SDMMC_ICR_ACKFAILC SDMMC_ICR_ACKFAILC_Msk /*!<ACKFAILC flag clear bit */
  15589. #define SDMMC_ICR_ACKTIMEOUTC_Pos (24U)
  15590. #define SDMMC_ICR_ACKTIMEOUTC_Msk (0x1UL << SDMMC_ICR_ACKTIMEOUTC_Pos) /*!< 0x01000000 */
  15591. #define SDMMC_ICR_ACKTIMEOUTC SDMMC_ICR_ACKTIMEOUTC_Msk /*!<ACKTIMEOUTC flag clear bit */
  15592. #define SDMMC_ICR_VSWENDC_Pos (25U)
  15593. #define SDMMC_ICR_VSWENDC_Msk (0x1UL << SDMMC_ICR_VSWENDC_Pos) /*!< 0x02000000 */
  15594. #define SDMMC_ICR_VSWENDC SDMMC_ICR_VSWENDC_Msk /*!<VSWENDC flag clear bit */
  15595. #define SDMMC_ICR_CKSTOPC_Pos (26U)
  15596. #define SDMMC_ICR_CKSTOPC_Msk (0x1UL << SDMMC_ICR_CKSTOPC_Pos) /*!< 0x04000000 */
  15597. #define SDMMC_ICR_CKSTOPC SDMMC_ICR_CKSTOPC_Msk /*!<CKSTOPC flag clear bit */
  15598. #define SDMMC_ICR_IDMATEC_Pos (27U)
  15599. #define SDMMC_ICR_IDMATEC_Msk (0x1UL << SDMMC_ICR_IDMATEC_Pos) /*!< 0x08000000 */
  15600. #define SDMMC_ICR_IDMATEC SDMMC_ICR_IDMATEC_Msk /*!<IDMATEC flag clear bit */
  15601. #define SDMMC_ICR_IDMABTCC_Pos (28U)
  15602. #define SDMMC_ICR_IDMABTCC_Msk (0x1UL << SDMMC_ICR_IDMABTCC_Pos) /*!< 0x10000000 */
  15603. #define SDMMC_ICR_IDMABTCC SDMMC_ICR_IDMABTCC_Msk /*!<IDMABTCC flag clear bit */
  15604. /****************** Bit definition for SDMMC_MASK register *******************/
  15605. #define SDMMC_MASK_CCRCFAILIE_Pos (0U)
  15606. #define SDMMC_MASK_CCRCFAILIE_Msk (0x1UL << SDMMC_MASK_CCRCFAILIE_Pos) /*!< 0x00000001 */
  15607. #define SDMMC_MASK_CCRCFAILIE SDMMC_MASK_CCRCFAILIE_Msk /*!<Command CRC Fail Interrupt Enable */
  15608. #define SDMMC_MASK_DCRCFAILIE_Pos (1U)
  15609. #define SDMMC_MASK_DCRCFAILIE_Msk (0x1UL << SDMMC_MASK_DCRCFAILIE_Pos) /*!< 0x00000002 */
  15610. #define SDMMC_MASK_DCRCFAILIE SDMMC_MASK_DCRCFAILIE_Msk /*!<Data CRC Fail Interrupt Enable */
  15611. #define SDMMC_MASK_CTIMEOUTIE_Pos (2U)
  15612. #define SDMMC_MASK_CTIMEOUTIE_Msk (0x1UL << SDMMC_MASK_CTIMEOUTIE_Pos) /*!< 0x00000004 */
  15613. #define SDMMC_MASK_CTIMEOUTIE SDMMC_MASK_CTIMEOUTIE_Msk /*!<Command TimeOut Interrupt Enable */
  15614. #define SDMMC_MASK_DTIMEOUTIE_Pos (3U)
  15615. #define SDMMC_MASK_DTIMEOUTIE_Msk (0x1UL << SDMMC_MASK_DTIMEOUTIE_Pos) /*!< 0x00000008 */
  15616. #define SDMMC_MASK_DTIMEOUTIE SDMMC_MASK_DTIMEOUTIE_Msk /*!<Data TimeOut Interrupt Enable */
  15617. #define SDMMC_MASK_TXUNDERRIE_Pos (4U)
  15618. #define SDMMC_MASK_TXUNDERRIE_Msk (0x1UL << SDMMC_MASK_TXUNDERRIE_Pos) /*!< 0x00000010 */
  15619. #define SDMMC_MASK_TXUNDERRIE SDMMC_MASK_TXUNDERRIE_Msk /*!<Tx FIFO UnderRun Error Interrupt Enable */
  15620. #define SDMMC_MASK_RXOVERRIE_Pos (5U)
  15621. #define SDMMC_MASK_RXOVERRIE_Msk (0x1UL << SDMMC_MASK_RXOVERRIE_Pos) /*!< 0x00000020 */
  15622. #define SDMMC_MASK_RXOVERRIE SDMMC_MASK_RXOVERRIE_Msk /*!<Rx FIFO OverRun Error Interrupt Enable */
  15623. #define SDMMC_MASK_CMDRENDIE_Pos (6U)
  15624. #define SDMMC_MASK_CMDRENDIE_Msk (0x1UL << SDMMC_MASK_CMDRENDIE_Pos) /*!< 0x00000040 */
  15625. #define SDMMC_MASK_CMDRENDIE SDMMC_MASK_CMDRENDIE_Msk /*!<Command Response Received Interrupt Enable */
  15626. #define SDMMC_MASK_CMDSENTIE_Pos (7U)
  15627. #define SDMMC_MASK_CMDSENTIE_Msk (0x1UL << SDMMC_MASK_CMDSENTIE_Pos) /*!< 0x00000080 */
  15628. #define SDMMC_MASK_CMDSENTIE SDMMC_MASK_CMDSENTIE_Msk /*!<Command Sent Interrupt Enable */
  15629. #define SDMMC_MASK_DATAENDIE_Pos (8U)
  15630. #define SDMMC_MASK_DATAENDIE_Msk (0x1UL << SDMMC_MASK_DATAENDIE_Pos) /*!< 0x00000100 */
  15631. #define SDMMC_MASK_DATAENDIE SDMMC_MASK_DATAENDIE_Msk /*!<Data End Interrupt Enable */
  15632. #define SDMMC_MASK_DHOLDIE_Pos (9U)
  15633. #define SDMMC_MASK_DHOLDIE_Msk (0x1UL << SDMMC_MASK_DHOLDIE_Pos) /*!< 0x00000200 */
  15634. #define SDMMC_MASK_DHOLDIE SDMMC_MASK_DHOLDIE_Msk /*!<Data Hold Interrupt Enable */
  15635. #define SDMMC_MASK_DBCKENDIE_Pos (10U)
  15636. #define SDMMC_MASK_DBCKENDIE_Msk (0x1UL << SDMMC_MASK_DBCKENDIE_Pos) /*!< 0x00000400 */
  15637. #define SDMMC_MASK_DBCKENDIE SDMMC_MASK_DBCKENDIE_Msk /*!<Data Block End Interrupt Enable */
  15638. #define SDMMC_MASK_DABORTIE_Pos (11U)
  15639. #define SDMMC_MASK_DABORTIE_Msk (0x1UL << SDMMC_MASK_DABORTIE_Pos) /*!< 0x00000800 */
  15640. #define SDMMC_MASK_DABORTIE SDMMC_MASK_DABORTIE_Msk /*!<Data transfer aborted interrupt enable */
  15641. #define SDMMC_MASK_TXFIFOHEIE_Pos (14U)
  15642. #define SDMMC_MASK_TXFIFOHEIE_Msk (0x1UL << SDMMC_MASK_TXFIFOHEIE_Pos) /*!< 0x00004000 */
  15643. #define SDMMC_MASK_TXFIFOHEIE SDMMC_MASK_TXFIFOHEIE_Msk /*!<Tx FIFO Half Empty interrupt Enable */
  15644. #define SDMMC_MASK_RXFIFOHFIE_Pos (15U)
  15645. #define SDMMC_MASK_RXFIFOHFIE_Msk (0x1UL << SDMMC_MASK_RXFIFOHFIE_Pos) /*!< 0x00008000 */
  15646. #define SDMMC_MASK_RXFIFOHFIE SDMMC_MASK_RXFIFOHFIE_Msk /*!<Rx FIFO Half Full interrupt Enable */
  15647. #define SDMMC_MASK_RXFIFOFIE_Pos (17U)
  15648. #define SDMMC_MASK_RXFIFOFIE_Msk (0x1UL << SDMMC_MASK_RXFIFOFIE_Pos) /*!< 0x00020000 */
  15649. #define SDMMC_MASK_RXFIFOFIE SDMMC_MASK_RXFIFOFIE_Msk /*!<Rx FIFO Full interrupt Enable */
  15650. #define SDMMC_MASK_TXFIFOEIE_Pos (18U)
  15651. #define SDMMC_MASK_TXFIFOEIE_Msk (0x1UL << SDMMC_MASK_TXFIFOEIE_Pos) /*!< 0x00040000 */
  15652. #define SDMMC_MASK_TXFIFOEIE SDMMC_MASK_TXFIFOEIE_Msk /*!<Tx FIFO Empty interrupt Enable */
  15653. #define SDMMC_MASK_BUSYD0ENDIE_Pos (21U)
  15654. #define SDMMC_MASK_BUSYD0ENDIE_Msk (0x1UL << SDMMC_MASK_BUSYD0ENDIE_Pos) /*!< 0x00200000 */
  15655. #define SDMMC_MASK_BUSYD0ENDIE SDMMC_MASK_BUSYD0ENDIE_Msk /*!<BUSYD0ENDIE interrupt Enable */
  15656. #define SDMMC_MASK_SDIOITIE_Pos (22U)
  15657. #define SDMMC_MASK_SDIOITIE_Msk (0x1UL << SDMMC_MASK_SDIOITIE_Pos) /*!< 0x00400000 */
  15658. #define SDMMC_MASK_SDIOITIE SDMMC_MASK_SDIOITIE_Msk /*!<SDMMC Mode Interrupt Received interrupt Enable */
  15659. #define SDMMC_MASK_ACKFAILIE_Pos (23U)
  15660. #define SDMMC_MASK_ACKFAILIE_Msk (0x1UL << SDMMC_MASK_ACKFAILIE_Pos) /*!< 0x00800000 */
  15661. #define SDMMC_MASK_ACKFAILIE SDMMC_MASK_ACKFAILIE_Msk /*!<Acknowledgment Fail Interrupt Enable */
  15662. #define SDMMC_MASK_ACKTIMEOUTIE_Pos (24U)
  15663. #define SDMMC_MASK_ACKTIMEOUTIE_Msk (0x1UL << SDMMC_MASK_ACKTIMEOUTIE_Pos) /*!< 0x01000000 */
  15664. #define SDMMC_MASK_ACKTIMEOUTIE SDMMC_MASK_ACKTIMEOUTIE_Msk /*!<Acknowledgment timeout Interrupt Enable */
  15665. #define SDMMC_MASK_VSWENDIE_Pos (25U)
  15666. #define SDMMC_MASK_VSWENDIE_Msk (0x1UL << SDMMC_MASK_VSWENDIE_Pos) /*!< 0x02000000 */
  15667. #define SDMMC_MASK_VSWENDIE SDMMC_MASK_VSWENDIE_Msk /*!<Voltage switch critical timing section completion Interrupt Enable */
  15668. #define SDMMC_MASK_CKSTOPIE_Pos (26U)
  15669. #define SDMMC_MASK_CKSTOPIE_Msk (0x1UL << SDMMC_MASK_CKSTOPIE_Pos) /*!< 0x04000000 */
  15670. #define SDMMC_MASK_CKSTOPIE SDMMC_MASK_CKSTOPIE_Msk /*!<Voltage Switch clock stopped Interrupt Enable */
  15671. #define SDMMC_MASK_IDMABTCIE_Pos (28U)
  15672. #define SDMMC_MASK_IDMABTCIE_Msk (0x1UL << SDMMC_MASK_IDMABTCIE_Pos) /*!< 0x10000000 */
  15673. #define SDMMC_MASK_IDMABTCIE SDMMC_MASK_IDMABTCIE_Msk /*!<IDMA buffer transfer complete Interrupt Enable */
  15674. /***************** Bit definition for SDMMC_ACKTIME register *****************/
  15675. #define SDMMC_ACKTIME_ACKTIME_Pos (0U)
  15676. #define SDMMC_ACKTIME_ACKTIME_Msk (0x1FFFFFFUL << SDMMC_ACKTIME_ACKTIME_Pos) /*!< 0x01FFFFFF */
  15677. #define SDMMC_ACKTIME_ACKTIME SDMMC_ACKTIME_ACKTIME_Msk /*!<Boot acknowledgment timeout period */
  15678. /****************** Bit definition for SDMMC_FIFO register *******************/
  15679. #define SDMMC_FIFO_FIFODATA_Pos (0U)
  15680. #define SDMMC_FIFO_FIFODATA_Msk (0xFFFFFFFFUL << SDMMC_FIFO_FIFODATA_Pos) /*!< 0xFFFFFFFF */
  15681. #define SDMMC_FIFO_FIFODATA SDMMC_FIFO_FIFODATA_Msk /*!<Receive and transmit FIFO data */
  15682. /****************** Bit definition for SDMMC_IDMACTRL register ****************/
  15683. #define SDMMC_IDMA_IDMAEN_Pos (0U)
  15684. #define SDMMC_IDMA_IDMAEN_Msk (0x1UL << SDMMC_IDMA_IDMAEN_Pos) /*!< 0x00000001 */
  15685. #define SDMMC_IDMA_IDMAEN SDMMC_IDMA_IDMAEN_Msk /*!< Enable the internal DMA of the SDMMC peripheral */
  15686. #define SDMMC_IDMA_IDMABMODE_Pos (1U)
  15687. #define SDMMC_IDMA_IDMABMODE_Msk (0x1UL << SDMMC_IDMA_IDMABMODE_Pos) /*!< 0x00000002 */
  15688. #define SDMMC_IDMA_IDMABMODE SDMMC_IDMA_IDMABMODE_Msk /*!< Enable double buffer mode for IDMA */
  15689. #define SDMMC_IDMA_IDMABACT_Pos (2U)
  15690. #define SDMMC_IDMA_IDMABACT_Msk (0x1UL << SDMMC_IDMA_IDMABACT_Pos) /*!< 0x00000004 */
  15691. #define SDMMC_IDMA_IDMABACT SDMMC_IDMA_IDMABACT_Msk /*!< Uses buffer 1 when double buffer mode is selected */
  15692. /***************** Bit definition for SDMMC_IDMABSIZE register ***************/
  15693. #define SDMMC_IDMABSIZE_IDMABNDT_Pos (5U)
  15694. #define SDMMC_IDMABSIZE_IDMABNDT_Msk (0xFFUL << SDMMC_IDMABSIZE_IDMABNDT_Pos) /*!< 0x00001FE0 */
  15695. #define SDMMC_IDMABSIZE_IDMABNDT SDMMC_IDMABSIZE_IDMABNDT_Msk /*!< Number of transfers per buffer */
  15696. /***************** Bit definition for SDMMC_IDMABASE0 register ***************/
  15697. #define SDMMC_IDMABASE0_IDMABASE0 ((uint32_t)0xFFFFFFFF) /*!< Buffer 0 memory base address */
  15698. /***************** Bit definition for SDMMC_IDMABASE1 register ***************/
  15699. #define SDMMC_IDMABASE1_IDMABASE1 ((uint32_t)0xFFFFFFFF) /*!< Buffer 1 memory base address */
  15700. /******************************************************************************/
  15701. /* */
  15702. /* Delay Block Interface (DLYB) */
  15703. /* */
  15704. /******************************************************************************/
  15705. /******************* Bit definition for DLYB_CR register ********************/
  15706. #define DLYB_CR_DEN_Pos (0U)
  15707. #define DLYB_CR_DEN_Msk (0x1UL << DLYB_CR_DEN_Pos) /*!< 0x00000001 */
  15708. #define DLYB_CR_DEN DLYB_CR_DEN_Msk /*!<Delay Block enable */
  15709. #define DLYB_CR_SEN_Pos (1U)
  15710. #define DLYB_CR_SEN_Msk (0x1UL << DLYB_CR_SEN_Pos) /*!< 0x00000002 */
  15711. #define DLYB_CR_SEN DLYB_CR_SEN_Msk /*!<Sampler length enable */
  15712. /******************* Bit definition for DLYB_CFGR register ********************/
  15713. #define DLYB_CFGR_SEL_Pos (0U)
  15714. #define DLYB_CFGR_SEL_Msk (0xFUL << DLYB_CFGR_SEL_Pos) /*!< 0x0000000F */
  15715. #define DLYB_CFGR_SEL DLYB_CFGR_SEL_Msk /*!<Select the phase for the Output clock[3:0] */
  15716. #define DLYB_CFGR_SEL_0 (0x1UL << DLYB_CFGR_SEL_Pos) /*!< 0x00000001 */
  15717. #define DLYB_CFGR_SEL_1 (0x2UL << DLYB_CFGR_SEL_Pos) /*!< 0x00000002 */
  15718. #define DLYB_CFGR_SEL_2 (0x3UL << DLYB_CFGR_SEL_Pos) /*!< 0x00000003 */
  15719. #define DLYB_CFGR_SEL_3 (0x8UL << DLYB_CFGR_SEL_Pos) /*!< 0x00000008 */
  15720. #define DLYB_CFGR_UNIT_Pos (8U)
  15721. #define DLYB_CFGR_UNIT_Msk (0x7FUL << DLYB_CFGR_UNIT_Pos) /*!< 0x00007F00 */
  15722. #define DLYB_CFGR_UNIT DLYB_CFGR_UNIT_Msk /*!<Delay Defines the delay of a Unit delay cell[6:0] */
  15723. #define DLYB_CFGR_UNIT_0 (0x01UL << DLYB_CFGR_UNIT_Pos) /*!< 0x00000100 */
  15724. #define DLYB_CFGR_UNIT_1 (0x02UL << DLYB_CFGR_UNIT_Pos) /*!< 0x00000200 */
  15725. #define DLYB_CFGR_UNIT_2 (0x04UL << DLYB_CFGR_UNIT_Pos) /*!< 0x00000400 */
  15726. #define DLYB_CFGR_UNIT_3 (0x08UL << DLYB_CFGR_UNIT_Pos) /*!< 0x00000800 */
  15727. #define DLYB_CFGR_UNIT_4 (0x10UL << DLYB_CFGR_UNIT_Pos) /*!< 0x00001000 */
  15728. #define DLYB_CFGR_UNIT_5 (0x20UL << DLYB_CFGR_UNIT_Pos) /*!< 0x00002000 */
  15729. #define DLYB_CFGR_UNIT_6 (0x40UL << DLYB_CFGR_UNIT_Pos) /*!< 0x00004000 */
  15730. #define DLYB_CFGR_LNG_Pos (16U)
  15731. #define DLYB_CFGR_LNG_Msk (0xFFFUL << DLYB_CFGR_LNG_Pos) /*!< 0x0FFF0000 */
  15732. #define DLYB_CFGR_LNG DLYB_CFGR_LNG_Msk /*!<Delay line length value[11:0] */
  15733. #define DLYB_CFGR_LNG_0 (0x001UL << DLYB_CFGR_LNG_Pos) /*!< 0x00010000 */
  15734. #define DLYB_CFGR_LNG_1 (0x002UL << DLYB_CFGR_LNG_Pos) /*!< 0x00020000 */
  15735. #define DLYB_CFGR_LNG_2 (0x004UL << DLYB_CFGR_LNG_Pos) /*!< 0x00040000 */
  15736. #define DLYB_CFGR_LNG_3 (0x008UL << DLYB_CFGR_LNG_Pos) /*!< 0x00080000 */
  15737. #define DLYB_CFGR_LNG_4 (0x010UL << DLYB_CFGR_LNG_Pos) /*!< 0x00100000 */
  15738. #define DLYB_CFGR_LNG_5 (0x020UL << DLYB_CFGR_LNG_Pos) /*!< 0x00200000 */
  15739. #define DLYB_CFGR_LNG_6 (0x040UL << DLYB_CFGR_LNG_Pos) /*!< 0x00400000 */
  15740. #define DLYB_CFGR_LNG_7 (0x080UL << DLYB_CFGR_LNG_Pos) /*!< 0x00800000 */
  15741. #define DLYB_CFGR_LNG_8 (0x100UL << DLYB_CFGR_LNG_Pos) /*!< 0x01000000 */
  15742. #define DLYB_CFGR_LNG_9 (0x200UL << DLYB_CFGR_LNG_Pos) /*!< 0x02000000 */
  15743. #define DLYB_CFGR_LNG_10 (0x400UL << DLYB_CFGR_LNG_Pos) /*!< 0x04000000 */
  15744. #define DLYB_CFGR_LNG_11 (0x800UL << DLYB_CFGR_LNG_Pos) /*!< 0x08000000 */
  15745. #define DLYB_CFGR_LNGF_Pos (31U)
  15746. #define DLYB_CFGR_LNGF_Msk (0x1UL << DLYB_CFGR_LNGF_Pos) /*!< 0x80000000 */
  15747. #define DLYB_CFGR_LNGF DLYB_CFGR_LNGF_Msk /*!<Length valid flag */
  15748. /******************************************************************************/
  15749. /* */
  15750. /* Serial Peripheral Interface (SPI/I2S) */
  15751. /* */
  15752. /******************************************************************************/
  15753. #define SPI_SPI6I2S_SUPPORT /*!<SPI6 I2S support feature */
  15754. /******************* Bit definition for SPI_CR1 register ********************/
  15755. #define SPI_CR1_SPE_Pos (0U)
  15756. #define SPI_CR1_SPE_Msk (0x1UL << SPI_CR1_SPE_Pos) /*!< 0x00000001 */
  15757. #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!<Serial Peripheral Enable */
  15758. #define SPI_CR1_MASRX_Pos (8U)
  15759. #define SPI_CR1_MASRX_Msk (0x1UL << SPI_CR1_MASRX_Pos) /*!< 0x00000100 */
  15760. #define SPI_CR1_MASRX SPI_CR1_MASRX_Msk /*!<Master automatic SUSP in Receive mode */
  15761. #define SPI_CR1_CSTART_Pos (9U)
  15762. #define SPI_CR1_CSTART_Msk (0x1UL << SPI_CR1_CSTART_Pos) /*!< 0x00000200 */
  15763. #define SPI_CR1_CSTART SPI_CR1_CSTART_Msk /*!<Master transfer start */
  15764. #define SPI_CR1_CSUSP_Pos (10U)
  15765. #define SPI_CR1_CSUSP_Msk (0x1UL << SPI_CR1_CSUSP_Pos) /*!< 0x00000400 */
  15766. #define SPI_CR1_CSUSP SPI_CR1_CSUSP_Msk /*!<Master SUSPend request */
  15767. #define SPI_CR1_HDDIR_Pos (11U)
  15768. #define SPI_CR1_HDDIR_Msk (0x1UL << SPI_CR1_HDDIR_Pos) /*!< 0x00000800 */
  15769. #define SPI_CR1_HDDIR SPI_CR1_HDDIR_Msk /*!<Rx/Tx direction at Half-duplex mode */
  15770. #define SPI_CR1_SSI_Pos (12U)
  15771. #define SPI_CR1_SSI_Msk (0x1UL << SPI_CR1_SSI_Pos) /*!< 0x00001000 */
  15772. #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!<Internal SS signal input level */
  15773. #define SPI_CR1_CRC33_17_Pos (13U)
  15774. #define SPI_CR1_CRC33_17_Msk (0x1UL << SPI_CR1_CRC33_17_Pos) /*!< 0x00002000 */
  15775. #define SPI_CR1_CRC33_17 SPI_CR1_CRC33_17_Msk /*!<32-bit CRC polynomial configuration */
  15776. #define SPI_CR1_RCRCINI_Pos (14U)
  15777. #define SPI_CR1_RCRCINI_Msk (0x1UL << SPI_CR1_RCRCINI_Pos) /*!< 0x00004000 */
  15778. #define SPI_CR1_RCRCINI SPI_CR1_RCRCINI_Msk /*!<CRC init pattern control for receiver */
  15779. #define SPI_CR1_TCRCINI_Pos (15U)
  15780. #define SPI_CR1_TCRCINI_Msk (0x1UL << SPI_CR1_TCRCINI_Pos) /*!< 0x00008000 */
  15781. #define SPI_CR1_TCRCINI SPI_CR1_TCRCINI_Msk /*!<CRC init pattern control for transmitter */
  15782. #define SPI_CR1_IOLOCK_Pos (16U)
  15783. #define SPI_CR1_IOLOCK_Msk (0x1UL << SPI_CR1_IOLOCK_Pos) /*!< 0x00010000 */
  15784. #define SPI_CR1_IOLOCK SPI_CR1_IOLOCK_Msk /*!<Locking the AF configuration of associated IOs */
  15785. /******************* Bit definition for SPI_CR2 register ********************/
  15786. #define SPI_CR2_TSER_Pos (16U)
  15787. #define SPI_CR2_TSER_Msk (0xFFFFUL << SPI_CR2_TSER_Pos) /*!< 0xFFFF0000 */
  15788. #define SPI_CR2_TSER SPI_CR2_TSER_Msk /*!<Number of data transfer extension */
  15789. #define SPI_CR2_TSIZE_Pos (0U)
  15790. #define SPI_CR2_TSIZE_Msk (0xFFFFUL << SPI_CR2_TSIZE_Pos) /*!< 0x0000FFFF */
  15791. #define SPI_CR2_TSIZE SPI_CR2_TSIZE_Msk /*!<Number of data at current transfer */
  15792. /******************* Bit definition for SPI_CFG1 register ********************/
  15793. #define SPI_CFG1_DSIZE_Pos (0U)
  15794. #define SPI_CFG1_DSIZE_Msk (0x1FUL << SPI_CFG1_DSIZE_Pos) /*!< 0x0000001F */
  15795. #define SPI_CFG1_DSIZE SPI_CFG1_DSIZE_Msk /*!<DSIZE[4:0]: Bits number in single SPI data frame */
  15796. #define SPI_CFG1_DSIZE_0 (0x01UL << SPI_CFG1_DSIZE_Pos) /*!< 0x00000001 */
  15797. #define SPI_CFG1_DSIZE_1 (0x02UL << SPI_CFG1_DSIZE_Pos) /*!< 0x00000002 */
  15798. #define SPI_CFG1_DSIZE_2 (0x04UL << SPI_CFG1_DSIZE_Pos) /*!< 0x00000004 */
  15799. #define SPI_CFG1_DSIZE_3 (0x08UL << SPI_CFG1_DSIZE_Pos) /*!< 0x00000008 */
  15800. #define SPI_CFG1_DSIZE_4 (0x10UL << SPI_CFG1_DSIZE_Pos) /*!< 0x00000010 */
  15801. #define SPI_CFG1_FTHLV_Pos (5U)
  15802. #define SPI_CFG1_FTHLV_Msk (0xFUL << SPI_CFG1_FTHLV_Pos) /*!< 0x000001E0 */
  15803. #define SPI_CFG1_FTHLV SPI_CFG1_FTHLV_Msk /*!<FTHVL [3:0]: FIFO threshold level*/
  15804. #define SPI_CFG1_FTHLV_0 (0x1UL << SPI_CFG1_FTHLV_Pos) /*!< 0x00000020 */
  15805. #define SPI_CFG1_FTHLV_1 (0x2UL << SPI_CFG1_FTHLV_Pos) /*!< 0x00000040 */
  15806. #define SPI_CFG1_FTHLV_2 (0x4UL << SPI_CFG1_FTHLV_Pos) /*!< 0x00000080 */
  15807. #define SPI_CFG1_FTHLV_3 (0x8UL << SPI_CFG1_FTHLV_Pos) /*!< 0x00000100 */
  15808. #define SPI_CFG1_UDRCFG_Pos (9U)
  15809. #define SPI_CFG1_UDRCFG_Msk (0x3UL << SPI_CFG1_UDRCFG_Pos) /*!< 0x00000600 */
  15810. #define SPI_CFG1_UDRCFG SPI_CFG1_UDRCFG_Msk /*!<UDRCFG[1:0]: Behavior of transmitter at underrun */
  15811. #define SPI_CFG1_UDRCFG_0 (0x1UL << SPI_CFG1_UDRCFG_Pos) /*!< 0x00000200 */
  15812. #define SPI_CFG1_UDRCFG_1 (0x2UL << SPI_CFG1_UDRCFG_Pos) /*!< 0x00000400 */
  15813. #define SPI_CFG1_UDRDET_Pos (11U)
  15814. #define SPI_CFG1_UDRDET_Msk (0x3UL << SPI_CFG1_UDRDET_Pos) /*!< 0x00001800 */
  15815. #define SPI_CFG1_UDRDET SPI_CFG1_UDRDET_Msk /*!<UDRDET[1:0]: Detection of underrun condition */
  15816. #define SPI_CFG1_UDRDET_0 (0x1UL << SPI_CFG1_UDRDET_Pos) /*!< 0x00000800 */
  15817. #define SPI_CFG1_UDRDET_1 (0x2UL << SPI_CFG1_UDRDET_Pos) /*!< 0x00001000 */
  15818. #define SPI_CFG1_RXDMAEN_Pos (14U)
  15819. #define SPI_CFG1_RXDMAEN_Msk (0x1UL << SPI_CFG1_RXDMAEN_Pos) /*!< 0x00004000 */
  15820. #define SPI_CFG1_RXDMAEN SPI_CFG1_RXDMAEN_Msk /*!<Rx DMA stream enable */
  15821. #define SPI_CFG1_TXDMAEN_Pos (15U)
  15822. #define SPI_CFG1_TXDMAEN_Msk (0x1UL << SPI_CFG1_TXDMAEN_Pos) /*!< 0x00008000 */
  15823. #define SPI_CFG1_TXDMAEN SPI_CFG1_TXDMAEN_Msk /*!<Tx DMA stream enable */
  15824. #define SPI_CFG1_CRCSIZE_Pos (16U)
  15825. #define SPI_CFG1_CRCSIZE_Msk (0x1FUL << SPI_CFG1_CRCSIZE_Pos) /*!< 0x001F0000 */
  15826. #define SPI_CFG1_CRCSIZE SPI_CFG1_CRCSIZE_Msk /*!<CRCSIZE [4:0]: Length of CRC frame*/
  15827. #define SPI_CFG1_CRCSIZE_0 (0x01UL << SPI_CFG1_CRCSIZE_Pos) /*!< 0x00010000 */
  15828. #define SPI_CFG1_CRCSIZE_1 (0x02UL << SPI_CFG1_CRCSIZE_Pos) /*!< 0x00020000 */
  15829. #define SPI_CFG1_CRCSIZE_2 (0x04UL << SPI_CFG1_CRCSIZE_Pos) /*!< 0x00040000 */
  15830. #define SPI_CFG1_CRCSIZE_3 (0x08UL << SPI_CFG1_CRCSIZE_Pos) /*!< 0x00080000 */
  15831. #define SPI_CFG1_CRCSIZE_4 (0x10UL << SPI_CFG1_CRCSIZE_Pos) /*!< 0x00100000 */
  15832. #define SPI_CFG1_CRCEN_Pos (22U)
  15833. #define SPI_CFG1_CRCEN_Msk (0x1UL << SPI_CFG1_CRCEN_Pos) /*!< 0x00400000 */
  15834. #define SPI_CFG1_CRCEN SPI_CFG1_CRCEN_Msk /*!<Hardware CRC computation enable */
  15835. #define SPI_CFG1_MBR_Pos (28U)
  15836. #define SPI_CFG1_MBR_Msk (0x7UL << SPI_CFG1_MBR_Pos) /*!< 0x70000000 */
  15837. #define SPI_CFG1_MBR SPI_CFG1_MBR_Msk /*!<Master baud rate */
  15838. #define SPI_CFG1_MBR_0 (0x1UL << SPI_CFG1_MBR_Pos) /*!< 0x10000000 */
  15839. #define SPI_CFG1_MBR_1 (0x2UL << SPI_CFG1_MBR_Pos) /*!< 0x20000000 */
  15840. #define SPI_CFG1_MBR_2 (0x4UL << SPI_CFG1_MBR_Pos) /*!< 0x40000000 */
  15841. /******************* Bit definition for SPI_CFG2 register ********************/
  15842. #define SPI_CFG2_MSSI_Pos (0U)
  15843. #define SPI_CFG2_MSSI_Msk (0xFUL << SPI_CFG2_MSSI_Pos) /*!< 0x0000000F */
  15844. #define SPI_CFG2_MSSI SPI_CFG2_MSSI_Msk /*!<Master SS Idleness */
  15845. #define SPI_CFG2_MSSI_0 (0x1UL << SPI_CFG2_MSSI_Pos) /*!< 0x00000001 */
  15846. #define SPI_CFG2_MSSI_1 (0x2UL << SPI_CFG2_MSSI_Pos) /*!< 0x00000002 */
  15847. #define SPI_CFG2_MSSI_2 (0x4UL << SPI_CFG2_MSSI_Pos) /*!< 0x00000004 */
  15848. #define SPI_CFG2_MSSI_3 (0x8UL << SPI_CFG2_MSSI_Pos) /*!< 0x00000008 */
  15849. #define SPI_CFG2_MIDI_Pos (4U)
  15850. #define SPI_CFG2_MIDI_Msk (0xFUL << SPI_CFG2_MIDI_Pos) /*!< 0x000000F0 */
  15851. #define SPI_CFG2_MIDI SPI_CFG2_MIDI_Msk /*!<Master Inter-Data Idleness */
  15852. #define SPI_CFG2_MIDI_0 (0x1UL << SPI_CFG2_MIDI_Pos) /*!< 0x00000010 */
  15853. #define SPI_CFG2_MIDI_1 (0x2UL << SPI_CFG2_MIDI_Pos) /*!< 0x00000020 */
  15854. #define SPI_CFG2_MIDI_2 (0x4UL << SPI_CFG2_MIDI_Pos) /*!< 0x00000040 */
  15855. #define SPI_CFG2_MIDI_3 (0x8UL << SPI_CFG2_MIDI_Pos) /*!< 0x00000080 */
  15856. #define SPI_CFG2_IOSWP_Pos (15U)
  15857. #define SPI_CFG2_IOSWP_Msk (0x1UL << SPI_CFG2_IOSWP_Pos) /*!< 0x00008000 */
  15858. #define SPI_CFG2_IOSWP SPI_CFG2_IOSWP_Msk /*!<Swap functionality of MISO and MOSI pins */
  15859. #define SPI_CFG2_COMM_Pos (17U)
  15860. #define SPI_CFG2_COMM_Msk (0x3UL << SPI_CFG2_COMM_Pos) /*!< 0x00060000 */
  15861. #define SPI_CFG2_COMM SPI_CFG2_COMM_Msk /*!<COMM [1:0]: SPI Communication Mode*/
  15862. #define SPI_CFG2_COMM_0 (0x1UL << SPI_CFG2_COMM_Pos) /*!< 0x00020000 */
  15863. #define SPI_CFG2_COMM_1 (0x2UL << SPI_CFG2_COMM_Pos) /*!< 0x00040000 */
  15864. #define SPI_CFG2_SP_Pos (19U)
  15865. #define SPI_CFG2_SP_Msk (0x7UL << SPI_CFG2_SP_Pos) /*!< 0x00380000 */
  15866. #define SPI_CFG2_SP SPI_CFG2_SP_Msk /*!<SP[2:0]: Serial Protocol */
  15867. #define SPI_CFG2_SP_0 (0x1UL << SPI_CFG2_SP_Pos) /*!< 0x00080000 */
  15868. #define SPI_CFG2_SP_1 (0x2UL << SPI_CFG2_SP_Pos) /*!< 0x00100000 */
  15869. #define SPI_CFG2_SP_2 (0x4UL << SPI_CFG2_SP_Pos) /*!< 0x00200000 */
  15870. #define SPI_CFG2_MASTER_Pos (22U)
  15871. #define SPI_CFG2_MASTER_Msk (0x1UL << SPI_CFG2_MASTER_Pos) /*!< 0x00400000 */
  15872. #define SPI_CFG2_MASTER SPI_CFG2_MASTER_Msk /*!<SPI Master */
  15873. #define SPI_CFG2_LSBFRST_Pos (23U)
  15874. #define SPI_CFG2_LSBFRST_Msk (0x1UL << SPI_CFG2_LSBFRST_Pos) /*!< 0x00800000 */
  15875. #define SPI_CFG2_LSBFRST SPI_CFG2_LSBFRST_Msk /*!<Data frame format */
  15876. #define SPI_CFG2_CPHA_Pos (24U)
  15877. #define SPI_CFG2_CPHA_Msk (0x1UL << SPI_CFG2_CPHA_Pos) /*!< 0x01000000 */
  15878. #define SPI_CFG2_CPHA SPI_CFG2_CPHA_Msk /*!<Clock Phase */
  15879. #define SPI_CFG2_CPOL_Pos (25U)
  15880. #define SPI_CFG2_CPOL_Msk (0x1UL << SPI_CFG2_CPOL_Pos) /*!< 0x02000000 */
  15881. #define SPI_CFG2_CPOL SPI_CFG2_CPOL_Msk /*!<Clock Polarity */
  15882. #define SPI_CFG2_SSM_Pos (26U)
  15883. #define SPI_CFG2_SSM_Msk (0x1UL << SPI_CFG2_SSM_Pos) /*!< 0x04000000 */
  15884. #define SPI_CFG2_SSM SPI_CFG2_SSM_Msk /*!<Software slave management */
  15885. #define SPI_CFG2_SSIOP_Pos (28U)
  15886. #define SPI_CFG2_SSIOP_Msk (0x1UL << SPI_CFG2_SSIOP_Pos) /*!< 0x10000000 */
  15887. #define SPI_CFG2_SSIOP SPI_CFG2_SSIOP_Msk /*!<SS input/output polarity */
  15888. #define SPI_CFG2_SSOE_Pos (29U)
  15889. #define SPI_CFG2_SSOE_Msk (0x1UL << SPI_CFG2_SSOE_Pos) /*!< 0x20000000 */
  15890. #define SPI_CFG2_SSOE SPI_CFG2_SSOE_Msk /*!<SS output enable */
  15891. #define SPI_CFG2_SSOM_Pos (30U)
  15892. #define SPI_CFG2_SSOM_Msk (0x1UL << SPI_CFG2_SSOM_Pos) /*!< 0x40000000 */
  15893. #define SPI_CFG2_SSOM SPI_CFG2_SSOM_Msk /*!<SS output management in master mode */
  15894. #define SPI_CFG2_AFCNTR_Pos (31U)
  15895. #define SPI_CFG2_AFCNTR_Msk (0x1UL << SPI_CFG2_AFCNTR_Pos) /*!< 0x80000000 */
  15896. #define SPI_CFG2_AFCNTR SPI_CFG2_AFCNTR_Msk /*!<Alternate function GPIOs control */
  15897. /******************* Bit definition for SPI_IER register ********************/
  15898. #define SPI_IER_RXPIE_Pos (0U)
  15899. #define SPI_IER_RXPIE_Msk (0x1UL << SPI_IER_RXPIE_Pos) /*!< 0x00000001 */
  15900. #define SPI_IER_RXPIE SPI_IER_RXPIE_Msk /*!<RXP Interrupt Enable */
  15901. #define SPI_IER_TXPIE_Pos (1U)
  15902. #define SPI_IER_TXPIE_Msk (0x1UL << SPI_IER_TXPIE_Pos) /*!< 0x00000002 */
  15903. #define SPI_IER_TXPIE SPI_IER_TXPIE_Msk /*!<TXP interrupt enable */
  15904. #define SPI_IER_DXPIE_Pos (2U)
  15905. #define SPI_IER_DXPIE_Msk (0x1UL << SPI_IER_DXPIE_Pos) /*!< 0x00000004 */
  15906. #define SPI_IER_DXPIE SPI_IER_DXPIE_Msk /*!<DXP interrupt enable */
  15907. #define SPI_IER_EOTIE_Pos (3U)
  15908. #define SPI_IER_EOTIE_Msk (0x1UL << SPI_IER_EOTIE_Pos) /*!< 0x00000008 */
  15909. #define SPI_IER_EOTIE SPI_IER_EOTIE_Msk /*!<EOT/SUSP/TXC interrupt enable */
  15910. #define SPI_IER_TXTFIE_Pos (4U)
  15911. #define SPI_IER_TXTFIE_Msk (0x1UL << SPI_IER_TXTFIE_Pos) /*!< 0x00000010 */
  15912. #define SPI_IER_TXTFIE SPI_IER_TXTFIE_Msk /*!<TXTF interrupt enable */
  15913. #define SPI_IER_UDRIE_Pos (5U)
  15914. #define SPI_IER_UDRIE_Msk (0x1UL << SPI_IER_UDRIE_Pos) /*!< 0x00000020 */
  15915. #define SPI_IER_UDRIE SPI_IER_UDRIE_Msk /*!<UDR interrupt enable */
  15916. #define SPI_IER_OVRIE_Pos (6U)
  15917. #define SPI_IER_OVRIE_Msk (0x1UL << SPI_IER_OVRIE_Pos) /*!< 0x00000040 */
  15918. #define SPI_IER_OVRIE SPI_IER_OVRIE_Msk /*!<OVR interrupt enable */
  15919. #define SPI_IER_CRCEIE_Pos (7U)
  15920. #define SPI_IER_CRCEIE_Msk (0x1UL << SPI_IER_CRCEIE_Pos) /*!< 0x00000080 */
  15921. #define SPI_IER_CRCEIE SPI_IER_CRCEIE_Msk /*!<CRCE interrupt enable */
  15922. #define SPI_IER_TIFREIE_Pos (8U)
  15923. #define SPI_IER_TIFREIE_Msk (0x1UL << SPI_IER_TIFREIE_Pos) /*!< 0x00000100 */
  15924. #define SPI_IER_TIFREIE SPI_IER_TIFREIE_Msk /*!<TI Frame Error interrupt enable */
  15925. #define SPI_IER_MODFIE_Pos (9U)
  15926. #define SPI_IER_MODFIE_Msk (0x1UL << SPI_IER_MODFIE_Pos) /*!< 0x00000200 */
  15927. #define SPI_IER_MODFIE SPI_IER_MODFIE_Msk /*!<MODF interrupt enable */
  15928. #define SPI_IER_TSERFIE_Pos (10U)
  15929. #define SPI_IER_TSERFIE_Msk (0x1UL << SPI_IER_TSERFIE_Pos) /*!< 0x00000400 */
  15930. #define SPI_IER_TSERFIE SPI_IER_TSERFIE_Msk /*!<TSERF interrupt enable */
  15931. /******************* Bit definition for SPI_SR register ********************/
  15932. #define SPI_SR_RXP_Pos (0U)
  15933. #define SPI_SR_RXP_Msk (0x1UL << SPI_SR_RXP_Pos) /*!< 0x00000001 */
  15934. #define SPI_SR_RXP SPI_SR_RXP_Msk /*!<Rx-Packet available */
  15935. #define SPI_SR_TXP_Pos (1U)
  15936. #define SPI_SR_TXP_Msk (0x1UL << SPI_SR_TXP_Pos) /*!< 0x00000002 */
  15937. #define SPI_SR_TXP SPI_SR_TXP_Msk /*!<Tx-Packet space available */
  15938. #define SPI_SR_DXP_Pos (2U)
  15939. #define SPI_SR_DXP_Msk (0x1UL << SPI_SR_DXP_Pos) /*!< 0x00000004 */
  15940. #define SPI_SR_DXP SPI_SR_DXP_Msk /*!<Duplex Packet available */
  15941. #define SPI_SR_EOT_Pos (3U)
  15942. #define SPI_SR_EOT_Msk (0x1UL << SPI_SR_EOT_Pos) /*!< 0x00000008 */
  15943. #define SPI_SR_EOT SPI_SR_EOT_Msk /*!<Duplex Packet available */
  15944. #define SPI_SR_TXTF_Pos (4U)
  15945. #define SPI_SR_TXTF_Msk (0x1UL << SPI_SR_TXTF_Pos) /*!< 0x00000010 */
  15946. #define SPI_SR_TXTF SPI_SR_TXTF_Msk /*!<Transmission Transfer Filled */
  15947. #define SPI_SR_UDR_Pos (5U)
  15948. #define SPI_SR_UDR_Msk (0x1UL << SPI_SR_UDR_Pos) /*!< 0x00000020 */
  15949. #define SPI_SR_UDR SPI_SR_UDR_Msk /*!<UDR at Slave transmission */
  15950. #define SPI_SR_OVR_Pos (6U)
  15951. #define SPI_SR_OVR_Msk (0x1UL << SPI_SR_OVR_Pos) /*!< 0x00000040 */
  15952. #define SPI_SR_OVR SPI_SR_OVR_Msk /*!<Rx-Packet available */
  15953. #define SPI_SR_CRCE_Pos (7U)
  15954. #define SPI_SR_CRCE_Msk (0x1UL << SPI_SR_CRCE_Pos) /*!< 0x00000080 */
  15955. #define SPI_SR_CRCE SPI_SR_CRCE_Msk /*!<CRC Error Detected */
  15956. #define SPI_SR_TIFRE_Pos (8U)
  15957. #define SPI_SR_TIFRE_Msk (0x1UL << SPI_SR_TIFRE_Pos) /*!< 0x00000100 */
  15958. #define SPI_SR_TIFRE SPI_SR_TIFRE_Msk /*!<TI frame format error Detected */
  15959. #define SPI_SR_MODF_Pos (9U)
  15960. #define SPI_SR_MODF_Msk (0x1UL << SPI_SR_MODF_Pos) /*!< 0x00000200 */
  15961. #define SPI_SR_MODF SPI_SR_MODF_Msk /*!<Mode Fault Detected */
  15962. #define SPI_SR_TSERF_Pos (10U)
  15963. #define SPI_SR_TSERF_Msk (0x1UL << SPI_SR_TSERF_Pos) /*!< 0x00000400 */
  15964. #define SPI_SR_TSERF SPI_SR_TSERF_Msk /*!<Number of SPI data to be transacted reloaded */
  15965. #define SPI_SR_SUSP_Pos (11U)
  15966. #define SPI_SR_SUSP_Msk (0x1UL << SPI_SR_SUSP_Pos) /*!< 0x00000800 */
  15967. #define SPI_SR_SUSP SPI_SR_SUSP_Msk /*!<SUSP is set by hardware */
  15968. #define SPI_SR_TXC_Pos (12U)
  15969. #define SPI_SR_TXC_Msk (0x1UL << SPI_SR_TXC_Pos) /*!< 0x00001000 */
  15970. #define SPI_SR_TXC SPI_SR_TXC_Msk /*!<TxFIFO transmission complete */
  15971. #define SPI_SR_RXPLVL_Pos (13U)
  15972. #define SPI_SR_RXPLVL_Msk (0x3UL << SPI_SR_RXPLVL_Pos) /*!< 0x00006000 */
  15973. #define SPI_SR_RXPLVL SPI_SR_RXPLVL_Msk /*!<RxFIFO Packing Level */
  15974. #define SPI_SR_RXPLVL_0 (0x1UL << SPI_SR_RXPLVL_Pos) /*!< 0x00002000 */
  15975. #define SPI_SR_RXPLVL_1 (0x2UL << SPI_SR_RXPLVL_Pos) /*!< 0x00004000 */
  15976. #define SPI_SR_RXWNE_Pos (15U)
  15977. #define SPI_SR_RXWNE_Msk (0x1UL << SPI_SR_RXWNE_Pos) /*!< 0x00008000 */
  15978. #define SPI_SR_RXWNE SPI_SR_RXWNE_Msk /*!<Rx FIFO Word Not Empty */
  15979. #define SPI_SR_CTSIZE_Pos (16U)
  15980. #define SPI_SR_CTSIZE_Msk (0xFFFFUL << SPI_SR_CTSIZE_Pos) /*!< 0xFFFF0000 */
  15981. #define SPI_SR_CTSIZE SPI_SR_CTSIZE_Msk /*!<Number of data frames remaining in TSIZE */
  15982. /******************* Bit definition for SPI_IFCR register ********************/
  15983. #define SPI_IFCR_EOTC_Pos (3U)
  15984. #define SPI_IFCR_EOTC_Msk (0x1UL << SPI_IFCR_EOTC_Pos) /*!< 0x00000008 */
  15985. #define SPI_IFCR_EOTC SPI_IFCR_EOTC_Msk /*!<End Of Transfer flag clear */
  15986. #define SPI_IFCR_TXTFC_Pos (4U)
  15987. #define SPI_IFCR_TXTFC_Msk (0x1UL << SPI_IFCR_TXTFC_Pos) /*!< 0x00000010 */
  15988. #define SPI_IFCR_TXTFC SPI_IFCR_TXTFC_Msk /*!<Transmission Transfer Filled flag clear */
  15989. #define SPI_IFCR_UDRC_Pos (5U)
  15990. #define SPI_IFCR_UDRC_Msk (0x1UL << SPI_IFCR_UDRC_Pos) /*!< 0x00000020 */
  15991. #define SPI_IFCR_UDRC SPI_IFCR_UDRC_Msk /*!<Underrun flag clear */
  15992. #define SPI_IFCR_OVRC_Pos (6U)
  15993. #define SPI_IFCR_OVRC_Msk (0x1UL << SPI_IFCR_OVRC_Pos) /*!< 0x00000040 */
  15994. #define SPI_IFCR_OVRC SPI_IFCR_OVRC_Msk /*!<Overrun flag clear */
  15995. #define SPI_IFCR_CRCEC_Pos (7U)
  15996. #define SPI_IFCR_CRCEC_Msk (0x1UL << SPI_IFCR_CRCEC_Pos) /*!< 0x00000080 */
  15997. #define SPI_IFCR_CRCEC SPI_IFCR_CRCEC_Msk /*!<CRC Error flag clear */
  15998. #define SPI_IFCR_TIFREC_Pos (8U)
  15999. #define SPI_IFCR_TIFREC_Msk (0x1UL << SPI_IFCR_TIFREC_Pos) /*!< 0x00000100 */
  16000. #define SPI_IFCR_TIFREC SPI_IFCR_TIFREC_Msk /*!<TI frame format error flag clear */
  16001. #define SPI_IFCR_MODFC_Pos (9U)
  16002. #define SPI_IFCR_MODFC_Msk (0x1UL << SPI_IFCR_MODFC_Pos) /*!< 0x00000200 */
  16003. #define SPI_IFCR_MODFC SPI_IFCR_MODFC_Msk /*!<Mode Fault flag clear */
  16004. #define SPI_IFCR_TSERFC_Pos (10U)
  16005. #define SPI_IFCR_TSERFC_Msk (0x1UL << SPI_IFCR_TSERFC_Pos) /*!< 0x00000400 */
  16006. #define SPI_IFCR_TSERFC SPI_IFCR_TSERFC_Msk /*!<TSERFC flag clear */
  16007. #define SPI_IFCR_SUSPC_Pos (11U)
  16008. #define SPI_IFCR_SUSPC_Msk (0x1UL << SPI_IFCR_SUSPC_Pos) /*!< 0x00000800 */
  16009. #define SPI_IFCR_SUSPC SPI_IFCR_SUSPC_Msk /*!<SUSPend flag clear */
  16010. /******************* Bit definition for SPI_TXDR register ********************/
  16011. #define SPI_TXDR_TXDR_Pos (0U)
  16012. #define SPI_TXDR_TXDR_Msk (0xFFFFFFFFUL << SPI_TXDR_TXDR_Pos) /*!< 0xFFFFFFFF */
  16013. #define SPI_TXDR_TXDR SPI_TXDR_TXDR_Msk /* Transmit Data Register */
  16014. /******************* Bit definition for SPI_RXDR register ********************/
  16015. #define SPI_RXDR_RXDR_Pos (0U)
  16016. #define SPI_RXDR_RXDR_Msk (0xFFFFFFFFUL << SPI_RXDR_RXDR_Pos) /*!< 0xFFFFFFFF */
  16017. #define SPI_RXDR_RXDR SPI_RXDR_RXDR_Msk /* Receive Data Register */
  16018. /******************* Bit definition for SPI_CRCPOLY register ********************/
  16019. #define SPI_CRCPOLY_CRCPOLY_Pos (0U)
  16020. #define SPI_CRCPOLY_CRCPOLY_Msk (0xFFFFFFFFUL << SPI_CRCPOLY_CRCPOLY_Pos) /*!< 0xFFFFFFFF */
  16021. #define SPI_CRCPOLY_CRCPOLY SPI_CRCPOLY_CRCPOLY_Msk /* CRC Polynomial register */
  16022. /******************* Bit definition for SPI_TXCRC register ********************/
  16023. #define SPI_TXCRC_TXCRC_Pos (0U)
  16024. #define SPI_TXCRC_TXCRC_Msk (0xFFFFFFFFUL << SPI_TXCRC_TXCRC_Pos) /*!< 0xFFFFFFFF */
  16025. #define SPI_TXCRC_TXCRC SPI_TXCRC_TXCRC_Msk /* CRCRegister for transmitter */
  16026. /******************* Bit definition for SPI_RXCRC register ********************/
  16027. #define SPI_RXCRC_RXCRC_Pos (0U)
  16028. #define SPI_RXCRC_RXCRC_Msk (0xFFFFFFFFUL << SPI_RXCRC_RXCRC_Pos) /*!< 0xFFFFFFFF */
  16029. #define SPI_RXCRC_RXCRC SPI_RXCRC_RXCRC_Msk /* CRCRegister for receiver */
  16030. /******************* Bit definition for SPI_UDRDR register ********************/
  16031. #define SPI_UDRDR_UDRDR_Pos (0U)
  16032. #define SPI_UDRDR_UDRDR_Msk (0xFFFFFFFFUL << SPI_UDRDR_UDRDR_Pos) /*!< 0xFFFFFFFF */
  16033. #define SPI_UDRDR_UDRDR SPI_UDRDR_UDRDR_Msk /* Data at slave underrun condition */
  16034. /****************** Bit definition for SPI_I2SCFGR register *****************/
  16035. #define SPI_I2SCFGR_I2SMOD_Pos (0U)
  16036. #define SPI_I2SCFGR_I2SMOD_Msk (0x1UL << SPI_I2SCFGR_I2SMOD_Pos) /*!< 0x00000001 */
  16037. #define SPI_I2SCFGR_I2SMOD SPI_I2SCFGR_I2SMOD_Msk /*!<I2S mode selection */
  16038. #define SPI_I2SCFGR_I2SCFG_Pos (1U)
  16039. #define SPI_I2SCFGR_I2SCFG_Msk (0x7UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x0000000E */
  16040. #define SPI_I2SCFGR_I2SCFG SPI_I2SCFGR_I2SCFG_Msk /*!<I2SCFG[2:0] I2S configuration mode */
  16041. #define SPI_I2SCFGR_I2SCFG_0 (0x1UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000002 */
  16042. #define SPI_I2SCFGR_I2SCFG_1 (0x2UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000004 */
  16043. #define SPI_I2SCFGR_I2SCFG_2 (0x4UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000008 */
  16044. #define SPI_I2SCFGR_I2SSTD_Pos (4U)
  16045. #define SPI_I2SCFGR_I2SSTD_Msk (0x3UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000030 */
  16046. #define SPI_I2SCFGR_I2SSTD SPI_I2SCFGR_I2SSTD_Msk /*!<I2SSTD[1:0] I2S standard selection */
  16047. #define SPI_I2SCFGR_I2SSTD_0 (0x1UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000010 */
  16048. #define SPI_I2SCFGR_I2SSTD_1 (0x2UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000020 */
  16049. #define SPI_I2SCFGR_PCMSYNC_Pos (7U)
  16050. #define SPI_I2SCFGR_PCMSYNC_Msk (0x1UL << SPI_I2SCFGR_PCMSYNC_Pos) /*!< 0x00000080 */
  16051. #define SPI_I2SCFGR_PCMSYNC SPI_I2SCFGR_PCMSYNC_Msk /*!<PCM frame synchronization */
  16052. #define SPI_I2SCFGR_DATLEN_Pos (8U)
  16053. #define SPI_I2SCFGR_DATLEN_Msk (0x3UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000300 */
  16054. #define SPI_I2SCFGR_DATLEN SPI_I2SCFGR_DATLEN_Msk /*!<DATLEN[1:0] Data length to be transferred */
  16055. #define SPI_I2SCFGR_DATLEN_0 (0x1UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000100 */
  16056. #define SPI_I2SCFGR_DATLEN_1 (0x2UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000200 */
  16057. #define SPI_I2SCFGR_CHLEN_Pos (10U)
  16058. #define SPI_I2SCFGR_CHLEN_Msk (0x1UL << SPI_I2SCFGR_CHLEN_Pos) /*!< 0x00000400 */
  16059. #define SPI_I2SCFGR_CHLEN SPI_I2SCFGR_CHLEN_Msk /*!<Channel length (number of bits per audio channel) */
  16060. #define SPI_I2SCFGR_CKPOL_Pos (11U)
  16061. #define SPI_I2SCFGR_CKPOL_Msk (0x1UL << SPI_I2SCFGR_CKPOL_Pos) /*!< 0x00000800 */
  16062. #define SPI_I2SCFGR_CKPOL SPI_I2SCFGR_CKPOL_Msk /*!<Steady state clock polarity */
  16063. #define SPI_I2SCFGR_FIXCH_Pos (12U)
  16064. #define SPI_I2SCFGR_FIXCH_Msk (0x1UL << SPI_I2SCFGR_FIXCH_Pos) /*!< 0x00001000 */
  16065. #define SPI_I2SCFGR_FIXCH SPI_I2SCFGR_FIXCH_Msk /*!<Fixed channel length in SLAVE */
  16066. #define SPI_I2SCFGR_WSINV_Pos (13U)
  16067. #define SPI_I2SCFGR_WSINV_Msk (0x1UL << SPI_I2SCFGR_WSINV_Pos) /*!< 0x00002000 */
  16068. #define SPI_I2SCFGR_WSINV SPI_I2SCFGR_WSINV_Msk /*!<Word select inversion */
  16069. #define SPI_I2SCFGR_DATFMT_Pos (14U)
  16070. #define SPI_I2SCFGR_DATFMT_Msk (0x1UL << SPI_I2SCFGR_DATFMT_Pos) /*!< 0x00004000 */
  16071. #define SPI_I2SCFGR_DATFMT SPI_I2SCFGR_DATFMT_Msk /*!<Data format */
  16072. #define SPI_I2SCFGR_I2SDIV_Pos (16U)
  16073. #define SPI_I2SCFGR_I2SDIV_Msk (0xFFUL << SPI_I2SCFGR_I2SDIV_Pos) /*!< 0x00FF0000 */
  16074. #define SPI_I2SCFGR_I2SDIV SPI_I2SCFGR_I2SDIV_Msk /*!<I2S Linear prescaler */
  16075. #define SPI_I2SCFGR_ODD_Pos (24U)
  16076. #define SPI_I2SCFGR_ODD_Msk (0x1UL << SPI_I2SCFGR_ODD_Pos) /*!< 0x01000000 */
  16077. #define SPI_I2SCFGR_ODD SPI_I2SCFGR_ODD_Msk /*!<Odd factor for the prescaler */
  16078. #define SPI_I2SCFGR_MCKOE_Pos (25U)
  16079. #define SPI_I2SCFGR_MCKOE_Msk (0x1UL << SPI_I2SCFGR_MCKOE_Pos) /*!< 0x02000000 */
  16080. #define SPI_I2SCFGR_MCKOE SPI_I2SCFGR_MCKOE_Msk /*!<Master Clock Output Enable */
  16081. /******************************************************************************/
  16082. /* */
  16083. /* SYSCFG */
  16084. /* */
  16085. /******************************************************************************/
  16086. /****************** Bit definition for SYSCFG_PMCR register ******************/
  16087. #define SYSCFG_PMCR_I2C1_FMP_Pos (0U)
  16088. #define SYSCFG_PMCR_I2C1_FMP_Msk (0x1UL << SYSCFG_PMCR_I2C1_FMP_Pos) /*!< 0x00000001 */
  16089. #define SYSCFG_PMCR_I2C1_FMP SYSCFG_PMCR_I2C1_FMP_Msk /*!< I2C1 Fast mode plus */
  16090. #define SYSCFG_PMCR_I2C2_FMP_Pos (1U)
  16091. #define SYSCFG_PMCR_I2C2_FMP_Msk (0x1UL << SYSCFG_PMCR_I2C2_FMP_Pos) /*!< 0x00000002 */
  16092. #define SYSCFG_PMCR_I2C2_FMP SYSCFG_PMCR_I2C2_FMP_Msk /*!< I2C2 Fast mode plus */
  16093. #define SYSCFG_PMCR_I2C3_FMP_Pos (2U)
  16094. #define SYSCFG_PMCR_I2C3_FMP_Msk (0x1UL << SYSCFG_PMCR_I2C3_FMP_Pos) /*!< 0x00000004 */
  16095. #define SYSCFG_PMCR_I2C3_FMP SYSCFG_PMCR_I2C3_FMP_Msk /*!< I2C3 Fast mode plus */
  16096. #define SYSCFG_PMCR_I2C4_FMP_Pos (3U)
  16097. #define SYSCFG_PMCR_I2C4_FMP_Msk (0x1UL << SYSCFG_PMCR_I2C4_FMP_Pos) /*!< 0x00000008 */
  16098. #define SYSCFG_PMCR_I2C4_FMP SYSCFG_PMCR_I2C4_FMP_Msk /*!< I2C4 Fast mode plus */
  16099. #define SYSCFG_PMCR_I2C_PB6_FMP_Pos (4U)
  16100. #define SYSCFG_PMCR_I2C_PB6_FMP_Msk (0x1UL << SYSCFG_PMCR_I2C_PB6_FMP_Pos) /*!< 0x00000010 */
  16101. #define SYSCFG_PMCR_I2C_PB6_FMP SYSCFG_PMCR_I2C_PB6_FMP_Msk /*!< I2C PB6 Fast mode plus */
  16102. #define SYSCFG_PMCR_I2C_PB7_FMP_Pos (5U)
  16103. #define SYSCFG_PMCR_I2C_PB7_FMP_Msk (0x1UL << SYSCFG_PMCR_I2C_PB7_FMP_Pos) /*!< 0x00000020 */
  16104. #define SYSCFG_PMCR_I2C_PB7_FMP SYSCFG_PMCR_I2C_PB7_FMP_Msk /*!< I2C PB7 Fast mode plus */
  16105. #define SYSCFG_PMCR_I2C_PB8_FMP_Pos (6U)
  16106. #define SYSCFG_PMCR_I2C_PB8_FMP_Msk (0x1UL << SYSCFG_PMCR_I2C_PB8_FMP_Pos) /*!< 0x00000040 */
  16107. #define SYSCFG_PMCR_I2C_PB8_FMP SYSCFG_PMCR_I2C_PB8_FMP_Msk /*!< I2C PB8 Fast mode plus */
  16108. #define SYSCFG_PMCR_I2C_PB9_FMP_Pos (7U)
  16109. #define SYSCFG_PMCR_I2C_PB9_FMP_Msk (0x1UL << SYSCFG_PMCR_I2C_PB9_FMP_Pos) /*!< 0x00000080 */
  16110. #define SYSCFG_PMCR_I2C_PB9_FMP SYSCFG_PMCR_I2C_PB9_FMP_Msk /*!< I2C PB9 Fast mode plus */
  16111. #define SYSCFG_PMCR_PA0SO_Pos (24U)
  16112. #define SYSCFG_PMCR_PA0SO_Msk (0x1UL << SYSCFG_PMCR_PA0SO_Pos) /*!< 0x01000000 */
  16113. #define SYSCFG_PMCR_PA0SO SYSCFG_PMCR_PA0SO_Msk /*!< PA0 Switch Open */
  16114. #define SYSCFG_PMCR_PA1SO_Pos (25U)
  16115. #define SYSCFG_PMCR_PA1SO_Msk (0x1UL << SYSCFG_PMCR_PA1SO_Pos) /*!< 0x02000000 */
  16116. #define SYSCFG_PMCR_PA1SO SYSCFG_PMCR_PA1SO_Msk /*!< PA1 Switch Open */
  16117. #define SYSCFG_PMCR_PC2SO_Pos (26U)
  16118. #define SYSCFG_PMCR_PC2SO_Msk (0x1UL << SYSCFG_PMCR_PC2SO_Pos) /*!< 0x04000000 */
  16119. #define SYSCFG_PMCR_PC2SO SYSCFG_PMCR_PC2SO_Msk /*!< PC2 Switch Open */
  16120. #define SYSCFG_PMCR_PC3SO_Pos (27U)
  16121. #define SYSCFG_PMCR_PC3SO_Msk (0x1UL << SYSCFG_PMCR_PC3SO_Pos) /*!< 0x08000000 */
  16122. #define SYSCFG_PMCR_PC3SO SYSCFG_PMCR_PC3SO_Msk /*!< PC3 Switch Open */
  16123. /***************** Bit definition for SYSCFG_EXTICR1 register ***************/
  16124. #define SYSCFG_EXTICR1_EXTI0_Pos (0U)
  16125. #define SYSCFG_EXTICR1_EXTI0_Msk (0xFUL << SYSCFG_EXTICR1_EXTI0_Pos) /*!< 0x0000000F */
  16126. #define SYSCFG_EXTICR1_EXTI0 SYSCFG_EXTICR1_EXTI0_Msk /*!<EXTI 0 configuration */
  16127. #define SYSCFG_EXTICR1_EXTI1_Pos (4U)
  16128. #define SYSCFG_EXTICR1_EXTI1_Msk (0xFUL << SYSCFG_EXTICR1_EXTI1_Pos) /*!< 0x000000F0 */
  16129. #define SYSCFG_EXTICR1_EXTI1 SYSCFG_EXTICR1_EXTI1_Msk /*!<EXTI 1 configuration */
  16130. #define SYSCFG_EXTICR1_EXTI2_Pos (8U)
  16131. #define SYSCFG_EXTICR1_EXTI2_Msk (0xFUL << SYSCFG_EXTICR1_EXTI2_Pos) /*!< 0x00000F00 */
  16132. #define SYSCFG_EXTICR1_EXTI2 SYSCFG_EXTICR1_EXTI2_Msk /*!<EXTI 2 configuration */
  16133. #define SYSCFG_EXTICR1_EXTI3_Pos (12U)
  16134. #define SYSCFG_EXTICR1_EXTI3_Msk (0xFUL << SYSCFG_EXTICR1_EXTI3_Pos) /*!< 0x0000F000 */
  16135. #define SYSCFG_EXTICR1_EXTI3 SYSCFG_EXTICR1_EXTI3_Msk /*!<EXTI 3 configuration */
  16136. /**
  16137. * @brief EXTI0 configuration
  16138. */
  16139. #define SYSCFG_EXTICR1_EXTI0_PA ((uint32_t)0x00000000) /*!<PA[0] pin */
  16140. #define SYSCFG_EXTICR1_EXTI0_PB ((uint32_t)0x00000001) /*!<PB[0] pin */
  16141. #define SYSCFG_EXTICR1_EXTI0_PC ((uint32_t)0x00000002) /*!<PC[0] pin */
  16142. #define SYSCFG_EXTICR1_EXTI0_PD ((uint32_t)0x00000003) /*!<PD[0] pin */
  16143. #define SYSCFG_EXTICR1_EXTI0_PE ((uint32_t)0x00000004) /*!<PE[0] pin */
  16144. #define SYSCFG_EXTICR1_EXTI0_PF ((uint32_t)0x00000005) /*!<PF[0] pin */
  16145. #define SYSCFG_EXTICR1_EXTI0_PG ((uint32_t)0x00000006) /*!<PG[0] pin */
  16146. #define SYSCFG_EXTICR1_EXTI0_PH ((uint32_t)0x00000007) /*!<PH[0] pin */
  16147. #define SYSCFG_EXTICR1_EXTI0_PI ((uint32_t)0x00000008) /*!<PI[0] pin */
  16148. #define SYSCFG_EXTICR1_EXTI0_PJ ((uint32_t)0x00000009) /*!<PJ[0] pin */
  16149. #define SYSCFG_EXTICR1_EXTI0_PK ((uint32_t)0x0000000A) /*!<PK[0] pin */
  16150. /**
  16151. * @brief EXTI1 configuration
  16152. */
  16153. #define SYSCFG_EXTICR1_EXTI1_PA ((uint32_t)0x00000000) /*!<PA[1] pin */
  16154. #define SYSCFG_EXTICR1_EXTI1_PB ((uint32_t)0x00000010) /*!<PB[1] pin */
  16155. #define SYSCFG_EXTICR1_EXTI1_PC ((uint32_t)0x00000020) /*!<PC[1] pin */
  16156. #define SYSCFG_EXTICR1_EXTI1_PD ((uint32_t)0x00000030) /*!<PD[1] pin */
  16157. #define SYSCFG_EXTICR1_EXTI1_PE ((uint32_t)0x00000040) /*!<PE[1] pin */
  16158. #define SYSCFG_EXTICR1_EXTI1_PF ((uint32_t)0x00000050) /*!<PF[1] pin */
  16159. #define SYSCFG_EXTICR1_EXTI1_PG ((uint32_t)0x00000060) /*!<PG[1] pin */
  16160. #define SYSCFG_EXTICR1_EXTI1_PH ((uint32_t)0x00000070) /*!<PH[1] pin */
  16161. #define SYSCFG_EXTICR1_EXTI1_PI ((uint32_t)0x00000080) /*!<PI[1] pin */
  16162. #define SYSCFG_EXTICR1_EXTI1_PJ ((uint32_t)0x00000090) /*!<PJ[1] pin */
  16163. #define SYSCFG_EXTICR1_EXTI1_PK ((uint32_t)0x000000A0) /*!<PK[1] pin */
  16164. /**
  16165. * @brief EXTI2 configuration
  16166. */
  16167. #define SYSCFG_EXTICR1_EXTI2_PA ((uint32_t)0x00000000) /*!<PA[2] pin */
  16168. #define SYSCFG_EXTICR1_EXTI2_PB ((uint32_t)0x00000100) /*!<PB[2] pin */
  16169. #define SYSCFG_EXTICR1_EXTI2_PC ((uint32_t)0x00000200) /*!<PC[2] pin */
  16170. #define SYSCFG_EXTICR1_EXTI2_PD ((uint32_t)0x00000300) /*!<PD[2] pin */
  16171. #define SYSCFG_EXTICR1_EXTI2_PE ((uint32_t)0x00000400) /*!<PE[2] pin */
  16172. #define SYSCFG_EXTICR1_EXTI2_PF ((uint32_t)0x00000500) /*!<PF[2] pin */
  16173. #define SYSCFG_EXTICR1_EXTI2_PG ((uint32_t)0x00000600) /*!<PG[2] pin */
  16174. #define SYSCFG_EXTICR1_EXTI2_PH ((uint32_t)0x00000700) /*!<PH[2] pin */
  16175. #define SYSCFG_EXTICR1_EXTI2_PI ((uint32_t)0x00000800) /*!<PI[2] pin */
  16176. #define SYSCFG_EXTICR1_EXTI2_PJ ((uint32_t)0x00000900) /*!<PJ[2] pin */
  16177. #define SYSCFG_EXTICR1_EXTI2_PK ((uint32_t)0x00000A00) /*!<PK[2] pin */
  16178. /**
  16179. * @brief EXTI3 configuration
  16180. */
  16181. #define SYSCFG_EXTICR1_EXTI3_PA ((uint32_t)0x00000000) /*!<PA[3] pin */
  16182. #define SYSCFG_EXTICR1_EXTI3_PB ((uint32_t)0x00001000) /*!<PB[3] pin */
  16183. #define SYSCFG_EXTICR1_EXTI3_PC ((uint32_t)0x00002000) /*!<PC[3] pin */
  16184. #define SYSCFG_EXTICR1_EXTI3_PD ((uint32_t)0x00003000) /*!<PD[3] pin */
  16185. #define SYSCFG_EXTICR1_EXTI3_PE ((uint32_t)0x00004000) /*!<PE[3] pin */
  16186. #define SYSCFG_EXTICR1_EXTI3_PF ((uint32_t)0x00005000) /*!<PF[3] pin */
  16187. #define SYSCFG_EXTICR1_EXTI3_PG ((uint32_t)0x00006000) /*!<PG[3] pin */
  16188. #define SYSCFG_EXTICR1_EXTI3_PH ((uint32_t)0x00007000) /*!<PH[3] pin */
  16189. #define SYSCFG_EXTICR1_EXTI3_PI ((uint32_t)0x00008000) /*!<PI[3] pin */
  16190. #define SYSCFG_EXTICR1_EXTI3_PJ ((uint32_t)0x00009000) /*!<PJ[3] pin */
  16191. #define SYSCFG_EXTICR1_EXTI3_PK ((uint32_t)0x0000A000) /*!<PK[3] pin */
  16192. /***************** Bit definition for SYSCFG_EXTICR2 register ***************/
  16193. #define SYSCFG_EXTICR2_EXTI4_Pos (0U)
  16194. #define SYSCFG_EXTICR2_EXTI4_Msk (0xFUL << SYSCFG_EXTICR2_EXTI4_Pos) /*!< 0x0000000F */
  16195. #define SYSCFG_EXTICR2_EXTI4 SYSCFG_EXTICR2_EXTI4_Msk /*!<EXTI 4 configuration */
  16196. #define SYSCFG_EXTICR2_EXTI5_Pos (4U)
  16197. #define SYSCFG_EXTICR2_EXTI5_Msk (0xFUL << SYSCFG_EXTICR2_EXTI5_Pos) /*!< 0x000000F0 */
  16198. #define SYSCFG_EXTICR2_EXTI5 SYSCFG_EXTICR2_EXTI5_Msk /*!<EXTI 5 configuration */
  16199. #define SYSCFG_EXTICR2_EXTI6_Pos (8U)
  16200. #define SYSCFG_EXTICR2_EXTI6_Msk (0xFUL << SYSCFG_EXTICR2_EXTI6_Pos) /*!< 0x00000F00 */
  16201. #define SYSCFG_EXTICR2_EXTI6 SYSCFG_EXTICR2_EXTI6_Msk /*!<EXTI 6 configuration */
  16202. #define SYSCFG_EXTICR2_EXTI7_Pos (12U)
  16203. #define SYSCFG_EXTICR2_EXTI7_Msk (0xFUL << SYSCFG_EXTICR2_EXTI7_Pos) /*!< 0x0000F000 */
  16204. #define SYSCFG_EXTICR2_EXTI7 SYSCFG_EXTICR2_EXTI7_Msk /*!<EXTI 7 configuration */
  16205. /**
  16206. * @brief EXTI4 configuration
  16207. */
  16208. #define SYSCFG_EXTICR2_EXTI4_PA ((uint32_t)0x00000000) /*!<PA[4] pin */
  16209. #define SYSCFG_EXTICR2_EXTI4_PB ((uint32_t)0x00000001) /*!<PB[4] pin */
  16210. #define SYSCFG_EXTICR2_EXTI4_PC ((uint32_t)0x00000002) /*!<PC[4] pin */
  16211. #define SYSCFG_EXTICR2_EXTI4_PD ((uint32_t)0x00000003) /*!<PD[4] pin */
  16212. #define SYSCFG_EXTICR2_EXTI4_PE ((uint32_t)0x00000004) /*!<PE[4] pin */
  16213. #define SYSCFG_EXTICR2_EXTI4_PF ((uint32_t)0x00000005) /*!<PF[4] pin */
  16214. #define SYSCFG_EXTICR2_EXTI4_PG ((uint32_t)0x00000006) /*!<PG[4] pin */
  16215. #define SYSCFG_EXTICR2_EXTI4_PH ((uint32_t)0x00000007) /*!<PH[4] pin */
  16216. #define SYSCFG_EXTICR2_EXTI4_PI ((uint32_t)0x00000008) /*!<PI[4] pin */
  16217. #define SYSCFG_EXTICR2_EXTI4_PJ ((uint32_t)0x00000009) /*!<PJ[4] pin */
  16218. #define SYSCFG_EXTICR2_EXTI4_PK ((uint32_t)0x0000000A) /*!<PK[4] pin */
  16219. /**
  16220. * @brief EXTI5 configuration
  16221. */
  16222. #define SYSCFG_EXTICR2_EXTI5_PA ((uint32_t)0x00000000) /*!<PA[5] pin */
  16223. #define SYSCFG_EXTICR2_EXTI5_PB ((uint32_t)0x00000010) /*!<PB[5] pin */
  16224. #define SYSCFG_EXTICR2_EXTI5_PC ((uint32_t)0x00000020) /*!<PC[5] pin */
  16225. #define SYSCFG_EXTICR2_EXTI5_PD ((uint32_t)0x00000030) /*!<PD[5] pin */
  16226. #define SYSCFG_EXTICR2_EXTI5_PE ((uint32_t)0x00000040) /*!<PE[5] pin */
  16227. #define SYSCFG_EXTICR2_EXTI5_PF ((uint32_t)0x00000050) /*!<PF[5] pin */
  16228. #define SYSCFG_EXTICR2_EXTI5_PG ((uint32_t)0x00000060) /*!<PG[5] pin */
  16229. #define SYSCFG_EXTICR2_EXTI5_PH ((uint32_t)0x00000070) /*!<PH[5] pin */
  16230. #define SYSCFG_EXTICR2_EXTI5_PI ((uint32_t)0x00000080) /*!<PI[5] pin */
  16231. #define SYSCFG_EXTICR2_EXTI5_PJ ((uint32_t)0x00000090) /*!<PJ[5] pin */
  16232. #define SYSCFG_EXTICR2_EXTI5_PK ((uint32_t)0x000000A0) /*!<PK[5] pin */
  16233. /**
  16234. * @brief EXTI6 configuration
  16235. */
  16236. #define SYSCFG_EXTICR2_EXTI6_PA ((uint32_t)0x00000000) /*!<PA[6] pin */
  16237. #define SYSCFG_EXTICR2_EXTI6_PB ((uint32_t)0x00000100) /*!<PB[6] pin */
  16238. #define SYSCFG_EXTICR2_EXTI6_PC ((uint32_t)0x00000200) /*!<PC[6] pin */
  16239. #define SYSCFG_EXTICR2_EXTI6_PD ((uint32_t)0x00000300) /*!<PD[6] pin */
  16240. #define SYSCFG_EXTICR2_EXTI6_PE ((uint32_t)0x00000400) /*!<PE[6] pin */
  16241. #define SYSCFG_EXTICR2_EXTI6_PF ((uint32_t)0x00000500) /*!<PF[6] pin */
  16242. #define SYSCFG_EXTICR2_EXTI6_PG ((uint32_t)0x00000600) /*!<PG[6] pin */
  16243. #define SYSCFG_EXTICR2_EXTI6_PH ((uint32_t)0x00000700) /*!<PH[6] pin */
  16244. #define SYSCFG_EXTICR2_EXTI6_PI ((uint32_t)0x00000800) /*!<PI[6] pin */
  16245. #define SYSCFG_EXTICR2_EXTI6_PJ ((uint32_t)0x00000900) /*!<PJ[6] pin */
  16246. #define SYSCFG_EXTICR2_EXTI6_PK ((uint32_t)0x00000A00) /*!<PK[6] pin */
  16247. /**
  16248. * @brief EXTI7 configuration
  16249. */
  16250. #define SYSCFG_EXTICR2_EXTI7_PA ((uint32_t)0x00000000) /*!<PA[7] pin */
  16251. #define SYSCFG_EXTICR2_EXTI7_PB ((uint32_t)0x00001000) /*!<PB[7] pin */
  16252. #define SYSCFG_EXTICR2_EXTI7_PC ((uint32_t)0x00002000) /*!<PC[7] pin */
  16253. #define SYSCFG_EXTICR2_EXTI7_PD ((uint32_t)0x00003000) /*!<PD[7] pin */
  16254. #define SYSCFG_EXTICR2_EXTI7_PE ((uint32_t)0x00004000) /*!<PE[7] pin */
  16255. #define SYSCFG_EXTICR2_EXTI7_PF ((uint32_t)0x00005000) /*!<PF[7] pin */
  16256. #define SYSCFG_EXTICR2_EXTI7_PG ((uint32_t)0x00006000) /*!<PG[7] pin */
  16257. #define SYSCFG_EXTICR2_EXTI7_PH ((uint32_t)0x00007000) /*!<PH[7] pin */
  16258. #define SYSCFG_EXTICR2_EXTI7_PI ((uint32_t)0x00008000) /*!<PI[7] pin */
  16259. #define SYSCFG_EXTICR2_EXTI7_PJ ((uint32_t)0x00009000) /*!<PJ[7] pin */
  16260. #define SYSCFG_EXTICR2_EXTI7_PK ((uint32_t)0x0000A000) /*!<PK[7] pin */
  16261. /***************** Bit definition for SYSCFG_EXTICR3 register ***************/
  16262. #define SYSCFG_EXTICR3_EXTI8_Pos (0U)
  16263. #define SYSCFG_EXTICR3_EXTI8_Msk (0xFUL << SYSCFG_EXTICR3_EXTI8_Pos) /*!< 0x0000000F */
  16264. #define SYSCFG_EXTICR3_EXTI8 SYSCFG_EXTICR3_EXTI8_Msk /*!<EXTI 8 configuration */
  16265. #define SYSCFG_EXTICR3_EXTI9_Pos (4U)
  16266. #define SYSCFG_EXTICR3_EXTI9_Msk (0xFUL << SYSCFG_EXTICR3_EXTI9_Pos) /*!< 0x000000F0 */
  16267. #define SYSCFG_EXTICR3_EXTI9 SYSCFG_EXTICR3_EXTI9_Msk /*!<EXTI 9 configuration */
  16268. #define SYSCFG_EXTICR3_EXTI10_Pos (8U)
  16269. #define SYSCFG_EXTICR3_EXTI10_Msk (0xFUL << SYSCFG_EXTICR3_EXTI10_Pos) /*!< 0x00000F00 */
  16270. #define SYSCFG_EXTICR3_EXTI10 SYSCFG_EXTICR3_EXTI10_Msk /*!<EXTI 10 configuration */
  16271. #define SYSCFG_EXTICR3_EXTI11_Pos (12U)
  16272. #define SYSCFG_EXTICR3_EXTI11_Msk (0xFUL << SYSCFG_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */
  16273. #define SYSCFG_EXTICR3_EXTI11 SYSCFG_EXTICR3_EXTI11_Msk /*!<EXTI 11 configuration */
  16274. /**
  16275. * @brief EXTI8 configuration
  16276. */
  16277. #define SYSCFG_EXTICR3_EXTI8_PA ((uint32_t)0x00000000) /*!<PA[8] pin */
  16278. #define SYSCFG_EXTICR3_EXTI8_PB ((uint32_t)0x00000001) /*!<PB[8] pin */
  16279. #define SYSCFG_EXTICR3_EXTI8_PC ((uint32_t)0x00000002) /*!<PC[8] pin */
  16280. #define SYSCFG_EXTICR3_EXTI8_PD ((uint32_t)0x00000003) /*!<PD[8] pin */
  16281. #define SYSCFG_EXTICR3_EXTI8_PE ((uint32_t)0x00000004) /*!<PE[8] pin */
  16282. #define SYSCFG_EXTICR3_EXTI8_PF ((uint32_t)0x00000005) /*!<PF[8] pin */
  16283. #define SYSCFG_EXTICR3_EXTI8_PG ((uint32_t)0x00000006) /*!<PG[8] pin */
  16284. #define SYSCFG_EXTICR3_EXTI8_PH ((uint32_t)0x00000007) /*!<PH[8] pin */
  16285. #define SYSCFG_EXTICR3_EXTI8_PI ((uint32_t)0x00000008) /*!<PI[8] pin */
  16286. #define SYSCFG_EXTICR3_EXTI8_PJ ((uint32_t)0x00000009) /*!<PJ[8] pin */
  16287. #define SYSCFG_EXTICR3_EXTI8_PK ((uint32_t)0x0000000A) /*!<PK[8] pin */
  16288. /**
  16289. * @brief EXTI9 configuration
  16290. */
  16291. #define SYSCFG_EXTICR3_EXTI9_PA ((uint32_t)0x00000000) /*!<PA[9] pin */
  16292. #define SYSCFG_EXTICR3_EXTI9_PB ((uint32_t)0x00000010) /*!<PB[9] pin */
  16293. #define SYSCFG_EXTICR3_EXTI9_PC ((uint32_t)0x00000020) /*!<PC[9] pin */
  16294. #define SYSCFG_EXTICR3_EXTI9_PD ((uint32_t)0x00000030) /*!<PD[9] pin */
  16295. #define SYSCFG_EXTICR3_EXTI9_PE ((uint32_t)0x00000040) /*!<PE[9] pin */
  16296. #define SYSCFG_EXTICR3_EXTI9_PF ((uint32_t)0x00000050) /*!<PF[9] pin */
  16297. #define SYSCFG_EXTICR3_EXTI9_PG ((uint32_t)0x00000060) /*!<PG[9] pin */
  16298. #define SYSCFG_EXTICR3_EXTI9_PH ((uint32_t)0x00000070) /*!<PH[9] pin */
  16299. #define SYSCFG_EXTICR3_EXTI9_PI ((uint32_t)0x00000080) /*!<PI[9] pin */
  16300. #define SYSCFG_EXTICR3_EXTI9_PJ ((uint32_t)0x00000090) /*!<PJ[9] pin */
  16301. #define SYSCFG_EXTICR3_EXTI9_PK ((uint32_t)0x000000A0) /*!<PK[9] pin */
  16302. /**
  16303. * @brief EXTI10 configuration
  16304. */
  16305. #define SYSCFG_EXTICR3_EXTI10_PA ((uint32_t)0x00000000) /*!<PA[10] pin */
  16306. #define SYSCFG_EXTICR3_EXTI10_PB ((uint32_t)0x00000100) /*!<PB[10] pin */
  16307. #define SYSCFG_EXTICR3_EXTI10_PC ((uint32_t)0x00000200) /*!<PC[10] pin */
  16308. #define SYSCFG_EXTICR3_EXTI10_PD ((uint32_t)0x00000300) /*!<PD[10] pin */
  16309. #define SYSCFG_EXTICR3_EXTI10_PE ((uint32_t)0x00000400) /*!<PE[10] pin */
  16310. #define SYSCFG_EXTICR3_EXTI10_PF ((uint32_t)0x00000500) /*!<PF[10] pin */
  16311. #define SYSCFG_EXTICR3_EXTI10_PG ((uint32_t)0x00000600) /*!<PG[10] pin */
  16312. #define SYSCFG_EXTICR3_EXTI10_PH ((uint32_t)0x00000700) /*!<PH[10] pin */
  16313. #define SYSCFG_EXTICR3_EXTI10_PI ((uint32_t)0x00000800) /*!<PI[10] pin */
  16314. #define SYSCFG_EXTICR3_EXTI10_PJ ((uint32_t)0x00000900) /*!<PJ[10] pin */
  16315. #define SYSCFG_EXTICR3_EXTI10_PK ((uint32_t)0x00000A00) /*!<PK[10] pin */
  16316. /**
  16317. * @brief EXTI11 configuration
  16318. */
  16319. #define SYSCFG_EXTICR3_EXTI11_PA ((uint32_t)0x00000000) /*!<PA[11] pin */
  16320. #define SYSCFG_EXTICR3_EXTI11_PB ((uint32_t)0x00001000) /*!<PB[11] pin */
  16321. #define SYSCFG_EXTICR3_EXTI11_PC ((uint32_t)0x00002000) /*!<PC[11] pin */
  16322. #define SYSCFG_EXTICR3_EXTI11_PD ((uint32_t)0x00003000) /*!<PD[11] pin */
  16323. #define SYSCFG_EXTICR3_EXTI11_PE ((uint32_t)0x00004000) /*!<PE[11] pin */
  16324. #define SYSCFG_EXTICR3_EXTI11_PF ((uint32_t)0x00005000) /*!<PF[11] pin */
  16325. #define SYSCFG_EXTICR3_EXTI11_PG ((uint32_t)0x00006000) /*!<PG[11] pin */
  16326. #define SYSCFG_EXTICR3_EXTI11_PH ((uint32_t)0x00007000) /*!<PH[11] pin */
  16327. #define SYSCFG_EXTICR3_EXTI11_PI ((uint32_t)0x00008000) /*!<PI[11] pin */
  16328. #define SYSCFG_EXTICR3_EXTI11_PJ ((uint32_t)0x00009000) /*!<PJ[11] pin */
  16329. #define SYSCFG_EXTICR3_EXTI11_PK ((uint32_t)0x0000A000) /*!<PK[11] pin */
  16330. /***************** Bit definition for SYSCFG_EXTICR4 register ***************/
  16331. #define SYSCFG_EXTICR4_EXTI12_Pos (0U)
  16332. #define SYSCFG_EXTICR4_EXTI12_Msk (0xFUL << SYSCFG_EXTICR4_EXTI12_Pos) /*!< 0x0000000F */
  16333. #define SYSCFG_EXTICR4_EXTI12 SYSCFG_EXTICR4_EXTI12_Msk /*!<EXTI 12 configuration */
  16334. #define SYSCFG_EXTICR4_EXTI13_Pos (4U)
  16335. #define SYSCFG_EXTICR4_EXTI13_Msk (0xFUL << SYSCFG_EXTICR4_EXTI13_Pos) /*!< 0x000000F0 */
  16336. #define SYSCFG_EXTICR4_EXTI13 SYSCFG_EXTICR4_EXTI13_Msk /*!<EXTI 13 configuration */
  16337. #define SYSCFG_EXTICR4_EXTI14_Pos (8U)
  16338. #define SYSCFG_EXTICR4_EXTI14_Msk (0xFUL << SYSCFG_EXTICR4_EXTI14_Pos) /*!< 0x00000F00 */
  16339. #define SYSCFG_EXTICR4_EXTI14 SYSCFG_EXTICR4_EXTI14_Msk /*!<EXTI 14 configuration */
  16340. #define SYSCFG_EXTICR4_EXTI15_Pos (12U)
  16341. #define SYSCFG_EXTICR4_EXTI15_Msk (0xFUL << SYSCFG_EXTICR4_EXTI15_Pos) /*!< 0x0000F000 */
  16342. #define SYSCFG_EXTICR4_EXTI15 SYSCFG_EXTICR4_EXTI15_Msk /*!<EXTI 15 configuration */
  16343. /**
  16344. * @brief EXTI12 configuration
  16345. */
  16346. #define SYSCFG_EXTICR4_EXTI12_PA ((uint32_t)0x00000000) /*!<PA[12] pin */
  16347. #define SYSCFG_EXTICR4_EXTI12_PB ((uint32_t)0x00000001) /*!<PB[12] pin */
  16348. #define SYSCFG_EXTICR4_EXTI12_PC ((uint32_t)0x00000002) /*!<PC[12] pin */
  16349. #define SYSCFG_EXTICR4_EXTI12_PD ((uint32_t)0x00000003) /*!<PD[12] pin */
  16350. #define SYSCFG_EXTICR4_EXTI12_PE ((uint32_t)0x00000004) /*!<PE[12] pin */
  16351. #define SYSCFG_EXTICR4_EXTI12_PF ((uint32_t)0x00000005) /*!<PF[12] pin */
  16352. #define SYSCFG_EXTICR4_EXTI12_PG ((uint32_t)0x00000006) /*!<PG[12] pin */
  16353. #define SYSCFG_EXTICR4_EXTI12_PH ((uint32_t)0x00000007) /*!<PH[12] pin */
  16354. #define SYSCFG_EXTICR4_EXTI12_PI ((uint32_t)0x00000008) /*!<PI[12] pin */
  16355. #define SYSCFG_EXTICR4_EXTI12_PJ ((uint32_t)0x00000009) /*!<PJ[12] pin */
  16356. #define SYSCFG_EXTICR4_EXTI12_PK ((uint32_t)0x0000000A) /*!<PK[12] pin */
  16357. /**
  16358. * @brief EXTI13 configuration
  16359. */
  16360. #define SYSCFG_EXTICR4_EXTI13_PA ((uint32_t)0x00000000) /*!<PA[13] pin */
  16361. #define SYSCFG_EXTICR4_EXTI13_PB ((uint32_t)0x00000010) /*!<PB[13] pin */
  16362. #define SYSCFG_EXTICR4_EXTI13_PC ((uint32_t)0x00000020) /*!<PC[13] pin */
  16363. #define SYSCFG_EXTICR4_EXTI13_PD ((uint32_t)0x00000030) /*!<PD[13] pin */
  16364. #define SYSCFG_EXTICR4_EXTI13_PE ((uint32_t)0x00000040) /*!<PE[13] pin */
  16365. #define SYSCFG_EXTICR4_EXTI13_PF ((uint32_t)0x00000050) /*!<PF[13] pin */
  16366. #define SYSCFG_EXTICR4_EXTI13_PG ((uint32_t)0x00000060) /*!<PG[13] pin */
  16367. #define SYSCFG_EXTICR4_EXTI13_PH ((uint32_t)0x00000070) /*!<PH[13] pin */
  16368. #define SYSCFG_EXTICR4_EXTI13_PI ((uint32_t)0x00000080) /*!<PI[13] pin */
  16369. #define SYSCFG_EXTICR4_EXTI13_PJ ((uint32_t)0x00000090) /*!<PJ[13] pin */
  16370. #define SYSCFG_EXTICR4_EXTI13_PK ((uint32_t)0x000000A0) /*!<PK[13] pin */
  16371. /**
  16372. * @brief EXTI14 configuration
  16373. */
  16374. #define SYSCFG_EXTICR4_EXTI14_PA ((uint32_t)0x00000000) /*!<PA[14] pin */
  16375. #define SYSCFG_EXTICR4_EXTI14_PB ((uint32_t)0x00000100) /*!<PB[14] pin */
  16376. #define SYSCFG_EXTICR4_EXTI14_PC ((uint32_t)0x00000200) /*!<PC[14] pin */
  16377. #define SYSCFG_EXTICR4_EXTI14_PD ((uint32_t)0x00000300) /*!<PD[14] pin */
  16378. #define SYSCFG_EXTICR4_EXTI14_PE ((uint32_t)0x00000400) /*!<PE[14] pin */
  16379. #define SYSCFG_EXTICR4_EXTI14_PF ((uint32_t)0x00000500) /*!<PF[14] pin */
  16380. #define SYSCFG_EXTICR4_EXTI14_PG ((uint32_t)0x00000600) /*!<PG[14] pin */
  16381. #define SYSCFG_EXTICR4_EXTI14_PH ((uint32_t)0x00000700) /*!<PH[14] pin */
  16382. #define SYSCFG_EXTICR4_EXTI14_PI ((uint32_t)0x00000800) /*!<PI[14] pin */
  16383. #define SYSCFG_EXTICR4_EXTI14_PJ ((uint32_t)0x00000900) /*!<PJ[14] pin */
  16384. #define SYSCFG_EXTICR4_EXTI14_PK ((uint32_t)0x00000A00) /*!<PK[14] pin */
  16385. /**
  16386. * @brief EXTI15 configuration
  16387. */
  16388. #define SYSCFG_EXTICR4_EXTI15_PA ((uint32_t)0x00000000) /*!<PA[15] pin */
  16389. #define SYSCFG_EXTICR4_EXTI15_PB ((uint32_t)0x00001000) /*!<PB[15] pin */
  16390. #define SYSCFG_EXTICR4_EXTI15_PC ((uint32_t)0x00002000) /*!<PC[15] pin */
  16391. #define SYSCFG_EXTICR4_EXTI15_PD ((uint32_t)0x00003000) /*!<PD[15] pin */
  16392. #define SYSCFG_EXTICR4_EXTI15_PE ((uint32_t)0x00004000) /*!<PE[15] pin */
  16393. #define SYSCFG_EXTICR4_EXTI15_PF ((uint32_t)0x00005000) /*!<PF[15] pin */
  16394. #define SYSCFG_EXTICR4_EXTI15_PG ((uint32_t)0x00006000) /*!<PG[15] pin */
  16395. #define SYSCFG_EXTICR4_EXTI15_PH ((uint32_t)0x00007000) /*!<PH[15] pin */
  16396. #define SYSCFG_EXTICR4_EXTI15_PI ((uint32_t)0x00008000) /*!<PI[15] pin */
  16397. #define SYSCFG_EXTICR4_EXTI15_PJ ((uint32_t)0x00009000) /*!<PJ[15] pin */
  16398. #define SYSCFG_EXTICR4_EXTI15_PK ((uint32_t)0x0000A000) /*!<PK[15] pin */
  16399. /****************** Bit definition for SYSCFG_CFGR register ******************/
  16400. #define SYSCFG_CFGR_PVDL_Pos (2U)
  16401. #define SYSCFG_CFGR_PVDL_Msk (0x1UL << SYSCFG_CFGR_PVDL_Pos) /*!< 0x00000004 */
  16402. #define SYSCFG_CFGR_PVDL SYSCFG_CFGR_PVDL_Msk /*!<PVD lock enable bit */
  16403. #define SYSCFG_CFGR_FLASHL_Pos (3U)
  16404. #define SYSCFG_CFGR_FLASHL_Msk (0x1UL << SYSCFG_CFGR_FLASHL_Pos) /*!< 0x00000008 */
  16405. #define SYSCFG_CFGR_FLASHL SYSCFG_CFGR_FLASHL_Msk /*!<FLASH double ECC error lock bit */
  16406. #define SYSCFG_CFGR_CM7L_Pos (6U)
  16407. #define SYSCFG_CFGR_CM7L_Msk (0x1UL << SYSCFG_CFGR_CM7L_Pos) /*!< 0x00000040 */
  16408. #define SYSCFG_CFGR_CM7L SYSCFG_CFGR_CM7L_Msk /*!<Cortex-M7 LOCKUP (Hardfault) output enable bit */
  16409. #define SYSCFG_CFGR_DTCML_Pos (13U)
  16410. #define SYSCFG_CFGR_DTCML_Msk (0x1UL << SYSCFG_CFGR_DTCML_Pos) /*!< 0x00002000 */
  16411. #define SYSCFG_CFGR_DTCML SYSCFG_CFGR_DTCML_Msk /*!<DTCM double ECC error lock bit */
  16412. #define SYSCFG_CFGR_ITCML_Pos (14U)
  16413. #define SYSCFG_CFGR_ITCML_Msk (0x1UL << SYSCFG_CFGR_ITCML_Pos) /*!< 0x00004000 */
  16414. #define SYSCFG_CFGR_ITCML SYSCFG_CFGR_ITCML_Msk /*!<ITCM double ECC error lock bit */
  16415. /****************** Bit definition for SYSCFG_CCCSR register ******************/
  16416. #define SYSCFG_CCCSR_EN_Pos (0U)
  16417. #define SYSCFG_CCCSR_EN_Msk (0x1UL << SYSCFG_CCCSR_EN_Pos) /*!< 0x00000001 */
  16418. #define SYSCFG_CCCSR_EN SYSCFG_CCCSR_EN_Msk /*!< I/O compensation cell enable */
  16419. #define SYSCFG_CCCSR_CS_Pos (1U)
  16420. #define SYSCFG_CCCSR_CS_Msk (0x1UL << SYSCFG_CCCSR_CS_Pos) /*!< 0x00000002 */
  16421. #define SYSCFG_CCCSR_CS SYSCFG_CCCSR_CS_Msk /*!< I/O compensation cell code selection */
  16422. #define SYSCFG_CCCSR_CS_MMC_Pos (3U)
  16423. #define SYSCFG_CCCSR_CS_MMC_Msk (0x1UL << SYSCFG_CCCSR_CS_MMC_Pos) /*!< 0x00000004 */
  16424. #define SYSCFG_CCCSR_CS_MMC SYSCFG_CCCSR_CS_MMC_Msk /*!< I/O compensation cell code selection */
  16425. #define SYSCFG_CCCSR_READY_Pos (8U)
  16426. #define SYSCFG_CCCSR_READY_Msk (0x1UL << SYSCFG_CCCSR_READY_Pos) /*!< 0x00000100 */
  16427. #define SYSCFG_CCCSR_READY SYSCFG_CCCSR_READY_Msk /*!< I/O compensation cell ready flag */
  16428. #define SYSCFG_CCCSR_HSLV0_Pos (16U)
  16429. #define SYSCFG_CCCSR_HSLV0_Msk (0x1UL << SYSCFG_CCCSR_HSLV0_Pos) /*!< 0x00010000 */
  16430. #define SYSCFG_CCCSR_HSLV0 SYSCFG_CCCSR_HSLV0_Msk /*!< High-speed at low-voltage */
  16431. #define SYSCFG_CCCSR_HSLV1_Pos (17U)
  16432. #define SYSCFG_CCCSR_HSLV1_Msk (0x1UL << SYSCFG_CCCSR_HSLV1_Pos) /*!< 0x00020000 */
  16433. #define SYSCFG_CCCSR_HSLV1 SYSCFG_CCCSR_HSLV1_Msk /*!< High-speed at low-voltage */
  16434. #define SYSCFG_CCCSR_HSLV2_Pos (18U)
  16435. #define SYSCFG_CCCSR_HSLV2_Msk (0x1UL << SYSCFG_CCCSR_HSLV2_Pos) /*!< 0x00040000 */
  16436. #define SYSCFG_CCCSR_HSLV2 SYSCFG_CCCSR_HSLV2_Msk /*!< High-speed at low-voltage */
  16437. #define SYSCFG_CCCSR_HSLV3_Pos (19U)
  16438. #define SYSCFG_CCCSR_HSLV3_Msk (0x1UL << SYSCFG_CCCSR_HSLV3_Pos) /*!< 0x00080000 */
  16439. #define SYSCFG_CCCSR_HSLV3 SYSCFG_CCCSR_HSLV3_Msk /*!< High-speed at low-voltage */
  16440. /****************** Bit definition for SYSCFG_CCVR register *******************/
  16441. #define SYSCFG_CCVR_NCV_Pos (0U)
  16442. #define SYSCFG_CCVR_NCV_Msk (0xFUL << SYSCFG_CCVR_NCV_Pos) /*!< 0x0000000F */
  16443. #define SYSCFG_CCVR_NCV SYSCFG_CCVR_NCV_Msk /*!< NMOS compensation value */
  16444. #define SYSCFG_CCVR_PCV_Pos (4U)
  16445. #define SYSCFG_CCVR_PCV_Msk (0xFUL << SYSCFG_CCVR_PCV_Pos) /*!< 0x000000F0 */
  16446. #define SYSCFG_CCVR_PCV SYSCFG_CCVR_PCV_Msk /*!< PMOS compensation value */
  16447. /****************** Bit definition for SYSCFG_CCCR register *******************/
  16448. #define SYSCFG_CCCR_NCC_Pos (0U)
  16449. #define SYSCFG_CCCR_NCC_Msk (0xFUL << SYSCFG_CCCR_NCC_Pos) /*!< 0x0000000F */
  16450. #define SYSCFG_CCCR_NCC SYSCFG_CCCR_NCC_Msk /*!< NMOS compensation code */
  16451. #define SYSCFG_CCCR_PCC_Pos (4U)
  16452. #define SYSCFG_CCCR_PCC_Msk (0xFUL << SYSCFG_CCCR_PCC_Pos) /*!< 0x000000F0 */
  16453. #define SYSCFG_CCCR_PCC SYSCFG_CCCR_PCC_Msk /*!< PMOS compensation code */
  16454. #define SYSCFG_CCCR_NCC_MMC_Pos (8U)
  16455. #define SYSCFG_CCCR_NCC_MMC_Msk (0xFUL << SYSCFG_CCCR_NCC_MMC_Pos) /*!< 0x00000F00 */
  16456. #define SYSCFG_CCCR_NCC_MMC SYSCFG_CCCR_NCC_MMC_Msk /*!< NMOS compensation code */
  16457. #define SYSCFG_CCCR_PCC_MMC_Pos (12U)
  16458. #define SYSCFG_CCCR_PCC_MMC_Msk (0xFUL << SYSCFG_CCCR_PCC_MMC_Pos) /*!< 0x0000F000 */
  16459. #define SYSCFG_CCCR_PCC_MMC SYSCFG_CCCR_PCC_MMC_Msk /*!< PMOS compensation code */
  16460. /******************************************************************************/
  16461. /* */
  16462. /* Digital Temperature Sensor (DTS) */
  16463. /* */
  16464. /******************************************************************************/
  16465. /****************** Bit definition for DTS_CFGR1 register ******************/
  16466. #define DTS_CFGR1_TS1_EN_Pos (0U)
  16467. #define DTS_CFGR1_TS1_EN_Msk (0x1UL << DTS_CFGR1_TS1_EN_Pos) /*!< 0x00000001 */
  16468. #define DTS_CFGR1_TS1_EN DTS_CFGR1_TS1_EN_Msk /*!< DTS Enable */
  16469. #define DTS_CFGR1_TS1_START_Pos (4U)
  16470. #define DTS_CFGR1_TS1_START_Msk (0x1UL << DTS_CFGR1_TS1_START_Pos) /*!< 0x00000010 */
  16471. #define DTS_CFGR1_TS1_START DTS_CFGR1_TS1_START_Msk /*!< Proceed to a frequency measurement on DTS */
  16472. #define DTS_CFGR1_TS1_INTRIG_SEL_Pos (8U)
  16473. #define DTS_CFGR1_TS1_INTRIG_SEL_Msk (0xFUL << DTS_CFGR1_TS1_INTRIG_SEL_Pos) /*!< 0x00000F00 */
  16474. #define DTS_CFGR1_TS1_INTRIG_SEL DTS_CFGR1_TS1_INTRIG_SEL_Msk /*!< Input triggers selection bits [3:0] for DTS */
  16475. #define DTS_CFGR1_TS1_INTRIG_SEL_0 (0x1UL << DTS_CFGR1_TS1_INTRIG_SEL_Pos) /*!< 0x00000100 */
  16476. #define DTS_CFGR1_TS1_INTRIG_SEL_1 (0x2UL << DTS_CFGR1_TS1_INTRIG_SEL_Pos) /*!< 0x00000200 */
  16477. #define DTS_CFGR1_TS1_INTRIG_SEL_2 (0x4UL << DTS_CFGR1_TS1_INTRIG_SEL_Pos) /*!< 0x00000400 */
  16478. #define DTS_CFGR1_TS1_INTRIG_SEL_3 (0x8UL << DTS_CFGR1_TS1_INTRIG_SEL_Pos) /*!< 0x00000800 */
  16479. #define DTS_CFGR1_TS1_SMP_TIME_Pos (16U)
  16480. #define DTS_CFGR1_TS1_SMP_TIME_Msk (0xFUL << DTS_CFGR1_TS1_SMP_TIME_Pos) /*!< 0x000F0000 */
  16481. #define DTS_CFGR1_TS1_SMP_TIME DTS_CFGR1_TS1_SMP_TIME_Msk /*!< Sample time [3:0] for DTS */
  16482. #define DTS_CFGR1_TS1_SMP_TIME_0 (0x1UL << DTS_CFGR1_TS1_SMP_TIME_Pos) /*!< 0x00010000 */
  16483. #define DTS_CFGR1_TS1_SMP_TIME_1 (0x2UL << DTS_CFGR1_TS1_SMP_TIME_Pos) /*!< 0x00020000 */
  16484. #define DTS_CFGR1_TS1_SMP_TIME_2 (0x4UL << DTS_CFGR1_TS1_SMP_TIME_Pos) /*!< 0x00040000 */
  16485. #define DTS_CFGR1_TS1_SMP_TIME_3 (0x8UL << DTS_CFGR1_TS1_SMP_TIME_Pos) /*!< 0x00080000 */
  16486. #define DTS_CFGR1_REFCLK_SEL_Pos (20U)
  16487. #define DTS_CFGR1_REFCLK_SEL_Msk (0x1UL << DTS_CFGR1_REFCLK_SEL_Pos) /*!< 0x00100000 */
  16488. #define DTS_CFGR1_REFCLK_SEL DTS_CFGR1_REFCLK_SEL_Msk /*!< Reference Clock Selection */
  16489. #define DTS_CFGR1_Q_MEAS_OPT_Pos (21U)
  16490. #define DTS_CFGR1_Q_MEAS_OPT_Msk (0x1UL << DTS_CFGR1_Q_MEAS_OPT_Pos) /*!< 0x00200000 */
  16491. #define DTS_CFGR1_Q_MEAS_OPT DTS_CFGR1_Q_MEAS_OPT_Msk /*!< Quick measure option bit */
  16492. #define DTS_CFGR1_HSREF_CLK_DIV_Pos (24U)
  16493. #define DTS_CFGR1_HSREF_CLK_DIV_Msk (0x7FUL << DTS_CFGR1_HSREF_CLK_DIV_Pos) /*!< 0x7F000000 */
  16494. #define DTS_CFGR1_HSREF_CLK_DIV DTS_CFGR1_HSREF_CLK_DIV_Msk /*!< High Speed Clock Divider Ratio [6:0]*/
  16495. /****************** Bit definition for DTS_T0VALR1 register ******************/
  16496. #define DTS_T0VALR1_TS1_FMT0_Pos (0U)
  16497. #define DTS_T0VALR1_TS1_FMT0_Msk (0xFFFFUL << DTS_T0VALR1_TS1_FMT0_Pos) /*!< 0x0000FFFF */
  16498. #define DTS_T0VALR1_TS1_FMT0 DTS_T0VALR1_TS1_FMT0_Msk /*!< Engineering value of the measured frequency at T0 for DTS */
  16499. #define DTS_T0VALR1_TS1_T0_Pos (16U)
  16500. #define DTS_T0VALR1_TS1_T0_Msk (0x3UL << DTS_T0VALR1_TS1_T0_Pos) /*!< 0x00030000 */
  16501. #define DTS_T0VALR1_TS1_T0 DTS_T0VALR1_TS1_T0_Msk /*!< Engineering value of the DTSerature T0 for DTS */
  16502. /****************** Bit definition for DTS_RAMPVALR register ******************/
  16503. #define DTS_RAMPVALR_TS1_RAMP_COEFF_Pos (0U)
  16504. #define DTS_RAMPVALR_TS1_RAMP_COEFF_Msk (0xFFFFUL << DTS_RAMPVALR_TS1_RAMP_COEFF_Pos) /*!< 0x0000FFFF */
  16505. #define DTS_RAMPVALR_TS1_RAMP_COEFF DTS_RAMPVALR_TS1_RAMP_COEFF_Msk /*!< Engineering value of the ramp coefficient for DTS */
  16506. /****************** Bit definition for DTS_ITR1 register ******************/
  16507. #define DTS_ITR1_TS1_LITTHD_Pos (0U)
  16508. #define DTS_ITR1_TS1_LITTHD_Msk (0xFFFFUL << DTS_ITR1_TS1_LITTHD_Pos) /*!< 0x0000FFFF */
  16509. #define DTS_ITR1_TS1_LITTHD DTS_ITR1_TS1_LITTHD_Msk /*!< Low interrupt threshold[15:0] for DTS */
  16510. #define DTS_ITR1_TS1_HITTHD_Pos (16U)
  16511. #define DTS_ITR1_TS1_HITTHD_Msk (0xFFFFUL << DTS_ITR1_TS1_HITTHD_Pos) /*!< 0xFFFF0000 */
  16512. #define DTS_ITR1_TS1_HITTHD DTS_ITR1_TS1_HITTHD_Msk /*!< High interrupt threshold[15:0] for DTS */
  16513. /****************** Bit definition for DTS_DR register ******************/
  16514. #define DTS_DR_TS1_MFREQ_Pos (0U)
  16515. #define DTS_DR_TS1_MFREQ_Msk (0xFFFFUL << DTS_DR_TS1_MFREQ_Pos) /*!< 0x0000FFFF */
  16516. #define DTS_DR_TS1_MFREQ DTS_DR_TS1_MFREQ_Msk /*!< Measured Frequency[15:0] for DTS */
  16517. /****************** Bit definition for DTS_SR register ******************/
  16518. #define DTS_SR_TS1_ITEF_Pos (0U)
  16519. #define DTS_SR_TS1_ITEF_Msk (0x1UL << DTS_SR_TS1_ITEF_Pos) /*!< 0x00000001 */
  16520. #define DTS_SR_TS1_ITEF DTS_SR_TS1_ITEF_Msk /*!< Interrupt flag for end of measure for DTS */
  16521. #define DTS_SR_TS1_ITLF_Pos (1U)
  16522. #define DTS_SR_TS1_ITLF_Msk (0x1UL << DTS_SR_TS1_ITLF_Pos) /*!< 0x00000002 */
  16523. #define DTS_SR_TS1_ITLF DTS_SR_TS1_ITLF_Msk /*!< Interrupt flag for low threshold for DTS */
  16524. #define DTS_SR_TS1_ITHF_Pos (2U)
  16525. #define DTS_SR_TS1_ITHF_Msk (0x1UL << DTS_SR_TS1_ITHF_Pos) /*!< 0x00000004 */
  16526. #define DTS_SR_TS1_ITHF DTS_SR_TS1_ITHF_Msk /*!< Interrupt flag for high threshold for DTS */
  16527. #define DTS_SR_TS1_AITEF_Pos (4U)
  16528. #define DTS_SR_TS1_AITEF_Msk (0x1UL << DTS_SR_TS1_AITEF_Pos) /*!< 0x00000010 */
  16529. #define DTS_SR_TS1_AITEF DTS_SR_TS1_AITEF_Msk /*!< Asynchronous interrupt flag for end of measure for DTS */
  16530. #define DTS_SR_TS1_AITLF_Pos (5U)
  16531. #define DTS_SR_TS1_AITLF_Msk (0x1UL << DTS_SR_TS1_AITLF_Pos) /*!< 0x00000020 */
  16532. #define DTS_SR_TS1_AITLF DTS_SR_TS1_AITLF_Msk /*!< Asynchronous interrupt flag for low threshold for DTS */
  16533. #define DTS_SR_TS1_AITHF_Pos (6U)
  16534. #define DTS_SR_TS1_AITHF_Msk (0x1UL << DTS_SR_TS1_AITHF_Pos) /*!< 0x00000040 */
  16535. #define DTS_SR_TS1_AITHF DTS_SR_TS1_AITHF_Msk /*!< Asynchronous interrupt flag for high threshold for DTS */
  16536. #define DTS_SR_TS1_RDY_Pos (15U)
  16537. #define DTS_SR_TS1_RDY_Msk (0x1UL << DTS_SR_TS1_RDY_Pos) /*!< 0x00008000 */
  16538. #define DTS_SR_TS1_RDY DTS_SR_TS1_RDY_Msk /*!< DTS ready flag */
  16539. /****************** Bit definition for DTS_ITENR register ******************/
  16540. #define DTS_ITENR_TS1_ITEEN_Pos (0U)
  16541. #define DTS_ITENR_TS1_ITEEN_Msk (0x1UL << DTS_ITENR_TS1_ITEEN_Pos) /*!< 0x00000001 */
  16542. #define DTS_ITENR_TS1_ITEEN DTS_ITENR_TS1_ITEEN_Msk /*!< Enable interrupt flag for end of measure for DTS */
  16543. #define DTS_ITENR_TS1_ITLEN_Pos (1U)
  16544. #define DTS_ITENR_TS1_ITLEN_Msk (0x1UL << DTS_ITENR_TS1_ITLEN_Pos) /*!< 0x00000002 */
  16545. #define DTS_ITENR_TS1_ITLEN DTS_ITENR_TS1_ITLEN_Msk /*!< Enable interrupt flag for low threshold for DTS */
  16546. #define DTS_ITENR_TS1_ITHEN_Pos (2U)
  16547. #define DTS_ITENR_TS1_ITHEN_Msk (0x1UL << DTS_ITENR_TS1_ITHEN_Pos) /*!< 0x00000004 */
  16548. #define DTS_ITENR_TS1_ITHEN DTS_ITENR_TS1_ITHEN_Msk /*!< Enable interrupt flag for high threshold for DTS */
  16549. #define DTS_ITENR_TS1_AITEEN_Pos (4U)
  16550. #define DTS_ITENR_TS1_AITEEN_Msk (0x1UL << DTS_ITENR_TS1_AITEEN_Pos) /*!< 0x00000010 */
  16551. #define DTS_ITENR_TS1_AITEEN DTS_ITENR_TS1_AITEEN_Msk /*!< Enable asynchronous interrupt flag for end of measure for DTS */
  16552. #define DTS_ITENR_TS1_AITLEN_Pos (5U)
  16553. #define DTS_ITENR_TS1_AITLEN_Msk (0x1UL << DTS_ITENR_TS1_AITLEN_Pos) /*!< 0x00000020 */
  16554. #define DTS_ITENR_TS1_AITLEN DTS_ITENR_TS1_AITLEN_Msk /*!< Enable Asynchronous interrupt flag for low threshold for DTS */
  16555. #define DTS_ITENR_TS1_AITHEN_Pos (6U)
  16556. #define DTS_ITENR_TS1_AITHEN_Msk (0x1UL << DTS_ITENR_TS1_AITHEN_Pos) /*!< 0x00000040 */
  16557. #define DTS_ITENR_TS1_AITHEN DTS_ITENR_TS1_AITHEN_Msk /*!< Enable asynchronous interrupt flag for high threshold for DTS */
  16558. /****************** Bit definition for DTS_ICIFR register ******************/
  16559. #define DTS_ICIFR_TS1_CITEF_Pos (0U)
  16560. #define DTS_ICIFR_TS1_CITEF_Msk (0x1UL << DTS_ICIFR_TS1_CITEF_Pos) /*!< 0x00000001 */
  16561. #define DTS_ICIFR_TS1_CITEF DTS_ICIFR_TS1_CITEF_Msk /*!< Clear the IT flag for End Of Measure for DTS */
  16562. #define DTS_ICIFR_TS1_CITLF_Pos (1U)
  16563. #define DTS_ICIFR_TS1_CITLF_Msk (0x1UL << DTS_ICIFR_TS1_CITLF_Pos) /*!< 0x00000002 */
  16564. #define DTS_ICIFR_TS1_CITLF DTS_ICIFR_TS1_CITLF_Msk /*!< Clear the IT flag for low threshold for DTS */
  16565. #define DTS_ICIFR_TS1_CITHF_Pos (2U)
  16566. #define DTS_ICIFR_TS1_CITHF_Msk (0x1UL << DTS_ICIFR_TS1_CITHF_Pos) /*!< 0x00000004 */
  16567. #define DTS_ICIFR_TS1_CITHF DTS_ICIFR_TS1_CITHF_Msk /*!< Clear the IT flag for high threshold on DTS */
  16568. #define DTS_ICIFR_TS1_CAITEF_Pos (4U)
  16569. #define DTS_ICIFR_TS1_CAITEF_Msk (0x1UL << DTS_ICIFR_TS1_CAITEF_Pos) /*!< 0x00000010 */
  16570. #define DTS_ICIFR_TS1_CAITEF DTS_ICIFR_TS1_CAITEF_Msk /*!< Clear the asynchronous IT flag for End Of Measure for DTS */
  16571. #define DTS_ICIFR_TS1_CAITLF_Pos (5U)
  16572. #define DTS_ICIFR_TS1_CAITLF_Msk (0x1UL << DTS_ICIFR_TS1_CAITLF_Pos) /*!< 0x00000020 */
  16573. #define DTS_ICIFR_TS1_CAITLF DTS_ICIFR_TS1_CAITLF_Msk /*!< Clear the asynchronous IT flag for low threshold for DTS */
  16574. #define DTS_ICIFR_TS1_CAITHF_Pos (6U)
  16575. #define DTS_ICIFR_TS1_CAITHF_Msk (0x1UL << DTS_ICIFR_TS1_CAITHF_Pos) /*!< 0x00000040 */
  16576. #define DTS_ICIFR_TS1_CAITHF DTS_ICIFR_TS1_CAITHF_Msk /*!< Clear the asynchronous IT flag for high threshold on DTS */
  16577. /******************************************************************************/
  16578. /* */
  16579. /* TIM */
  16580. /* */
  16581. /******************************************************************************/
  16582. #define TIM_BREAK_INPUT_SUPPORT /*!<TIM Break input feature */
  16583. /******************* Bit definition for TIM_CR1 register ********************/
  16584. #define TIM_CR1_CEN_Pos (0U)
  16585. #define TIM_CR1_CEN_Msk (0x1UL << TIM_CR1_CEN_Pos) /*!< 0x00000001 */
  16586. #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */
  16587. #define TIM_CR1_UDIS_Pos (1U)
  16588. #define TIM_CR1_UDIS_Msk (0x1UL << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */
  16589. #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */
  16590. #define TIM_CR1_URS_Pos (2U)
  16591. #define TIM_CR1_URS_Msk (0x1UL << TIM_CR1_URS_Pos) /*!< 0x00000004 */
  16592. #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */
  16593. #define TIM_CR1_OPM_Pos (3U)
  16594. #define TIM_CR1_OPM_Msk (0x1UL << TIM_CR1_OPM_Pos) /*!< 0x00000008 */
  16595. #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */
  16596. #define TIM_CR1_DIR_Pos (4U)
  16597. #define TIM_CR1_DIR_Msk (0x1UL << TIM_CR1_DIR_Pos) /*!< 0x00000010 */
  16598. #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */
  16599. #define TIM_CR1_CMS_Pos (5U)
  16600. #define TIM_CR1_CMS_Msk (0x3UL << TIM_CR1_CMS_Pos) /*!< 0x00000060 */
  16601. #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */
  16602. #define TIM_CR1_CMS_0 (0x1UL << TIM_CR1_CMS_Pos) /*!< 0x00000020 */
  16603. #define TIM_CR1_CMS_1 (0x2UL << TIM_CR1_CMS_Pos) /*!< 0x00000040 */
  16604. #define TIM_CR1_ARPE_Pos (7U)
  16605. #define TIM_CR1_ARPE_Msk (0x1UL << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */
  16606. #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */
  16607. #define TIM_CR1_CKD_Pos (8U)
  16608. #define TIM_CR1_CKD_Msk (0x3UL << TIM_CR1_CKD_Pos) /*!< 0x00000300 */
  16609. #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */
  16610. #define TIM_CR1_CKD_0 (0x1UL << TIM_CR1_CKD_Pos) /*!< 0x00000100 */
  16611. #define TIM_CR1_CKD_1 (0x2UL << TIM_CR1_CKD_Pos) /*!< 0x00000200 */
  16612. #define TIM_CR1_UIFREMAP_Pos (11U)
  16613. #define TIM_CR1_UIFREMAP_Msk (0x1UL << TIM_CR1_UIFREMAP_Pos) /*!< 0x00000800 */
  16614. #define TIM_CR1_UIFREMAP TIM_CR1_UIFREMAP_Msk /*!<Update interrupt flag remap */
  16615. /******************* Bit definition for TIM_CR2 register ********************/
  16616. #define TIM_CR2_CCPC_Pos (0U)
  16617. #define TIM_CR2_CCPC_Msk (0x1UL << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */
  16618. #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */
  16619. #define TIM_CR2_CCUS_Pos (2U)
  16620. #define TIM_CR2_CCUS_Msk (0x1UL << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */
  16621. #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */
  16622. #define TIM_CR2_CCDS_Pos (3U)
  16623. #define TIM_CR2_CCDS_Msk (0x1UL << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */
  16624. #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */
  16625. #define TIM_CR2_MMS_Pos (4U)
  16626. #define TIM_CR2_MMS_Msk (0x7UL << TIM_CR2_MMS_Pos) /*!< 0x00000070 */
  16627. #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */
  16628. #define TIM_CR2_MMS_0 (0x1UL << TIM_CR2_MMS_Pos) /*!< 0x00000010 */
  16629. #define TIM_CR2_MMS_1 (0x2UL << TIM_CR2_MMS_Pos) /*!< 0x00000020 */
  16630. #define TIM_CR2_MMS_2 (0x4UL << TIM_CR2_MMS_Pos) /*!< 0x00000040 */
  16631. #define TIM_CR2_TI1S_Pos (7U)
  16632. #define TIM_CR2_TI1S_Msk (0x1UL << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */
  16633. #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */
  16634. #define TIM_CR2_OIS1_Pos (8U)
  16635. #define TIM_CR2_OIS1_Msk (0x1UL << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */
  16636. #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */
  16637. #define TIM_CR2_OIS1N_Pos (9U)
  16638. #define TIM_CR2_OIS1N_Msk (0x1UL << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */
  16639. #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */
  16640. #define TIM_CR2_OIS2_Pos (10U)
  16641. #define TIM_CR2_OIS2_Msk (0x1UL << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */
  16642. #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */
  16643. #define TIM_CR2_OIS2N_Pos (11U)
  16644. #define TIM_CR2_OIS2N_Msk (0x1UL << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */
  16645. #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */
  16646. #define TIM_CR2_OIS3_Pos (12U)
  16647. #define TIM_CR2_OIS3_Msk (0x1UL << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */
  16648. #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */
  16649. #define TIM_CR2_OIS3N_Pos (13U)
  16650. #define TIM_CR2_OIS3N_Msk (0x1UL << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */
  16651. #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */
  16652. #define TIM_CR2_OIS4_Pos (14U)
  16653. #define TIM_CR2_OIS4_Msk (0x1UL << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */
  16654. #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */
  16655. #define TIM_CR2_OIS5_Pos (16U)
  16656. #define TIM_CR2_OIS5_Msk (0x1UL << TIM_CR2_OIS5_Pos) /*!< 0x00010000 */
  16657. #define TIM_CR2_OIS5 TIM_CR2_OIS5_Msk /*!<Output Idle state 4 (OC4 output) */
  16658. #define TIM_CR2_OIS6_Pos (17U)
  16659. #define TIM_CR2_OIS6_Msk (0x1UL << TIM_CR2_OIS6_Pos) /*!< 0x00020000 */
  16660. #define TIM_CR2_OIS6 TIM_CR2_OIS6_Msk /*!<Output Idle state 4 (OC4 output) */
  16661. #define TIM_CR2_MMS2_Pos (20U)
  16662. #define TIM_CR2_MMS2_Msk (0xFUL << TIM_CR2_MMS2_Pos) /*!< 0x00F00000 */
  16663. #define TIM_CR2_MMS2 TIM_CR2_MMS2_Msk /*!<MMS[2:0] bits (Master Mode Selection) */
  16664. #define TIM_CR2_MMS2_0 (0x1UL << TIM_CR2_MMS2_Pos) /*!< 0x00100000 */
  16665. #define TIM_CR2_MMS2_1 (0x2UL << TIM_CR2_MMS2_Pos) /*!< 0x00200000 */
  16666. #define TIM_CR2_MMS2_2 (0x4UL << TIM_CR2_MMS2_Pos) /*!< 0x00400000 */
  16667. #define TIM_CR2_MMS2_3 (0x8UL << TIM_CR2_MMS2_Pos) /*!< 0x00800000 */
  16668. /******************* Bit definition for TIM_SMCR register *******************/
  16669. #define TIM_SMCR_SMS_Pos (0U)
  16670. #define TIM_SMCR_SMS_Msk (0x10007UL << TIM_SMCR_SMS_Pos) /*!< 0x00010007 */
  16671. #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */
  16672. #define TIM_SMCR_SMS_0 (0x00001UL << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */
  16673. #define TIM_SMCR_SMS_1 (0x00002UL << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */
  16674. #define TIM_SMCR_SMS_2 (0x00004UL << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */
  16675. #define TIM_SMCR_SMS_3 (0x10000UL << TIM_SMCR_SMS_Pos) /*!< 0x00010000 */
  16676. #define TIM_SMCR_TS_Pos (4U)
  16677. #define TIM_SMCR_TS_Msk (0x30007UL << TIM_SMCR_TS_Pos) /*!< 0x00300070 */
  16678. #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[4:0] bits (Trigger selection) */
  16679. #define TIM_SMCR_TS_0 (0x00001UL << TIM_SMCR_TS_Pos) /*!< 0x00000010 */
  16680. #define TIM_SMCR_TS_1 (0x00002UL << TIM_SMCR_TS_Pos) /*!< 0x00000020 */
  16681. #define TIM_SMCR_TS_2 (0x00004UL << TIM_SMCR_TS_Pos) /*!< 0x00000040 */
  16682. #define TIM_SMCR_TS_3 (0x10000UL << TIM_SMCR_TS_Pos) /*!< 0x00100000 */
  16683. #define TIM_SMCR_TS_4 (0x20000UL << TIM_SMCR_TS_Pos) /*!< 0x00200000 */
  16684. #define TIM_SMCR_MSM_Pos (7U)
  16685. #define TIM_SMCR_MSM_Msk (0x1UL << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */
  16686. #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */
  16687. #define TIM_SMCR_ETF_Pos (8U)
  16688. #define TIM_SMCR_ETF_Msk (0xFUL << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */
  16689. #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */
  16690. #define TIM_SMCR_ETF_0 (0x1UL << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */
  16691. #define TIM_SMCR_ETF_1 (0x2UL << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */
  16692. #define TIM_SMCR_ETF_2 (0x4UL << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */
  16693. #define TIM_SMCR_ETF_3 (0x8UL << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */
  16694. #define TIM_SMCR_ETPS_Pos (12U)
  16695. #define TIM_SMCR_ETPS_Msk (0x3UL << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */
  16696. #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */
  16697. #define TIM_SMCR_ETPS_0 (0x1UL << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */
  16698. #define TIM_SMCR_ETPS_1 (0x2UL << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */
  16699. #define TIM_SMCR_ECE_Pos (14U)
  16700. #define TIM_SMCR_ECE_Msk (0x1UL << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */
  16701. #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */
  16702. #define TIM_SMCR_ETP_Pos (15U)
  16703. #define TIM_SMCR_ETP_Msk (0x1UL << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */
  16704. #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */
  16705. /******************* Bit definition for TIM_DIER register *******************/
  16706. #define TIM_DIER_UIE_Pos (0U)
  16707. #define TIM_DIER_UIE_Msk (0x1UL << TIM_DIER_UIE_Pos) /*!< 0x00000001 */
  16708. #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */
  16709. #define TIM_DIER_CC1IE_Pos (1U)
  16710. #define TIM_DIER_CC1IE_Msk (0x1UL << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */
  16711. #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */
  16712. #define TIM_DIER_CC2IE_Pos (2U)
  16713. #define TIM_DIER_CC2IE_Msk (0x1UL << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */
  16714. #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */
  16715. #define TIM_DIER_CC3IE_Pos (3U)
  16716. #define TIM_DIER_CC3IE_Msk (0x1UL << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */
  16717. #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */
  16718. #define TIM_DIER_CC4IE_Pos (4U)
  16719. #define TIM_DIER_CC4IE_Msk (0x1UL << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */
  16720. #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */
  16721. #define TIM_DIER_COMIE_Pos (5U)
  16722. #define TIM_DIER_COMIE_Msk (0x1UL << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */
  16723. #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */
  16724. #define TIM_DIER_TIE_Pos (6U)
  16725. #define TIM_DIER_TIE_Msk (0x1UL << TIM_DIER_TIE_Pos) /*!< 0x00000040 */
  16726. #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */
  16727. #define TIM_DIER_BIE_Pos (7U)
  16728. #define TIM_DIER_BIE_Msk (0x1UL << TIM_DIER_BIE_Pos) /*!< 0x00000080 */
  16729. #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */
  16730. #define TIM_DIER_UDE_Pos (8U)
  16731. #define TIM_DIER_UDE_Msk (0x1UL << TIM_DIER_UDE_Pos) /*!< 0x00000100 */
  16732. #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */
  16733. #define TIM_DIER_CC1DE_Pos (9U)
  16734. #define TIM_DIER_CC1DE_Msk (0x1UL << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */
  16735. #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */
  16736. #define TIM_DIER_CC2DE_Pos (10U)
  16737. #define TIM_DIER_CC2DE_Msk (0x1UL << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */
  16738. #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */
  16739. #define TIM_DIER_CC3DE_Pos (11U)
  16740. #define TIM_DIER_CC3DE_Msk (0x1UL << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */
  16741. #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */
  16742. #define TIM_DIER_CC4DE_Pos (12U)
  16743. #define TIM_DIER_CC4DE_Msk (0x1UL << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */
  16744. #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */
  16745. #define TIM_DIER_COMDE_Pos (13U)
  16746. #define TIM_DIER_COMDE_Msk (0x1UL << TIM_DIER_COMDE_Pos) /*!< 0x00002000 */
  16747. #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk /*!<COM DMA request enable */
  16748. #define TIM_DIER_TDE_Pos (14U)
  16749. #define TIM_DIER_TDE_Msk (0x1UL << TIM_DIER_TDE_Pos) /*!< 0x00004000 */
  16750. #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */
  16751. /******************** Bit definition for TIM_SR register ********************/
  16752. #define TIM_SR_UIF_Pos (0U)
  16753. #define TIM_SR_UIF_Msk (0x1UL << TIM_SR_UIF_Pos) /*!< 0x00000001 */
  16754. #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */
  16755. #define TIM_SR_CC1IF_Pos (1U)
  16756. #define TIM_SR_CC1IF_Msk (0x1UL << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */
  16757. #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */
  16758. #define TIM_SR_CC2IF_Pos (2U)
  16759. #define TIM_SR_CC2IF_Msk (0x1UL << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */
  16760. #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */
  16761. #define TIM_SR_CC3IF_Pos (3U)
  16762. #define TIM_SR_CC3IF_Msk (0x1UL << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */
  16763. #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */
  16764. #define TIM_SR_CC4IF_Pos (4U)
  16765. #define TIM_SR_CC4IF_Msk (0x1UL << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */
  16766. #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */
  16767. #define TIM_SR_COMIF_Pos (5U)
  16768. #define TIM_SR_COMIF_Msk (0x1UL << TIM_SR_COMIF_Pos) /*!< 0x00000020 */
  16769. #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */
  16770. #define TIM_SR_TIF_Pos (6U)
  16771. #define TIM_SR_TIF_Msk (0x1UL << TIM_SR_TIF_Pos) /*!< 0x00000040 */
  16772. #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */
  16773. #define TIM_SR_BIF_Pos (7U)
  16774. #define TIM_SR_BIF_Msk (0x1UL << TIM_SR_BIF_Pos) /*!< 0x00000080 */
  16775. #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */
  16776. #define TIM_SR_B2IF_Pos (8U)
  16777. #define TIM_SR_B2IF_Msk (0x1UL << TIM_SR_B2IF_Pos) /*!< 0x00000100 */
  16778. #define TIM_SR_B2IF TIM_SR_B2IF_Msk /*!<Break2 interrupt Flag */
  16779. #define TIM_SR_CC1OF_Pos (9U)
  16780. #define TIM_SR_CC1OF_Msk (0x1UL << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */
  16781. #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */
  16782. #define TIM_SR_CC2OF_Pos (10U)
  16783. #define TIM_SR_CC2OF_Msk (0x1UL << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */
  16784. #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */
  16785. #define TIM_SR_CC3OF_Pos (11U)
  16786. #define TIM_SR_CC3OF_Msk (0x1UL << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */
  16787. #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */
  16788. #define TIM_SR_CC4OF_Pos (12U)
  16789. #define TIM_SR_CC4OF_Msk (0x1UL << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */
  16790. #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */
  16791. #define TIM_SR_CC5IF_Pos (16U)
  16792. #define TIM_SR_CC5IF_Msk (0x1UL << TIM_SR_CC5IF_Pos) /*!< 0x00010000 */
  16793. #define TIM_SR_CC5IF TIM_SR_CC5IF_Msk /*!<Capture/Compare 5 interrupt Flag */
  16794. #define TIM_SR_CC6IF_Pos (17U)
  16795. #define TIM_SR_CC6IF_Msk (0x1UL << TIM_SR_CC6IF_Pos) /*!< 0x00020000 */
  16796. #define TIM_SR_CC6IF TIM_SR_CC6IF_Msk /*!<Capture/Compare 6 interrupt Flag */
  16797. #define TIM_SR_SBIF_Pos (13U)
  16798. #define TIM_SR_SBIF_Msk (0x1UL << TIM_SR_SBIF_Pos) /*!< 0x00002000 */
  16799. #define TIM_SR_SBIF TIM_SR_SBIF_Msk /*!< System Break Flag */
  16800. /******************* Bit definition for TIM_EGR register ********************/
  16801. #define TIM_EGR_UG_Pos (0U)
  16802. #define TIM_EGR_UG_Msk (0x1UL << TIM_EGR_UG_Pos) /*!< 0x00000001 */
  16803. #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */
  16804. #define TIM_EGR_CC1G_Pos (1U)
  16805. #define TIM_EGR_CC1G_Msk (0x1UL << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */
  16806. #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */
  16807. #define TIM_EGR_CC2G_Pos (2U)
  16808. #define TIM_EGR_CC2G_Msk (0x1UL << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */
  16809. #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */
  16810. #define TIM_EGR_CC3G_Pos (3U)
  16811. #define TIM_EGR_CC3G_Msk (0x1UL << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */
  16812. #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */
  16813. #define TIM_EGR_CC4G_Pos (4U)
  16814. #define TIM_EGR_CC4G_Msk (0x1UL << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */
  16815. #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */
  16816. #define TIM_EGR_COMG_Pos (5U)
  16817. #define TIM_EGR_COMG_Msk (0x1UL << TIM_EGR_COMG_Pos) /*!< 0x00000020 */
  16818. #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */
  16819. #define TIM_EGR_TG_Pos (6U)
  16820. #define TIM_EGR_TG_Msk (0x1UL << TIM_EGR_TG_Pos) /*!< 0x00000040 */
  16821. #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */
  16822. #define TIM_EGR_BG_Pos (7U)
  16823. #define TIM_EGR_BG_Msk (0x1UL << TIM_EGR_BG_Pos) /*!< 0x00000080 */
  16824. #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */
  16825. #define TIM_EGR_B2G_Pos (8U)
  16826. #define TIM_EGR_B2G_Msk (0x1UL << TIM_EGR_B2G_Pos) /*!< 0x00000100 */
  16827. #define TIM_EGR_B2G TIM_EGR_B2G_Msk /*!<Break Generation */
  16828. /****************** Bit definition for TIM_CCMR1 register *******************/
  16829. #define TIM_CCMR1_CC1S_Pos (0U)
  16830. #define TIM_CCMR1_CC1S_Msk (0x3UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */
  16831. #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
  16832. #define TIM_CCMR1_CC1S_0 (0x1UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */
  16833. #define TIM_CCMR1_CC1S_1 (0x2UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */
  16834. #define TIM_CCMR1_OC1FE_Pos (2U)
  16835. #define TIM_CCMR1_OC1FE_Msk (0x1UL << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */
  16836. #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */
  16837. #define TIM_CCMR1_OC1PE_Pos (3U)
  16838. #define TIM_CCMR1_OC1PE_Msk (0x1UL << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */
  16839. #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */
  16840. #define TIM_CCMR1_OC1M_Pos (4U)
  16841. #define TIM_CCMR1_OC1M_Msk (0x1007UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00010070 */
  16842. #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
  16843. #define TIM_CCMR1_OC1M_0 (0x0001UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */
  16844. #define TIM_CCMR1_OC1M_1 (0x0002UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */
  16845. #define TIM_CCMR1_OC1M_2 (0x0004UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */
  16846. #define TIM_CCMR1_OC1M_3 (0x1000UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00010000 */
  16847. #define TIM_CCMR1_OC1CE_Pos (7U)
  16848. #define TIM_CCMR1_OC1CE_Msk (0x1UL << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */
  16849. #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1Clear Enable */
  16850. #define TIM_CCMR1_CC2S_Pos (8U)
  16851. #define TIM_CCMR1_CC2S_Msk (0x3UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */
  16852. #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
  16853. #define TIM_CCMR1_CC2S_0 (0x1UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */
  16854. #define TIM_CCMR1_CC2S_1 (0x2UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */
  16855. #define TIM_CCMR1_OC2FE_Pos (10U)
  16856. #define TIM_CCMR1_OC2FE_Msk (0x1UL << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */
  16857. #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */
  16858. #define TIM_CCMR1_OC2PE_Pos (11U)
  16859. #define TIM_CCMR1_OC2PE_Msk (0x1UL << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */
  16860. #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */
  16861. #define TIM_CCMR1_OC2M_Pos (12U)
  16862. #define TIM_CCMR1_OC2M_Msk (0x1007UL << TIM_CCMR1_OC2M_Pos) /*!< 0x01007000 */
  16863. #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
  16864. #define TIM_CCMR1_OC2M_0 (0x0001UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */
  16865. #define TIM_CCMR1_OC2M_1 (0x0002UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */
  16866. #define TIM_CCMR1_OC2M_2 (0x0004UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */
  16867. #define TIM_CCMR1_OC2M_3 (0x1000UL << TIM_CCMR1_OC2M_Pos) /*!< 0x01000000 */
  16868. #define TIM_CCMR1_OC2CE_Pos (15U)
  16869. #define TIM_CCMR1_OC2CE_Msk (0x1UL << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */
  16870. #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */
  16871. /*----------------------------------------------------------------------------*/
  16872. #define TIM_CCMR1_IC1PSC_Pos (2U)
  16873. #define TIM_CCMR1_IC1PSC_Msk (0x3UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */
  16874. #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
  16875. #define TIM_CCMR1_IC1PSC_0 (0x1UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */
  16876. #define TIM_CCMR1_IC1PSC_1 (0x2UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */
  16877. #define TIM_CCMR1_IC1F_Pos (4U)
  16878. #define TIM_CCMR1_IC1F_Msk (0xFUL << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */
  16879. #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
  16880. #define TIM_CCMR1_IC1F_0 (0x1UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */
  16881. #define TIM_CCMR1_IC1F_1 (0x2UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */
  16882. #define TIM_CCMR1_IC1F_2 (0x4UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */
  16883. #define TIM_CCMR1_IC1F_3 (0x8UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */
  16884. #define TIM_CCMR1_IC2PSC_Pos (10U)
  16885. #define TIM_CCMR1_IC2PSC_Msk (0x3UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */
  16886. #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
  16887. #define TIM_CCMR1_IC2PSC_0 (0x1UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */
  16888. #define TIM_CCMR1_IC2PSC_1 (0x2UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */
  16889. #define TIM_CCMR1_IC2F_Pos (12U)
  16890. #define TIM_CCMR1_IC2F_Msk (0xFUL << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */
  16891. #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
  16892. #define TIM_CCMR1_IC2F_0 (0x1UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */
  16893. #define TIM_CCMR1_IC2F_1 (0x2UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */
  16894. #define TIM_CCMR1_IC2F_2 (0x4UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */
  16895. #define TIM_CCMR1_IC2F_3 (0x8UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */
  16896. /****************** Bit definition for TIM_CCMR2 register *******************/
  16897. #define TIM_CCMR2_CC3S_Pos (0U)
  16898. #define TIM_CCMR2_CC3S_Msk (0x3UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */
  16899. #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
  16900. #define TIM_CCMR2_CC3S_0 (0x1UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */
  16901. #define TIM_CCMR2_CC3S_1 (0x2UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */
  16902. #define TIM_CCMR2_OC3FE_Pos (2U)
  16903. #define TIM_CCMR2_OC3FE_Msk (0x1UL << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */
  16904. #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */
  16905. #define TIM_CCMR2_OC3PE_Pos (3U)
  16906. #define TIM_CCMR2_OC3PE_Msk (0x1UL << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */
  16907. #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */
  16908. #define TIM_CCMR2_OC3M_Pos (4U)
  16909. #define TIM_CCMR2_OC3M_Msk (0x7UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000070 */
  16910. #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
  16911. #define TIM_CCMR2_OC3M_0 (0x1UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */
  16912. #define TIM_CCMR2_OC3M_1 (0x2UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */
  16913. #define TIM_CCMR2_OC3M_2 (0x4UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */
  16914. #define TIM_CCMR2_OC3M_3 (0x1000UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00010000 */
  16915. #define TIM_CCMR2_OC3CE_Pos (7U)
  16916. #define TIM_CCMR2_OC3CE_Msk (0x1UL << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */
  16917. #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */
  16918. #define TIM_CCMR2_CC4S_Pos (8U)
  16919. #define TIM_CCMR2_CC4S_Msk (0x3UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */
  16920. #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
  16921. #define TIM_CCMR2_CC4S_0 (0x1UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */
  16922. #define TIM_CCMR2_CC4S_1 (0x2UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */
  16923. #define TIM_CCMR2_OC4FE_Pos (10U)
  16924. #define TIM_CCMR2_OC4FE_Msk (0x1UL << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */
  16925. #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */
  16926. #define TIM_CCMR2_OC4PE_Pos (11U)
  16927. #define TIM_CCMR2_OC4PE_Msk (0x1UL << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */
  16928. #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */
  16929. #define TIM_CCMR2_OC4M_Pos (12U)
  16930. #define TIM_CCMR2_OC4M_Msk (0x7UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00007000 */
  16931. #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
  16932. #define TIM_CCMR2_OC4M_0 (0x1UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */
  16933. #define TIM_CCMR2_OC4M_1 (0x2UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */
  16934. #define TIM_CCMR2_OC4M_2 (0x4UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */
  16935. #define TIM_CCMR2_OC4M_3 (0x100UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00100000 */
  16936. #define TIM_CCMR2_OC4CE_Pos (15U)
  16937. #define TIM_CCMR2_OC4CE_Msk (0x1UL << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */
  16938. #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */
  16939. /*----------------------------------------------------------------------------*/
  16940. #define TIM_CCMR2_IC3PSC_Pos (2U)
  16941. #define TIM_CCMR2_IC3PSC_Msk (0x3UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */
  16942. #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
  16943. #define TIM_CCMR2_IC3PSC_0 (0x1UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */
  16944. #define TIM_CCMR2_IC3PSC_1 (0x2UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */
  16945. #define TIM_CCMR2_IC3F_Pos (4U)
  16946. #define TIM_CCMR2_IC3F_Msk (0xFUL << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */
  16947. #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
  16948. #define TIM_CCMR2_IC3F_0 (0x1UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */
  16949. #define TIM_CCMR2_IC3F_1 (0x2UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */
  16950. #define TIM_CCMR2_IC3F_2 (0x4UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */
  16951. #define TIM_CCMR2_IC3F_3 (0x8UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */
  16952. #define TIM_CCMR2_IC4PSC_Pos (10U)
  16953. #define TIM_CCMR2_IC4PSC_Msk (0x3UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */
  16954. #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
  16955. #define TIM_CCMR2_IC4PSC_0 (0x1UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */
  16956. #define TIM_CCMR2_IC4PSC_1 (0x2UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */
  16957. #define TIM_CCMR2_IC4F_Pos (12U)
  16958. #define TIM_CCMR2_IC4F_Msk (0xFUL << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */
  16959. #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
  16960. #define TIM_CCMR2_IC4F_0 (0x1UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */
  16961. #define TIM_CCMR2_IC4F_1 (0x2UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */
  16962. #define TIM_CCMR2_IC4F_2 (0x4UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */
  16963. #define TIM_CCMR2_IC4F_3 (0x8UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */
  16964. /******************* Bit definition for TIM_CCER register *******************/
  16965. #define TIM_CCER_CC1E_Pos (0U)
  16966. #define TIM_CCER_CC1E_Msk (0x1UL << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */
  16967. #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */
  16968. #define TIM_CCER_CC1P_Pos (1U)
  16969. #define TIM_CCER_CC1P_Msk (0x1UL << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */
  16970. #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */
  16971. #define TIM_CCER_CC1NE_Pos (2U)
  16972. #define TIM_CCER_CC1NE_Msk (0x1UL << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */
  16973. #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */
  16974. #define TIM_CCER_CC1NP_Pos (3U)
  16975. #define TIM_CCER_CC1NP_Msk (0x1UL << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */
  16976. #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */
  16977. #define TIM_CCER_CC2E_Pos (4U)
  16978. #define TIM_CCER_CC2E_Msk (0x1UL << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */
  16979. #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */
  16980. #define TIM_CCER_CC2P_Pos (5U)
  16981. #define TIM_CCER_CC2P_Msk (0x1UL << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */
  16982. #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */
  16983. #define TIM_CCER_CC2NE_Pos (6U)
  16984. #define TIM_CCER_CC2NE_Msk (0x1UL << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */
  16985. #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */
  16986. #define TIM_CCER_CC2NP_Pos (7U)
  16987. #define TIM_CCER_CC2NP_Msk (0x1UL << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */
  16988. #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */
  16989. #define TIM_CCER_CC3E_Pos (8U)
  16990. #define TIM_CCER_CC3E_Msk (0x1UL << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */
  16991. #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */
  16992. #define TIM_CCER_CC3P_Pos (9U)
  16993. #define TIM_CCER_CC3P_Msk (0x1UL << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */
  16994. #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */
  16995. #define TIM_CCER_CC3NE_Pos (10U)
  16996. #define TIM_CCER_CC3NE_Msk (0x1UL << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */
  16997. #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */
  16998. #define TIM_CCER_CC3NP_Pos (11U)
  16999. #define TIM_CCER_CC3NP_Msk (0x1UL << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */
  17000. #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */
  17001. #define TIM_CCER_CC4E_Pos (12U)
  17002. #define TIM_CCER_CC4E_Msk (0x1UL << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */
  17003. #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */
  17004. #define TIM_CCER_CC4P_Pos (13U)
  17005. #define TIM_CCER_CC4P_Msk (0x1UL << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */
  17006. #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */
  17007. #define TIM_CCER_CC4NP_Pos (15U)
  17008. #define TIM_CCER_CC4NP_Msk (0x1UL << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */
  17009. #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */
  17010. #define TIM_CCER_CC5E_Pos (16U)
  17011. #define TIM_CCER_CC5E_Msk (0x1UL << TIM_CCER_CC5E_Pos) /*!< 0x00010000 */
  17012. #define TIM_CCER_CC5E TIM_CCER_CC5E_Msk /*!<Capture/Compare 5 output enable */
  17013. #define TIM_CCER_CC5P_Pos (17U)
  17014. #define TIM_CCER_CC5P_Msk (0x1UL << TIM_CCER_CC5P_Pos) /*!< 0x00020000 */
  17015. #define TIM_CCER_CC5P TIM_CCER_CC5P_Msk /*!<Capture/Compare 5 output Polarity */
  17016. #define TIM_CCER_CC6E_Pos (20U)
  17017. #define TIM_CCER_CC6E_Msk (0x1UL << TIM_CCER_CC6E_Pos) /*!< 0x00100000 */
  17018. #define TIM_CCER_CC6E TIM_CCER_CC6E_Msk /*!<Capture/Compare 6 output enable */
  17019. #define TIM_CCER_CC6P_Pos (21U)
  17020. #define TIM_CCER_CC6P_Msk (0x1UL << TIM_CCER_CC6P_Pos) /*!< 0x00200000 */
  17021. #define TIM_CCER_CC6P TIM_CCER_CC6P_Msk /*!<Capture/Compare 6 output Polarity */
  17022. /******************* Bit definition for TIM_CNT register ********************/
  17023. #define TIM_CNT_CNT_Pos (0U)
  17024. #define TIM_CNT_CNT_Msk (0xFFFFFFFFUL << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */
  17025. #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */
  17026. #define TIM_CNT_UIFCPY_Pos (31U)
  17027. #define TIM_CNT_UIFCPY_Msk (0x1UL << TIM_CNT_UIFCPY_Pos) /*!< 0x80000000 */
  17028. #define TIM_CNT_UIFCPY TIM_CNT_UIFCPY_Msk /*!<Update interrupt flag copy */
  17029. /******************* Bit definition for TIM_PSC register ********************/
  17030. #define TIM_PSC_PSC_Pos (0U)
  17031. #define TIM_PSC_PSC_Msk (0xFFFFUL << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */
  17032. #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */
  17033. /******************* Bit definition for TIM_ARR register ********************/
  17034. #define TIM_ARR_ARR_Pos (0U)
  17035. #define TIM_ARR_ARR_Msk (0xFFFFFFFFUL << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */
  17036. #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<actual auto-reload Value */
  17037. /******************* Bit definition for TIM_RCR register ********************/
  17038. #define TIM_RCR_REP_Pos (0U)
  17039. #define TIM_RCR_REP_Msk (0xFFUL << TIM_RCR_REP_Pos) /*!< 0x000000FF */
  17040. #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */
  17041. /******************* Bit definition for TIM_CCR1 register *******************/
  17042. #define TIM_CCR1_CCR1_Pos (0U)
  17043. #define TIM_CCR1_CCR1_Msk (0xFFFFUL << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */
  17044. #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */
  17045. /******************* Bit definition for TIM_CCR2 register *******************/
  17046. #define TIM_CCR2_CCR2_Pos (0U)
  17047. #define TIM_CCR2_CCR2_Msk (0xFFFFUL << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */
  17048. #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */
  17049. /******************* Bit definition for TIM_CCR3 register *******************/
  17050. #define TIM_CCR3_CCR3_Pos (0U)
  17051. #define TIM_CCR3_CCR3_Msk (0xFFFFUL << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */
  17052. #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */
  17053. /******************* Bit definition for TIM_CCR4 register *******************/
  17054. #define TIM_CCR4_CCR4_Pos (0U)
  17055. #define TIM_CCR4_CCR4_Msk (0xFFFFUL << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */
  17056. #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */
  17057. /******************* Bit definition for TIM_CCR5 register *******************/
  17058. #define TIM_CCR5_CCR5_Pos (0U)
  17059. #define TIM_CCR5_CCR5_Msk (0xFFFFFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0xFFFFFFFF */
  17060. #define TIM_CCR5_CCR5 TIM_CCR5_CCR5_Msk /*!<Capture/Compare 5 Value */
  17061. #define TIM_CCR5_GC5C1_Pos (29U)
  17062. #define TIM_CCR5_GC5C1_Msk (0x1UL << TIM_CCR5_GC5C1_Pos) /*!< 0x20000000 */
  17063. #define TIM_CCR5_GC5C1 TIM_CCR5_GC5C1_Msk /*!<Group Channel 5 and Channel 1 */
  17064. #define TIM_CCR5_GC5C2_Pos (30U)
  17065. #define TIM_CCR5_GC5C2_Msk (0x1UL << TIM_CCR5_GC5C2_Pos) /*!< 0x40000000 */
  17066. #define TIM_CCR5_GC5C2 TIM_CCR5_GC5C2_Msk /*!<Group Channel 5 and Channel 2 */
  17067. #define TIM_CCR5_GC5C3_Pos (31U)
  17068. #define TIM_CCR5_GC5C3_Msk (0x1UL << TIM_CCR5_GC5C3_Pos) /*!< 0x80000000 */
  17069. #define TIM_CCR5_GC5C3 TIM_CCR5_GC5C3_Msk /*!<Group Channel 5 and Channel 3 */
  17070. /******************* Bit definition for TIM_CCR6 register *******************/
  17071. #define TIM_CCR6_CCR6_Pos (0U)
  17072. #define TIM_CCR6_CCR6_Msk (0xFFFFUL << TIM_CCR6_CCR6_Pos) /*!< 0x0000FFFF */
  17073. #define TIM_CCR6_CCR6 TIM_CCR6_CCR6_Msk /*!<Capture/Compare 6 Value */
  17074. /******************* Bit definition for TIM_BDTR register *******************/
  17075. #define TIM_BDTR_DTG_Pos (0U)
  17076. #define TIM_BDTR_DTG_Msk (0xFFUL << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */
  17077. #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
  17078. #define TIM_BDTR_DTG_0 (0x01UL << TIM_BDTR_DTG_Pos) /*!< 0x00000001 */
  17079. #define TIM_BDTR_DTG_1 (0x02UL << TIM_BDTR_DTG_Pos) /*!< 0x00000002 */
  17080. #define TIM_BDTR_DTG_2 (0x04UL << TIM_BDTR_DTG_Pos) /*!< 0x00000004 */
  17081. #define TIM_BDTR_DTG_3 (0x08UL << TIM_BDTR_DTG_Pos) /*!< 0x00000008 */
  17082. #define TIM_BDTR_DTG_4 (0x10UL << TIM_BDTR_DTG_Pos) /*!< 0x00000010 */
  17083. #define TIM_BDTR_DTG_5 (0x20UL << TIM_BDTR_DTG_Pos) /*!< 0x00000020 */
  17084. #define TIM_BDTR_DTG_6 (0x40UL << TIM_BDTR_DTG_Pos) /*!< 0x00000040 */
  17085. #define TIM_BDTR_DTG_7 (0x80UL << TIM_BDTR_DTG_Pos) /*!< 0x00000080 */
  17086. #define TIM_BDTR_LOCK_Pos (8U)
  17087. #define TIM_BDTR_LOCK_Msk (0x3UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */
  17088. #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */
  17089. #define TIM_BDTR_LOCK_0 (0x1UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000100 */
  17090. #define TIM_BDTR_LOCK_1 (0x2UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000200 */
  17091. #define TIM_BDTR_OSSI_Pos (10U)
  17092. #define TIM_BDTR_OSSI_Msk (0x1UL << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */
  17093. #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */
  17094. #define TIM_BDTR_OSSR_Pos (11U)
  17095. #define TIM_BDTR_OSSR_Msk (0x1UL << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */
  17096. #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */
  17097. #define TIM_BDTR_BKE_Pos (12U)
  17098. #define TIM_BDTR_BKE_Msk (0x1UL << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */
  17099. #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable for Break1 */
  17100. #define TIM_BDTR_BKP_Pos (13U)
  17101. #define TIM_BDTR_BKP_Msk (0x1UL << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */
  17102. #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity for Break1 */
  17103. #define TIM_BDTR_AOE_Pos (14U)
  17104. #define TIM_BDTR_AOE_Msk (0x1UL << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */
  17105. #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */
  17106. #define TIM_BDTR_MOE_Pos (15U)
  17107. #define TIM_BDTR_MOE_Msk (0x1UL << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */
  17108. #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */
  17109. #define TIM_BDTR_BKF_Pos (16U)
  17110. #define TIM_BDTR_BKF_Msk (0xFUL << TIM_BDTR_BKF_Pos) /*!< 0x000F0000 */
  17111. #define TIM_BDTR_BKF TIM_BDTR_BKF_Msk /*!<Break Filter for Break1 */
  17112. #define TIM_BDTR_BK2F_Pos (20U)
  17113. #define TIM_BDTR_BK2F_Msk (0xFUL << TIM_BDTR_BK2F_Pos) /*!< 0x00F00000 */
  17114. #define TIM_BDTR_BK2F TIM_BDTR_BK2F_Msk /*!<Break Filter for Break2 */
  17115. #define TIM_BDTR_BK2E_Pos (24U)
  17116. #define TIM_BDTR_BK2E_Msk (0x1UL << TIM_BDTR_BK2E_Pos) /*!< 0x01000000 */
  17117. #define TIM_BDTR_BK2E TIM_BDTR_BK2E_Msk /*!<Break enable for Break2 */
  17118. #define TIM_BDTR_BK2P_Pos (25U)
  17119. #define TIM_BDTR_BK2P_Msk (0x1UL << TIM_BDTR_BK2P_Pos) /*!< 0x02000000 */
  17120. #define TIM_BDTR_BK2P TIM_BDTR_BK2P_Msk /*!<Break Polarity for Break2 */
  17121. /******************* Bit definition for TIM_DCR register ********************/
  17122. #define TIM_DCR_DBA_Pos (0U)
  17123. #define TIM_DCR_DBA_Msk (0x1FUL << TIM_DCR_DBA_Pos) /*!< 0x0000001F */
  17124. #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */
  17125. #define TIM_DCR_DBA_0 (0x01UL << TIM_DCR_DBA_Pos) /*!< 0x00000001 */
  17126. #define TIM_DCR_DBA_1 (0x02UL << TIM_DCR_DBA_Pos) /*!< 0x00000002 */
  17127. #define TIM_DCR_DBA_2 (0x04UL << TIM_DCR_DBA_Pos) /*!< 0x00000004 */
  17128. #define TIM_DCR_DBA_3 (0x08UL << TIM_DCR_DBA_Pos) /*!< 0x00000008 */
  17129. #define TIM_DCR_DBA_4 (0x10UL << TIM_DCR_DBA_Pos) /*!< 0x00000010 */
  17130. #define TIM_DCR_DBL_Pos (8U)
  17131. #define TIM_DCR_DBL_Msk (0x1FUL << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */
  17132. #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */
  17133. #define TIM_DCR_DBL_0 (0x01UL << TIM_DCR_DBL_Pos) /*!< 0x00000100 */
  17134. #define TIM_DCR_DBL_1 (0x02UL << TIM_DCR_DBL_Pos) /*!< 0x00000200 */
  17135. #define TIM_DCR_DBL_2 (0x04UL << TIM_DCR_DBL_Pos) /*!< 0x00000400 */
  17136. #define TIM_DCR_DBL_3 (0x08UL << TIM_DCR_DBL_Pos) /*!< 0x00000800 */
  17137. #define TIM_DCR_DBL_4 (0x10UL << TIM_DCR_DBL_Pos) /*!< 0x00001000 */
  17138. /******************* Bit definition for TIM_DMAR register *******************/
  17139. #define TIM_DMAR_DMAB_Pos (0U)
  17140. #define TIM_DMAR_DMAB_Msk (0xFFFFUL << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */
  17141. #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */
  17142. /****************** Bit definition for TIM_CCMR3 register *******************/
  17143. #define TIM_CCMR3_OC5FE_Pos (2U)
  17144. #define TIM_CCMR3_OC5FE_Msk (0x1UL << TIM_CCMR3_OC5FE_Pos) /*!< 0x00000004 */
  17145. #define TIM_CCMR3_OC5FE TIM_CCMR3_OC5FE_Msk /*!<Output Compare 5 Fast enable */
  17146. #define TIM_CCMR3_OC5PE_Pos (3U)
  17147. #define TIM_CCMR3_OC5PE_Msk (0x1UL << TIM_CCMR3_OC5PE_Pos) /*!< 0x00000008 */
  17148. #define TIM_CCMR3_OC5PE TIM_CCMR3_OC5PE_Msk /*!<Output Compare 5 Preload enable */
  17149. #define TIM_CCMR3_OC5M_Pos (4U)
  17150. #define TIM_CCMR3_OC5M_Msk (0x7UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000070 */
  17151. #define TIM_CCMR3_OC5M TIM_CCMR3_OC5M_Msk /*!<OC5M[2:0] bits (Output Compare 5 Mode) */
  17152. #define TIM_CCMR3_OC5M_0 (0x1UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000010 */
  17153. #define TIM_CCMR3_OC5M_1 (0x2UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000020 */
  17154. #define TIM_CCMR3_OC5M_2 (0x4UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000040 */
  17155. #define TIM_CCMR3_OC5M_3 (0x1000UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00010000 */
  17156. #define TIM_CCMR3_OC5CE_Pos (7U)
  17157. #define TIM_CCMR3_OC5CE_Msk (0x1UL << TIM_CCMR3_OC5CE_Pos) /*!< 0x00000080 */
  17158. #define TIM_CCMR3_OC5CE TIM_CCMR3_OC5CE_Msk /*!<Output Compare 5 Clear Enable */
  17159. #define TIM_CCMR3_OC6FE_Pos (10U)
  17160. #define TIM_CCMR3_OC6FE_Msk (0x1UL << TIM_CCMR3_OC6FE_Pos) /*!< 0x00000400 */
  17161. #define TIM_CCMR3_OC6FE TIM_CCMR3_OC6FE_Msk /*!<Output Compare 4 Fast enable */
  17162. #define TIM_CCMR3_OC6PE_Pos (11U)
  17163. #define TIM_CCMR3_OC6PE_Msk (0x1UL << TIM_CCMR3_OC6PE_Pos) /*!< 0x00000800 */
  17164. #define TIM_CCMR3_OC6PE TIM_CCMR3_OC6PE_Msk /*!<Output Compare 4 Preload enable */
  17165. #define TIM_CCMR3_OC6M_Pos (12U)
  17166. #define TIM_CCMR3_OC6M_Msk (0x7UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00007000 */
  17167. #define TIM_CCMR3_OC6M TIM_CCMR3_OC6M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
  17168. #define TIM_CCMR3_OC6M_0 (0x1UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00001000 */
  17169. #define TIM_CCMR3_OC6M_1 (0x2UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00002000 */
  17170. #define TIM_CCMR3_OC6M_2 (0x4UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00004000 */
  17171. #define TIM_CCMR3_OC6M_3 (0x100UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00100000 */
  17172. #define TIM_CCMR3_OC6CE_Pos (15U)
  17173. #define TIM_CCMR3_OC6CE_Msk (0x1UL << TIM_CCMR3_OC6CE_Pos) /*!< 0x00008000 */
  17174. #define TIM_CCMR3_OC6CE TIM_CCMR3_OC6CE_Msk /*!<Output Compare 4 Clear Enable */
  17175. /******************* Bit definition for TIM1_AF1 register *********************/
  17176. #define TIM1_AF1_BKINE_Pos (0U)
  17177. #define TIM1_AF1_BKINE_Msk (0x1UL << TIM1_AF1_BKINE_Pos) /*!< 0x00000001 */
  17178. #define TIM1_AF1_BKINE TIM1_AF1_BKINE_Msk /*!<BKINE Break input enable bit */
  17179. #define TIM1_AF1_BKCMP1E_Pos (1U)
  17180. #define TIM1_AF1_BKCMP1E_Msk (0x1UL << TIM1_AF1_BKCMP1E_Pos) /*!< 0x00000002 */
  17181. #define TIM1_AF1_BKCMP1E TIM1_AF1_BKCMP1E_Msk /*!<BKCMP1E Break Compare1 Enable bit */
  17182. #define TIM1_AF1_BKCMP2E_Pos (2U)
  17183. #define TIM1_AF1_BKCMP2E_Msk (0x1UL << TIM1_AF1_BKCMP2E_Pos) /*!< 0x00000004 */
  17184. #define TIM1_AF1_BKCMP2E TIM1_AF1_BKCMP2E_Msk /*!<BKCMP1E Break Compare2 Enable bit */
  17185. #define TIM1_AF1_BKDF1BK0E_Pos (8U)
  17186. #define TIM1_AF1_BKDF1BK0E_Msk (0x1UL << TIM1_AF1_BKDF1BK0E_Pos) /*!< 0x00000100 */
  17187. #define TIM1_AF1_BKDF1BK0E TIM1_AF1_BKDF1BK0E_Msk /*!<BKDF1BK0E Break input DFSDM Break 0 */
  17188. #define TIM1_AF1_BKINP_Pos (9U)
  17189. #define TIM1_AF1_BKINP_Msk (0x1UL << TIM1_AF1_BKINP_Pos) /*!< 0x00000200 */
  17190. #define TIM1_AF1_BKINP TIM1_AF1_BKINP_Msk /*!<BRKINP Break input polarity */
  17191. #define TIM1_AF1_BKCMP1P_Pos (10U)
  17192. #define TIM1_AF1_BKCMP1P_Msk (0x1UL << TIM1_AF1_BKCMP1P_Pos) /*!< 0x00000400 */
  17193. #define TIM1_AF1_BKCMP1P TIM1_AF1_BKCMP1P_Msk /*!<BKCMP1P Break COMP1 input polarity */
  17194. #define TIM1_AF1_BKCMP2P_Pos (11U)
  17195. #define TIM1_AF1_BKCMP2P_Msk (0x1UL << TIM1_AF1_BKCMP2P_Pos) /*!< 0x00000800 */
  17196. #define TIM1_AF1_BKCMP2P TIM1_AF1_BKCMP2P_Msk /*!<BKCMP2P Break COMP2 input polarity */
  17197. #define TIM1_AF1_ETRSEL_Pos (14U)
  17198. #define TIM1_AF1_ETRSEL_Msk (0xFUL << TIM1_AF1_ETRSEL_Pos) /*!< 0x0003C000 */
  17199. #define TIM1_AF1_ETRSEL TIM1_AF1_ETRSEL_Msk /*!<ETRSEL[3:0] bits (TIM1 ETRSEL) */
  17200. #define TIM1_AF1_ETRSEL_0 (0x1UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x00004000 */
  17201. #define TIM1_AF1_ETRSEL_1 (0x2UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x00008000 */
  17202. #define TIM1_AF1_ETRSEL_2 (0x4UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x00010000 */
  17203. #define TIM1_AF1_ETRSEL_3 (0x8UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x00020000 */
  17204. /******************* Bit definition for TIM1_AF2 register *********************/
  17205. #define TIM1_AF2_BK2INE_Pos (0U)
  17206. #define TIM1_AF2_BK2INE_Msk (0x1UL << TIM1_AF2_BK2INE_Pos) /*!< 0x00000001 */
  17207. #define TIM1_AF2_BK2INE TIM1_AF2_BK2INE_Msk /*!<BK2INE Break input 2 enable bit */
  17208. #define TIM1_AF2_BK2CMP1E_Pos (1U)
  17209. #define TIM1_AF2_BK2CMP1E_Msk (0x1UL << TIM1_AF2_BK2CMP1E_Pos) /*!< 0x00000002 */
  17210. #define TIM1_AF2_BK2CMP1E TIM1_AF2_BK2CMP1E_Msk /*!<BK2CMP1E Break2 Compare1 Enable bit */
  17211. #define TIM1_AF2_BK2CMP2E_Pos (2U)
  17212. #define TIM1_AF2_BK2CMP2E_Msk (0x1UL << TIM1_AF2_BK2CMP2E_Pos) /*!< 0x00000004 */
  17213. #define TIM1_AF2_BK2CMP2E TIM1_AF2_BK2CMP2E_Msk /*!<BK2CMP1E Break2 Compare2 Enable bit */
  17214. #define TIM1_AF2_BK2DFBK1E_Pos (8U)
  17215. #define TIM1_AF2_BK2DFBK1E_Msk (0x1UL << TIM1_AF2_BK2DFBK1E_Pos) /*!< 0x00000100 */
  17216. #define TIM1_AF2_BK2DFBK1E TIM1_AF2_BK2DFBK1E_Msk /*!<BK2DFBK1E Break input2 DFSDM Break 1 */
  17217. #define TIM1_AF2_BK2INP_Pos (9U)
  17218. #define TIM1_AF2_BK2INP_Msk (0x1UL << TIM1_AF2_BK2INP_Pos) /*!< 0x00000200 */
  17219. #define TIM1_AF2_BK2INP TIM1_AF2_BK2INP_Msk /*!<BRKINP Break2 input polarity */
  17220. #define TIM1_AF2_BK2CMP1P_Pos (10U)
  17221. #define TIM1_AF2_BK2CMP1P_Msk (0x1UL << TIM1_AF2_BK2CMP1P_Pos) /*!< 0x00000400 */
  17222. #define TIM1_AF2_BK2CMP1P TIM1_AF2_BK2CMP1P_Msk /*!<BKCMP1P Break2 COMP1 input polarity */
  17223. #define TIM1_AF2_BK2CMP2P_Pos (11U)
  17224. #define TIM1_AF2_BK2CMP2P_Msk (0x1UL << TIM1_AF2_BK2CMP2P_Pos) /*!< 0x00000800 */
  17225. #define TIM1_AF2_BK2CMP2P TIM1_AF2_BK2CMP2P_Msk /*!<BKCMP2P Break2 COMP2 input polarity */
  17226. /******************* Bit definition for TIM_TISEL register *********************/
  17227. #define TIM_TISEL_TI1SEL_Pos (0U)
  17228. #define TIM_TISEL_TI1SEL_Msk (0xFUL << TIM_TISEL_TI1SEL_Pos) /*!< 0x0000000F */
  17229. #define TIM_TISEL_TI1SEL TIM_TISEL_TI1SEL_Msk /*!<TI1SEL[3:0] bits (TIM TI1 SEL)*/
  17230. #define TIM_TISEL_TI1SEL_0 (0x1UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000001 */
  17231. #define TIM_TISEL_TI1SEL_1 (0x2UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000002 */
  17232. #define TIM_TISEL_TI1SEL_2 (0x4UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000004 */
  17233. #define TIM_TISEL_TI1SEL_3 (0x8UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000008 */
  17234. #define TIM_TISEL_TI2SEL_Pos (8U)
  17235. #define TIM_TISEL_TI2SEL_Msk (0xFUL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000F00 */
  17236. #define TIM_TISEL_TI2SEL TIM_TISEL_TI2SEL_Msk /*!<TI2SEL[3:0] bits (TIM TI2 SEL)*/
  17237. #define TIM_TISEL_TI2SEL_0 (0x1UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000100 */
  17238. #define TIM_TISEL_TI2SEL_1 (0x2UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000200 */
  17239. #define TIM_TISEL_TI2SEL_2 (0x4UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000400 */
  17240. #define TIM_TISEL_TI2SEL_3 (0x8UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000800 */
  17241. #define TIM_TISEL_TI3SEL_Pos (16U)
  17242. #define TIM_TISEL_TI3SEL_Msk (0xFUL << TIM_TISEL_TI3SEL_Pos) /*!< 0x000F0000 */
  17243. #define TIM_TISEL_TI3SEL TIM_TISEL_TI3SEL_Msk /*!<TI3SEL[3:0] bits (TIM TI3 SEL)*/
  17244. #define TIM_TISEL_TI3SEL_0 (0x1UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00010000 */
  17245. #define TIM_TISEL_TI3SEL_1 (0x2UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00020000 */
  17246. #define TIM_TISEL_TI3SEL_2 (0x4UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00040000 */
  17247. #define TIM_TISEL_TI3SEL_3 (0x8UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00080000 */
  17248. #define TIM_TISEL_TI4SEL_Pos (24U)
  17249. #define TIM_TISEL_TI4SEL_Msk (0xFUL << TIM_TISEL_TI4SEL_Pos) /*!< 0x0F000000 */
  17250. #define TIM_TISEL_TI4SEL TIM_TISEL_TI4SEL_Msk /*!<TI4SEL[3:0] bits (TIM TI4 SEL)*/
  17251. #define TIM_TISEL_TI4SEL_0 (0x1UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x01000000 */
  17252. #define TIM_TISEL_TI4SEL_1 (0x2UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x02000000 */
  17253. #define TIM_TISEL_TI4SEL_2 (0x4UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x04000000 */
  17254. #define TIM_TISEL_TI4SEL_3 (0x8UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x08000000 */
  17255. /******************* Bit definition for TIM8_AF1 register *********************/
  17256. #define TIM8_AF1_BKINE_Pos (0U)
  17257. #define TIM8_AF1_BKINE_Msk (0x1UL << TIM8_AF1_BKINE_Pos) /*!< 0x00000001 */
  17258. #define TIM8_AF1_BKINE TIM8_AF1_BKINE_Msk /*!<BKINE Break input enable bit */
  17259. #define TIM8_AF1_BKCMP1E_Pos (1U)
  17260. #define TIM8_AF1_BKCMP1E_Msk (0x1UL << TIM8_AF1_BKCMP1E_Pos) /*!< 0x00000002 */
  17261. #define TIM8_AF1_BKCMP1E TIM8_AF1_BKCMP1E_Msk /*!<BKCMP1E Break Compare1 Enable bit */
  17262. #define TIM8_AF1_BKCMP2E_Pos (2U)
  17263. #define TIM8_AF1_BKCMP2E_Msk (0x1UL << TIM8_AF1_BKCMP2E_Pos) /*!< 0x00000004 */
  17264. #define TIM8_AF1_BKCMP2E TIM8_AF1_BKCMP2E_Msk /*!<BKCMP1E Break Compare2 Enable bit */
  17265. #define TIM8_AF1_BKDFBK2E_Pos (8U)
  17266. #define TIM8_AF1_BKDFBK2E_Msk (0x1UL << TIM8_AF1_BKDFBK2E_Pos) /*!< 0x00000100 */
  17267. #define TIM8_AF1_BKDFBK2E TIM8_AF1_BKDFBK2E_Msk /*!<BKDFBK2E Break input DFSDM Break 2 */
  17268. #define TIM8_AF1_BKINP_Pos (9U)
  17269. #define TIM8_AF1_BKINP_Msk (0x1UL << TIM8_AF1_BKINP_Pos) /*!< 0x00000200 */
  17270. #define TIM8_AF1_BKINP TIM8_AF1_BKINP_Msk /*!<BRKINP Break input polarity */
  17271. #define TIM8_AF1_BKCMP1P_Pos (10U)
  17272. #define TIM8_AF1_BKCMP1P_Msk (0x1UL << TIM8_AF1_BKCMP1P_Pos) /*!< 0x00000400 */
  17273. #define TIM8_AF1_BKCMP1P TIM8_AF1_BKCMP1P_Msk /*!<BKCMP1P Break COMP1 input polarity */
  17274. #define TIM8_AF1_BKCMP2P_Pos (11U)
  17275. #define TIM8_AF1_BKCMP2P_Msk (0x1UL << TIM8_AF1_BKCMP2P_Pos) /*!< 0x00000800 */
  17276. #define TIM8_AF1_BKCMP2P TIM8_AF1_BKCMP2P_Msk /*!<BKCMP2P Break COMP2 input polarity */
  17277. #define TIM8_AF1_ETRSEL_Pos (14U)
  17278. #define TIM8_AF1_ETRSEL_Msk (0xFUL << TIM8_AF1_ETRSEL_Pos) /*!< 0x0003C000 */
  17279. #define TIM8_AF1_ETRSEL TIM8_AF1_ETRSEL_Msk /*!<ETRSEL[3:0] bits (TIM8 ETRSEL) */
  17280. #define TIM8_AF1_ETRSEL_0 (0x1UL << TIM8_AF1_ETRSEL_Pos) /*!< 0x00004000 */
  17281. #define TIM8_AF1_ETRSEL_1 (0x2UL << TIM8_AF1_ETRSEL_Pos) /*!< 0x00008000 */
  17282. #define TIM8_AF1_ETRSEL_2 (0x4UL << TIM8_AF1_ETRSEL_Pos) /*!< 0x00010000 */
  17283. #define TIM8_AF1_ETRSEL_3 (0x8UL << TIM8_AF1_ETRSEL_Pos) /*!< 0x00020000 */
  17284. /******************* Bit definition for TIM8_AF2 register *********************/
  17285. #define TIM8_AF2_BK2INE_Pos (0U)
  17286. #define TIM8_AF2_BK2INE_Msk (0x1UL << TIM8_AF2_BK2INE_Pos) /*!< 0x00000001 */
  17287. #define TIM8_AF2_BK2INE TIM8_AF2_BK2INE_Msk /*!<BK2INE Break input 2 enable bit */
  17288. #define TIM8_AF2_BK2CMP1E_Pos (1U)
  17289. #define TIM8_AF2_BK2CMP1E_Msk (0x1UL << TIM8_AF2_BK2CMP1E_Pos) /*!< 0x00000002 */
  17290. #define TIM8_AF2_BK2CMP1E TIM8_AF2_BK2CMP1E_Msk /*!<BK2CMP1E Break2 Compare1 Enable bit */
  17291. #define TIM8_AF2_BK2CMP2E_Pos (2U)
  17292. #define TIM8_AF2_BK2CMP2E_Msk (0x1UL << TIM8_AF2_BK2CMP2E_Pos) /*!< 0x00000004 */
  17293. #define TIM8_AF2_BK2CMP2E TIM8_AF2_BK2CMP2E_Msk /*!<BK2CMP1E Break2 Compare2 Enable bit */
  17294. #define TIM8_AF2_BK2DFBK3E_Pos (8U)
  17295. #define TIM8_AF2_BK2DFBK3E_Msk (0x1UL << TIM8_AF2_BK2DFBK3E_Pos) /*!< 0x00000100 */
  17296. #define TIM8_AF2_BK2DFBK3E TIM8_AF2_BK2DFBK3E_Msk /*!<BK2DFBK1E Break input2 DFSDM Break 3 */
  17297. #define TIM8_AF2_BK2INP_Pos (9U)
  17298. #define TIM8_AF2_BK2INP_Msk (0x1UL << TIM8_AF2_BK2INP_Pos) /*!< 0x00000200 */
  17299. #define TIM8_AF2_BK2INP TIM8_AF2_BK2INP_Msk /*!<BRKINP Break2 input polarity */
  17300. #define TIM8_AF2_BK2CMP1P_Pos (10U)
  17301. #define TIM8_AF2_BK2CMP1P_Msk (0x1UL << TIM8_AF2_BK2CMP1P_Pos) /*!< 0x00000400 */
  17302. #define TIM8_AF2_BK2CMP1P TIM8_AF2_BK2CMP1P_Msk /*!<BKCMP1P Break2 COMP1 input polarity */
  17303. #define TIM8_AF2_BK2CMP2P_Pos (11U)
  17304. #define TIM8_AF2_BK2CMP2P_Msk (0x1UL << TIM8_AF2_BK2CMP2P_Pos) /*!< 0x00000800 */
  17305. #define TIM8_AF2_BK2CMP2P TIM8_AF2_BK2CMP2P_Msk /*!<BKCMP2P Break2 COMP2 input polarity */
  17306. /******************* Bit definition for TIM2_AF1 register *********************/
  17307. #define TIM2_AF1_ETRSEL_Pos (14U)
  17308. #define TIM2_AF1_ETRSEL_Msk (0xFUL << TIM2_AF1_ETRSEL_Pos) /*!< 0x0003C000 */
  17309. #define TIM2_AF1_ETRSEL TIM2_AF1_ETRSEL_Msk /*!<ETRSEL[3:0] bits (TIM2 ETRSEL) */
  17310. #define TIM2_AF1_ETRSEL_0 (0x1UL << TIM2_AF1_ETRSEL_Pos) /*!< 0x00004000 */
  17311. #define TIM2_AF1_ETRSEL_1 (0x2UL << TIM2_AF1_ETRSEL_Pos) /*!< 0x00008000 */
  17312. #define TIM2_AF1_ETRSEL_2 (0x4UL << TIM2_AF1_ETRSEL_Pos) /*!< 0x00010000 */
  17313. #define TIM2_AF1_ETRSEL_3 (0x8UL << TIM2_AF1_ETRSEL_Pos) /*!< 0x00020000 */
  17314. /******************* Bit definition for TIM3_AF1 register *********************/
  17315. #define TIM3_AF1_ETRSEL_Pos (14U)
  17316. #define TIM3_AF1_ETRSEL_Msk (0xFUL << TIM3_AF1_ETRSEL_Pos) /*!< 0x0003C000 */
  17317. #define TIM3_AF1_ETRSEL TIM3_AF1_ETRSEL_Msk /*!<ETRSEL[3:0] bits (TIM3 ETRSEL) */
  17318. #define TIM3_AF1_ETRSEL_0 (0x1UL << TIM3_AF1_ETRSEL_Pos) /*!< 0x00004000 */
  17319. #define TIM3_AF1_ETRSEL_1 (0x2UL << TIM3_AF1_ETRSEL_Pos) /*!< 0x00008000 */
  17320. #define TIM3_AF1_ETRSEL_2 (0x4UL << TIM3_AF1_ETRSEL_Pos) /*!< 0x00010000 */
  17321. #define TIM3_AF1_ETRSEL_3 (0x8UL << TIM3_AF1_ETRSEL_Pos) /*!< 0x00020000 */
  17322. /******************* Bit definition for TIM5_AF1 register *********************/
  17323. #define TIM5_AF1_ETRSEL_Pos (14U)
  17324. #define TIM5_AF1_ETRSEL_Msk (0xFUL << TIM5_AF1_ETRSEL_Pos) /*!< 0x0003C000 */
  17325. #define TIM5_AF1_ETRSEL TIM5_AF1_ETRSEL_Msk /*!<ETRSEL[3:0] bits (TIM5 ETRSEL) */
  17326. #define TIM5_AF1_ETRSEL_0 (0x1UL << TIM5_AF1_ETRSEL_Pos) /*!< 0x00004000 */
  17327. #define TIM5_AF1_ETRSEL_1 (0x2UL << TIM5_AF1_ETRSEL_Pos) /*!< 0x00008000 */
  17328. #define TIM5_AF1_ETRSEL_2 (0x4UL << TIM5_AF1_ETRSEL_Pos) /*!< 0x00010000 */
  17329. #define TIM5_AF1_ETRSEL_3 (0x8UL << TIM5_AF1_ETRSEL_Pos) /*!< 0x00020000 */
  17330. /******************* Bit definition for TIM15_AF1 register *********************/
  17331. #define TIM15_AF1_BKINE_Pos (0U)
  17332. #define TIM15_AF1_BKINE_Msk (0x1UL << TIM15_AF1_BKINE_Pos) /*!< 0x00000001 */
  17333. #define TIM15_AF1_BKINE TIM15_AF1_BKINE_Msk /*!<BKINE Break input enable bit */
  17334. #define TIM15_AF1_BKCMP1E_Pos (1U)
  17335. #define TIM15_AF1_BKCMP1E_Msk (0x1UL << TIM15_AF1_BKCMP1E_Pos) /*!< 0x00000002 */
  17336. #define TIM15_AF1_BKCMP1E TIM15_AF1_BKCMP1E_Msk /*!<BKCMP1E Break Compare1 Enable bit */
  17337. #define TIM15_AF1_BKCMP2E_Pos (2U)
  17338. #define TIM15_AF1_BKCMP2E_Msk (0x1UL << TIM15_AF1_BKCMP2E_Pos) /*!< 0x00000004 */
  17339. #define TIM15_AF1_BKCMP2E TIM15_AF1_BKCMP2E_Msk /*!<BKCMP1E Break Compare2 Enable bit */
  17340. #define TIM15_AF1_BKDF1BK2E_Pos (8U)
  17341. #define TIM15_AF1_BKDF1BK2E_Msk (0x1UL << TIM15_AF1_BKDF1BK2E_Pos) /*!< 0x00000100 */
  17342. #define TIM15_AF1_BKDF1BK2E TIM15_AF1_BKDF1BK2E_Msk /*!<BRK dfsdm1_break[0] enable */
  17343. #define TIM15_AF1_BKINP_Pos (9U)
  17344. #define TIM15_AF1_BKINP_Msk (0x1UL << TIM15_AF1_BKINP_Pos) /*!< 0x00000200 */
  17345. #define TIM15_AF1_BKINP TIM15_AF1_BKINP_Msk /*!<BRKINP Break input polarity */
  17346. #define TIM15_AF1_BKCMP1P_Pos (10U)
  17347. #define TIM15_AF1_BKCMP1P_Msk (0x1UL << TIM15_AF1_BKCMP1P_Pos) /*!< 0x00000400 */
  17348. #define TIM15_AF1_BKCMP1P TIM15_AF1_BKCMP1P_Msk /*!<BKCMP1P Break COMP1 input polarity */
  17349. #define TIM15_AF1_BKCMP2P_Pos (11U)
  17350. #define TIM15_AF1_BKCMP2P_Msk (0x1UL << TIM15_AF1_BKCMP2P_Pos) /*!< 0x00000800 */
  17351. #define TIM15_AF1_BKCMP2P TIM15_AF1_BKCMP2P_Msk /*!<BKCMP2P Break COMP2 input polarity */
  17352. /******************* Bit definition for TIM16_ register *********************/
  17353. #define TIM16_AF1_BKINE_Pos (0U)
  17354. #define TIM16_AF1_BKINE_Msk (0x1UL << TIM16_AF1_BKINE_Pos) /*!< 0x00000001 */
  17355. #define TIM16_AF1_BKINE TIM16_AF1_BKINE_Msk /*!<BKINE Break input enable bit */
  17356. #define TIM16_AF1_BKCMP1E_Pos (1U)
  17357. #define TIM16_AF1_BKCMP1E_Msk (0x1UL << TIM16_AF1_BKCMP1E_Pos) /*!< 0x00000002 */
  17358. #define TIM16_AF1_BKCMP1E TIM16_AF1_BKCMP1E_Msk /*!<BKCMP1E Break Compare1 Enable bit */
  17359. #define TIM16_AF1_BKCMP2E_Pos (2U)
  17360. #define TIM16_AF1_BKCMP2E_Msk (0x1UL << TIM16_AF1_BKCMP2E_Pos) /*!< 0x00000004 */
  17361. #define TIM16_AF1_BKCMP2E TIM16_AF1_BKCMP2E_Msk /*!<BKCMP1E Break Compare2 Enable bit */
  17362. #define TIM16_AF1_BKDF1BK2E_Pos (8U)
  17363. #define TIM16_AF1_BKDF1BK2E_Msk (0x1UL << TIM16_AF1_BKDF1BK2E_Pos) /*!< 0x00000100 */
  17364. #define TIM16_AF1_BKDF1BK2E TIM16_AF1_BKDF1BK2E_Msk /*!<BRK dfsdm1_break[1] enable */
  17365. #define TIM16_AF1_BKINP_Pos (9U)
  17366. #define TIM16_AF1_BKINP_Msk (0x1UL << TIM16_AF1_BKINP_Pos) /*!< 0x00000200 */
  17367. #define TIM16_AF1_BKINP TIM16_AF1_BKINP_Msk /*!<BRKINP Break input polarity */
  17368. #define TIM16_AF1_BKCMP1P_Pos (10U)
  17369. #define TIM16_AF1_BKCMP1P_Msk (0x1UL << TIM16_AF1_BKCMP1P_Pos) /*!< 0x00000400 */
  17370. #define TIM16_AF1_BKCMP1P TIM16_AF1_BKCMP1P_Msk /*!<BKCMP1P Break COMP1 input polarity */
  17371. #define TIM16_AF1_BKCMP2P_Pos (11U)
  17372. #define TIM16_AF1_BKCMP2P_Msk (0x1UL << TIM16_AF1_BKCMP2P_Pos) /*!< 0x00000800 */
  17373. #define TIM16_AF1_BKCMP2P TIM16_AF1_BKCMP2P_Msk /*!<BKCMP2P Break COMP2 input polarity */
  17374. /******************* Bit definition for TIM17_AF1 register *********************/
  17375. #define TIM17_AF1_BKINE_Pos (0U)
  17376. #define TIM17_AF1_BKINE_Msk (0x1UL << TIM17_AF1_BKINE_Pos) /*!< 0x00000001 */
  17377. #define TIM17_AF1_BKINE TIM17_AF1_BKINE_Msk /*!<BKINE Break input enable bit */
  17378. #define TIM17_AF1_BKCMP1E_Pos (1U)
  17379. #define TIM17_AF1_BKCMP1E_Msk (0x1UL << TIM17_AF1_BKCMP1E_Pos) /*!< 0x00000002 */
  17380. #define TIM17_AF1_BKCMP1E TIM17_AF1_BKCMP1E_Msk /*!<BKCMP1E Break Compare1 Enable bit */
  17381. #define TIM17_AF1_BKCMP2E_Pos (2U)
  17382. #define TIM17_AF1_BKCMP2E_Msk (0x1UL << TIM17_AF1_BKCMP2E_Pos) /*!< 0x00000004 */
  17383. #define TIM17_AF1_BKCMP2E TIM17_AF1_BKCMP2E_Msk /*!<BKCMP1E Break Compare2 Enable bit */
  17384. #define TIM17_AF1_BKDF1BK2E_Pos (8U)
  17385. #define TIM17_AF1_BKDF1BK2E_Msk (0x1UL << TIM17_AF1_BKDF1BK2E_Pos) /*!< 0x00000100 */
  17386. #define TIM17_AF1_BKDF1BK2E TIM17_AF1_BKDF1BK2E_Msk /*!<BRK dfsdm1_break[2] enable */
  17387. #define TIM17_AF1_BKINP_Pos (9U)
  17388. #define TIM17_AF1_BKINP_Msk (0x1UL << TIM17_AF1_BKINP_Pos) /*!< 0x00000200 */
  17389. #define TIM17_AF1_BKINP TIM17_AF1_BKINP_Msk /*!<BRKINP Break input polarity */
  17390. #define TIM17_AF1_BKCMP1P_Pos (10U)
  17391. #define TIM17_AF1_BKCMP1P_Msk (0x1UL << TIM17_AF1_BKCMP1P_Pos) /*!< 0x00000400 */
  17392. #define TIM17_AF1_BKCMP1P TIM17_AF1_BKCMP1P_Msk /*!<BKCMP1P Break COMP1 input polarity */
  17393. #define TIM17_AF1_BKCMP2P_Pos (11U)
  17394. #define TIM17_AF1_BKCMP2P_Msk (0x1UL << TIM17_AF1_BKCMP2P_Pos) /*!< 0x00000800 */
  17395. #define TIM17_AF1_BKCMP2P TIM17_AF1_BKCMP2P_Msk /*!<BKCMP2P Break COMP2 input polarity */
  17396. /******************************************************************************/
  17397. /* */
  17398. /* Low Power Timer (LPTTIM) */
  17399. /* */
  17400. /******************************************************************************/
  17401. /****************** Bit definition for LPTIM_ISR register *******************/
  17402. #define LPTIM_ISR_CMPM_Pos (0U)
  17403. #define LPTIM_ISR_CMPM_Msk (0x1UL << LPTIM_ISR_CMPM_Pos) /*!< 0x00000001 */
  17404. #define LPTIM_ISR_CMPM LPTIM_ISR_CMPM_Msk /*!< Compare match */
  17405. #define LPTIM_ISR_ARRM_Pos (1U)
  17406. #define LPTIM_ISR_ARRM_Msk (0x1UL << LPTIM_ISR_ARRM_Pos) /*!< 0x00000002 */
  17407. #define LPTIM_ISR_ARRM LPTIM_ISR_ARRM_Msk /*!< Autoreload match */
  17408. #define LPTIM_ISR_EXTTRIG_Pos (2U)
  17409. #define LPTIM_ISR_EXTTRIG_Msk (0x1UL << LPTIM_ISR_EXTTRIG_Pos) /*!< 0x00000004 */
  17410. #define LPTIM_ISR_EXTTRIG LPTIM_ISR_EXTTRIG_Msk /*!< External trigger edge event */
  17411. #define LPTIM_ISR_CMPOK_Pos (3U)
  17412. #define LPTIM_ISR_CMPOK_Msk (0x1UL << LPTIM_ISR_CMPOK_Pos) /*!< 0x00000008 */
  17413. #define LPTIM_ISR_CMPOK LPTIM_ISR_CMPOK_Msk /*!< Compare register update OK */
  17414. #define LPTIM_ISR_ARROK_Pos (4U)
  17415. #define LPTIM_ISR_ARROK_Msk (0x1UL << LPTIM_ISR_ARROK_Pos) /*!< 0x00000010 */
  17416. #define LPTIM_ISR_ARROK LPTIM_ISR_ARROK_Msk /*!< Autoreload register update OK */
  17417. #define LPTIM_ISR_UP_Pos (5U)
  17418. #define LPTIM_ISR_UP_Msk (0x1UL << LPTIM_ISR_UP_Pos) /*!< 0x00000020 */
  17419. #define LPTIM_ISR_UP LPTIM_ISR_UP_Msk /*!< Counter direction change down to up */
  17420. #define LPTIM_ISR_DOWN_Pos (6U)
  17421. #define LPTIM_ISR_DOWN_Msk (0x1UL << LPTIM_ISR_DOWN_Pos) /*!< 0x00000040 */
  17422. #define LPTIM_ISR_DOWN LPTIM_ISR_DOWN_Msk /*!< Counter direction change up to down */
  17423. /****************** Bit definition for LPTIM_ICR register *******************/
  17424. #define LPTIM_ICR_CMPMCF_Pos (0U)
  17425. #define LPTIM_ICR_CMPMCF_Msk (0x1UL << LPTIM_ICR_CMPMCF_Pos) /*!< 0x00000001 */
  17426. #define LPTIM_ICR_CMPMCF LPTIM_ICR_CMPMCF_Msk /*!< Compare match Clear Flag */
  17427. #define LPTIM_ICR_ARRMCF_Pos (1U)
  17428. #define LPTIM_ICR_ARRMCF_Msk (0x1UL << LPTIM_ICR_ARRMCF_Pos) /*!< 0x00000002 */
  17429. #define LPTIM_ICR_ARRMCF LPTIM_ICR_ARRMCF_Msk /*!< Autoreload match Clear Flag */
  17430. #define LPTIM_ICR_EXTTRIGCF_Pos (2U)
  17431. #define LPTIM_ICR_EXTTRIGCF_Msk (0x1UL << LPTIM_ICR_EXTTRIGCF_Pos) /*!< 0x00000004 */
  17432. #define LPTIM_ICR_EXTTRIGCF LPTIM_ICR_EXTTRIGCF_Msk /*!< External trigger edge event Clear Flag */
  17433. #define LPTIM_ICR_CMPOKCF_Pos (3U)
  17434. #define LPTIM_ICR_CMPOKCF_Msk (0x1UL << LPTIM_ICR_CMPOKCF_Pos) /*!< 0x00000008 */
  17435. #define LPTIM_ICR_CMPOKCF LPTIM_ICR_CMPOKCF_Msk /*!< Compare register update OK Clear Flag */
  17436. #define LPTIM_ICR_ARROKCF_Pos (4U)
  17437. #define LPTIM_ICR_ARROKCF_Msk (0x1UL << LPTIM_ICR_ARROKCF_Pos) /*!< 0x00000010 */
  17438. #define LPTIM_ICR_ARROKCF LPTIM_ICR_ARROKCF_Msk /*!< Autoreload register update OK Clear Flag */
  17439. #define LPTIM_ICR_UPCF_Pos (5U)
  17440. #define LPTIM_ICR_UPCF_Msk (0x1UL << LPTIM_ICR_UPCF_Pos) /*!< 0x00000020 */
  17441. #define LPTIM_ICR_UPCF LPTIM_ICR_UPCF_Msk /*!< Counter direction change down to up Clear Flag */
  17442. #define LPTIM_ICR_DOWNCF_Pos (6U)
  17443. #define LPTIM_ICR_DOWNCF_Msk (0x1UL << LPTIM_ICR_DOWNCF_Pos) /*!< 0x00000040 */
  17444. #define LPTIM_ICR_DOWNCF LPTIM_ICR_DOWNCF_Msk /*!< Counter direction change up to down Clear Flag */
  17445. /****************** Bit definition for LPTIM_IER register ********************/
  17446. #define LPTIM_IER_CMPMIE_Pos (0U)
  17447. #define LPTIM_IER_CMPMIE_Msk (0x1UL << LPTIM_IER_CMPMIE_Pos) /*!< 0x00000001 */
  17448. #define LPTIM_IER_CMPMIE LPTIM_IER_CMPMIE_Msk /*!< Compare match Interrupt Enable */
  17449. #define LPTIM_IER_ARRMIE_Pos (1U)
  17450. #define LPTIM_IER_ARRMIE_Msk (0x1UL << LPTIM_IER_ARRMIE_Pos) /*!< 0x00000002 */
  17451. #define LPTIM_IER_ARRMIE LPTIM_IER_ARRMIE_Msk /*!< Autoreload match Interrupt Enable */
  17452. #define LPTIM_IER_EXTTRIGIE_Pos (2U)
  17453. #define LPTIM_IER_EXTTRIGIE_Msk (0x1UL << LPTIM_IER_EXTTRIGIE_Pos) /*!< 0x00000004 */
  17454. #define LPTIM_IER_EXTTRIGIE LPTIM_IER_EXTTRIGIE_Msk /*!< External trigger edge event Interrupt Enable */
  17455. #define LPTIM_IER_CMPOKIE_Pos (3U)
  17456. #define LPTIM_IER_CMPOKIE_Msk (0x1UL << LPTIM_IER_CMPOKIE_Pos) /*!< 0x00000008 */
  17457. #define LPTIM_IER_CMPOKIE LPTIM_IER_CMPOKIE_Msk /*!< Compare register update OK Interrupt Enable */
  17458. #define LPTIM_IER_ARROKIE_Pos (4U)
  17459. #define LPTIM_IER_ARROKIE_Msk (0x1UL << LPTIM_IER_ARROKIE_Pos) /*!< 0x00000010 */
  17460. #define LPTIM_IER_ARROKIE LPTIM_IER_ARROKIE_Msk /*!< Autoreload register update OK Interrupt Enable */
  17461. #define LPTIM_IER_UPIE_Pos (5U)
  17462. #define LPTIM_IER_UPIE_Msk (0x1UL << LPTIM_IER_UPIE_Pos) /*!< 0x00000020 */
  17463. #define LPTIM_IER_UPIE LPTIM_IER_UPIE_Msk /*!< Counter direction change down to up Interrupt Enable */
  17464. #define LPTIM_IER_DOWNIE_Pos (6U)
  17465. #define LPTIM_IER_DOWNIE_Msk (0x1UL << LPTIM_IER_DOWNIE_Pos) /*!< 0x00000040 */
  17466. #define LPTIM_IER_DOWNIE LPTIM_IER_DOWNIE_Msk /*!< Counter direction change up to down Interrupt Enable */
  17467. /****************** Bit definition for LPTIM_CFGR register *******************/
  17468. #define LPTIM_CFGR_CKSEL_Pos (0U)
  17469. #define LPTIM_CFGR_CKSEL_Msk (0x1UL << LPTIM_CFGR_CKSEL_Pos) /*!< 0x00000001 */
  17470. #define LPTIM_CFGR_CKSEL LPTIM_CFGR_CKSEL_Msk /*!< Clock selector */
  17471. #define LPTIM_CFGR_CKPOL_Pos (1U)
  17472. #define LPTIM_CFGR_CKPOL_Msk (0x3UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000006 */
  17473. #define LPTIM_CFGR_CKPOL LPTIM_CFGR_CKPOL_Msk /*!< CKPOL[1:0] bits (Clock polarity) */
  17474. #define LPTIM_CFGR_CKPOL_0 (0x1UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000002 */
  17475. #define LPTIM_CFGR_CKPOL_1 (0x2UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000004 */
  17476. #define LPTIM_CFGR_CKFLT_Pos (3U)
  17477. #define LPTIM_CFGR_CKFLT_Msk (0x3UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000018 */
  17478. #define LPTIM_CFGR_CKFLT LPTIM_CFGR_CKFLT_Msk /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */
  17479. #define LPTIM_CFGR_CKFLT_0 (0x1UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000008 */
  17480. #define LPTIM_CFGR_CKFLT_1 (0x2UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000010 */
  17481. #define LPTIM_CFGR_TRGFLT_Pos (6U)
  17482. #define LPTIM_CFGR_TRGFLT_Msk (0x3UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x000000C0 */
  17483. #define LPTIM_CFGR_TRGFLT LPTIM_CFGR_TRGFLT_Msk /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */
  17484. #define LPTIM_CFGR_TRGFLT_0 (0x1UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000040 */
  17485. #define LPTIM_CFGR_TRGFLT_1 (0x2UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000080 */
  17486. #define LPTIM_CFGR_PRESC_Pos (9U)
  17487. #define LPTIM_CFGR_PRESC_Msk (0x7UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000E00 */
  17488. #define LPTIM_CFGR_PRESC LPTIM_CFGR_PRESC_Msk /*!< PRESC[2:0] bits (Clock prescaler) */
  17489. #define LPTIM_CFGR_PRESC_0 (0x1UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000200 */
  17490. #define LPTIM_CFGR_PRESC_1 (0x2UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000400 */
  17491. #define LPTIM_CFGR_PRESC_2 (0x4UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000800 */
  17492. #define LPTIM_CFGR_TRIGSEL_Pos (13U)
  17493. #define LPTIM_CFGR_TRIGSEL_Msk (0x7UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x0000E000 */
  17494. #define LPTIM_CFGR_TRIGSEL LPTIM_CFGR_TRIGSEL_Msk /*!< TRIGSEL[2:0]] bits (Trigger selector) */
  17495. #define LPTIM_CFGR_TRIGSEL_0 (0x1UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00002000 */
  17496. #define LPTIM_CFGR_TRIGSEL_1 (0x2UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00004000 */
  17497. #define LPTIM_CFGR_TRIGSEL_2 (0x4UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00008000 */
  17498. #define LPTIM_CFGR_TRIGEN_Pos (17U)
  17499. #define LPTIM_CFGR_TRIGEN_Msk (0x3UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00060000 */
  17500. #define LPTIM_CFGR_TRIGEN LPTIM_CFGR_TRIGEN_Msk /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */
  17501. #define LPTIM_CFGR_TRIGEN_0 (0x1UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00020000 */
  17502. #define LPTIM_CFGR_TRIGEN_1 (0x2UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00040000 */
  17503. #define LPTIM_CFGR_TIMOUT_Pos (19U)
  17504. #define LPTIM_CFGR_TIMOUT_Msk (0x1UL << LPTIM_CFGR_TIMOUT_Pos) /*!< 0x00080000 */
  17505. #define LPTIM_CFGR_TIMOUT LPTIM_CFGR_TIMOUT_Msk /*!< Timout enable */
  17506. #define LPTIM_CFGR_WAVE_Pos (20U)
  17507. #define LPTIM_CFGR_WAVE_Msk (0x1UL << LPTIM_CFGR_WAVE_Pos) /*!< 0x00100000 */
  17508. #define LPTIM_CFGR_WAVE LPTIM_CFGR_WAVE_Msk /*!< Waveform shape */
  17509. #define LPTIM_CFGR_WAVPOL_Pos (21U)
  17510. #define LPTIM_CFGR_WAVPOL_Msk (0x1UL << LPTIM_CFGR_WAVPOL_Pos) /*!< 0x00200000 */
  17511. #define LPTIM_CFGR_WAVPOL LPTIM_CFGR_WAVPOL_Msk /*!< Waveform shape polarity */
  17512. #define LPTIM_CFGR_PRELOAD_Pos (22U)
  17513. #define LPTIM_CFGR_PRELOAD_Msk (0x1UL << LPTIM_CFGR_PRELOAD_Pos) /*!< 0x00400000 */
  17514. #define LPTIM_CFGR_PRELOAD LPTIM_CFGR_PRELOAD_Msk /*!< Reg update mode */
  17515. #define LPTIM_CFGR_COUNTMODE_Pos (23U)
  17516. #define LPTIM_CFGR_COUNTMODE_Msk (0x1UL << LPTIM_CFGR_COUNTMODE_Pos) /*!< 0x00800000 */
  17517. #define LPTIM_CFGR_COUNTMODE LPTIM_CFGR_COUNTMODE_Msk /*!< Counter mode enable */
  17518. #define LPTIM_CFGR_ENC_Pos (24U)
  17519. #define LPTIM_CFGR_ENC_Msk (0x1UL << LPTIM_CFGR_ENC_Pos) /*!< 0x01000000 */
  17520. #define LPTIM_CFGR_ENC LPTIM_CFGR_ENC_Msk /*!< Encoder mode enable */
  17521. /****************** Bit definition for LPTIM_CR register ********************/
  17522. #define LPTIM_CR_ENABLE_Pos (0U)
  17523. #define LPTIM_CR_ENABLE_Msk (0x1UL << LPTIM_CR_ENABLE_Pos) /*!< 0x00000001 */
  17524. #define LPTIM_CR_ENABLE LPTIM_CR_ENABLE_Msk /*!< LPTIMer enable */
  17525. #define LPTIM_CR_SNGSTRT_Pos (1U)
  17526. #define LPTIM_CR_SNGSTRT_Msk (0x40001UL << LPTIM_CR_SNGSTRT_Pos) /*!< 0x00080002 */
  17527. #define LPTIM_CR_SNGSTRT LPTIM_CR_SNGSTRT_Msk /*!< Timer start in single mode */
  17528. #define LPTIM_CR_CNTSTRT_Pos (2U)
  17529. #define LPTIM_CR_CNTSTRT_Msk (0x1UL << LPTIM_CR_CNTSTRT_Pos) /*!< 0x00000004 */
  17530. #define LPTIM_CR_CNTSTRT LPTIM_CR_CNTSTRT_Msk /*!< Timer start in continuous mode */
  17531. #define LPTIM_CR_COUNTRST_Pos (3U)
  17532. #define LPTIM_CR_COUNTRST_Msk (0x1UL << LPTIM_CR_COUNTRST_Pos) /*!< 0x00000008 */
  17533. #define LPTIM_CR_COUNTRST LPTIM_CR_COUNTRST_Msk /*!< Timer Counter reset in synchronous mode*/
  17534. #define LPTIM_CR_RSTARE_Pos (4U)
  17535. #define LPTIM_CR_RSTARE_Msk (0x1UL << LPTIM_CR_RSTARE_Pos) /*!< 0x00000010 */
  17536. #define LPTIM_CR_RSTARE LPTIM_CR_RSTARE_Msk /*!< Timer Counter reset after read enable (asynchronously)*/
  17537. /****************** Bit definition for LPTIM_CMP register *******************/
  17538. #define LPTIM_CMP_CMP_Pos (0U)
  17539. #define LPTIM_CMP_CMP_Msk (0xFFFFUL << LPTIM_CMP_CMP_Pos) /*!< 0x0000FFFF */
  17540. #define LPTIM_CMP_CMP LPTIM_CMP_CMP_Msk /*!< Compare register */
  17541. /****************** Bit definition for LPTIM_ARR register *******************/
  17542. #define LPTIM_ARR_ARR_Pos (0U)
  17543. #define LPTIM_ARR_ARR_Msk (0xFFFFUL << LPTIM_ARR_ARR_Pos) /*!< 0x0000FFFF */
  17544. #define LPTIM_ARR_ARR LPTIM_ARR_ARR_Msk /*!< Auto reload register */
  17545. /****************** Bit definition for LPTIM_CNT register *******************/
  17546. #define LPTIM_CNT_CNT_Pos (0U)
  17547. #define LPTIM_CNT_CNT_Msk (0xFFFFUL << LPTIM_CNT_CNT_Pos) /*!< 0x0000FFFF */
  17548. #define LPTIM_CNT_CNT LPTIM_CNT_CNT_Msk /*!< Counter register */
  17549. /****************** Bit definition for LPTIM_CFGR2 register *****************/
  17550. #define LPTIM_CFGR2_IN1SEL_Pos (0U)
  17551. #define LPTIM_CFGR2_IN1SEL_Msk (0x3UL << LPTIM_CFGR2_IN1SEL_Pos) /*!< 0x00000003 */
  17552. #define LPTIM_CFGR2_IN1SEL LPTIM_CFGR2_IN1SEL_Msk /*!< IN1SEL[1:0] bits (Remap selection) */
  17553. #define LPTIM_CFGR2_IN1SEL_0 (0x1UL << LPTIM_CFGR2_IN1SEL_Pos) /*!< 0x00000001 */
  17554. #define LPTIM_CFGR2_IN1SEL_1 (0x2UL << LPTIM_CFGR2_IN1SEL_Pos) /*!< 0x00000002 */
  17555. #define LPTIM_CFGR2_IN2SEL_Pos (4U)
  17556. #define LPTIM_CFGR2_IN2SEL_Msk (0x3UL << LPTIM_CFGR2_IN2SEL_Pos) /*!< 0x00000030 */
  17557. #define LPTIM_CFGR2_IN2SEL LPTIM_CFGR2_IN2SEL_Msk /*!< IN2SEL[5:4] bits (Remap selection) */
  17558. #define LPTIM_CFGR2_IN2SEL_0 (0x1UL << LPTIM_CFGR2_IN2SEL_Pos) /*!< 0x00000010 */
  17559. #define LPTIM_CFGR2_IN2SEL_1 (0x2UL << LPTIM_CFGR2_IN2SEL_Pos) /*!< 0x00000020 */
  17560. /******************************************************************************/
  17561. /* */
  17562. /* OCTOSPI */
  17563. /* */
  17564. /******************************************************************************/
  17565. /***************** Bit definition for OCTOSPI_CR register *******************/
  17566. #define OCTOSPI_CR_EN_Pos (0U)
  17567. #define OCTOSPI_CR_EN_Msk (0x1UL << OCTOSPI_CR_EN_Pos) /*!< 0x00000001 */
  17568. #define OCTOSPI_CR_EN OCTOSPI_CR_EN_Msk /*!< Enable */
  17569. #define OCTOSPI_CR_ABORT_Pos (1U)
  17570. #define OCTOSPI_CR_ABORT_Msk (0x1UL << OCTOSPI_CR_ABORT_Pos) /*!< 0x00000002 */
  17571. #define OCTOSPI_CR_ABORT OCTOSPI_CR_ABORT_Msk /*!< Abort request */
  17572. #define OCTOSPI_CR_DMAEN_Pos (2U)
  17573. #define OCTOSPI_CR_DMAEN_Msk (0x1UL << OCTOSPI_CR_DMAEN_Pos) /*!< 0x00000004 */
  17574. #define OCTOSPI_CR_DMAEN OCTOSPI_CR_DMAEN_Msk /*!< DMA Enable */
  17575. #define OCTOSPI_CR_TCEN_Pos (3U)
  17576. #define OCTOSPI_CR_TCEN_Msk (0x1UL << OCTOSPI_CR_TCEN_Pos) /*!< 0x00000008 */
  17577. #define OCTOSPI_CR_TCEN OCTOSPI_CR_TCEN_Msk /*!< Timeout Counter Enable */
  17578. #define OCTOSPI_CR_DQM_Pos (6U)
  17579. #define OCTOSPI_CR_DQM_Msk (0x1UL << OCTOSPI_CR_DQM_Pos) /*!< 0x00000040 */
  17580. #define OCTOSPI_CR_DQM OCTOSPI_CR_DQM_Msk /*!< Dual-Quad Mode */
  17581. #define OCTOSPI_CR_FSEL_Pos (7U)
  17582. #define OCTOSPI_CR_FSEL_Msk (0x1UL << OCTOSPI_CR_FSEL_Pos) /*!< 0x00000080 */
  17583. #define OCTOSPI_CR_FSEL OCTOSPI_CR_FSEL_Msk /*!< Flash Select */
  17584. #define OCTOSPI_CR_FTHRES_Pos (8U)
  17585. #define OCTOSPI_CR_FTHRES_Msk (0x1FUL << OCTOSPI_CR_FTHRES_Pos) /*!< 0x00001F00 */
  17586. #define OCTOSPI_CR_FTHRES OCTOSPI_CR_FTHRES_Msk /*!< FIFO Threshold Level */
  17587. #define OCTOSPI_CR_TEIE_Pos (16U)
  17588. #define OCTOSPI_CR_TEIE_Msk (0x1UL << OCTOSPI_CR_TEIE_Pos) /*!< 0x00010000 */
  17589. #define OCTOSPI_CR_TEIE OCTOSPI_CR_TEIE_Msk /*!< Transfer Error Interrupt Enable */
  17590. #define OCTOSPI_CR_TCIE_Pos (17U)
  17591. #define OCTOSPI_CR_TCIE_Msk (0x1UL << OCTOSPI_CR_TCIE_Pos) /*!< 0x00020000 */
  17592. #define OCTOSPI_CR_TCIE OCTOSPI_CR_TCIE_Msk /*!< Transfer Complete Interrupt Enable */
  17593. #define OCTOSPI_CR_FTIE_Pos (18U)
  17594. #define OCTOSPI_CR_FTIE_Msk (0x1UL << OCTOSPI_CR_FTIE_Pos) /*!< 0x00040000 */
  17595. #define OCTOSPI_CR_FTIE OCTOSPI_CR_FTIE_Msk /*!< FIFO Threshold Interrupt Enable */
  17596. #define OCTOSPI_CR_SMIE_Pos (19U)
  17597. #define OCTOSPI_CR_SMIE_Msk (0x1UL << OCTOSPI_CR_SMIE_Pos) /*!< 0x00080000 */
  17598. #define OCTOSPI_CR_SMIE OCTOSPI_CR_SMIE_Msk /*!< Status Match Interrupt Enable */
  17599. #define OCTOSPI_CR_TOIE_Pos (20U)
  17600. #define OCTOSPI_CR_TOIE_Msk (0x1UL << OCTOSPI_CR_TOIE_Pos) /*!< 0x00100000 */
  17601. #define OCTOSPI_CR_TOIE OCTOSPI_CR_TOIE_Msk /*!< TimeOut Interrupt Enable */
  17602. #define OCTOSPI_CR_APMS_Pos (22U)
  17603. #define OCTOSPI_CR_APMS_Msk (0x1UL << OCTOSPI_CR_APMS_Pos) /*!< 0x00400000 */
  17604. #define OCTOSPI_CR_APMS OCTOSPI_CR_APMS_Msk /*!< Automatic Poll Mode Stop */
  17605. #define OCTOSPI_CR_PMM_Pos (23U)
  17606. #define OCTOSPI_CR_PMM_Msk (0x1UL << OCTOSPI_CR_PMM_Pos) /*!< 0x00800000 */
  17607. #define OCTOSPI_CR_PMM OCTOSPI_CR_PMM_Msk /*!< Polling Match Mode */
  17608. #define OCTOSPI_CR_FMODE_Pos (28U)
  17609. #define OCTOSPI_CR_FMODE_Msk (0x3UL << OCTOSPI_CR_FMODE_Pos) /*!< 0x30000000 */
  17610. #define OCTOSPI_CR_FMODE OCTOSPI_CR_FMODE_Msk /*!< Functional Mode */
  17611. #define OCTOSPI_CR_FMODE_0 (0x1UL << OCTOSPI_CR_FMODE_Pos) /*!< 0x10000000 */
  17612. #define OCTOSPI_CR_FMODE_1 (0x2UL << OCTOSPI_CR_FMODE_Pos) /*!< 0x20000000 */
  17613. /**************** Bit definition for OCTOSPI_DCR1 register ******************/
  17614. #define OCTOSPI_DCR1_CKMODE_Pos (0U)
  17615. #define OCTOSPI_DCR1_CKMODE_Msk (0x1UL << OCTOSPI_DCR1_CKMODE_Pos) /*!< 0x00000001 */
  17616. #define OCTOSPI_DCR1_CKMODE OCTOSPI_DCR1_CKMODE_Msk /*!< Mode 0 / Mode 3 */
  17617. #define OCTOSPI_DCR1_FRCK_Pos (1U)
  17618. #define OCTOSPI_DCR1_FRCK_Msk (0x1UL << OCTOSPI_DCR1_FRCK_Pos) /*!< 0x00000002 */
  17619. #define OCTOSPI_DCR1_FRCK OCTOSPI_DCR1_FRCK_Msk /*!< Free Running Clock */
  17620. #define OCTOSPI_DCR1_DLYBYP_Pos (3U)
  17621. #define OCTOSPI_DCR1_DLYBYP_Msk (0x1UL << OCTOSPI_DCR1_DLYBYP_Pos) /*!< 0x00000008 */
  17622. #define OCTOSPI_DCR1_DLYBYP OCTOSPI_DCR1_DLYBYP_Msk /*!< Delay Block */
  17623. #define OCTOSPI_DCR1_CKCSHT_Pos (4U)
  17624. #define OCTOSPI_DCR1_CKCSHT_Msk (0x7UL << OCTOSPI_DCR1_CKCSHT_Pos) /*!< 0x00000070 */
  17625. #define OCTOSPI_DCR1_CKCSHT OCTOSPI_DCR1_CKCSHT_Msk /*!< Clocked Chip Select High Time */
  17626. #define OCTOSPI_DCR1_CSHT_Pos (8U)
  17627. #define OCTOSPI_DCR1_CSHT_Msk (0x7UL << OCTOSPI_DCR1_CSHT_Pos) /*!< 0x00000700 */
  17628. #define OCTOSPI_DCR1_CSHT OCTOSPI_DCR1_CSHT_Msk /*!< Chip Select High Time */
  17629. #define OCTOSPI_DCR1_DEVSIZE_Pos (16U)
  17630. #define OCTOSPI_DCR1_DEVSIZE_Msk (0x1FUL << OCTOSPI_DCR1_DEVSIZE_Pos) /*!< 0x001F0000 */
  17631. #define OCTOSPI_DCR1_DEVSIZE OCTOSPI_DCR1_DEVSIZE_Msk /*!< Device Size */
  17632. #define OCTOSPI_DCR1_MTYP_Pos (24U)
  17633. #define OCTOSPI_DCR1_MTYP_Msk (0x7UL << OCTOSPI_DCR1_MTYP_Pos) /*!< 0x07000000 */
  17634. #define OCTOSPI_DCR1_MTYP OCTOSPI_DCR1_MTYP_Msk /*!< Memory Type */
  17635. #define OCTOSPI_DCR1_MTYP_0 (0x1UL << OCTOSPI_DCR1_MTYP_Pos) /*!< 0x01000000 */
  17636. #define OCTOSPI_DCR1_MTYP_1 (0x2UL << OCTOSPI_DCR1_MTYP_Pos) /*!< 0x02000000 */
  17637. #define OCTOSPI_DCR1_MTYP_2 (0x4UL << OCTOSPI_DCR1_MTYP_Pos) /*!< 0x04000000 */
  17638. /**************** Bit definition for OCTOSPI_DCR2 register ******************/
  17639. #define OCTOSPI_DCR2_PRESCALER_Pos (0U)
  17640. #define OCTOSPI_DCR2_PRESCALER_Msk (0xFFUL << OCTOSPI_DCR2_PRESCALER_Pos) /*!< 0x000000FF */
  17641. #define OCTOSPI_DCR2_PRESCALER OCTOSPI_DCR2_PRESCALER_Msk /*!< Clock prescaler */
  17642. #define OCTOSPI_DCR2_WRAPSIZE_Pos (16U)
  17643. #define OCTOSPI_DCR2_WRAPSIZE_Msk (0x7UL << OCTOSPI_DCR2_WRAPSIZE_Pos) /*!< 0x00070000 */
  17644. #define OCTOSPI_DCR2_WRAPSIZE OCTOSPI_DCR2_WRAPSIZE_Msk /*!< Wrap Size */
  17645. #define OCTOSPI_DCR2_WRAPSIZE_0 (0x1UL << OCTOSPI_DCR2_WRAPSIZE_Pos) /*!< 0x00010000 */
  17646. #define OCTOSPI_DCR2_WRAPSIZE_1 (0x2UL << OCTOSPI_DCR2_WRAPSIZE_Pos) /*!< 0x00020000 */
  17647. #define OCTOSPI_DCR2_WRAPSIZE_2 (0x4UL << OCTOSPI_DCR2_WRAPSIZE_Pos) /*!< 0x00040000 */
  17648. /**************** Bit definition for OCTOSPI_DCR3 register ******************/
  17649. #define OCTOSPI_DCR3_MAXTRAN_Pos (0U)
  17650. #define OCTOSPI_DCR3_MAXTRAN_Msk (0xFFUL << OCTOSPI_DCR3_MAXTRAN_Pos) /*!< 0x000000FF */
  17651. #define OCTOSPI_DCR3_MAXTRAN OCTOSPI_DCR3_MAXTRAN_Msk /*!< Maximum Transfer */
  17652. #define OCTOSPI_DCR3_CSBOUND_Pos (16U)
  17653. #define OCTOSPI_DCR3_CSBOUND_Msk (0x1FUL << OCTOSPI_DCR3_CSBOUND_Pos) /*!< 0x001F0000 */
  17654. #define OCTOSPI_DCR3_CSBOUND OCTOSPI_DCR3_CSBOUND_Msk /*!< CS Boundary */
  17655. /**************** Bit definition for OCTOSPI_DCR4 register ******************/
  17656. #define OCTOSPI_DCR4_REFRESH_Pos (0U)
  17657. #define OCTOSPI_DCR4_REFRESH_Msk (0xFFFFFFFFUL << OCTOSPI_DCR4_REFRESH_Pos) /*!< 0xFFFFFFFF */
  17658. #define OCTOSPI_DCR4_REFRESH OCTOSPI_DCR4_REFRESH_Msk /*!< Refresh rate */
  17659. /***************** Bit definition for OCTOSPI_SR register *******************/
  17660. #define OCTOSPI_SR_TEF_Pos (0U)
  17661. #define OCTOSPI_SR_TEF_Msk (0x1UL << OCTOSPI_SR_TEF_Pos) /*!< 0x00000001 */
  17662. #define OCTOSPI_SR_TEF OCTOSPI_SR_TEF_Msk /*!< Transfer Error Flag */
  17663. #define OCTOSPI_SR_TCF_Pos (1U)
  17664. #define OCTOSPI_SR_TCF_Msk (0x1UL << OCTOSPI_SR_TCF_Pos) /*!< 0x00000002 */
  17665. #define OCTOSPI_SR_TCF OCTOSPI_SR_TCF_Msk /*!< Transfer Complete Flag */
  17666. #define OCTOSPI_SR_FTF_Pos (2U)
  17667. #define OCTOSPI_SR_FTF_Msk (0x1UL << OCTOSPI_SR_FTF_Pos) /*!< 0x00000004 */
  17668. #define OCTOSPI_SR_FTF OCTOSPI_SR_FTF_Msk /*!< FIFO Threshold Flag */
  17669. #define OCTOSPI_SR_SMF_Pos (3U)
  17670. #define OCTOSPI_SR_SMF_Msk (0x1UL << OCTOSPI_SR_SMF_Pos) /*!< 0x00000008 */
  17671. #define OCTOSPI_SR_SMF OCTOSPI_SR_SMF_Msk /*!< Status Match Flag */
  17672. #define OCTOSPI_SR_TOF_Pos (4U)
  17673. #define OCTOSPI_SR_TOF_Msk (0x1UL << OCTOSPI_SR_TOF_Pos) /*!< 0x00000010 */
  17674. #define OCTOSPI_SR_TOF OCTOSPI_SR_TOF_Msk /*!< Timeout Flag */
  17675. #define OCTOSPI_SR_BUSY_Pos (5U)
  17676. #define OCTOSPI_SR_BUSY_Msk (0x1UL << OCTOSPI_SR_BUSY_Pos) /*!< 0x00000020 */
  17677. #define OCTOSPI_SR_BUSY OCTOSPI_SR_BUSY_Msk /*!< Busy */
  17678. #define OCTOSPI_SR_FLEVEL_Pos (8U)
  17679. #define OCTOSPI_SR_FLEVEL_Msk (0x3FUL << OCTOSPI_SR_FLEVEL_Pos) /*!< 0x00003F00 */
  17680. #define OCTOSPI_SR_FLEVEL OCTOSPI_SR_FLEVEL_Msk /*!< FIFO Level */
  17681. /**************** Bit definition for OCTOSPI_FCR register *******************/
  17682. #define OCTOSPI_FCR_CTEF_Pos (0U)
  17683. #define OCTOSPI_FCR_CTEF_Msk (0x1UL << OCTOSPI_FCR_CTEF_Pos) /*!< 0x00000001 */
  17684. #define OCTOSPI_FCR_CTEF OCTOSPI_FCR_CTEF_Msk /*!< Clear Transfer Error Flag */
  17685. #define OCTOSPI_FCR_CTCF_Pos (1U)
  17686. #define OCTOSPI_FCR_CTCF_Msk (0x1UL << OCTOSPI_FCR_CTCF_Pos) /*!< 0x00000002 */
  17687. #define OCTOSPI_FCR_CTCF OCTOSPI_FCR_CTCF_Msk /*!< Clear Transfer Complete Flag */
  17688. #define OCTOSPI_FCR_CSMF_Pos (3U)
  17689. #define OCTOSPI_FCR_CSMF_Msk (0x1UL << OCTOSPI_FCR_CSMF_Pos) /*!< 0x00000008 */
  17690. #define OCTOSPI_FCR_CSMF OCTOSPI_FCR_CSMF_Msk /*!< Clear Status Match Flag */
  17691. #define OCTOSPI_FCR_CTOF_Pos (4U)
  17692. #define OCTOSPI_FCR_CTOF_Msk (0x1UL << OCTOSPI_FCR_CTOF_Pos) /*!< 0x00000010 */
  17693. #define OCTOSPI_FCR_CTOF OCTOSPI_FCR_CTOF_Msk /*!< Clear Timeout Flag */
  17694. /**************** Bit definition for OCTOSPI_DLR register *******************/
  17695. #define OCTOSPI_DLR_DL_Pos (0U)
  17696. #define OCTOSPI_DLR_DL_Msk (0xFFFFFFFFUL << OCTOSPI_DLR_DL_Pos) /*!< 0xFFFFFFFF */
  17697. #define OCTOSPI_DLR_DL OCTOSPI_DLR_DL_Msk /*!< Data Length */
  17698. /***************** Bit definition for OCTOSPI_AR register *******************/
  17699. #define OCTOSPI_AR_ADDRESS_Pos (0U)
  17700. #define OCTOSPI_AR_ADDRESS_Msk (0xFFFFFFFFUL << OCTOSPI_AR_ADDRESS_Pos) /*!< 0xFFFFFFFF */
  17701. #define OCTOSPI_AR_ADDRESS OCTOSPI_AR_ADDRESS_Msk /*!< Address */
  17702. /***************** Bit definition for OCTOSPI_DR register *******************/
  17703. #define OCTOSPI_DR_DATA_Pos (0U)
  17704. #define OCTOSPI_DR_DATA_Msk (0xFFFFFFFFUL << OCTOSPI_DR_DATA_Pos) /*!< 0xFFFFFFFF */
  17705. #define OCTOSPI_DR_DATA OCTOSPI_DR_DATA_Msk /*!< Data */
  17706. /*************** Bit definition for OCTOSPI_PSMKR register ******************/
  17707. #define OCTOSPI_PSMKR_MASK_Pos (0U)
  17708. #define OCTOSPI_PSMKR_MASK_Msk (0xFFFFFFFFUL << OCTOSPI_PSMKR_MASK_Pos) /*!< 0xFFFFFFFF */
  17709. #define OCTOSPI_PSMKR_MASK OCTOSPI_PSMKR_MASK_Msk /*!< Status mask */
  17710. /*************** Bit definition for OCTOSPI_PSMAR register ******************/
  17711. #define OCTOSPI_PSMAR_MATCH_Pos (0U)
  17712. #define OCTOSPI_PSMAR_MATCH_Msk (0xFFFFFFFFUL << OCTOSPI_PSMAR_MATCH_Pos) /*!< 0xFFFFFFFF */
  17713. #define OCTOSPI_PSMAR_MATCH OCTOSPI_PSMAR_MATCH_Msk /*!< Status match */
  17714. /**************** Bit definition for OCTOSPI_PIR register *******************/
  17715. #define OCTOSPI_PIR_INTERVAL_Pos (0U)
  17716. #define OCTOSPI_PIR_INTERVAL_Msk (0xFFFFUL << OCTOSPI_PIR_INTERVAL_Pos) /*!< 0x0000FFFF */
  17717. #define OCTOSPI_PIR_INTERVAL OCTOSPI_PIR_INTERVAL_Msk /*!< Polling Interval */
  17718. /**************** Bit definition for OCTOSPI_CCR register *******************/
  17719. #define OCTOSPI_CCR_IMODE_Pos (0U)
  17720. #define OCTOSPI_CCR_IMODE_Msk (0x7UL << OCTOSPI_CCR_IMODE_Pos) /*!< 0x00000007 */
  17721. #define OCTOSPI_CCR_IMODE OCTOSPI_CCR_IMODE_Msk /*!< Instruction Mode */
  17722. #define OCTOSPI_CCR_IMODE_0 (0x1UL << OCTOSPI_CCR_IMODE_Pos) /*!< 0x00000001 */
  17723. #define OCTOSPI_CCR_IMODE_1 (0x2UL << OCTOSPI_CCR_IMODE_Pos) /*!< 0x00000002 */
  17724. #define OCTOSPI_CCR_IMODE_2 (0x4UL << OCTOSPI_CCR_IMODE_Pos) /*!< 0x00000004 */
  17725. #define OCTOSPI_CCR_IDTR_Pos (3U)
  17726. #define OCTOSPI_CCR_IDTR_Msk (0x1UL << OCTOSPI_CCR_IDTR_Pos) /*!< 0x00000008 */
  17727. #define OCTOSPI_CCR_IDTR OCTOSPI_CCR_IDTR_Msk /*!< Instruction Double Transfer Rate */
  17728. #define OCTOSPI_CCR_ISIZE_Pos (4U)
  17729. #define OCTOSPI_CCR_ISIZE_Msk (0x3UL << OCTOSPI_CCR_ISIZE_Pos) /*!< 0x00000030 */
  17730. #define OCTOSPI_CCR_ISIZE OCTOSPI_CCR_ISIZE_Msk /*!< Instruction Size */
  17731. #define OCTOSPI_CCR_ISIZE_0 (0x1UL << OCTOSPI_CCR_ISIZE_Pos) /*!< 0x00000010 */
  17732. #define OCTOSPI_CCR_ISIZE_1 (0x2UL << OCTOSPI_CCR_ISIZE_Pos) /*!< 0x00000020 */
  17733. #define OCTOSPI_CCR_ADMODE_Pos (8U)
  17734. #define OCTOSPI_CCR_ADMODE_Msk (0x7UL << OCTOSPI_CCR_ADMODE_Pos) /*!< 0x00000700 */
  17735. #define OCTOSPI_CCR_ADMODE OCTOSPI_CCR_ADMODE_Msk /*!< Address Mode */
  17736. #define OCTOSPI_CCR_ADMODE_0 (0x1UL << OCTOSPI_CCR_ADMODE_Pos) /*!< 0x00000100 */
  17737. #define OCTOSPI_CCR_ADMODE_1 (0x2UL << OCTOSPI_CCR_ADMODE_Pos) /*!< 0x00000200 */
  17738. #define OCTOSPI_CCR_ADMODE_2 (0x4UL << OCTOSPI_CCR_ADMODE_Pos) /*!< 0x00000400 */
  17739. #define OCTOSPI_CCR_ADDTR_Pos (11U)
  17740. #define OCTOSPI_CCR_ADDTR_Msk (0x1UL << OCTOSPI_CCR_ADDTR_Pos) /*!< 0x00000800 */
  17741. #define OCTOSPI_CCR_ADDTR OCTOSPI_CCR_ADDTR_Msk /*!< Address Double Transfer Rate */
  17742. #define OCTOSPI_CCR_ADSIZE_Pos (12U)
  17743. #define OCTOSPI_CCR_ADSIZE_Msk (0x3UL << OCTOSPI_CCR_ADSIZE_Pos) /*!< 0x00003000 */
  17744. #define OCTOSPI_CCR_ADSIZE OCTOSPI_CCR_ADSIZE_Msk /*!< Address Size */
  17745. #define OCTOSPI_CCR_ADSIZE_0 (0x1UL << OCTOSPI_CCR_ADSIZE_Pos) /*!< 0x00001000 */
  17746. #define OCTOSPI_CCR_ADSIZE_1 (0x2UL << OCTOSPI_CCR_ADSIZE_Pos) /*!< 0x00002000 */
  17747. #define OCTOSPI_CCR_ABMODE_Pos (16U)
  17748. #define OCTOSPI_CCR_ABMODE_Msk (0x7UL << OCTOSPI_CCR_ABMODE_Pos) /*!< 0x00070000 */
  17749. #define OCTOSPI_CCR_ABMODE OCTOSPI_CCR_ABMODE_Msk /*!< Alternate Bytes Mode */
  17750. #define OCTOSPI_CCR_ABMODE_0 (0x1UL << OCTOSPI_CCR_ABMODE_Pos) /*!< 0x00010000 */
  17751. #define OCTOSPI_CCR_ABMODE_1 (0x2UL << OCTOSPI_CCR_ABMODE_Pos) /*!< 0x00020000 */
  17752. #define OCTOSPI_CCR_ABMODE_2 (0x4UL << OCTOSPI_CCR_ABMODE_Pos) /*!< 0x00040000 */
  17753. #define OCTOSPI_CCR_ABDTR_Pos (19U)
  17754. #define OCTOSPI_CCR_ABDTR_Msk (0x1UL << OCTOSPI_CCR_ABDTR_Pos) /*!< 0x00080000 */
  17755. #define OCTOSPI_CCR_ABDTR OCTOSPI_CCR_ABDTR_Msk /*!< Alternate Bytes Double Transfer Rate */
  17756. #define OCTOSPI_CCR_ABSIZE_Pos (20U)
  17757. #define OCTOSPI_CCR_ABSIZE_Msk (0x3UL << OCTOSPI_CCR_ABSIZE_Pos) /*!< 0x00300000 */
  17758. #define OCTOSPI_CCR_ABSIZE OCTOSPI_CCR_ABSIZE_Msk /*!< Alternate Bytes Size */
  17759. #define OCTOSPI_CCR_ABSIZE_0 (0x1UL << OCTOSPI_CCR_ABSIZE_Pos) /*!< 0x00100000 */
  17760. #define OCTOSPI_CCR_ABSIZE_1 (0x2UL << OCTOSPI_CCR_ABSIZE_Pos) /*!< 0x00200000 */
  17761. #define OCTOSPI_CCR_DMODE_Pos (24U)
  17762. #define OCTOSPI_CCR_DMODE_Msk (0x7UL << OCTOSPI_CCR_DMODE_Pos) /*!< 0x07000000 */
  17763. #define OCTOSPI_CCR_DMODE OCTOSPI_CCR_DMODE_Msk /*!< Data Mode */
  17764. #define OCTOSPI_CCR_DMODE_0 (0x1UL << OCTOSPI_CCR_DMODE_Pos) /*!< 0x01000000 */
  17765. #define OCTOSPI_CCR_DMODE_1 (0x2UL << OCTOSPI_CCR_DMODE_Pos) /*!< 0x02000000 */
  17766. #define OCTOSPI_CCR_DMODE_2 (0x4UL << OCTOSPI_CCR_DMODE_Pos) /*!< 0x04000000 */
  17767. #define OCTOSPI_CCR_DDTR_Pos (27U)
  17768. #define OCTOSPI_CCR_DDTR_Msk (0x1UL << OCTOSPI_CCR_DDTR_Pos) /*!< 0x08000000 */
  17769. #define OCTOSPI_CCR_DDTR OCTOSPI_CCR_DDTR_Msk /*!< Data Double Transfer Rate */
  17770. #define OCTOSPI_CCR_DQSE_Pos (29U)
  17771. #define OCTOSPI_CCR_DQSE_Msk (0x1UL << OCTOSPI_CCR_DQSE_Pos) /*!< 0x20000000 */
  17772. #define OCTOSPI_CCR_DQSE OCTOSPI_CCR_DQSE_Msk /*!< DQS Enable */
  17773. #define OCTOSPI_CCR_SIOO_Pos (31U)
  17774. #define OCTOSPI_CCR_SIOO_Msk (0x1UL << OCTOSPI_CCR_SIOO_Pos) /*!< 0x80000000 */
  17775. #define OCTOSPI_CCR_SIOO OCTOSPI_CCR_SIOO_Msk /*!< Send Instruction Only Once Mode */
  17776. /**************** Bit definition for OCTOSPI_TCR register *******************/
  17777. #define OCTOSPI_TCR_DCYC_Pos (0U)
  17778. #define OCTOSPI_TCR_DCYC_Msk (0x1FUL << OCTOSPI_TCR_DCYC_Pos) /*!< 0x0000001F */
  17779. #define OCTOSPI_TCR_DCYC OCTOSPI_TCR_DCYC_Msk /*!< Number of Dummy Cycles */
  17780. #define OCTOSPI_TCR_DHQC_Pos (28U)
  17781. #define OCTOSPI_TCR_DHQC_Msk (0x1UL << OCTOSPI_TCR_DHQC_Pos) /*!< 0x10000000 */
  17782. #define OCTOSPI_TCR_DHQC OCTOSPI_TCR_DHQC_Msk /*!< Delay Hold Quarter Cycle */
  17783. #define OCTOSPI_TCR_SSHIFT_Pos (30U)
  17784. #define OCTOSPI_TCR_SSHIFT_Msk (0x1UL << OCTOSPI_TCR_SSHIFT_Pos) /*!< 0x40000000 */
  17785. #define OCTOSPI_TCR_SSHIFT OCTOSPI_TCR_SSHIFT_Msk /*!< Sample Shift */
  17786. /***************** Bit definition for OCTOSPI_IR register *******************/
  17787. #define OCTOSPI_IR_INSTRUCTION_Pos (0U)
  17788. #define OCTOSPI_IR_INSTRUCTION_Msk (0xFFFFFFFFUL << OCTOSPI_IR_INSTRUCTION_Pos) /*!< 0xFFFFFFFF */
  17789. #define OCTOSPI_IR_INSTRUCTION OCTOSPI_IR_INSTRUCTION_Msk /*!< Instruction */
  17790. /**************** Bit definition for OCTOSPI_ABR register *******************/
  17791. #define OCTOSPI_ABR_ALTERNATE_Pos (0U)
  17792. #define OCTOSPI_ABR_ALTERNATE_Msk (0xFFFFFFFFUL << OCTOSPI_ABR_ALTERNATE_Pos) /*!< 0xFFFFFFFF */
  17793. #define OCTOSPI_ABR_ALTERNATE OCTOSPI_ABR_ALTERNATE_Msk /*!< Alternate Bytes */
  17794. /**************** Bit definition for OCTOSPI_LPTR register ******************/
  17795. #define OCTOSPI_LPTR_TIMEOUT_Pos (0U)
  17796. #define OCTOSPI_LPTR_TIMEOUT_Msk (0xFFFFUL << OCTOSPI_LPTR_TIMEOUT_Pos) /*!< 0x0000FFFF */
  17797. #define OCTOSPI_LPTR_TIMEOUT OCTOSPI_LPTR_TIMEOUT_Msk /*!< Timeout period */
  17798. /**************** Bit definition for OCTOSPI_WPCCR register *******************/
  17799. #define OCTOSPI_WPCCR_IMODE_Pos (0U)
  17800. #define OCTOSPI_WPCCR_IMODE_Msk (0x7UL << OCTOSPI_WPCCR_IMODE_Pos) /*!< 0x00000007 */
  17801. #define OCTOSPI_WPCCR_IMODE OCTOSPI_WPCCR_IMODE_Msk /*!< Instruction Mode */
  17802. #define OCTOSPI_WPCCR_IMODE_0 (0x1UL << OCTOSPI_WPCCR_IMODE_Pos) /*!< 0x00000001 */
  17803. #define OCTOSPI_WPCCR_IMODE_1 (0x2UL << OCTOSPI_WPCCR_IMODE_Pos) /*!< 0x00000002 */
  17804. #define OCTOSPI_WPCCR_IMODE_2 (0x4UL << OCTOSPI_WPCCR_IMODE_Pos) /*!< 0x00000004 */
  17805. #define OCTOSPI_WPCCR_IDTR_Pos (3U)
  17806. #define OCTOSPI_WPCCR_IDTR_Msk (0x1UL << OCTOSPI_WPCCR_IDTR_Pos) /*!< 0x00000008 */
  17807. #define OCTOSPI_WPCCR_IDTR OCTOSPI_WPCCR_IDTR_Msk /*!< Instruction Double Transfer Rate */
  17808. #define OCTOSPI_WPCCR_ISIZE_Pos (4U)
  17809. #define OCTOSPI_WPCCR_ISIZE_Msk (0x3UL << OCTOSPI_WPCCR_ISIZE_Pos) /*!< 0x00000030 */
  17810. #define OCTOSPI_WPCCR_ISIZE OCTOSPI_WPCCR_ISIZE_Msk /*!< Instruction Size */
  17811. #define OCTOSPI_WPCCR_ISIZE_0 (0x1UL << OCTOSPI_WPCCR_ISIZE_Pos) /*!< 0x00000010 */
  17812. #define OCTOSPI_WPCCR_ISIZE_1 (0x2UL << OCTOSPI_WPCCR_ISIZE_Pos) /*!< 0x00000020 */
  17813. #define OCTOSPI_WPCCR_ADMODE_Pos (8U)
  17814. #define OCTOSPI_WPCCR_ADMODE_Msk (0x7UL << OCTOSPI_WPCCR_ADMODE_Pos) /*!< 0x00000700 */
  17815. #define OCTOSPI_WPCCR_ADMODE OCTOSPI_WPCCR_ADMODE_Msk /*!< Address Mode */
  17816. #define OCTOSPI_WPCCR_ADMODE_0 (0x1UL << OCTOSPI_WPCCR_ADMODE_Pos) /*!< 0x00000100 */
  17817. #define OCTOSPI_WPCCR_ADMODE_1 (0x2UL << OCTOSPI_WPCCR_ADMODE_Pos) /*!< 0x00000200 */
  17818. #define OCTOSPI_WPCCR_ADMODE_2 (0x4UL << OCTOSPI_WPCCR_ADMODE_Pos) /*!< 0x00000400 */
  17819. #define OCTOSPI_WPCCR_ADDTR_Pos (11U)
  17820. #define OCTOSPI_WPCCR_ADDTR_Msk (0x1UL << OCTOSPI_WPCCR_ADDTR_Pos) /*!< 0x00000800 */
  17821. #define OCTOSPI_WPCCR_ADDTR OCTOSPI_WPCCR_ADDTR_Msk /*!< Address Double Transfer Rate */
  17822. #define OCTOSPI_WPCCR_ADSIZE_Pos (12U)
  17823. #define OCTOSPI_WPCCR_ADSIZE_Msk (0x3UL << OCTOSPI_WPCCR_ADSIZE_Pos) /*!< 0x00003000 */
  17824. #define OCTOSPI_WPCCR_ADSIZE OCTOSPI_WPCCR_ADSIZE_Msk /*!< Address Size */
  17825. #define OCTOSPI_WPCCR_ADSIZE_0 (0x1UL << OCTOSPI_WPCCR_ADSIZE_Pos) /*!< 0x00001000 */
  17826. #define OCTOSPI_WPCCR_ADSIZE_1 (0x2UL << OCTOSPI_WPCCR_ADSIZE_Pos) /*!< 0x00002000 */
  17827. #define OCTOSPI_WPCCR_ABMODE_Pos (16U)
  17828. #define OCTOSPI_WPCCR_ABMODE_Msk (0x7UL << OCTOSPI_WPCCR_ABMODE_Pos) /*!< 0x00070000 */
  17829. #define OCTOSPI_WPCCR_ABMODE OCTOSPI_WPCCR_ABMODE_Msk /*!< Alternate Bytes Mode */
  17830. #define OCTOSPI_WPCCR_ABMODE_0 (0x1UL << OCTOSPI_WPCCR_ABMODE_Pos) /*!< 0x00010000 */
  17831. #define OCTOSPI_WPCCR_ABMODE_1 (0x2UL << OCTOSPI_WPCCR_ABMODE_Pos) /*!< 0x00020000 */
  17832. #define OCTOSPI_WPCCR_ABMODE_2 (0x4UL << OCTOSPI_WPCCR_ABMODE_Pos) /*!< 0x00040000 */
  17833. #define OCTOSPI_WPCCR_ABDTR_Pos (19U)
  17834. #define OCTOSPI_WPCCR_ABDTR_Msk (0x1UL << OCTOSPI_WPCCR_ABDTR_Pos) /*!< 0x00080000 */
  17835. #define OCTOSPI_WPCCR_ABDTR OCTOSPI_WPCCR_ABDTR_Msk /*!< Alternate Bytes Double Transfer Rate */
  17836. #define OCTOSPI_WPCCR_ABSIZE_Pos (20U)
  17837. #define OCTOSPI_WPCCR_ABSIZE_Msk (0x3UL << OCTOSPI_WPCCR_ABSIZE_Pos) /*!< 0x00300000 */
  17838. #define OCTOSPI_WPCCR_ABSIZE OCTOSPI_WPCCR_ABSIZE_Msk /*!< Alternate Bytes Size */
  17839. #define OCTOSPI_WPCCR_ABSIZE_0 (0x1UL << OCTOSPI_WPCCR_ABSIZE_Pos) /*!< 0x00100000 */
  17840. #define OCTOSPI_WPCCR_ABSIZE_1 (0x2UL << OCTOSPI_WPCCR_ABSIZE_Pos) /*!< 0x00200000 */
  17841. #define OCTOSPI_WPCCR_DMODE_Pos (24U)
  17842. #define OCTOSPI_WPCCR_DMODE_Msk (0x7UL << OCTOSPI_WPCCR_DMODE_Pos) /*!< 0x07000000 */
  17843. #define OCTOSPI_WPCCR_DMODE OCTOSPI_WPCCR_DMODE_Msk /*!< Data Mode */
  17844. #define OCTOSPI_WPCCR_DMODE_0 (0x1UL << OCTOSPI_WPCCR_DMODE_Pos) /*!< 0x01000000 */
  17845. #define OCTOSPI_WPCCR_DMODE_1 (0x2UL << OCTOSPI_WPCCR_DMODE_Pos) /*!< 0x02000000 */
  17846. #define OCTOSPI_WPCCR_DMODE_2 (0x4UL << OCTOSPI_WPCCR_DMODE_Pos) /*!< 0x04000000 */
  17847. #define OCTOSPI_WPCCR_DDTR_Pos (27U)
  17848. #define OCTOSPI_WPCCR_DDTR_Msk (0x1UL << OCTOSPI_WPCCR_DDTR_Pos) /*!< 0x08000000 */
  17849. #define OCTOSPI_WPCCR_DDTR OCTOSPI_WPCCR_DDTR_Msk /*!< Data Double Transfer Rate */
  17850. #define OCTOSPI_WPCCR_DQSE_Pos (29U)
  17851. #define OCTOSPI_WPCCR_DQSE_Msk (0x1UL << OCTOSPI_WPCCR_DQSE_Pos) /*!< 0x20000000 */
  17852. #define OCTOSPI_WPCCR_DQSE OCTOSPI_WPCCR_DQSE_Msk /*!< DQS Enable */
  17853. #define OCTOSPI_WPCCR_SIOO_Pos (31U)
  17854. #define OCTOSPI_WPCCR_SIOO_Msk (0x1UL << OCTOSPI_WPCCR_SIOO_Pos) /*!< 0x80000000 */
  17855. #define OCTOSPI_WPCCR_SIOO OCTOSPI_WPCCR_SIOO_Msk /*!< Send Instruction Only Once Mode */
  17856. /**************** Bit definition for OCTOSPI_WPTCR register *******************/
  17857. #define OCTOSPI_WPTCR_DCYC_Pos (0U)
  17858. #define OCTOSPI_WPTCR_DCYC_Msk (0x1FUL << OCTOSPI_WPTCR_DCYC_Pos) /*!< 0x0000001F */
  17859. #define OCTOSPI_WPTCR_DCYC OCTOSPI_WPTCR_DCYC_Msk /*!< Number of Dummy Cycles */
  17860. #define OCTOSPI_WPTCR_DHQC_Pos (28U)
  17861. #define OCTOSPI_WPTCR_DHQC_Msk (0x1UL << OCTOSPI_WPTCR_DHQC_Pos) /*!< 0x10000000 */
  17862. #define OCTOSPI_WPTCR_DHQC OCTOSPI_WPTCR_DHQC_Msk /*!< Delay Hold Quarter Cycle */
  17863. #define OCTOSPI_WPTCR_SSHIFT_Pos (30U)
  17864. #define OCTOSPI_WPTCR_SSHIFT_Msk (0x1UL << OCTOSPI_WPTCR_SSHIFT_Pos) /*!< 0x40000000 */
  17865. #define OCTOSPI_WPTCR_SSHIFT OCTOSPI_WPTCR_SSHIFT_Msk /*!< Sample Shift */
  17866. /***************** Bit definition for OCTOSPI_WPIR register *******************/
  17867. #define OCTOSPI_WPIR_INSTRUCTION_Pos (0U)
  17868. #define OCTOSPI_WPIR_INSTRUCTION_Msk (0xFFFFFFFFUL << OCTOSPI_WPIR_INSTRUCTION_Pos) /*!< 0xFFFFFFFF */
  17869. #define OCTOSPI_WPIR_INSTRUCTION OCTOSPI_WPIR_INSTRUCTION_Msk /*!< Instruction */
  17870. /**************** Bit definition for OCTOSPI_WPABR register *******************/
  17871. #define OCTOSPI_WPABR_ALTERNATE_Pos (0U)
  17872. #define OCTOSPI_WPABR_ALTERNATE_Msk (0xFFFFFFFFUL << OCTOSPI_WPABR_ALTERNATE_Pos) /*!< 0xFFFFFFFF */
  17873. #define OCTOSPI_WPABR_ALTERNATE OCTOSPI_WPABR_ALTERNATE_Msk /*!< Alternate Bytes */
  17874. /**************** Bit definition for OCTOSPI_WCCR register ******************/
  17875. #define OCTOSPI_WCCR_IMODE_Pos (0U)
  17876. #define OCTOSPI_WCCR_IMODE_Msk (0x7UL << OCTOSPI_WCCR_IMODE_Pos) /*!< 0x00000007 */
  17877. #define OCTOSPI_WCCR_IMODE OCTOSPI_WCCR_IMODE_Msk /*!< Instruction Mode */
  17878. #define OCTOSPI_WCCR_IMODE_0 (0x1UL << OCTOSPI_WCCR_IMODE_Pos) /*!< 0x00000001 */
  17879. #define OCTOSPI_WCCR_IMODE_1 (0x2UL << OCTOSPI_WCCR_IMODE_Pos) /*!< 0x00000002 */
  17880. #define OCTOSPI_WCCR_IMODE_2 (0x4UL << OCTOSPI_WCCR_IMODE_Pos) /*!< 0x00000004 */
  17881. #define OCTOSPI_WCCR_IDTR_Pos (3U)
  17882. #define OCTOSPI_WCCR_IDTR_Msk (0x1UL << OCTOSPI_WCCR_IDTR_Pos) /*!< 0x00000008 */
  17883. #define OCTOSPI_WCCR_IDTR OCTOSPI_WCCR_IDTR_Msk /*!< Instruction Double Transfer Rate */
  17884. #define OCTOSPI_WCCR_ISIZE_Pos (4U)
  17885. #define OCTOSPI_WCCR_ISIZE_Msk (0x3UL << OCTOSPI_WCCR_ISIZE_Pos) /*!< 0x00000030 */
  17886. #define OCTOSPI_WCCR_ISIZE OCTOSPI_WCCR_ISIZE_Msk /*!< Instruction Size */
  17887. #define OCTOSPI_WCCR_ISIZE_0 (0x1UL << OCTOSPI_WCCR_ISIZE_Pos) /*!< 0x00000010 */
  17888. #define OCTOSPI_WCCR_ISIZE_1 (0x2UL << OCTOSPI_WCCR_ISIZE_Pos) /*!< 0x00000020 */
  17889. #define OCTOSPI_WCCR_ADMODE_Pos (8U)
  17890. #define OCTOSPI_WCCR_ADMODE_Msk (0x7UL << OCTOSPI_WCCR_ADMODE_Pos) /*!< 0x00000700 */
  17891. #define OCTOSPI_WCCR_ADMODE OCTOSPI_WCCR_ADMODE_Msk /*!< Address Mode */
  17892. #define OCTOSPI_WCCR_ADMODE_0 (0x1UL << OCTOSPI_WCCR_ADMODE_Pos) /*!< 0x00000100 */
  17893. #define OCTOSPI_WCCR_ADMODE_1 (0x2UL << OCTOSPI_WCCR_ADMODE_Pos) /*!< 0x00000200 */
  17894. #define OCTOSPI_WCCR_ADMODE_2 (0x4UL << OCTOSPI_WCCR_ADMODE_Pos) /*!< 0x00000400 */
  17895. #define OCTOSPI_WCCR_ADDTR_Pos (11U)
  17896. #define OCTOSPI_WCCR_ADDTR_Msk (0x1UL << OCTOSPI_WCCR_ADDTR_Pos) /*!< 0x00000800 */
  17897. #define OCTOSPI_WCCR_ADDTR OCTOSPI_WCCR_ADDTR_Msk /*!< Address Double Transfer Rate */
  17898. #define OCTOSPI_WCCR_ADSIZE_Pos (12U)
  17899. #define OCTOSPI_WCCR_ADSIZE_Msk (0x3UL << OCTOSPI_WCCR_ADSIZE_Pos) /*!< 0x00003000 */
  17900. #define OCTOSPI_WCCR_ADSIZE OCTOSPI_WCCR_ADSIZE_Msk /*!< Address Size */
  17901. #define OCTOSPI_WCCR_ADSIZE_0 (0x1UL << OCTOSPI_WCCR_ADSIZE_Pos) /*!< 0x00001000 */
  17902. #define OCTOSPI_WCCR_ADSIZE_1 (0x2UL << OCTOSPI_WCCR_ADSIZE_Pos) /*!< 0x00002000 */
  17903. #define OCTOSPI_WCCR_ABMODE_Pos (16U)
  17904. #define OCTOSPI_WCCR_ABMODE_Msk (0x7UL << OCTOSPI_WCCR_ABMODE_Pos) /*!< 0x00070000 */
  17905. #define OCTOSPI_WCCR_ABMODE OCTOSPI_WCCR_ABMODE_Msk /*!< Alternate Bytes Mode */
  17906. #define OCTOSPI_WCCR_ABMODE_0 (0x1UL << OCTOSPI_WCCR_ABMODE_Pos) /*!< 0x00010000 */
  17907. #define OCTOSPI_WCCR_ABMODE_1 (0x2UL << OCTOSPI_WCCR_ABMODE_Pos) /*!< 0x00020000 */
  17908. #define OCTOSPI_WCCR_ABMODE_2 (0x4UL << OCTOSPI_WCCR_ABMODE_Pos) /*!< 0x00040000 */
  17909. #define OCTOSPI_WCCR_ABDTR_Pos (19U)
  17910. #define OCTOSPI_WCCR_ABDTR_Msk (0x1UL << OCTOSPI_WCCR_ABDTR_Pos) /*!< 0x00080000 */
  17911. #define OCTOSPI_WCCR_ABDTR OCTOSPI_WCCR_ABDTR_Msk /*!< Alternate Bytes Double Transfer Rate */
  17912. #define OCTOSPI_WCCR_ABSIZE_Pos (20U)
  17913. #define OCTOSPI_WCCR_ABSIZE_Msk (0x3UL << OCTOSPI_WCCR_ABSIZE_Pos) /*!< 0x00300000 */
  17914. #define OCTOSPI_WCCR_ABSIZE OCTOSPI_WCCR_ABSIZE_Msk /*!< Alternate Bytes Size */
  17915. #define OCTOSPI_WCCR_ABSIZE_0 (0x1UL << OCTOSPI_WCCR_ABSIZE_Pos) /*!< 0x00100000 */
  17916. #define OCTOSPI_WCCR_ABSIZE_1 (0x2UL << OCTOSPI_WCCR_ABSIZE_Pos) /*!< 0x00200000 */
  17917. #define OCTOSPI_WCCR_DMODE_Pos (24U)
  17918. #define OCTOSPI_WCCR_DMODE_Msk (0x7UL << OCTOSPI_WCCR_DMODE_Pos) /*!< 0x07000000 */
  17919. #define OCTOSPI_WCCR_DMODE OCTOSPI_WCCR_DMODE_Msk /*!< Data Mode */
  17920. #define OCTOSPI_WCCR_DMODE_0 (0x1UL << OCTOSPI_WCCR_DMODE_Pos) /*!< 0x01000000 */
  17921. #define OCTOSPI_WCCR_DMODE_1 (0x2UL << OCTOSPI_WCCR_DMODE_Pos) /*!< 0x02000000 */
  17922. #define OCTOSPI_WCCR_DMODE_2 (0x4UL << OCTOSPI_WCCR_DMODE_Pos) /*!< 0x04000000 */
  17923. #define OCTOSPI_WCCR_DDTR_Pos (27U)
  17924. #define OCTOSPI_WCCR_DDTR_Msk (0x1UL << OCTOSPI_WCCR_DDTR_Pos) /*!< 0x08000000 */
  17925. #define OCTOSPI_WCCR_DDTR OCTOSPI_WCCR_DDTR_Msk /*!< Data Double Transfer Rate */
  17926. #define OCTOSPI_WCCR_DQSE_Pos (29U)
  17927. #define OCTOSPI_WCCR_DQSE_Msk (0x1UL << OCTOSPI_WCCR_DQSE_Pos) /*!< 0x20000000 */
  17928. #define OCTOSPI_WCCR_DQSE OCTOSPI_WCCR_DQSE_Msk /*!< DQS Enable */
  17929. #define OCTOSPI_WCCR_SIOO_Pos (31U)
  17930. #define OCTOSPI_WCCR_SIOO_Msk (0x1UL << OCTOSPI_WCCR_SIOO_Pos) /*!< 0x80000000 */
  17931. #define OCTOSPI_WCCR_SIOO OCTOSPI_WCCR_SIOO_Msk /*!< Send Instruction Only Once Mode */
  17932. /**************** Bit definition for OCTOSPI_WTCR register ******************/
  17933. #define OCTOSPI_WTCR_DCYC_Pos (0U)
  17934. #define OCTOSPI_WTCR_DCYC_Msk (0x1FUL << OCTOSPI_WTCR_DCYC_Pos) /*!< 0x0000001F */
  17935. #define OCTOSPI_WTCR_DCYC OCTOSPI_WTCR_DCYC_Msk /*!< Number of Dummy Cycles */
  17936. /**************** Bit definition for OCTOSPI_WIR register *******************/
  17937. #define OCTOSPI_WIR_INSTRUCTION_Pos (0U)
  17938. #define OCTOSPI_WIR_INSTRUCTION_Msk (0xFFFFFFFFUL << OCTOSPI_WIR_INSTRUCTION_Pos) /*!< 0xFFFFFFFF */
  17939. #define OCTOSPI_WIR_INSTRUCTION OCTOSPI_WIR_INSTRUCTION_Msk /*!< Instruction */
  17940. /**************** Bit definition for OCTOSPI_WABR register ******************/
  17941. #define OCTOSPI_WABR_ALTERNATE_Pos (0U)
  17942. #define OCTOSPI_WABR_ALTERNATE_Msk (0xFFFFFFFFUL << OCTOSPI_WABR_ALTERNATE_Pos) /*!< 0xFFFFFFFF */
  17943. #define OCTOSPI_WABR_ALTERNATE OCTOSPI_WABR_ALTERNATE_Msk /*!< Alternate Bytes */
  17944. /**************** Bit definition for OCTOSPI_HLCR register ******************/
  17945. #define OCTOSPI_HLCR_LM_Pos (0U)
  17946. #define OCTOSPI_HLCR_LM_Msk (0x1UL << OCTOSPI_HLCR_LM_Pos) /*!< 0x00000001 */
  17947. #define OCTOSPI_HLCR_LM OCTOSPI_HLCR_LM_Msk /*!< Latency Mode */
  17948. #define OCTOSPI_HLCR_WZL_Pos (1U)
  17949. #define OCTOSPI_HLCR_WZL_Msk (0x1UL << OCTOSPI_HLCR_WZL_Pos) /*!< 0x00000002 */
  17950. #define OCTOSPI_HLCR_WZL OCTOSPI_HLCR_WZL_Msk /*!< Write Zero Latency */
  17951. #define OCTOSPI_HLCR_TACC_Pos (8U)
  17952. #define OCTOSPI_HLCR_TACC_Msk (0xFFUL << OCTOSPI_HLCR_TACC_Pos) /*!< 0x0000FF00 */
  17953. #define OCTOSPI_HLCR_TACC OCTOSPI_HLCR_TACC_Msk /*!< Access Time */
  17954. #define OCTOSPI_HLCR_TRWR_Pos (16U)
  17955. #define OCTOSPI_HLCR_TRWR_Msk (0xFFUL << OCTOSPI_HLCR_TRWR_Pos) /*!< 0x00FF0000 */
  17956. #define OCTOSPI_HLCR_TRWR OCTOSPI_HLCR_TRWR_Msk /*!< Read Write Recovery Time */
  17957. /**************** Bit definition for OCTOSPI_VER register *******************/
  17958. #define OCTOSPI_VER_VER_Pos (0U)
  17959. #define OCTOSPI_VER_VER_Msk (0xFFUL << OCTOSPI_VER_VER_Pos) /*!< 0x000000FF */
  17960. #define OCTOSPI_VER_VER OCTOSPI_VER_VER_Msk /*!< Version */
  17961. /***************** Bit definition for OCTOSPI_ID register *******************/
  17962. #define OCTOSPI_ID_ID_Pos (0U)
  17963. #define OCTOSPI_ID_ID_Msk (0xFFFFFFFFUL << OCTOSPI_ID_ID_Pos) /*!< 0xFFFFFFFF */
  17964. #define OCTOSPI_ID_ID OCTOSPI_ID_ID_Msk /*!< Identification */
  17965. /**************** Bit definition for OCTOSPI_MID register *******************/
  17966. #define OCTOSPI_MID_MID_Pos (0U)
  17967. #define OCTOSPI_MID_MID_Msk (0xFFFFFFFFUL << OCTOSPI_MID_MID_Pos) /*!< 0xFFFFFFFF */
  17968. #define OCTOSPI_MID_MID OCTOSPI_MID_MID_Msk /*!< Magic ID */
  17969. /******************************************************************************/
  17970. /* */
  17971. /* OCTOSPIM */
  17972. /* */
  17973. /******************************************************************************/
  17974. /*************** Bit definition for OCTOSPIM_PCR register *******************/
  17975. #define OCTOSPIM_PCR_CLKEN_Pos (0U)
  17976. #define OCTOSPIM_PCR_CLKEN_Msk (0x1UL << OCTOSPIM_PCR_CLKEN_Pos) /*!< 0x00000001 */
  17977. #define OCTOSPIM_PCR_CLKEN OCTOSPIM_PCR_CLKEN_Msk /*!< CLK/CLKn Enable for Port n */
  17978. #define OCTOSPIM_PCR_CLKSRC_Pos (1U)
  17979. #define OCTOSPIM_PCR_CLKSRC_Msk (0x1UL << OCTOSPIM_PCR_CLKSRC_Pos) /*!< 0x00000002 */
  17980. #define OCTOSPIM_PCR_CLKSRC OCTOSPIM_PCR_CLKSRC_Msk /*!< CLK/CLKn Source for Port n */
  17981. #define OCTOSPIM_PCR_DQSEN_Pos (4U)
  17982. #define OCTOSPIM_PCR_DQSEN_Msk (0x1UL << OCTOSPIM_PCR_DQSEN_Pos) /*!< 0x00000010 */
  17983. #define OCTOSPIM_PCR_DQSEN OCTOSPIM_PCR_DQSEN_Msk /*!< DQS Enable for Port n */
  17984. #define OCTOSPIM_PCR_DQSSRC_Pos (5U)
  17985. #define OCTOSPIM_PCR_DQSSRC_Msk (0x1UL << OCTOSPIM_PCR_DQSSRC_Pos) /*!< 0x00000020 */
  17986. #define OCTOSPIM_PCR_DQSSRC OCTOSPIM_PCR_DQSSRC_Msk /*!< DQS Source for Port n */
  17987. #define OCTOSPIM_PCR_NCSEN_Pos (8U)
  17988. #define OCTOSPIM_PCR_NCSEN_Msk (0x1UL << OCTOSPIM_PCR_NCSEN_Pos) /*!< 0x00000100 */
  17989. #define OCTOSPIM_PCR_NCSEN OCTOSPIM_PCR_NCSEN_Msk /*!< nCS Enable for Port n */
  17990. #define OCTOSPIM_PCR_NCSSRC_Pos (9U)
  17991. #define OCTOSPIM_PCR_NCSSRC_Msk (0x1UL << OCTOSPIM_PCR_NCSSRC_Pos) /*!< 0x00000200 */
  17992. #define OCTOSPIM_PCR_NCSSRC OCTOSPIM_PCR_NCSSRC_Msk /*!< nCS Source for Port n */
  17993. #define OCTOSPIM_PCR_IOLEN_Pos (16U)
  17994. #define OCTOSPIM_PCR_IOLEN_Msk (0x1UL << OCTOSPIM_PCR_IOLEN_Pos) /*!< 0x00010000 */
  17995. #define OCTOSPIM_PCR_IOLEN OCTOSPIM_PCR_IOLEN_Msk /*!< IO[3:0] Enable for Port n */
  17996. #define OCTOSPIM_PCR_IOLSRC_Pos (17U)
  17997. #define OCTOSPIM_PCR_IOLSRC_Msk (0x3UL << OCTOSPIM_PCR_IOLSRC_Pos) /*!< 0x00060000 */
  17998. #define OCTOSPIM_PCR_IOLSRC OCTOSPIM_PCR_IOLSRC_Msk /*!< IO[3:0] Source for Port n */
  17999. #define OCTOSPIM_PCR_IOLSRC_0 (0x1UL << OCTOSPIM_PCR_IOLSRC_Pos) /*!< 0x00020000 */
  18000. #define OCTOSPIM_PCR_IOLSRC_1 (0x2UL << OCTOSPIM_PCR_IOLSRC_Pos) /*!< 0x00040000 */
  18001. #define OCTOSPIM_PCR_IOHEN_Pos (24U)
  18002. #define OCTOSPIM_PCR_IOHEN_Msk (0x1UL << OCTOSPIM_PCR_IOHEN_Pos) /*!< 0x01000000 */
  18003. #define OCTOSPIM_PCR_IOHEN OCTOSPIM_PCR_IOHEN_Msk /*!< IO[7:4] Enable for Port n */
  18004. #define OCTOSPIM_PCR_IOHSRC_Pos (25U)
  18005. #define OCTOSPIM_PCR_IOHSRC_Msk (0x3UL << OCTOSPIM_PCR_IOHSRC_Pos) /*!< 0x06000000 */
  18006. #define OCTOSPIM_PCR_IOHSRC OCTOSPIM_PCR_IOHSRC_Msk /*!< IO[7:4] Source for Port n */
  18007. #define OCTOSPIM_PCR_IOHSRC_0 (0x1UL << OCTOSPIM_PCR_IOHSRC_Pos) /*!< 0x02000000 */
  18008. #define OCTOSPIM_PCR_IOHSRC_1 (0x2UL << OCTOSPIM_PCR_IOHSRC_Pos) /*!< 0x04000000 */
  18009. /******************************************************************************/
  18010. /* */
  18011. /* Analog Comparators (COMP) */
  18012. /* */
  18013. /******************************************************************************/
  18014. /******************* Bit definition for COMP_SR register ********************/
  18015. #define COMP_SR_C1VAL_Pos (0U)
  18016. #define COMP_SR_C1VAL_Msk (0x1UL << COMP_SR_C1VAL_Pos) /*!< 0x00000001 */
  18017. #define COMP_SR_C1VAL COMP_SR_C1VAL_Msk
  18018. #define COMP_SR_C2VAL_Pos (1U)
  18019. #define COMP_SR_C2VAL_Msk (0x1UL << COMP_SR_C2VAL_Pos) /*!< 0x00000002 */
  18020. #define COMP_SR_C2VAL COMP_SR_C2VAL_Msk
  18021. #define COMP_SR_C1IF_Pos (16U)
  18022. #define COMP_SR_C1IF_Msk (0x1UL << COMP_SR_C1IF_Pos) /*!< 0x00010000 */
  18023. #define COMP_SR_C1IF COMP_SR_C1IF_Msk
  18024. #define COMP_SR_C2IF_Pos (17U)
  18025. #define COMP_SR_C2IF_Msk (0x1UL << COMP_SR_C2IF_Pos) /*!< 0x00020000 */
  18026. #define COMP_SR_C2IF COMP_SR_C2IF_Msk
  18027. /******************* Bit definition for COMP_ICFR register ********************/
  18028. #define COMP_ICFR_C1IF_Pos (16U)
  18029. #define COMP_ICFR_C1IF_Msk (0x1UL << COMP_ICFR_C1IF_Pos) /*!< 0x00010000 */
  18030. #define COMP_ICFR_C1IF COMP_ICFR_C1IF_Msk
  18031. #define COMP_ICFR_C2IF_Pos (17U)
  18032. #define COMP_ICFR_C2IF_Msk (0x1UL << COMP_ICFR_C2IF_Pos) /*!< 0x00020000 */
  18033. #define COMP_ICFR_C2IF COMP_ICFR_C2IF_Msk
  18034. /******************* Bit definition for COMP_OR register ********************/
  18035. #define COMP_OR_AFOPA6_Pos (0U)
  18036. #define COMP_OR_AFOPA6_Msk (0x1UL << COMP_OR_AFOPA6_Pos) /*!< 0x00000001 */
  18037. #define COMP_OR_AFOPA6 COMP_OR_AFOPA6_Msk
  18038. #define COMP_OR_AFOPA8_Pos (1U)
  18039. #define COMP_OR_AFOPA8_Msk (0x1UL << COMP_OR_AFOPA8_Pos) /*!< 0x00000002 */
  18040. #define COMP_OR_AFOPA8 COMP_OR_AFOPA8_Msk
  18041. #define COMP_OR_AFOPB12_Pos (2U)
  18042. #define COMP_OR_AFOPB12_Msk (0x1UL << COMP_OR_AFOPB12_Pos) /*!< 0x00000004 */
  18043. #define COMP_OR_AFOPB12 COMP_OR_AFOPB12_Msk
  18044. #define COMP_OR_AFOPE6_Pos (3U)
  18045. #define COMP_OR_AFOPE6_Msk (0x1UL << COMP_OR_AFOPE6_Pos) /*!< 0x00000008 */
  18046. #define COMP_OR_AFOPE6 COMP_OR_AFOPE6_Msk
  18047. #define COMP_OR_AFOPE15_Pos (4U)
  18048. #define COMP_OR_AFOPE15_Msk (0x1UL << COMP_OR_AFOPE15_Pos) /*!< 0x00000010 */
  18049. #define COMP_OR_AFOPE15 COMP_OR_AFOPE15_Msk
  18050. #define COMP_OR_AFOPG2_Pos (5U)
  18051. #define COMP_OR_AFOPG2_Msk (0x1UL << COMP_OR_AFOPG2_Pos) /*!< 0x00000020 */
  18052. #define COMP_OR_AFOPG2 COMP_OR_AFOPG2_Msk
  18053. #define COMP_OR_AFOPG3_Pos (6U)
  18054. #define COMP_OR_AFOPG3_Msk (0x1UL << COMP_OR_AFOPG3_Pos) /*!< 0x00000040 */
  18055. #define COMP_OR_AFOPG3 COMP_OR_AFOPG3_Msk
  18056. #define COMP_OR_AFOPG4_Pos (7U)
  18057. #define COMP_OR_AFOPG4_Msk (0x1UL << COMP_OR_AFOPG4_Pos) /*!< 0x00000080 */
  18058. #define COMP_OR_AFOPG4 COMP_OR_AFOPG4_Msk
  18059. #define COMP_OR_AFOPI1_Pos (8U)
  18060. #define COMP_OR_AFOPI1_Msk (0x1UL << COMP_OR_AFOPI1_Pos) /*!< 0x00000100 */
  18061. #define COMP_OR_AFOPI1 COMP_OR_AFOPI1_Msk
  18062. #define COMP_OR_AFOPI4_Pos (9U)
  18063. #define COMP_OR_AFOPI4_Msk (0x1UL << COMP_OR_AFOPI4_Pos) /*!< 0x00000200 */
  18064. #define COMP_OR_AFOPI4 COMP_OR_AFOPI4_Msk
  18065. #define COMP_OR_AFOPK2_Pos (10U)
  18066. #define COMP_OR_AFOPK2_Msk (0x1UL << COMP_OR_AFOPK2_Pos) /*!< 0x00000400 */
  18067. #define COMP_OR_AFOPK2 COMP_OR_AFOPK2_Msk
  18068. /*!< ****************** Bit definition for COMP_CFGRx register ********************/
  18069. #define COMP_CFGRx_EN_Pos (0U)
  18070. #define COMP_CFGRx_EN_Msk (0x1UL << COMP_CFGRx_EN_Pos) /*!< 0x00000001 */
  18071. #define COMP_CFGRx_EN COMP_CFGRx_EN_Msk /*!< COMPx enable bit */
  18072. #define COMP_CFGRx_BRGEN_Pos (1U)
  18073. #define COMP_CFGRx_BRGEN_Msk (0x1UL << COMP_CFGRx_BRGEN_Pos) /*!< 0x00000002 */
  18074. #define COMP_CFGRx_BRGEN COMP_CFGRx_BRGEN_Msk /*!< COMPx Scaler bridge enable */
  18075. #define COMP_CFGRx_SCALEN_Pos (2U)
  18076. #define COMP_CFGRx_SCALEN_Msk (0x1UL << COMP_CFGRx_SCALEN_Pos) /*!< 0x00000004 */
  18077. #define COMP_CFGRx_SCALEN COMP_CFGRx_SCALEN_Msk /*!< COMPx Voltage scaler enable bit */
  18078. #define COMP_CFGRx_POLARITY_Pos (3U)
  18079. #define COMP_CFGRx_POLARITY_Msk (0x1UL << COMP_CFGRx_POLARITY_Pos) /*!< 0x00000008 */
  18080. #define COMP_CFGRx_POLARITY COMP_CFGRx_POLARITY_Msk /*!< COMPx polarity selection bit */
  18081. #define COMP_CFGRx_WINMODE_Pos (4U)
  18082. #define COMP_CFGRx_WINMODE_Msk (0x1UL << COMP_CFGRx_WINMODE_Pos) /*!< 0x00000010 */
  18083. #define COMP_CFGRx_WINMODE COMP_CFGRx_WINMODE_Msk /*!< COMPx Windows mode selection bit */
  18084. #define COMP_CFGRx_ITEN_Pos (6U)
  18085. #define COMP_CFGRx_ITEN_Msk (0x1UL << COMP_CFGRx_ITEN_Pos) /*!< 0x00000040 */
  18086. #define COMP_CFGRx_ITEN COMP_CFGRx_ITEN_Msk /*!< COMPx interrupt enable */
  18087. #define COMP_CFGRx_HYST_Pos (8U)
  18088. #define COMP_CFGRx_HYST_Msk (0x3UL << COMP_CFGRx_HYST_Pos) /*!< 0x00000300 */
  18089. #define COMP_CFGRx_HYST COMP_CFGRx_HYST_Msk /*!< COMPx hysteresis selection bits */
  18090. #define COMP_CFGRx_HYST_0 (0x1UL << COMP_CFGRx_HYST_Pos) /*!< 0x00000100 */
  18091. #define COMP_CFGRx_HYST_1 (0x2UL << COMP_CFGRx_HYST_Pos) /*!< 0x00000200 */
  18092. #define COMP_CFGRx_PWRMODE_Pos (12U)
  18093. #define COMP_CFGRx_PWRMODE_Msk (0x3UL << COMP_CFGRx_PWRMODE_Pos) /*!< 0x00003000 */
  18094. #define COMP_CFGRx_PWRMODE COMP_CFGRx_PWRMODE_Msk /*!< COMPx Power Mode of the comparator */
  18095. #define COMP_CFGRx_PWRMODE_0 (0x1UL << COMP_CFGRx_PWRMODE_Pos) /*!< 0x00001000 */
  18096. #define COMP_CFGRx_PWRMODE_1 (0x2UL << COMP_CFGRx_PWRMODE_Pos) /*!< 0x00002000 */
  18097. #define COMP_CFGRx_INMSEL_Pos (16U)
  18098. #define COMP_CFGRx_INMSEL_Msk (0xFUL << COMP_CFGRx_INMSEL_Pos) /*!< 0x000F0000 */
  18099. #define COMP_CFGRx_INMSEL COMP_CFGRx_INMSEL_Msk /*!< COMPx input minus selection bit */
  18100. #define COMP_CFGRx_INMSEL_0 (0x1UL << COMP_CFGRx_INMSEL_Pos) /*!< 0x00010000 */
  18101. #define COMP_CFGRx_INMSEL_1 (0x2UL << COMP_CFGRx_INMSEL_Pos) /*!< 0x00020000 */
  18102. #define COMP_CFGRx_INMSEL_2 (0x4UL << COMP_CFGRx_INMSEL_Pos) /*!< 0x00040000 */
  18103. #define COMP_CFGRx_INMSEL_3 (0x8UL << COMP_CFGRx_INMSEL_Pos) /*!< 0x00080000 */
  18104. #define COMP_CFGRx_INPSEL_Pos (20U)
  18105. #define COMP_CFGRx_INPSEL_Msk (0x1UL << COMP_CFGRx_INPSEL_Pos) /*!< 0x00100000 */
  18106. #define COMP_CFGRx_INPSEL COMP_CFGRx_INPSEL_Msk /*!< COMPx input plus selection bit */
  18107. #define COMP_CFGRx_INP2SEL_Pos (22U)
  18108. #define COMP_CFGRx_INP2SEL_Msk (0x1UL << COMP_CFGRx_INP2SEL_Pos) /*!< 0x00400000 */
  18109. #define COMP_CFGRx_INP2SEL COMP_CFGRx_INP2SEL_Msk /*!< COMPx input plus 2 selection bit */
  18110. #define COMP_CFGRx_BLANKING_Pos (24U)
  18111. #define COMP_CFGRx_BLANKING_Msk (0xFUL << COMP_CFGRx_BLANKING_Pos) /*!< 0x0F000000 */
  18112. #define COMP_CFGRx_BLANKING COMP_CFGRx_BLANKING_Msk /*!< COMPx blanking source selection bits */
  18113. #define COMP_CFGRx_BLANKING_0 (0x1UL << COMP_CFGRx_BLANKING_Pos) /*!< 0x01000000 */
  18114. #define COMP_CFGRx_BLANKING_1 (0x2UL << COMP_CFGRx_BLANKING_Pos) /*!< 0x02000000 */
  18115. #define COMP_CFGRx_BLANKING_2 (0x4UL << COMP_CFGRx_BLANKING_Pos) /*!< 0x04000000 */
  18116. #define COMP_CFGRx_LOCK_Pos (31U)
  18117. #define COMP_CFGRx_LOCK_Msk (0x1UL << COMP_CFGRx_LOCK_Pos) /*!< 0x80000000 */
  18118. #define COMP_CFGRx_LOCK COMP_CFGRx_LOCK_Msk /*!< COMPx Lock Bit */
  18119. /******************************************************************************/
  18120. /* */
  18121. /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */
  18122. /* */
  18123. /******************************************************************************/
  18124. /****************** Bit definition for USART_CR1 register *******************/
  18125. #define USART_CR1_UE_Pos (0U)
  18126. #define USART_CR1_UE_Msk (0x1UL << USART_CR1_UE_Pos) /*!< 0x00000001 */
  18127. #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */
  18128. #define USART_CR1_UESM_Pos (1U)
  18129. #define USART_CR1_UESM_Msk (0x1UL << USART_CR1_UESM_Pos) /*!< 0x00000002 */
  18130. #define USART_CR1_UESM USART_CR1_UESM_Msk /*!< USART Enable in STOP Mode */
  18131. #define USART_CR1_RE_Pos (2U)
  18132. #define USART_CR1_RE_Msk (0x1UL << USART_CR1_RE_Pos) /*!< 0x00000004 */
  18133. #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */
  18134. #define USART_CR1_TE_Pos (3U)
  18135. #define USART_CR1_TE_Msk (0x1UL << USART_CR1_TE_Pos) /*!< 0x00000008 */
  18136. #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */
  18137. #define USART_CR1_IDLEIE_Pos (4U)
  18138. #define USART_CR1_IDLEIE_Msk (0x1UL << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */
  18139. #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */
  18140. #define USART_CR1_RXNEIE_RXFNEIE_Pos (5U)
  18141. #define USART_CR1_RXNEIE_RXFNEIE_Msk (0x1UL << USART_CR1_RXNEIE_RXFNEIE_Pos) /*!< 0x00000020 */
  18142. #define USART_CR1_RXNEIE_RXFNEIE USART_CR1_RXNEIE_RXFNEIE_Msk /*!< RXNE and RX FIFO Not Empty Interrupt Enable */
  18143. #define USART_CR1_TCIE_Pos (6U)
  18144. #define USART_CR1_TCIE_Msk (0x1UL << USART_CR1_TCIE_Pos) /*!< 0x00000040 */
  18145. #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */
  18146. #define USART_CR1_TXEIE_TXFNFIE_Pos (7U)
  18147. #define USART_CR1_TXEIE_TXFNFIE_Msk (0x1UL << USART_CR1_TXEIE_TXFNFIE_Pos) /*!< 0x00000080 */
  18148. #define USART_CR1_TXEIE_TXFNFIE USART_CR1_TXEIE_TXFNFIE_Msk /*!< TXE and TX FIFO Not Full Interrupt Enable */
  18149. #define USART_CR1_PEIE_Pos (8U)
  18150. #define USART_CR1_PEIE_Msk (0x1UL << USART_CR1_PEIE_Pos) /*!< 0x00000100 */
  18151. #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */
  18152. #define USART_CR1_PS_Pos (9U)
  18153. #define USART_CR1_PS_Msk (0x1UL << USART_CR1_PS_Pos) /*!< 0x00000200 */
  18154. #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */
  18155. #define USART_CR1_PCE_Pos (10U)
  18156. #define USART_CR1_PCE_Msk (0x1UL << USART_CR1_PCE_Pos) /*!< 0x00000400 */
  18157. #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */
  18158. #define USART_CR1_WAKE_Pos (11U)
  18159. #define USART_CR1_WAKE_Msk (0x1UL << USART_CR1_WAKE_Pos) /*!< 0x00000800 */
  18160. #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Receiver Wakeup method */
  18161. #define USART_CR1_M_Pos (12U)
  18162. #define USART_CR1_M_Msk (0x10001UL << USART_CR1_M_Pos) /*!< 0x10001000 */
  18163. #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */
  18164. #define USART_CR1_M0_Pos (12U)
  18165. #define USART_CR1_M0_Msk (0x1UL << USART_CR1_M0_Pos) /*!< 0x00001000 */
  18166. #define USART_CR1_M0 USART_CR1_M0_Msk /*!< Word length - Bit 0 */
  18167. #define USART_CR1_MME_Pos (13U)
  18168. #define USART_CR1_MME_Msk (0x1UL << USART_CR1_MME_Pos) /*!< 0x00002000 */
  18169. #define USART_CR1_MME USART_CR1_MME_Msk /*!< Mute Mode Enable */
  18170. #define USART_CR1_CMIE_Pos (14U)
  18171. #define USART_CR1_CMIE_Msk (0x1UL << USART_CR1_CMIE_Pos) /*!< 0x00004000 */
  18172. #define USART_CR1_CMIE USART_CR1_CMIE_Msk /*!< Character match interrupt enable */
  18173. #define USART_CR1_OVER8_Pos (15U)
  18174. #define USART_CR1_OVER8_Msk (0x1UL << USART_CR1_OVER8_Pos) /*!< 0x00008000 */
  18175. #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!< Oversampling by 8-bit or 16-bit mode */
  18176. #define USART_CR1_DEDT_Pos (16U)
  18177. #define USART_CR1_DEDT_Msk (0x1FUL << USART_CR1_DEDT_Pos) /*!< 0x001F0000 */
  18178. #define USART_CR1_DEDT USART_CR1_DEDT_Msk /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */
  18179. #define USART_CR1_DEDT_0 (0x01UL << USART_CR1_DEDT_Pos) /*!< 0x00010000 */
  18180. #define USART_CR1_DEDT_1 (0x02UL << USART_CR1_DEDT_Pos) /*!< 0x00020000 */
  18181. #define USART_CR1_DEDT_2 (0x04UL << USART_CR1_DEDT_Pos) /*!< 0x00040000 */
  18182. #define USART_CR1_DEDT_3 (0x08UL << USART_CR1_DEDT_Pos) /*!< 0x00080000 */
  18183. #define USART_CR1_DEDT_4 (0x10UL << USART_CR1_DEDT_Pos) /*!< 0x00100000 */
  18184. #define USART_CR1_DEAT_Pos (21U)
  18185. #define USART_CR1_DEAT_Msk (0x1FUL << USART_CR1_DEAT_Pos) /*!< 0x03E00000 */
  18186. #define USART_CR1_DEAT USART_CR1_DEAT_Msk /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */
  18187. #define USART_CR1_DEAT_0 (0x01UL << USART_CR1_DEAT_Pos) /*!< 0x00200000 */
  18188. #define USART_CR1_DEAT_1 (0x02UL << USART_CR1_DEAT_Pos) /*!< 0x00400000 */
  18189. #define USART_CR1_DEAT_2 (0x04UL << USART_CR1_DEAT_Pos) /*!< 0x00800000 */
  18190. #define USART_CR1_DEAT_3 (0x08UL << USART_CR1_DEAT_Pos) /*!< 0x01000000 */
  18191. #define USART_CR1_DEAT_4 (0x10UL << USART_CR1_DEAT_Pos) /*!< 0x02000000 */
  18192. #define USART_CR1_RTOIE_Pos (26U)
  18193. #define USART_CR1_RTOIE_Msk (0x1UL << USART_CR1_RTOIE_Pos) /*!< 0x04000000 */
  18194. #define USART_CR1_RTOIE USART_CR1_RTOIE_Msk /*!< Receive Time Out interrupt enable */
  18195. #define USART_CR1_EOBIE_Pos (27U)
  18196. #define USART_CR1_EOBIE_Msk (0x1UL << USART_CR1_EOBIE_Pos) /*!< 0x08000000 */
  18197. #define USART_CR1_EOBIE USART_CR1_EOBIE_Msk /*!< End of Block interrupt enable */
  18198. #define USART_CR1_M1_Pos (28U)
  18199. #define USART_CR1_M1_Msk (0x1UL << USART_CR1_M1_Pos) /*!< 0x10000000 */
  18200. #define USART_CR1_M1 USART_CR1_M1_Msk /*!< Word length - Bit 1 */
  18201. #define USART_CR1_FIFOEN_Pos (29U)
  18202. #define USART_CR1_FIFOEN_Msk (0x1UL << USART_CR1_FIFOEN_Pos) /*!< 0x20000000 */
  18203. #define USART_CR1_FIFOEN USART_CR1_FIFOEN_Msk /*!< FIFO mode enable */
  18204. #define USART_CR1_TXFEIE_Pos (30U)
  18205. #define USART_CR1_TXFEIE_Msk (0x1UL << USART_CR1_TXFEIE_Pos) /*!< 0x40000000 */
  18206. #define USART_CR1_TXFEIE USART_CR1_TXFEIE_Msk /*!< TXFIFO empty interrupt enable */
  18207. #define USART_CR1_RXFFIE_Pos (31U)
  18208. #define USART_CR1_RXFFIE_Msk (0x1UL << USART_CR1_RXFFIE_Pos) /*!< 0x80000000 */
  18209. #define USART_CR1_RXFFIE USART_CR1_RXFFIE_Msk /*!< RXFIFO Full interrupt enable */
  18210. /* Legacy define */
  18211. #define USART_CR1_RXNEIE USART_CR1_RXNEIE_RXFNEIE
  18212. #define USART_CR1_TXEIE USART_CR1_TXEIE_TXFNFIE
  18213. /****************** Bit definition for USART_CR2 register *******************/
  18214. #define USART_CR2_SLVEN_Pos (0U)
  18215. #define USART_CR2_SLVEN_Msk (0x1UL << USART_CR2_SLVEN_Pos) /*!< 0x00000001 */
  18216. #define USART_CR2_SLVEN USART_CR2_SLVEN_Msk /*!< Synchronous Slave mode Enable */
  18217. #define USART_CR2_DIS_NSS_Pos (3U)
  18218. #define USART_CR2_DIS_NSS_Msk (0x1UL << USART_CR2_DIS_NSS_Pos) /*!< 0x00000008 */
  18219. #define USART_CR2_DIS_NSS USART_CR2_DIS_NSS_Msk /*!< Negative Slave Select (NSS) pin management */
  18220. #define USART_CR2_ADDM7_Pos (4U)
  18221. #define USART_CR2_ADDM7_Msk (0x1UL << USART_CR2_ADDM7_Pos) /*!< 0x00000010 */
  18222. #define USART_CR2_ADDM7 USART_CR2_ADDM7_Msk /*!< 7-bit or 4-bit Address Detection */
  18223. #define USART_CR2_LBDL_Pos (5U)
  18224. #define USART_CR2_LBDL_Msk (0x1UL << USART_CR2_LBDL_Pos) /*!< 0x00000020 */
  18225. #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */
  18226. #define USART_CR2_LBDIE_Pos (6U)
  18227. #define USART_CR2_LBDIE_Msk (0x1UL << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */
  18228. #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */
  18229. #define USART_CR2_LBCL_Pos (8U)
  18230. #define USART_CR2_LBCL_Msk (0x1UL << USART_CR2_LBCL_Pos) /*!< 0x00000100 */
  18231. #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */
  18232. #define USART_CR2_CPHA_Pos (9U)
  18233. #define USART_CR2_CPHA_Msk (0x1UL << USART_CR2_CPHA_Pos) /*!< 0x00000200 */
  18234. #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */
  18235. #define USART_CR2_CPOL_Pos (10U)
  18236. #define USART_CR2_CPOL_Msk (0x1UL << USART_CR2_CPOL_Pos) /*!< 0x00000400 */
  18237. #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */
  18238. #define USART_CR2_CLKEN_Pos (11U)
  18239. #define USART_CR2_CLKEN_Msk (0x1UL << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */
  18240. #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */
  18241. #define USART_CR2_STOP_Pos (12U)
  18242. #define USART_CR2_STOP_Msk (0x3UL << USART_CR2_STOP_Pos) /*!< 0x00003000 */
  18243. #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */
  18244. #define USART_CR2_STOP_0 (0x1UL << USART_CR2_STOP_Pos) /*!< 0x00001000 */
  18245. #define USART_CR2_STOP_1 (0x2UL << USART_CR2_STOP_Pos) /*!< 0x00002000 */
  18246. #define USART_CR2_LINEN_Pos (14U)
  18247. #define USART_CR2_LINEN_Msk (0x1UL << USART_CR2_LINEN_Pos) /*!< 0x00004000 */
  18248. #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */
  18249. #define USART_CR2_SWAP_Pos (15U)
  18250. #define USART_CR2_SWAP_Msk (0x1UL << USART_CR2_SWAP_Pos) /*!< 0x00008000 */
  18251. #define USART_CR2_SWAP USART_CR2_SWAP_Msk /*!< SWAP TX/RX pins */
  18252. #define USART_CR2_RXINV_Pos (16U)
  18253. #define USART_CR2_RXINV_Msk (0x1UL << USART_CR2_RXINV_Pos) /*!< 0x00010000 */
  18254. #define USART_CR2_RXINV USART_CR2_RXINV_Msk /*!< RX pin active level inversion */
  18255. #define USART_CR2_TXINV_Pos (17U)
  18256. #define USART_CR2_TXINV_Msk (0x1UL << USART_CR2_TXINV_Pos) /*!< 0x00020000 */
  18257. #define USART_CR2_TXINV USART_CR2_TXINV_Msk /*!< TX pin active level inversion */
  18258. #define USART_CR2_DATAINV_Pos (18U)
  18259. #define USART_CR2_DATAINV_Msk (0x1UL << USART_CR2_DATAINV_Pos) /*!< 0x00040000 */
  18260. #define USART_CR2_DATAINV USART_CR2_DATAINV_Msk /*!< Binary data inversion */
  18261. #define USART_CR2_MSBFIRST_Pos (19U)
  18262. #define USART_CR2_MSBFIRST_Msk (0x1UL << USART_CR2_MSBFIRST_Pos) /*!< 0x00080000 */
  18263. #define USART_CR2_MSBFIRST USART_CR2_MSBFIRST_Msk /*!< Most Significant Bit First */
  18264. #define USART_CR2_ABREN_Pos (20U)
  18265. #define USART_CR2_ABREN_Msk (0x1UL << USART_CR2_ABREN_Pos) /*!< 0x00100000 */
  18266. #define USART_CR2_ABREN USART_CR2_ABREN_Msk /*!< Auto Baud-Rate Enable*/
  18267. #define USART_CR2_ABRMODE_Pos (21U)
  18268. #define USART_CR2_ABRMODE_Msk (0x3UL << USART_CR2_ABRMODE_Pos) /*!< 0x00600000 */
  18269. #define USART_CR2_ABRMODE USART_CR2_ABRMODE_Msk /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */
  18270. #define USART_CR2_ABRMODE_0 (0x1UL << USART_CR2_ABRMODE_Pos) /*!< 0x00200000 */
  18271. #define USART_CR2_ABRMODE_1 (0x2UL << USART_CR2_ABRMODE_Pos) /*!< 0x00400000 */
  18272. #define USART_CR2_RTOEN_Pos (23U)
  18273. #define USART_CR2_RTOEN_Msk (0x1UL << USART_CR2_RTOEN_Pos) /*!< 0x00800000 */
  18274. #define USART_CR2_RTOEN USART_CR2_RTOEN_Msk /*!< Receiver Time-Out enable */
  18275. #define USART_CR2_ADD_Pos (24U)
  18276. #define USART_CR2_ADD_Msk (0xFFUL << USART_CR2_ADD_Pos) /*!< 0xFF000000 */
  18277. #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */
  18278. /****************** Bit definition for USART_CR3 register *******************/
  18279. #define USART_CR3_EIE_Pos (0U)
  18280. #define USART_CR3_EIE_Msk (0x1UL << USART_CR3_EIE_Pos) /*!< 0x00000001 */
  18281. #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */
  18282. #define USART_CR3_IREN_Pos (1U)
  18283. #define USART_CR3_IREN_Msk (0x1UL << USART_CR3_IREN_Pos) /*!< 0x00000002 */
  18284. #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */
  18285. #define USART_CR3_IRLP_Pos (2U)
  18286. #define USART_CR3_IRLP_Msk (0x1UL << USART_CR3_IRLP_Pos) /*!< 0x00000004 */
  18287. #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */
  18288. #define USART_CR3_HDSEL_Pos (3U)
  18289. #define USART_CR3_HDSEL_Msk (0x1UL << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */
  18290. #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */
  18291. #define USART_CR3_NACK_Pos (4U)
  18292. #define USART_CR3_NACK_Msk (0x1UL << USART_CR3_NACK_Pos) /*!< 0x00000010 */
  18293. #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< SmartCard NACK enable */
  18294. #define USART_CR3_SCEN_Pos (5U)
  18295. #define USART_CR3_SCEN_Msk (0x1UL << USART_CR3_SCEN_Pos) /*!< 0x00000020 */
  18296. #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< SmartCard mode enable */
  18297. #define USART_CR3_DMAR_Pos (6U)
  18298. #define USART_CR3_DMAR_Msk (0x1UL << USART_CR3_DMAR_Pos) /*!< 0x00000040 */
  18299. #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */
  18300. #define USART_CR3_DMAT_Pos (7U)
  18301. #define USART_CR3_DMAT_Msk (0x1UL << USART_CR3_DMAT_Pos) /*!< 0x00000080 */
  18302. #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */
  18303. #define USART_CR3_RTSE_Pos (8U)
  18304. #define USART_CR3_RTSE_Msk (0x1UL << USART_CR3_RTSE_Pos) /*!< 0x00000100 */
  18305. #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */
  18306. #define USART_CR3_CTSE_Pos (9U)
  18307. #define USART_CR3_CTSE_Msk (0x1UL << USART_CR3_CTSE_Pos) /*!< 0x00000200 */
  18308. #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */
  18309. #define USART_CR3_CTSIE_Pos (10U)
  18310. #define USART_CR3_CTSIE_Msk (0x1UL << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */
  18311. #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */
  18312. #define USART_CR3_ONEBIT_Pos (11U)
  18313. #define USART_CR3_ONEBIT_Msk (0x1UL << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */
  18314. #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!< One sample bit method enable */
  18315. #define USART_CR3_OVRDIS_Pos (12U)
  18316. #define USART_CR3_OVRDIS_Msk (0x1UL << USART_CR3_OVRDIS_Pos) /*!< 0x00001000 */
  18317. #define USART_CR3_OVRDIS USART_CR3_OVRDIS_Msk /*!< Overrun Disable */
  18318. #define USART_CR3_DDRE_Pos (13U)
  18319. #define USART_CR3_DDRE_Msk (0x1UL << USART_CR3_DDRE_Pos) /*!< 0x00002000 */
  18320. #define USART_CR3_DDRE USART_CR3_DDRE_Msk /*!< DMA Disable on Reception Error */
  18321. #define USART_CR3_DEM_Pos (14U)
  18322. #define USART_CR3_DEM_Msk (0x1UL << USART_CR3_DEM_Pos) /*!< 0x00004000 */
  18323. #define USART_CR3_DEM USART_CR3_DEM_Msk /*!< Driver Enable Mode */
  18324. #define USART_CR3_DEP_Pos (15U)
  18325. #define USART_CR3_DEP_Msk (0x1UL << USART_CR3_DEP_Pos) /*!< 0x00008000 */
  18326. #define USART_CR3_DEP USART_CR3_DEP_Msk /*!< Driver Enable Polarity Selection */
  18327. #define USART_CR3_SCARCNT_Pos (17U)
  18328. #define USART_CR3_SCARCNT_Msk (0x7UL << USART_CR3_SCARCNT_Pos) /*!< 0x000E0000 */
  18329. #define USART_CR3_SCARCNT USART_CR3_SCARCNT_Msk /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */
  18330. #define USART_CR3_SCARCNT_0 (0x1UL << USART_CR3_SCARCNT_Pos) /*!< 0x00020000 */
  18331. #define USART_CR3_SCARCNT_1 (0x2UL << USART_CR3_SCARCNT_Pos) /*!< 0x00040000 */
  18332. #define USART_CR3_SCARCNT_2 (0x4UL << USART_CR3_SCARCNT_Pos) /*!< 0x00080000 */
  18333. #define USART_CR3_WUS_Pos (20U)
  18334. #define USART_CR3_WUS_Msk (0x3UL << USART_CR3_WUS_Pos) /*!< 0x00300000 */
  18335. #define USART_CR3_WUS USART_CR3_WUS_Msk /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */
  18336. #define USART_CR3_WUS_0 (0x1UL << USART_CR3_WUS_Pos) /*!< 0x00100000 */
  18337. #define USART_CR3_WUS_1 (0x2UL << USART_CR3_WUS_Pos) /*!< 0x00200000 */
  18338. #define USART_CR3_WUFIE_Pos (22U)
  18339. #define USART_CR3_WUFIE_Msk (0x1UL << USART_CR3_WUFIE_Pos) /*!< 0x00400000 */
  18340. #define USART_CR3_WUFIE USART_CR3_WUFIE_Msk /*!< Wake Up Interrupt Enable */
  18341. #define USART_CR3_TXFTIE_Pos (23U)
  18342. #define USART_CR3_TXFTIE_Msk (0x1UL << USART_CR3_TXFTIE_Pos) /*!< 0x00800000 */
  18343. #define USART_CR3_TXFTIE USART_CR3_TXFTIE_Msk /*!< TXFIFO threshold interrupt enable */
  18344. #define USART_CR3_TCBGTIE_Pos (24U)
  18345. #define USART_CR3_TCBGTIE_Msk (0x1UL << USART_CR3_TCBGTIE_Pos) /*!< 0x01000000 */
  18346. #define USART_CR3_TCBGTIE USART_CR3_TCBGTIE_Msk /*!< Transmission Complete before guard time, interrupt enable */
  18347. #define USART_CR3_RXFTCFG_Pos (25U)
  18348. #define USART_CR3_RXFTCFG_Msk (0x7UL << USART_CR3_RXFTCFG_Pos) /*!< 0x0E000000 */
  18349. #define USART_CR3_RXFTCFG USART_CR3_RXFTCFG_Msk /*!< RXFTCFG [2:0]Receive FIFO threshold configuration */
  18350. #define USART_CR3_RXFTCFG_0 (0x1UL << USART_CR3_RXFTCFG_Pos) /*!< 0x02000000 */
  18351. #define USART_CR3_RXFTCFG_1 (0x2UL << USART_CR3_RXFTCFG_Pos) /*!< 0x04000000 */
  18352. #define USART_CR3_RXFTCFG_2 (0x4UL << USART_CR3_RXFTCFG_Pos) /*!< 0x08000000 */
  18353. #define USART_CR3_RXFTIE_Pos (28U)
  18354. #define USART_CR3_RXFTIE_Msk (0x1UL << USART_CR3_RXFTIE_Pos) /*!< 0x10000000 */
  18355. #define USART_CR3_RXFTIE USART_CR3_RXFTIE_Msk /*!< RXFIFO threshold interrupt enable */
  18356. #define USART_CR3_TXFTCFG_Pos (29U)
  18357. #define USART_CR3_TXFTCFG_Msk (0x7UL << USART_CR3_TXFTCFG_Pos) /*!< 0xE0000000 */
  18358. #define USART_CR3_TXFTCFG USART_CR3_TXFTCFG_Msk /*!< TXFIFO [2:0] threshold configuration */
  18359. #define USART_CR3_TXFTCFG_0 (0x1UL << USART_CR3_TXFTCFG_Pos) /*!< 0x20000000 */
  18360. #define USART_CR3_TXFTCFG_1 (0x2UL << USART_CR3_TXFTCFG_Pos) /*!< 0x40000000 */
  18361. #define USART_CR3_TXFTCFG_2 (0x4UL << USART_CR3_TXFTCFG_Pos) /*!< 0x80000000 */
  18362. /****************** Bit definition for USART_BRR register *******************/
  18363. #define USART_BRR_DIV_FRACTION_Pos (0U)
  18364. #define USART_BRR_DIV_FRACTION_Msk (0xFUL << USART_BRR_DIV_FRACTION_Pos) /*!< 0x0000000F */
  18365. #define USART_BRR_DIV_FRACTION USART_BRR_DIV_FRACTION_Msk /*!< Fraction of USARTDIV */
  18366. #define USART_BRR_DIV_MANTISSA_Pos (4U)
  18367. #define USART_BRR_DIV_MANTISSA_Msk (0xFFFUL << USART_BRR_DIV_MANTISSA_Pos) /*!< 0x0000FFF0 */
  18368. #define USART_BRR_DIV_MANTISSA USART_BRR_DIV_MANTISSA_Msk /*!< Mantissa of USARTDIV */
  18369. /****************** Bit definition for USART_GTPR register ******************/
  18370. #define USART_GTPR_PSC_Pos (0U)
  18371. #define USART_GTPR_PSC_Msk (0xFFUL << USART_GTPR_PSC_Pos) /*!< 0x000000FF */
  18372. #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */
  18373. #define USART_GTPR_GT_Pos (8U)
  18374. #define USART_GTPR_GT_Msk (0xFFUL << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */
  18375. #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< GT[7:0] bits (Guard time value) */
  18376. /******************* Bit definition for USART_RTOR register *****************/
  18377. #define USART_RTOR_RTO_Pos (0U)
  18378. #define USART_RTOR_RTO_Msk (0xFFFFFFUL << USART_RTOR_RTO_Pos) /*!< 0x00FFFFFF */
  18379. #define USART_RTOR_RTO USART_RTOR_RTO_Msk /*!< Receiver Time Out Value */
  18380. #define USART_RTOR_BLEN_Pos (24U)
  18381. #define USART_RTOR_BLEN_Msk (0xFFUL << USART_RTOR_BLEN_Pos) /*!< 0xFF000000 */
  18382. #define USART_RTOR_BLEN USART_RTOR_BLEN_Msk /*!< Block Length */
  18383. /******************* Bit definition for USART_RQR register ******************/
  18384. #define USART_RQR_ABRRQ_Pos (0U)
  18385. #define USART_RQR_ABRRQ_Msk (0x1UL << USART_RQR_ABRRQ_Pos) /*!< 0x00000001 */
  18386. #define USART_RQR_ABRRQ USART_RQR_ABRRQ_Msk /*!< Auto-Baud Rate Request */
  18387. #define USART_RQR_SBKRQ_Pos (1U)
  18388. #define USART_RQR_SBKRQ_Msk (0x1UL << USART_RQR_SBKRQ_Pos) /*!< 0x00000002 */
  18389. #define USART_RQR_SBKRQ USART_RQR_SBKRQ_Msk /*!< Send Break Request */
  18390. #define USART_RQR_MMRQ_Pos (2U)
  18391. #define USART_RQR_MMRQ_Msk (0x1UL << USART_RQR_MMRQ_Pos) /*!< 0x00000004 */
  18392. #define USART_RQR_MMRQ USART_RQR_MMRQ_Msk /*!< Mute Mode Request */
  18393. #define USART_RQR_RXFRQ_Pos (3U)
  18394. #define USART_RQR_RXFRQ_Msk (0x1UL << USART_RQR_RXFRQ_Pos) /*!< 0x00000008 */
  18395. #define USART_RQR_RXFRQ USART_RQR_RXFRQ_Msk /*!< Receive Data flush Request */
  18396. #define USART_RQR_TXFRQ_Pos (4U)
  18397. #define USART_RQR_TXFRQ_Msk (0x1UL << USART_RQR_TXFRQ_Pos) /*!< 0x00000010 */
  18398. #define USART_RQR_TXFRQ USART_RQR_TXFRQ_Msk /*!< Transmit data flush Request */
  18399. /******************* Bit definition for USART_ISR register ******************/
  18400. #define USART_ISR_PE_Pos (0U)
  18401. #define USART_ISR_PE_Msk (0x1UL << USART_ISR_PE_Pos) /*!< 0x00000001 */
  18402. #define USART_ISR_PE USART_ISR_PE_Msk /*!< Parity Error */
  18403. #define USART_ISR_FE_Pos (1U)
  18404. #define USART_ISR_FE_Msk (0x1UL << USART_ISR_FE_Pos) /*!< 0x00000002 */
  18405. #define USART_ISR_FE USART_ISR_FE_Msk /*!< Framing Error */
  18406. #define USART_ISR_NE_Pos (2U)
  18407. #define USART_ISR_NE_Msk (0x1UL << USART_ISR_NE_Pos) /*!< 0x00000004 */
  18408. #define USART_ISR_NE USART_ISR_NE_Msk /*!< Noise detected Flag */
  18409. #define USART_ISR_ORE_Pos (3U)
  18410. #define USART_ISR_ORE_Msk (0x1UL << USART_ISR_ORE_Pos) /*!< 0x00000008 */
  18411. #define USART_ISR_ORE USART_ISR_ORE_Msk /*!< OverRun Error */
  18412. #define USART_ISR_IDLE_Pos (4U)
  18413. #define USART_ISR_IDLE_Msk (0x1UL << USART_ISR_IDLE_Pos) /*!< 0x00000010 */
  18414. #define USART_ISR_IDLE USART_ISR_IDLE_Msk /*!< IDLE line detected */
  18415. #define USART_ISR_RXNE_RXFNE_Pos (5U)
  18416. #define USART_ISR_RXNE_RXFNE_Msk (0x1UL << USART_ISR_RXNE_RXFNE_Pos) /*!< 0x00000020 */
  18417. #define USART_ISR_RXNE_RXFNE USART_ISR_RXNE_RXFNE_Msk /*!< Read Data Register or RX FIFO Not Empty */
  18418. #define USART_ISR_TC_Pos (6U)
  18419. #define USART_ISR_TC_Msk (0x1UL << USART_ISR_TC_Pos) /*!< 0x00000040 */
  18420. #define USART_ISR_TC USART_ISR_TC_Msk /*!< Transmission Complete */
  18421. #define USART_ISR_TXE_TXFNF_Pos (7U)
  18422. #define USART_ISR_TXE_TXFNF_Msk (0x1UL << USART_ISR_TXE_TXFNF_Pos) /*!< 0x00000080 */
  18423. #define USART_ISR_TXE_TXFNF USART_ISR_TXE_TXFNF_Msk /*!< Transmit Data Register Empty or TX FIFO Not Full Flag */
  18424. #define USART_ISR_LBDF_Pos (8U)
  18425. #define USART_ISR_LBDF_Msk (0x1UL << USART_ISR_LBDF_Pos) /*!< 0x00000100 */
  18426. #define USART_ISR_LBDF USART_ISR_LBDF_Msk /*!< LIN Break Detection Flag */
  18427. #define USART_ISR_CTSIF_Pos (9U)
  18428. #define USART_ISR_CTSIF_Msk (0x1UL << USART_ISR_CTSIF_Pos) /*!< 0x00000200 */
  18429. #define USART_ISR_CTSIF USART_ISR_CTSIF_Msk /*!< CTS interrupt flag */
  18430. #define USART_ISR_CTS_Pos (10U)
  18431. #define USART_ISR_CTS_Msk (0x1UL << USART_ISR_CTS_Pos) /*!< 0x00000400 */
  18432. #define USART_ISR_CTS USART_ISR_CTS_Msk /*!< CTS flag */
  18433. #define USART_ISR_RTOF_Pos (11U)
  18434. #define USART_ISR_RTOF_Msk (0x1UL << USART_ISR_RTOF_Pos) /*!< 0x00000800 */
  18435. #define USART_ISR_RTOF USART_ISR_RTOF_Msk /*!< Receiver Time Out */
  18436. #define USART_ISR_EOBF_Pos (12U)
  18437. #define USART_ISR_EOBF_Msk (0x1UL << USART_ISR_EOBF_Pos) /*!< 0x00001000 */
  18438. #define USART_ISR_EOBF USART_ISR_EOBF_Msk /*!< End Of Block Flag */
  18439. #define USART_ISR_UDR_Pos (13U)
  18440. #define USART_ISR_UDR_Msk (0x1UL << USART_ISR_UDR_Pos) /*!< 0x00002000 */
  18441. #define USART_ISR_UDR USART_ISR_UDR_Msk /*!< SPI slave underrun error flag */
  18442. #define USART_ISR_ABRE_Pos (14U)
  18443. #define USART_ISR_ABRE_Msk (0x1UL << USART_ISR_ABRE_Pos) /*!< 0x00004000 */
  18444. #define USART_ISR_ABRE USART_ISR_ABRE_Msk /*!< Auto-Baud Rate Error */
  18445. #define USART_ISR_ABRF_Pos (15U)
  18446. #define USART_ISR_ABRF_Msk (0x1UL << USART_ISR_ABRF_Pos) /*!< 0x00008000 */
  18447. #define USART_ISR_ABRF USART_ISR_ABRF_Msk /*!< Auto-Baud Rate Flag */
  18448. #define USART_ISR_BUSY_Pos (16U)
  18449. #define USART_ISR_BUSY_Msk (0x1UL << USART_ISR_BUSY_Pos) /*!< 0x00010000 */
  18450. #define USART_ISR_BUSY USART_ISR_BUSY_Msk /*!< Busy Flag */
  18451. #define USART_ISR_CMF_Pos (17U)
  18452. #define USART_ISR_CMF_Msk (0x1UL << USART_ISR_CMF_Pos) /*!< 0x00020000 */
  18453. #define USART_ISR_CMF USART_ISR_CMF_Msk /*!< Character Match Flag */
  18454. #define USART_ISR_SBKF_Pos (18U)
  18455. #define USART_ISR_SBKF_Msk (0x1UL << USART_ISR_SBKF_Pos) /*!< 0x00040000 */
  18456. #define USART_ISR_SBKF USART_ISR_SBKF_Msk /*!< Send Break Flag */
  18457. #define USART_ISR_RWU_Pos (19U)
  18458. #define USART_ISR_RWU_Msk (0x1UL << USART_ISR_RWU_Pos) /*!< 0x00080000 */
  18459. #define USART_ISR_RWU USART_ISR_RWU_Msk /*!< Receive Wake Up from mute mode Flag */
  18460. #define USART_ISR_WUF_Pos (20U)
  18461. #define USART_ISR_WUF_Msk (0x1UL << USART_ISR_WUF_Pos) /*!< 0x00100000 */
  18462. #define USART_ISR_WUF USART_ISR_WUF_Msk /*!< Wake Up from stop mode Flag */
  18463. #define USART_ISR_TEACK_Pos (21U)
  18464. #define USART_ISR_TEACK_Msk (0x1UL << USART_ISR_TEACK_Pos) /*!< 0x00200000 */
  18465. #define USART_ISR_TEACK USART_ISR_TEACK_Msk /*!< Transmit Enable Acknowledge Flag */
  18466. #define USART_ISR_REACK_Pos (22U)
  18467. #define USART_ISR_REACK_Msk (0x1UL << USART_ISR_REACK_Pos) /*!< 0x00400000 */
  18468. #define USART_ISR_REACK USART_ISR_REACK_Msk /*!< Receive Enable Acknowledge Flag */
  18469. #define USART_ISR_TXFE_Pos (23U)
  18470. #define USART_ISR_TXFE_Msk (0x1UL << USART_ISR_TXFE_Pos) /*!< 0x00800000 */
  18471. #define USART_ISR_TXFE USART_ISR_TXFE_Msk /*!< TXFIFO Empty */
  18472. #define USART_ISR_RXFF_Pos (24U)
  18473. #define USART_ISR_RXFF_Msk (0x1UL << USART_ISR_RXFF_Pos) /*!< 0x01000000 */
  18474. #define USART_ISR_RXFF USART_ISR_RXFF_Msk /*!< RXFIFO Full Flag */
  18475. #define USART_ISR_TCBGT_Pos (25U)
  18476. #define USART_ISR_TCBGT_Msk (0x1UL << USART_ISR_TCBGT_Pos) /*!< 0x02000000 */
  18477. #define USART_ISR_TCBGT USART_ISR_TCBGT_Msk /*!< Transmission complete before guard time Flag */
  18478. #define USART_ISR_RXFT_Pos (26U)
  18479. #define USART_ISR_RXFT_Msk (0x1UL << USART_ISR_RXFT_Pos) /*!< 0x04000000 */
  18480. #define USART_ISR_RXFT USART_ISR_RXFT_Msk /*!< RXFIFO threshold Flag */
  18481. #define USART_ISR_TXFT_Pos (27U)
  18482. #define USART_ISR_TXFT_Msk (0x1UL << USART_ISR_TXFT_Pos) /*!< 0x08000000 */
  18483. #define USART_ISR_TXFT USART_ISR_TXFT_Msk /*!< TXFIFO threshold Flag */
  18484. /******************* Bit definition for USART_ICR register ******************/
  18485. #define USART_ICR_PECF_Pos (0U)
  18486. #define USART_ICR_PECF_Msk (0x1UL << USART_ICR_PECF_Pos) /*!< 0x00000001 */
  18487. #define USART_ICR_PECF USART_ICR_PECF_Msk /*!< Parity Error Clear Flag */
  18488. #define USART_ICR_FECF_Pos (1U)
  18489. #define USART_ICR_FECF_Msk (0x1UL << USART_ICR_FECF_Pos) /*!< 0x00000002 */
  18490. #define USART_ICR_FECF USART_ICR_FECF_Msk /*!< Framing Error Clear Flag */
  18491. #define USART_ICR_NECF_Pos (2U)
  18492. #define USART_ICR_NECF_Msk (0x1UL << USART_ICR_NECF_Pos) /*!< 0x00000004 */
  18493. #define USART_ICR_NECF USART_ICR_NECF_Msk /*!< Noise detected Clear Flag */
  18494. #define USART_ICR_ORECF_Pos (3U)
  18495. #define USART_ICR_ORECF_Msk (0x1UL << USART_ICR_ORECF_Pos) /*!< 0x00000008 */
  18496. #define USART_ICR_ORECF USART_ICR_ORECF_Msk /*!< OverRun Error Clear Flag */
  18497. #define USART_ICR_IDLECF_Pos (4U)
  18498. #define USART_ICR_IDLECF_Msk (0x1UL << USART_ICR_IDLECF_Pos) /*!< 0x00000010 */
  18499. #define USART_ICR_IDLECF USART_ICR_IDLECF_Msk /*!< IDLE line detected Clear Flag */
  18500. #define USART_ICR_TXFECF_Pos (5U)
  18501. #define USART_ICR_TXFECF_Msk (0x1UL << USART_ICR_TXFECF_Pos) /*!< 0x00000020 */
  18502. #define USART_ICR_TXFECF USART_ICR_TXFECF_Msk /*!< TXFIFO empty clear flag */
  18503. #define USART_ICR_TCCF_Pos (6U)
  18504. #define USART_ICR_TCCF_Msk (0x1UL << USART_ICR_TCCF_Pos) /*!< 0x00000040 */
  18505. #define USART_ICR_TCCF USART_ICR_TCCF_Msk /*!< Transmission Complete Clear Flag */
  18506. #define USART_ICR_TCBGTCF_Pos (7U)
  18507. #define USART_ICR_TCBGTCF_Msk (0x1UL << USART_ICR_TCBGTCF_Pos) /*!< 0x00000080 */
  18508. #define USART_ICR_TCBGTCF USART_ICR_TCBGTCF_Msk /*!< Transmission complete before guard time Clear Flag */
  18509. #define USART_ICR_LBDCF_Pos (8U)
  18510. #define USART_ICR_LBDCF_Msk (0x1UL << USART_ICR_LBDCF_Pos) /*!< 0x00000100 */
  18511. #define USART_ICR_LBDCF USART_ICR_LBDCF_Msk /*!< LIN Break Detection Clear Flag */
  18512. #define USART_ICR_CTSCF_Pos (9U)
  18513. #define USART_ICR_CTSCF_Msk (0x1UL << USART_ICR_CTSCF_Pos) /*!< 0x00000200 */
  18514. #define USART_ICR_CTSCF USART_ICR_CTSCF_Msk /*!< CTS Interrupt Clear Flag */
  18515. #define USART_ICR_RTOCF_Pos (11U)
  18516. #define USART_ICR_RTOCF_Msk (0x1UL << USART_ICR_RTOCF_Pos) /*!< 0x00000800 */
  18517. #define USART_ICR_RTOCF USART_ICR_RTOCF_Msk /*!< Receiver Time Out Clear Flag */
  18518. #define USART_ICR_EOBCF_Pos (12U)
  18519. #define USART_ICR_EOBCF_Msk (0x1UL << USART_ICR_EOBCF_Pos) /*!< 0x00001000 */
  18520. #define USART_ICR_EOBCF USART_ICR_EOBCF_Msk /*!< End Of Block Clear Flag */
  18521. #define USART_ICR_UDRCF_Pos (13U)
  18522. #define USART_ICR_UDRCF_Msk (0x1UL << USART_ICR_UDRCF_Pos) /*!< 0x00002000 */
  18523. #define USART_ICR_UDRCF USART_ICR_UDRCF_Msk /*!< SPI slave underrun clear flag */
  18524. #define USART_ICR_CMCF_Pos (17U)
  18525. #define USART_ICR_CMCF_Msk (0x1UL << USART_ICR_CMCF_Pos) /*!< 0x00020000 */
  18526. #define USART_ICR_CMCF USART_ICR_CMCF_Msk /*!< Character Match Clear Flag */
  18527. #define USART_ICR_WUCF_Pos (20U)
  18528. #define USART_ICR_WUCF_Msk (0x1UL << USART_ICR_WUCF_Pos) /*!< 0x00100000 */
  18529. #define USART_ICR_WUCF USART_ICR_WUCF_Msk /*!< Wake Up from stop mode Clear Flag */
  18530. /******************* Bit definition for USART_RDR register ******************/
  18531. #define USART_RDR_RDR_Pos (0U)
  18532. #define USART_RDR_RDR_Msk (0x1FFUL << USART_RDR_RDR_Pos) /*!< 0x000001FF */
  18533. #define USART_RDR_RDR USART_RDR_RDR_Msk /*!< RDR[8:0] bits (Receive Data value) */
  18534. /******************* Bit definition for USART_TDR register ******************/
  18535. #define USART_TDR_TDR_Pos (0U)
  18536. #define USART_TDR_TDR_Msk (0x1FFUL << USART_TDR_TDR_Pos) /*!< 0x000001FF */
  18537. #define USART_TDR_TDR USART_TDR_TDR_Msk /*!< TDR[8:0] bits (Transmit Data value) */
  18538. /******************* Bit definition for USART_PRESC register ******************/
  18539. #define USART_PRESC_PRESCALER_Pos (0U)
  18540. #define USART_PRESC_PRESCALER_Msk (0xFUL << USART_PRESC_PRESCALER_Pos) /*!< 0x0000000F */
  18541. #define USART_PRESC_PRESCALER USART_PRESC_PRESCALER_Msk /*!< PRESCALER[3:0] bits (Clock prescaler) */
  18542. #define USART_PRESC_PRESCALER_0 (0x1UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000001 */
  18543. #define USART_PRESC_PRESCALER_1 (0x2UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000002 */
  18544. #define USART_PRESC_PRESCALER_2 (0x4UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000004 */
  18545. #define USART_PRESC_PRESCALER_3 (0x8UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000008 */
  18546. /******************************************************************************/
  18547. /* */
  18548. /* Single Wire Protocol Master Interface (SWPMI) */
  18549. /* */
  18550. /******************************************************************************/
  18551. /******************* Bit definition for SWPMI_CR register ********************/
  18552. #define SWPMI_CR_RXDMA_Pos (0U)
  18553. #define SWPMI_CR_RXDMA_Msk (0x1UL << SWPMI_CR_RXDMA_Pos) /*!< 0x00000001 */
  18554. #define SWPMI_CR_RXDMA SWPMI_CR_RXDMA_Msk /*!<Reception DMA enable */
  18555. #define SWPMI_CR_TXDMA_Pos (1U)
  18556. #define SWPMI_CR_TXDMA_Msk (0x1UL << SWPMI_CR_TXDMA_Pos) /*!< 0x00000002 */
  18557. #define SWPMI_CR_TXDMA SWPMI_CR_TXDMA_Msk /*!<Transmission DMA enable */
  18558. #define SWPMI_CR_RXMODE_Pos (2U)
  18559. #define SWPMI_CR_RXMODE_Msk (0x1UL << SWPMI_CR_RXMODE_Pos) /*!< 0x00000004 */
  18560. #define SWPMI_CR_RXMODE SWPMI_CR_RXMODE_Msk /*!<Reception buffering mode */
  18561. #define SWPMI_CR_TXMODE_Pos (3U)
  18562. #define SWPMI_CR_TXMODE_Msk (0x1UL << SWPMI_CR_TXMODE_Pos) /*!< 0x00000008 */
  18563. #define SWPMI_CR_TXMODE SWPMI_CR_TXMODE_Msk /*!<Transmission buffering mode */
  18564. #define SWPMI_CR_LPBK_Pos (4U)
  18565. #define SWPMI_CR_LPBK_Msk (0x1UL << SWPMI_CR_LPBK_Pos) /*!< 0x00000010 */
  18566. #define SWPMI_CR_LPBK SWPMI_CR_LPBK_Msk /*!<Loopback mode enable */
  18567. #define SWPMI_CR_SWPACT_Pos (5U)
  18568. #define SWPMI_CR_SWPACT_Msk (0x1UL << SWPMI_CR_SWPACT_Pos) /*!< 0x00000020 */
  18569. #define SWPMI_CR_SWPACT SWPMI_CR_SWPACT_Msk /*!<Single wire protocol master interface activate */
  18570. #define SWPMI_CR_DEACT_Pos (10U)
  18571. #define SWPMI_CR_DEACT_Msk (0x1UL << SWPMI_CR_DEACT_Pos) /*!< 0x00000400 */
  18572. #define SWPMI_CR_DEACT SWPMI_CR_DEACT_Msk /*!<Single wire protocol master interface deactivate */
  18573. #define SWPMI_CR_SWPEN_Pos (11U)
  18574. #define SWPMI_CR_SWPEN_Msk (0x1UL << SWPMI_CR_SWPEN_Pos) /*!< 0x00000800 */
  18575. #define SWPMI_CR_SWPEN SWPMI_CR_SWPEN_Msk /*!<Single wire protocol master transceiver enable */
  18576. /******************* Bit definition for SWPMI_BRR register ********************/
  18577. #define SWPMI_BRR_BR_Pos (0U)
  18578. #define SWPMI_BRR_BR_Msk (0xFFUL << SWPMI_BRR_BR_Pos) /*!< 0x000000FF */
  18579. #define SWPMI_BRR_BR SWPMI_BRR_BR_Msk /*!<BR[7:0] bits (Bitrate prescaler) */
  18580. /******************* Bit definition for SWPMI_ISR register ********************/
  18581. #define SWPMI_ISR_RXBFF_Pos (0U)
  18582. #define SWPMI_ISR_RXBFF_Msk (0x1UL << SWPMI_ISR_RXBFF_Pos) /*!< 0x00000001 */
  18583. #define SWPMI_ISR_RXBFF SWPMI_ISR_RXBFF_Msk /*!<Receive buffer full flag */
  18584. #define SWPMI_ISR_TXBEF_Pos (1U)
  18585. #define SWPMI_ISR_TXBEF_Msk (0x1UL << SWPMI_ISR_TXBEF_Pos) /*!< 0x00000002 */
  18586. #define SWPMI_ISR_TXBEF SWPMI_ISR_TXBEF_Msk /*!<Transmit buffer empty flag */
  18587. #define SWPMI_ISR_RXBERF_Pos (2U)
  18588. #define SWPMI_ISR_RXBERF_Msk (0x1UL << SWPMI_ISR_RXBERF_Pos) /*!< 0x00000004 */
  18589. #define SWPMI_ISR_RXBERF SWPMI_ISR_RXBERF_Msk /*!<Receive CRC error flag */
  18590. #define SWPMI_ISR_RXOVRF_Pos (3U)
  18591. #define SWPMI_ISR_RXOVRF_Msk (0x1UL << SWPMI_ISR_RXOVRF_Pos) /*!< 0x00000008 */
  18592. #define SWPMI_ISR_RXOVRF SWPMI_ISR_RXOVRF_Msk /*!<Receive overrun error flag */
  18593. #define SWPMI_ISR_TXUNRF_Pos (4U)
  18594. #define SWPMI_ISR_TXUNRF_Msk (0x1UL << SWPMI_ISR_TXUNRF_Pos) /*!< 0x00000010 */
  18595. #define SWPMI_ISR_TXUNRF SWPMI_ISR_TXUNRF_Msk /*!<Transmit underrun error flag */
  18596. #define SWPMI_ISR_RXNE_Pos (5U)
  18597. #define SWPMI_ISR_RXNE_Msk (0x1UL << SWPMI_ISR_RXNE_Pos) /*!< 0x00000020 */
  18598. #define SWPMI_ISR_RXNE SWPMI_ISR_RXNE_Msk /*!<Receive data register not empty */
  18599. #define SWPMI_ISR_TXE_Pos (6U)
  18600. #define SWPMI_ISR_TXE_Msk (0x1UL << SWPMI_ISR_TXE_Pos) /*!< 0x00000040 */
  18601. #define SWPMI_ISR_TXE SWPMI_ISR_TXE_Msk /*!<Transmit data register empty */
  18602. #define SWPMI_ISR_TCF_Pos (7U)
  18603. #define SWPMI_ISR_TCF_Msk (0x1UL << SWPMI_ISR_TCF_Pos) /*!< 0x00000080 */
  18604. #define SWPMI_ISR_TCF SWPMI_ISR_TCF_Msk /*!<Transfer complete flag */
  18605. #define SWPMI_ISR_SRF_Pos (8U)
  18606. #define SWPMI_ISR_SRF_Msk (0x1UL << SWPMI_ISR_SRF_Pos) /*!< 0x00000100 */
  18607. #define SWPMI_ISR_SRF SWPMI_ISR_SRF_Msk /*!<Slave resume flag */
  18608. #define SWPMI_ISR_SUSP_Pos (9U)
  18609. #define SWPMI_ISR_SUSP_Msk (0x1UL << SWPMI_ISR_SUSP_Pos) /*!< 0x00000200 */
  18610. #define SWPMI_ISR_SUSP SWPMI_ISR_SUSP_Msk /*!<SUSPEND flag */
  18611. #define SWPMI_ISR_DEACTF_Pos (10U)
  18612. #define SWPMI_ISR_DEACTF_Msk (0x1UL << SWPMI_ISR_DEACTF_Pos) /*!< 0x00000400 */
  18613. #define SWPMI_ISR_DEACTF SWPMI_ISR_DEACTF_Msk /*!<DEACTIVATED flag */
  18614. #define SWPMI_ISR_RDYF_Pos (11U)
  18615. #define SWPMI_ISR_RDYF_Msk (0x1UL << SWPMI_ISR_RDYF_Pos) /*!< 0x00000800 */
  18616. #define SWPMI_ISR_RDYF SWPMI_ISR_RDYF_Msk /*!<Transceiver ready flag */
  18617. /******************* Bit definition for SWPMI_ICR register ********************/
  18618. #define SWPMI_ICR_CRXBFF_Pos (0U)
  18619. #define SWPMI_ICR_CRXBFF_Msk (0x1UL << SWPMI_ICR_CRXBFF_Pos) /*!< 0x00000001 */
  18620. #define SWPMI_ICR_CRXBFF SWPMI_ICR_CRXBFF_Msk /*!<Clear receive buffer full flag */
  18621. #define SWPMI_ICR_CTXBEF_Pos (1U)
  18622. #define SWPMI_ICR_CTXBEF_Msk (0x1UL << SWPMI_ICR_CTXBEF_Pos) /*!< 0x00000002 */
  18623. #define SWPMI_ICR_CTXBEF SWPMI_ICR_CTXBEF_Msk /*!<Clear transmit buffer empty flag */
  18624. #define SWPMI_ICR_CRXBERF_Pos (2U)
  18625. #define SWPMI_ICR_CRXBERF_Msk (0x1UL << SWPMI_ICR_CRXBERF_Pos) /*!< 0x00000004 */
  18626. #define SWPMI_ICR_CRXBERF SWPMI_ICR_CRXBERF_Msk /*!<Clear receive CRC error flag */
  18627. #define SWPMI_ICR_CRXOVRF_Pos (3U)
  18628. #define SWPMI_ICR_CRXOVRF_Msk (0x1UL << SWPMI_ICR_CRXOVRF_Pos) /*!< 0x00000008 */
  18629. #define SWPMI_ICR_CRXOVRF SWPMI_ICR_CRXOVRF_Msk /*!<Clear receive overrun error flag */
  18630. #define SWPMI_ICR_CTXUNRF_Pos (4U)
  18631. #define SWPMI_ICR_CTXUNRF_Msk (0x1UL << SWPMI_ICR_CTXUNRF_Pos) /*!< 0x00000010 */
  18632. #define SWPMI_ICR_CTXUNRF SWPMI_ICR_CTXUNRF_Msk /*!<Clear transmit underrun error flag */
  18633. #define SWPMI_ICR_CTCF_Pos (7U)
  18634. #define SWPMI_ICR_CTCF_Msk (0x1UL << SWPMI_ICR_CTCF_Pos) /*!< 0x00000080 */
  18635. #define SWPMI_ICR_CTCF SWPMI_ICR_CTCF_Msk /*!<Clear transfer complete flag */
  18636. #define SWPMI_ICR_CSRF_Pos (8U)
  18637. #define SWPMI_ICR_CSRF_Msk (0x1UL << SWPMI_ICR_CSRF_Pos) /*!< 0x00000100 */
  18638. #define SWPMI_ICR_CSRF SWPMI_ICR_CSRF_Msk /*!<Clear slave resume flag */
  18639. #define SWPMI_ICR_CRDYF_Pos (11U)
  18640. #define SWPMI_ICR_CRDYF_Msk (0x1UL << SWPMI_ICR_CRDYF_Pos) /*!< 0x00000800 */
  18641. #define SWPMI_ICR_CRDYF SWPMI_ICR_CRDYF_Msk /*!<Clear transceiver ready flag */
  18642. /******************* Bit definition for SWPMI_IER register ********************/
  18643. #define SWPMI_IER_RXBFIE_Pos (0U)
  18644. #define SWPMI_IER_RXBFIE_Msk (0x1UL << SWPMI_IER_RXBFIE_Pos) /*!< 0x00000001 */
  18645. #define SWPMI_IER_RXBFIE SWPMI_IER_RXBFIE_Msk /*!<Receive buffer full interrupt enable */
  18646. #define SWPMI_IER_TXBEIE_Pos (1U)
  18647. #define SWPMI_IER_TXBEIE_Msk (0x1UL << SWPMI_IER_TXBEIE_Pos) /*!< 0x00000002 */
  18648. #define SWPMI_IER_TXBEIE SWPMI_IER_TXBEIE_Msk /*!<Transmit buffer empty interrupt enable */
  18649. #define SWPMI_IER_RXBERIE_Pos (2U)
  18650. #define SWPMI_IER_RXBERIE_Msk (0x1UL << SWPMI_IER_RXBERIE_Pos) /*!< 0x00000004 */
  18651. #define SWPMI_IER_RXBERIE SWPMI_IER_RXBERIE_Msk /*!<Receive CRC error interrupt enable */
  18652. #define SWPMI_IER_RXOVRIE_Pos (3U)
  18653. #define SWPMI_IER_RXOVRIE_Msk (0x1UL << SWPMI_IER_RXOVRIE_Pos) /*!< 0x00000008 */
  18654. #define SWPMI_IER_RXOVRIE SWPMI_IER_RXOVRIE_Msk /*!<Receive overrun error interrupt enable */
  18655. #define SWPMI_IER_TXUNRIE_Pos (4U)
  18656. #define SWPMI_IER_TXUNRIE_Msk (0x1UL << SWPMI_IER_TXUNRIE_Pos) /*!< 0x00000010 */
  18657. #define SWPMI_IER_TXUNRIE SWPMI_IER_TXUNRIE_Msk /*!<Transmit underrun error interrupt enable */
  18658. #define SWPMI_IER_RIE_Pos (5U)
  18659. #define SWPMI_IER_RIE_Msk (0x1UL << SWPMI_IER_RIE_Pos) /*!< 0x00000020 */
  18660. #define SWPMI_IER_RIE SWPMI_IER_RIE_Msk /*!<Receive interrupt enable */
  18661. #define SWPMI_IER_TIE_Pos (6U)
  18662. #define SWPMI_IER_TIE_Msk (0x1UL << SWPMI_IER_TIE_Pos) /*!< 0x00000040 */
  18663. #define SWPMI_IER_TIE SWPMI_IER_TIE_Msk /*!<Transmit interrupt enable */
  18664. #define SWPMI_IER_TCIE_Pos (7U)
  18665. #define SWPMI_IER_TCIE_Msk (0x1UL << SWPMI_IER_TCIE_Pos) /*!< 0x00000080 */
  18666. #define SWPMI_IER_TCIE SWPMI_IER_TCIE_Msk /*!<Transmit complete interrupt enable */
  18667. #define SWPMI_IER_SRIE_Pos (8U)
  18668. #define SWPMI_IER_SRIE_Msk (0x1UL << SWPMI_IER_SRIE_Pos) /*!< 0x00000100 */
  18669. #define SWPMI_IER_SRIE SWPMI_IER_SRIE_Msk /*!<Slave resume interrupt enable */
  18670. #define SWPMI_IER_RDYIE_Pos (11U)
  18671. #define SWPMI_IER_RDYIE_Msk (0x1UL << SWPMI_IER_RDYIE_Pos) /*!< 0x00000800 */
  18672. #define SWPMI_IER_RDYIE SWPMI_IER_RDYIE_Msk /*!<Transceiver ready interrupt enable */
  18673. /******************* Bit definition for SWPMI_RFL register ********************/
  18674. #define SWPMI_RFL_RFL_Pos (0U)
  18675. #define SWPMI_RFL_RFL_Msk (0x1FUL << SWPMI_RFL_RFL_Pos) /*!< 0x0000001F */
  18676. #define SWPMI_RFL_RFL SWPMI_RFL_RFL_Msk /*!<RFL[4:0] bits (Receive Frame length) */
  18677. #define SWPMI_RFL_RFL_0_1 ((uint32_t)0x00000003) /*!<RFL[1:0] bits (number of relevant bytes for the last SWPMI_RDR register read.) */
  18678. /******************* Bit definition for SWPMI_TDR register ********************/
  18679. #define SWPMI_TDR_TD_Pos (0U)
  18680. #define SWPMI_TDR_TD_Msk (0xFFFFFFFFUL << SWPMI_TDR_TD_Pos) /*!< 0xFFFFFFFF */
  18681. #define SWPMI_TDR_TD SWPMI_TDR_TD_Msk /*!<Transmit Data Register */
  18682. /******************* Bit definition for SWPMI_RDR register ********************/
  18683. #define SWPMI_RDR_RD_Pos (0U)
  18684. #define SWPMI_RDR_RD_Msk (0xFFFFFFFFUL << SWPMI_RDR_RD_Pos) /*!< 0xFFFFFFFF */
  18685. #define SWPMI_RDR_RD SWPMI_RDR_RD_Msk /*!<Recive Data Register */
  18686. /******************* Bit definition for SWPMI_OR register ********************/
  18687. #define SWPMI_OR_TBYP_Pos (0U)
  18688. #define SWPMI_OR_TBYP_Msk (0x1UL << SWPMI_OR_TBYP_Pos) /*!< 0x00000001 */
  18689. #define SWPMI_OR_TBYP SWPMI_OR_TBYP_Msk /*!<SWP Transceiver Bypass */
  18690. #define SWPMI_OR_CLASS_Pos (1U)
  18691. #define SWPMI_OR_CLASS_Msk (0x1UL << SWPMI_OR_CLASS_Pos) /*!< 0x00000002 */
  18692. #define SWPMI_OR_CLASS SWPMI_OR_CLASS_Msk /*!<SWP CLASS selection */
  18693. /******************************************************************************/
  18694. /* */
  18695. /* Window WATCHDOG */
  18696. /* */
  18697. /******************************************************************************/
  18698. /******************* Bit definition for WWDG_CR register ********************/
  18699. #define WWDG_CR_T_Pos (0U)
  18700. #define WWDG_CR_T_Msk (0x7FUL << WWDG_CR_T_Pos) /*!< 0x0000007F */
  18701. #define WWDG_CR_T WWDG_CR_T_Msk /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */
  18702. #define WWDG_CR_T_0 (0x01UL << WWDG_CR_T_Pos) /*!< 0x00000001 */
  18703. #define WWDG_CR_T_1 (0x02UL << WWDG_CR_T_Pos) /*!< 0x00000002 */
  18704. #define WWDG_CR_T_2 (0x04UL << WWDG_CR_T_Pos) /*!< 0x00000004 */
  18705. #define WWDG_CR_T_3 (0x08UL << WWDG_CR_T_Pos) /*!< 0x00000008 */
  18706. #define WWDG_CR_T_4 (0x10UL << WWDG_CR_T_Pos) /*!< 0x00000010 */
  18707. #define WWDG_CR_T_5 (0x20UL << WWDG_CR_T_Pos) /*!< 0x00000020 */
  18708. #define WWDG_CR_T_6 (0x40UL << WWDG_CR_T_Pos) /*!< 0x00000040 */
  18709. #define WWDG_CR_WDGA_Pos (7U)
  18710. #define WWDG_CR_WDGA_Msk (0x1UL << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */
  18711. #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!<Activation bit */
  18712. /******************* Bit definition for WWDG_CFR register *******************/
  18713. #define WWDG_CFR_W_Pos (0U)
  18714. #define WWDG_CFR_W_Msk (0x7FUL << WWDG_CFR_W_Pos) /*!< 0x0000007F */
  18715. #define WWDG_CFR_W WWDG_CFR_W_Msk /*!<W[6:0] bits (7-bit window value) */
  18716. #define WWDG_CFR_W_0 (0x01UL << WWDG_CFR_W_Pos) /*!< 0x00000001 */
  18717. #define WWDG_CFR_W_1 (0x02UL << WWDG_CFR_W_Pos) /*!< 0x00000002 */
  18718. #define WWDG_CFR_W_2 (0x04UL << WWDG_CFR_W_Pos) /*!< 0x00000004 */
  18719. #define WWDG_CFR_W_3 (0x08UL << WWDG_CFR_W_Pos) /*!< 0x00000008 */
  18720. #define WWDG_CFR_W_4 (0x10UL << WWDG_CFR_W_Pos) /*!< 0x00000010 */
  18721. #define WWDG_CFR_W_5 (0x20UL << WWDG_CFR_W_Pos) /*!< 0x00000020 */
  18722. #define WWDG_CFR_W_6 (0x40UL << WWDG_CFR_W_Pos) /*!< 0x00000040 */
  18723. #define WWDG_CFR_EWI_Pos (9U)
  18724. #define WWDG_CFR_EWI_Msk (0x1UL << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */
  18725. #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!<Early Wakeup Interrupt */
  18726. #define WWDG_CFR_WDGTB_Pos (11U)
  18727. #define WWDG_CFR_WDGTB_Msk (0x7UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00003800 */
  18728. #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!<WDGTB[2:0] bits (Timer Base) */
  18729. #define WWDG_CFR_WDGTB_0 (0x1UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000800 */
  18730. #define WWDG_CFR_WDGTB_1 (0x2UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00001000 */
  18731. #define WWDG_CFR_WDGTB_2 (0x4UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00002000 */
  18732. /******************* Bit definition for WWDG_SR register ********************/
  18733. #define WWDG_SR_EWIF_Pos (0U)
  18734. #define WWDG_SR_EWIF_Msk (0x1UL << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */
  18735. #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!<Early Wakeup Interrupt Flag */
  18736. /******************************************************************************/
  18737. /* */
  18738. /* DBG */
  18739. /* */
  18740. /******************************************************************************/
  18741. /******************** Bit definition for DBGMCU_IDCODE register *************/
  18742. #define DBGMCU_IDCODE_DEV_ID_Pos (0U)
  18743. #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFUL << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */
  18744. #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk
  18745. #define DBGMCU_IDCODE_REV_ID_Pos (16U)
  18746. #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */
  18747. #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk
  18748. /******************** Bit definition for DBGMCU_CR register *****************/
  18749. #define DBGMCU_CR_DBG_SLEEPCD_Pos (0U)
  18750. #define DBGMCU_CR_DBG_SLEEPCD_Msk (0x1UL << DBGMCU_CR_DBG_SLEEPCD_Pos) /*!< 0x00000001 */
  18751. #define DBGMCU_CR_DBG_SLEEPCD DBGMCU_CR_DBG_SLEEPCD_Msk
  18752. #define DBGMCU_CR_DBG_STOPCD_Pos (1U)
  18753. #define DBGMCU_CR_DBG_STOPCD_Msk (0x1UL << DBGMCU_CR_DBG_STOPCD_Pos) /*!< 0x00000002 */
  18754. #define DBGMCU_CR_DBG_STOPCD DBGMCU_CR_DBG_STOPCD_Msk
  18755. #define DBGMCU_CR_DBG_STANDBYCD_Pos (2U)
  18756. #define DBGMCU_CR_DBG_STANDBYCD_Msk (0x1UL << DBGMCU_CR_DBG_STANDBYCD_Pos) /*!< 0x00000004 */
  18757. #define DBGMCU_CR_DBG_STANDBYCD DBGMCU_CR_DBG_STANDBYCD_Msk
  18758. /* Legacy defines */
  18759. #define DBGMCU_CR_DBG_SLEEPD1_Pos DBGMCU_CR_DBG_SLEEPCD_Pos
  18760. #define DBGMCU_CR_DBG_SLEEPD1_Msk DBGMCU_CR_DBG_SLEEPCD_Msk
  18761. #define DBGMCU_CR_DBG_SLEEPD1 DBGMCU_CR_DBG_SLEEPCD
  18762. #define DBGMCU_CR_DBG_STOPD1_Pos DBGMCU_CR_DBG_STOPCD_Pos
  18763. #define DBGMCU_CR_DBG_STOPD1_Msk DBGMCU_CR_DBG_STOPCD_Msk
  18764. #define DBGMCU_CR_DBG_STOPD1 DBGMCU_CR_DBG_STOPCD
  18765. #define DBGMCU_CR_DBG_STANDBYD1_Pos DBGMCU_CR_DBG_STANDBYCD_Pos
  18766. #define DBGMCU_CR_DBG_STANDBYD1_Msk DBGMCU_CR_DBG_STANDBYCD_Msk
  18767. #define DBGMCU_CR_DBG_STANDBYD1 DBGMCU_CR_DBG_STANDBYCD
  18768. #define DBGMCU_CR_DBG_STOPSRD_Pos (7U)
  18769. #define DBGMCU_CR_DBG_STOPSRD_Msk (0x1UL << DBGMCU_CR_DBG_STOPSRD_Pos) /*!< 0x00000080 */
  18770. #define DBGMCU_CR_DBG_STOPSRD DBGMCU_CR_DBG_STOPSRD_Msk
  18771. #define DBGMCU_CR_DBG_STANDBYSRD_Pos (8U)
  18772. #define DBGMCU_CR_DBG_STANDBYSRD_Msk (0x1UL << DBGMCU_CR_DBG_STANDBYSRD_Pos) /*!< 0x00000100 */
  18773. #define DBGMCU_CR_DBG_STANDBYSRD DBGMCU_CR_DBG_STANDBYSRD_Msk
  18774. /* Legacy defines */
  18775. #define DBGMCU_CR_DBG_STOPD3_Pos DBGMCU_CR_DBG_STOPSRD_Pos
  18776. #define DBGMCU_CR_DBG_STOPD3_Msk DBGMCU_CR_DBG_STOPSRD_Msk
  18777. #define DBGMCU_CR_DBG_STOPD3 DBGMCU_CR_DBG_STOPSRD
  18778. #define DBGMCU_CR_DBG_STANDBYD3_Pos DBGMCU_CR_DBG_STANDBYSRD_Pos
  18779. #define DBGMCU_CR_DBG_STANDBYD3_Msk DBGMCU_CR_DBG_STANDBYSRD_Msk
  18780. #define DBGMCU_CR_DBG_STANDBYD3 DBGMCU_CR_DBG_STANDBYSRD
  18781. #define DBGMCU_CR_DBG_TRACECKEN_Pos (20U)
  18782. #define DBGMCU_CR_DBG_TRACECKEN_Msk (0x1UL << DBGMCU_CR_DBG_TRACECKEN_Pos) /*!< 0x00100000 */
  18783. #define DBGMCU_CR_DBG_TRACECKEN DBGMCU_CR_DBG_TRACECKEN_Msk
  18784. #define DBGMCU_CR_DBG_CKCDEN_Pos (21U)
  18785. #define DBGMCU_CR_DBG_CKCDEN_Msk (0x1UL << DBGMCU_CR_DBG_CKCDEN_Pos) /*!< 0x00200000 */
  18786. #define DBGMCU_CR_DBG_CKCDEN DBGMCU_CR_DBG_CKCDEN_Msk
  18787. #define DBGMCU_CR_DBG_CKSRDEN_Pos (22U)
  18788. #define DBGMCU_CR_DBG_CKSRDEN_Msk (0x1UL << DBGMCU_CR_DBG_CKSRDEN_Pos) /*!< 0x00400000 */
  18789. #define DBGMCU_CR_DBG_CKSRDEN DBGMCU_CR_DBG_CKSRDEN_Msk
  18790. /* Legacy defines */
  18791. #define DBGMCU_CR_DBG_CKD1EN_Pos DBGMCU_CR_DBG_CKCDEN_Pos
  18792. #define DBGMCU_CR_DBG_CKD1EN_Msk DBGMCU_CR_DBG_CKCDEN_Msk
  18793. #define DBGMCU_CR_DBG_CKD1EN DBGMCU_CR_DBG_CKCDEN
  18794. #define DBGMCU_CR_DBG_CKD3EN_Pos DBGMCU_CR_DBG_CKSRDEN_Pos
  18795. #define DBGMCU_CR_DBG_CKD3EN_Msk DBGMCU_CR_DBG_CKSRDEN_Msk
  18796. #define DBGMCU_CR_DBG_CKD3EN DBGMCU_CR_DBG_CKSRDEN
  18797. #define DBGMCU_CR_DBG_TRGOEN_Pos (28U)
  18798. #define DBGMCU_CR_DBG_TRGOEN_Msk (0x1UL << DBGMCU_CR_DBG_TRGOEN_Pos) /*!< 0x10000000 */
  18799. #define DBGMCU_CR_DBG_TRGOEN DBGMCU_CR_DBG_TRGOEN_Msk
  18800. /******************** Bit definition for APB3FZ1 register ************/
  18801. #define DBGMCU_APB3FZ1_DBG_WWDG1_Pos (6U)
  18802. #define DBGMCU_APB3FZ1_DBG_WWDG1_Msk (0x1UL << DBGMCU_APB3FZ1_DBG_WWDG1_Pos) /*!< 0x00000040 */
  18803. #define DBGMCU_APB3FZ1_DBG_WWDG1 DBGMCU_APB3FZ1_DBG_WWDG1_Msk
  18804. /******************** Bit definition for APB1LFZ1 register ************/
  18805. #define DBGMCU_APB1LFZ1_DBG_TIM2_Pos (0U)
  18806. #define DBGMCU_APB1LFZ1_DBG_TIM2_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_TIM2_Pos) /*!< 0x00000001 */
  18807. #define DBGMCU_APB1LFZ1_DBG_TIM2 DBGMCU_APB1LFZ1_DBG_TIM2_Msk
  18808. #define DBGMCU_APB1LFZ1_DBG_TIM3_Pos (1U)
  18809. #define DBGMCU_APB1LFZ1_DBG_TIM3_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_TIM3_Pos) /*!< 0x00000002 */
  18810. #define DBGMCU_APB1LFZ1_DBG_TIM3 DBGMCU_APB1LFZ1_DBG_TIM3_Msk
  18811. #define DBGMCU_APB1LFZ1_DBG_TIM4_Pos (2U)
  18812. #define DBGMCU_APB1LFZ1_DBG_TIM4_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_TIM4_Pos) /*!< 0x00000004 */
  18813. #define DBGMCU_APB1LFZ1_DBG_TIM4 DBGMCU_APB1LFZ1_DBG_TIM4_Msk
  18814. #define DBGMCU_APB1LFZ1_DBG_TIM5_Pos (3U)
  18815. #define DBGMCU_APB1LFZ1_DBG_TIM5_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_TIM5_Pos) /*!< 0x00000008 */
  18816. #define DBGMCU_APB1LFZ1_DBG_TIM5 DBGMCU_APB1LFZ1_DBG_TIM5_Msk
  18817. #define DBGMCU_APB1LFZ1_DBG_TIM6_Pos (4U)
  18818. #define DBGMCU_APB1LFZ1_DBG_TIM6_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_TIM6_Pos) /*!< 0x00000010 */
  18819. #define DBGMCU_APB1LFZ1_DBG_TIM6 DBGMCU_APB1LFZ1_DBG_TIM6_Msk
  18820. #define DBGMCU_APB1LFZ1_DBG_TIM7_Pos (5U)
  18821. #define DBGMCU_APB1LFZ1_DBG_TIM7_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_TIM7_Pos) /*!< 0x00000020 */
  18822. #define DBGMCU_APB1LFZ1_DBG_TIM7 DBGMCU_APB1LFZ1_DBG_TIM7_Msk
  18823. #define DBGMCU_APB1LFZ1_DBG_TIM12_Pos (6U)
  18824. #define DBGMCU_APB1LFZ1_DBG_TIM12_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_TIM12_Pos) /*!< 0x00000040 */
  18825. #define DBGMCU_APB1LFZ1_DBG_TIM12 DBGMCU_APB1LFZ1_DBG_TIM12_Msk
  18826. #define DBGMCU_APB1LFZ1_DBG_TIM13_Pos (7U)
  18827. #define DBGMCU_APB1LFZ1_DBG_TIM13_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_TIM13_Pos) /*!< 0x00000080 */
  18828. #define DBGMCU_APB1LFZ1_DBG_TIM13 DBGMCU_APB1LFZ1_DBG_TIM13_Msk
  18829. #define DBGMCU_APB1LFZ1_DBG_TIM14_Pos (8U)
  18830. #define DBGMCU_APB1LFZ1_DBG_TIM14_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_TIM14_Pos) /*!< 0x00000100 */
  18831. #define DBGMCU_APB1LFZ1_DBG_TIM14 DBGMCU_APB1LFZ1_DBG_TIM14_Msk
  18832. #define DBGMCU_APB1LFZ1_DBG_LPTIM1_Pos (9U)
  18833. #define DBGMCU_APB1LFZ1_DBG_LPTIM1_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_LPTIM1_Pos) /*!< 0x00000200 */
  18834. #define DBGMCU_APB1LFZ1_DBG_LPTIM1 DBGMCU_APB1LFZ1_DBG_LPTIM1_Msk
  18835. #define DBGMCU_APB1LFZ1_DBG_I2C1_Pos (21U)
  18836. #define DBGMCU_APB1LFZ1_DBG_I2C1_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_I2C1_Pos) /*!< 0x00200000 */
  18837. #define DBGMCU_APB1LFZ1_DBG_I2C1 DBGMCU_APB1LFZ1_DBG_I2C1_Msk
  18838. #define DBGMCU_APB1LFZ1_DBG_I2C2_Pos (22U)
  18839. #define DBGMCU_APB1LFZ1_DBG_I2C2_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_I2C2_Pos) /*!< 0x00400000 */
  18840. #define DBGMCU_APB1LFZ1_DBG_I2C2 DBGMCU_APB1LFZ1_DBG_I2C2_Msk
  18841. #define DBGMCU_APB1LFZ1_DBG_I2C3_Pos (23U)
  18842. #define DBGMCU_APB1LFZ1_DBG_I2C3_Msk (0x1UL << DBGMCU_APB1LFZ1_DBG_I2C3_Pos) /*!< 0x00800000 */
  18843. #define DBGMCU_APB1LFZ1_DBG_I2C3 DBGMCU_APB1LFZ1_DBG_I2C3_Msk
  18844. /******************** Bit definition for APB2FZ1 register ************/
  18845. #define DBGMCU_APB2FZ1_DBG_TIM1_Pos (0U)
  18846. #define DBGMCU_APB2FZ1_DBG_TIM1_Msk (0x1UL << DBGMCU_APB2FZ1_DBG_TIM1_Pos) /*!< 0x00000001 */
  18847. #define DBGMCU_APB2FZ1_DBG_TIM1 DBGMCU_APB2FZ1_DBG_TIM1_Msk
  18848. #define DBGMCU_APB2FZ1_DBG_TIM8_Pos (1U)
  18849. #define DBGMCU_APB2FZ1_DBG_TIM8_Msk (0x1UL << DBGMCU_APB2FZ1_DBG_TIM8_Pos) /*!< 0x00000002 */
  18850. #define DBGMCU_APB2FZ1_DBG_TIM8 DBGMCU_APB2FZ1_DBG_TIM8_Msk
  18851. #define DBGMCU_APB2FZ1_DBG_TIM15_Pos (16U)
  18852. #define DBGMCU_APB2FZ1_DBG_TIM15_Msk (0x1UL << DBGMCU_APB2FZ1_DBG_TIM15_Pos) /*!< 0x00010000 */
  18853. #define DBGMCU_APB2FZ1_DBG_TIM15 DBGMCU_APB2FZ1_DBG_TIM15_Msk
  18854. #define DBGMCU_APB2FZ1_DBG_TIM16_Pos (17U)
  18855. #define DBGMCU_APB2FZ1_DBG_TIM16_Msk (0x1UL << DBGMCU_APB2FZ1_DBG_TIM16_Pos) /*!< 0x00020000 */
  18856. #define DBGMCU_APB2FZ1_DBG_TIM16 DBGMCU_APB2FZ1_DBG_TIM16_Msk
  18857. #define DBGMCU_APB2FZ1_DBG_TIM17_Pos (18U)
  18858. #define DBGMCU_APB2FZ1_DBG_TIM17_Msk (0x1UL << DBGMCU_APB2FZ1_DBG_TIM17_Pos) /*!< 0x00040000 */
  18859. #define DBGMCU_APB2FZ1_DBG_TIM17 DBGMCU_APB2FZ1_DBG_TIM17_Msk
  18860. /******************** Bit definition for APB4FZ1 register ************/
  18861. #define DBGMCU_APB4FZ1_DBG_I2C4_Pos (7U)
  18862. #define DBGMCU_APB4FZ1_DBG_I2C4_Msk (0x1UL << DBGMCU_APB4FZ1_DBG_I2C4_Pos) /*!< 0x00000080 */
  18863. #define DBGMCU_APB4FZ1_DBG_I2C4 DBGMCU_APB4FZ1_DBG_I2C4_Msk
  18864. #define DBGMCU_APB4FZ1_DBG_LPTIM2_Pos (9U)
  18865. #define DBGMCU_APB4FZ1_DBG_LPTIM2_Msk (0x1UL << DBGMCU_APB4FZ1_DBG_LPTIM2_Pos) /*!< 0x00000200 */
  18866. #define DBGMCU_APB4FZ1_DBG_LPTIM2 DBGMCU_APB4FZ1_DBG_LPTIM2_Msk
  18867. #define DBGMCU_APB4FZ1_DBG_LPTIM3_Pos (10U)
  18868. #define DBGMCU_APB4FZ1_DBG_LPTIM3_Msk (0x1UL << DBGMCU_APB4FZ1_DBG_LPTIM3_Pos) /*!< 0x00000400 */
  18869. #define DBGMCU_APB4FZ1_DBG_LPTIM3 DBGMCU_APB4FZ1_DBG_LPTIM3_Msk
  18870. #define DBGMCU_APB4FZ1_DBG_RTC_Pos (16U)
  18871. #define DBGMCU_APB4FZ1_DBG_RTC_Msk (0x1UL << DBGMCU_APB4FZ1_DBG_RTC_Pos) /*!< 0x00010000 */
  18872. #define DBGMCU_APB4FZ1_DBG_RTC DBGMCU_APB4FZ1_DBG_RTC_Msk
  18873. #define DBGMCU_APB4FZ1_DBG_IWDG1_Pos (18U)
  18874. #define DBGMCU_APB4FZ1_DBG_IWDG1_Msk (0x1UL << DBGMCU_APB4FZ1_DBG_IWDG1_Pos) /*!< 0x00040000 */
  18875. #define DBGMCU_APB4FZ1_DBG_IWDG1 DBGMCU_APB4FZ1_DBG_IWDG1_Msk
  18876. /******************************************************************************/
  18877. /* */
  18878. /* RAM ECC monitoring */
  18879. /* */
  18880. /******************************************************************************/
  18881. /****************** Bit definition for RAMECC_IER register ******************/
  18882. #define RAMECC_IER_GECCDEBWIE_Pos (3U)
  18883. #define RAMECC_IER_GECCDEBWIE_Msk (0x1UL << RAMECC_IER_GECCDEBWIE_Pos) /*!< 0x00000008 */
  18884. #define RAMECC_IER_GECCDEBWIE RAMECC_IER_GECCDEBWIE_Msk /*!< Global ECC double error on byte write (BW) interrupt enable */
  18885. #define RAMECC_IER_GECCDEIE_Pos (2U)
  18886. #define RAMECC_IER_GECCDEIE_Msk (0x1UL << RAMECC_IER_GECCDEIE_Pos) /*!< 0x00000004 */
  18887. #define RAMECC_IER_GECCDEIE RAMECC_IER_GECCDEIE_Msk /*!< Global ECC double error interrupt enable */
  18888. #define RAMECC_IER_GECCSEIE_Pos (1U)
  18889. #define RAMECC_IER_GECCSEIE_Msk (0x1UL << RAMECC_IER_GECCSEIE_Pos) /*!< 0x00000002 */
  18890. #define RAMECC_IER_GECCSEIE RAMECC_IER_GECCSEIE_Msk /*!< Global ECC single error interrupt enable */
  18891. #define RAMECC_IER_GIE_Pos (0U)
  18892. #define RAMECC_IER_GIE_Msk (0x1UL << RAMECC_IER_GIE_Pos) /*!< 0x00000001 */
  18893. #define RAMECC_IER_GIE RAMECC_IER_GIE_Msk /*!< Global interrupt enable */
  18894. /******************* Bit definition for RAMECC_CR register ******************/
  18895. #define RAMECC_CR_ECCELEN_Pos (5U)
  18896. #define RAMECC_CR_ECCELEN_Msk (0x1UL << RAMECC_CR_ECCELEN_Pos) /*!< 0x00000020 */
  18897. #define RAMECC_CR_ECCELEN RAMECC_CR_ECCELEN_Msk /*!< ECC error latching enable */
  18898. #define RAMECC_CR_ECCDEBWIE_Pos (4U)
  18899. #define RAMECC_CR_ECCDEBWIE_Msk (0x1UL << RAMECC_CR_ECCDEBWIE_Pos) /*!< 0x00000010 */
  18900. #define RAMECC_CR_ECCDEBWIE RAMECC_CR_ECCDEBWIE_Msk /*!< ECC double error on byte write (BW) interrupt enable */
  18901. #define RAMECC_CR_ECCDEIE_Pos (3U)
  18902. #define RAMECC_CR_ECCDEIE_Msk (0x1UL << RAMECC_CR_ECCDEIE_Pos) /*!< 0x00000008 */
  18903. #define RAMECC_CR_ECCDEIE RAMECC_CR_ECCDEIE_Msk /*!< ECC double error interrupt enable */
  18904. #define RAMECC_CR_ECCSEIE_Pos (2U)
  18905. #define RAMECC_CR_ECCSEIE_Msk (0x1UL << RAMECC_CR_ECCSEIE_Pos) /*!< 0x00000004 */
  18906. #define RAMECC_CR_ECCSEIE RAMECC_CR_ECCSEIE_Msk /*!< ECC single error interrupt enable */
  18907. /******************* Bit definition for RAMECC_SR register ******************/
  18908. #define RAMECC_SR_DEBWDF_Pos (2U)
  18909. #define RAMECC_SR_DEBWDF_Msk (0x1UL << RAMECC_SR_DEBWDF_Pos) /*!< 0x00000004 */
  18910. #define RAMECC_SR_DEBWDF RAMECC_SR_DEBWDF_Msk /*!< ECC double error on byte write (BW) detected flag */
  18911. #define RAMECC_SR_DEDF_Pos (1U)
  18912. #define RAMECC_SR_DEDF_Msk (0x1UL << RAMECC_SR_DEDF_Pos) /*!< 0x00000002 */
  18913. #define RAMECC_SR_DEDF RAMECC_SR_DEDF_Msk /*!< ECC double error detected flag */
  18914. #define RAMECC_SR_SEDCF_Pos (0U)
  18915. #define RAMECC_SR_SEDCF_Msk (0x1UL << RAMECC_SR_SEDCF_Pos) /*!< 0x00000001 */
  18916. #define RAMECC_SR_SEDCF RAMECC_SR_SEDCF_Msk /*!< ECC single error detected and corrected flag */
  18917. /****************** Bit definition for RAMECC_FAR register ******************/
  18918. #define RAMECC_FAR_FADD_Pos (0U)
  18919. #define RAMECC_FAR_FADD_Msk (0xFFFFFFFFUL << RAMECC_FAR_FADD_Pos) /*!< 0xFFFFFFFF */
  18920. #define RAMECC_FAR_FADD RAMECC_FAR_FADD_Msk /*!< ECC error failing address */
  18921. /****************** Bit definition for RAMECC_FDRL register *****************/
  18922. #define RAMECC_FAR_FDATAL_Pos (0U)
  18923. #define RAMECC_FAR_FDATAL_Msk (0xFFFFFFFFUL << RAMECC_FAR_FDATAL_Pos)/*!< 0xFFFFFFFF */
  18924. #define RAMECC_FAR_FDATAL RAMECC_FAR_FDATAL_Msk /*!< ECC error failing address */
  18925. /****************** Bit definition for RAMECC_FDRH register *****************/
  18926. #define RAMECC_FAR_FDATAH_Pos (0U)
  18927. #define RAMECC_FAR_FDATAH_Msk (0xFFFFFFFFUL << RAMECC_FAR_FDATAH_Pos)/*!< 0xFFFFFFFF */
  18928. #define RAMECC_FAR_FDATAH RAMECC_FAR_FDATAH_Msk /* Failing data high (64-bit memory) */
  18929. /***************** Bit definition for RAMECC_FECR register ******************/
  18930. #define RAMECC_FECR_FEC_Pos (0U)
  18931. #define RAMECC_FECR_FEC_Msk (0xFFFFFFFFUL << RAMECC_FECR_FEC_Pos) /*!< 0xFFFFFFFF */
  18932. #define RAMECC_FECR_FEC RAMECC_FECR_FEC_Msk /*!< Failing error code */
  18933. /******************************************************************************/
  18934. /* */
  18935. /* MDIOS */
  18936. /* */
  18937. /******************************************************************************/
  18938. /******************** Bit definition for MDIOS_CR register *******************/
  18939. #define MDIOS_CR_EN_Pos (0U)
  18940. #define MDIOS_CR_EN_Msk (0x1UL << MDIOS_CR_EN_Pos) /*!< 0x00000001 */
  18941. #define MDIOS_CR_EN MDIOS_CR_EN_Msk /*!< MDIOS slave peripheral enable */
  18942. #define MDIOS_CR_WRIE_Pos (1U)
  18943. #define MDIOS_CR_WRIE_Msk (0x1UL << MDIOS_CR_WRIE_Pos) /*!< 0x00000002 */
  18944. #define MDIOS_CR_WRIE MDIOS_CR_WRIE_Msk /*!< MDIOS slave register write interrupt enable. */
  18945. #define MDIOS_CR_RDIE_Pos (2U)
  18946. #define MDIOS_CR_RDIE_Msk (0x1UL << MDIOS_CR_RDIE_Pos) /*!< 0x00000004 */
  18947. #define MDIOS_CR_RDIE MDIOS_CR_RDIE_Msk /*!< MDIOS slave register read interrupt enable. */
  18948. #define MDIOS_CR_EIE_Pos (3U)
  18949. #define MDIOS_CR_EIE_Msk (0x1UL << MDIOS_CR_EIE_Pos) /*!< 0x00000008 */
  18950. #define MDIOS_CR_EIE MDIOS_CR_EIE_Msk /*!< MDIOS slave register error interrupt enable. */
  18951. #define MDIOS_CR_DPC_Pos (7U)
  18952. #define MDIOS_CR_DPC_Msk (0x1UL << MDIOS_CR_DPC_Pos) /*!< 0x00000080 */
  18953. #define MDIOS_CR_DPC MDIOS_CR_DPC_Msk /*!< MDIOS slave disable preamble check. */
  18954. #define MDIOS_CR_PORT_ADDRESS_Pos (8U)
  18955. #define MDIOS_CR_PORT_ADDRESS_Msk (0x1FUL << MDIOS_CR_PORT_ADDRESS_Pos) /*!< 0x00001F00 */
  18956. #define MDIOS_CR_PORT_ADDRESS MDIOS_CR_PORT_ADDRESS_Msk /*!< MDIOS slave port address mask. */
  18957. #define MDIOS_CR_PORT_ADDRESS_0 (0x01UL << MDIOS_CR_PORT_ADDRESS_Pos) /*!< 0x00000100 */
  18958. #define MDIOS_CR_PORT_ADDRESS_1 (0x02UL << MDIOS_CR_PORT_ADDRESS_Pos) /*!< 0x00000200 */
  18959. #define MDIOS_CR_PORT_ADDRESS_2 (0x04UL << MDIOS_CR_PORT_ADDRESS_Pos) /*!< 0x00000400 */
  18960. #define MDIOS_CR_PORT_ADDRESS_3 (0x08UL << MDIOS_CR_PORT_ADDRESS_Pos) /*!< 0x00000800 */
  18961. #define MDIOS_CR_PORT_ADDRESS_4 (0x10UL << MDIOS_CR_PORT_ADDRESS_Pos) /*!< 0x00001000 */
  18962. /******************** Bit definition for MDIOS_SR register *******************/
  18963. #define MDIOS_SR_PERF_Pos (0U)
  18964. #define MDIOS_SR_PERF_Msk (0x1UL << MDIOS_SR_PERF_Pos) /*!< 0x00000001 */
  18965. #define MDIOS_SR_PERF MDIOS_SR_PERF_Msk /*!< MDIOS slave turnaround error flag*/
  18966. #define MDIOS_SR_SERF_Pos (1U)
  18967. #define MDIOS_SR_SERF_Msk (0x1UL << MDIOS_SR_SERF_Pos) /*!< 0x00000002 */
  18968. #define MDIOS_SR_SERF MDIOS_SR_SERF_Msk /*!< MDIOS slave start error flag */
  18969. #define MDIOS_SR_TERF_Pos (2U)
  18970. #define MDIOS_SR_TERF_Msk (0x1UL << MDIOS_SR_TERF_Pos) /*!< 0x00000004 */
  18971. #define MDIOS_SR_TERF MDIOS_SR_TERF_Msk /*!< MDIOS slave preamble error flag */
  18972. /******************** Bit definition for MDIOS_CLRFR register *******************/
  18973. #define MDIOS_SR_CPERF_Pos (0U)
  18974. #define MDIOS_SR_CPERF_Msk (0x1UL << MDIOS_SR_CPERF_Pos) /*!< 0x00000001 */
  18975. #define MDIOS_SR_CPERF MDIOS_SR_CPERF_Msk /*!< MDIOS slave Clear the turnaround error flag */
  18976. #define MDIOS_SR_CSERF_Pos (1U)
  18977. #define MDIOS_SR_CSERF_Msk (0x1UL << MDIOS_SR_CSERF_Pos) /*!< 0x00000002 */
  18978. #define MDIOS_SR_CSERF MDIOS_SR_CSERF_Msk /*!< MDIOS slave Clear the start error flag */
  18979. #define MDIOS_SR_CTERF_Pos (2U)
  18980. #define MDIOS_SR_CTERF_Msk (0x1UL << MDIOS_SR_CTERF_Pos) /*!< 0x00000004 */
  18981. #define MDIOS_SR_CTERF MDIOS_SR_CTERF_Msk /*!< MDIOS slave Clear the preamble error flag */
  18982. /******************************************************************************/
  18983. /* */
  18984. /* USB_OTG */
  18985. /* */
  18986. /******************************************************************************/
  18987. /******************** Bit definition forUSB_OTG_GOTGCTL register ********************/
  18988. #define USB_OTG_GOTGCTL_SRQSCS_Pos (0U)
  18989. #define USB_OTG_GOTGCTL_SRQSCS_Msk (0x1UL << USB_OTG_GOTGCTL_SRQSCS_Pos) /*!< 0x00000001 */
  18990. #define USB_OTG_GOTGCTL_SRQSCS USB_OTG_GOTGCTL_SRQSCS_Msk /*!< Session request success */
  18991. #define USB_OTG_GOTGCTL_SRQ_Pos (1U)
  18992. #define USB_OTG_GOTGCTL_SRQ_Msk (0x1UL << USB_OTG_GOTGCTL_SRQ_Pos) /*!< 0x00000002 */
  18993. #define USB_OTG_GOTGCTL_SRQ USB_OTG_GOTGCTL_SRQ_Msk /*!< Session request */
  18994. #define USB_OTG_GOTGCTL_VBVALOEN_Pos (2U)
  18995. #define USB_OTG_GOTGCTL_VBVALOEN_Msk (0x1UL << USB_OTG_GOTGCTL_VBVALOEN_Pos) /*!< 0x00000004 */
  18996. #define USB_OTG_GOTGCTL_VBVALOEN USB_OTG_GOTGCTL_VBVALOEN_Msk /*!< VBUS valid override enable */
  18997. #define USB_OTG_GOTGCTL_VBVALOVAL_Pos (3U)
  18998. #define USB_OTG_GOTGCTL_VBVALOVAL_Msk (0x1UL << USB_OTG_GOTGCTL_VBVALOVAL_Pos) /*!< 0x00000008 */
  18999. #define USB_OTG_GOTGCTL_VBVALOVAL USB_OTG_GOTGCTL_VBVALOVAL_Msk /*!< VBUS valid override value */
  19000. #define USB_OTG_GOTGCTL_AVALOEN_Pos (4U)
  19001. #define USB_OTG_GOTGCTL_AVALOEN_Msk (0x1UL << USB_OTG_GOTGCTL_AVALOEN_Pos) /*!< 0x00000010 */
  19002. #define USB_OTG_GOTGCTL_AVALOEN USB_OTG_GOTGCTL_AVALOEN_Msk /*!< A-peripheral session valid override enable */
  19003. #define USB_OTG_GOTGCTL_AVALOVAL_Pos (5U)
  19004. #define USB_OTG_GOTGCTL_AVALOVAL_Msk (0x1UL << USB_OTG_GOTGCTL_AVALOVAL_Pos) /*!< 0x00000020 */
  19005. #define USB_OTG_GOTGCTL_AVALOVAL USB_OTG_GOTGCTL_AVALOVAL_Msk /*!< A-peripheral session valid override value */
  19006. #define USB_OTG_GOTGCTL_BVALOEN_Pos (6U)
  19007. #define USB_OTG_GOTGCTL_BVALOEN_Msk (0x1UL << USB_OTG_GOTGCTL_BVALOEN_Pos) /*!< 0x00000040 */
  19008. #define USB_OTG_GOTGCTL_BVALOEN USB_OTG_GOTGCTL_BVALOEN_Msk /*!< B-peripheral session valid override enable */
  19009. #define USB_OTG_GOTGCTL_BVALOVAL_Pos (7U)
  19010. #define USB_OTG_GOTGCTL_BVALOVAL_Msk (0x1UL << USB_OTG_GOTGCTL_BVALOVAL_Pos) /*!< 0x00000080 */
  19011. #define USB_OTG_GOTGCTL_BVALOVAL USB_OTG_GOTGCTL_BVALOVAL_Msk /*!< B-peripheral session valid override value */
  19012. #define USB_OTG_GOTGCTL_HNGSCS_Pos (8U)
  19013. #define USB_OTG_GOTGCTL_HNGSCS_Msk (0x1UL << USB_OTG_GOTGCTL_HNGSCS_Pos) /*!< 0x00000100 */
  19014. #define USB_OTG_GOTGCTL_HNGSCS USB_OTG_GOTGCTL_HNGSCS_Msk /*!< Host set HNP enable */
  19015. #define USB_OTG_GOTGCTL_HNPRQ_Pos (9U)
  19016. #define USB_OTG_GOTGCTL_HNPRQ_Msk (0x1UL << USB_OTG_GOTGCTL_HNPRQ_Pos) /*!< 0x00000200 */
  19017. #define USB_OTG_GOTGCTL_HNPRQ USB_OTG_GOTGCTL_HNPRQ_Msk /*!< HNP request */
  19018. #define USB_OTG_GOTGCTL_HSHNPEN_Pos (10U)
  19019. #define USB_OTG_GOTGCTL_HSHNPEN_Msk (0x1UL << USB_OTG_GOTGCTL_HSHNPEN_Pos) /*!< 0x00000400 */
  19020. #define USB_OTG_GOTGCTL_HSHNPEN USB_OTG_GOTGCTL_HSHNPEN_Msk /*!< Host set HNP enable */
  19021. #define USB_OTG_GOTGCTL_DHNPEN_Pos (11U)
  19022. #define USB_OTG_GOTGCTL_DHNPEN_Msk (0x1UL << USB_OTG_GOTGCTL_DHNPEN_Pos) /*!< 0x00000800 */
  19023. #define USB_OTG_GOTGCTL_DHNPEN USB_OTG_GOTGCTL_DHNPEN_Msk /*!< Device HNP enabled */
  19024. #define USB_OTG_GOTGCTL_EHEN_Pos (12U)
  19025. #define USB_OTG_GOTGCTL_EHEN_Msk (0x1UL << USB_OTG_GOTGCTL_EHEN_Pos) /*!< 0x00001000 */
  19026. #define USB_OTG_GOTGCTL_EHEN USB_OTG_GOTGCTL_EHEN_Msk /*!< Embedded host enable */
  19027. #define USB_OTG_GOTGCTL_CIDSTS_Pos (16U)
  19028. #define USB_OTG_GOTGCTL_CIDSTS_Msk (0x1UL << USB_OTG_GOTGCTL_CIDSTS_Pos) /*!< 0x00010000 */
  19029. #define USB_OTG_GOTGCTL_CIDSTS USB_OTG_GOTGCTL_CIDSTS_Msk /*!< Connector ID status */
  19030. #define USB_OTG_GOTGCTL_DBCT_Pos (17U)
  19031. #define USB_OTG_GOTGCTL_DBCT_Msk (0x1UL << USB_OTG_GOTGCTL_DBCT_Pos) /*!< 0x00020000 */
  19032. #define USB_OTG_GOTGCTL_DBCT USB_OTG_GOTGCTL_DBCT_Msk /*!< Long/short debounce time */
  19033. #define USB_OTG_GOTGCTL_ASVLD_Pos (18U)
  19034. #define USB_OTG_GOTGCTL_ASVLD_Msk (0x1UL << USB_OTG_GOTGCTL_ASVLD_Pos) /*!< 0x00040000 */
  19035. #define USB_OTG_GOTGCTL_ASVLD USB_OTG_GOTGCTL_ASVLD_Msk /*!< A-session valid */
  19036. #define USB_OTG_GOTGCTL_BSESVLD_Pos (19U)
  19037. #define USB_OTG_GOTGCTL_BSESVLD_Msk (0x1UL << USB_OTG_GOTGCTL_BSESVLD_Pos) /*!< 0x00080000 */
  19038. #define USB_OTG_GOTGCTL_BSESVLD USB_OTG_GOTGCTL_BSESVLD_Msk /*!< B-session valid */
  19039. #define USB_OTG_GOTGCTL_OTGVER_Pos (20U)
  19040. #define USB_OTG_GOTGCTL_OTGVER_Msk (0x1UL << USB_OTG_GOTGCTL_OTGVER_Pos) /*!< 0x00100000 */
  19041. #define USB_OTG_GOTGCTL_OTGVER USB_OTG_GOTGCTL_OTGVER_Msk /*!< OTG version */
  19042. /******************** Bit definition forUSB_OTG_HCFG register ********************/
  19043. #define USB_OTG_HCFG_FSLSPCS_Pos (0U)
  19044. #define USB_OTG_HCFG_FSLSPCS_Msk (0x3UL << USB_OTG_HCFG_FSLSPCS_Pos) /*!< 0x00000003 */
  19045. #define USB_OTG_HCFG_FSLSPCS USB_OTG_HCFG_FSLSPCS_Msk /*!< FS/LS PHY clock select */
  19046. #define USB_OTG_HCFG_FSLSPCS_0 (0x1UL << USB_OTG_HCFG_FSLSPCS_Pos) /*!< 0x00000001 */
  19047. #define USB_OTG_HCFG_FSLSPCS_1 (0x2UL << USB_OTG_HCFG_FSLSPCS_Pos) /*!< 0x00000002 */
  19048. #define USB_OTG_HCFG_FSLSS_Pos (2U)
  19049. #define USB_OTG_HCFG_FSLSS_Msk (0x1UL << USB_OTG_HCFG_FSLSS_Pos) /*!< 0x00000004 */
  19050. #define USB_OTG_HCFG_FSLSS USB_OTG_HCFG_FSLSS_Msk /*!< FS- and LS-only support */
  19051. /******************** Bit definition forUSB_OTG_DCFG register ********************/
  19052. #define USB_OTG_DCFG_DSPD_Pos (0U)
  19053. #define USB_OTG_DCFG_DSPD_Msk (0x3UL << USB_OTG_DCFG_DSPD_Pos) /*!< 0x00000003 */
  19054. #define USB_OTG_DCFG_DSPD USB_OTG_DCFG_DSPD_Msk /*!< Device speed */
  19055. #define USB_OTG_DCFG_DSPD_0 (0x1UL << USB_OTG_DCFG_DSPD_Pos) /*!< 0x00000001 */
  19056. #define USB_OTG_DCFG_DSPD_1 (0x2UL << USB_OTG_DCFG_DSPD_Pos) /*!< 0x00000002 */
  19057. #define USB_OTG_DCFG_NZLSOHSK_Pos (2U)
  19058. #define USB_OTG_DCFG_NZLSOHSK_Msk (0x1UL << USB_OTG_DCFG_NZLSOHSK_Pos) /*!< 0x00000004 */
  19059. #define USB_OTG_DCFG_NZLSOHSK USB_OTG_DCFG_NZLSOHSK_Msk /*!< Nonzero-length status OUT handshake */
  19060. #define USB_OTG_DCFG_DAD_Pos (4U)
  19061. #define USB_OTG_DCFG_DAD_Msk (0x7FUL << USB_OTG_DCFG_DAD_Pos) /*!< 0x000007F0 */
  19062. #define USB_OTG_DCFG_DAD USB_OTG_DCFG_DAD_Msk /*!< Device address */
  19063. #define USB_OTG_DCFG_DAD_0 (0x01UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000010 */
  19064. #define USB_OTG_DCFG_DAD_1 (0x02UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000020 */
  19065. #define USB_OTG_DCFG_DAD_2 (0x04UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000040 */
  19066. #define USB_OTG_DCFG_DAD_3 (0x08UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000080 */
  19067. #define USB_OTG_DCFG_DAD_4 (0x10UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000100 */
  19068. #define USB_OTG_DCFG_DAD_5 (0x20UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000200 */
  19069. #define USB_OTG_DCFG_DAD_6 (0x40UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000400 */
  19070. #define USB_OTG_DCFG_PFIVL_Pos (11U)
  19071. #define USB_OTG_DCFG_PFIVL_Msk (0x3UL << USB_OTG_DCFG_PFIVL_Pos) /*!< 0x00001800 */
  19072. #define USB_OTG_DCFG_PFIVL USB_OTG_DCFG_PFIVL_Msk /*!< Periodic (micro)frame interval */
  19073. #define USB_OTG_DCFG_PFIVL_0 (0x1UL << USB_OTG_DCFG_PFIVL_Pos) /*!< 0x00000800 */
  19074. #define USB_OTG_DCFG_PFIVL_1 (0x2UL << USB_OTG_DCFG_PFIVL_Pos) /*!< 0x00001000 */
  19075. #define USB_OTG_DCFG_PERSCHIVL_Pos (24U)
  19076. #define USB_OTG_DCFG_PERSCHIVL_Msk (0x3UL << USB_OTG_DCFG_PERSCHIVL_Pos) /*!< 0x03000000 */
  19077. #define USB_OTG_DCFG_PERSCHIVL USB_OTG_DCFG_PERSCHIVL_Msk /*!< Periodic scheduling interval */
  19078. #define USB_OTG_DCFG_PERSCHIVL_0 (0x1UL << USB_OTG_DCFG_PERSCHIVL_Pos) /*!< 0x01000000 */
  19079. #define USB_OTG_DCFG_PERSCHIVL_1 (0x2UL << USB_OTG_DCFG_PERSCHIVL_Pos) /*!< 0x02000000 */
  19080. /******************** Bit definition forUSB_OTG_PCGCR register ********************/
  19081. #define USB_OTG_PCGCR_STPPCLK_Pos (0U)
  19082. #define USB_OTG_PCGCR_STPPCLK_Msk (0x1UL << USB_OTG_PCGCR_STPPCLK_Pos) /*!< 0x00000001 */
  19083. #define USB_OTG_PCGCR_STPPCLK USB_OTG_PCGCR_STPPCLK_Msk /*!< Stop PHY clock */
  19084. #define USB_OTG_PCGCR_GATEHCLK_Pos (1U)
  19085. #define USB_OTG_PCGCR_GATEHCLK_Msk (0x1UL << USB_OTG_PCGCR_GATEHCLK_Pos) /*!< 0x00000002 */
  19086. #define USB_OTG_PCGCR_GATEHCLK USB_OTG_PCGCR_GATEHCLK_Msk /*!< Gate HCLK */
  19087. #define USB_OTG_PCGCR_PHYSUSP_Pos (4U)
  19088. #define USB_OTG_PCGCR_PHYSUSP_Msk (0x1UL << USB_OTG_PCGCR_PHYSUSP_Pos) /*!< 0x00000010 */
  19089. #define USB_OTG_PCGCR_PHYSUSP USB_OTG_PCGCR_PHYSUSP_Msk /*!< PHY suspended */
  19090. /******************** Bit definition forUSB_OTG_GOTGINT register ********************/
  19091. #define USB_OTG_GOTGINT_SEDET_Pos (2U)
  19092. #define USB_OTG_GOTGINT_SEDET_Msk (0x1UL << USB_OTG_GOTGINT_SEDET_Pos) /*!< 0x00000004 */
  19093. #define USB_OTG_GOTGINT_SEDET USB_OTG_GOTGINT_SEDET_Msk /*!< Session end detected */
  19094. #define USB_OTG_GOTGINT_SRSSCHG_Pos (8U)
  19095. #define USB_OTG_GOTGINT_SRSSCHG_Msk (0x1UL << USB_OTG_GOTGINT_SRSSCHG_Pos) /*!< 0x00000100 */
  19096. #define USB_OTG_GOTGINT_SRSSCHG USB_OTG_GOTGINT_SRSSCHG_Msk /*!< Session request success status change */
  19097. #define USB_OTG_GOTGINT_HNSSCHG_Pos (9U)
  19098. #define USB_OTG_GOTGINT_HNSSCHG_Msk (0x1UL << USB_OTG_GOTGINT_HNSSCHG_Pos) /*!< 0x00000200 */
  19099. #define USB_OTG_GOTGINT_HNSSCHG USB_OTG_GOTGINT_HNSSCHG_Msk /*!< Host negotiation success status change */
  19100. #define USB_OTG_GOTGINT_HNGDET_Pos (17U)
  19101. #define USB_OTG_GOTGINT_HNGDET_Msk (0x1UL << USB_OTG_GOTGINT_HNGDET_Pos) /*!< 0x00020000 */
  19102. #define USB_OTG_GOTGINT_HNGDET USB_OTG_GOTGINT_HNGDET_Msk /*!< Host negotiation detected */
  19103. #define USB_OTG_GOTGINT_ADTOCHG_Pos (18U)
  19104. #define USB_OTG_GOTGINT_ADTOCHG_Msk (0x1UL << USB_OTG_GOTGINT_ADTOCHG_Pos) /*!< 0x00040000 */
  19105. #define USB_OTG_GOTGINT_ADTOCHG USB_OTG_GOTGINT_ADTOCHG_Msk /*!< A-device timeout change */
  19106. #define USB_OTG_GOTGINT_DBCDNE_Pos (19U)
  19107. #define USB_OTG_GOTGINT_DBCDNE_Msk (0x1UL << USB_OTG_GOTGINT_DBCDNE_Pos) /*!< 0x00080000 */
  19108. #define USB_OTG_GOTGINT_DBCDNE USB_OTG_GOTGINT_DBCDNE_Msk /*!< Debounce done */
  19109. /******************** Bit definition forUSB_OTG_DCTL register ********************/
  19110. #define USB_OTG_DCTL_RWUSIG_Pos (0U)
  19111. #define USB_OTG_DCTL_RWUSIG_Msk (0x1UL << USB_OTG_DCTL_RWUSIG_Pos) /*!< 0x00000001 */
  19112. #define USB_OTG_DCTL_RWUSIG USB_OTG_DCTL_RWUSIG_Msk /*!< Remote wakeup signaling */
  19113. #define USB_OTG_DCTL_SDIS_Pos (1U)
  19114. #define USB_OTG_DCTL_SDIS_Msk (0x1UL << USB_OTG_DCTL_SDIS_Pos) /*!< 0x00000002 */
  19115. #define USB_OTG_DCTL_SDIS USB_OTG_DCTL_SDIS_Msk /*!< Soft disconnect */
  19116. #define USB_OTG_DCTL_GINSTS_Pos (2U)
  19117. #define USB_OTG_DCTL_GINSTS_Msk (0x1UL << USB_OTG_DCTL_GINSTS_Pos) /*!< 0x00000004 */
  19118. #define USB_OTG_DCTL_GINSTS USB_OTG_DCTL_GINSTS_Msk /*!< Global IN NAK status */
  19119. #define USB_OTG_DCTL_GONSTS_Pos (3U)
  19120. #define USB_OTG_DCTL_GONSTS_Msk (0x1UL << USB_OTG_DCTL_GONSTS_Pos) /*!< 0x00000008 */
  19121. #define USB_OTG_DCTL_GONSTS USB_OTG_DCTL_GONSTS_Msk /*!< Global OUT NAK status */
  19122. #define USB_OTG_DCTL_TCTL_Pos (4U)
  19123. #define USB_OTG_DCTL_TCTL_Msk (0x7UL << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000070 */
  19124. #define USB_OTG_DCTL_TCTL USB_OTG_DCTL_TCTL_Msk /*!< Test control */
  19125. #define USB_OTG_DCTL_TCTL_0 (0x1UL << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000010 */
  19126. #define USB_OTG_DCTL_TCTL_1 (0x2UL << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000020 */
  19127. #define USB_OTG_DCTL_TCTL_2 (0x4UL << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000040 */
  19128. #define USB_OTG_DCTL_SGINAK_Pos (7U)
  19129. #define USB_OTG_DCTL_SGINAK_Msk (0x1UL << USB_OTG_DCTL_SGINAK_Pos) /*!< 0x00000080 */
  19130. #define USB_OTG_DCTL_SGINAK USB_OTG_DCTL_SGINAK_Msk /*!< Set global IN NAK */
  19131. #define USB_OTG_DCTL_CGINAK_Pos (8U)
  19132. #define USB_OTG_DCTL_CGINAK_Msk (0x1UL << USB_OTG_DCTL_CGINAK_Pos) /*!< 0x00000100 */
  19133. #define USB_OTG_DCTL_CGINAK USB_OTG_DCTL_CGINAK_Msk /*!< Clear global IN NAK */
  19134. #define USB_OTG_DCTL_SGONAK_Pos (9U)
  19135. #define USB_OTG_DCTL_SGONAK_Msk (0x1UL << USB_OTG_DCTL_SGONAK_Pos) /*!< 0x00000200 */
  19136. #define USB_OTG_DCTL_SGONAK USB_OTG_DCTL_SGONAK_Msk /*!< Set global OUT NAK */
  19137. #define USB_OTG_DCTL_CGONAK_Pos (10U)
  19138. #define USB_OTG_DCTL_CGONAK_Msk (0x1UL << USB_OTG_DCTL_CGONAK_Pos) /*!< 0x00000400 */
  19139. #define USB_OTG_DCTL_CGONAK USB_OTG_DCTL_CGONAK_Msk /*!< Clear global OUT NAK */
  19140. #define USB_OTG_DCTL_POPRGDNE_Pos (11U)
  19141. #define USB_OTG_DCTL_POPRGDNE_Msk (0x1UL << USB_OTG_DCTL_POPRGDNE_Pos) /*!< 0x00000800 */
  19142. #define USB_OTG_DCTL_POPRGDNE USB_OTG_DCTL_POPRGDNE_Msk /*!< Power-on programming done */
  19143. /******************** Bit definition forUSB_OTG_HFIR register ********************/
  19144. #define USB_OTG_HFIR_FRIVL_Pos (0U)
  19145. #define USB_OTG_HFIR_FRIVL_Msk (0xFFFFUL << USB_OTG_HFIR_FRIVL_Pos) /*!< 0x0000FFFF */
  19146. #define USB_OTG_HFIR_FRIVL USB_OTG_HFIR_FRIVL_Msk /*!< Frame interval */
  19147. /******************** Bit definition forUSB_OTG_HFNUM register ********************/
  19148. #define USB_OTG_HFNUM_FRNUM_Pos (0U)
  19149. #define USB_OTG_HFNUM_FRNUM_Msk (0xFFFFUL << USB_OTG_HFNUM_FRNUM_Pos) /*!< 0x0000FFFF */
  19150. #define USB_OTG_HFNUM_FRNUM USB_OTG_HFNUM_FRNUM_Msk /*!< Frame number */
  19151. #define USB_OTG_HFNUM_FTREM_Pos (16U)
  19152. #define USB_OTG_HFNUM_FTREM_Msk (0xFFFFUL << USB_OTG_HFNUM_FTREM_Pos) /*!< 0xFFFF0000 */
  19153. #define USB_OTG_HFNUM_FTREM USB_OTG_HFNUM_FTREM_Msk /*!< Frame time remaining */
  19154. /******************** Bit definition forUSB_OTG_DSTS register ********************/
  19155. #define USB_OTG_DSTS_SUSPSTS_Pos (0U)
  19156. #define USB_OTG_DSTS_SUSPSTS_Msk (0x1UL << USB_OTG_DSTS_SUSPSTS_Pos) /*!< 0x00000001 */
  19157. #define USB_OTG_DSTS_SUSPSTS USB_OTG_DSTS_SUSPSTS_Msk /*!< Suspend status */
  19158. #define USB_OTG_DSTS_ENUMSPD_Pos (1U)
  19159. #define USB_OTG_DSTS_ENUMSPD_Msk (0x3UL << USB_OTG_DSTS_ENUMSPD_Pos) /*!< 0x00000006 */
  19160. #define USB_OTG_DSTS_ENUMSPD USB_OTG_DSTS_ENUMSPD_Msk /*!< Enumerated speed */
  19161. #define USB_OTG_DSTS_ENUMSPD_0 (0x1UL << USB_OTG_DSTS_ENUMSPD_Pos) /*!< 0x00000002 */
  19162. #define USB_OTG_DSTS_ENUMSPD_1 (0x2UL << USB_OTG_DSTS_ENUMSPD_Pos) /*!< 0x00000004 */
  19163. #define USB_OTG_DSTS_EERR_Pos (3U)
  19164. #define USB_OTG_DSTS_EERR_Msk (0x1UL << USB_OTG_DSTS_EERR_Pos) /*!< 0x00000008 */
  19165. #define USB_OTG_DSTS_EERR USB_OTG_DSTS_EERR_Msk /*!< Erratic error */
  19166. #define USB_OTG_DSTS_FNSOF_Pos (8U)
  19167. #define USB_OTG_DSTS_FNSOF_Msk (0x3FFFUL << USB_OTG_DSTS_FNSOF_Pos) /*!< 0x003FFF00 */
  19168. #define USB_OTG_DSTS_FNSOF USB_OTG_DSTS_FNSOF_Msk /*!< Frame number of the received SOF */
  19169. /******************** Bit definition forUSB_OTG_GAHBCFG register ********************/
  19170. #define USB_OTG_GAHBCFG_GINT_Pos (0U)
  19171. #define USB_OTG_GAHBCFG_GINT_Msk (0x1UL << USB_OTG_GAHBCFG_GINT_Pos) /*!< 0x00000001 */
  19172. #define USB_OTG_GAHBCFG_GINT USB_OTG_GAHBCFG_GINT_Msk /*!< Global interrupt mask */
  19173. #define USB_OTG_GAHBCFG_HBSTLEN_Pos (1U)
  19174. #define USB_OTG_GAHBCFG_HBSTLEN_Msk (0xFUL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< 0x0000001E */
  19175. #define USB_OTG_GAHBCFG_HBSTLEN USB_OTG_GAHBCFG_HBSTLEN_Msk /*!< Burst length/type */
  19176. #define USB_OTG_GAHBCFG_HBSTLEN_0 (0x0UL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< Single */
  19177. #define USB_OTG_GAHBCFG_HBSTLEN_1 (0x1UL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< INCR */
  19178. #define USB_OTG_GAHBCFG_HBSTLEN_2 (0x3UL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< INCR4 */
  19179. #define USB_OTG_GAHBCFG_HBSTLEN_3 (0x5UL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< INCR8 */
  19180. #define USB_OTG_GAHBCFG_HBSTLEN_4 (0x7UL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< INCR16 */
  19181. #define USB_OTG_GAHBCFG_DMAEN_Pos (5U)
  19182. #define USB_OTG_GAHBCFG_DMAEN_Msk (0x1UL << USB_OTG_GAHBCFG_DMAEN_Pos) /*!< 0x00000020 */
  19183. #define USB_OTG_GAHBCFG_DMAEN USB_OTG_GAHBCFG_DMAEN_Msk /*!< DMA enable */
  19184. #define USB_OTG_GAHBCFG_TXFELVL_Pos (7U)
  19185. #define USB_OTG_GAHBCFG_TXFELVL_Msk (0x1UL << USB_OTG_GAHBCFG_TXFELVL_Pos) /*!< 0x00000080 */
  19186. #define USB_OTG_GAHBCFG_TXFELVL USB_OTG_GAHBCFG_TXFELVL_Msk /*!< TxFIFO empty level */
  19187. #define USB_OTG_GAHBCFG_PTXFELVL_Pos (8U)
  19188. #define USB_OTG_GAHBCFG_PTXFELVL_Msk (0x1UL << USB_OTG_GAHBCFG_PTXFELVL_Pos) /*!< 0x00000100 */
  19189. #define USB_OTG_GAHBCFG_PTXFELVL USB_OTG_GAHBCFG_PTXFELVL_Msk /*!< Periodic TxFIFO empty level */
  19190. /******************** Bit definition forUSB_OTG_GUSBCFG register ********************/
  19191. #define USB_OTG_GUSBCFG_TOCAL_Pos (0U)
  19192. #define USB_OTG_GUSBCFG_TOCAL_Msk (0x7UL << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000007 */
  19193. #define USB_OTG_GUSBCFG_TOCAL USB_OTG_GUSBCFG_TOCAL_Msk /*!< FS timeout calibration */
  19194. #define USB_OTG_GUSBCFG_TOCAL_0 (0x1UL << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000001 */
  19195. #define USB_OTG_GUSBCFG_TOCAL_1 (0x2UL << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000002 */
  19196. #define USB_OTG_GUSBCFG_TOCAL_2 (0x4UL << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000004 */
  19197. #define USB_OTG_GUSBCFG_PHYSEL_Pos (6U)
  19198. #define USB_OTG_GUSBCFG_PHYSEL_Msk (0x1UL << USB_OTG_GUSBCFG_PHYSEL_Pos) /*!< 0x00000040 */
  19199. #define USB_OTG_GUSBCFG_PHYSEL USB_OTG_GUSBCFG_PHYSEL_Msk /*!< USB 2.0 high-speed ULPI PHY or USB 1.1 full-speed serial transceiver select */
  19200. #define USB_OTG_GUSBCFG_SRPCAP_Pos (8U)
  19201. #define USB_OTG_GUSBCFG_SRPCAP_Msk (0x1UL << USB_OTG_GUSBCFG_SRPCAP_Pos) /*!< 0x00000100 */
  19202. #define USB_OTG_GUSBCFG_SRPCAP USB_OTG_GUSBCFG_SRPCAP_Msk /*!< SRP-capable */
  19203. #define USB_OTG_GUSBCFG_HNPCAP_Pos (9U)
  19204. #define USB_OTG_GUSBCFG_HNPCAP_Msk (0x1UL << USB_OTG_GUSBCFG_HNPCAP_Pos) /*!< 0x00000200 */
  19205. #define USB_OTG_GUSBCFG_HNPCAP USB_OTG_GUSBCFG_HNPCAP_Msk /*!< HNP-capable */
  19206. #define USB_OTG_GUSBCFG_TRDT_Pos (10U)
  19207. #define USB_OTG_GUSBCFG_TRDT_Msk (0xFUL << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00003C00 */
  19208. #define USB_OTG_GUSBCFG_TRDT USB_OTG_GUSBCFG_TRDT_Msk /*!< USB turnaround time */
  19209. #define USB_OTG_GUSBCFG_TRDT_0 (0x1UL << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00000400 */
  19210. #define USB_OTG_GUSBCFG_TRDT_1 (0x2UL << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00000800 */
  19211. #define USB_OTG_GUSBCFG_TRDT_2 (0x4UL << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00001000 */
  19212. #define USB_OTG_GUSBCFG_TRDT_3 (0x8UL << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00002000 */
  19213. #define USB_OTG_GUSBCFG_PHYLPCS_Pos (15U)
  19214. #define USB_OTG_GUSBCFG_PHYLPCS_Msk (0x1UL << USB_OTG_GUSBCFG_PHYLPCS_Pos) /*!< 0x00008000 */
  19215. #define USB_OTG_GUSBCFG_PHYLPCS USB_OTG_GUSBCFG_PHYLPCS_Msk /*!< PHY Low-power clock select */
  19216. #define USB_OTG_GUSBCFG_ULPIFSLS_Pos (17U)
  19217. #define USB_OTG_GUSBCFG_ULPIFSLS_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIFSLS_Pos) /*!< 0x00020000 */
  19218. #define USB_OTG_GUSBCFG_ULPIFSLS USB_OTG_GUSBCFG_ULPIFSLS_Msk /*!< ULPI FS/LS select */
  19219. #define USB_OTG_GUSBCFG_ULPIAR_Pos (18U)
  19220. #define USB_OTG_GUSBCFG_ULPIAR_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIAR_Pos) /*!< 0x00040000 */
  19221. #define USB_OTG_GUSBCFG_ULPIAR USB_OTG_GUSBCFG_ULPIAR_Msk /*!< ULPI Auto-resume */
  19222. #define USB_OTG_GUSBCFG_ULPICSM_Pos (19U)
  19223. #define USB_OTG_GUSBCFG_ULPICSM_Msk (0x1UL << USB_OTG_GUSBCFG_ULPICSM_Pos) /*!< 0x00080000 */
  19224. #define USB_OTG_GUSBCFG_ULPICSM USB_OTG_GUSBCFG_ULPICSM_Msk /*!< ULPI Clock SuspendM */
  19225. #define USB_OTG_GUSBCFG_ULPIEVBUSD_Pos (20U)
  19226. #define USB_OTG_GUSBCFG_ULPIEVBUSD_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIEVBUSD_Pos) /*!< 0x00100000 */
  19227. #define USB_OTG_GUSBCFG_ULPIEVBUSD USB_OTG_GUSBCFG_ULPIEVBUSD_Msk /*!< ULPI External VBUS Drive */
  19228. #define USB_OTG_GUSBCFG_ULPIEVBUSI_Pos (21U)
  19229. #define USB_OTG_GUSBCFG_ULPIEVBUSI_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIEVBUSI_Pos) /*!< 0x00200000 */
  19230. #define USB_OTG_GUSBCFG_ULPIEVBUSI USB_OTG_GUSBCFG_ULPIEVBUSI_Msk /*!< ULPI external VBUS indicator */
  19231. #define USB_OTG_GUSBCFG_TSDPS_Pos (22U)
  19232. #define USB_OTG_GUSBCFG_TSDPS_Msk (0x1UL << USB_OTG_GUSBCFG_TSDPS_Pos) /*!< 0x00400000 */
  19233. #define USB_OTG_GUSBCFG_TSDPS USB_OTG_GUSBCFG_TSDPS_Msk /*!< TermSel DLine pulsing selection */
  19234. #define USB_OTG_GUSBCFG_PCCI_Pos (23U)
  19235. #define USB_OTG_GUSBCFG_PCCI_Msk (0x1UL << USB_OTG_GUSBCFG_PCCI_Pos) /*!< 0x00800000 */
  19236. #define USB_OTG_GUSBCFG_PCCI USB_OTG_GUSBCFG_PCCI_Msk /*!< Indicator complement */
  19237. #define USB_OTG_GUSBCFG_PTCI_Pos (24U)
  19238. #define USB_OTG_GUSBCFG_PTCI_Msk (0x1UL << USB_OTG_GUSBCFG_PTCI_Pos) /*!< 0x01000000 */
  19239. #define USB_OTG_GUSBCFG_PTCI USB_OTG_GUSBCFG_PTCI_Msk /*!< Indicator pass through */
  19240. #define USB_OTG_GUSBCFG_ULPIIPD_Pos (25U)
  19241. #define USB_OTG_GUSBCFG_ULPIIPD_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIIPD_Pos) /*!< 0x02000000 */
  19242. #define USB_OTG_GUSBCFG_ULPIIPD USB_OTG_GUSBCFG_ULPIIPD_Msk /*!< ULPI interface protect disable */
  19243. #define USB_OTG_GUSBCFG_FHMOD_Pos (29U)
  19244. #define USB_OTG_GUSBCFG_FHMOD_Msk (0x1UL << USB_OTG_GUSBCFG_FHMOD_Pos) /*!< 0x20000000 */
  19245. #define USB_OTG_GUSBCFG_FHMOD USB_OTG_GUSBCFG_FHMOD_Msk /*!< Forced host mode */
  19246. #define USB_OTG_GUSBCFG_FDMOD_Pos (30U)
  19247. #define USB_OTG_GUSBCFG_FDMOD_Msk (0x1UL << USB_OTG_GUSBCFG_FDMOD_Pos) /*!< 0x40000000 */
  19248. #define USB_OTG_GUSBCFG_FDMOD USB_OTG_GUSBCFG_FDMOD_Msk /*!< Forced peripheral mode */
  19249. #define USB_OTG_GUSBCFG_CTXPKT_Pos (31U)
  19250. #define USB_OTG_GUSBCFG_CTXPKT_Msk (0x1UL << USB_OTG_GUSBCFG_CTXPKT_Pos) /*!< 0x80000000 */
  19251. #define USB_OTG_GUSBCFG_CTXPKT USB_OTG_GUSBCFG_CTXPKT_Msk /*!< Corrupt Tx packet */
  19252. /******************** Bit definition forUSB_OTG_GRSTCTL register ********************/
  19253. #define USB_OTG_GRSTCTL_CSRST_Pos (0U)
  19254. #define USB_OTG_GRSTCTL_CSRST_Msk (0x1UL << USB_OTG_GRSTCTL_CSRST_Pos) /*!< 0x00000001 */
  19255. #define USB_OTG_GRSTCTL_CSRST USB_OTG_GRSTCTL_CSRST_Msk /*!< Core soft reset */
  19256. #define USB_OTG_GRSTCTL_HSRST_Pos (1U)
  19257. #define USB_OTG_GRSTCTL_HSRST_Msk (0x1UL << USB_OTG_GRSTCTL_HSRST_Pos) /*!< 0x00000002 */
  19258. #define USB_OTG_GRSTCTL_HSRST USB_OTG_GRSTCTL_HSRST_Msk /*!< HCLK soft reset */
  19259. #define USB_OTG_GRSTCTL_FCRST_Pos (2U)
  19260. #define USB_OTG_GRSTCTL_FCRST_Msk (0x1UL << USB_OTG_GRSTCTL_FCRST_Pos) /*!< 0x00000004 */
  19261. #define USB_OTG_GRSTCTL_FCRST USB_OTG_GRSTCTL_FCRST_Msk /*!< Host frame counter reset */
  19262. #define USB_OTG_GRSTCTL_RXFFLSH_Pos (4U)
  19263. #define USB_OTG_GRSTCTL_RXFFLSH_Msk (0x1UL << USB_OTG_GRSTCTL_RXFFLSH_Pos) /*!< 0x00000010 */
  19264. #define USB_OTG_GRSTCTL_RXFFLSH USB_OTG_GRSTCTL_RXFFLSH_Msk /*!< RxFIFO flush */
  19265. #define USB_OTG_GRSTCTL_TXFFLSH_Pos (5U)
  19266. #define USB_OTG_GRSTCTL_TXFFLSH_Msk (0x1UL << USB_OTG_GRSTCTL_TXFFLSH_Pos) /*!< 0x00000020 */
  19267. #define USB_OTG_GRSTCTL_TXFFLSH USB_OTG_GRSTCTL_TXFFLSH_Msk /*!< TxFIFO flush */
  19268. #define USB_OTG_GRSTCTL_TXFNUM_Pos (6U)
  19269. #define USB_OTG_GRSTCTL_TXFNUM_Msk (0x1FUL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x000007C0 */
  19270. #define USB_OTG_GRSTCTL_TXFNUM USB_OTG_GRSTCTL_TXFNUM_Msk /*!< TxFIFO number */
  19271. #define USB_OTG_GRSTCTL_TXFNUM_0 (0x01UL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000040 */
  19272. #define USB_OTG_GRSTCTL_TXFNUM_1 (0x02UL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000080 */
  19273. #define USB_OTG_GRSTCTL_TXFNUM_2 (0x04UL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000100 */
  19274. #define USB_OTG_GRSTCTL_TXFNUM_3 (0x08UL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000200 */
  19275. #define USB_OTG_GRSTCTL_TXFNUM_4 (0x10UL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000400 */
  19276. #define USB_OTG_GRSTCTL_DMAREQ_Pos (30U)
  19277. #define USB_OTG_GRSTCTL_DMAREQ_Msk (0x1UL << USB_OTG_GRSTCTL_DMAREQ_Pos) /*!< 0x40000000 */
  19278. #define USB_OTG_GRSTCTL_DMAREQ USB_OTG_GRSTCTL_DMAREQ_Msk /*!< DMA request signal */
  19279. #define USB_OTG_GRSTCTL_AHBIDL_Pos (31U)
  19280. #define USB_OTG_GRSTCTL_AHBIDL_Msk (0x1UL << USB_OTG_GRSTCTL_AHBIDL_Pos) /*!< 0x80000000 */
  19281. #define USB_OTG_GRSTCTL_AHBIDL USB_OTG_GRSTCTL_AHBIDL_Msk /*!< AHB master idle */
  19282. /******************** Bit definition forUSB_OTG_DIEPMSK register ********************/
  19283. #define USB_OTG_DIEPMSK_XFRCM_Pos (0U)
  19284. #define USB_OTG_DIEPMSK_XFRCM_Msk (0x1UL << USB_OTG_DIEPMSK_XFRCM_Pos) /*!< 0x00000001 */
  19285. #define USB_OTG_DIEPMSK_XFRCM USB_OTG_DIEPMSK_XFRCM_Msk /*!< Transfer completed interrupt mask */
  19286. #define USB_OTG_DIEPMSK_EPDM_Pos (1U)
  19287. #define USB_OTG_DIEPMSK_EPDM_Msk (0x1UL << USB_OTG_DIEPMSK_EPDM_Pos) /*!< 0x00000002 */
  19288. #define USB_OTG_DIEPMSK_EPDM USB_OTG_DIEPMSK_EPDM_Msk /*!< Endpoint disabled interrupt mask */
  19289. #define USB_OTG_DIEPMSK_TOM_Pos (3U)
  19290. #define USB_OTG_DIEPMSK_TOM_Msk (0x1UL << USB_OTG_DIEPMSK_TOM_Pos) /*!< 0x00000008 */
  19291. #define USB_OTG_DIEPMSK_TOM USB_OTG_DIEPMSK_TOM_Msk /*!< Timeout condition mask (nonisochronous endpoints) */
  19292. #define USB_OTG_DIEPMSK_ITTXFEMSK_Pos (4U)
  19293. #define USB_OTG_DIEPMSK_ITTXFEMSK_Msk (0x1UL << USB_OTG_DIEPMSK_ITTXFEMSK_Pos) /*!< 0x00000010 */
  19294. #define USB_OTG_DIEPMSK_ITTXFEMSK USB_OTG_DIEPMSK_ITTXFEMSK_Msk /*!< IN token received when TxFIFO empty mask */
  19295. #define USB_OTG_DIEPMSK_INEPNMM_Pos (5U)
  19296. #define USB_OTG_DIEPMSK_INEPNMM_Msk (0x1UL << USB_OTG_DIEPMSK_INEPNMM_Pos) /*!< 0x00000020 */
  19297. #define USB_OTG_DIEPMSK_INEPNMM USB_OTG_DIEPMSK_INEPNMM_Msk /*!< IN token received with EP mismatch mask */
  19298. #define USB_OTG_DIEPMSK_INEPNEM_Pos (6U)
  19299. #define USB_OTG_DIEPMSK_INEPNEM_Msk (0x1UL << USB_OTG_DIEPMSK_INEPNEM_Pos) /*!< 0x00000040 */
  19300. #define USB_OTG_DIEPMSK_INEPNEM USB_OTG_DIEPMSK_INEPNEM_Msk /*!< IN endpoint NAK effective mask */
  19301. #define USB_OTG_DIEPMSK_TXFURM_Pos (8U)
  19302. #define USB_OTG_DIEPMSK_TXFURM_Msk (0x1UL << USB_OTG_DIEPMSK_TXFURM_Pos) /*!< 0x00000100 */
  19303. #define USB_OTG_DIEPMSK_TXFURM USB_OTG_DIEPMSK_TXFURM_Msk /*!< FIFO underrun mask */
  19304. #define USB_OTG_DIEPMSK_BIM_Pos (9U)
  19305. #define USB_OTG_DIEPMSK_BIM_Msk (0x1UL << USB_OTG_DIEPMSK_BIM_Pos) /*!< 0x00000200 */
  19306. #define USB_OTG_DIEPMSK_BIM USB_OTG_DIEPMSK_BIM_Msk /*!< BNA interrupt mask */
  19307. /******************** Bit definition forUSB_OTG_HPTXSTS register ********************/
  19308. #define USB_OTG_HPTXSTS_PTXFSAVL_Pos (0U)
  19309. #define USB_OTG_HPTXSTS_PTXFSAVL_Msk (0xFFFFUL << USB_OTG_HPTXSTS_PTXFSAVL_Pos) /*!< 0x0000FFFF */
  19310. #define USB_OTG_HPTXSTS_PTXFSAVL USB_OTG_HPTXSTS_PTXFSAVL_Msk /*!< Periodic transmit data FIFO space available */
  19311. #define USB_OTG_HPTXSTS_PTXQSAV_Pos (16U)
  19312. #define USB_OTG_HPTXSTS_PTXQSAV_Msk (0xFFUL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00FF0000 */
  19313. #define USB_OTG_HPTXSTS_PTXQSAV USB_OTG_HPTXSTS_PTXQSAV_Msk /*!< Periodic transmit request queue space available */
  19314. #define USB_OTG_HPTXSTS_PTXQSAV_0 (0x01UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00010000 */
  19315. #define USB_OTG_HPTXSTS_PTXQSAV_1 (0x02UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00020000 */
  19316. #define USB_OTG_HPTXSTS_PTXQSAV_2 (0x04UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00040000 */
  19317. #define USB_OTG_HPTXSTS_PTXQSAV_3 (0x08UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00080000 */
  19318. #define USB_OTG_HPTXSTS_PTXQSAV_4 (0x10UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00100000 */
  19319. #define USB_OTG_HPTXSTS_PTXQSAV_5 (0x20UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00200000 */
  19320. #define USB_OTG_HPTXSTS_PTXQSAV_6 (0x40UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00400000 */
  19321. #define USB_OTG_HPTXSTS_PTXQSAV_7 (0x80UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00800000 */
  19322. #define USB_OTG_HPTXSTS_PTXQTOP_Pos (24U)
  19323. #define USB_OTG_HPTXSTS_PTXQTOP_Msk (0xFFUL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0xFF000000 */
  19324. #define USB_OTG_HPTXSTS_PTXQTOP USB_OTG_HPTXSTS_PTXQTOP_Msk /*!< Top of the periodic transmit request queue */
  19325. #define USB_OTG_HPTXSTS_PTXQTOP_0 (0x01UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x01000000 */
  19326. #define USB_OTG_HPTXSTS_PTXQTOP_1 (0x02UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x02000000 */
  19327. #define USB_OTG_HPTXSTS_PTXQTOP_2 (0x04UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x04000000 */
  19328. #define USB_OTG_HPTXSTS_PTXQTOP_3 (0x08UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x08000000 */
  19329. #define USB_OTG_HPTXSTS_PTXQTOP_4 (0x10UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x10000000 */
  19330. #define USB_OTG_HPTXSTS_PTXQTOP_5 (0x20UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x20000000 */
  19331. #define USB_OTG_HPTXSTS_PTXQTOP_6 (0x40UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x40000000 */
  19332. #define USB_OTG_HPTXSTS_PTXQTOP_7 (0x80UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x80000000 */
  19333. /******************** Bit definition forUSB_OTG_HAINT register ********************/
  19334. #define USB_OTG_HAINT_HAINT_Pos (0U)
  19335. #define USB_OTG_HAINT_HAINT_Msk (0xFFFFUL << USB_OTG_HAINT_HAINT_Pos) /*!< 0x0000FFFF */
  19336. #define USB_OTG_HAINT_HAINT USB_OTG_HAINT_HAINT_Msk /*!< Channel interrupts */
  19337. /******************** Bit definition forUSB_OTG_DOEPMSK register ********************/
  19338. #define USB_OTG_DOEPMSK_XFRCM_Pos (0U)
  19339. #define USB_OTG_DOEPMSK_XFRCM_Msk (0x1UL << USB_OTG_DOEPMSK_XFRCM_Pos) /*!< 0x00000001 */
  19340. #define USB_OTG_DOEPMSK_XFRCM USB_OTG_DOEPMSK_XFRCM_Msk /*!< Transfer completed interrupt mask */
  19341. #define USB_OTG_DOEPMSK_EPDM_Pos (1U)
  19342. #define USB_OTG_DOEPMSK_EPDM_Msk (0x1UL << USB_OTG_DOEPMSK_EPDM_Pos) /*!< 0x00000002 */
  19343. #define USB_OTG_DOEPMSK_EPDM USB_OTG_DOEPMSK_EPDM_Msk /*!< Endpoint disabled interrupt mask */
  19344. #define USB_OTG_DOEPMSK_AHBERRM_Pos (2U)
  19345. #define USB_OTG_DOEPMSK_AHBERRM_Msk (0x1UL << USB_OTG_DOEPMSK_AHBERRM_Pos) /*!< 0x00000004 */
  19346. #define USB_OTG_DOEPMSK_AHBERRM USB_OTG_DOEPMSK_AHBERRM_Msk /*!< OUT transaction AHB Error interrupt mask */
  19347. #define USB_OTG_DOEPMSK_STUPM_Pos (3U)
  19348. #define USB_OTG_DOEPMSK_STUPM_Msk (0x1UL << USB_OTG_DOEPMSK_STUPM_Pos) /*!< 0x00000008 */
  19349. #define USB_OTG_DOEPMSK_STUPM USB_OTG_DOEPMSK_STUPM_Msk /*!< SETUP phase done mask */
  19350. #define USB_OTG_DOEPMSK_OTEPDM_Pos (4U)
  19351. #define USB_OTG_DOEPMSK_OTEPDM_Msk (0x1UL << USB_OTG_DOEPMSK_OTEPDM_Pos) /*!< 0x00000010 */
  19352. #define USB_OTG_DOEPMSK_OTEPDM USB_OTG_DOEPMSK_OTEPDM_Msk /*!< OUT token received when endpoint disabled mask */
  19353. #define USB_OTG_DOEPMSK_OTEPSPRM_Pos (5U)
  19354. #define USB_OTG_DOEPMSK_OTEPSPRM_Msk (0x1UL << USB_OTG_DOEPMSK_OTEPSPRM_Pos) /*!< 0x00000020 */
  19355. #define USB_OTG_DOEPMSK_OTEPSPRM USB_OTG_DOEPMSK_OTEPSPRM_Msk /*!< Status Phase Received mask */
  19356. #define USB_OTG_DOEPMSK_B2BSTUP_Pos (6U)
  19357. #define USB_OTG_DOEPMSK_B2BSTUP_Msk (0x1UL << USB_OTG_DOEPMSK_B2BSTUP_Pos) /*!< 0x00000040 */
  19358. #define USB_OTG_DOEPMSK_B2BSTUP USB_OTG_DOEPMSK_B2BSTUP_Msk /*!< Back-to-back SETUP packets received mask */
  19359. #define USB_OTG_DOEPMSK_OPEM_Pos (8U)
  19360. #define USB_OTG_DOEPMSK_OPEM_Msk (0x1UL << USB_OTG_DOEPMSK_OPEM_Pos) /*!< 0x00000100 */
  19361. #define USB_OTG_DOEPMSK_OPEM USB_OTG_DOEPMSK_OPEM_Msk /*!< OUT packet error mask */
  19362. #define USB_OTG_DOEPMSK_BOIM_Pos (9U)
  19363. #define USB_OTG_DOEPMSK_BOIM_Msk (0x1UL << USB_OTG_DOEPMSK_BOIM_Pos) /*!< 0x00000200 */
  19364. #define USB_OTG_DOEPMSK_BOIM USB_OTG_DOEPMSK_BOIM_Msk /*!< BNA interrupt mask */
  19365. #define USB_OTG_DOEPMSK_BERRM_Pos (12U)
  19366. #define USB_OTG_DOEPMSK_BERRM_Msk (0x1UL << USB_OTG_DOEPMSK_BERRM_Pos) /*!< 0x00001000 */
  19367. #define USB_OTG_DOEPMSK_BERRM USB_OTG_DOEPMSK_BERRM_Msk /*!< Babble error interrupt mask */
  19368. #define USB_OTG_DOEPMSK_NAKM_Pos (13U)
  19369. #define USB_OTG_DOEPMSK_NAKM_Msk (0x1UL << USB_OTG_DOEPMSK_NAKM_Pos) /*!< 0x00002000 */
  19370. #define USB_OTG_DOEPMSK_NAKM USB_OTG_DOEPMSK_NAKM_Msk /*!< OUT Packet NAK interrupt mask */
  19371. #define USB_OTG_DOEPMSK_NYETM_Pos (14U)
  19372. #define USB_OTG_DOEPMSK_NYETM_Msk (0x1UL << USB_OTG_DOEPMSK_NYETM_Pos) /*!< 0x00004000 */
  19373. #define USB_OTG_DOEPMSK_NYETM USB_OTG_DOEPMSK_NYETM_Msk /*!< NYET interrupt mask */
  19374. /******************** Bit definition forUSB_OTG_GINTSTS register ********************/
  19375. #define USB_OTG_GINTSTS_CMOD_Pos (0U)
  19376. #define USB_OTG_GINTSTS_CMOD_Msk (0x1UL << USB_OTG_GINTSTS_CMOD_Pos) /*!< 0x00000001 */
  19377. #define USB_OTG_GINTSTS_CMOD USB_OTG_GINTSTS_CMOD_Msk /*!< Current mode of operation */
  19378. #define USB_OTG_GINTSTS_MMIS_Pos (1U)
  19379. #define USB_OTG_GINTSTS_MMIS_Msk (0x1UL << USB_OTG_GINTSTS_MMIS_Pos) /*!< 0x00000002 */
  19380. #define USB_OTG_GINTSTS_MMIS USB_OTG_GINTSTS_MMIS_Msk /*!< Mode mismatch interrupt */
  19381. #define USB_OTG_GINTSTS_OTGINT_Pos (2U)
  19382. #define USB_OTG_GINTSTS_OTGINT_Msk (0x1UL << USB_OTG_GINTSTS_OTGINT_Pos) /*!< 0x00000004 */
  19383. #define USB_OTG_GINTSTS_OTGINT USB_OTG_GINTSTS_OTGINT_Msk /*!< OTG interrupt */
  19384. #define USB_OTG_GINTSTS_SOF_Pos (3U)
  19385. #define USB_OTG_GINTSTS_SOF_Msk (0x1UL << USB_OTG_GINTSTS_SOF_Pos) /*!< 0x00000008 */
  19386. #define USB_OTG_GINTSTS_SOF USB_OTG_GINTSTS_SOF_Msk /*!< Start of frame */
  19387. #define USB_OTG_GINTSTS_RXFLVL_Pos (4U)
  19388. #define USB_OTG_GINTSTS_RXFLVL_Msk (0x1UL << USB_OTG_GINTSTS_RXFLVL_Pos) /*!< 0x00000010 */
  19389. #define USB_OTG_GINTSTS_RXFLVL USB_OTG_GINTSTS_RXFLVL_Msk /*!< RxFIFO nonempty */
  19390. #define USB_OTG_GINTSTS_NPTXFE_Pos (5U)
  19391. #define USB_OTG_GINTSTS_NPTXFE_Msk (0x1UL << USB_OTG_GINTSTS_NPTXFE_Pos) /*!< 0x00000020 */
  19392. #define USB_OTG_GINTSTS_NPTXFE USB_OTG_GINTSTS_NPTXFE_Msk /*!< Nonperiodic TxFIFO empty */
  19393. #define USB_OTG_GINTSTS_GINAKEFF_Pos (6U)
  19394. #define USB_OTG_GINTSTS_GINAKEFF_Msk (0x1UL << USB_OTG_GINTSTS_GINAKEFF_Pos) /*!< 0x00000040 */
  19395. #define USB_OTG_GINTSTS_GINAKEFF USB_OTG_GINTSTS_GINAKEFF_Msk /*!< Global IN nonperiodic NAK effective */
  19396. #define USB_OTG_GINTSTS_BOUTNAKEFF_Pos (7U)
  19397. #define USB_OTG_GINTSTS_BOUTNAKEFF_Msk (0x1UL << USB_OTG_GINTSTS_BOUTNAKEFF_Pos) /*!< 0x00000080 */
  19398. #define USB_OTG_GINTSTS_BOUTNAKEFF USB_OTG_GINTSTS_BOUTNAKEFF_Msk /*!< Global OUT NAK effective */
  19399. #define USB_OTG_GINTSTS_ESUSP_Pos (10U)
  19400. #define USB_OTG_GINTSTS_ESUSP_Msk (0x1UL << USB_OTG_GINTSTS_ESUSP_Pos) /*!< 0x00000400 */
  19401. #define USB_OTG_GINTSTS_ESUSP USB_OTG_GINTSTS_ESUSP_Msk /*!< Early suspend */
  19402. #define USB_OTG_GINTSTS_USBSUSP_Pos (11U)
  19403. #define USB_OTG_GINTSTS_USBSUSP_Msk (0x1UL << USB_OTG_GINTSTS_USBSUSP_Pos) /*!< 0x00000800 */
  19404. #define USB_OTG_GINTSTS_USBSUSP USB_OTG_GINTSTS_USBSUSP_Msk /*!< USB suspend */
  19405. #define USB_OTG_GINTSTS_USBRST_Pos (12U)
  19406. #define USB_OTG_GINTSTS_USBRST_Msk (0x1UL << USB_OTG_GINTSTS_USBRST_Pos) /*!< 0x00001000 */
  19407. #define USB_OTG_GINTSTS_USBRST USB_OTG_GINTSTS_USBRST_Msk /*!< USB reset */
  19408. #define USB_OTG_GINTSTS_ENUMDNE_Pos (13U)
  19409. #define USB_OTG_GINTSTS_ENUMDNE_Msk (0x1UL << USB_OTG_GINTSTS_ENUMDNE_Pos) /*!< 0x00002000 */
  19410. #define USB_OTG_GINTSTS_ENUMDNE USB_OTG_GINTSTS_ENUMDNE_Msk /*!< Enumeration done */
  19411. #define USB_OTG_GINTSTS_ISOODRP_Pos (14U)
  19412. #define USB_OTG_GINTSTS_ISOODRP_Msk (0x1UL << USB_OTG_GINTSTS_ISOODRP_Pos) /*!< 0x00004000 */
  19413. #define USB_OTG_GINTSTS_ISOODRP USB_OTG_GINTSTS_ISOODRP_Msk /*!< Isochronous OUT packet dropped interrupt */
  19414. #define USB_OTG_GINTSTS_EOPF_Pos (15U)
  19415. #define USB_OTG_GINTSTS_EOPF_Msk (0x1UL << USB_OTG_GINTSTS_EOPF_Pos) /*!< 0x00008000 */
  19416. #define USB_OTG_GINTSTS_EOPF USB_OTG_GINTSTS_EOPF_Msk /*!< End of periodic frame interrupt */
  19417. #define USB_OTG_GINTSTS_IEPINT_Pos (18U)
  19418. #define USB_OTG_GINTSTS_IEPINT_Msk (0x1UL << USB_OTG_GINTSTS_IEPINT_Pos) /*!< 0x00040000 */
  19419. #define USB_OTG_GINTSTS_IEPINT USB_OTG_GINTSTS_IEPINT_Msk /*!< IN endpoint interrupt */
  19420. #define USB_OTG_GINTSTS_OEPINT_Pos (19U)
  19421. #define USB_OTG_GINTSTS_OEPINT_Msk (0x1UL << USB_OTG_GINTSTS_OEPINT_Pos) /*!< 0x00080000 */
  19422. #define USB_OTG_GINTSTS_OEPINT USB_OTG_GINTSTS_OEPINT_Msk /*!< OUT endpoint interrupt */
  19423. #define USB_OTG_GINTSTS_IISOIXFR_Pos (20U)
  19424. #define USB_OTG_GINTSTS_IISOIXFR_Msk (0x1UL << USB_OTG_GINTSTS_IISOIXFR_Pos) /*!< 0x00100000 */
  19425. #define USB_OTG_GINTSTS_IISOIXFR USB_OTG_GINTSTS_IISOIXFR_Msk /*!< Incomplete isochronous IN transfer */
  19426. #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Pos (21U)
  19427. #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Msk (0x1UL << USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Pos) /*!< 0x00200000 */
  19428. #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Msk /*!< Incomplete periodic transfer */
  19429. #define USB_OTG_GINTSTS_DATAFSUSP_Pos (22U)
  19430. #define USB_OTG_GINTSTS_DATAFSUSP_Msk (0x1UL << USB_OTG_GINTSTS_DATAFSUSP_Pos) /*!< 0x00400000 */
  19431. #define USB_OTG_GINTSTS_DATAFSUSP USB_OTG_GINTSTS_DATAFSUSP_Msk /*!< Data fetch suspended */
  19432. #define USB_OTG_GINTSTS_RSTDET_Pos (23U)
  19433. #define USB_OTG_GINTSTS_RSTDET_Msk (0x1UL << USB_OTG_GINTSTS_RSTDET_Pos) /*!< 0x00800000 */
  19434. #define USB_OTG_GINTSTS_RSTDET USB_OTG_GINTSTS_RSTDET_Msk /*!< Reset detected interrupt */
  19435. #define USB_OTG_GINTSTS_HPRTINT_Pos (24U)
  19436. #define USB_OTG_GINTSTS_HPRTINT_Msk (0x1UL << USB_OTG_GINTSTS_HPRTINT_Pos) /*!< 0x01000000 */
  19437. #define USB_OTG_GINTSTS_HPRTINT USB_OTG_GINTSTS_HPRTINT_Msk /*!< Host port interrupt */
  19438. #define USB_OTG_GINTSTS_HCINT_Pos (25U)
  19439. #define USB_OTG_GINTSTS_HCINT_Msk (0x1UL << USB_OTG_GINTSTS_HCINT_Pos) /*!< 0x02000000 */
  19440. #define USB_OTG_GINTSTS_HCINT USB_OTG_GINTSTS_HCINT_Msk /*!< Host channels interrupt */
  19441. #define USB_OTG_GINTSTS_PTXFE_Pos (26U)
  19442. #define USB_OTG_GINTSTS_PTXFE_Msk (0x1UL << USB_OTG_GINTSTS_PTXFE_Pos) /*!< 0x04000000 */
  19443. #define USB_OTG_GINTSTS_PTXFE USB_OTG_GINTSTS_PTXFE_Msk /*!< Periodic TxFIFO empty */
  19444. #define USB_OTG_GINTSTS_LPMINT_Pos (27U)
  19445. #define USB_OTG_GINTSTS_LPMINT_Msk (0x1UL << USB_OTG_GINTSTS_LPMINT_Pos) /*!< 0x08000000 */
  19446. #define USB_OTG_GINTSTS_LPMINT USB_OTG_GINTSTS_LPMINT_Msk /*!< LPM interrupt */
  19447. #define USB_OTG_GINTSTS_CIDSCHG_Pos (28U)
  19448. #define USB_OTG_GINTSTS_CIDSCHG_Msk (0x1UL << USB_OTG_GINTSTS_CIDSCHG_Pos) /*!< 0x10000000 */
  19449. #define USB_OTG_GINTSTS_CIDSCHG USB_OTG_GINTSTS_CIDSCHG_Msk /*!< Connector ID status change */
  19450. #define USB_OTG_GINTSTS_DISCINT_Pos (29U)
  19451. #define USB_OTG_GINTSTS_DISCINT_Msk (0x1UL << USB_OTG_GINTSTS_DISCINT_Pos) /*!< 0x20000000 */
  19452. #define USB_OTG_GINTSTS_DISCINT USB_OTG_GINTSTS_DISCINT_Msk /*!< Disconnect detected interrupt */
  19453. #define USB_OTG_GINTSTS_SRQINT_Pos (30U)
  19454. #define USB_OTG_GINTSTS_SRQINT_Msk (0x1UL << USB_OTG_GINTSTS_SRQINT_Pos) /*!< 0x40000000 */
  19455. #define USB_OTG_GINTSTS_SRQINT USB_OTG_GINTSTS_SRQINT_Msk /*!< Session request/new session detected interrupt */
  19456. #define USB_OTG_GINTSTS_WKUINT_Pos (31U)
  19457. #define USB_OTG_GINTSTS_WKUINT_Msk (0x1UL << USB_OTG_GINTSTS_WKUINT_Pos) /*!< 0x80000000 */
  19458. #define USB_OTG_GINTSTS_WKUINT USB_OTG_GINTSTS_WKUINT_Msk /*!< Resume/remote wakeup detected interrupt */
  19459. /******************** Bit definition forUSB_OTG_GINTMSK register ********************/
  19460. #define USB_OTG_GINTMSK_MMISM_Pos (1U)
  19461. #define USB_OTG_GINTMSK_MMISM_Msk (0x1UL << USB_OTG_GINTMSK_MMISM_Pos) /*!< 0x00000002 */
  19462. #define USB_OTG_GINTMSK_MMISM USB_OTG_GINTMSK_MMISM_Msk /*!< Mode mismatch interrupt mask */
  19463. #define USB_OTG_GINTMSK_OTGINT_Pos (2U)
  19464. #define USB_OTG_GINTMSK_OTGINT_Msk (0x1UL << USB_OTG_GINTMSK_OTGINT_Pos) /*!< 0x00000004 */
  19465. #define USB_OTG_GINTMSK_OTGINT USB_OTG_GINTMSK_OTGINT_Msk /*!< OTG interrupt mask */
  19466. #define USB_OTG_GINTMSK_SOFM_Pos (3U)
  19467. #define USB_OTG_GINTMSK_SOFM_Msk (0x1UL << USB_OTG_GINTMSK_SOFM_Pos) /*!< 0x00000008 */
  19468. #define USB_OTG_GINTMSK_SOFM USB_OTG_GINTMSK_SOFM_Msk /*!< Start of frame mask */
  19469. #define USB_OTG_GINTMSK_RXFLVLM_Pos (4U)
  19470. #define USB_OTG_GINTMSK_RXFLVLM_Msk (0x1UL << USB_OTG_GINTMSK_RXFLVLM_Pos) /*!< 0x00000010 */
  19471. #define USB_OTG_GINTMSK_RXFLVLM USB_OTG_GINTMSK_RXFLVLM_Msk /*!< Receive FIFO nonempty mask */
  19472. #define USB_OTG_GINTMSK_NPTXFEM_Pos (5U)
  19473. #define USB_OTG_GINTMSK_NPTXFEM_Msk (0x1UL << USB_OTG_GINTMSK_NPTXFEM_Pos) /*!< 0x00000020 */
  19474. #define USB_OTG_GINTMSK_NPTXFEM USB_OTG_GINTMSK_NPTXFEM_Msk /*!< Nonperiodic TxFIFO empty mask */
  19475. #define USB_OTG_GINTMSK_GINAKEFFM_Pos (6U)
  19476. #define USB_OTG_GINTMSK_GINAKEFFM_Msk (0x1UL << USB_OTG_GINTMSK_GINAKEFFM_Pos) /*!< 0x00000040 */
  19477. #define USB_OTG_GINTMSK_GINAKEFFM USB_OTG_GINTMSK_GINAKEFFM_Msk /*!< Global nonperiodic IN NAK effective mask */
  19478. #define USB_OTG_GINTMSK_GONAKEFFM_Pos (7U)
  19479. #define USB_OTG_GINTMSK_GONAKEFFM_Msk (0x1UL << USB_OTG_GINTMSK_GONAKEFFM_Pos) /*!< 0x00000080 */
  19480. #define USB_OTG_GINTMSK_GONAKEFFM USB_OTG_GINTMSK_GONAKEFFM_Msk /*!< Global OUT NAK effective mask */
  19481. #define USB_OTG_GINTMSK_ESUSPM_Pos (10U)
  19482. #define USB_OTG_GINTMSK_ESUSPM_Msk (0x1UL << USB_OTG_GINTMSK_ESUSPM_Pos) /*!< 0x00000400 */
  19483. #define USB_OTG_GINTMSK_ESUSPM USB_OTG_GINTMSK_ESUSPM_Msk /*!< Early suspend mask */
  19484. #define USB_OTG_GINTMSK_USBSUSPM_Pos (11U)
  19485. #define USB_OTG_GINTMSK_USBSUSPM_Msk (0x1UL << USB_OTG_GINTMSK_USBSUSPM_Pos) /*!< 0x00000800 */
  19486. #define USB_OTG_GINTMSK_USBSUSPM USB_OTG_GINTMSK_USBSUSPM_Msk /*!< USB suspend mask */
  19487. #define USB_OTG_GINTMSK_USBRST_Pos (12U)
  19488. #define USB_OTG_GINTMSK_USBRST_Msk (0x1UL << USB_OTG_GINTMSK_USBRST_Pos) /*!< 0x00001000 */
  19489. #define USB_OTG_GINTMSK_USBRST USB_OTG_GINTMSK_USBRST_Msk /*!< USB reset mask */
  19490. #define USB_OTG_GINTMSK_ENUMDNEM_Pos (13U)
  19491. #define USB_OTG_GINTMSK_ENUMDNEM_Msk (0x1UL << USB_OTG_GINTMSK_ENUMDNEM_Pos) /*!< 0x00002000 */
  19492. #define USB_OTG_GINTMSK_ENUMDNEM USB_OTG_GINTMSK_ENUMDNEM_Msk /*!< Enumeration done mask */
  19493. #define USB_OTG_GINTMSK_ISOODRPM_Pos (14U)
  19494. #define USB_OTG_GINTMSK_ISOODRPM_Msk (0x1UL << USB_OTG_GINTMSK_ISOODRPM_Pos) /*!< 0x00004000 */
  19495. #define USB_OTG_GINTMSK_ISOODRPM USB_OTG_GINTMSK_ISOODRPM_Msk /*!< Isochronous OUT packet dropped interrupt mask */
  19496. #define USB_OTG_GINTMSK_EOPFM_Pos (15U)
  19497. #define USB_OTG_GINTMSK_EOPFM_Msk (0x1UL << USB_OTG_GINTMSK_EOPFM_Pos) /*!< 0x00008000 */
  19498. #define USB_OTG_GINTMSK_EOPFM USB_OTG_GINTMSK_EOPFM_Msk /*!< End of periodic frame interrupt mask */
  19499. #define USB_OTG_GINTMSK_EPMISM_Pos (17U)
  19500. #define USB_OTG_GINTMSK_EPMISM_Msk (0x1UL << USB_OTG_GINTMSK_EPMISM_Pos) /*!< 0x00020000 */
  19501. #define USB_OTG_GINTMSK_EPMISM USB_OTG_GINTMSK_EPMISM_Msk /*!< Endpoint mismatch interrupt mask */
  19502. #define USB_OTG_GINTMSK_IEPINT_Pos (18U)
  19503. #define USB_OTG_GINTMSK_IEPINT_Msk (0x1UL << USB_OTG_GINTMSK_IEPINT_Pos) /*!< 0x00040000 */
  19504. #define USB_OTG_GINTMSK_IEPINT USB_OTG_GINTMSK_IEPINT_Msk /*!< IN endpoints interrupt mask */
  19505. #define USB_OTG_GINTMSK_OEPINT_Pos (19U)
  19506. #define USB_OTG_GINTMSK_OEPINT_Msk (0x1UL << USB_OTG_GINTMSK_OEPINT_Pos) /*!< 0x00080000 */
  19507. #define USB_OTG_GINTMSK_OEPINT USB_OTG_GINTMSK_OEPINT_Msk /*!< OUT endpoints interrupt mask */
  19508. #define USB_OTG_GINTMSK_IISOIXFRM_Pos (20U)
  19509. #define USB_OTG_GINTMSK_IISOIXFRM_Msk (0x1UL << USB_OTG_GINTMSK_IISOIXFRM_Pos) /*!< 0x00100000 */
  19510. #define USB_OTG_GINTMSK_IISOIXFRM USB_OTG_GINTMSK_IISOIXFRM_Msk /*!< Incomplete isochronous IN transfer mask */
  19511. #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Pos (21U)
  19512. #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Msk (0x1UL << USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Pos) /*!< 0x00200000 */
  19513. #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Msk /*!< Incomplete periodic transfer mask */
  19514. #define USB_OTG_GINTMSK_FSUSPM_Pos (22U)
  19515. #define USB_OTG_GINTMSK_FSUSPM_Msk (0x1UL << USB_OTG_GINTMSK_FSUSPM_Pos) /*!< 0x00400000 */
  19516. #define USB_OTG_GINTMSK_FSUSPM USB_OTG_GINTMSK_FSUSPM_Msk /*!< Data fetch suspended mask */
  19517. #define USB_OTG_GINTMSK_RSTDEM_Pos (23U)
  19518. #define USB_OTG_GINTMSK_RSTDEM_Msk (0x1UL << USB_OTG_GINTMSK_RSTDEM_Pos) /*!< 0x00800000 */
  19519. #define USB_OTG_GINTMSK_RSTDEM USB_OTG_GINTMSK_RSTDEM_Msk /*!< Reset detected interrupt mask */
  19520. #define USB_OTG_GINTMSK_PRTIM_Pos (24U)
  19521. #define USB_OTG_GINTMSK_PRTIM_Msk (0x1UL << USB_OTG_GINTMSK_PRTIM_Pos) /*!< 0x01000000 */
  19522. #define USB_OTG_GINTMSK_PRTIM USB_OTG_GINTMSK_PRTIM_Msk /*!< Host port interrupt mask */
  19523. #define USB_OTG_GINTMSK_HCIM_Pos (25U)
  19524. #define USB_OTG_GINTMSK_HCIM_Msk (0x1UL << USB_OTG_GINTMSK_HCIM_Pos) /*!< 0x02000000 */
  19525. #define USB_OTG_GINTMSK_HCIM USB_OTG_GINTMSK_HCIM_Msk /*!< Host channels interrupt mask */
  19526. #define USB_OTG_GINTMSK_PTXFEM_Pos (26U)
  19527. #define USB_OTG_GINTMSK_PTXFEM_Msk (0x1UL << USB_OTG_GINTMSK_PTXFEM_Pos) /*!< 0x04000000 */
  19528. #define USB_OTG_GINTMSK_PTXFEM USB_OTG_GINTMSK_PTXFEM_Msk /*!< Periodic TxFIFO empty mask */
  19529. #define USB_OTG_GINTMSK_LPMINTM_Pos (27U)
  19530. #define USB_OTG_GINTMSK_LPMINTM_Msk (0x1UL << USB_OTG_GINTMSK_LPMINTM_Pos) /*!< 0x08000000 */
  19531. #define USB_OTG_GINTMSK_LPMINTM USB_OTG_GINTMSK_LPMINTM_Msk /*!< LPM interrupt Mask */
  19532. #define USB_OTG_GINTMSK_CIDSCHGM_Pos (28U)
  19533. #define USB_OTG_GINTMSK_CIDSCHGM_Msk (0x1UL << USB_OTG_GINTMSK_CIDSCHGM_Pos) /*!< 0x10000000 */
  19534. #define USB_OTG_GINTMSK_CIDSCHGM USB_OTG_GINTMSK_CIDSCHGM_Msk /*!< Connector ID status change mask */
  19535. #define USB_OTG_GINTMSK_DISCINT_Pos (29U)
  19536. #define USB_OTG_GINTMSK_DISCINT_Msk (0x1UL << USB_OTG_GINTMSK_DISCINT_Pos) /*!< 0x20000000 */
  19537. #define USB_OTG_GINTMSK_DISCINT USB_OTG_GINTMSK_DISCINT_Msk /*!< Disconnect detected interrupt mask */
  19538. #define USB_OTG_GINTMSK_SRQIM_Pos (30U)
  19539. #define USB_OTG_GINTMSK_SRQIM_Msk (0x1UL << USB_OTG_GINTMSK_SRQIM_Pos) /*!< 0x40000000 */
  19540. #define USB_OTG_GINTMSK_SRQIM USB_OTG_GINTMSK_SRQIM_Msk /*!< Session request/new session detected interrupt mask */
  19541. #define USB_OTG_GINTMSK_WUIM_Pos (31U)
  19542. #define USB_OTG_GINTMSK_WUIM_Msk (0x1UL << USB_OTG_GINTMSK_WUIM_Pos) /*!< 0x80000000 */
  19543. #define USB_OTG_GINTMSK_WUIM USB_OTG_GINTMSK_WUIM_Msk /*!< Resume/remote wakeup detected interrupt mask */
  19544. /******************** Bit definition forUSB_OTG_DAINT register ********************/
  19545. #define USB_OTG_DAINT_IEPINT_Pos (0U)
  19546. #define USB_OTG_DAINT_IEPINT_Msk (0xFFFFUL << USB_OTG_DAINT_IEPINT_Pos) /*!< 0x0000FFFF */
  19547. #define USB_OTG_DAINT_IEPINT USB_OTG_DAINT_IEPINT_Msk /*!< IN endpoint interrupt bits */
  19548. #define USB_OTG_DAINT_OEPINT_Pos (16U)
  19549. #define USB_OTG_DAINT_OEPINT_Msk (0xFFFFUL << USB_OTG_DAINT_OEPINT_Pos) /*!< 0xFFFF0000 */
  19550. #define USB_OTG_DAINT_OEPINT USB_OTG_DAINT_OEPINT_Msk /*!< OUT endpoint interrupt bits */
  19551. /******************** Bit definition forUSB_OTG_HAINTMSK register ********************/
  19552. #define USB_OTG_HAINTMSK_HAINTM_Pos (0U)
  19553. #define USB_OTG_HAINTMSK_HAINTM_Msk (0xFFFFUL << USB_OTG_HAINTMSK_HAINTM_Pos) /*!< 0x0000FFFF */
  19554. #define USB_OTG_HAINTMSK_HAINTM USB_OTG_HAINTMSK_HAINTM_Msk /*!< Channel interrupt mask */
  19555. /******************** Bit definition for USB_OTG_GRXSTSP register ********************/
  19556. #define USB_OTG_GRXSTSP_EPNUM_Pos (0U)
  19557. #define USB_OTG_GRXSTSP_EPNUM_Msk (0xFUL << USB_OTG_GRXSTSP_EPNUM_Pos) /*!< 0x0000000F */
  19558. #define USB_OTG_GRXSTSP_EPNUM USB_OTG_GRXSTSP_EPNUM_Msk /*!< IN EP interrupt mask bits */
  19559. #define USB_OTG_GRXSTSP_BCNT_Pos (4U)
  19560. #define USB_OTG_GRXSTSP_BCNT_Msk (0x7FFUL << USB_OTG_GRXSTSP_BCNT_Pos) /*!< 0x00007FF0 */
  19561. #define USB_OTG_GRXSTSP_BCNT USB_OTG_GRXSTSP_BCNT_Msk /*!< OUT EP interrupt mask bits */
  19562. #define USB_OTG_GRXSTSP_DPID_Pos (15U)
  19563. #define USB_OTG_GRXSTSP_DPID_Msk (0x3UL << USB_OTG_GRXSTSP_DPID_Pos) /*!< 0x00018000 */
  19564. #define USB_OTG_GRXSTSP_DPID USB_OTG_GRXSTSP_DPID_Msk /*!< OUT EP interrupt mask bits */
  19565. #define USB_OTG_GRXSTSP_PKTSTS_Pos (17U)
  19566. #define USB_OTG_GRXSTSP_PKTSTS_Msk (0xFUL << USB_OTG_GRXSTSP_PKTSTS_Pos) /*!< 0x001E0000 */
  19567. #define USB_OTG_GRXSTSP_PKTSTS USB_OTG_GRXSTSP_PKTSTS_Msk /*!< OUT EP interrupt mask bits */
  19568. /******************** Bit definition forUSB_OTG_DAINTMSK register ********************/
  19569. #define USB_OTG_DAINTMSK_IEPM_Pos (0U)
  19570. #define USB_OTG_DAINTMSK_IEPM_Msk (0xFFFFUL << USB_OTG_DAINTMSK_IEPM_Pos) /*!< 0x0000FFFF */
  19571. #define USB_OTG_DAINTMSK_IEPM USB_OTG_DAINTMSK_IEPM_Msk /*!< IN EP interrupt mask bits */
  19572. #define USB_OTG_DAINTMSK_OEPM_Pos (16U)
  19573. #define USB_OTG_DAINTMSK_OEPM_Msk (0xFFFFUL << USB_OTG_DAINTMSK_OEPM_Pos) /*!< 0xFFFF0000 */
  19574. #define USB_OTG_DAINTMSK_OEPM USB_OTG_DAINTMSK_OEPM_Msk /*!< OUT EP interrupt mask bits */
  19575. /******************** Bit definition for OTG register ********************/
  19576. #define USB_OTG_CHNUM_Pos (0U)
  19577. #define USB_OTG_CHNUM_Msk (0xFUL << USB_OTG_CHNUM_Pos) /*!< 0x0000000F */
  19578. #define USB_OTG_CHNUM USB_OTG_CHNUM_Msk /*!< Channel number */
  19579. #define USB_OTG_CHNUM_0 (0x1UL << USB_OTG_CHNUM_Pos) /*!< 0x00000001 */
  19580. #define USB_OTG_CHNUM_1 (0x2UL << USB_OTG_CHNUM_Pos) /*!< 0x00000002 */
  19581. #define USB_OTG_CHNUM_2 (0x4UL << USB_OTG_CHNUM_Pos) /*!< 0x00000004 */
  19582. #define USB_OTG_CHNUM_3 (0x8UL << USB_OTG_CHNUM_Pos) /*!< 0x00000008 */
  19583. #define USB_OTG_BCNT_Pos (4U)
  19584. #define USB_OTG_BCNT_Msk (0x7FFUL << USB_OTG_BCNT_Pos) /*!< 0x00007FF0 */
  19585. #define USB_OTG_BCNT USB_OTG_BCNT_Msk /*!< Byte count */
  19586. #define USB_OTG_DPID_Pos (15U)
  19587. #define USB_OTG_DPID_Msk (0x3UL << USB_OTG_DPID_Pos) /*!< 0x00018000 */
  19588. #define USB_OTG_DPID USB_OTG_DPID_Msk /*!< Data PID */
  19589. #define USB_OTG_DPID_0 (0x1UL << USB_OTG_DPID_Pos) /*!< 0x00008000 */
  19590. #define USB_OTG_DPID_1 (0x2UL << USB_OTG_DPID_Pos) /*!< 0x00010000 */
  19591. #define USB_OTG_PKTSTS_Pos (17U)
  19592. #define USB_OTG_PKTSTS_Msk (0xFUL << USB_OTG_PKTSTS_Pos) /*!< 0x001E0000 */
  19593. #define USB_OTG_PKTSTS USB_OTG_PKTSTS_Msk /*!< Packet status */
  19594. #define USB_OTG_PKTSTS_0 (0x1UL << USB_OTG_PKTSTS_Pos) /*!< 0x00020000 */
  19595. #define USB_OTG_PKTSTS_1 (0x2UL << USB_OTG_PKTSTS_Pos) /*!< 0x00040000 */
  19596. #define USB_OTG_PKTSTS_2 (0x4UL << USB_OTG_PKTSTS_Pos) /*!< 0x00080000 */
  19597. #define USB_OTG_PKTSTS_3 (0x8UL << USB_OTG_PKTSTS_Pos) /*!< 0x00100000 */
  19598. #define USB_OTG_EPNUM_Pos (0U)
  19599. #define USB_OTG_EPNUM_Msk (0xFUL << USB_OTG_EPNUM_Pos) /*!< 0x0000000F */
  19600. #define USB_OTG_EPNUM USB_OTG_EPNUM_Msk /*!< Endpoint number */
  19601. #define USB_OTG_EPNUM_0 (0x1UL << USB_OTG_EPNUM_Pos) /*!< 0x00000001 */
  19602. #define USB_OTG_EPNUM_1 (0x2UL << USB_OTG_EPNUM_Pos) /*!< 0x00000002 */
  19603. #define USB_OTG_EPNUM_2 (0x4UL << USB_OTG_EPNUM_Pos) /*!< 0x00000004 */
  19604. #define USB_OTG_EPNUM_3 (0x8UL << USB_OTG_EPNUM_Pos) /*!< 0x00000008 */
  19605. #define USB_OTG_FRMNUM_Pos (21U)
  19606. #define USB_OTG_FRMNUM_Msk (0xFUL << USB_OTG_FRMNUM_Pos) /*!< 0x01E00000 */
  19607. #define USB_OTG_FRMNUM USB_OTG_FRMNUM_Msk /*!< Frame number */
  19608. #define USB_OTG_FRMNUM_0 (0x1UL << USB_OTG_FRMNUM_Pos) /*!< 0x00200000 */
  19609. #define USB_OTG_FRMNUM_1 (0x2UL << USB_OTG_FRMNUM_Pos) /*!< 0x00400000 */
  19610. #define USB_OTG_FRMNUM_2 (0x4UL << USB_OTG_FRMNUM_Pos) /*!< 0x00800000 */
  19611. #define USB_OTG_FRMNUM_3 (0x8UL << USB_OTG_FRMNUM_Pos) /*!< 0x01000000 */
  19612. /******************** Bit definition forUSB_OTG_GRXFSIZ register ********************/
  19613. #define USB_OTG_GRXFSIZ_RXFD_Pos (0U)
  19614. #define USB_OTG_GRXFSIZ_RXFD_Msk (0xFFFFUL << USB_OTG_GRXFSIZ_RXFD_Pos) /*!< 0x0000FFFF */
  19615. #define USB_OTG_GRXFSIZ_RXFD USB_OTG_GRXFSIZ_RXFD_Msk /*!< RxFIFO depth */
  19616. /******************** Bit definition forUSB_OTG_DVBUSDIS register ********************/
  19617. #define USB_OTG_DVBUSDIS_VBUSDT_Pos (0U)
  19618. #define USB_OTG_DVBUSDIS_VBUSDT_Msk (0xFFFFUL << USB_OTG_DVBUSDIS_VBUSDT_Pos) /*!< 0x0000FFFF */
  19619. #define USB_OTG_DVBUSDIS_VBUSDT USB_OTG_DVBUSDIS_VBUSDT_Msk /*!< Device VBUS discharge time */
  19620. /******************** Bit definition for OTG register ********************/
  19621. #define USB_OTG_NPTXFSA_Pos (0U)
  19622. #define USB_OTG_NPTXFSA_Msk (0xFFFFUL << USB_OTG_NPTXFSA_Pos) /*!< 0x0000FFFF */
  19623. #define USB_OTG_NPTXFSA USB_OTG_NPTXFSA_Msk /*!< Nonperiodic transmit RAM start address */
  19624. #define USB_OTG_NPTXFD_Pos (16U)
  19625. #define USB_OTG_NPTXFD_Msk (0xFFFFUL << USB_OTG_NPTXFD_Pos) /*!< 0xFFFF0000 */
  19626. #define USB_OTG_NPTXFD USB_OTG_NPTXFD_Msk /*!< Nonperiodic TxFIFO depth */
  19627. #define USB_OTG_TX0FSA_Pos (0U)
  19628. #define USB_OTG_TX0FSA_Msk (0xFFFFUL << USB_OTG_TX0FSA_Pos) /*!< 0x0000FFFF */
  19629. #define USB_OTG_TX0FSA USB_OTG_TX0FSA_Msk /*!< Endpoint 0 transmit RAM start address */
  19630. #define USB_OTG_TX0FD_Pos (16U)
  19631. #define USB_OTG_TX0FD_Msk (0xFFFFUL << USB_OTG_TX0FD_Pos) /*!< 0xFFFF0000 */
  19632. #define USB_OTG_TX0FD USB_OTG_TX0FD_Msk /*!< Endpoint 0 TxFIFO depth */
  19633. /******************** Bit definition forUSB_OTG_DVBUSPULSE register ********************/
  19634. #define USB_OTG_DVBUSPULSE_DVBUSP_Pos (0U)
  19635. #define USB_OTG_DVBUSPULSE_DVBUSP_Msk (0xFFFUL << USB_OTG_DVBUSPULSE_DVBUSP_Pos) /*!< 0x00000FFF */
  19636. #define USB_OTG_DVBUSPULSE_DVBUSP USB_OTG_DVBUSPULSE_DVBUSP_Msk /*!< Device VBUS pulsing time */
  19637. /******************** Bit definition forUSB_OTG_GNPTXSTS register ********************/
  19638. #define USB_OTG_GNPTXSTS_NPTXFSAV_Pos (0U)
  19639. #define USB_OTG_GNPTXSTS_NPTXFSAV_Msk (0xFFFFUL << USB_OTG_GNPTXSTS_NPTXFSAV_Pos) /*!< 0x0000FFFF */
  19640. #define USB_OTG_GNPTXSTS_NPTXFSAV USB_OTG_GNPTXSTS_NPTXFSAV_Msk /*!< Nonperiodic TxFIFO space available */
  19641. #define USB_OTG_GNPTXSTS_NPTQXSAV_Pos (16U)
  19642. #define USB_OTG_GNPTXSTS_NPTQXSAV_Msk (0xFFUL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00FF0000 */
  19643. #define USB_OTG_GNPTXSTS_NPTQXSAV USB_OTG_GNPTXSTS_NPTQXSAV_Msk /*!< Nonperiodic transmit request queue space available */
  19644. #define USB_OTG_GNPTXSTS_NPTQXSAV_0 (0x01UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00010000 */
  19645. #define USB_OTG_GNPTXSTS_NPTQXSAV_1 (0x02UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00020000 */
  19646. #define USB_OTG_GNPTXSTS_NPTQXSAV_2 (0x04UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00040000 */
  19647. #define USB_OTG_GNPTXSTS_NPTQXSAV_3 (0x08UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00080000 */
  19648. #define USB_OTG_GNPTXSTS_NPTQXSAV_4 (0x10UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00100000 */
  19649. #define USB_OTG_GNPTXSTS_NPTQXSAV_5 (0x20UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00200000 */
  19650. #define USB_OTG_GNPTXSTS_NPTQXSAV_6 (0x40UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00400000 */
  19651. #define USB_OTG_GNPTXSTS_NPTQXSAV_7 (0x80UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00800000 */
  19652. #define USB_OTG_GNPTXSTS_NPTXQTOP_Pos (24U)
  19653. #define USB_OTG_GNPTXSTS_NPTXQTOP_Msk (0x7FUL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x7F000000 */
  19654. #define USB_OTG_GNPTXSTS_NPTXQTOP USB_OTG_GNPTXSTS_NPTXQTOP_Msk /*!< Top of the nonperiodic transmit request queue */
  19655. #define USB_OTG_GNPTXSTS_NPTXQTOP_0 (0x01UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x01000000 */
  19656. #define USB_OTG_GNPTXSTS_NPTXQTOP_1 (0x02UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x02000000 */
  19657. #define USB_OTG_GNPTXSTS_NPTXQTOP_2 (0x04UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x04000000 */
  19658. #define USB_OTG_GNPTXSTS_NPTXQTOP_3 (0x08UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x08000000 */
  19659. #define USB_OTG_GNPTXSTS_NPTXQTOP_4 (0x10UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x10000000 */
  19660. #define USB_OTG_GNPTXSTS_NPTXQTOP_5 (0x20UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x20000000 */
  19661. #define USB_OTG_GNPTXSTS_NPTXQTOP_6 (0x40UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x40000000 */
  19662. /******************** Bit definition forUSB_OTG_DTHRCTL register ********************/
  19663. #define USB_OTG_DTHRCTL_NONISOTHREN_Pos (0U)
  19664. #define USB_OTG_DTHRCTL_NONISOTHREN_Msk (0x1UL << USB_OTG_DTHRCTL_NONISOTHREN_Pos) /*!< 0x00000001 */
  19665. #define USB_OTG_DTHRCTL_NONISOTHREN USB_OTG_DTHRCTL_NONISOTHREN_Msk /*!< Nonisochronous IN endpoints threshold enable */
  19666. #define USB_OTG_DTHRCTL_ISOTHREN_Pos (1U)
  19667. #define USB_OTG_DTHRCTL_ISOTHREN_Msk (0x1UL << USB_OTG_DTHRCTL_ISOTHREN_Pos) /*!< 0x00000002 */
  19668. #define USB_OTG_DTHRCTL_ISOTHREN USB_OTG_DTHRCTL_ISOTHREN_Msk /*!< ISO IN endpoint threshold enable */
  19669. #define USB_OTG_DTHRCTL_TXTHRLEN_Pos (2U)
  19670. #define USB_OTG_DTHRCTL_TXTHRLEN_Msk (0x1FFUL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x000007FC */
  19671. #define USB_OTG_DTHRCTL_TXTHRLEN USB_OTG_DTHRCTL_TXTHRLEN_Msk /*!< Transmit threshold length */
  19672. #define USB_OTG_DTHRCTL_TXTHRLEN_0 (0x001UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000004 */
  19673. #define USB_OTG_DTHRCTL_TXTHRLEN_1 (0x002UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000008 */
  19674. #define USB_OTG_DTHRCTL_TXTHRLEN_2 (0x004UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000010 */
  19675. #define USB_OTG_DTHRCTL_TXTHRLEN_3 (0x008UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000020 */
  19676. #define USB_OTG_DTHRCTL_TXTHRLEN_4 (0x010UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000040 */
  19677. #define USB_OTG_DTHRCTL_TXTHRLEN_5 (0x020UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000080 */
  19678. #define USB_OTG_DTHRCTL_TXTHRLEN_6 (0x040UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000100 */
  19679. #define USB_OTG_DTHRCTL_TXTHRLEN_7 (0x080UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000200 */
  19680. #define USB_OTG_DTHRCTL_TXTHRLEN_8 (0x100UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000400 */
  19681. #define USB_OTG_DTHRCTL_RXTHREN_Pos (16U)
  19682. #define USB_OTG_DTHRCTL_RXTHREN_Msk (0x1UL << USB_OTG_DTHRCTL_RXTHREN_Pos) /*!< 0x00010000 */
  19683. #define USB_OTG_DTHRCTL_RXTHREN USB_OTG_DTHRCTL_RXTHREN_Msk /*!< Receive threshold enable */
  19684. #define USB_OTG_DTHRCTL_RXTHRLEN_Pos (17U)
  19685. #define USB_OTG_DTHRCTL_RXTHRLEN_Msk (0x1FFUL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x03FE0000 */
  19686. #define USB_OTG_DTHRCTL_RXTHRLEN USB_OTG_DTHRCTL_RXTHRLEN_Msk /*!< Receive threshold length */
  19687. #define USB_OTG_DTHRCTL_RXTHRLEN_0 (0x001UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00020000 */
  19688. #define USB_OTG_DTHRCTL_RXTHRLEN_1 (0x002UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00040000 */
  19689. #define USB_OTG_DTHRCTL_RXTHRLEN_2 (0x004UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00080000 */
  19690. #define USB_OTG_DTHRCTL_RXTHRLEN_3 (0x008UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00100000 */
  19691. #define USB_OTG_DTHRCTL_RXTHRLEN_4 (0x010UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00200000 */
  19692. #define USB_OTG_DTHRCTL_RXTHRLEN_5 (0x020UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00400000 */
  19693. #define USB_OTG_DTHRCTL_RXTHRLEN_6 (0x040UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00800000 */
  19694. #define USB_OTG_DTHRCTL_RXTHRLEN_7 (0x080UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x01000000 */
  19695. #define USB_OTG_DTHRCTL_RXTHRLEN_8 (0x100UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x02000000 */
  19696. #define USB_OTG_DTHRCTL_ARPEN_Pos (27U)
  19697. #define USB_OTG_DTHRCTL_ARPEN_Msk (0x1UL << USB_OTG_DTHRCTL_ARPEN_Pos) /*!< 0x08000000 */
  19698. #define USB_OTG_DTHRCTL_ARPEN USB_OTG_DTHRCTL_ARPEN_Msk /*!< Arbiter parking enable */
  19699. /******************** Bit definition forUSB_OTG_DIEPEMPMSK register ********************/
  19700. #define USB_OTG_DIEPEMPMSK_INEPTXFEM_Pos (0U)
  19701. #define USB_OTG_DIEPEMPMSK_INEPTXFEM_Msk (0xFFFFUL << USB_OTG_DIEPEMPMSK_INEPTXFEM_Pos) /*!< 0x0000FFFF */
  19702. #define USB_OTG_DIEPEMPMSK_INEPTXFEM USB_OTG_DIEPEMPMSK_INEPTXFEM_Msk /*!< IN EP Tx FIFO empty interrupt mask bits */
  19703. /******************** Bit definition forUSB_OTG_DEACHINT register ********************/
  19704. #define USB_OTG_DEACHINT_IEP1INT_Pos (1U)
  19705. #define USB_OTG_DEACHINT_IEP1INT_Msk (0x1UL << USB_OTG_DEACHINT_IEP1INT_Pos) /*!< 0x00000002 */
  19706. #define USB_OTG_DEACHINT_IEP1INT USB_OTG_DEACHINT_IEP1INT_Msk /*!< IN endpoint 1interrupt bit */
  19707. #define USB_OTG_DEACHINT_OEP1INT_Pos (17U)
  19708. #define USB_OTG_DEACHINT_OEP1INT_Msk (0x1UL << USB_OTG_DEACHINT_OEP1INT_Pos) /*!< 0x00020000 */
  19709. #define USB_OTG_DEACHINT_OEP1INT USB_OTG_DEACHINT_OEP1INT_Msk /*!< OUT endpoint 1 interrupt bit */
  19710. /******************** Bit definition forUSB_OTG_GCCFG register ********************/
  19711. #define USB_OTG_GCCFG_DCDET_Pos (0U)
  19712. #define USB_OTG_GCCFG_DCDET_Msk (0x1UL << USB_OTG_GCCFG_DCDET_Pos) /*!< 0x00000001 */
  19713. #define USB_OTG_GCCFG_DCDET USB_OTG_GCCFG_DCDET_Msk /*!< Data contact detection (DCD) status */
  19714. #define USB_OTG_GCCFG_PDET_Pos (1U)
  19715. #define USB_OTG_GCCFG_PDET_Msk (0x1UL << USB_OTG_GCCFG_PDET_Pos) /*!< 0x00000002 */
  19716. #define USB_OTG_GCCFG_PDET USB_OTG_GCCFG_PDET_Msk /*!< Primary detection (PD) status */
  19717. #define USB_OTG_GCCFG_SDET_Pos (2U)
  19718. #define USB_OTG_GCCFG_SDET_Msk (0x1UL << USB_OTG_GCCFG_SDET_Pos) /*!< 0x00000004 */
  19719. #define USB_OTG_GCCFG_SDET USB_OTG_GCCFG_SDET_Msk /*!< Secondary detection (SD) status */
  19720. #define USB_OTG_GCCFG_PS2DET_Pos (3U)
  19721. #define USB_OTG_GCCFG_PS2DET_Msk (0x1UL << USB_OTG_GCCFG_PS2DET_Pos) /*!< 0x00000008 */
  19722. #define USB_OTG_GCCFG_PS2DET USB_OTG_GCCFG_PS2DET_Msk /*!< DM pull-up detection status */
  19723. #define USB_OTG_GCCFG_PWRDWN_Pos (16U)
  19724. #define USB_OTG_GCCFG_PWRDWN_Msk (0x1UL << USB_OTG_GCCFG_PWRDWN_Pos) /*!< 0x00010000 */
  19725. #define USB_OTG_GCCFG_PWRDWN USB_OTG_GCCFG_PWRDWN_Msk /*!< Power down */
  19726. #define USB_OTG_GCCFG_BCDEN_Pos (17U)
  19727. #define USB_OTG_GCCFG_BCDEN_Msk (0x1UL << USB_OTG_GCCFG_BCDEN_Pos) /*!< 0x00020000 */
  19728. #define USB_OTG_GCCFG_BCDEN USB_OTG_GCCFG_BCDEN_Msk /*!< Battery charging detector (BCD) enable */
  19729. #define USB_OTG_GCCFG_DCDEN_Pos (18U)
  19730. #define USB_OTG_GCCFG_DCDEN_Msk (0x1UL << USB_OTG_GCCFG_DCDEN_Pos) /*!< 0x00040000 */
  19731. #define USB_OTG_GCCFG_DCDEN USB_OTG_GCCFG_DCDEN_Msk /*!< Data contact detection (DCD) mode enable*/
  19732. #define USB_OTG_GCCFG_PDEN_Pos (19U)
  19733. #define USB_OTG_GCCFG_PDEN_Msk (0x1UL << USB_OTG_GCCFG_PDEN_Pos) /*!< 0x00080000 */
  19734. #define USB_OTG_GCCFG_PDEN USB_OTG_GCCFG_PDEN_Msk /*!< Primary detection (PD) mode enable*/
  19735. #define USB_OTG_GCCFG_SDEN_Pos (20U)
  19736. #define USB_OTG_GCCFG_SDEN_Msk (0x1UL << USB_OTG_GCCFG_SDEN_Pos) /*!< 0x00100000 */
  19737. #define USB_OTG_GCCFG_SDEN USB_OTG_GCCFG_SDEN_Msk /*!< Secondary detection (SD) mode enable */
  19738. #define USB_OTG_GCCFG_VBDEN_Pos (21U)
  19739. #define USB_OTG_GCCFG_VBDEN_Msk (0x1UL << USB_OTG_GCCFG_VBDEN_Pos) /*!< 0x00200000 */
  19740. #define USB_OTG_GCCFG_VBDEN USB_OTG_GCCFG_VBDEN_Msk /*!< Secondary detection (SD) mode enable */
  19741. /******************** Bit definition forUSB_OTG_GPWRDN) register ********************/
  19742. #define USB_OTG_GPWRDN_ADPMEN_Pos (0U)
  19743. #define USB_OTG_GPWRDN_ADPMEN_Msk (0x1UL << USB_OTG_GPWRDN_ADPMEN_Pos) /*!< 0x00000001 */
  19744. #define USB_OTG_GPWRDN_ADPMEN USB_OTG_GPWRDN_ADPMEN_Msk /*!< ADP module enable */
  19745. #define USB_OTG_GPWRDN_ADPIF_Pos (23U)
  19746. #define USB_OTG_GPWRDN_ADPIF_Msk (0x1UL << USB_OTG_GPWRDN_ADPIF_Pos) /*!< 0x00800000 */
  19747. #define USB_OTG_GPWRDN_ADPIF USB_OTG_GPWRDN_ADPIF_Msk /*!< ADP Interrupt flag */
  19748. /******************** Bit definition forUSB_OTG_DEACHINTMSK register ********************/
  19749. #define USB_OTG_DEACHINTMSK_IEP1INTM_Pos (1U)
  19750. #define USB_OTG_DEACHINTMSK_IEP1INTM_Msk (0x1UL << USB_OTG_DEACHINTMSK_IEP1INTM_Pos) /*!< 0x00000002 */
  19751. #define USB_OTG_DEACHINTMSK_IEP1INTM USB_OTG_DEACHINTMSK_IEP1INTM_Msk /*!< IN Endpoint 1 interrupt mask bit */
  19752. #define USB_OTG_DEACHINTMSK_OEP1INTM_Pos (17U)
  19753. #define USB_OTG_DEACHINTMSK_OEP1INTM_Msk (0x1UL << USB_OTG_DEACHINTMSK_OEP1INTM_Pos) /*!< 0x00020000 */
  19754. #define USB_OTG_DEACHINTMSK_OEP1INTM USB_OTG_DEACHINTMSK_OEP1INTM_Msk /*!< OUT Endpoint 1 interrupt mask bit */
  19755. /******************** Bit definition forUSB_OTG_CID register ********************/
  19756. #define USB_OTG_CID_PRODUCT_ID_Pos (0U)
  19757. #define USB_OTG_CID_PRODUCT_ID_Msk (0xFFFFFFFFUL << USB_OTG_CID_PRODUCT_ID_Pos) /*!< 0xFFFFFFFF */
  19758. #define USB_OTG_CID_PRODUCT_ID USB_OTG_CID_PRODUCT_ID_Msk /*!< Product ID field */
  19759. /******************** Bit definition for USB_OTG_GLPMCFG register ********************/
  19760. #define USB_OTG_GLPMCFG_LPMEN_Pos (0U)
  19761. #define USB_OTG_GLPMCFG_LPMEN_Msk (0x1UL << USB_OTG_GLPMCFG_LPMEN_Pos) /*!< 0x00000001 */
  19762. #define USB_OTG_GLPMCFG_LPMEN USB_OTG_GLPMCFG_LPMEN_Msk /*!< LPM support enable */
  19763. #define USB_OTG_GLPMCFG_LPMACK_Pos (1U)
  19764. #define USB_OTG_GLPMCFG_LPMACK_Msk (0x1UL << USB_OTG_GLPMCFG_LPMACK_Pos) /*!< 0x00000002 */
  19765. #define USB_OTG_GLPMCFG_LPMACK USB_OTG_GLPMCFG_LPMACK_Msk /*!< LPM Token acknowledge enable */
  19766. #define USB_OTG_GLPMCFG_BESL_Pos (2U)
  19767. #define USB_OTG_GLPMCFG_BESL_Msk (0xFUL << USB_OTG_GLPMCFG_BESL_Pos) /*!< 0x0000003C */
  19768. #define USB_OTG_GLPMCFG_BESL USB_OTG_GLPMCFG_BESL_Msk /*!< BESL value received with last ACKed LPM Token */
  19769. #define USB_OTG_GLPMCFG_REMWAKE_Pos (6U)
  19770. #define USB_OTG_GLPMCFG_REMWAKE_Msk (0x1UL << USB_OTG_GLPMCFG_REMWAKE_Pos) /*!< 0x00000040 */
  19771. #define USB_OTG_GLPMCFG_REMWAKE USB_OTG_GLPMCFG_REMWAKE_Msk /*!< bRemoteWake value received with last ACKed LPM Token */
  19772. #define USB_OTG_GLPMCFG_L1SSEN_Pos (7U)
  19773. #define USB_OTG_GLPMCFG_L1SSEN_Msk (0x1UL << USB_OTG_GLPMCFG_L1SSEN_Pos) /*!< 0x00000080 */
  19774. #define USB_OTG_GLPMCFG_L1SSEN USB_OTG_GLPMCFG_L1SSEN_Msk /*!< L1 shallow sleep enable */
  19775. #define USB_OTG_GLPMCFG_BESLTHRS_Pos (8U)
  19776. #define USB_OTG_GLPMCFG_BESLTHRS_Msk (0xFUL << USB_OTG_GLPMCFG_BESLTHRS_Pos) /*!< 0x00000F00 */
  19777. #define USB_OTG_GLPMCFG_BESLTHRS USB_OTG_GLPMCFG_BESLTHRS_Msk /*!< BESL threshold */
  19778. #define USB_OTG_GLPMCFG_L1DSEN_Pos (12U)
  19779. #define USB_OTG_GLPMCFG_L1DSEN_Msk (0x1UL << USB_OTG_GLPMCFG_L1DSEN_Pos) /*!< 0x00001000 */
  19780. #define USB_OTG_GLPMCFG_L1DSEN USB_OTG_GLPMCFG_L1DSEN_Msk /*!< L1 deep sleep enable */
  19781. #define USB_OTG_GLPMCFG_LPMRSP_Pos (13U)
  19782. #define USB_OTG_GLPMCFG_LPMRSP_Msk (0x3UL << USB_OTG_GLPMCFG_LPMRSP_Pos) /*!< 0x00006000 */
  19783. #define USB_OTG_GLPMCFG_LPMRSP USB_OTG_GLPMCFG_LPMRSP_Msk /*!< LPM response */
  19784. #define USB_OTG_GLPMCFG_SLPSTS_Pos (15U)
  19785. #define USB_OTG_GLPMCFG_SLPSTS_Msk (0x1UL << USB_OTG_GLPMCFG_SLPSTS_Pos) /*!< 0x00008000 */
  19786. #define USB_OTG_GLPMCFG_SLPSTS USB_OTG_GLPMCFG_SLPSTS_Msk /*!< Port sleep status */
  19787. #define USB_OTG_GLPMCFG_L1RSMOK_Pos (16U)
  19788. #define USB_OTG_GLPMCFG_L1RSMOK_Msk (0x1UL << USB_OTG_GLPMCFG_L1RSMOK_Pos) /*!< 0x00010000 */
  19789. #define USB_OTG_GLPMCFG_L1RSMOK USB_OTG_GLPMCFG_L1RSMOK_Msk /*!< Sleep State Resume OK */
  19790. #define USB_OTG_GLPMCFG_LPMCHIDX_Pos (17U)
  19791. #define USB_OTG_GLPMCFG_LPMCHIDX_Msk (0xFUL << USB_OTG_GLPMCFG_LPMCHIDX_Pos) /*!< 0x001E0000 */
  19792. #define USB_OTG_GLPMCFG_LPMCHIDX USB_OTG_GLPMCFG_LPMCHIDX_Msk /*!< LPM Channel Index */
  19793. #define USB_OTG_GLPMCFG_LPMRCNT_Pos (21U)
  19794. #define USB_OTG_GLPMCFG_LPMRCNT_Msk (0x7UL << USB_OTG_GLPMCFG_LPMRCNT_Pos) /*!< 0x00E00000 */
  19795. #define USB_OTG_GLPMCFG_LPMRCNT USB_OTG_GLPMCFG_LPMRCNT_Msk /*!< LPM retry count */
  19796. #define USB_OTG_GLPMCFG_SNDLPM_Pos (24U)
  19797. #define USB_OTG_GLPMCFG_SNDLPM_Msk (0x1UL << USB_OTG_GLPMCFG_SNDLPM_Pos) /*!< 0x01000000 */
  19798. #define USB_OTG_GLPMCFG_SNDLPM USB_OTG_GLPMCFG_SNDLPM_Msk /*!< Send LPM transaction */
  19799. #define USB_OTG_GLPMCFG_LPMRCNTSTS_Pos (25U)
  19800. #define USB_OTG_GLPMCFG_LPMRCNTSTS_Msk (0x7UL << USB_OTG_GLPMCFG_LPMRCNTSTS_Pos) /*!< 0x0E000000 */
  19801. #define USB_OTG_GLPMCFG_LPMRCNTSTS USB_OTG_GLPMCFG_LPMRCNTSTS_Msk /*!< LPM retry count status */
  19802. #define USB_OTG_GLPMCFG_ENBESL_Pos (28U)
  19803. #define USB_OTG_GLPMCFG_ENBESL_Msk (0x1UL << USB_OTG_GLPMCFG_ENBESL_Pos) /*!< 0x10000000 */
  19804. #define USB_OTG_GLPMCFG_ENBESL USB_OTG_GLPMCFG_ENBESL_Msk /*!< Enable best effort service latency */
  19805. /******************** Bit definition forUSB_OTG_DIEPEACHMSK1 register ********************/
  19806. #define USB_OTG_DIEPEACHMSK1_XFRCM_Pos (0U)
  19807. #define USB_OTG_DIEPEACHMSK1_XFRCM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_XFRCM_Pos) /*!< 0x00000001 */
  19808. #define USB_OTG_DIEPEACHMSK1_XFRCM USB_OTG_DIEPEACHMSK1_XFRCM_Msk /*!< Transfer completed interrupt mask */
  19809. #define USB_OTG_DIEPEACHMSK1_EPDM_Pos (1U)
  19810. #define USB_OTG_DIEPEACHMSK1_EPDM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_EPDM_Pos) /*!< 0x00000002 */
  19811. #define USB_OTG_DIEPEACHMSK1_EPDM USB_OTG_DIEPEACHMSK1_EPDM_Msk /*!< Endpoint disabled interrupt mask */
  19812. #define USB_OTG_DIEPEACHMSK1_TOM_Pos (3U)
  19813. #define USB_OTG_DIEPEACHMSK1_TOM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_TOM_Pos) /*!< 0x00000008 */
  19814. #define USB_OTG_DIEPEACHMSK1_TOM USB_OTG_DIEPEACHMSK1_TOM_Msk /*!< Timeout condition mask (nonisochronous endpoints) */
  19815. #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Pos (4U)
  19816. #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Pos) /*!< 0x00000010 */
  19817. #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Msk /*!< IN token received when TxFIFO empty mask */
  19818. #define USB_OTG_DIEPEACHMSK1_INEPNMM_Pos (5U)
  19819. #define USB_OTG_DIEPEACHMSK1_INEPNMM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_INEPNMM_Pos) /*!< 0x00000020 */
  19820. #define USB_OTG_DIEPEACHMSK1_INEPNMM USB_OTG_DIEPEACHMSK1_INEPNMM_Msk /*!< IN token received with EP mismatch mask */
  19821. #define USB_OTG_DIEPEACHMSK1_INEPNEM_Pos (6U)
  19822. #define USB_OTG_DIEPEACHMSK1_INEPNEM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_INEPNEM_Pos) /*!< 0x00000040 */
  19823. #define USB_OTG_DIEPEACHMSK1_INEPNEM USB_OTG_DIEPEACHMSK1_INEPNEM_Msk /*!< IN endpoint NAK effective mask */
  19824. #define USB_OTG_DIEPEACHMSK1_TXFURM_Pos (8U)
  19825. #define USB_OTG_DIEPEACHMSK1_TXFURM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_TXFURM_Pos) /*!< 0x00000100 */
  19826. #define USB_OTG_DIEPEACHMSK1_TXFURM USB_OTG_DIEPEACHMSK1_TXFURM_Msk /*!< FIFO underrun mask */
  19827. #define USB_OTG_DIEPEACHMSK1_BIM_Pos (9U)
  19828. #define USB_OTG_DIEPEACHMSK1_BIM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_BIM_Pos) /*!< 0x00000200 */
  19829. #define USB_OTG_DIEPEACHMSK1_BIM USB_OTG_DIEPEACHMSK1_BIM_Msk /*!< BNA interrupt mask */
  19830. #define USB_OTG_DIEPEACHMSK1_NAKM_Pos (13U)
  19831. #define USB_OTG_DIEPEACHMSK1_NAKM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_NAKM_Pos) /*!< 0x00002000 */
  19832. #define USB_OTG_DIEPEACHMSK1_NAKM USB_OTG_DIEPEACHMSK1_NAKM_Msk /*!< NAK interrupt mask */
  19833. /******************** Bit definition forUSB_OTG_HPRT register ********************/
  19834. #define USB_OTG_HPRT_PCSTS_Pos (0U)
  19835. #define USB_OTG_HPRT_PCSTS_Msk (0x1UL << USB_OTG_HPRT_PCSTS_Pos) /*!< 0x00000001 */
  19836. #define USB_OTG_HPRT_PCSTS USB_OTG_HPRT_PCSTS_Msk /*!< Port connect status */
  19837. #define USB_OTG_HPRT_PCDET_Pos (1U)
  19838. #define USB_OTG_HPRT_PCDET_Msk (0x1UL << USB_OTG_HPRT_PCDET_Pos) /*!< 0x00000002 */
  19839. #define USB_OTG_HPRT_PCDET USB_OTG_HPRT_PCDET_Msk /*!< Port connect detected */
  19840. #define USB_OTG_HPRT_PENA_Pos (2U)
  19841. #define USB_OTG_HPRT_PENA_Msk (0x1UL << USB_OTG_HPRT_PENA_Pos) /*!< 0x00000004 */
  19842. #define USB_OTG_HPRT_PENA USB_OTG_HPRT_PENA_Msk /*!< Port enable */
  19843. #define USB_OTG_HPRT_PENCHNG_Pos (3U)
  19844. #define USB_OTG_HPRT_PENCHNG_Msk (0x1UL << USB_OTG_HPRT_PENCHNG_Pos) /*!< 0x00000008 */
  19845. #define USB_OTG_HPRT_PENCHNG USB_OTG_HPRT_PENCHNG_Msk /*!< Port enable/disable change */
  19846. #define USB_OTG_HPRT_POCA_Pos (4U)
  19847. #define USB_OTG_HPRT_POCA_Msk (0x1UL << USB_OTG_HPRT_POCA_Pos) /*!< 0x00000010 */
  19848. #define USB_OTG_HPRT_POCA USB_OTG_HPRT_POCA_Msk /*!< Port overcurrent active */
  19849. #define USB_OTG_HPRT_POCCHNG_Pos (5U)
  19850. #define USB_OTG_HPRT_POCCHNG_Msk (0x1UL << USB_OTG_HPRT_POCCHNG_Pos) /*!< 0x00000020 */
  19851. #define USB_OTG_HPRT_POCCHNG USB_OTG_HPRT_POCCHNG_Msk /*!< Port overcurrent change */
  19852. #define USB_OTG_HPRT_PRES_Pos (6U)
  19853. #define USB_OTG_HPRT_PRES_Msk (0x1UL << USB_OTG_HPRT_PRES_Pos) /*!< 0x00000040 */
  19854. #define USB_OTG_HPRT_PRES USB_OTG_HPRT_PRES_Msk /*!< Port resume */
  19855. #define USB_OTG_HPRT_PSUSP_Pos (7U)
  19856. #define USB_OTG_HPRT_PSUSP_Msk (0x1UL << USB_OTG_HPRT_PSUSP_Pos) /*!< 0x00000080 */
  19857. #define USB_OTG_HPRT_PSUSP USB_OTG_HPRT_PSUSP_Msk /*!< Port suspend */
  19858. #define USB_OTG_HPRT_PRST_Pos (8U)
  19859. #define USB_OTG_HPRT_PRST_Msk (0x1UL << USB_OTG_HPRT_PRST_Pos) /*!< 0x00000100 */
  19860. #define USB_OTG_HPRT_PRST USB_OTG_HPRT_PRST_Msk /*!< Port reset */
  19861. #define USB_OTG_HPRT_PLSTS_Pos (10U)
  19862. #define USB_OTG_HPRT_PLSTS_Msk (0x3UL << USB_OTG_HPRT_PLSTS_Pos) /*!< 0x00000C00 */
  19863. #define USB_OTG_HPRT_PLSTS USB_OTG_HPRT_PLSTS_Msk /*!< Port line status */
  19864. #define USB_OTG_HPRT_PLSTS_0 (0x1UL << USB_OTG_HPRT_PLSTS_Pos) /*!< 0x00000400 */
  19865. #define USB_OTG_HPRT_PLSTS_1 (0x2UL << USB_OTG_HPRT_PLSTS_Pos) /*!< 0x00000800 */
  19866. #define USB_OTG_HPRT_PPWR_Pos (12U)
  19867. #define USB_OTG_HPRT_PPWR_Msk (0x1UL << USB_OTG_HPRT_PPWR_Pos) /*!< 0x00001000 */
  19868. #define USB_OTG_HPRT_PPWR USB_OTG_HPRT_PPWR_Msk /*!< Port power */
  19869. #define USB_OTG_HPRT_PTCTL_Pos (13U)
  19870. #define USB_OTG_HPRT_PTCTL_Msk (0xFUL << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x0001E000 */
  19871. #define USB_OTG_HPRT_PTCTL USB_OTG_HPRT_PTCTL_Msk /*!< Port test control */
  19872. #define USB_OTG_HPRT_PTCTL_0 (0x1UL << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00002000 */
  19873. #define USB_OTG_HPRT_PTCTL_1 (0x2UL << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00004000 */
  19874. #define USB_OTG_HPRT_PTCTL_2 (0x4UL << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00008000 */
  19875. #define USB_OTG_HPRT_PTCTL_3 (0x8UL << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00010000 */
  19876. #define USB_OTG_HPRT_PSPD_Pos (17U)
  19877. #define USB_OTG_HPRT_PSPD_Msk (0x3UL << USB_OTG_HPRT_PSPD_Pos) /*!< 0x00060000 */
  19878. #define USB_OTG_HPRT_PSPD USB_OTG_HPRT_PSPD_Msk /*!< Port speed */
  19879. #define USB_OTG_HPRT_PSPD_0 (0x1UL << USB_OTG_HPRT_PSPD_Pos) /*!< 0x00020000 */
  19880. #define USB_OTG_HPRT_PSPD_1 (0x2UL << USB_OTG_HPRT_PSPD_Pos) /*!< 0x00040000 */
  19881. /******************** Bit definition forUSB_OTG_DOEPEACHMSK1 register ********************/
  19882. #define USB_OTG_DOEPEACHMSK1_XFRCM_Pos (0U)
  19883. #define USB_OTG_DOEPEACHMSK1_XFRCM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_XFRCM_Pos) /*!< 0x00000001 */
  19884. #define USB_OTG_DOEPEACHMSK1_XFRCM USB_OTG_DOEPEACHMSK1_XFRCM_Msk /*!< Transfer completed interrupt mask */
  19885. #define USB_OTG_DOEPEACHMSK1_EPDM_Pos (1U)
  19886. #define USB_OTG_DOEPEACHMSK1_EPDM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_EPDM_Pos) /*!< 0x00000002 */
  19887. #define USB_OTG_DOEPEACHMSK1_EPDM USB_OTG_DOEPEACHMSK1_EPDM_Msk /*!< Endpoint disabled interrupt mask */
  19888. #define USB_OTG_DOEPEACHMSK1_TOM_Pos (3U)
  19889. #define USB_OTG_DOEPEACHMSK1_TOM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_TOM_Pos) /*!< 0x00000008 */
  19890. #define USB_OTG_DOEPEACHMSK1_TOM USB_OTG_DOEPEACHMSK1_TOM_Msk /*!< Timeout condition mask */
  19891. #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Pos (4U)
  19892. #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Pos) /*!< 0x00000010 */
  19893. #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Msk /*!< IN token received when TxFIFO empty mask */
  19894. #define USB_OTG_DOEPEACHMSK1_INEPNMM_Pos (5U)
  19895. #define USB_OTG_DOEPEACHMSK1_INEPNMM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_INEPNMM_Pos) /*!< 0x00000020 */
  19896. #define USB_OTG_DOEPEACHMSK1_INEPNMM USB_OTG_DOEPEACHMSK1_INEPNMM_Msk /*!< IN token received with EP mismatch mask */
  19897. #define USB_OTG_DOEPEACHMSK1_INEPNEM_Pos (6U)
  19898. #define USB_OTG_DOEPEACHMSK1_INEPNEM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_INEPNEM_Pos) /*!< 0x00000040 */
  19899. #define USB_OTG_DOEPEACHMSK1_INEPNEM USB_OTG_DOEPEACHMSK1_INEPNEM_Msk /*!< IN endpoint NAK effective mask */
  19900. #define USB_OTG_DOEPEACHMSK1_TXFURM_Pos (8U)
  19901. #define USB_OTG_DOEPEACHMSK1_TXFURM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_TXFURM_Pos) /*!< 0x00000100 */
  19902. #define USB_OTG_DOEPEACHMSK1_TXFURM USB_OTG_DOEPEACHMSK1_TXFURM_Msk /*!< OUT packet error mask */
  19903. #define USB_OTG_DOEPEACHMSK1_BIM_Pos (9U)
  19904. #define USB_OTG_DOEPEACHMSK1_BIM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_BIM_Pos) /*!< 0x00000200 */
  19905. #define USB_OTG_DOEPEACHMSK1_BIM USB_OTG_DOEPEACHMSK1_BIM_Msk /*!< BNA interrupt mask */
  19906. #define USB_OTG_DOEPEACHMSK1_BERRM_Pos (12U)
  19907. #define USB_OTG_DOEPEACHMSK1_BERRM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_BERRM_Pos) /*!< 0x00001000 */
  19908. #define USB_OTG_DOEPEACHMSK1_BERRM USB_OTG_DOEPEACHMSK1_BERRM_Msk /*!< Bubble error interrupt mask */
  19909. #define USB_OTG_DOEPEACHMSK1_NAKM_Pos (13U)
  19910. #define USB_OTG_DOEPEACHMSK1_NAKM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_NAKM_Pos) /*!< 0x00002000 */
  19911. #define USB_OTG_DOEPEACHMSK1_NAKM USB_OTG_DOEPEACHMSK1_NAKM_Msk /*!< NAK interrupt mask */
  19912. #define USB_OTG_DOEPEACHMSK1_NYETM_Pos (14U)
  19913. #define USB_OTG_DOEPEACHMSK1_NYETM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_NYETM_Pos) /*!< 0x00004000 */
  19914. #define USB_OTG_DOEPEACHMSK1_NYETM USB_OTG_DOEPEACHMSK1_NYETM_Msk /*!< NYET interrupt mask */
  19915. /******************** Bit definition forUSB_OTG_HPTXFSIZ register ********************/
  19916. #define USB_OTG_HPTXFSIZ_PTXSA_Pos (0U)
  19917. #define USB_OTG_HPTXFSIZ_PTXSA_Msk (0xFFFFUL << USB_OTG_HPTXFSIZ_PTXSA_Pos) /*!< 0x0000FFFF */
  19918. #define USB_OTG_HPTXFSIZ_PTXSA USB_OTG_HPTXFSIZ_PTXSA_Msk /*!< Host periodic TxFIFO start address */
  19919. #define USB_OTG_HPTXFSIZ_PTXFD_Pos (16U)
  19920. #define USB_OTG_HPTXFSIZ_PTXFD_Msk (0xFFFFUL << USB_OTG_HPTXFSIZ_PTXFD_Pos) /*!< 0xFFFF0000 */
  19921. #define USB_OTG_HPTXFSIZ_PTXFD USB_OTG_HPTXFSIZ_PTXFD_Msk /*!< Host periodic TxFIFO depth */
  19922. /******************** Bit definition forUSB_OTG_DIEPCTL register ********************/
  19923. #define USB_OTG_DIEPCTL_MPSIZ_Pos (0U)
  19924. #define USB_OTG_DIEPCTL_MPSIZ_Msk (0x7FFUL << USB_OTG_DIEPCTL_MPSIZ_Pos) /*!< 0x000007FF */
  19925. #define USB_OTG_DIEPCTL_MPSIZ USB_OTG_DIEPCTL_MPSIZ_Msk /*!< Maximum packet size */
  19926. #define USB_OTG_DIEPCTL_USBAEP_Pos (15U)
  19927. #define USB_OTG_DIEPCTL_USBAEP_Msk (0x1UL << USB_OTG_DIEPCTL_USBAEP_Pos) /*!< 0x00008000 */
  19928. #define USB_OTG_DIEPCTL_USBAEP USB_OTG_DIEPCTL_USBAEP_Msk /*!< USB active endpoint */
  19929. #define USB_OTG_DIEPCTL_EONUM_DPID_Pos (16U)
  19930. #define USB_OTG_DIEPCTL_EONUM_DPID_Msk (0x1UL << USB_OTG_DIEPCTL_EONUM_DPID_Pos) /*!< 0x00010000 */
  19931. #define USB_OTG_DIEPCTL_EONUM_DPID USB_OTG_DIEPCTL_EONUM_DPID_Msk /*!< Even/odd frame */
  19932. #define USB_OTG_DIEPCTL_NAKSTS_Pos (17U)
  19933. #define USB_OTG_DIEPCTL_NAKSTS_Msk (0x1UL << USB_OTG_DIEPCTL_NAKSTS_Pos) /*!< 0x00020000 */
  19934. #define USB_OTG_DIEPCTL_NAKSTS USB_OTG_DIEPCTL_NAKSTS_Msk /*!< NAK status */
  19935. #define USB_OTG_DIEPCTL_EPTYP_Pos (18U)
  19936. #define USB_OTG_DIEPCTL_EPTYP_Msk (0x3UL << USB_OTG_DIEPCTL_EPTYP_Pos) /*!< 0x000C0000 */
  19937. #define USB_OTG_DIEPCTL_EPTYP USB_OTG_DIEPCTL_EPTYP_Msk /*!< Endpoint type */
  19938. #define USB_OTG_DIEPCTL_EPTYP_0 (0x1UL << USB_OTG_DIEPCTL_EPTYP_Pos) /*!< 0x00040000 */
  19939. #define USB_OTG_DIEPCTL_EPTYP_1 (0x2UL << USB_OTG_DIEPCTL_EPTYP_Pos) /*!< 0x00080000 */
  19940. #define USB_OTG_DIEPCTL_STALL_Pos (21U)
  19941. #define USB_OTG_DIEPCTL_STALL_Msk (0x1UL << USB_OTG_DIEPCTL_STALL_Pos) /*!< 0x00200000 */
  19942. #define USB_OTG_DIEPCTL_STALL USB_OTG_DIEPCTL_STALL_Msk /*!< STALL handshake */
  19943. #define USB_OTG_DIEPCTL_TXFNUM_Pos (22U)
  19944. #define USB_OTG_DIEPCTL_TXFNUM_Msk (0xFUL << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x03C00000 */
  19945. #define USB_OTG_DIEPCTL_TXFNUM USB_OTG_DIEPCTL_TXFNUM_Msk /*!< TxFIFO number */
  19946. #define USB_OTG_DIEPCTL_TXFNUM_0 (0x1UL << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x00400000 */
  19947. #define USB_OTG_DIEPCTL_TXFNUM_1 (0x2UL << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x00800000 */
  19948. #define USB_OTG_DIEPCTL_TXFNUM_2 (0x4UL << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x01000000 */
  19949. #define USB_OTG_DIEPCTL_TXFNUM_3 (0x8UL << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x02000000 */
  19950. #define USB_OTG_DIEPCTL_CNAK_Pos (26U)
  19951. #define USB_OTG_DIEPCTL_CNAK_Msk (0x1UL << USB_OTG_DIEPCTL_CNAK_Pos) /*!< 0x04000000 */
  19952. #define USB_OTG_DIEPCTL_CNAK USB_OTG_DIEPCTL_CNAK_Msk /*!< Clear NAK */
  19953. #define USB_OTG_DIEPCTL_SNAK_Pos (27U)
  19954. #define USB_OTG_DIEPCTL_SNAK_Msk (0x1UL << USB_OTG_DIEPCTL_SNAK_Pos) /*!< 0x08000000 */
  19955. #define USB_OTG_DIEPCTL_SNAK USB_OTG_DIEPCTL_SNAK_Msk /*!< Set NAK */
  19956. #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Pos (28U)
  19957. #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Msk (0x1UL << USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Pos) /*!< 0x10000000 */
  19958. #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Msk /*!< Set DATA0 PID */
  19959. #define USB_OTG_DIEPCTL_SODDFRM_Pos (29U)
  19960. #define USB_OTG_DIEPCTL_SODDFRM_Msk (0x1UL << USB_OTG_DIEPCTL_SODDFRM_Pos) /*!< 0x20000000 */
  19961. #define USB_OTG_DIEPCTL_SODDFRM USB_OTG_DIEPCTL_SODDFRM_Msk /*!< Set odd frame */
  19962. #define USB_OTG_DIEPCTL_EPDIS_Pos (30U)
  19963. #define USB_OTG_DIEPCTL_EPDIS_Msk (0x1UL << USB_OTG_DIEPCTL_EPDIS_Pos) /*!< 0x40000000 */
  19964. #define USB_OTG_DIEPCTL_EPDIS USB_OTG_DIEPCTL_EPDIS_Msk /*!< Endpoint disable */
  19965. #define USB_OTG_DIEPCTL_EPENA_Pos (31U)
  19966. #define USB_OTG_DIEPCTL_EPENA_Msk (0x1UL << USB_OTG_DIEPCTL_EPENA_Pos) /*!< 0x80000000 */
  19967. #define USB_OTG_DIEPCTL_EPENA USB_OTG_DIEPCTL_EPENA_Msk /*!< Endpoint enable */
  19968. /******************** Bit definition forUSB_OTG_HCCHAR register ********************/
  19969. #define USB_OTG_HCCHAR_MPSIZ_Pos (0U)
  19970. #define USB_OTG_HCCHAR_MPSIZ_Msk (0x7FFUL << USB_OTG_HCCHAR_MPSIZ_Pos) /*!< 0x000007FF */
  19971. #define USB_OTG_HCCHAR_MPSIZ USB_OTG_HCCHAR_MPSIZ_Msk /*!< Maximum packet size */
  19972. #define USB_OTG_HCCHAR_EPNUM_Pos (11U)
  19973. #define USB_OTG_HCCHAR_EPNUM_Msk (0xFUL << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00007800 */
  19974. #define USB_OTG_HCCHAR_EPNUM USB_OTG_HCCHAR_EPNUM_Msk /*!< Endpoint number */
  19975. #define USB_OTG_HCCHAR_EPNUM_0 (0x1UL << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00000800 */
  19976. #define USB_OTG_HCCHAR_EPNUM_1 (0x2UL << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00001000 */
  19977. #define USB_OTG_HCCHAR_EPNUM_2 (0x4UL << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00002000 */
  19978. #define USB_OTG_HCCHAR_EPNUM_3 (0x8UL << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00004000 */
  19979. #define USB_OTG_HCCHAR_EPDIR_Pos (15U)
  19980. #define USB_OTG_HCCHAR_EPDIR_Msk (0x1UL << USB_OTG_HCCHAR_EPDIR_Pos) /*!< 0x00008000 */
  19981. #define USB_OTG_HCCHAR_EPDIR USB_OTG_HCCHAR_EPDIR_Msk /*!< Endpoint direction */
  19982. #define USB_OTG_HCCHAR_LSDEV_Pos (17U)
  19983. #define USB_OTG_HCCHAR_LSDEV_Msk (0x1UL << USB_OTG_HCCHAR_LSDEV_Pos) /*!< 0x00020000 */
  19984. #define USB_OTG_HCCHAR_LSDEV USB_OTG_HCCHAR_LSDEV_Msk /*!< Low-speed device */
  19985. #define USB_OTG_HCCHAR_EPTYP_Pos (18U)
  19986. #define USB_OTG_HCCHAR_EPTYP_Msk (0x3UL << USB_OTG_HCCHAR_EPTYP_Pos) /*!< 0x000C0000 */
  19987. #define USB_OTG_HCCHAR_EPTYP USB_OTG_HCCHAR_EPTYP_Msk /*!< Endpoint type */
  19988. #define USB_OTG_HCCHAR_EPTYP_0 (0x1UL << USB_OTG_HCCHAR_EPTYP_Pos) /*!< 0x00040000 */
  19989. #define USB_OTG_HCCHAR_EPTYP_1 (0x2UL << USB_OTG_HCCHAR_EPTYP_Pos) /*!< 0x00080000 */
  19990. #define USB_OTG_HCCHAR_MC_Pos (20U)
  19991. #define USB_OTG_HCCHAR_MC_Msk (0x3UL << USB_OTG_HCCHAR_MC_Pos) /*!< 0x00300000 */
  19992. #define USB_OTG_HCCHAR_MC USB_OTG_HCCHAR_MC_Msk /*!< Multi Count (MC) / Error Count (EC) */
  19993. #define USB_OTG_HCCHAR_MC_0 (0x1UL << USB_OTG_HCCHAR_MC_Pos) /*!< 0x00100000 */
  19994. #define USB_OTG_HCCHAR_MC_1 (0x2UL << USB_OTG_HCCHAR_MC_Pos) /*!< 0x00200000 */
  19995. #define USB_OTG_HCCHAR_DAD_Pos (22U)
  19996. #define USB_OTG_HCCHAR_DAD_Msk (0x7FUL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x1FC00000 */
  19997. #define USB_OTG_HCCHAR_DAD USB_OTG_HCCHAR_DAD_Msk /*!< Device address */
  19998. #define USB_OTG_HCCHAR_DAD_0 (0x01UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x00400000 */
  19999. #define USB_OTG_HCCHAR_DAD_1 (0x02UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x00800000 */
  20000. #define USB_OTG_HCCHAR_DAD_2 (0x04UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x01000000 */
  20001. #define USB_OTG_HCCHAR_DAD_3 (0x08UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x02000000 */
  20002. #define USB_OTG_HCCHAR_DAD_4 (0x10UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x04000000 */
  20003. #define USB_OTG_HCCHAR_DAD_5 (0x20UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x08000000 */
  20004. #define USB_OTG_HCCHAR_DAD_6 (0x40UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x10000000 */
  20005. #define USB_OTG_HCCHAR_ODDFRM_Pos (29U)
  20006. #define USB_OTG_HCCHAR_ODDFRM_Msk (0x1UL << USB_OTG_HCCHAR_ODDFRM_Pos) /*!< 0x20000000 */
  20007. #define USB_OTG_HCCHAR_ODDFRM USB_OTG_HCCHAR_ODDFRM_Msk /*!< Odd frame */
  20008. #define USB_OTG_HCCHAR_CHDIS_Pos (30U)
  20009. #define USB_OTG_HCCHAR_CHDIS_Msk (0x1UL << USB_OTG_HCCHAR_CHDIS_Pos) /*!< 0x40000000 */
  20010. #define USB_OTG_HCCHAR_CHDIS USB_OTG_HCCHAR_CHDIS_Msk /*!< Channel disable */
  20011. #define USB_OTG_HCCHAR_CHENA_Pos (31U)
  20012. #define USB_OTG_HCCHAR_CHENA_Msk (0x1UL << USB_OTG_HCCHAR_CHENA_Pos) /*!< 0x80000000 */
  20013. #define USB_OTG_HCCHAR_CHENA USB_OTG_HCCHAR_CHENA_Msk /*!< Channel enable */
  20014. /******************** Bit definition forUSB_OTG_HCSPLT register ********************/
  20015. #define USB_OTG_HCSPLT_PRTADDR_Pos (0U)
  20016. #define USB_OTG_HCSPLT_PRTADDR_Msk (0x7FUL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x0000007F */
  20017. #define USB_OTG_HCSPLT_PRTADDR USB_OTG_HCSPLT_PRTADDR_Msk /*!< Port address */
  20018. #define USB_OTG_HCSPLT_PRTADDR_0 (0x01UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000001 */
  20019. #define USB_OTG_HCSPLT_PRTADDR_1 (0x02UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000002 */
  20020. #define USB_OTG_HCSPLT_PRTADDR_2 (0x04UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000004 */
  20021. #define USB_OTG_HCSPLT_PRTADDR_3 (0x08UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000008 */
  20022. #define USB_OTG_HCSPLT_PRTADDR_4 (0x10UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000010 */
  20023. #define USB_OTG_HCSPLT_PRTADDR_5 (0x20UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000020 */
  20024. #define USB_OTG_HCSPLT_PRTADDR_6 (0x40UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000040 */
  20025. #define USB_OTG_HCSPLT_HUBADDR_Pos (7U)
  20026. #define USB_OTG_HCSPLT_HUBADDR_Msk (0x7FUL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00003F80 */
  20027. #define USB_OTG_HCSPLT_HUBADDR USB_OTG_HCSPLT_HUBADDR_Msk /*!< Hub address */
  20028. #define USB_OTG_HCSPLT_HUBADDR_0 (0x01UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000080 */
  20029. #define USB_OTG_HCSPLT_HUBADDR_1 (0x02UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000100 */
  20030. #define USB_OTG_HCSPLT_HUBADDR_2 (0x04UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000200 */
  20031. #define USB_OTG_HCSPLT_HUBADDR_3 (0x08UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000400 */
  20032. #define USB_OTG_HCSPLT_HUBADDR_4 (0x10UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000800 */
  20033. #define USB_OTG_HCSPLT_HUBADDR_5 (0x20UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00001000 */
  20034. #define USB_OTG_HCSPLT_HUBADDR_6 (0x40UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00002000 */
  20035. #define USB_OTG_HCSPLT_XACTPOS_Pos (14U)
  20036. #define USB_OTG_HCSPLT_XACTPOS_Msk (0x3UL << USB_OTG_HCSPLT_XACTPOS_Pos) /*!< 0x0000C000 */
  20037. #define USB_OTG_HCSPLT_XACTPOS USB_OTG_HCSPLT_XACTPOS_Msk /*!< XACTPOS */
  20038. #define USB_OTG_HCSPLT_XACTPOS_0 (0x1UL << USB_OTG_HCSPLT_XACTPOS_Pos) /*!< 0x00004000 */
  20039. #define USB_OTG_HCSPLT_XACTPOS_1 (0x2UL << USB_OTG_HCSPLT_XACTPOS_Pos) /*!< 0x00008000 */
  20040. #define USB_OTG_HCSPLT_COMPLSPLT_Pos (16U)
  20041. #define USB_OTG_HCSPLT_COMPLSPLT_Msk (0x1UL << USB_OTG_HCSPLT_COMPLSPLT_Pos) /*!< 0x00010000 */
  20042. #define USB_OTG_HCSPLT_COMPLSPLT USB_OTG_HCSPLT_COMPLSPLT_Msk /*!< Do complete split */
  20043. #define USB_OTG_HCSPLT_SPLITEN_Pos (31U)
  20044. #define USB_OTG_HCSPLT_SPLITEN_Msk (0x1UL << USB_OTG_HCSPLT_SPLITEN_Pos) /*!< 0x80000000 */
  20045. #define USB_OTG_HCSPLT_SPLITEN USB_OTG_HCSPLT_SPLITEN_Msk /*!< Split enable */
  20046. /******************** Bit definition forUSB_OTG_HCINT register ********************/
  20047. #define USB_OTG_HCINT_XFRC_Pos (0U)
  20048. #define USB_OTG_HCINT_XFRC_Msk (0x1UL << USB_OTG_HCINT_XFRC_Pos) /*!< 0x00000001 */
  20049. #define USB_OTG_HCINT_XFRC USB_OTG_HCINT_XFRC_Msk /*!< Transfer completed */
  20050. #define USB_OTG_HCINT_CHH_Pos (1U)
  20051. #define USB_OTG_HCINT_CHH_Msk (0x1UL << USB_OTG_HCINT_CHH_Pos) /*!< 0x00000002 */
  20052. #define USB_OTG_HCINT_CHH USB_OTG_HCINT_CHH_Msk /*!< Channel halted */
  20053. #define USB_OTG_HCINT_AHBERR_Pos (2U)
  20054. #define USB_OTG_HCINT_AHBERR_Msk (0x1UL << USB_OTG_HCINT_AHBERR_Pos) /*!< 0x00000004 */
  20055. #define USB_OTG_HCINT_AHBERR USB_OTG_HCINT_AHBERR_Msk /*!< AHB error */
  20056. #define USB_OTG_HCINT_STALL_Pos (3U)
  20057. #define USB_OTG_HCINT_STALL_Msk (0x1UL << USB_OTG_HCINT_STALL_Pos) /*!< 0x00000008 */
  20058. #define USB_OTG_HCINT_STALL USB_OTG_HCINT_STALL_Msk /*!< STALL response received interrupt */
  20059. #define USB_OTG_HCINT_NAK_Pos (4U)
  20060. #define USB_OTG_HCINT_NAK_Msk (0x1UL << USB_OTG_HCINT_NAK_Pos) /*!< 0x00000010 */
  20061. #define USB_OTG_HCINT_NAK USB_OTG_HCINT_NAK_Msk /*!< NAK response received interrupt */
  20062. #define USB_OTG_HCINT_ACK_Pos (5U)
  20063. #define USB_OTG_HCINT_ACK_Msk (0x1UL << USB_OTG_HCINT_ACK_Pos) /*!< 0x00000020 */
  20064. #define USB_OTG_HCINT_ACK USB_OTG_HCINT_ACK_Msk /*!< ACK response received/transmitted interrupt */
  20065. #define USB_OTG_HCINT_NYET_Pos (6U)
  20066. #define USB_OTG_HCINT_NYET_Msk (0x1UL << USB_OTG_HCINT_NYET_Pos) /*!< 0x00000040 */
  20067. #define USB_OTG_HCINT_NYET USB_OTG_HCINT_NYET_Msk /*!< Response received interrupt */
  20068. #define USB_OTG_HCINT_TXERR_Pos (7U)
  20069. #define USB_OTG_HCINT_TXERR_Msk (0x1UL << USB_OTG_HCINT_TXERR_Pos) /*!< 0x00000080 */
  20070. #define USB_OTG_HCINT_TXERR USB_OTG_HCINT_TXERR_Msk /*!< Transaction error */
  20071. #define USB_OTG_HCINT_BBERR_Pos (8U)
  20072. #define USB_OTG_HCINT_BBERR_Msk (0x1UL << USB_OTG_HCINT_BBERR_Pos) /*!< 0x00000100 */
  20073. #define USB_OTG_HCINT_BBERR USB_OTG_HCINT_BBERR_Msk /*!< Babble error */
  20074. #define USB_OTG_HCINT_FRMOR_Pos (9U)
  20075. #define USB_OTG_HCINT_FRMOR_Msk (0x1UL << USB_OTG_HCINT_FRMOR_Pos) /*!< 0x00000200 */
  20076. #define USB_OTG_HCINT_FRMOR USB_OTG_HCINT_FRMOR_Msk /*!< Frame overrun */
  20077. #define USB_OTG_HCINT_DTERR_Pos (10U)
  20078. #define USB_OTG_HCINT_DTERR_Msk (0x1UL << USB_OTG_HCINT_DTERR_Pos) /*!< 0x00000400 */
  20079. #define USB_OTG_HCINT_DTERR USB_OTG_HCINT_DTERR_Msk /*!< Data toggle error */
  20080. /******************** Bit definition forUSB_OTG_DIEPINT register ********************/
  20081. #define USB_OTG_DIEPINT_XFRC_Pos (0U)
  20082. #define USB_OTG_DIEPINT_XFRC_Msk (0x1UL << USB_OTG_DIEPINT_XFRC_Pos) /*!< 0x00000001 */
  20083. #define USB_OTG_DIEPINT_XFRC USB_OTG_DIEPINT_XFRC_Msk /*!< Transfer completed interrupt */
  20084. #define USB_OTG_DIEPINT_EPDISD_Pos (1U)
  20085. #define USB_OTG_DIEPINT_EPDISD_Msk (0x1UL << USB_OTG_DIEPINT_EPDISD_Pos) /*!< 0x00000002 */
  20086. #define USB_OTG_DIEPINT_EPDISD USB_OTG_DIEPINT_EPDISD_Msk /*!< Endpoint disabled interrupt */
  20087. #define USB_OTG_DIEPINT_AHBERR_Pos (2U)
  20088. #define USB_OTG_DIEPINT_AHBERR_Msk (0x1UL << USB_OTG_DIEPINT_AHBERR_Pos) /*!< 0x00000004 */
  20089. #define USB_OTG_DIEPINT_AHBERR USB_OTG_DIEPINT_AHBERR_Msk /*!< AHB Error (AHBErr) during an IN transaction */
  20090. #define USB_OTG_DIEPINT_TOC_Pos (3U)
  20091. #define USB_OTG_DIEPINT_TOC_Msk (0x1UL << USB_OTG_DIEPINT_TOC_Pos) /*!< 0x00000008 */
  20092. #define USB_OTG_DIEPINT_TOC USB_OTG_DIEPINT_TOC_Msk /*!< Timeout condition */
  20093. #define USB_OTG_DIEPINT_ITTXFE_Pos (4U)
  20094. #define USB_OTG_DIEPINT_ITTXFE_Msk (0x1UL << USB_OTG_DIEPINT_ITTXFE_Pos) /*!< 0x00000010 */
  20095. #define USB_OTG_DIEPINT_ITTXFE USB_OTG_DIEPINT_ITTXFE_Msk /*!< IN token received when TxFIFO is empty */
  20096. #define USB_OTG_DIEPINT_INEPNM_Pos (5U)
  20097. #define USB_OTG_DIEPINT_INEPNM_Msk (0x1UL << USB_OTG_DIEPINT_INEPNM_Pos) /*!< 0x00000020 */
  20098. #define USB_OTG_DIEPINT_INEPNM USB_OTG_DIEPINT_INEPNM_Msk /*!< IN token received with EP mismatch */
  20099. #define USB_OTG_DIEPINT_INEPNE_Pos (6U)
  20100. #define USB_OTG_DIEPINT_INEPNE_Msk (0x1UL << USB_OTG_DIEPINT_INEPNE_Pos) /*!< 0x00000040 */
  20101. #define USB_OTG_DIEPINT_INEPNE USB_OTG_DIEPINT_INEPNE_Msk /*!< IN endpoint NAK effective */
  20102. #define USB_OTG_DIEPINT_TXFE_Pos (7U)
  20103. #define USB_OTG_DIEPINT_TXFE_Msk (0x1UL << USB_OTG_DIEPINT_TXFE_Pos) /*!< 0x00000080 */
  20104. #define USB_OTG_DIEPINT_TXFE USB_OTG_DIEPINT_TXFE_Msk /*!< Transmit FIFO empty */
  20105. #define USB_OTG_DIEPINT_TXFIFOUDRN_Pos (8U)
  20106. #define USB_OTG_DIEPINT_TXFIFOUDRN_Msk (0x1UL << USB_OTG_DIEPINT_TXFIFOUDRN_Pos) /*!< 0x00000100 */
  20107. #define USB_OTG_DIEPINT_TXFIFOUDRN USB_OTG_DIEPINT_TXFIFOUDRN_Msk /*!< Transmit Fifo Underrun */
  20108. #define USB_OTG_DIEPINT_BNA_Pos (9U)
  20109. #define USB_OTG_DIEPINT_BNA_Msk (0x1UL << USB_OTG_DIEPINT_BNA_Pos) /*!< 0x00000200 */
  20110. #define USB_OTG_DIEPINT_BNA USB_OTG_DIEPINT_BNA_Msk /*!< Buffer not available interrupt */
  20111. #define USB_OTG_DIEPINT_PKTDRPSTS_Pos (11U)
  20112. #define USB_OTG_DIEPINT_PKTDRPSTS_Msk (0x1UL << USB_OTG_DIEPINT_PKTDRPSTS_Pos) /*!< 0x00000800 */
  20113. #define USB_OTG_DIEPINT_PKTDRPSTS USB_OTG_DIEPINT_PKTDRPSTS_Msk /*!< Packet dropped status */
  20114. #define USB_OTG_DIEPINT_BERR_Pos (12U)
  20115. #define USB_OTG_DIEPINT_BERR_Msk (0x1UL << USB_OTG_DIEPINT_BERR_Pos) /*!< 0x00001000 */
  20116. #define USB_OTG_DIEPINT_BERR USB_OTG_DIEPINT_BERR_Msk /*!< Babble error interrupt */
  20117. #define USB_OTG_DIEPINT_NAK_Pos (13U)
  20118. #define USB_OTG_DIEPINT_NAK_Msk (0x1UL << USB_OTG_DIEPINT_NAK_Pos) /*!< 0x00002000 */
  20119. #define USB_OTG_DIEPINT_NAK USB_OTG_DIEPINT_NAK_Msk /*!< NAK interrupt */
  20120. /******************** Bit definition forUSB_OTG_HCINTMSK register ********************/
  20121. #define USB_OTG_HCINTMSK_XFRCM_Pos (0U)
  20122. #define USB_OTG_HCINTMSK_XFRCM_Msk (0x1UL << USB_OTG_HCINTMSK_XFRCM_Pos) /*!< 0x00000001 */
  20123. #define USB_OTG_HCINTMSK_XFRCM USB_OTG_HCINTMSK_XFRCM_Msk /*!< Transfer completed mask */
  20124. #define USB_OTG_HCINTMSK_CHHM_Pos (1U)
  20125. #define USB_OTG_HCINTMSK_CHHM_Msk (0x1UL << USB_OTG_HCINTMSK_CHHM_Pos) /*!< 0x00000002 */
  20126. #define USB_OTG_HCINTMSK_CHHM USB_OTG_HCINTMSK_CHHM_Msk /*!< Channel halted mask */
  20127. #define USB_OTG_HCINTMSK_AHBERR_Pos (2U)
  20128. #define USB_OTG_HCINTMSK_AHBERR_Msk (0x1UL << USB_OTG_HCINTMSK_AHBERR_Pos) /*!< 0x00000004 */
  20129. #define USB_OTG_HCINTMSK_AHBERR USB_OTG_HCINTMSK_AHBERR_Msk /*!< AHB error */
  20130. #define USB_OTG_HCINTMSK_STALLM_Pos (3U)
  20131. #define USB_OTG_HCINTMSK_STALLM_Msk (0x1UL << USB_OTG_HCINTMSK_STALLM_Pos) /*!< 0x00000008 */
  20132. #define USB_OTG_HCINTMSK_STALLM USB_OTG_HCINTMSK_STALLM_Msk /*!< STALL response received interrupt mask */
  20133. #define USB_OTG_HCINTMSK_NAKM_Pos (4U)
  20134. #define USB_OTG_HCINTMSK_NAKM_Msk (0x1UL << USB_OTG_HCINTMSK_NAKM_Pos) /*!< 0x00000010 */
  20135. #define USB_OTG_HCINTMSK_NAKM USB_OTG_HCINTMSK_NAKM_Msk /*!< NAK response received interrupt mask */
  20136. #define USB_OTG_HCINTMSK_ACKM_Pos (5U)
  20137. #define USB_OTG_HCINTMSK_ACKM_Msk (0x1UL << USB_OTG_HCINTMSK_ACKM_Pos) /*!< 0x00000020 */
  20138. #define USB_OTG_HCINTMSK_ACKM USB_OTG_HCINTMSK_ACKM_Msk /*!< ACK response received/transmitted interrupt mask */
  20139. #define USB_OTG_HCINTMSK_NYET_Pos (6U)
  20140. #define USB_OTG_HCINTMSK_NYET_Msk (0x1UL << USB_OTG_HCINTMSK_NYET_Pos) /*!< 0x00000040 */
  20141. #define USB_OTG_HCINTMSK_NYET USB_OTG_HCINTMSK_NYET_Msk /*!< response received interrupt mask */
  20142. #define USB_OTG_HCINTMSK_TXERRM_Pos (7U)
  20143. #define USB_OTG_HCINTMSK_TXERRM_Msk (0x1UL << USB_OTG_HCINTMSK_TXERRM_Pos) /*!< 0x00000080 */
  20144. #define USB_OTG_HCINTMSK_TXERRM USB_OTG_HCINTMSK_TXERRM_Msk /*!< Transaction error mask */
  20145. #define USB_OTG_HCINTMSK_BBERRM_Pos (8U)
  20146. #define USB_OTG_HCINTMSK_BBERRM_Msk (0x1UL << USB_OTG_HCINTMSK_BBERRM_Pos) /*!< 0x00000100 */
  20147. #define USB_OTG_HCINTMSK_BBERRM USB_OTG_HCINTMSK_BBERRM_Msk /*!< Babble error mask */
  20148. #define USB_OTG_HCINTMSK_FRMORM_Pos (9U)
  20149. #define USB_OTG_HCINTMSK_FRMORM_Msk (0x1UL << USB_OTG_HCINTMSK_FRMORM_Pos) /*!< 0x00000200 */
  20150. #define USB_OTG_HCINTMSK_FRMORM USB_OTG_HCINTMSK_FRMORM_Msk /*!< Frame overrun mask */
  20151. #define USB_OTG_HCINTMSK_DTERRM_Pos (10U)
  20152. #define USB_OTG_HCINTMSK_DTERRM_Msk (0x1UL << USB_OTG_HCINTMSK_DTERRM_Pos) /*!< 0x00000400 */
  20153. #define USB_OTG_HCINTMSK_DTERRM USB_OTG_HCINTMSK_DTERRM_Msk /*!< Data toggle error mask */
  20154. /******************** Bit definition for USB_OTG_DIEPTSIZ register ********************/
  20155. #define USB_OTG_DIEPTSIZ_XFRSIZ_Pos (0U)
  20156. #define USB_OTG_DIEPTSIZ_XFRSIZ_Msk (0x7FFFFUL << USB_OTG_DIEPTSIZ_XFRSIZ_Pos) /*!< 0x0007FFFF */
  20157. #define USB_OTG_DIEPTSIZ_XFRSIZ USB_OTG_DIEPTSIZ_XFRSIZ_Msk /*!< Transfer size */
  20158. #define USB_OTG_DIEPTSIZ_PKTCNT_Pos (19U)
  20159. #define USB_OTG_DIEPTSIZ_PKTCNT_Msk (0x3FFUL << USB_OTG_DIEPTSIZ_PKTCNT_Pos) /*!< 0x1FF80000 */
  20160. #define USB_OTG_DIEPTSIZ_PKTCNT USB_OTG_DIEPTSIZ_PKTCNT_Msk /*!< Packet count */
  20161. #define USB_OTG_DIEPTSIZ_MULCNT_Pos (29U)
  20162. #define USB_OTG_DIEPTSIZ_MULCNT_Msk (0x3UL << USB_OTG_DIEPTSIZ_MULCNT_Pos) /*!< 0x60000000 */
  20163. #define USB_OTG_DIEPTSIZ_MULCNT USB_OTG_DIEPTSIZ_MULCNT_Msk /*!< Packet count */
  20164. /******************** Bit definition forUSB_OTG_HCTSIZ register ********************/
  20165. #define USB_OTG_HCTSIZ_XFRSIZ_Pos (0U)
  20166. #define USB_OTG_HCTSIZ_XFRSIZ_Msk (0x7FFFFUL << USB_OTG_HCTSIZ_XFRSIZ_Pos) /*!< 0x0007FFFF */
  20167. #define USB_OTG_HCTSIZ_XFRSIZ USB_OTG_HCTSIZ_XFRSIZ_Msk /*!< Transfer size */
  20168. #define USB_OTG_HCTSIZ_PKTCNT_Pos (19U)
  20169. #define USB_OTG_HCTSIZ_PKTCNT_Msk (0x3FFUL << USB_OTG_HCTSIZ_PKTCNT_Pos) /*!< 0x1FF80000 */
  20170. #define USB_OTG_HCTSIZ_PKTCNT USB_OTG_HCTSIZ_PKTCNT_Msk /*!< Packet count */
  20171. #define USB_OTG_HCTSIZ_DOPING_Pos (31U)
  20172. #define USB_OTG_HCTSIZ_DOPING_Msk (0x1UL << USB_OTG_HCTSIZ_DOPING_Pos) /*!< 0x80000000 */
  20173. #define USB_OTG_HCTSIZ_DOPING USB_OTG_HCTSIZ_DOPING_Msk /*!< Do PING */
  20174. #define USB_OTG_HCTSIZ_DPID_Pos (29U)
  20175. #define USB_OTG_HCTSIZ_DPID_Msk (0x3UL << USB_OTG_HCTSIZ_DPID_Pos) /*!< 0x60000000 */
  20176. #define USB_OTG_HCTSIZ_DPID USB_OTG_HCTSIZ_DPID_Msk /*!< Data PID */
  20177. #define USB_OTG_HCTSIZ_DPID_0 (0x1UL << USB_OTG_HCTSIZ_DPID_Pos) /*!< 0x20000000 */
  20178. #define USB_OTG_HCTSIZ_DPID_1 (0x2UL << USB_OTG_HCTSIZ_DPID_Pos) /*!< 0x40000000 */
  20179. /******************** Bit definition forUSB_OTG_DIEPDMA register ********************/
  20180. #define USB_OTG_DIEPDMA_DMAADDR_Pos (0U)
  20181. #define USB_OTG_DIEPDMA_DMAADDR_Msk (0xFFFFFFFFUL << USB_OTG_DIEPDMA_DMAADDR_Pos) /*!< 0xFFFFFFFF */
  20182. #define USB_OTG_DIEPDMA_DMAADDR USB_OTG_DIEPDMA_DMAADDR_Msk /*!< DMA address */
  20183. /******************** Bit definition forUSB_OTG_HCDMA register ********************/
  20184. #define USB_OTG_HCDMA_DMAADDR_Pos (0U)
  20185. #define USB_OTG_HCDMA_DMAADDR_Msk (0xFFFFFFFFUL << USB_OTG_HCDMA_DMAADDR_Pos) /*!< 0xFFFFFFFF */
  20186. #define USB_OTG_HCDMA_DMAADDR USB_OTG_HCDMA_DMAADDR_Msk /*!< DMA address */
  20187. /******************** Bit definition forUSB_OTG_DTXFSTS register ********************/
  20188. #define USB_OTG_DTXFSTS_INEPTFSAV_Pos (0U)
  20189. #define USB_OTG_DTXFSTS_INEPTFSAV_Msk (0xFFFFUL << USB_OTG_DTXFSTS_INEPTFSAV_Pos) /*!< 0x0000FFFF */
  20190. #define USB_OTG_DTXFSTS_INEPTFSAV USB_OTG_DTXFSTS_INEPTFSAV_Msk /*!< IN endpoint TxFIFO space available */
  20191. /******************** Bit definition forUSB_OTG_DIEPTXF register ********************/
  20192. #define USB_OTG_DIEPTXF_INEPTXSA_Pos (0U)
  20193. #define USB_OTG_DIEPTXF_INEPTXSA_Msk (0xFFFFUL << USB_OTG_DIEPTXF_INEPTXSA_Pos) /*!< 0x0000FFFF */
  20194. #define USB_OTG_DIEPTXF_INEPTXSA USB_OTG_DIEPTXF_INEPTXSA_Msk /*!< IN endpoint FIFOx transmit RAM start address */
  20195. #define USB_OTG_DIEPTXF_INEPTXFD_Pos (16U)
  20196. #define USB_OTG_DIEPTXF_INEPTXFD_Msk (0xFFFFUL << USB_OTG_DIEPTXF_INEPTXFD_Pos) /*!< 0xFFFF0000 */
  20197. #define USB_OTG_DIEPTXF_INEPTXFD USB_OTG_DIEPTXF_INEPTXFD_Msk /*!< IN endpoint TxFIFO depth */
  20198. /******************** Bit definition forUSB_OTG_DOEPCTL register ********************/
  20199. #define USB_OTG_DOEPCTL_MPSIZ_Pos (0U)
  20200. #define USB_OTG_DOEPCTL_MPSIZ_Msk (0x7FFUL << USB_OTG_DOEPCTL_MPSIZ_Pos) /*!< 0x000007FF */
  20201. #define USB_OTG_DOEPCTL_MPSIZ USB_OTG_DOEPCTL_MPSIZ_Msk /*!< Maximum packet size */ /*!<Bit 1 */
  20202. #define USB_OTG_DOEPCTL_USBAEP_Pos (15U)
  20203. #define USB_OTG_DOEPCTL_USBAEP_Msk (0x1UL << USB_OTG_DOEPCTL_USBAEP_Pos) /*!< 0x00008000 */
  20204. #define USB_OTG_DOEPCTL_USBAEP USB_OTG_DOEPCTL_USBAEP_Msk /*!< USB active endpoint */
  20205. #define USB_OTG_DOEPCTL_NAKSTS_Pos (17U)
  20206. #define USB_OTG_DOEPCTL_NAKSTS_Msk (0x1UL << USB_OTG_DOEPCTL_NAKSTS_Pos) /*!< 0x00020000 */
  20207. #define USB_OTG_DOEPCTL_NAKSTS USB_OTG_DOEPCTL_NAKSTS_Msk /*!< NAK status */
  20208. #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Pos (28U)
  20209. #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Msk (0x1UL << USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Pos) /*!< 0x10000000 */
  20210. #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Msk /*!< Set DATA0 PID */
  20211. #define USB_OTG_DOEPCTL_SODDFRM_Pos (29U)
  20212. #define USB_OTG_DOEPCTL_SODDFRM_Msk (0x1UL << USB_OTG_DOEPCTL_SODDFRM_Pos) /*!< 0x20000000 */
  20213. #define USB_OTG_DOEPCTL_SODDFRM USB_OTG_DOEPCTL_SODDFRM_Msk /*!< Set odd frame */
  20214. #define USB_OTG_DOEPCTL_EPTYP_Pos (18U)
  20215. #define USB_OTG_DOEPCTL_EPTYP_Msk (0x3UL << USB_OTG_DOEPCTL_EPTYP_Pos) /*!< 0x000C0000 */
  20216. #define USB_OTG_DOEPCTL_EPTYP USB_OTG_DOEPCTL_EPTYP_Msk /*!< Endpoint type */
  20217. #define USB_OTG_DOEPCTL_EPTYP_0 (0x1UL << USB_OTG_DOEPCTL_EPTYP_Pos) /*!< 0x00040000 */
  20218. #define USB_OTG_DOEPCTL_EPTYP_1 (0x2UL << USB_OTG_DOEPCTL_EPTYP_Pos) /*!< 0x00080000 */
  20219. #define USB_OTG_DOEPCTL_SNPM_Pos (20U)
  20220. #define USB_OTG_DOEPCTL_SNPM_Msk (0x1UL << USB_OTG_DOEPCTL_SNPM_Pos) /*!< 0x00100000 */
  20221. #define USB_OTG_DOEPCTL_SNPM USB_OTG_DOEPCTL_SNPM_Msk /*!< Snoop mode */
  20222. #define USB_OTG_DOEPCTL_STALL_Pos (21U)
  20223. #define USB_OTG_DOEPCTL_STALL_Msk (0x1UL << USB_OTG_DOEPCTL_STALL_Pos) /*!< 0x00200000 */
  20224. #define USB_OTG_DOEPCTL_STALL USB_OTG_DOEPCTL_STALL_Msk /*!< STALL handshake */
  20225. #define USB_OTG_DOEPCTL_CNAK_Pos (26U)
  20226. #define USB_OTG_DOEPCTL_CNAK_Msk (0x1UL << USB_OTG_DOEPCTL_CNAK_Pos) /*!< 0x04000000 */
  20227. #define USB_OTG_DOEPCTL_CNAK USB_OTG_DOEPCTL_CNAK_Msk /*!< Clear NAK */
  20228. #define USB_OTG_DOEPCTL_SNAK_Pos (27U)
  20229. #define USB_OTG_DOEPCTL_SNAK_Msk (0x1UL << USB_OTG_DOEPCTL_SNAK_Pos) /*!< 0x08000000 */
  20230. #define USB_OTG_DOEPCTL_SNAK USB_OTG_DOEPCTL_SNAK_Msk /*!< Set NAK */
  20231. #define USB_OTG_DOEPCTL_EPDIS_Pos (30U)
  20232. #define USB_OTG_DOEPCTL_EPDIS_Msk (0x1UL << USB_OTG_DOEPCTL_EPDIS_Pos) /*!< 0x40000000 */
  20233. #define USB_OTG_DOEPCTL_EPDIS USB_OTG_DOEPCTL_EPDIS_Msk /*!< Endpoint disable */
  20234. #define USB_OTG_DOEPCTL_EPENA_Pos (31U)
  20235. #define USB_OTG_DOEPCTL_EPENA_Msk (0x1UL << USB_OTG_DOEPCTL_EPENA_Pos) /*!< 0x80000000 */
  20236. #define USB_OTG_DOEPCTL_EPENA USB_OTG_DOEPCTL_EPENA_Msk /*!< Endpoint enable */
  20237. /******************** Bit definition forUSB_OTG_DOEPINT register ********************/
  20238. #define USB_OTG_DOEPINT_XFRC_Pos (0U)
  20239. #define USB_OTG_DOEPINT_XFRC_Msk (0x1UL << USB_OTG_DOEPINT_XFRC_Pos) /*!< 0x00000001 */
  20240. #define USB_OTG_DOEPINT_XFRC USB_OTG_DOEPINT_XFRC_Msk /*!< Transfer completed interrupt */
  20241. #define USB_OTG_DOEPINT_EPDISD_Pos (1U)
  20242. #define USB_OTG_DOEPINT_EPDISD_Msk (0x1UL << USB_OTG_DOEPINT_EPDISD_Pos) /*!< 0x00000002 */
  20243. #define USB_OTG_DOEPINT_EPDISD USB_OTG_DOEPINT_EPDISD_Msk /*!< Endpoint disabled interrupt */
  20244. #define USB_OTG_DOEPINT_AHBERR_Pos (2U)
  20245. #define USB_OTG_DOEPINT_AHBERR_Msk (0x1UL << USB_OTG_DOEPINT_AHBERR_Pos) /*!< 0x00000004 */
  20246. #define USB_OTG_DOEPINT_AHBERR USB_OTG_DOEPINT_AHBERR_Msk /*!< AHB Error (AHBErr) during an OUT transaction */
  20247. #define USB_OTG_DOEPINT_STUP_Pos (3U)
  20248. #define USB_OTG_DOEPINT_STUP_Msk (0x1UL << USB_OTG_DOEPINT_STUP_Pos) /*!< 0x00000008 */
  20249. #define USB_OTG_DOEPINT_STUP USB_OTG_DOEPINT_STUP_Msk /*!< SETUP phase done */
  20250. #define USB_OTG_DOEPINT_OTEPDIS_Pos (4U)
  20251. #define USB_OTG_DOEPINT_OTEPDIS_Msk (0x1UL << USB_OTG_DOEPINT_OTEPDIS_Pos) /*!< 0x00000010 */
  20252. #define USB_OTG_DOEPINT_OTEPDIS USB_OTG_DOEPINT_OTEPDIS_Msk /*!< OUT token received when endpoint disabled */
  20253. #define USB_OTG_DOEPINT_OTEPSPR_Pos (5U)
  20254. #define USB_OTG_DOEPINT_OTEPSPR_Msk (0x1UL << USB_OTG_DOEPINT_OTEPSPR_Pos) /*!< 0x00000020 */
  20255. #define USB_OTG_DOEPINT_OTEPSPR USB_OTG_DOEPINT_OTEPSPR_Msk /*!< OUT Status Phase Received interrupt */
  20256. #define USB_OTG_DOEPINT_B2BSTUP_Pos (6U)
  20257. #define USB_OTG_DOEPINT_B2BSTUP_Msk (0x1UL << USB_OTG_DOEPINT_B2BSTUP_Pos) /*!< 0x00000040 */
  20258. #define USB_OTG_DOEPINT_B2BSTUP USB_OTG_DOEPINT_B2BSTUP_Msk /*!< Back-to-back SETUP packets received */
  20259. #define USB_OTG_DOEPINT_OUTPKTERR_Pos (8U)
  20260. #define USB_OTG_DOEPINT_OUTPKTERR_Msk (0x1UL << USB_OTG_DOEPINT_OUTPKTERR_Pos) /*!< 0x00000100 */
  20261. #define USB_OTG_DOEPINT_OUTPKTERR USB_OTG_DOEPINT_OUTPKTERR_Msk /*!< OUT packet error */
  20262. #define USB_OTG_DOEPINT_BNA_Pos (9U)
  20263. #define USB_OTG_DOEPINT_BNA_Msk (0x1UL << USB_OTG_DOEPINT_BNA_Pos) /*!< 0x00000200 */
  20264. #define USB_OTG_DOEPINT_BNA USB_OTG_DOEPINT_BNA_Msk /*!< Buffer not available interrupt */
  20265. #define USB_OTG_DOEPINT_BERR_Pos (12U)
  20266. #define USB_OTG_DOEPINT_BERR_Msk (0x1UL << USB_OTG_DOEPINT_BERR_Pos) /*!< 0x00001000 */
  20267. #define USB_OTG_DOEPINT_BERR USB_OTG_DOEPINT_BERR_Msk /*!< Babble error interrupt */
  20268. #define USB_OTG_DOEPINT_NAK_Pos (13U)
  20269. #define USB_OTG_DOEPINT_NAK_Msk (0x1UL << USB_OTG_DOEPINT_NAK_Pos) /*!< 0x00002000 */
  20270. #define USB_OTG_DOEPINT_NAK USB_OTG_DOEPINT_NAK_Msk /*!< NAK Packet is transmitted by the device */
  20271. #define USB_OTG_DOEPINT_NYET_Pos (14U)
  20272. #define USB_OTG_DOEPINT_NYET_Msk (0x1UL << USB_OTG_DOEPINT_NYET_Pos) /*!< 0x00004000 */
  20273. #define USB_OTG_DOEPINT_NYET USB_OTG_DOEPINT_NYET_Msk /*!< NYET interrupt */
  20274. #define USB_OTG_DOEPINT_STPKTRX_Pos (15U)
  20275. #define USB_OTG_DOEPINT_STPKTRX_Msk (0x1UL << USB_OTG_DOEPINT_STPKTRX_Pos) /*!< 0x00008000 */
  20276. #define USB_OTG_DOEPINT_STPKTRX USB_OTG_DOEPINT_STPKTRX_Msk /*!< Setup Packet Received */
  20277. /******************** Bit definition forUSB_OTG_DOEPTSIZ register ********************/
  20278. #define USB_OTG_DOEPTSIZ_XFRSIZ_Pos (0U)
  20279. #define USB_OTG_DOEPTSIZ_XFRSIZ_Msk (0x7FFFFUL << USB_OTG_DOEPTSIZ_XFRSIZ_Pos) /*!< 0x0007FFFF */
  20280. #define USB_OTG_DOEPTSIZ_XFRSIZ USB_OTG_DOEPTSIZ_XFRSIZ_Msk /*!< Transfer size */
  20281. #define USB_OTG_DOEPTSIZ_PKTCNT_Pos (19U)
  20282. #define USB_OTG_DOEPTSIZ_PKTCNT_Msk (0x3FFUL << USB_OTG_DOEPTSIZ_PKTCNT_Pos) /*!< 0x1FF80000 */
  20283. #define USB_OTG_DOEPTSIZ_PKTCNT USB_OTG_DOEPTSIZ_PKTCNT_Msk /*!< Packet count */
  20284. #define USB_OTG_DOEPTSIZ_STUPCNT_Pos (29U)
  20285. #define USB_OTG_DOEPTSIZ_STUPCNT_Msk (0x3UL << USB_OTG_DOEPTSIZ_STUPCNT_Pos) /*!< 0x60000000 */
  20286. #define USB_OTG_DOEPTSIZ_STUPCNT USB_OTG_DOEPTSIZ_STUPCNT_Msk /*!< SETUP packet count */
  20287. #define USB_OTG_DOEPTSIZ_STUPCNT_0 (0x1UL << USB_OTG_DOEPTSIZ_STUPCNT_Pos) /*!< 0x20000000 */
  20288. #define USB_OTG_DOEPTSIZ_STUPCNT_1 (0x2UL << USB_OTG_DOEPTSIZ_STUPCNT_Pos) /*!< 0x40000000 */
  20289. /******************** Bit definition for PCGCCTL register ********************/
  20290. #define USB_OTG_PCGCCTL_STOPCLK_Pos (0U)
  20291. #define USB_OTG_PCGCCTL_STOPCLK_Msk (0x1UL << USB_OTG_PCGCCTL_STOPCLK_Pos) /*!< 0x00000001 */
  20292. #define USB_OTG_PCGCCTL_STOPCLK USB_OTG_PCGCCTL_STOPCLK_Msk /*!< SETUP packet count */
  20293. #define USB_OTG_PCGCCTL_GATECLK_Pos (1U)
  20294. #define USB_OTG_PCGCCTL_GATECLK_Msk (0x1UL << USB_OTG_PCGCCTL_GATECLK_Pos) /*!< 0x00000002 */
  20295. #define USB_OTG_PCGCCTL_GATECLK USB_OTG_PCGCCTL_GATECLK_Msk /*!<Bit 0 */
  20296. #define USB_OTG_PCGCCTL_PHYSUSP_Pos (4U)
  20297. #define USB_OTG_PCGCCTL_PHYSUSP_Msk (0x1UL << USB_OTG_PCGCCTL_PHYSUSP_Pos) /*!< 0x00000010 */
  20298. #define USB_OTG_PCGCCTL_PHYSUSP USB_OTG_PCGCCTL_PHYSUSP_Msk /*!<Bit 1 */
  20299. /**
  20300. * @}
  20301. */
  20302. /**
  20303. * @}
  20304. */
  20305. /** @addtogroup Exported_macros
  20306. * @{
  20307. */
  20308. /******************************* ADC Instances ********************************/
  20309. #define IS_ADC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == ADC1) || \
  20310. ((INSTANCE) == ADC2))
  20311. #define IS_ADC_MULTIMODE_MASTER_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
  20312. #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC12_COMMON)
  20313. /******************************** COMP Instances ******************************/
  20314. #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \
  20315. ((INSTANCE) == COMP2))
  20316. #define IS_COMP_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == COMP12_COMMON)
  20317. /******************** COMP Instances with window mode capability **************/
  20318. #define IS_COMP_WINDOWMODE_INSTANCE(INSTANCE) ((INSTANCE) == COMP2)
  20319. /******************************** DTS Instances ******************************/
  20320. #define IS_DTS_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DTS)
  20321. /******************************* CRC Instances ********************************/
  20322. #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
  20323. /******************************* DAC Instances ********************************/
  20324. #define IS_DAC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DAC1)|| \
  20325. ((INSTANCE) == DAC2))
  20326. /******************************* DCMI Instances *******************************/
  20327. #define IS_DCMI_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == DCMI)
  20328. /******************************* DELAYBLOCK Instances *******************************/
  20329. #define IS_DLYB_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DLYB_SDMMC1) || \
  20330. ((INSTANCE) == DLYB_SDMMC2) || \
  20331. ((INSTANCE) == DLYB_OCTOSPI1) || \
  20332. ((INSTANCE) == DLYB_OCTOSPI2) )
  20333. /****************************** DFSDM Instances *******************************/
  20334. #define IS_DFSDM_FILTER_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DFSDM1_Filter0) || \
  20335. ((INSTANCE) == DFSDM1_Filter1) || \
  20336. ((INSTANCE) == DFSDM1_Filter2) || \
  20337. ((INSTANCE) == DFSDM1_Filter3) || \
  20338. ((INSTANCE) == DFSDM1_Filter4) || \
  20339. ((INSTANCE) == DFSDM1_Filter5) || \
  20340. ((INSTANCE) == DFSDM1_Filter6) || \
  20341. ((INSTANCE) == DFSDM1_Filter7) || \
  20342. ((INSTANCE) == DFSDM2_Filter0))
  20343. #define IS_DFSDM_CHANNEL_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DFSDM1_Channel0) || \
  20344. ((INSTANCE) == DFSDM1_Channel1) || \
  20345. ((INSTANCE) == DFSDM1_Channel2) || \
  20346. ((INSTANCE) == DFSDM1_Channel3) || \
  20347. ((INSTANCE) == DFSDM1_Channel4) || \
  20348. ((INSTANCE) == DFSDM1_Channel5) || \
  20349. ((INSTANCE) == DFSDM1_Channel6) || \
  20350. ((INSTANCE) == DFSDM1_Channel7) || \
  20351. ((INSTANCE) == DFSDM2_Channel0) || \
  20352. ((INSTANCE) == DFSDM2_Channel1))
  20353. /****************************** RAMECC Instances ******************************/
  20354. #define IS_RAMECC_MONITOR_ALL_INSTANCE(INSTANCE) (((INSTANCE) == RAMECC_Monitor1) || \
  20355. ((INSTANCE) == RAMECC_Monitor2) || \
  20356. ((INSTANCE) == RAMECC_Monitor3))
  20357. /******************************** DMA Instances *******************************/
  20358. #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Stream0) || \
  20359. ((INSTANCE) == DMA1_Stream1) || \
  20360. ((INSTANCE) == DMA1_Stream2) || \
  20361. ((INSTANCE) == DMA1_Stream3) || \
  20362. ((INSTANCE) == DMA1_Stream4) || \
  20363. ((INSTANCE) == DMA1_Stream5) || \
  20364. ((INSTANCE) == DMA1_Stream6) || \
  20365. ((INSTANCE) == DMA1_Stream7) || \
  20366. ((INSTANCE) == DMA2_Stream0) || \
  20367. ((INSTANCE) == DMA2_Stream1) || \
  20368. ((INSTANCE) == DMA2_Stream2) || \
  20369. ((INSTANCE) == DMA2_Stream3) || \
  20370. ((INSTANCE) == DMA2_Stream4) || \
  20371. ((INSTANCE) == DMA2_Stream5) || \
  20372. ((INSTANCE) == DMA2_Stream6) || \
  20373. ((INSTANCE) == DMA2_Stream7) || \
  20374. ((INSTANCE) == BDMA1_Channel0) || \
  20375. ((INSTANCE) == BDMA1_Channel1) || \
  20376. ((INSTANCE) == BDMA1_Channel2) || \
  20377. ((INSTANCE) == BDMA1_Channel3) || \
  20378. ((INSTANCE) == BDMA1_Channel4) || \
  20379. ((INSTANCE) == BDMA1_Channel5) || \
  20380. ((INSTANCE) == BDMA1_Channel6) || \
  20381. ((INSTANCE) == BDMA1_Channel7) || \
  20382. ((INSTANCE) == BDMA2_Channel0) || \
  20383. ((INSTANCE) == BDMA2_Channel1) || \
  20384. ((INSTANCE) == BDMA2_Channel2) || \
  20385. ((INSTANCE) == BDMA2_Channel3) || \
  20386. ((INSTANCE) == BDMA2_Channel4) || \
  20387. ((INSTANCE) == BDMA2_Channel5) || \
  20388. ((INSTANCE) == BDMA2_Channel6) || \
  20389. ((INSTANCE) == BDMA2_Channel7))
  20390. /****************************** BDMA CHANNEL Instances ***************************/
  20391. #define IS_BDMA_CHANNEL_INSTANCE(INSTANCE) (((INSTANCE) == BDMA1_Channel0) || \
  20392. ((INSTANCE) == BDMA1_Channel1) || \
  20393. ((INSTANCE) == BDMA1_Channel2) || \
  20394. ((INSTANCE) == BDMA1_Channel3) || \
  20395. ((INSTANCE) == BDMA1_Channel4) || \
  20396. ((INSTANCE) == BDMA1_Channel5) || \
  20397. ((INSTANCE) == BDMA1_Channel6) || \
  20398. ((INSTANCE) == BDMA1_Channel7) || \
  20399. ((INSTANCE) == BDMA2_Channel0) || \
  20400. ((INSTANCE) == BDMA2_Channel1) || \
  20401. ((INSTANCE) == BDMA2_Channel2) || \
  20402. ((INSTANCE) == BDMA2_Channel3) || \
  20403. ((INSTANCE) == BDMA2_Channel4) || \
  20404. ((INSTANCE) == BDMA2_Channel5) || \
  20405. ((INSTANCE) == BDMA2_Channel6) || \
  20406. ((INSTANCE) == BDMA2_Channel7))
  20407. /****************************** DMA DMAMUX ALL Instances ***************************/
  20408. #define IS_DMA_DMAMUX_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Stream0) || \
  20409. ((INSTANCE) == DMA1_Stream1) || \
  20410. ((INSTANCE) == DMA1_Stream2) || \
  20411. ((INSTANCE) == DMA1_Stream3) || \
  20412. ((INSTANCE) == DMA1_Stream4) || \
  20413. ((INSTANCE) == DMA1_Stream5) || \
  20414. ((INSTANCE) == DMA1_Stream6) || \
  20415. ((INSTANCE) == DMA1_Stream7) || \
  20416. ((INSTANCE) == DMA2_Stream0) || \
  20417. ((INSTANCE) == DMA2_Stream1) || \
  20418. ((INSTANCE) == DMA2_Stream2) || \
  20419. ((INSTANCE) == DMA2_Stream3) || \
  20420. ((INSTANCE) == DMA2_Stream4) || \
  20421. ((INSTANCE) == DMA2_Stream5) || \
  20422. ((INSTANCE) == DMA2_Stream6) || \
  20423. ((INSTANCE) == DMA2_Stream7) || \
  20424. ((INSTANCE) == BDMA2_Channel0) || \
  20425. ((INSTANCE) == BDMA2_Channel1) || \
  20426. ((INSTANCE) == BDMA2_Channel2) || \
  20427. ((INSTANCE) == BDMA2_Channel3) || \
  20428. ((INSTANCE) == BDMA2_Channel4) || \
  20429. ((INSTANCE) == BDMA2_Channel5) || \
  20430. ((INSTANCE) == BDMA2_Channel6) || \
  20431. ((INSTANCE) == BDMA2_Channel7))
  20432. /****************************** BDMA DMAMUX Instances ***************************/
  20433. #define IS_BDMA_CHANNEL_DMAMUX_INSTANCE(INSTANCE) (((INSTANCE) == BDMA2_Channel0) || \
  20434. ((INSTANCE) == BDMA2_Channel1) || \
  20435. ((INSTANCE) == BDMA2_Channel2) || \
  20436. ((INSTANCE) == BDMA2_Channel3) || \
  20437. ((INSTANCE) == BDMA2_Channel4) || \
  20438. ((INSTANCE) == BDMA2_Channel5) || \
  20439. ((INSTANCE) == BDMA2_Channel6) || \
  20440. ((INSTANCE) == BDMA2_Channel7))
  20441. /****************************** DMA STREAM Instances ***************************/
  20442. #define IS_DMA_STREAM_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Stream0) || \
  20443. ((INSTANCE) == DMA1_Stream1) || \
  20444. ((INSTANCE) == DMA1_Stream2) || \
  20445. ((INSTANCE) == DMA1_Stream3) || \
  20446. ((INSTANCE) == DMA1_Stream4) || \
  20447. ((INSTANCE) == DMA1_Stream5) || \
  20448. ((INSTANCE) == DMA1_Stream6) || \
  20449. ((INSTANCE) == DMA1_Stream7) || \
  20450. ((INSTANCE) == DMA2_Stream0) || \
  20451. ((INSTANCE) == DMA2_Stream1) || \
  20452. ((INSTANCE) == DMA2_Stream2) || \
  20453. ((INSTANCE) == DMA2_Stream3) || \
  20454. ((INSTANCE) == DMA2_Stream4) || \
  20455. ((INSTANCE) == DMA2_Stream5) || \
  20456. ((INSTANCE) == DMA2_Stream6) || \
  20457. ((INSTANCE) == DMA2_Stream7))
  20458. /****************************** DMA DMAMUX Instances ***************************/
  20459. #define IS_DMA_STREAM_DMAMUX_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Stream0) || \
  20460. ((INSTANCE) == DMA1_Stream1) || \
  20461. ((INSTANCE) == DMA1_Stream2) || \
  20462. ((INSTANCE) == DMA1_Stream3) || \
  20463. ((INSTANCE) == DMA1_Stream4) || \
  20464. ((INSTANCE) == DMA1_Stream5) || \
  20465. ((INSTANCE) == DMA1_Stream6) || \
  20466. ((INSTANCE) == DMA1_Stream7) || \
  20467. ((INSTANCE) == DMA2_Stream0) || \
  20468. ((INSTANCE) == DMA2_Stream1) || \
  20469. ((INSTANCE) == DMA2_Stream2) || \
  20470. ((INSTANCE) == DMA2_Stream3) || \
  20471. ((INSTANCE) == DMA2_Stream4) || \
  20472. ((INSTANCE) == DMA2_Stream5) || \
  20473. ((INSTANCE) == DMA2_Stream6) || \
  20474. ((INSTANCE) == DMA2_Stream7))
  20475. /******************************** DMA Request Generator Instances **************/
  20476. #define IS_DMA_REQUEST_GEN_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMAMUX1_RequestGenerator0) || \
  20477. ((INSTANCE) == DMAMUX1_RequestGenerator1) || \
  20478. ((INSTANCE) == DMAMUX1_RequestGenerator2) || \
  20479. ((INSTANCE) == DMAMUX1_RequestGenerator3) || \
  20480. ((INSTANCE) == DMAMUX1_RequestGenerator4) || \
  20481. ((INSTANCE) == DMAMUX1_RequestGenerator5) || \
  20482. ((INSTANCE) == DMAMUX1_RequestGenerator6) || \
  20483. ((INSTANCE) == DMAMUX1_RequestGenerator7) || \
  20484. ((INSTANCE) == DMAMUX2_RequestGenerator0) || \
  20485. ((INSTANCE) == DMAMUX2_RequestGenerator1) || \
  20486. ((INSTANCE) == DMAMUX2_RequestGenerator2) || \
  20487. ((INSTANCE) == DMAMUX2_RequestGenerator3) || \
  20488. ((INSTANCE) == DMAMUX2_RequestGenerator4) || \
  20489. ((INSTANCE) == DMAMUX2_RequestGenerator5) || \
  20490. ((INSTANCE) == DMAMUX2_RequestGenerator6) || \
  20491. ((INSTANCE) == DMAMUX2_RequestGenerator7))
  20492. /******************************* DMA2D Instances *******************************/
  20493. #define IS_DMA2D_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == DMA2D)
  20494. /******************************* OTFDEC Instances ******************************/
  20495. #define IS_OTFDEC_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == OTFDEC1) || \
  20496. ((__INSTANCE__) == OTFDEC2))
  20497. /****************************** PSSI Instance *********************************/
  20498. #define IS_PSSI_ALL_INSTANCE(INSTANCE) ((INSTANCE) == PSSI)
  20499. /******************************** MDMA Request Generator Instances **************/
  20500. #define IS_MDMA_STREAM_ALL_INSTANCE(INSTANCE) (((INSTANCE) == MDMA_Channel0) || \
  20501. ((INSTANCE) == MDMA_Channel1) || \
  20502. ((INSTANCE) == MDMA_Channel2) || \
  20503. ((INSTANCE) == MDMA_Channel3) || \
  20504. ((INSTANCE) == MDMA_Channel4) || \
  20505. ((INSTANCE) == MDMA_Channel5) || \
  20506. ((INSTANCE) == MDMA_Channel6) || \
  20507. ((INSTANCE) == MDMA_Channel7) || \
  20508. ((INSTANCE) == MDMA_Channel8) || \
  20509. ((INSTANCE) == MDMA_Channel9) || \
  20510. ((INSTANCE) == MDMA_Channel10) || \
  20511. ((INSTANCE) == MDMA_Channel11) || \
  20512. ((INSTANCE) == MDMA_Channel12) || \
  20513. ((INSTANCE) == MDMA_Channel13) || \
  20514. ((INSTANCE) == MDMA_Channel14) || \
  20515. ((INSTANCE) == MDMA_Channel15))
  20516. /******************************* FDCAN Instances ******************************/
  20517. #define IS_FDCAN_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == FDCAN1) || \
  20518. ((__INSTANCE__) == FDCAN2))
  20519. #define IS_FDCAN_TT_INSTANCE(__INSTANCE__) ((__INSTANCE__) == FDCAN1)
  20520. /******************************* GFXMMU Instances *******************************/
  20521. #define IS_GFXMMU_ALL_INSTANCE(INSTANCE) ((INSTANCE) == GFXMMU)
  20522. /******************************* GPIO Instances *******************************/
  20523. #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
  20524. ((INSTANCE) == GPIOB) || \
  20525. ((INSTANCE) == GPIOC) || \
  20526. ((INSTANCE) == GPIOD) || \
  20527. ((INSTANCE) == GPIOE) || \
  20528. ((INSTANCE) == GPIOF) || \
  20529. ((INSTANCE) == GPIOG) || \
  20530. ((INSTANCE) == GPIOH) || \
  20531. ((INSTANCE) == GPIOI) || \
  20532. ((INSTANCE) == GPIOJ) || \
  20533. ((INSTANCE) == GPIOK))
  20534. /******************************* GPIO AF Instances ****************************/
  20535. #define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
  20536. /**************************** GPIO Lock Instances *****************************/
  20537. /* On H7, all GPIO Bank support the Lock mechanism */
  20538. #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
  20539. /******************************** HSEM Instances *******************************/
  20540. #define IS_HSEM_ALL_INSTANCE(INSTANCE) ((INSTANCE) == HSEM)
  20541. #define HSEM_CPU1_COREID (0x00000001U) /* Semaphore Core CM7 ID */
  20542. #define HSEM_CR_COREID_CPU1 (HSEM_CPU1_COREID << HSEM_CR_COREID_Pos)
  20543. #define HSEM_CR_COREID_CURRENT (HSEM_CPU1_COREID << HSEM_CR_COREID_Pos)
  20544. #define HSEM_SEMID_MIN (0U) /* HSEM ID Min*/
  20545. #define HSEM_SEMID_MAX (15U) /* HSEM ID Max */
  20546. #define HSEM_PROCESSID_MIN (0U) /* HSEM Process ID Min */
  20547. #define HSEM_PROCESSID_MAX (255U) /* HSEM Process ID Max */
  20548. #define HSEM_CLEAR_KEY_MIN (0U) /* HSEM clear Key Min value */
  20549. #define HSEM_CLEAR_KEY_MAX (0xFFFFU) /* HSEM clear Key Max value */
  20550. /******************************** I2C Instances *******************************/
  20551. #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
  20552. ((INSTANCE) == I2C2) || \
  20553. ((INSTANCE) == I2C3) || \
  20554. ((INSTANCE) == I2C4))
  20555. /************** I2C Instances : wakeup capability from stop modes *************/
  20556. #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) IS_I2C_ALL_INSTANCE(INSTANCE)
  20557. /****************************** SMBUS Instances *******************************/
  20558. #define IS_SMBUS_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
  20559. ((INSTANCE) == I2C2) || \
  20560. ((INSTANCE) == I2C3) || \
  20561. ((INSTANCE) == I2C4))
  20562. /******************************** I2S Instances *******************************/
  20563. #define IS_I2S_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
  20564. ((INSTANCE) == SPI2) || \
  20565. ((INSTANCE) == SPI3) || \
  20566. ((INSTANCE) == SPI6))
  20567. /****************************** LTDC Instances ********************************/
  20568. #define IS_LTDC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == LTDC)
  20569. /******************************* RNG Instances ********************************/
  20570. #define IS_RNG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RNG)
  20571. /****************************** RTC Instances *********************************/
  20572. #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
  20573. /****************************** SDMMC Instances *********************************/
  20574. #define IS_SDMMC_ALL_INSTANCE(_INSTANCE_) (((_INSTANCE_) == SDMMC1) || \
  20575. ((_INSTANCE_) == SDMMC2))
  20576. /******************************** SMBUS Instances *****************************/
  20577. #define IS_SMBUS_INSTANCE(INSTANCE) ((INSTANCE) == I2C1)
  20578. /******************************** SPI Instances *******************************/
  20579. #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
  20580. ((INSTANCE) == SPI2) || \
  20581. ((INSTANCE) == SPI3) || \
  20582. ((INSTANCE) == SPI4) || \
  20583. ((INSTANCE) == SPI5) || \
  20584. ((INSTANCE) == SPI6))
  20585. #define IS_SPI_HIGHEND_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
  20586. ((INSTANCE) == SPI2) || \
  20587. ((INSTANCE) == SPI3))
  20588. /******************************** SWPMI Instances *****************************/
  20589. #define IS_SWPMI_INSTANCE(INSTANCE) ((INSTANCE) == SWPMI1)
  20590. /****************** LPTIM Instances : All supported instances *****************/
  20591. #define IS_LPTIM_INSTANCE(INSTANCE) (((INSTANCE) == LPTIM1) || \
  20592. ((INSTANCE) == LPTIM2) || \
  20593. ((INSTANCE) == LPTIM3))
  20594. /****************** LPTIM Instances : supporting encoder interface **************/
  20595. #define IS_LPTIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == LPTIM1) || \
  20596. ((INSTANCE) == LPTIM2))
  20597. /****************** TIM Instances : All supported instances *******************/
  20598. #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  20599. ((INSTANCE) == TIM2) || \
  20600. ((INSTANCE) == TIM3) || \
  20601. ((INSTANCE) == TIM4) || \
  20602. ((INSTANCE) == TIM5) || \
  20603. ((INSTANCE) == TIM6) || \
  20604. ((INSTANCE) == TIM7) || \
  20605. ((INSTANCE) == TIM8) || \
  20606. ((INSTANCE) == TIM12) || \
  20607. ((INSTANCE) == TIM13) || \
  20608. ((INSTANCE) == TIM14) || \
  20609. ((INSTANCE) == TIM15) || \
  20610. ((INSTANCE) == TIM16) || \
  20611. ((INSTANCE) == TIM17))
  20612. /************* TIM Instances : at least 1 capture/compare channel *************/
  20613. #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  20614. ((INSTANCE) == TIM2) || \
  20615. ((INSTANCE) == TIM3) || \
  20616. ((INSTANCE) == TIM4) || \
  20617. ((INSTANCE) == TIM5) || \
  20618. ((INSTANCE) == TIM8) || \
  20619. ((INSTANCE) == TIM12) || \
  20620. ((INSTANCE) == TIM13) || \
  20621. ((INSTANCE) == TIM14) || \
  20622. ((INSTANCE) == TIM15) || \
  20623. ((INSTANCE) == TIM16) || \
  20624. ((INSTANCE) == TIM17))
  20625. /************ TIM Instances : at least 2 capture/compare channels *************/
  20626. #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  20627. ((INSTANCE) == TIM2) || \
  20628. ((INSTANCE) == TIM3) || \
  20629. ((INSTANCE) == TIM4) || \
  20630. ((INSTANCE) == TIM5) || \
  20631. ((INSTANCE) == TIM8) || \
  20632. ((INSTANCE) == TIM12) || \
  20633. ((INSTANCE) == TIM15))
  20634. /************ TIM Instances : at least 3 capture/compare channels *************/
  20635. #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  20636. ((INSTANCE) == TIM2) || \
  20637. ((INSTANCE) == TIM3) || \
  20638. ((INSTANCE) == TIM4) || \
  20639. ((INSTANCE) == TIM5) || \
  20640. ((INSTANCE) == TIM8))
  20641. /************ TIM Instances : at least 4 capture/compare channels *************/
  20642. #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  20643. ((INSTANCE) == TIM2) || \
  20644. ((INSTANCE) == TIM3) || \
  20645. ((INSTANCE) == TIM4) || \
  20646. ((INSTANCE) == TIM5) || \
  20647. ((INSTANCE) == TIM8))
  20648. /************ TIM Instances : at least 5 capture/compare channels *************/
  20649. #define IS_TIM_CC5_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  20650. ((INSTANCE) == TIM8))
  20651. /************ TIM Instances : at least 6 capture/compare channels *************/
  20652. #define IS_TIM_CC6_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  20653. ((INSTANCE) == TIM8))
  20654. /******************** TIM Instances : Advanced-control timers *****************/
  20655. #define IS_TIM_ADVANCED_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  20656. ((__INSTANCE__) == TIM8))
  20657. /******************** TIM Instances : Advanced-control timers *****************/
  20658. /******************* TIM Instances : Timer input XOR function *****************/
  20659. #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  20660. ((INSTANCE) == TIM2) || \
  20661. ((INSTANCE) == TIM3) || \
  20662. ((INSTANCE) == TIM4) || \
  20663. ((INSTANCE) == TIM5) || \
  20664. ((INSTANCE) == TIM8) || \
  20665. ((INSTANCE) == TIM15))
  20666. /****************** TIM Instances : DMA requests generation (UDE) *************/
  20667. #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  20668. ((INSTANCE) == TIM2) || \
  20669. ((INSTANCE) == TIM3) || \
  20670. ((INSTANCE) == TIM4) || \
  20671. ((INSTANCE) == TIM5) || \
  20672. ((INSTANCE) == TIM6) || \
  20673. ((INSTANCE) == TIM7) || \
  20674. ((INSTANCE) == TIM8) || \
  20675. ((INSTANCE) == TIM15) || \
  20676. ((INSTANCE) == TIM16) || \
  20677. ((INSTANCE) == TIM17))
  20678. /************ TIM Instances : DMA requests generation (CCxDE) *****************/
  20679. #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  20680. ((INSTANCE) == TIM2) || \
  20681. ((INSTANCE) == TIM3) || \
  20682. ((INSTANCE) == TIM4) || \
  20683. ((INSTANCE) == TIM5) || \
  20684. ((INSTANCE) == TIM8) || \
  20685. ((INSTANCE) == TIM15) || \
  20686. ((INSTANCE) == TIM16) || \
  20687. ((INSTANCE) == TIM17))
  20688. /************ TIM Instances : DMA requests generation (COMDE) *****************/
  20689. #define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  20690. ((INSTANCE) == TIM2) || \
  20691. ((INSTANCE) == TIM3) || \
  20692. ((INSTANCE) == TIM4) || \
  20693. ((INSTANCE) == TIM5) || \
  20694. ((INSTANCE) == TIM8) || \
  20695. ((INSTANCE) == TIM15))
  20696. /******************** TIM Instances : DMA burst feature ***********************/
  20697. #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  20698. ((INSTANCE) == TIM2) || \
  20699. ((INSTANCE) == TIM3) || \
  20700. ((INSTANCE) == TIM4) || \
  20701. ((INSTANCE) == TIM5) || \
  20702. ((INSTANCE) == TIM8))
  20703. /*************** TIM Instances : external trigger reamp input available *******/
  20704. #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  20705. ((INSTANCE) == TIM2) || \
  20706. ((INSTANCE) == TIM3) || \
  20707. ((INSTANCE) == TIM4) || \
  20708. ((INSTANCE) == TIM5) || \
  20709. ((INSTANCE) == TIM8))
  20710. /****************** TIM Instances : remapping capability **********************/
  20711. #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  20712. ((INSTANCE) == TIM2) || \
  20713. ((INSTANCE) == TIM3) || \
  20714. ((INSTANCE) == TIM5) || \
  20715. ((INSTANCE) == TIM8) || \
  20716. ((INSTANCE) == TIM16) || \
  20717. ((INSTANCE) == TIM17))
  20718. /*************** TIM Instances : external trigger reamp input available *******/
  20719. #define IS_TIM_ETRSEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  20720. ((INSTANCE) == TIM2) || \
  20721. ((INSTANCE) == TIM3) || \
  20722. ((INSTANCE) == TIM5) || \
  20723. ((INSTANCE) == TIM8))
  20724. /****** TIM Instances : master mode available (TIMx_CR2.MMS available )********/
  20725. #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  20726. ((INSTANCE) == TIM2) || \
  20727. ((INSTANCE) == TIM3) || \
  20728. ((INSTANCE) == TIM4) || \
  20729. ((INSTANCE) == TIM5) || \
  20730. ((INSTANCE) == TIM6) || \
  20731. ((INSTANCE) == TIM7) || \
  20732. ((INSTANCE) == TIM8) || \
  20733. ((INSTANCE) == TIM15))
  20734. /****** TIM Instances : Salve mode available (TIMx_SMCR.TS available )*********/
  20735. #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  20736. ((INSTANCE) == TIM2) || \
  20737. ((INSTANCE) == TIM3) || \
  20738. ((INSTANCE) == TIM4) || \
  20739. ((INSTANCE) == TIM5) || \
  20740. ((INSTANCE) == TIM8) || \
  20741. ((INSTANCE) == TIM12))
  20742. /****** TIM Instances : TRGO2 available (TIMx_CR2.MMS2 available )*********/
  20743. #define IS_TIM_TRGO2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  20744. ((INSTANCE) == TIM8))
  20745. /****** TIM Instances : TISEL available (TIMx_TISEL available )*********/
  20746. #define IS_TIM_TISEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  20747. ((INSTANCE) == TIM2) || \
  20748. ((INSTANCE) == TIM3) || \
  20749. ((INSTANCE) == TIM4) || \
  20750. ((INSTANCE) == TIM5) || \
  20751. ((INSTANCE) == TIM8) || \
  20752. ((INSTANCE) == TIM15) || \
  20753. ((INSTANCE) == TIM16) || \
  20754. ((INSTANCE) == TIM17))
  20755. /****************** TIM Instances : supporting commutation event *************/
  20756. #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  20757. ((INSTANCE) == TIM8) || \
  20758. ((INSTANCE) == TIM15) || \
  20759. ((INSTANCE) == TIM16) || \
  20760. ((INSTANCE) == TIM17))
  20761. /****************** TIM Instances : supporting encoder interface **************/
  20762. #define IS_TIM_ENCODER_INTERFACE_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  20763. ((__INSTANCE__) == TIM2) || \
  20764. ((__INSTANCE__) == TIM3) || \
  20765. ((__INSTANCE__) == TIM4) || \
  20766. ((__INSTANCE__) == TIM5) || \
  20767. ((__INSTANCE__) == TIM8))
  20768. /****** TIM Instances : TIM_CCR5_GC5C available (TIMx_CCR5.GC5C available )*********/
  20769. #define IS_TIM_COMBINED3PHASEPWM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  20770. ((INSTANCE) == TIM8))
  20771. /******************* TIM Instances : output(s) available **********************/
  20772. #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
  20773. ((((INSTANCE) == TIM1) && \
  20774. (((CHANNEL) == TIM_CHANNEL_1) || \
  20775. ((CHANNEL) == TIM_CHANNEL_2) || \
  20776. ((CHANNEL) == TIM_CHANNEL_3) || \
  20777. ((CHANNEL) == TIM_CHANNEL_4) || \
  20778. ((CHANNEL) == TIM_CHANNEL_5) || \
  20779. ((CHANNEL) == TIM_CHANNEL_6))) \
  20780. || \
  20781. (((INSTANCE) == TIM2) && \
  20782. (((CHANNEL) == TIM_CHANNEL_1) || \
  20783. ((CHANNEL) == TIM_CHANNEL_2) || \
  20784. ((CHANNEL) == TIM_CHANNEL_3) || \
  20785. ((CHANNEL) == TIM_CHANNEL_4))) \
  20786. || \
  20787. (((INSTANCE) == TIM3) && \
  20788. (((CHANNEL) == TIM_CHANNEL_1)|| \
  20789. ((CHANNEL) == TIM_CHANNEL_2) || \
  20790. ((CHANNEL) == TIM_CHANNEL_3) || \
  20791. ((CHANNEL) == TIM_CHANNEL_4))) \
  20792. || \
  20793. (((INSTANCE) == TIM4) && \
  20794. (((CHANNEL) == TIM_CHANNEL_1) || \
  20795. ((CHANNEL) == TIM_CHANNEL_2) || \
  20796. ((CHANNEL) == TIM_CHANNEL_3) || \
  20797. ((CHANNEL) == TIM_CHANNEL_4))) \
  20798. || \
  20799. (((INSTANCE) == TIM5) && \
  20800. (((CHANNEL) == TIM_CHANNEL_1) || \
  20801. ((CHANNEL) == TIM_CHANNEL_2) || \
  20802. ((CHANNEL) == TIM_CHANNEL_3) || \
  20803. ((CHANNEL) == TIM_CHANNEL_4))) \
  20804. || \
  20805. (((INSTANCE) == TIM8) && \
  20806. (((CHANNEL) == TIM_CHANNEL_1) || \
  20807. ((CHANNEL) == TIM_CHANNEL_2) || \
  20808. ((CHANNEL) == TIM_CHANNEL_3) || \
  20809. ((CHANNEL) == TIM_CHANNEL_4) || \
  20810. ((CHANNEL) == TIM_CHANNEL_5) || \
  20811. ((CHANNEL) == TIM_CHANNEL_6))) \
  20812. || \
  20813. (((INSTANCE) == TIM12) && \
  20814. (((CHANNEL) == TIM_CHANNEL_1) || \
  20815. ((CHANNEL) == TIM_CHANNEL_2))) \
  20816. || \
  20817. (((INSTANCE) == TIM13) && \
  20818. (((CHANNEL) == TIM_CHANNEL_1))) \
  20819. || \
  20820. (((INSTANCE) == TIM14) && \
  20821. (((CHANNEL) == TIM_CHANNEL_1))) \
  20822. || \
  20823. (((INSTANCE) == TIM15) && \
  20824. (((CHANNEL) == TIM_CHANNEL_1) || \
  20825. ((CHANNEL) == TIM_CHANNEL_2))) \
  20826. || \
  20827. (((INSTANCE) == TIM16) && \
  20828. (((CHANNEL) == TIM_CHANNEL_1))) \
  20829. || \
  20830. (((INSTANCE) == TIM17) && \
  20831. (((CHANNEL) == TIM_CHANNEL_1))))
  20832. /****************** TIM Instances : supporting the break function *************/
  20833. #define IS_TIM_BREAK_INSTANCE(INSTANCE)\
  20834. (((INSTANCE) == TIM1) || \
  20835. ((INSTANCE) == TIM8) || \
  20836. ((INSTANCE) == TIM15) || \
  20837. ((INSTANCE) == TIM16) || \
  20838. ((INSTANCE) == TIM17))
  20839. /************** TIM Instances : supporting Break source selection *************/
  20840. #define IS_TIM_BREAKSOURCE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  20841. ((INSTANCE) == TIM8))
  20842. /****************** TIM Instances : supporting complementary output(s) ********/
  20843. #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
  20844. ((((INSTANCE) == TIM1) && \
  20845. (((CHANNEL) == TIM_CHANNEL_1) || \
  20846. ((CHANNEL) == TIM_CHANNEL_2) || \
  20847. ((CHANNEL) == TIM_CHANNEL_3))) \
  20848. || \
  20849. (((INSTANCE) == TIM8) && \
  20850. (((CHANNEL) == TIM_CHANNEL_1) || \
  20851. ((CHANNEL) == TIM_CHANNEL_2) || \
  20852. ((CHANNEL) == TIM_CHANNEL_3))) \
  20853. || \
  20854. (((INSTANCE) == TIM15) && \
  20855. ((CHANNEL) == TIM_CHANNEL_1)) \
  20856. || \
  20857. (((INSTANCE) == TIM16) && \
  20858. ((CHANNEL) == TIM_CHANNEL_1)) \
  20859. || \
  20860. (((INSTANCE) == TIM17) && \
  20861. ((CHANNEL) == TIM_CHANNEL_1)))
  20862. /****************** TIM Instances : supporting counting mode selection ********/
  20863. #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE)\
  20864. (((INSTANCE) == TIM1) || \
  20865. ((INSTANCE) == TIM2) || \
  20866. ((INSTANCE) == TIM3) || \
  20867. ((INSTANCE) == TIM4) || \
  20868. ((INSTANCE) == TIM5) || \
  20869. ((INSTANCE) == TIM8))
  20870. /****************** TIM Instances : supporting repetition counter *************/
  20871. #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE)\
  20872. (((INSTANCE) == TIM1) || \
  20873. ((INSTANCE) == TIM8) || \
  20874. ((INSTANCE) == TIM15) || \
  20875. ((INSTANCE) == TIM16) || \
  20876. ((INSTANCE) == TIM17))
  20877. /****************** TIM Instances : supporting synchronization ****************/
  20878. #define IS_TIM_SYNCHRO_INSTANCE(__INSTANCE__)\
  20879. (((__INSTANCE__) == TIM1) || \
  20880. ((__INSTANCE__) == TIM2) || \
  20881. ((__INSTANCE__) == TIM3) || \
  20882. ((__INSTANCE__) == TIM4) || \
  20883. ((__INSTANCE__) == TIM5) || \
  20884. ((__INSTANCE__) == TIM6) || \
  20885. ((__INSTANCE__) == TIM8) || \
  20886. ((__INSTANCE__) == TIM12) || \
  20887. ((__INSTANCE__) == TIM15))
  20888. /****************** TIM Instances : supporting clock division *****************/
  20889. #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE)\
  20890. (((INSTANCE) == TIM1) || \
  20891. ((INSTANCE) == TIM2) || \
  20892. ((INSTANCE) == TIM3) || \
  20893. ((INSTANCE) == TIM4) || \
  20894. ((INSTANCE) == TIM5) || \
  20895. ((INSTANCE) == TIM8) || \
  20896. ((INSTANCE) == TIM15) || \
  20897. ((INSTANCE) == TIM16) || \
  20898. ((INSTANCE) == TIM17))
  20899. /****************** TIM Instances : supporting external clock mode 1 for ETRF input */
  20900. #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE)\
  20901. (((INSTANCE) == TIM1) || \
  20902. ((INSTANCE) == TIM2) || \
  20903. ((INSTANCE) == TIM3) || \
  20904. ((INSTANCE) == TIM4) || \
  20905. ((INSTANCE) == TIM5) || \
  20906. ((INSTANCE) == TIM8))
  20907. /****************** TIM Instances : supporting external clock mode 2 **********/
  20908. #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE)\
  20909. (((INSTANCE) == TIM1) || \
  20910. ((INSTANCE) == TIM2) || \
  20911. ((INSTANCE) == TIM3) || \
  20912. ((INSTANCE) == TIM4) || \
  20913. ((INSTANCE) == TIM5) || \
  20914. ((INSTANCE) == TIM8))
  20915. /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/
  20916. #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE)\
  20917. (((INSTANCE) == TIM1) || \
  20918. ((INSTANCE) == TIM2) || \
  20919. ((INSTANCE) == TIM3) || \
  20920. ((INSTANCE) == TIM4) || \
  20921. ((INSTANCE) == TIM5) || \
  20922. ((INSTANCE) == TIM8) || \
  20923. ((INSTANCE) == TIM15))
  20924. /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/
  20925. #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE)\
  20926. (((INSTANCE) == TIM1) || \
  20927. ((INSTANCE) == TIM2) || \
  20928. ((INSTANCE) == TIM3) || \
  20929. ((INSTANCE) == TIM4) || \
  20930. ((INSTANCE) == TIM5) || \
  20931. ((INSTANCE) == TIM8) || \
  20932. ((INSTANCE) == TIM15))
  20933. /****************** TIM Instances : supporting OCxREF clear *******************/
  20934. #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE)\
  20935. (((INSTANCE) == TIM1) || \
  20936. ((INSTANCE) == TIM2) || \
  20937. ((INSTANCE) == TIM3))
  20938. /****************** TIM Instances : TIM_32B_COUNTER ***************************/
  20939. #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE)\
  20940. (((INSTANCE) == TIM2) || \
  20941. ((INSTANCE) == TIM5))
  20942. /****************** TIM Instances : TIM_BKIN2 ***************************/
  20943. #define IS_TIM_BKIN2_INSTANCE(INSTANCE)\
  20944. (((INSTANCE) == TIM1) || \
  20945. ((INSTANCE) == TIM8))
  20946. /****************** TIM Instances : supporting Hall sensor interface **********/
  20947. #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  20948. ((__INSTANCE__) == TIM2) || \
  20949. ((__INSTANCE__) == TIM3) || \
  20950. ((__INSTANCE__) == TIM4) || \
  20951. ((__INSTANCE__) == TIM5) || \
  20952. ((__INSTANCE__) == TIM15) || \
  20953. ((__INSTANCE__) == TIM8))
  20954. /******************** USART Instances : Synchronous mode **********************/
  20955. #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  20956. ((INSTANCE) == USART2) || \
  20957. ((INSTANCE) == USART3) || \
  20958. ((INSTANCE) == USART6) || \
  20959. ((INSTANCE) == USART10))
  20960. /******************** USART Instances : SPI slave mode ************************/
  20961. #define IS_UART_SPI_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  20962. ((INSTANCE) == USART2) || \
  20963. ((INSTANCE) == USART3) || \
  20964. ((INSTANCE) == USART6) || \
  20965. ((INSTANCE) == USART10))
  20966. /******************** UART Instances : Asynchronous mode **********************/
  20967. #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  20968. ((INSTANCE) == USART2) || \
  20969. ((INSTANCE) == USART3) || \
  20970. ((INSTANCE) == UART4) || \
  20971. ((INSTANCE) == UART5) || \
  20972. ((INSTANCE) == USART6) || \
  20973. ((INSTANCE) == UART7) || \
  20974. ((INSTANCE) == UART8) || \
  20975. ((INSTANCE) == UART9) || \
  20976. ((INSTANCE) == USART10))
  20977. /******************** UART Instances : FIFO mode.******************************/
  20978. #define IS_UART_FIFO_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  20979. ((INSTANCE) == USART2) || \
  20980. ((INSTANCE) == USART3) || \
  20981. ((INSTANCE) == UART4) || \
  20982. ((INSTANCE) == UART5) || \
  20983. ((INSTANCE) == USART6) || \
  20984. ((INSTANCE) == UART7) || \
  20985. ((INSTANCE) == UART8) || \
  20986. ((INSTANCE) == UART9) || \
  20987. ((INSTANCE) == USART10)|| \
  20988. ((INSTANCE) == LPUART1))
  20989. /****************** UART Instances : Auto Baud Rate detection *****************/
  20990. #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  20991. ((INSTANCE) == USART2) || \
  20992. ((INSTANCE) == USART3) || \
  20993. ((INSTANCE) == UART4) || \
  20994. ((INSTANCE) == UART5) || \
  20995. ((INSTANCE) == USART6) || \
  20996. ((INSTANCE) == UART7) || \
  20997. ((INSTANCE) == UART8) || \
  20998. ((INSTANCE) == UART9) || \
  20999. ((INSTANCE) == USART10))
  21000. /*********************** UART Instances : Driver Enable ***********************/
  21001. #define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  21002. ((INSTANCE) == USART2) || \
  21003. ((INSTANCE) == USART3) || \
  21004. ((INSTANCE) == UART4) || \
  21005. ((INSTANCE) == UART5) || \
  21006. ((INSTANCE) == USART6) || \
  21007. ((INSTANCE) == UART7) || \
  21008. ((INSTANCE) == UART8) || \
  21009. ((INSTANCE) == UART9) || \
  21010. ((INSTANCE) == USART10)|| \
  21011. ((INSTANCE) == LPUART1))
  21012. /********************* UART Instances : Half-Duplex mode **********************/
  21013. #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  21014. ((INSTANCE) == USART2) || \
  21015. ((INSTANCE) == USART3) || \
  21016. ((INSTANCE) == UART4) || \
  21017. ((INSTANCE) == UART5) || \
  21018. ((INSTANCE) == USART6) || \
  21019. ((INSTANCE) == UART7) || \
  21020. ((INSTANCE) == UART8) || \
  21021. ((INSTANCE) == UART9) || \
  21022. ((INSTANCE) == USART10)|| \
  21023. ((INSTANCE) == LPUART1))
  21024. /******************* UART Instances : Hardware Flow control *******************/
  21025. #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  21026. ((INSTANCE) == USART2) || \
  21027. ((INSTANCE) == USART3) || \
  21028. ((INSTANCE) == UART4) || \
  21029. ((INSTANCE) == UART5) || \
  21030. ((INSTANCE) == USART6) || \
  21031. ((INSTANCE) == UART7) || \
  21032. ((INSTANCE) == UART8) || \
  21033. ((INSTANCE) == UART9) || \
  21034. ((INSTANCE) == USART10)|| \
  21035. ((INSTANCE) == LPUART1))
  21036. /************************* UART Instances : LIN mode **************************/
  21037. #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  21038. ((INSTANCE) == USART2) || \
  21039. ((INSTANCE) == USART3) || \
  21040. ((INSTANCE) == UART4) || \
  21041. ((INSTANCE) == UART5) || \
  21042. ((INSTANCE) == USART6) || \
  21043. ((INSTANCE) == UART7) || \
  21044. ((INSTANCE) == UART8) || \
  21045. ((INSTANCE) == UART9) || \
  21046. ((INSTANCE) == USART10))
  21047. /****************** UART Instances : Wake-up from Stop mode *******************/
  21048. #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  21049. ((INSTANCE) == USART2) || \
  21050. ((INSTANCE) == USART3) || \
  21051. ((INSTANCE) == UART4) || \
  21052. ((INSTANCE) == UART5) || \
  21053. ((INSTANCE) == USART6) || \
  21054. ((INSTANCE) == UART7) || \
  21055. ((INSTANCE) == UART8) || \
  21056. ((INSTANCE) == UART9) || \
  21057. ((INSTANCE) == USART10)|| \
  21058. ((INSTANCE) == LPUART1))
  21059. /************************* UART Instances : IRDA mode *************************/
  21060. #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  21061. ((INSTANCE) == USART2) || \
  21062. ((INSTANCE) == USART3) || \
  21063. ((INSTANCE) == UART4) || \
  21064. ((INSTANCE) == UART5) || \
  21065. ((INSTANCE) == USART6) || \
  21066. ((INSTANCE) == UART7) || \
  21067. ((INSTANCE) == UART8) || \
  21068. ((INSTANCE) == UART9) || \
  21069. ((INSTANCE) == USART10))
  21070. /********************* USART Instances : Smard card mode **********************/
  21071. #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  21072. ((INSTANCE) == USART2) || \
  21073. ((INSTANCE) == USART3) || \
  21074. ((INSTANCE) == USART6) ||\
  21075. ((INSTANCE) == USART10))
  21076. /****************************** LPUART Instance *******************************/
  21077. #define IS_LPUART_INSTANCE(INSTANCE) ((INSTANCE) == LPUART1)
  21078. /****************************** IWDG Instances ********************************/
  21079. #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG1)
  21080. /****************************** USB Instances ********************************/
  21081. #define IS_USB_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB)
  21082. /****************************** WWDG Instances ********************************/
  21083. #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG1)
  21084. /****************************** MDIOS Instances ********************************/
  21085. #define IS_MDIOS_ALL_INSTANCE(INSTANCE) ((INSTANCE) == MDIOS)
  21086. /****************************** CEC Instances *********************************/
  21087. #define IS_CEC_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == CEC)
  21088. /****************************** SAI Instances ********************************/
  21089. #define IS_SAI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SAI1_Block_A) || \
  21090. ((INSTANCE) == SAI1_Block_B) || \
  21091. ((INSTANCE) == SAI2_Block_A) || \
  21092. ((INSTANCE) == SAI2_Block_B))
  21093. /****************************** SPDIFRX Instances ********************************/
  21094. #define IS_SPDIFRX_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SPDIFRX)
  21095. /****************************** OPAMP Instances *******************************/
  21096. #define IS_OPAMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == OPAMP1) || \
  21097. ((INSTANCE) == OPAMP2))
  21098. #define IS_OPAMP_COMMON_INSTANCE(COMMON_INSTANCE) ((COMMON_INSTANCE) == OPAMP12_COMMON)
  21099. /*********************** USB OTG PCD Instances ********************************/
  21100. #define IS_PCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB_OTG_HS)
  21101. /*********************** USB OTG HCD Instances ********************************/
  21102. #define IS_HCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB_OTG_HS)
  21103. /******************************************************************************/
  21104. /* For a painless codes migration between the STM32H7xx device product */
  21105. /* lines, or with STM32F7xx devices the aliases defined below are put */
  21106. /* in place to overcome the differences in the interrupt handlers and IRQn */
  21107. /* definitions. No need to update developed interrupt code when moving */
  21108. /* across product lines within the same STM32H7 Family */
  21109. /******************************************************************************/
  21110. /* Aliases for __IRQn */
  21111. #define RNG_IRQn HASH_RNG_IRQn
  21112. #define TIM1_BRK_TIM9_IRQn TIM1_BRK_IRQn
  21113. #define TIM1_UP_TIM10_IRQn TIM1_UP_IRQn
  21114. #define TIM1_TRG_COM_TIM11_IRQn TIM1_TRG_COM_IRQn
  21115. #define PVD_IRQn PVD_AVD_IRQn
  21116. /* Aliases for BDMA __IRQn */
  21117. #define BDMA_Channel0_IRQn BDMA2_Channel0_IRQn
  21118. #define BDMA_Channel1_IRQn BDMA2_Channel1_IRQn
  21119. #define BDMA_Channel2_IRQn BDMA2_Channel2_IRQn
  21120. #define BDMA_Channel3_IRQn BDMA2_Channel3_IRQn
  21121. #define BDMA_Channel4_IRQn BDMA2_Channel4_IRQn
  21122. #define BDMA_Channel5_IRQn BDMA2_Channel5_IRQn
  21123. #define BDMA_Channel6_IRQn BDMA2_Channel6_IRQn
  21124. #define BDMA_Channel7_IRQn BDMA2_Channel7_IRQn
  21125. /* Aliases for PWR __IRQn */
  21126. #define PVD_AVD_IRQn PVD_PVM_IRQn
  21127. /* Aliases for DCMI/PSSI __IRQn */
  21128. #define DCMI_IRQn DCMI_PSSI_IRQn
  21129. /* Aliases for __IRQHandler */
  21130. #define RNG_IRQHandler HASH_RNG_IRQHandler
  21131. #define TIM1_BRK_TIM9_IRQHandler TIM1_BRK_IRQHandler
  21132. #define TIM1_UP_TIM9_IRQHandler TIM1_UP_IRQHandler
  21133. #define TIM1_TRG_COM_TIM11_IRQHandler TIM1_TRG_COM_IRQHandler
  21134. #define PVD_IRQHandler PVD_AVD_IRQHandler
  21135. /* Aliases for BDMA __IRQHandler */
  21136. #define BDMA_Channel0_IRQHandler BDMA2_Channel0_IRQHandler
  21137. #define BDMA_Channel1_IRQHandler BDMA2_Channel1_IRQHandler
  21138. #define BDMA_Channel2_IRQHandler BDMA2_Channel2_IRQHandler
  21139. #define BDMA_Channel3_IRQHandler BDMA2_Channel3_IRQHandler
  21140. #define BDMA_Channel4_IRQHandler BDMA2_Channel4_IRQHandler
  21141. #define BDMA_Channel5_IRQHandler BDMA2_Channel5_IRQHandler
  21142. #define BDMA_Channel6_IRQHandler BDMA2_Channel6_IRQHandler
  21143. #define BDMA_Channel7_IRQHandler BDMA2_Channel7_IRQHandler
  21144. /* Aliases for PWR __IRQHandler */
  21145. #define PVD_AVD_IRQHandler PVD_PVM_IRQHandler
  21146. /* Aliases for DCMI/PSSI __IRQHandler */
  21147. #define DCMI_IRQHandler DCMI_PSSI_IRQHandler
  21148. /* Alias for BDMA defines */
  21149. #define BDMA_BASE BDMA2_BASE
  21150. #define BDMA_Channel0_BASE BDMA2_Channel0_BASE
  21151. #define BDMA_Channel1_BASE BDMA2_Channel1_BASE
  21152. #define BDMA_Channel2_BASE BDMA2_Channel2_BASE
  21153. #define BDMA_Channel3_BASE BDMA2_Channel3_BASE
  21154. #define BDMA_Channel4_BASE BDMA2_Channel4_BASE
  21155. #define BDMA_Channel5_BASE BDMA2_Channel5_BASE
  21156. #define BDMA_Channel6_BASE BDMA2_Channel6_BASE
  21157. #define BDMA_Channel7_BASE BDMA2_Channel7_BASE
  21158. #define BDMA BDMA2
  21159. #define BDMA_Channel0 BDMA2_Channel0
  21160. #define BDMA_Channel1 BDMA2_Channel1
  21161. #define BDMA_Channel2 BDMA2_Channel2
  21162. #define BDMA_Channel3 BDMA2_Channel3
  21163. #define BDMA_Channel4 BDMA2_Channel4
  21164. #define BDMA_Channel5 BDMA2_Channel5
  21165. #define BDMA_Channel6 BDMA2_Channel6
  21166. #define BDMA_Channel7 BDMA2_Channel7
  21167. /* Alias for PWR defines */
  21168. #define PWR_CPUCR_RUN_D3 PWR_CPUCR_RUN_SRD
  21169. #define PWR_CPUCR_PDDS_D3 PWR_CPUCR_PDDS_SRD
  21170. #define PWR_CPUCR_PDDS_D1 PWR_CPUCR_RETDS_CD
  21171. #define PWR_D3CR_VOS PWR_SRDCR_VOS
  21172. #define PWR_D3CR_VOS_0 PWR_SRDCR_VOS_0
  21173. #define PWR_D3CR_VOS_1 PWR_SRDCR_VOS_1
  21174. #define PWR_D3CR_VOSRDY PWR_SRDCR_VOSRDY
  21175. /**
  21176. * @}
  21177. */
  21178. /**
  21179. * @}
  21180. */
  21181. /**
  21182. * @}
  21183. */
  21184. #ifdef __cplusplus
  21185. }
  21186. #endif /* __cplusplus */
  21187. #endif /* STM32H7B3xx_H */
  21188. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/