You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 

7105 lines
334 KiB

  1. /**
  2. ******************************************************************************
  3. * @file stm32f4xx_ll_rcc.h
  4. * @author MCD Application Team
  5. * @version V1.7.1
  6. * @date 14-April-2017
  7. * @brief Header file of RCC LL module.
  8. ******************************************************************************
  9. * @attention
  10. *
  11. * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
  12. *
  13. * Redistribution and use in source and binary forms, with or without modification,
  14. * are permitted provided that the following conditions are met:
  15. * 1. Redistributions of source code must retain the above copyright notice,
  16. * this list of conditions and the following disclaimer.
  17. * 2. Redistributions in binary form must reproduce the above copyright notice,
  18. * this list of conditions and the following disclaimer in the documentation
  19. * and/or other materials provided with the distribution.
  20. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  21. * may be used to endorse or promote products derived from this software
  22. * without specific prior written permission.
  23. *
  24. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  25. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  26. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  27. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  28. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  29. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  30. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  31. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  32. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  33. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  34. *
  35. ******************************************************************************
  36. */
  37. /* Define to prevent recursive inclusion -------------------------------------*/
  38. #ifndef __STM32F4xx_LL_RCC_H
  39. #define __STM32F4xx_LL_RCC_H
  40. #ifdef __cplusplus
  41. extern "C" {
  42. #endif
  43. /* Includes ------------------------------------------------------------------*/
  44. #include "stm32f4xx.h"
  45. /** @addtogroup STM32F4xx_LL_Driver
  46. * @{
  47. */
  48. #if defined(RCC)
  49. /** @defgroup RCC_LL RCC
  50. * @{
  51. */
  52. /* Private types -------------------------------------------------------------*/
  53. /* Private variables ---------------------------------------------------------*/
  54. /** @defgroup RCC_LL_Private_Variables RCC Private Variables
  55. * @{
  56. */
  57. #if defined(RCC_DCKCFGR_PLLSAIDIVR)
  58. static const uint8_t aRCC_PLLSAIDIVRPrescTable[4] = {2, 4, 8, 16};
  59. #endif /* RCC_DCKCFGR_PLLSAIDIVR */
  60. /**
  61. * @}
  62. */
  63. /* Private constants ---------------------------------------------------------*/
  64. /* Private macros ------------------------------------------------------------*/
  65. #if defined(USE_FULL_LL_DRIVER)
  66. /** @defgroup RCC_LL_Private_Macros RCC Private Macros
  67. * @{
  68. */
  69. /**
  70. * @}
  71. */
  72. #endif /*USE_FULL_LL_DRIVER*/
  73. /* Exported types ------------------------------------------------------------*/
  74. #if defined(USE_FULL_LL_DRIVER)
  75. /** @defgroup RCC_LL_Exported_Types RCC Exported Types
  76. * @{
  77. */
  78. /** @defgroup LL_ES_CLOCK_FREQ Clocks Frequency Structure
  79. * @{
  80. */
  81. /**
  82. * @brief RCC Clocks Frequency Structure
  83. */
  84. typedef struct
  85. {
  86. uint32_t SYSCLK_Frequency; /*!< SYSCLK clock frequency */
  87. uint32_t HCLK_Frequency; /*!< HCLK clock frequency */
  88. uint32_t PCLK1_Frequency; /*!< PCLK1 clock frequency */
  89. uint32_t PCLK2_Frequency; /*!< PCLK2 clock frequency */
  90. } LL_RCC_ClocksTypeDef;
  91. /**
  92. * @}
  93. */
  94. /**
  95. * @}
  96. */
  97. #endif /* USE_FULL_LL_DRIVER */
  98. /* Exported constants --------------------------------------------------------*/
  99. /** @defgroup RCC_LL_Exported_Constants RCC Exported Constants
  100. * @{
  101. */
  102. /** @defgroup RCC_LL_EC_OSC_VALUES Oscillator Values adaptation
  103. * @brief Defines used to adapt values of different oscillators
  104. * @note These values could be modified in the user environment according to
  105. * HW set-up.
  106. * @{
  107. */
  108. #if !defined (HSE_VALUE)
  109. #define HSE_VALUE 25000000U /*!< Value of the HSE oscillator in Hz */
  110. #endif /* HSE_VALUE */
  111. #if !defined (HSI_VALUE)
  112. #define HSI_VALUE 16000000U /*!< Value of the HSI oscillator in Hz */
  113. #endif /* HSI_VALUE */
  114. #if !defined (LSE_VALUE)
  115. #define LSE_VALUE 32768U /*!< Value of the LSE oscillator in Hz */
  116. #endif /* LSE_VALUE */
  117. #if !defined (LSI_VALUE)
  118. #define LSI_VALUE 32000U /*!< Value of the LSI oscillator in Hz */
  119. #endif /* LSI_VALUE */
  120. #if !defined (EXTERNAL_CLOCK_VALUE)
  121. #define EXTERNAL_CLOCK_VALUE 12288000U /*!< Value of the I2S_CKIN external oscillator in Hz */
  122. #endif /* EXTERNAL_CLOCK_VALUE */
  123. /**
  124. * @}
  125. */
  126. /** @defgroup RCC_LL_EC_CLEAR_FLAG Clear Flags Defines
  127. * @brief Flags defines which can be used with LL_RCC_WriteReg function
  128. * @{
  129. */
  130. #define LL_RCC_CIR_LSIRDYC RCC_CIR_LSIRDYC /*!< LSI Ready Interrupt Clear */
  131. #define LL_RCC_CIR_LSERDYC RCC_CIR_LSERDYC /*!< LSE Ready Interrupt Clear */
  132. #define LL_RCC_CIR_HSIRDYC RCC_CIR_HSIRDYC /*!< HSI Ready Interrupt Clear */
  133. #define LL_RCC_CIR_HSERDYC RCC_CIR_HSERDYC /*!< HSE Ready Interrupt Clear */
  134. #define LL_RCC_CIR_PLLRDYC RCC_CIR_PLLRDYC /*!< PLL Ready Interrupt Clear */
  135. #if defined(RCC_PLLI2S_SUPPORT)
  136. #define LL_RCC_CIR_PLLI2SRDYC RCC_CIR_PLLI2SRDYC /*!< PLLI2S Ready Interrupt Clear */
  137. #endif /* RCC_PLLI2S_SUPPORT */
  138. #if defined(RCC_PLLSAI_SUPPORT)
  139. #define LL_RCC_CIR_PLLSAIRDYC RCC_CIR_PLLSAIRDYC /*!< PLLSAI Ready Interrupt Clear */
  140. #endif /* RCC_PLLSAI_SUPPORT */
  141. #define LL_RCC_CIR_CSSC RCC_CIR_CSSC /*!< Clock Security System Interrupt Clear */
  142. /**
  143. * @}
  144. */
  145. /** @defgroup RCC_LL_EC_GET_FLAG Get Flags Defines
  146. * @brief Flags defines which can be used with LL_RCC_ReadReg function
  147. * @{
  148. */
  149. #define LL_RCC_CIR_LSIRDYF RCC_CIR_LSIRDYF /*!< LSI Ready Interrupt flag */
  150. #define LL_RCC_CIR_LSERDYF RCC_CIR_LSERDYF /*!< LSE Ready Interrupt flag */
  151. #define LL_RCC_CIR_HSIRDYF RCC_CIR_HSIRDYF /*!< HSI Ready Interrupt flag */
  152. #define LL_RCC_CIR_HSERDYF RCC_CIR_HSERDYF /*!< HSE Ready Interrupt flag */
  153. #define LL_RCC_CIR_PLLRDYF RCC_CIR_PLLRDYF /*!< PLL Ready Interrupt flag */
  154. #if defined(RCC_PLLI2S_SUPPORT)
  155. #define LL_RCC_CIR_PLLI2SRDYF RCC_CIR_PLLI2SRDYF /*!< PLLI2S Ready Interrupt flag */
  156. #endif /* RCC_PLLI2S_SUPPORT */
  157. #if defined(RCC_PLLSAI_SUPPORT)
  158. #define LL_RCC_CIR_PLLSAIRDYF RCC_CIR_PLLSAIRDYF /*!< PLLSAI Ready Interrupt flag */
  159. #endif /* RCC_PLLSAI_SUPPORT */
  160. #define LL_RCC_CIR_CSSF RCC_CIR_CSSF /*!< Clock Security System Interrupt flag */
  161. #define LL_RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF /*!< Low-Power reset flag */
  162. #define LL_RCC_CSR_PINRSTF RCC_CSR_PINRSTF /*!< PIN reset flag */
  163. #define LL_RCC_CSR_PORRSTF RCC_CSR_PORRSTF /*!< POR/PDR reset flag */
  164. #define LL_RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF /*!< Software Reset flag */
  165. #define LL_RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF /*!< Independent Watchdog reset flag */
  166. #define LL_RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF /*!< Window watchdog reset flag */
  167. #if defined(RCC_CSR_BORRSTF)
  168. #define LL_RCC_CSR_BORRSTF RCC_CSR_BORRSTF /*!< BOR reset flag */
  169. #endif /* RCC_CSR_BORRSTF */
  170. /**
  171. * @}
  172. */
  173. /** @defgroup RCC_LL_EC_IT IT Defines
  174. * @brief IT defines which can be used with LL_RCC_ReadReg and LL_RCC_WriteReg functions
  175. * @{
  176. */
  177. #define LL_RCC_CIR_LSIRDYIE RCC_CIR_LSIRDYIE /*!< LSI Ready Interrupt Enable */
  178. #define LL_RCC_CIR_LSERDYIE RCC_CIR_LSERDYIE /*!< LSE Ready Interrupt Enable */
  179. #define LL_RCC_CIR_HSIRDYIE RCC_CIR_HSIRDYIE /*!< HSI Ready Interrupt Enable */
  180. #define LL_RCC_CIR_HSERDYIE RCC_CIR_HSERDYIE /*!< HSE Ready Interrupt Enable */
  181. #define LL_RCC_CIR_PLLRDYIE RCC_CIR_PLLRDYIE /*!< PLL Ready Interrupt Enable */
  182. #if defined(RCC_PLLI2S_SUPPORT)
  183. #define LL_RCC_CIR_PLLI2SRDYIE RCC_CIR_PLLI2SRDYIE /*!< PLLI2S Ready Interrupt Enable */
  184. #endif /* RCC_PLLI2S_SUPPORT */
  185. #if defined(RCC_PLLSAI_SUPPORT)
  186. #define LL_RCC_CIR_PLLSAIRDYIE RCC_CIR_PLLSAIRDYIE /*!< PLLSAI Ready Interrupt Enable */
  187. #endif /* RCC_PLLSAI_SUPPORT */
  188. /**
  189. * @}
  190. */
  191. /** @defgroup RCC_LL_EC_SYS_CLKSOURCE System clock switch
  192. * @{
  193. */
  194. #define LL_RCC_SYS_CLKSOURCE_HSI RCC_CFGR_SW_HSI /*!< HSI selection as system clock */
  195. #define LL_RCC_SYS_CLKSOURCE_HSE RCC_CFGR_SW_HSE /*!< HSE selection as system clock */
  196. #define LL_RCC_SYS_CLKSOURCE_PLL RCC_CFGR_SW_PLL /*!< PLL selection as system clock */
  197. #if defined(RCC_CFGR_SW_PLLR)
  198. #define LL_RCC_SYS_CLKSOURCE_PLLR RCC_CFGR_SW_PLLR /*!< PLLR selection as system clock */
  199. #endif /* RCC_CFGR_SW_PLLR */
  200. /**
  201. * @}
  202. */
  203. /** @defgroup RCC_LL_EC_SYS_CLKSOURCE_STATUS System clock switch status
  204. * @{
  205. */
  206. #define LL_RCC_SYS_CLKSOURCE_STATUS_HSI RCC_CFGR_SWS_HSI /*!< HSI used as system clock */
  207. #define LL_RCC_SYS_CLKSOURCE_STATUS_HSE RCC_CFGR_SWS_HSE /*!< HSE used as system clock */
  208. #define LL_RCC_SYS_CLKSOURCE_STATUS_PLL RCC_CFGR_SWS_PLL /*!< PLL used as system clock */
  209. #if defined(RCC_PLLR_SYSCLK_SUPPORT)
  210. #define LL_RCC_SYS_CLKSOURCE_STATUS_PLLR RCC_CFGR_SWS_PLLR /*!< PLLR used as system clock */
  211. #endif /* RCC_PLLR_SYSCLK_SUPPORT */
  212. /**
  213. * @}
  214. */
  215. /** @defgroup RCC_LL_EC_SYSCLK_DIV AHB prescaler
  216. * @{
  217. */
  218. #define LL_RCC_SYSCLK_DIV_1 RCC_CFGR_HPRE_DIV1 /*!< SYSCLK not divided */
  219. #define LL_RCC_SYSCLK_DIV_2 RCC_CFGR_HPRE_DIV2 /*!< SYSCLK divided by 2 */
  220. #define LL_RCC_SYSCLK_DIV_4 RCC_CFGR_HPRE_DIV4 /*!< SYSCLK divided by 4 */
  221. #define LL_RCC_SYSCLK_DIV_8 RCC_CFGR_HPRE_DIV8 /*!< SYSCLK divided by 8 */
  222. #define LL_RCC_SYSCLK_DIV_16 RCC_CFGR_HPRE_DIV16 /*!< SYSCLK divided by 16 */
  223. #define LL_RCC_SYSCLK_DIV_64 RCC_CFGR_HPRE_DIV64 /*!< SYSCLK divided by 64 */
  224. #define LL_RCC_SYSCLK_DIV_128 RCC_CFGR_HPRE_DIV128 /*!< SYSCLK divided by 128 */
  225. #define LL_RCC_SYSCLK_DIV_256 RCC_CFGR_HPRE_DIV256 /*!< SYSCLK divided by 256 */
  226. #define LL_RCC_SYSCLK_DIV_512 RCC_CFGR_HPRE_DIV512 /*!< SYSCLK divided by 512 */
  227. /**
  228. * @}
  229. */
  230. /** @defgroup RCC_LL_EC_APB1_DIV APB low-speed prescaler (APB1)
  231. * @{
  232. */
  233. #define LL_RCC_APB1_DIV_1 RCC_CFGR_PPRE1_DIV1 /*!< HCLK not divided */
  234. #define LL_RCC_APB1_DIV_2 RCC_CFGR_PPRE1_DIV2 /*!< HCLK divided by 2 */
  235. #define LL_RCC_APB1_DIV_4 RCC_CFGR_PPRE1_DIV4 /*!< HCLK divided by 4 */
  236. #define LL_RCC_APB1_DIV_8 RCC_CFGR_PPRE1_DIV8 /*!< HCLK divided by 8 */
  237. #define LL_RCC_APB1_DIV_16 RCC_CFGR_PPRE1_DIV16 /*!< HCLK divided by 16 */
  238. /**
  239. * @}
  240. */
  241. /** @defgroup RCC_LL_EC_APB2_DIV APB high-speed prescaler (APB2)
  242. * @{
  243. */
  244. #define LL_RCC_APB2_DIV_1 RCC_CFGR_PPRE2_DIV1 /*!< HCLK not divided */
  245. #define LL_RCC_APB2_DIV_2 RCC_CFGR_PPRE2_DIV2 /*!< HCLK divided by 2 */
  246. #define LL_RCC_APB2_DIV_4 RCC_CFGR_PPRE2_DIV4 /*!< HCLK divided by 4 */
  247. #define LL_RCC_APB2_DIV_8 RCC_CFGR_PPRE2_DIV8 /*!< HCLK divided by 8 */
  248. #define LL_RCC_APB2_DIV_16 RCC_CFGR_PPRE2_DIV16 /*!< HCLK divided by 16 */
  249. /**
  250. * @}
  251. */
  252. /** @defgroup RCC_LL_EC_MCOxSOURCE MCO source selection
  253. * @{
  254. */
  255. #define LL_RCC_MCO1SOURCE_HSI (uint32_t)(RCC_CFGR_MCO1|0x00000000U) /*!< HSI selection as MCO1 source */
  256. #define LL_RCC_MCO1SOURCE_LSE (uint32_t)(RCC_CFGR_MCO1|(RCC_CFGR_MCO1_0 >> 16U)) /*!< LSE selection as MCO1 source */
  257. #define LL_RCC_MCO1SOURCE_HSE (uint32_t)(RCC_CFGR_MCO1|(RCC_CFGR_MCO1_1 >> 16U)) /*!< HSE selection as MCO1 source */
  258. #define LL_RCC_MCO1SOURCE_PLLCLK (uint32_t)(RCC_CFGR_MCO1|((RCC_CFGR_MCO1_1|RCC_CFGR_MCO1_0) >> 16U)) /*!< PLLCLK selection as MCO1 source */
  259. #if defined(RCC_CFGR_MCO2)
  260. #define LL_RCC_MCO2SOURCE_SYSCLK (uint32_t)(RCC_CFGR_MCO2|0x00000000U) /*!< SYSCLK selection as MCO2 source */
  261. #define LL_RCC_MCO2SOURCE_PLLI2S (uint32_t)(RCC_CFGR_MCO2|(RCC_CFGR_MCO2_0 >> 16U)) /*!< PLLI2S selection as MCO2 source */
  262. #define LL_RCC_MCO2SOURCE_HSE (uint32_t)(RCC_CFGR_MCO2|(RCC_CFGR_MCO2_1 >> 16U)) /*!< HSE selection as MCO2 source */
  263. #define LL_RCC_MCO2SOURCE_PLLCLK (uint32_t)(RCC_CFGR_MCO2|((RCC_CFGR_MCO2_1|RCC_CFGR_MCO2_0) >> 16U)) /*!< PLLCLK selection as MCO2 source */
  264. #endif /* RCC_CFGR_MCO2 */
  265. /**
  266. * @}
  267. */
  268. /** @defgroup RCC_LL_EC_MCOx_DIV MCO prescaler
  269. * @{
  270. */
  271. #define LL_RCC_MCO1_DIV_1 (uint32_t)(RCC_CFGR_MCO1PRE|0x00000000U) /*!< MCO1 not divided */
  272. #define LL_RCC_MCO1_DIV_2 (uint32_t)(RCC_CFGR_MCO1PRE|(RCC_CFGR_MCO1PRE_2 >> 16U)) /*!< MCO1 divided by 2 */
  273. #define LL_RCC_MCO1_DIV_3 (uint32_t)(RCC_CFGR_MCO1PRE|((RCC_CFGR_MCO1PRE_2|RCC_CFGR_MCO1PRE_0) >> 16U)) /*!< MCO1 divided by 3 */
  274. #define LL_RCC_MCO1_DIV_4 (uint32_t)(RCC_CFGR_MCO1PRE|((RCC_CFGR_MCO1PRE_2|RCC_CFGR_MCO1PRE_1) >> 16U)) /*!< MCO1 divided by 4 */
  275. #define LL_RCC_MCO1_DIV_5 (uint32_t)(RCC_CFGR_MCO1PRE|(RCC_CFGR_MCO1PRE >> 16U)) /*!< MCO1 divided by 5 */
  276. #if defined(RCC_CFGR_MCO2PRE)
  277. #define LL_RCC_MCO2_DIV_1 (uint32_t)(RCC_CFGR_MCO2PRE|0x00000000U) /*!< MCO2 not divided */
  278. #define LL_RCC_MCO2_DIV_2 (uint32_t)(RCC_CFGR_MCO2PRE|(RCC_CFGR_MCO2PRE_2 >> 16U)) /*!< MCO2 divided by 2 */
  279. #define LL_RCC_MCO2_DIV_3 (uint32_t)(RCC_CFGR_MCO2PRE|((RCC_CFGR_MCO2PRE_2|RCC_CFGR_MCO2PRE_0) >> 16U)) /*!< MCO2 divided by 3 */
  280. #define LL_RCC_MCO2_DIV_4 (uint32_t)(RCC_CFGR_MCO2PRE|((RCC_CFGR_MCO2PRE_2|RCC_CFGR_MCO2PRE_1) >> 16U)) /*!< MCO2 divided by 4 */
  281. #define LL_RCC_MCO2_DIV_5 (uint32_t)(RCC_CFGR_MCO2PRE|(RCC_CFGR_MCO2PRE >> 16U)) /*!< MCO2 divided by 5 */
  282. #endif /* RCC_CFGR_MCO2PRE */
  283. /**
  284. * @}
  285. */
  286. /** @defgroup RCC_LL_EC_RTC_HSEDIV HSE prescaler for RTC clock
  287. * @{
  288. */
  289. #define LL_RCC_RTC_NOCLOCK 0x00000000U /*!< HSE not divided */
  290. #define LL_RCC_RTC_HSE_DIV_2 RCC_CFGR_RTCPRE_1 /*!< HSE clock divided by 2 */
  291. #define LL_RCC_RTC_HSE_DIV_3 (RCC_CFGR_RTCPRE_1|RCC_CFGR_RTCPRE_0) /*!< HSE clock divided by 3 */
  292. #define LL_RCC_RTC_HSE_DIV_4 RCC_CFGR_RTCPRE_2 /*!< HSE clock divided by 4 */
  293. #define LL_RCC_RTC_HSE_DIV_5 (RCC_CFGR_RTCPRE_2|RCC_CFGR_RTCPRE_0) /*!< HSE clock divided by 5 */
  294. #define LL_RCC_RTC_HSE_DIV_6 (RCC_CFGR_RTCPRE_2|RCC_CFGR_RTCPRE_1) /*!< HSE clock divided by 6 */
  295. #define LL_RCC_RTC_HSE_DIV_7 (RCC_CFGR_RTCPRE_2|RCC_CFGR_RTCPRE_1|RCC_CFGR_RTCPRE_0) /*!< HSE clock divided by 7 */
  296. #define LL_RCC_RTC_HSE_DIV_8 RCC_CFGR_RTCPRE_3 /*!< HSE clock divided by 8 */
  297. #define LL_RCC_RTC_HSE_DIV_9 (RCC_CFGR_RTCPRE_3|RCC_CFGR_RTCPRE_0) /*!< HSE clock divided by 9 */
  298. #define LL_RCC_RTC_HSE_DIV_10 (RCC_CFGR_RTCPRE_3|RCC_CFGR_RTCPRE_1) /*!< HSE clock divided by 10 */
  299. #define LL_RCC_RTC_HSE_DIV_11 (RCC_CFGR_RTCPRE_3|RCC_CFGR_RTCPRE_1|RCC_CFGR_RTCPRE_0) /*!< HSE clock divided by 11 */
  300. #define LL_RCC_RTC_HSE_DIV_12 (RCC_CFGR_RTCPRE_3|RCC_CFGR_RTCPRE_2) /*!< HSE clock divided by 12 */
  301. #define LL_RCC_RTC_HSE_DIV_13 (RCC_CFGR_RTCPRE_3|RCC_CFGR_RTCPRE_2|RCC_CFGR_RTCPRE_0) /*!< HSE clock divided by 13 */
  302. #define LL_RCC_RTC_HSE_DIV_14 (RCC_CFGR_RTCPRE_3|RCC_CFGR_RTCPRE_2|RCC_CFGR_RTCPRE_1) /*!< HSE clock divided by 14 */
  303. #define LL_RCC_RTC_HSE_DIV_15 (RCC_CFGR_RTCPRE_3|RCC_CFGR_RTCPRE_2|RCC_CFGR_RTCPRE_1|RCC_CFGR_RTCPRE_0) /*!< HSE clock divided by 15 */
  304. #define LL_RCC_RTC_HSE_DIV_16 RCC_CFGR_RTCPRE_4 /*!< HSE clock divided by 16 */
  305. #define LL_RCC_RTC_HSE_DIV_17 (RCC_CFGR_RTCPRE_4|RCC_CFGR_RTCPRE_0) /*!< HSE clock divided by 17 */
  306. #define LL_RCC_RTC_HSE_DIV_18 (RCC_CFGR_RTCPRE_4|RCC_CFGR_RTCPRE_1) /*!< HSE clock divided by 18 */
  307. #define LL_RCC_RTC_HSE_DIV_19 (RCC_CFGR_RTCPRE_4|RCC_CFGR_RTCPRE_1|RCC_CFGR_RTCPRE_0) /*!< HSE clock divided by 19 */
  308. #define LL_RCC_RTC_HSE_DIV_20 (RCC_CFGR_RTCPRE_4|RCC_CFGR_RTCPRE_2) /*!< HSE clock divided by 20 */
  309. #define LL_RCC_RTC_HSE_DIV_21 (RCC_CFGR_RTCPRE_4|RCC_CFGR_RTCPRE_2|RCC_CFGR_RTCPRE_0) /*!< HSE clock divided by 21 */
  310. #define LL_RCC_RTC_HSE_DIV_22 (RCC_CFGR_RTCPRE_4|RCC_CFGR_RTCPRE_2|RCC_CFGR_RTCPRE_1) /*!< HSE clock divided by 22 */
  311. #define LL_RCC_RTC_HSE_DIV_23 (RCC_CFGR_RTCPRE_4|RCC_CFGR_RTCPRE_2|RCC_CFGR_RTCPRE_1|RCC_CFGR_RTCPRE_0) /*!< HSE clock divided by 23 */
  312. #define LL_RCC_RTC_HSE_DIV_24 (RCC_CFGR_RTCPRE_4|RCC_CFGR_RTCPRE_3) /*!< HSE clock divided by 24 */
  313. #define LL_RCC_RTC_HSE_DIV_25 (RCC_CFGR_RTCPRE_4|RCC_CFGR_RTCPRE_3|RCC_CFGR_RTCPRE_0) /*!< HSE clock divided by 25 */
  314. #define LL_RCC_RTC_HSE_DIV_26 (RCC_CFGR_RTCPRE_4|RCC_CFGR_RTCPRE_3|RCC_CFGR_RTCPRE_1) /*!< HSE clock divided by 26 */
  315. #define LL_RCC_RTC_HSE_DIV_27 (RCC_CFGR_RTCPRE_4|RCC_CFGR_RTCPRE_3|RCC_CFGR_RTCPRE_1|RCC_CFGR_RTCPRE_0) /*!< HSE clock divided by 27 */
  316. #define LL_RCC_RTC_HSE_DIV_28 (RCC_CFGR_RTCPRE_4|RCC_CFGR_RTCPRE_3|RCC_CFGR_RTCPRE_2) /*!< HSE clock divided by 28 */
  317. #define LL_RCC_RTC_HSE_DIV_29 (RCC_CFGR_RTCPRE_4|RCC_CFGR_RTCPRE_3|RCC_CFGR_RTCPRE_2|RCC_CFGR_RTCPRE_0) /*!< HSE clock divided by 29 */
  318. #define LL_RCC_RTC_HSE_DIV_30 (RCC_CFGR_RTCPRE_4|RCC_CFGR_RTCPRE_3|RCC_CFGR_RTCPRE_2|RCC_CFGR_RTCPRE_1) /*!< HSE clock divided by 30 */
  319. #define LL_RCC_RTC_HSE_DIV_31 (RCC_CFGR_RTCPRE_4|RCC_CFGR_RTCPRE_3|RCC_CFGR_RTCPRE_2|RCC_CFGR_RTCPRE_1|RCC_CFGR_RTCPRE_0) /*!< HSE clock divided by 31 */
  320. /**
  321. * @}
  322. */
  323. #if defined(USE_FULL_LL_DRIVER)
  324. /** @defgroup RCC_LL_EC_PERIPH_FREQUENCY Peripheral clock frequency
  325. * @{
  326. */
  327. #define LL_RCC_PERIPH_FREQUENCY_NO 0x00000000U /*!< No clock enabled for the peripheral */
  328. #define LL_RCC_PERIPH_FREQUENCY_NA 0xFFFFFFFFU /*!< Frequency cannot be provided as external clock */
  329. /**
  330. * @}
  331. */
  332. #endif /* USE_FULL_LL_DRIVER */
  333. #if defined(FMPI2C1)
  334. /** @defgroup RCC_LL_EC_FMPI2C1_CLKSOURCE Peripheral FMPI2C clock source selection
  335. * @{
  336. */
  337. #define LL_RCC_FMPI2C1_CLKSOURCE_PCLK1 0x00000000U /*!< PCLK1 clock used as FMPI2C1 clock source */
  338. #define LL_RCC_FMPI2C1_CLKSOURCE_SYSCLK RCC_DCKCFGR2_FMPI2C1SEL_0 /*!< SYSCLK clock used as FMPI2C1 clock source */
  339. #define LL_RCC_FMPI2C1_CLKSOURCE_HSI RCC_DCKCFGR2_FMPI2C1SEL_1 /*!< HSI clock used as FMPI2C1 clock source */
  340. /**
  341. * @}
  342. */
  343. #endif /* FMPI2C1 */
  344. #if defined(LPTIM1)
  345. /** @defgroup RCC_LL_EC_LPTIM1_CLKSOURCE Peripheral LPTIM clock source selection
  346. * @{
  347. */
  348. #define LL_RCC_LPTIM1_CLKSOURCE_PCLK1 0x00000000U /*!< PCLK1 clock used as LPTIM1 clock */
  349. #define LL_RCC_LPTIM1_CLKSOURCE_HSI RCC_DCKCFGR2_LPTIM1SEL_0 /*!< LSI oscillator clock used as LPTIM1 clock */
  350. #define LL_RCC_LPTIM1_CLKSOURCE_LSI RCC_DCKCFGR2_LPTIM1SEL_1 /*!< HSI oscillator clock used as LPTIM1 clock */
  351. #define LL_RCC_LPTIM1_CLKSOURCE_LSE (uint32_t)(RCC_DCKCFGR2_LPTIM1SEL_1 | RCC_DCKCFGR2_LPTIM1SEL_0) /*!< LSE oscillator clock used as LPTIM1 clock */
  352. /**
  353. * @}
  354. */
  355. #endif /* LPTIM1 */
  356. #if defined(SAI1)
  357. /** @defgroup RCC_LL_EC_SAIx_CLKSOURCE Peripheral SAI clock source selection
  358. * @{
  359. */
  360. #if defined(RCC_DCKCFGR_SAI1SRC)
  361. #define LL_RCC_SAI1_CLKSOURCE_PLLSAI (uint32_t)(RCC_DCKCFGR_SAI1SRC | 0x00000000U) /*!< PLLSAI clock used as SAI1 clock source */
  362. #define LL_RCC_SAI1_CLKSOURCE_PLLI2S (uint32_t)(RCC_DCKCFGR_SAI1SRC | (RCC_DCKCFGR_SAI1SRC_0 >> 16)) /*!< PLLI2S clock used as SAI1 clock source */
  363. #define LL_RCC_SAI1_CLKSOURCE_PLL (uint32_t)(RCC_DCKCFGR_SAI1SRC | (RCC_DCKCFGR_SAI1SRC_1 >> 16)) /*!< PLL clock used as SAI1 clock source */
  364. #define LL_RCC_SAI1_CLKSOURCE_PIN (uint32_t)(RCC_DCKCFGR_SAI1SRC | (RCC_DCKCFGR_SAI1SRC >> 16)) /*!< External pin clock used as SAI1 clock source */
  365. #endif /* RCC_DCKCFGR_SAI1SRC */
  366. #if defined(RCC_DCKCFGR_SAI2SRC)
  367. #define LL_RCC_SAI2_CLKSOURCE_PLLSAI (uint32_t)(RCC_DCKCFGR_SAI2SRC | 0x00000000U) /*!< PLLSAI clock used as SAI2 clock source */
  368. #define LL_RCC_SAI2_CLKSOURCE_PLLI2S (uint32_t)(RCC_DCKCFGR_SAI2SRC | (RCC_DCKCFGR_SAI2SRC_0 >> 16)) /*!< PLLI2S clock used as SAI2 clock source */
  369. #define LL_RCC_SAI2_CLKSOURCE_PLL (uint32_t)(RCC_DCKCFGR_SAI2SRC | (RCC_DCKCFGR_SAI2SRC_1 >> 16)) /*!< PLL clock used as SAI2 clock source */
  370. #define LL_RCC_SAI2_CLKSOURCE_PLLSRC (uint32_t)(RCC_DCKCFGR_SAI2SRC | (RCC_DCKCFGR_SAI2SRC >> 16)) /*!< PLL Main clock used as SAI2 clock source */
  371. #endif /* RCC_DCKCFGR_SAI2SRC */
  372. #if defined(RCC_DCKCFGR_SAI1ASRC)
  373. #if defined(RCC_SAI1A_PLLSOURCE_SUPPORT)
  374. #define LL_RCC_SAI1_A_CLKSOURCE_PLLI2S (uint32_t)(RCC_DCKCFGR_SAI1ASRC | 0x00000000U) /*!< PLLI2S clock used as SAI1 block A clock source */
  375. #define LL_RCC_SAI1_A_CLKSOURCE_PIN (uint32_t)(RCC_DCKCFGR_SAI1ASRC | (RCC_DCKCFGR_SAI1ASRC_0 >> 16)) /*!< External pin used as SAI1 block A clock source */
  376. #define LL_RCC_SAI1_A_CLKSOURCE_PLL (uint32_t)(RCC_DCKCFGR_SAI1ASRC | (RCC_DCKCFGR_SAI1ASRC_1 >> 16)) /*!< PLL clock used as SAI1 block A clock source */
  377. #define LL_RCC_SAI1_A_CLKSOURCE_PLLSRC (uint32_t)(RCC_DCKCFGR_SAI1ASRC | (RCC_DCKCFGR_SAI1ASRC >> 16)) /*!< PLL Main clock used as SAI1 block A clock source */
  378. #else
  379. #define LL_RCC_SAI1_A_CLKSOURCE_PLLSAI (uint32_t)(RCC_DCKCFGR_SAI1ASRC | 0x00000000U) /*!< PLLSAI clock used as SAI1 block A clock source */
  380. #define LL_RCC_SAI1_A_CLKSOURCE_PLLI2S (uint32_t)(RCC_DCKCFGR_SAI1ASRC | (RCC_DCKCFGR_SAI1ASRC_0 >> 16)) /*!< PLLI2S clock used as SAI1 block A clock source */
  381. #define LL_RCC_SAI1_A_CLKSOURCE_PIN (uint32_t)(RCC_DCKCFGR_SAI1ASRC | (RCC_DCKCFGR_SAI1ASRC_1 >> 16)) /*!< External pin clock used as SAI1 block A clock source */
  382. #endif /* RCC_SAI1A_PLLSOURCE_SUPPORT */
  383. #endif /* RCC_DCKCFGR_SAI1ASRC */
  384. #if defined(RCC_DCKCFGR_SAI1BSRC)
  385. #if defined(RCC_SAI1B_PLLSOURCE_SUPPORT)
  386. #define LL_RCC_SAI1_B_CLKSOURCE_PLLI2S (uint32_t)(RCC_DCKCFGR_SAI1BSRC | 0x00000000U) /*!< PLLI2S clock used as SAI1 block B clock source */
  387. #define LL_RCC_SAI1_B_CLKSOURCE_PIN (uint32_t)(RCC_DCKCFGR_SAI1BSRC | (RCC_DCKCFGR_SAI1BSRC_0 >> 16)) /*!< External pin used as SAI1 block B clock source */
  388. #define LL_RCC_SAI1_B_CLKSOURCE_PLL (uint32_t)(RCC_DCKCFGR_SAI1BSRC | (RCC_DCKCFGR_SAI1BSRC_1 >> 16)) /*!< PLL clock used as SAI1 block B clock source */
  389. #define LL_RCC_SAI1_B_CLKSOURCE_PLLSRC (uint32_t)(RCC_DCKCFGR_SAI1BSRC | (RCC_DCKCFGR_SAI1BSRC >> 16)) /*!< PLL Main clock used as SAI1 block B clock source */
  390. #else
  391. #define LL_RCC_SAI1_B_CLKSOURCE_PLLSAI (uint32_t)(RCC_DCKCFGR_SAI1BSRC | 0x00000000U) /*!< PLLSAI clock used as SAI1 block B clock source */
  392. #define LL_RCC_SAI1_B_CLKSOURCE_PLLI2S (uint32_t)(RCC_DCKCFGR_SAI1BSRC | (RCC_DCKCFGR_SAI1BSRC_0 >> 16)) /*!< PLLI2S clock used as SAI1 block B clock source */
  393. #define LL_RCC_SAI1_B_CLKSOURCE_PIN (uint32_t)(RCC_DCKCFGR_SAI1BSRC | (RCC_DCKCFGR_SAI1BSRC_1 >> 16)) /*!< External pin clock used as SAI1 block B clock source */
  394. #endif /* RCC_SAI1B_PLLSOURCE_SUPPORT */
  395. #endif /* RCC_DCKCFGR_SAI1BSRC */
  396. /**
  397. * @}
  398. */
  399. #endif /* SAI1 */
  400. #if defined(RCC_DCKCFGR_SDIOSEL) || defined(RCC_DCKCFGR2_SDIOSEL)
  401. /** @defgroup RCC_LL_EC_SDIOx_CLKSOURCE Peripheral SDIO clock source selection
  402. * @{
  403. */
  404. #define LL_RCC_SDIO_CLKSOURCE_PLL48CLK 0x00000000U /*!< PLL 48M domain clock used as SDIO clock */
  405. #if defined(RCC_DCKCFGR_SDIOSEL)
  406. #define LL_RCC_SDIO_CLKSOURCE_SYSCLK RCC_DCKCFGR_SDIOSEL /*!< System clock clock used as SDIO clock */
  407. #else
  408. #define LL_RCC_SDIO_CLKSOURCE_SYSCLK RCC_DCKCFGR2_SDIOSEL /*!< System clock clock used as SDIO clock */
  409. #endif /* RCC_DCKCFGR_SDIOSEL */
  410. /**
  411. * @}
  412. */
  413. #endif /* RCC_DCKCFGR_SDIOSEL || RCC_DCKCFGR2_SDIOSEL */
  414. #if defined(DSI)
  415. /** @defgroup RCC_LL_EC_DSI_CLKSOURCE Peripheral DSI clock source selection
  416. * @{
  417. */
  418. #define LL_RCC_DSI_CLKSOURCE_PHY 0x00000000U /*!< DSI-PHY clock used as DSI byte lane clock source */
  419. #define LL_RCC_DSI_CLKSOURCE_PLL RCC_DCKCFGR_DSISEL /*!< PLL clock used as DSI byte lane clock source */
  420. /**
  421. * @}
  422. */
  423. #endif /* DSI */
  424. #if defined(CEC)
  425. /** @defgroup RCC_LL_EC_CEC_CLKSOURCE Peripheral CEC clock source selection
  426. * @{
  427. */
  428. #define LL_RCC_CEC_CLKSOURCE_HSI_DIV488 0x00000000U /*!< HSI oscillator clock divided by 488 used as CEC clock */
  429. #define LL_RCC_CEC_CLKSOURCE_LSE RCC_DCKCFGR2_CECSEL /*!< LSE oscillator clock used as CEC clock */
  430. /**
  431. * @}
  432. */
  433. #endif /* CEC */
  434. /** @defgroup RCC_LL_EC_I2S1_CLKSOURCE Peripheral I2S clock source selection
  435. * @{
  436. */
  437. #if defined(RCC_CFGR_I2SSRC)
  438. #define LL_RCC_I2S1_CLKSOURCE_PLLI2S 0x00000000U /*!< I2S oscillator clock used as I2S1 clock */
  439. #define LL_RCC_I2S1_CLKSOURCE_PIN RCC_CFGR_I2SSRC /*!< External pin clock used as I2S1 clock */
  440. #endif /* RCC_CFGR_I2SSRC */
  441. #if defined(RCC_DCKCFGR_I2SSRC)
  442. #define LL_RCC_I2S1_CLKSOURCE_PLL (uint32_t)(RCC_DCKCFGR_I2SSRC | 0x00000000U) /*!< PLL clock used as I2S1 clock source */
  443. #define LL_RCC_I2S1_CLKSOURCE_PIN (uint32_t)(RCC_DCKCFGR_I2SSRC | (RCC_DCKCFGR_I2SSRC_0 >> 16)) /*!< External pin used as I2S1 clock source */
  444. #define LL_RCC_I2S1_CLKSOURCE_PLLSRC (uint32_t)(RCC_DCKCFGR_I2SSRC | (RCC_DCKCFGR_I2SSRC_1 >> 16)) /*!< PLL Main clock used as I2S1 clock source */
  445. #endif /* RCC_DCKCFGR_I2SSRC */
  446. #if defined(RCC_DCKCFGR_I2S1SRC)
  447. #define LL_RCC_I2S1_CLKSOURCE_PLLI2S (uint32_t)(RCC_DCKCFGR_I2S1SRC | 0x00000000U) /*!< PLLI2S clock used as I2S1 clock source */
  448. #define LL_RCC_I2S1_CLKSOURCE_PIN (uint32_t)(RCC_DCKCFGR_I2S1SRC | (RCC_DCKCFGR_I2S1SRC_0 >> 16)) /*!< External pin used as I2S1 clock source */
  449. #define LL_RCC_I2S1_CLKSOURCE_PLL (uint32_t)(RCC_DCKCFGR_I2S1SRC | (RCC_DCKCFGR_I2S1SRC_1 >> 16)) /*!< PLL clock used as I2S1 clock source */
  450. #define LL_RCC_I2S1_CLKSOURCE_PLLSRC (uint32_t)(RCC_DCKCFGR_I2S1SRC | (RCC_DCKCFGR_I2S1SRC >> 16)) /*!< PLL Main clock used as I2S1 clock source */
  451. #endif /* RCC_DCKCFGR_I2S1SRC */
  452. #if defined(RCC_DCKCFGR_I2S2SRC)
  453. #define LL_RCC_I2S2_CLKSOURCE_PLLI2S (uint32_t)(RCC_DCKCFGR_I2S2SRC | 0x00000000U) /*!< PLLI2S clock used as I2S2 clock source */
  454. #define LL_RCC_I2S2_CLKSOURCE_PIN (uint32_t)(RCC_DCKCFGR_I2S2SRC | (RCC_DCKCFGR_I2S2SRC_0 >> 16)) /*!< External pin used as I2S2 clock source */
  455. #define LL_RCC_I2S2_CLKSOURCE_PLL (uint32_t)(RCC_DCKCFGR_I2S2SRC | (RCC_DCKCFGR_I2S2SRC_1 >> 16)) /*!< PLL clock used as I2S2 clock source */
  456. #define LL_RCC_I2S2_CLKSOURCE_PLLSRC (uint32_t)(RCC_DCKCFGR_I2S2SRC | (RCC_DCKCFGR_I2S2SRC >> 16)) /*!< PLL Main clock used as I2S2 clock source */
  457. #endif /* RCC_DCKCFGR_I2S2SRC */
  458. /**
  459. * @}
  460. */
  461. #if defined(RCC_DCKCFGR_CK48MSEL) || defined(RCC_DCKCFGR2_CK48MSEL)
  462. /** @defgroup RCC_LL_EC_CK48M_CLKSOURCE Peripheral 48Mhz domain clock source selection
  463. * @{
  464. */
  465. #if defined(RCC_DCKCFGR_CK48MSEL)
  466. #define LL_RCC_CK48M_CLKSOURCE_PLL 0x00000000U /*!< PLL oscillator clock used as 48Mhz domain clock */
  467. #define LL_RCC_CK48M_CLKSOURCE_PLLSAI RCC_DCKCFGR_CK48MSEL /*!< PLLSAI oscillator clock used as 48Mhz domain clock */
  468. #endif /* RCC_DCKCFGR_CK48MSEL */
  469. #if defined(RCC_DCKCFGR2_CK48MSEL)
  470. #define LL_RCC_CK48M_CLKSOURCE_PLL 0x00000000U /*!< PLL oscillator clock used as 48Mhz domain clock */
  471. #if defined(RCC_PLLSAI_SUPPORT)
  472. #define LL_RCC_CK48M_CLKSOURCE_PLLSAI RCC_DCKCFGR2_CK48MSEL /*!< PLLSAI oscillator clock used as 48Mhz domain clock */
  473. #endif /* RCC_PLLSAI_SUPPORT */
  474. #if defined(RCC_PLLI2SCFGR_PLLI2SQ) && !defined(RCC_DCKCFGR_PLLI2SDIVQ)
  475. #define LL_RCC_CK48M_CLKSOURCE_PLLI2S RCC_DCKCFGR2_CK48MSEL /*!< PLLI2S oscillator clock used as 48Mhz domain clock */
  476. #endif /* RCC_PLLI2SCFGR_PLLI2SQ && !RCC_DCKCFGR_PLLI2SDIVQ */
  477. #endif /* RCC_DCKCFGR2_CK48MSEL */
  478. /**
  479. * @}
  480. */
  481. #if defined(RNG)
  482. /** @defgroup RCC_LL_EC_RNG_CLKSOURCE Peripheral RNG clock source selection
  483. * @{
  484. */
  485. #define LL_RCC_RNG_CLKSOURCE_PLL LL_RCC_CK48M_CLKSOURCE_PLL /*!< PLL clock used as RNG clock source */
  486. #if defined(RCC_PLLSAI_SUPPORT)
  487. #define LL_RCC_RNG_CLKSOURCE_PLLSAI LL_RCC_CK48M_CLKSOURCE_PLLSAI /*!< PLLSAI clock used as RNG clock source */
  488. #endif /* RCC_PLLSAI_SUPPORT */
  489. #if defined(RCC_PLLI2SCFGR_PLLI2SQ) && !defined(RCC_DCKCFGR_PLLI2SDIVQ)
  490. #define LL_RCC_RNG_CLKSOURCE_PLLI2S LL_RCC_CK48M_CLKSOURCE_PLLI2S /*!< PLLI2S clock used as RNG clock source */
  491. #endif /* RCC_PLLI2SCFGR_PLLI2SQ && !RCC_DCKCFGR_PLLI2SDIVQ */
  492. /**
  493. * @}
  494. */
  495. #endif /* RNG */
  496. #if defined(USB_OTG_FS) || defined(USB_OTG_HS)
  497. /** @defgroup RCC_LL_EC_USB_CLKSOURCE Peripheral USB clock source selection
  498. * @{
  499. */
  500. #define LL_RCC_USB_CLKSOURCE_PLL LL_RCC_CK48M_CLKSOURCE_PLL /*!< PLL clock used as USB clock source */
  501. #if defined(RCC_PLLSAI_SUPPORT)
  502. #define LL_RCC_USB_CLKSOURCE_PLLSAI LL_RCC_CK48M_CLKSOURCE_PLLSAI /*!< PLLSAI clock used as USB clock source */
  503. #endif /* RCC_PLLSAI_SUPPORT */
  504. #if defined(RCC_PLLI2SCFGR_PLLI2SQ) && !defined(RCC_DCKCFGR_PLLI2SDIVQ)
  505. #define LL_RCC_USB_CLKSOURCE_PLLI2S LL_RCC_CK48M_CLKSOURCE_PLLI2S /*!< PLLI2S clock used as USB clock source */
  506. #endif /* RCC_PLLI2SCFGR_PLLI2SQ && !RCC_DCKCFGR_PLLI2SDIVQ */
  507. /**
  508. * @}
  509. */
  510. #endif /* USB_OTG_FS || USB_OTG_HS */
  511. #endif /* RCC_DCKCFGR_CK48MSEL || RCC_DCKCFGR2_CK48MSEL */
  512. #if defined(DFSDM1_Channel0) || defined(DFSDM2_Channel0)
  513. /** @defgroup RCC_LL_EC_DFSDM1_AUDIO_CLKSOURCE Peripheral DFSDM Audio clock source selection
  514. * @{
  515. */
  516. #define LL_RCC_DFSDM1_AUDIO_CLKSOURCE_I2S1 (uint32_t)(RCC_DCKCFGR_CKDFSDM1ASEL | 0x00000000U) /*!< I2S1 clock used as DFSDM1 Audio clock source */
  517. #define LL_RCC_DFSDM1_AUDIO_CLKSOURCE_I2S2 (uint32_t)(RCC_DCKCFGR_CKDFSDM1ASEL | (RCC_DCKCFGR_CKDFSDM1ASEL << 16)) /*!< I2S2 clock used as DFSDM1 Audio clock source */
  518. #if defined(DFSDM2_Channel0)
  519. #define LL_RCC_DFSDM2_AUDIO_CLKSOURCE_I2S1 (uint32_t)(RCC_DCKCFGR_CKDFSDM2ASEL | 0x00000000U) /*!< I2S1 clock used as DFSDM2 Audio clock source */
  520. #define LL_RCC_DFSDM2_AUDIO_CLKSOURCE_I2S2 (uint32_t)(RCC_DCKCFGR_CKDFSDM2ASEL | (RCC_DCKCFGR_CKDFSDM2ASEL << 16)) /*!< I2S2 clock used as DFSDM2 Audio clock source */
  521. #endif /* DFSDM2_Channel0 */
  522. /**
  523. * @}
  524. */
  525. /** @defgroup RCC_LL_EC_DFSDM1_CLKSOURCE Peripheral DFSDM clock source selection
  526. * @{
  527. */
  528. #define LL_RCC_DFSDM1_CLKSOURCE_PCLK2 0x00000000U /*!< PCLK2 clock used as DFSDM1 clock */
  529. #define LL_RCC_DFSDM1_CLKSOURCE_SYSCLK RCC_DCKCFGR_CKDFSDM1SEL /*!< System clock used as DFSDM1 clock */
  530. #if defined(DFSDM2_Channel0)
  531. #define LL_RCC_DFSDM2_CLKSOURCE_PCLK2 0x00000000U /*!< PCLK2 clock used as DFSDM2 clock */
  532. #define LL_RCC_DFSDM2_CLKSOURCE_SYSCLK RCC_DCKCFGR_CKDFSDM1SEL /*!< System clock used as DFSDM2 clock */
  533. #endif /* DFSDM2_Channel0 */
  534. /**
  535. * @}
  536. */
  537. #endif /* DFSDM1_Channel0 || DFSDM2_Channel0 */
  538. #if defined(FMPI2C1)
  539. /** @defgroup RCC_LL_EC_FMPI2C1 Peripheral FMPI2C get clock source
  540. * @{
  541. */
  542. #define LL_RCC_FMPI2C1_CLKSOURCE RCC_DCKCFGR2_FMPI2C1SEL /*!< FMPI2C1 Clock source selection */
  543. /**
  544. * @}
  545. */
  546. #endif /* FMPI2C1 */
  547. #if defined(SPDIFRX)
  548. /** @defgroup RCC_LL_EC_SPDIFRX_CLKSOURCE Peripheral SPDIFRX clock source selection
  549. * @{
  550. */
  551. #define LL_RCC_SPDIFRX1_CLKSOURCE_PLL 0x00000000U /*!< PLL clock used as SPDIFRX clock source */
  552. #define LL_RCC_SPDIFRX1_CLKSOURCE_PLLI2S RCC_DCKCFGR2_SPDIFRXSEL /*!< PLLI2S clock used as SPDIFRX clock source */
  553. /**
  554. * @}
  555. */
  556. #endif /* SPDIFRX */
  557. #if defined(LPTIM1)
  558. /** @defgroup RCC_LL_EC_LPTIM1 Peripheral LPTIM get clock source
  559. * @{
  560. */
  561. #define LL_RCC_LPTIM1_CLKSOURCE RCC_DCKCFGR2_LPTIM1SEL /*!< LPTIM1 Clock source selection */
  562. /**
  563. * @}
  564. */
  565. #endif /* LPTIM1 */
  566. #if defined(SAI1)
  567. /** @defgroup RCC_LL_EC_SAIx Peripheral SAI get clock source
  568. * @{
  569. */
  570. #if defined(RCC_DCKCFGR_SAI1ASRC)
  571. #define LL_RCC_SAI1_A_CLKSOURCE RCC_DCKCFGR_SAI1ASRC /*!< SAI1 block A Clock source selection */
  572. #endif /* RCC_DCKCFGR_SAI1ASRC */
  573. #if defined(RCC_DCKCFGR_SAI1BSRC)
  574. #define LL_RCC_SAI1_B_CLKSOURCE RCC_DCKCFGR_SAI1BSRC /*!< SAI1 block B Clock source selection */
  575. #endif /* RCC_DCKCFGR_SAI1BSRC */
  576. #if defined(RCC_DCKCFGR_SAI1SRC)
  577. #define LL_RCC_SAI1_CLKSOURCE RCC_DCKCFGR_SAI1SRC /*!< SAI1 Clock source selection */
  578. #endif /* RCC_DCKCFGR_SAI1SRC */
  579. #if defined(RCC_DCKCFGR_SAI2SRC)
  580. #define LL_RCC_SAI2_CLKSOURCE RCC_DCKCFGR_SAI2SRC /*!< SAI2 Clock source selection */
  581. #endif /* RCC_DCKCFGR_SAI2SRC */
  582. /**
  583. * @}
  584. */
  585. #endif /* SAI1 */
  586. #if defined(SDIO)
  587. /** @defgroup RCC_LL_EC_SDIOx Peripheral SDIO get clock source
  588. * @{
  589. */
  590. #if defined(RCC_DCKCFGR_SDIOSEL)
  591. #define LL_RCC_SDIO_CLKSOURCE RCC_DCKCFGR_SDIOSEL /*!< SDIO Clock source selection */
  592. #elif defined(RCC_DCKCFGR2_SDIOSEL)
  593. #define LL_RCC_SDIO_CLKSOURCE RCC_DCKCFGR2_SDIOSEL /*!< SDIO Clock source selection */
  594. #else
  595. #define LL_RCC_SDIO_CLKSOURCE RCC_PLLCFGR_PLLQ /*!< SDIO Clock source selection */
  596. #endif
  597. /**
  598. * @}
  599. */
  600. #endif /* SDIO */
  601. #if defined(RCC_DCKCFGR_CK48MSEL) || defined(RCC_DCKCFGR2_CK48MSEL)
  602. /** @defgroup RCC_LL_EC_CK48M Peripheral CK48M get clock source
  603. * @{
  604. */
  605. #if defined(RCC_DCKCFGR_CK48MSEL)
  606. #define LL_RCC_CK48M_CLKSOURCE RCC_DCKCFGR_CK48MSEL /*!< CK48M Domain clock source selection */
  607. #endif /* RCC_DCKCFGR_CK48MSEL */
  608. #if defined(RCC_DCKCFGR2_CK48MSEL)
  609. #define LL_RCC_CK48M_CLKSOURCE RCC_DCKCFGR2_CK48MSEL /*!< CK48M Domain clock source selection */
  610. #endif /* RCC_DCKCFGR_CK48MSEL */
  611. /**
  612. * @}
  613. */
  614. #endif /* RCC_DCKCFGR_CK48MSEL || RCC_DCKCFGR2_CK48MSEL */
  615. #if defined(RNG)
  616. /** @defgroup RCC_LL_EC_RNG Peripheral RNG get clock source
  617. * @{
  618. */
  619. #if defined(RCC_DCKCFGR_CK48MSEL) || defined(RCC_DCKCFGR2_CK48MSEL)
  620. #define LL_RCC_RNG_CLKSOURCE LL_RCC_CK48M_CLKSOURCE /*!< RNG Clock source selection */
  621. #else
  622. #define LL_RCC_RNG_CLKSOURCE RCC_PLLCFGR_PLLQ /*!< RNG Clock source selection */
  623. #endif /* RCC_DCKCFGR_CK48MSEL || RCC_DCKCFGR2_CK48MSEL */
  624. /**
  625. * @}
  626. */
  627. #endif /* RNG */
  628. #if defined(USB_OTG_FS) || defined(USB_OTG_HS)
  629. /** @defgroup RCC_LL_EC_USB Peripheral USB get clock source
  630. * @{
  631. */
  632. #if defined(RCC_DCKCFGR_CK48MSEL) || defined(RCC_DCKCFGR2_CK48MSEL)
  633. #define LL_RCC_USB_CLKSOURCE LL_RCC_CK48M_CLKSOURCE /*!< USB Clock source selection */
  634. #else
  635. #define LL_RCC_USB_CLKSOURCE RCC_PLLCFGR_PLLQ /*!< USB Clock source selection */
  636. #endif /* RCC_DCKCFGR_CK48MSEL || RCC_DCKCFGR2_CK48MSEL */
  637. /**
  638. * @}
  639. */
  640. #endif /* USB_OTG_FS || USB_OTG_HS */
  641. #if defined(CEC)
  642. /** @defgroup RCC_LL_EC_CEC Peripheral CEC get clock source
  643. * @{
  644. */
  645. #define LL_RCC_CEC_CLKSOURCE RCC_DCKCFGR2_CECSEL /*!< CEC Clock source selection */
  646. /**
  647. * @}
  648. */
  649. #endif /* CEC */
  650. /** @defgroup RCC_LL_EC_I2S1 Peripheral I2S get clock source
  651. * @{
  652. */
  653. #if defined(RCC_CFGR_I2SSRC)
  654. #define LL_RCC_I2S1_CLKSOURCE RCC_CFGR_I2SSRC /*!< I2S1 Clock source selection */
  655. #endif /* RCC_CFGR_I2SSRC */
  656. #if defined(RCC_DCKCFGR_I2SSRC)
  657. #define LL_RCC_I2S1_CLKSOURCE RCC_DCKCFGR_I2SSRC /*!< I2S1 Clock source selection */
  658. #endif /* RCC_DCKCFGR_I2SSRC */
  659. #if defined(RCC_DCKCFGR_I2S1SRC)
  660. #define LL_RCC_I2S1_CLKSOURCE RCC_DCKCFGR_I2S1SRC /*!< I2S1 Clock source selection */
  661. #endif /* RCC_DCKCFGR_I2S1SRC */
  662. #if defined(RCC_DCKCFGR_I2S2SRC)
  663. #define LL_RCC_I2S2_CLKSOURCE RCC_DCKCFGR_I2S2SRC /*!< I2S2 Clock source selection */
  664. #endif /* RCC_DCKCFGR_I2S2SRC */
  665. /**
  666. * @}
  667. */
  668. #if defined(DFSDM1_Channel0) || defined(DFSDM2_Channel0)
  669. /** @defgroup RCC_LL_EC_DFSDM_AUDIO Peripheral DFSDM Audio get clock source
  670. * @{
  671. */
  672. #define LL_RCC_DFSDM1_AUDIO_CLKSOURCE RCC_DCKCFGR_CKDFSDM1ASEL /*!< DFSDM1 Audio Clock source selection */
  673. #if defined(DFSDM2_Channel0)
  674. #define LL_RCC_DFSDM2_AUDIO_CLKSOURCE RCC_DCKCFGR_CKDFSDM2ASEL /*!< DFSDM2 Audio Clock source selection */
  675. #endif /* DFSDM2_Channel0 */
  676. /**
  677. * @}
  678. */
  679. /** @defgroup RCC_LL_EC_DFSDM Peripheral DFSDM get clock source
  680. * @{
  681. */
  682. #define LL_RCC_DFSDM1_CLKSOURCE RCC_DCKCFGR_CKDFSDM1SEL /*!< DFSDM1 Clock source selection */
  683. #if defined(DFSDM2_Channel0)
  684. #define LL_RCC_DFSDM2_CLKSOURCE RCC_DCKCFGR_CKDFSDM1SEL /*!< DFSDM2 Clock source selection */
  685. #endif /* DFSDM2_Channel0 */
  686. /**
  687. * @}
  688. */
  689. #endif /* DFSDM1_Channel0 || DFSDM2_Channel0 */
  690. #if defined(SPDIFRX)
  691. /** @defgroup RCC_LL_EC_SPDIFRX Peripheral SPDIFRX get clock source
  692. * @{
  693. */
  694. #define LL_RCC_SPDIFRX1_CLKSOURCE RCC_DCKCFGR2_SPDIFRXSEL /*!< SPDIFRX Clock source selection */
  695. /**
  696. * @}
  697. */
  698. #endif /* SPDIFRX */
  699. #if defined(DSI)
  700. /** @defgroup RCC_LL_EC_DSI Peripheral DSI get clock source
  701. * @{
  702. */
  703. #define LL_RCC_DSI_CLKSOURCE RCC_DCKCFGR_DSISEL /*!< DSI Clock source selection */
  704. /**
  705. * @}
  706. */
  707. #endif /* DSI */
  708. #if defined(LTDC)
  709. /** @defgroup RCC_LL_EC_LTDC Peripheral LTDC get clock source
  710. * @{
  711. */
  712. #define LL_RCC_LTDC_CLKSOURCE RCC_DCKCFGR_PLLSAIDIVR /*!< LTDC Clock source selection */
  713. /**
  714. * @}
  715. */
  716. #endif /* LTDC */
  717. /** @defgroup RCC_LL_EC_RTC_CLKSOURCE RTC clock source selection
  718. * @{
  719. */
  720. #define LL_RCC_RTC_CLKSOURCE_NONE 0x00000000U /*!< No clock used as RTC clock */
  721. #define LL_RCC_RTC_CLKSOURCE_LSE RCC_BDCR_RTCSEL_0 /*!< LSE oscillator clock used as RTC clock */
  722. #define LL_RCC_RTC_CLKSOURCE_LSI RCC_BDCR_RTCSEL_1 /*!< LSI oscillator clock used as RTC clock */
  723. #define LL_RCC_RTC_CLKSOURCE_HSE RCC_BDCR_RTCSEL /*!< HSE oscillator clock divided by HSE prescaler used as RTC clock */
  724. /**
  725. * @}
  726. */
  727. #if defined(RCC_DCKCFGR_TIMPRE)
  728. /** @defgroup RCC_LL_EC_TIM_CLKPRESCALER Timers clocks prescalers selection
  729. * @{
  730. */
  731. #define LL_RCC_TIM_PRESCALER_TWICE 0x00000000U /*!< Timers clock to twice PCLK */
  732. #define LL_RCC_TIM_PRESCALER_FOUR_TIMES RCC_DCKCFGR_TIMPRE /*!< Timers clock to four time PCLK */
  733. /**
  734. * @}
  735. */
  736. #endif /* RCC_DCKCFGR_TIMPRE */
  737. /** @defgroup RCC_LL_EC_PLLSOURCE PLL, PLLI2S and PLLSAI entry clock source
  738. * @{
  739. */
  740. #define LL_RCC_PLLSOURCE_HSI RCC_PLLCFGR_PLLSRC_HSI /*!< HSI16 clock selected as PLL entry clock source */
  741. #define LL_RCC_PLLSOURCE_HSE RCC_PLLCFGR_PLLSRC_HSE /*!< HSE clock selected as PLL entry clock source */
  742. #if defined(RCC_PLLI2SCFGR_PLLI2SSRC)
  743. #define LL_RCC_PLLI2SSOURCE_PIN (RCC_PLLI2SCFGR_PLLI2SSRC | 0x80U) /*!< I2S External pin input clock selected as PLLI2S entry clock source */
  744. #endif /* RCC_PLLI2SCFGR_PLLI2SSRC */
  745. /**
  746. * @}
  747. */
  748. /** @defgroup RCC_LL_EC_PLLM_DIV PLL, PLLI2S and PLLSAI division factor
  749. * @{
  750. */
  751. #define LL_RCC_PLLM_DIV_2 (RCC_PLLCFGR_PLLM_1) /*!< PLL, PLLI2S and PLLSAI division factor by 2 */
  752. #define LL_RCC_PLLM_DIV_3 (RCC_PLLCFGR_PLLM_1 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 3 */
  753. #define LL_RCC_PLLM_DIV_4 (RCC_PLLCFGR_PLLM_2) /*!< PLL, PLLI2S and PLLSAI division factor by 4 */
  754. #define LL_RCC_PLLM_DIV_5 (RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 5 */
  755. #define LL_RCC_PLLM_DIV_6 (RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_1) /*!< PLL, PLLI2S and PLLSAI division factor by 6 */
  756. #define LL_RCC_PLLM_DIV_7 (RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_1 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 7 */
  757. #define LL_RCC_PLLM_DIV_8 (RCC_PLLCFGR_PLLM_3) /*!< PLL, PLLI2S and PLLSAI division factor by 8 */
  758. #define LL_RCC_PLLM_DIV_9 (RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 9 */
  759. #define LL_RCC_PLLM_DIV_10 (RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_1) /*!< PLL, PLLI2S and PLLSAI division factor by 10 */
  760. #define LL_RCC_PLLM_DIV_11 (RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_1 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 11 */
  761. #define LL_RCC_PLLM_DIV_12 (RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_2) /*!< PLL, PLLI2S and PLLSAI division factor by 12 */
  762. #define LL_RCC_PLLM_DIV_13 (RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 13 */
  763. #define LL_RCC_PLLM_DIV_14 (RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_1) /*!< PLL, PLLI2S and PLLSAI division factor by 14 */
  764. #define LL_RCC_PLLM_DIV_15 (RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_1 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 15 */
  765. #define LL_RCC_PLLM_DIV_16 (RCC_PLLCFGR_PLLM_4) /*!< PLL, PLLI2S and PLLSAI division factor by 16 */
  766. #define LL_RCC_PLLM_DIV_17 (RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 17 */
  767. #define LL_RCC_PLLM_DIV_18 (RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_1) /*!< PLL, PLLI2S and PLLSAI division factor by 18 */
  768. #define LL_RCC_PLLM_DIV_19 (RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_1 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 19 */
  769. #define LL_RCC_PLLM_DIV_20 (RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_2) /*!< PLL, PLLI2S and PLLSAI division factor by 20 */
  770. #define LL_RCC_PLLM_DIV_21 (RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 21 */
  771. #define LL_RCC_PLLM_DIV_22 (RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_1) /*!< PLL, PLLI2S and PLLSAI division factor by 22 */
  772. #define LL_RCC_PLLM_DIV_23 (RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_1 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 23 */
  773. #define LL_RCC_PLLM_DIV_24 (RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_3) /*!< PLL, PLLI2S and PLLSAI division factor by 24 */
  774. #define LL_RCC_PLLM_DIV_25 (RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 25 */
  775. #define LL_RCC_PLLM_DIV_26 (RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_1) /*!< PLL, PLLI2S and PLLSAI division factor by 26 */
  776. #define LL_RCC_PLLM_DIV_27 (RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_1 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 27 */
  777. #define LL_RCC_PLLM_DIV_28 (RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_2) /*!< PLL, PLLI2S and PLLSAI division factor by 28 */
  778. #define LL_RCC_PLLM_DIV_29 (RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 29 */
  779. #define LL_RCC_PLLM_DIV_30 (RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_1) /*!< PLL, PLLI2S and PLLSAI division factor by 30 */
  780. #define LL_RCC_PLLM_DIV_31 (RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_1 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 31 */
  781. #define LL_RCC_PLLM_DIV_32 (RCC_PLLCFGR_PLLM_5) /*!< PLL, PLLI2S and PLLSAI division factor by 32 */
  782. #define LL_RCC_PLLM_DIV_33 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 33 */
  783. #define LL_RCC_PLLM_DIV_34 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_1) /*!< PLL, PLLI2S and PLLSAI division factor by 34 */
  784. #define LL_RCC_PLLM_DIV_35 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_1 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 35 */
  785. #define LL_RCC_PLLM_DIV_36 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_2) /*!< PLL, PLLI2S and PLLSAI division factor by 36 */
  786. #define LL_RCC_PLLM_DIV_37 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 37 */
  787. #define LL_RCC_PLLM_DIV_38 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_1) /*!< PLL, PLLI2S and PLLSAI division factor by 38 */
  788. #define LL_RCC_PLLM_DIV_39 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_1 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 39 */
  789. #define LL_RCC_PLLM_DIV_40 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_3) /*!< PLL, PLLI2S and PLLSAI division factor by 40 */
  790. #define LL_RCC_PLLM_DIV_41 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 41 */
  791. #define LL_RCC_PLLM_DIV_42 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_1) /*!< PLL, PLLI2S and PLLSAI division factor by 42 */
  792. #define LL_RCC_PLLM_DIV_43 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_1 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 43 */
  793. #define LL_RCC_PLLM_DIV_44 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_2) /*!< PLL, PLLI2S and PLLSAI division factor by 44 */
  794. #define LL_RCC_PLLM_DIV_45 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 45 */
  795. #define LL_RCC_PLLM_DIV_46 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_1) /*!< PLL, PLLI2S and PLLSAI division factor by 46 */
  796. #define LL_RCC_PLLM_DIV_47 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_1 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 47 */
  797. #define LL_RCC_PLLM_DIV_48 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_4) /*!< PLL, PLLI2S and PLLSAI division factor by 48 */
  798. #define LL_RCC_PLLM_DIV_49 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 49 */
  799. #define LL_RCC_PLLM_DIV_50 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_1) /*!< PLL, PLLI2S and PLLSAI division factor by 50 */
  800. #define LL_RCC_PLLM_DIV_51 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_1 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 51 */
  801. #define LL_RCC_PLLM_DIV_52 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_2) /*!< PLL, PLLI2S and PLLSAI division factor by 52 */
  802. #define LL_RCC_PLLM_DIV_53 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 53 */
  803. #define LL_RCC_PLLM_DIV_54 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_1) /*!< PLL, PLLI2S and PLLSAI division factor by 54 */
  804. #define LL_RCC_PLLM_DIV_55 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_1 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 55 */
  805. #define LL_RCC_PLLM_DIV_56 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_3) /*!< PLL, PLLI2S and PLLSAI division factor by 56 */
  806. #define LL_RCC_PLLM_DIV_57 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 57 */
  807. #define LL_RCC_PLLM_DIV_58 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_1) /*!< PLL, PLLI2S and PLLSAI division factor by 58 */
  808. #define LL_RCC_PLLM_DIV_59 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_1 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 59 */
  809. #define LL_RCC_PLLM_DIV_60 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_2) /*!< PLL, PLLI2S and PLLSAI division factor by 60 */
  810. #define LL_RCC_PLLM_DIV_61 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 61 */
  811. #define LL_RCC_PLLM_DIV_62 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_1) /*!< PLL, PLLI2S and PLLSAI division factor by 62 */
  812. #define LL_RCC_PLLM_DIV_63 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_1 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 63 */
  813. /**
  814. * @}
  815. */
  816. #if defined(RCC_PLLCFGR_PLLR)
  817. /** @defgroup RCC_LL_EC_PLLR_DIV PLL division factor (PLLR)
  818. * @{
  819. */
  820. #define LL_RCC_PLLR_DIV_2 (RCC_PLLCFGR_PLLR_1) /*!< Main PLL division factor for PLLCLK (system clock) by 2 */
  821. #define LL_RCC_PLLR_DIV_3 (RCC_PLLCFGR_PLLR_1|RCC_PLLCFGR_PLLR_0) /*!< Main PLL division factor for PLLCLK (system clock) by 3 */
  822. #define LL_RCC_PLLR_DIV_4 (RCC_PLLCFGR_PLLR_2) /*!< Main PLL division factor for PLLCLK (system clock) by 4 */
  823. #define LL_RCC_PLLR_DIV_5 (RCC_PLLCFGR_PLLR_2|RCC_PLLCFGR_PLLR_0) /*!< Main PLL division factor for PLLCLK (system clock) by 5 */
  824. #define LL_RCC_PLLR_DIV_6 (RCC_PLLCFGR_PLLR_2|RCC_PLLCFGR_PLLR_1) /*!< Main PLL division factor for PLLCLK (system clock) by 6 */
  825. #define LL_RCC_PLLR_DIV_7 (RCC_PLLCFGR_PLLR) /*!< Main PLL division factor for PLLCLK (system clock) by 7 */
  826. /**
  827. * @}
  828. */
  829. #endif /* RCC_PLLCFGR_PLLR */
  830. #if defined(RCC_DCKCFGR_PLLDIVR)
  831. /** @defgroup RCC_LL_EC_PLLDIVR PLLDIVR division factor (PLLDIVR)
  832. * @{
  833. */
  834. #define LL_RCC_PLLDIVR_DIV_1 (RCC_DCKCFGR_PLLDIVR_0) /*!< PLL division factor for PLLDIVR output by 1 */
  835. #define LL_RCC_PLLDIVR_DIV_2 (RCC_DCKCFGR_PLLDIVR_1) /*!< PLL division factor for PLLDIVR output by 2 */
  836. #define LL_RCC_PLLDIVR_DIV_3 (RCC_DCKCFGR_PLLDIVR_1 | RCC_DCKCFGR_PLLDIVR_0) /*!< PLL division factor for PLLDIVR output by 3 */
  837. #define LL_RCC_PLLDIVR_DIV_4 (RCC_DCKCFGR_PLLDIVR_2) /*!< PLL division factor for PLLDIVR output by 4 */
  838. #define LL_RCC_PLLDIVR_DIV_5 (RCC_DCKCFGR_PLLDIVR_2 | RCC_DCKCFGR_PLLDIVR_0) /*!< PLL division factor for PLLDIVR output by 5 */
  839. #define LL_RCC_PLLDIVR_DIV_6 (RCC_DCKCFGR_PLLDIVR_2 | RCC_DCKCFGR_PLLDIVR_1) /*!< PLL division factor for PLLDIVR output by 6 */
  840. #define LL_RCC_PLLDIVR_DIV_7 (RCC_DCKCFGR_PLLDIVR_2 | RCC_DCKCFGR_PLLDIVR_1 | RCC_DCKCFGR_PLLDIVR_0) /*!< PLL division factor for PLLDIVR output by 7 */
  841. #define LL_RCC_PLLDIVR_DIV_8 (RCC_DCKCFGR_PLLDIVR_3) /*!< PLL division factor for PLLDIVR output by 8 */
  842. #define LL_RCC_PLLDIVR_DIV_9 (RCC_DCKCFGR_PLLDIVR_3 | RCC_DCKCFGR_PLLDIVR_0) /*!< PLL division factor for PLLDIVR output by 9 */
  843. #define LL_RCC_PLLDIVR_DIV_10 (RCC_DCKCFGR_PLLDIVR_3 | RCC_DCKCFGR_PLLDIVR_1) /*!< PLL division factor for PLLDIVR output by 10 */
  844. #define LL_RCC_PLLDIVR_DIV_11 (RCC_DCKCFGR_PLLDIVR_3 | RCC_DCKCFGR_PLLDIVR_1 | RCC_DCKCFGR_PLLDIVR_0) /*!< PLL division factor for PLLDIVR output by 11 */
  845. #define LL_RCC_PLLDIVR_DIV_12 (RCC_DCKCFGR_PLLDIVR_3 | RCC_DCKCFGR_PLLDIVR_2) /*!< PLL division factor for PLLDIVR output by 12 */
  846. #define LL_RCC_PLLDIVR_DIV_13 (RCC_DCKCFGR_PLLDIVR_3 | RCC_DCKCFGR_PLLDIVR_2 | RCC_DCKCFGR_PLLDIVR_0) /*!< PLL division factor for PLLDIVR output by 13 */
  847. #define LL_RCC_PLLDIVR_DIV_14 (RCC_DCKCFGR_PLLDIVR_3 | RCC_DCKCFGR_PLLDIVR_2 | RCC_DCKCFGR_PLLDIVR_1) /*!< PLL division factor for PLLDIVR output by 14 */
  848. #define LL_RCC_PLLDIVR_DIV_15 (RCC_DCKCFGR_PLLDIVR_3 | RCC_DCKCFGR_PLLDIVR_2 | RCC_DCKCFGR_PLLDIVR_1 | RCC_DCKCFGR_PLLDIVR_0) /*!< PLL division factor for PLLDIVR output by 15 */
  849. #define LL_RCC_PLLDIVR_DIV_16 (RCC_DCKCFGR_PLLDIVR_4) /*!< PLL division factor for PLLDIVR output by 16 */
  850. #define LL_RCC_PLLDIVR_DIV_17 (RCC_DCKCFGR_PLLDIVR_4 | RCC_DCKCFGR_PLLDIVR_0) /*!< PLL division factor for PLLDIVR output by 17 */
  851. #define LL_RCC_PLLDIVR_DIV_18 (RCC_DCKCFGR_PLLDIVR_4 | RCC_DCKCFGR_PLLDIVR_1) /*!< PLL division factor for PLLDIVR output by 18 */
  852. #define LL_RCC_PLLDIVR_DIV_19 (RCC_DCKCFGR_PLLDIVR_4 | RCC_DCKCFGR_PLLDIVR_1 | RCC_DCKCFGR_PLLDIVR_0) /*!< PLL division factor for PLLDIVR output by 19 */
  853. #define LL_RCC_PLLDIVR_DIV_20 (RCC_DCKCFGR_PLLDIVR_4 | RCC_DCKCFGR_PLLDIVR_2) /*!< PLL division factor for PLLDIVR output by 20 */
  854. #define LL_RCC_PLLDIVR_DIV_21 (RCC_DCKCFGR_PLLDIVR_4 | RCC_DCKCFGR_PLLDIVR_2 | RCC_DCKCFGR_PLLDIVR_0) /*!< PLL division factor for PLLDIVR output by 21 */
  855. #define LL_RCC_PLLDIVR_DIV_22 (RCC_DCKCFGR_PLLDIVR_4 | RCC_DCKCFGR_PLLDIVR_2 | RCC_DCKCFGR_PLLDIVR_1) /*!< PLL division factor for PLLDIVR output by 22 */
  856. #define LL_RCC_PLLDIVR_DIV_23 (RCC_DCKCFGR_PLLDIVR_4 | RCC_DCKCFGR_PLLDIVR_2 | RCC_DCKCFGR_PLLDIVR_1 | RCC_DCKCFGR_PLLDIVR_0) /*!< PLL division factor for PLLDIVR output by 23 */
  857. #define LL_RCC_PLLDIVR_DIV_24 (RCC_DCKCFGR_PLLDIVR_4 | RCC_DCKCFGR_PLLDIVR_3) /*!< PLL division factor for PLLDIVR output by 24 */
  858. #define LL_RCC_PLLDIVR_DIV_25 (RCC_DCKCFGR_PLLDIVR_4 | RCC_DCKCFGR_PLLDIVR_3 | RCC_DCKCFGR_PLLDIVR_0) /*!< PLL division factor for PLLDIVR output by 25 */
  859. #define LL_RCC_PLLDIVR_DIV_26 (RCC_DCKCFGR_PLLDIVR_4 | RCC_DCKCFGR_PLLDIVR_3 | RCC_DCKCFGR_PLLDIVR_1) /*!< PLL division factor for PLLDIVR output by 26 */
  860. #define LL_RCC_PLLDIVR_DIV_27 (RCC_DCKCFGR_PLLDIVR_4 | RCC_DCKCFGR_PLLDIVR_3 | RCC_DCKCFGR_PLLDIVR_1 | RCC_DCKCFGR_PLLDIVR_0) /*!< PLL division factor for PLLDIVR output by 27 */
  861. #define LL_RCC_PLLDIVR_DIV_28 (RCC_DCKCFGR_PLLDIVR_4 | RCC_DCKCFGR_PLLDIVR_3 | RCC_DCKCFGR_PLLDIVR_2) /*!< PLL division factor for PLLDIVR output by 28 */
  862. #define LL_RCC_PLLDIVR_DIV_29 (RCC_DCKCFGR_PLLDIVR_4 | RCC_DCKCFGR_PLLDIVR_3 | RCC_DCKCFGR_PLLDIVR_2 | RCC_DCKCFGR_PLLDIVR_0) /*!< PLL division factor for PLLDIVR output by 29 */
  863. #define LL_RCC_PLLDIVR_DIV_30 (RCC_DCKCFGR_PLLDIVR_4 | RCC_DCKCFGR_PLLDIVR_3 | RCC_DCKCFGR_PLLDIVR_2 | RCC_DCKCFGR_PLLDIVR_1) /*!< PLL division factor for PLLDIVR output by 30 */
  864. #define LL_RCC_PLLDIVR_DIV_31 (RCC_DCKCFGR_PLLDIVR_4 | RCC_DCKCFGR_PLLDIVR_3 | RCC_DCKCFGR_PLLDIVR_2 | RCC_DCKCFGR_PLLDIVR_1 | RCC_DCKCFGR_PLLDIVR_0) /*!< PLL division factor for PLLDIVR output by 31 */
  865. /**
  866. * @}
  867. */
  868. #endif /* RCC_DCKCFGR_PLLDIVR */
  869. /** @defgroup RCC_LL_EC_PLLP_DIV PLL division factor (PLLP)
  870. * @{
  871. */
  872. #define LL_RCC_PLLP_DIV_2 0x00000000U /*!< Main PLL division factor for PLLP output by 2 */
  873. #define LL_RCC_PLLP_DIV_4 RCC_PLLCFGR_PLLP_0 /*!< Main PLL division factor for PLLP output by 4 */
  874. #define LL_RCC_PLLP_DIV_6 RCC_PLLCFGR_PLLP_1 /*!< Main PLL division factor for PLLP output by 6 */
  875. #define LL_RCC_PLLP_DIV_8 (RCC_PLLCFGR_PLLP_1 | RCC_PLLCFGR_PLLP_0) /*!< Main PLL division factor for PLLP output by 8 */
  876. /**
  877. * @}
  878. */
  879. /** @defgroup RCC_LL_EC_PLLQ_DIV PLL division factor (PLLQ)
  880. * @{
  881. */
  882. #define LL_RCC_PLLQ_DIV_2 RCC_PLLCFGR_PLLQ_1 /*!< Main PLL division factor for PLLQ output by 2 */
  883. #define LL_RCC_PLLQ_DIV_3 (RCC_PLLCFGR_PLLQ_1|RCC_PLLCFGR_PLLQ_0) /*!< Main PLL division factor for PLLQ output by 3 */
  884. #define LL_RCC_PLLQ_DIV_4 RCC_PLLCFGR_PLLQ_2 /*!< Main PLL division factor for PLLQ output by 4 */
  885. #define LL_RCC_PLLQ_DIV_5 (RCC_PLLCFGR_PLLQ_2|RCC_PLLCFGR_PLLQ_0) /*!< Main PLL division factor for PLLQ output by 5 */
  886. #define LL_RCC_PLLQ_DIV_6 (RCC_PLLCFGR_PLLQ_2|RCC_PLLCFGR_PLLQ_1) /*!< Main PLL division factor for PLLQ output by 6 */
  887. #define LL_RCC_PLLQ_DIV_7 (RCC_PLLCFGR_PLLQ_2|RCC_PLLCFGR_PLLQ_1|RCC_PLLCFGR_PLLQ_0) /*!< Main PLL division factor for PLLQ output by 7 */
  888. #define LL_RCC_PLLQ_DIV_8 RCC_PLLCFGR_PLLQ_3 /*!< Main PLL division factor for PLLQ output by 8 */
  889. #define LL_RCC_PLLQ_DIV_9 (RCC_PLLCFGR_PLLQ_3|RCC_PLLCFGR_PLLQ_0) /*!< Main PLL division factor for PLLQ output by 9 */
  890. #define LL_RCC_PLLQ_DIV_10 (RCC_PLLCFGR_PLLQ_3|RCC_PLLCFGR_PLLQ_1) /*!< Main PLL division factor for PLLQ output by 10 */
  891. #define LL_RCC_PLLQ_DIV_11 (RCC_PLLCFGR_PLLQ_3|RCC_PLLCFGR_PLLQ_1|RCC_PLLCFGR_PLLQ_0) /*!< Main PLL division factor for PLLQ output by 11 */
  892. #define LL_RCC_PLLQ_DIV_12 (RCC_PLLCFGR_PLLQ_3|RCC_PLLCFGR_PLLQ_2) /*!< Main PLL division factor for PLLQ output by 12 */
  893. #define LL_RCC_PLLQ_DIV_13 (RCC_PLLCFGR_PLLQ_3|RCC_PLLCFGR_PLLQ_2|RCC_PLLCFGR_PLLQ_0) /*!< Main PLL division factor for PLLQ output by 13 */
  894. #define LL_RCC_PLLQ_DIV_14 (RCC_PLLCFGR_PLLQ_3|RCC_PLLCFGR_PLLQ_2|RCC_PLLCFGR_PLLQ_1) /*!< Main PLL division factor for PLLQ output by 14 */
  895. #define LL_RCC_PLLQ_DIV_15 (RCC_PLLCFGR_PLLQ_3|RCC_PLLCFGR_PLLQ_2|RCC_PLLCFGR_PLLQ_1|RCC_PLLCFGR_PLLQ_0) /*!< Main PLL division factor for PLLQ output by 15 */
  896. /**
  897. * @}
  898. */
  899. /** @defgroup RCC_LL_EC_PLL_SPRE_SEL PLL Spread Spectrum Selection
  900. * @{
  901. */
  902. #define LL_RCC_SPREAD_SELECT_CENTER 0x00000000U /*!< PLL center spread spectrum selection */
  903. #define LL_RCC_SPREAD_SELECT_DOWN RCC_SSCGR_SPREADSEL /*!< PLL down spread spectrum selection */
  904. /**
  905. * @}
  906. */
  907. #if defined(RCC_PLLI2S_SUPPORT)
  908. /** @defgroup RCC_LL_EC_PLLI2SM PLLI2SM division factor (PLLI2SM)
  909. * @{
  910. */
  911. #if defined(RCC_PLLI2SCFGR_PLLI2SM)
  912. #define LL_RCC_PLLI2SM_DIV_2 (RCC_PLLI2SCFGR_PLLI2SM_1) /*!< PLLI2S division factor for PLLI2SM output by 2 */
  913. #define LL_RCC_PLLI2SM_DIV_3 (RCC_PLLI2SCFGR_PLLI2SM_1 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 3 */
  914. #define LL_RCC_PLLI2SM_DIV_4 (RCC_PLLI2SCFGR_PLLI2SM_2) /*!< PLLI2S division factor for PLLI2SM output by 4 */
  915. #define LL_RCC_PLLI2SM_DIV_5 (RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 5 */
  916. #define LL_RCC_PLLI2SM_DIV_6 (RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_1) /*!< PLLI2S division factor for PLLI2SM output by 6 */
  917. #define LL_RCC_PLLI2SM_DIV_7 (RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_1 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 7 */
  918. #define LL_RCC_PLLI2SM_DIV_8 (RCC_PLLI2SCFGR_PLLI2SM_3) /*!< PLLI2S division factor for PLLI2SM output by 8 */
  919. #define LL_RCC_PLLI2SM_DIV_9 (RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 9 */
  920. #define LL_RCC_PLLI2SM_DIV_10 (RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_1) /*!< PLLI2S division factor for PLLI2SM output by 10 */
  921. #define LL_RCC_PLLI2SM_DIV_11 (RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_1 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 11 */
  922. #define LL_RCC_PLLI2SM_DIV_12 (RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_2) /*!< PLLI2S division factor for PLLI2SM output by 12 */
  923. #define LL_RCC_PLLI2SM_DIV_13 (RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 13 */
  924. #define LL_RCC_PLLI2SM_DIV_14 (RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_1) /*!< PLLI2S division factor for PLLI2SM output by 14 */
  925. #define LL_RCC_PLLI2SM_DIV_15 (RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_1 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 15 */
  926. #define LL_RCC_PLLI2SM_DIV_16 (RCC_PLLI2SCFGR_PLLI2SM_4) /*!< PLLI2S division factor for PLLI2SM output by 16 */
  927. #define LL_RCC_PLLI2SM_DIV_17 (RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 17 */
  928. #define LL_RCC_PLLI2SM_DIV_18 (RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_1) /*!< PLLI2S division factor for PLLI2SM output by 18 */
  929. #define LL_RCC_PLLI2SM_DIV_19 (RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_1 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 19 */
  930. #define LL_RCC_PLLI2SM_DIV_20 (RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_2) /*!< PLLI2S division factor for PLLI2SM output by 20 */
  931. #define LL_RCC_PLLI2SM_DIV_21 (RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 21 */
  932. #define LL_RCC_PLLI2SM_DIV_22 (RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_1) /*!< PLLI2S division factor for PLLI2SM output by 22 */
  933. #define LL_RCC_PLLI2SM_DIV_23 (RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_1 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 23 */
  934. #define LL_RCC_PLLI2SM_DIV_24 (RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_3) /*!< PLLI2S division factor for PLLI2SM output by 24 */
  935. #define LL_RCC_PLLI2SM_DIV_25 (RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 25 */
  936. #define LL_RCC_PLLI2SM_DIV_26 (RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_1) /*!< PLLI2S division factor for PLLI2SM output by 26 */
  937. #define LL_RCC_PLLI2SM_DIV_27 (RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_1 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 27 */
  938. #define LL_RCC_PLLI2SM_DIV_28 (RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_2) /*!< PLLI2S division factor for PLLI2SM output by 28 */
  939. #define LL_RCC_PLLI2SM_DIV_29 (RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 29 */
  940. #define LL_RCC_PLLI2SM_DIV_30 (RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_1) /*!< PLLI2S division factor for PLLI2SM output by 30 */
  941. #define LL_RCC_PLLI2SM_DIV_31 (RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_1 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 31 */
  942. #define LL_RCC_PLLI2SM_DIV_32 (RCC_PLLI2SCFGR_PLLI2SM_5) /*!< PLLI2S division factor for PLLI2SM output by 32 */
  943. #define LL_RCC_PLLI2SM_DIV_33 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 33 */
  944. #define LL_RCC_PLLI2SM_DIV_34 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_1) /*!< PLLI2S division factor for PLLI2SM output by 34 */
  945. #define LL_RCC_PLLI2SM_DIV_35 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_1 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 35 */
  946. #define LL_RCC_PLLI2SM_DIV_36 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_2) /*!< PLLI2S division factor for PLLI2SM output by 36 */
  947. #define LL_RCC_PLLI2SM_DIV_37 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 37 */
  948. #define LL_RCC_PLLI2SM_DIV_38 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_1) /*!< PLLI2S division factor for PLLI2SM output by 38 */
  949. #define LL_RCC_PLLI2SM_DIV_39 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_1 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 39 */
  950. #define LL_RCC_PLLI2SM_DIV_40 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_3) /*!< PLLI2S division factor for PLLI2SM output by 40 */
  951. #define LL_RCC_PLLI2SM_DIV_41 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 41 */
  952. #define LL_RCC_PLLI2SM_DIV_42 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_1) /*!< PLLI2S division factor for PLLI2SM output by 42 */
  953. #define LL_RCC_PLLI2SM_DIV_43 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_1 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 43 */
  954. #define LL_RCC_PLLI2SM_DIV_44 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_2) /*!< PLLI2S division factor for PLLI2SM output by 44 */
  955. #define LL_RCC_PLLI2SM_DIV_45 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 45 */
  956. #define LL_RCC_PLLI2SM_DIV_46 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_1) /*!< PLLI2S division factor for PLLI2SM output by 46 */
  957. #define LL_RCC_PLLI2SM_DIV_47 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_1 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 47 */
  958. #define LL_RCC_PLLI2SM_DIV_48 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_4) /*!< PLLI2S division factor for PLLI2SM output by 48 */
  959. #define LL_RCC_PLLI2SM_DIV_49 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 49 */
  960. #define LL_RCC_PLLI2SM_DIV_50 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_1) /*!< PLLI2S division factor for PLLI2SM output by 50 */
  961. #define LL_RCC_PLLI2SM_DIV_51 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_1 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 51 */
  962. #define LL_RCC_PLLI2SM_DIV_52 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_2) /*!< PLLI2S division factor for PLLI2SM output by 52 */
  963. #define LL_RCC_PLLI2SM_DIV_53 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 53 */
  964. #define LL_RCC_PLLI2SM_DIV_54 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_1) /*!< PLLI2S division factor for PLLI2SM output by 54 */
  965. #define LL_RCC_PLLI2SM_DIV_55 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_1 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 55 */
  966. #define LL_RCC_PLLI2SM_DIV_56 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_3) /*!< PLLI2S division factor for PLLI2SM output by 56 */
  967. #define LL_RCC_PLLI2SM_DIV_57 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 57 */
  968. #define LL_RCC_PLLI2SM_DIV_58 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_1) /*!< PLLI2S division factor for PLLI2SM output by 58 */
  969. #define LL_RCC_PLLI2SM_DIV_59 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_1 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 59 */
  970. #define LL_RCC_PLLI2SM_DIV_60 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_2) /*!< PLLI2S division factor for PLLI2SM output by 60 */
  971. #define LL_RCC_PLLI2SM_DIV_61 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 61 */
  972. #define LL_RCC_PLLI2SM_DIV_62 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_1) /*!< PLLI2S division factor for PLLI2SM output by 62 */
  973. #define LL_RCC_PLLI2SM_DIV_63 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_1 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 63 */
  974. #else
  975. #define LL_RCC_PLLI2SM_DIV_2 LL_RCC_PLLM_DIV_2 /*!< PLLI2S division factor for PLLI2SM output by 2 */
  976. #define LL_RCC_PLLI2SM_DIV_3 LL_RCC_PLLM_DIV_3 /*!< PLLI2S division factor for PLLI2SM output by 3 */
  977. #define LL_RCC_PLLI2SM_DIV_4 LL_RCC_PLLM_DIV_4 /*!< PLLI2S division factor for PLLI2SM output by 4 */
  978. #define LL_RCC_PLLI2SM_DIV_5 LL_RCC_PLLM_DIV_5 /*!< PLLI2S division factor for PLLI2SM output by 5 */
  979. #define LL_RCC_PLLI2SM_DIV_6 LL_RCC_PLLM_DIV_6 /*!< PLLI2S division factor for PLLI2SM output by 6 */
  980. #define LL_RCC_PLLI2SM_DIV_7 LL_RCC_PLLM_DIV_7 /*!< PLLI2S division factor for PLLI2SM output by 7 */
  981. #define LL_RCC_PLLI2SM_DIV_8 LL_RCC_PLLM_DIV_8 /*!< PLLI2S division factor for PLLI2SM output by 8 */
  982. #define LL_RCC_PLLI2SM_DIV_9 LL_RCC_PLLM_DIV_9 /*!< PLLI2S division factor for PLLI2SM output by 9 */
  983. #define LL_RCC_PLLI2SM_DIV_10 LL_RCC_PLLM_DIV_10 /*!< PLLI2S division factor for PLLI2SM output by 10 */
  984. #define LL_RCC_PLLI2SM_DIV_11 LL_RCC_PLLM_DIV_11 /*!< PLLI2S division factor for PLLI2SM output by 11 */
  985. #define LL_RCC_PLLI2SM_DIV_12 LL_RCC_PLLM_DIV_12 /*!< PLLI2S division factor for PLLI2SM output by 12 */
  986. #define LL_RCC_PLLI2SM_DIV_13 LL_RCC_PLLM_DIV_13 /*!< PLLI2S division factor for PLLI2SM output by 13 */
  987. #define LL_RCC_PLLI2SM_DIV_14 LL_RCC_PLLM_DIV_14 /*!< PLLI2S division factor for PLLI2SM output by 14 */
  988. #define LL_RCC_PLLI2SM_DIV_15 LL_RCC_PLLM_DIV_15 /*!< PLLI2S division factor for PLLI2SM output by 15 */
  989. #define LL_RCC_PLLI2SM_DIV_16 LL_RCC_PLLM_DIV_16 /*!< PLLI2S division factor for PLLI2SM output by 16 */
  990. #define LL_RCC_PLLI2SM_DIV_17 LL_RCC_PLLM_DIV_17 /*!< PLLI2S division factor for PLLI2SM output by 17 */
  991. #define LL_RCC_PLLI2SM_DIV_18 LL_RCC_PLLM_DIV_18 /*!< PLLI2S division factor for PLLI2SM output by 18 */
  992. #define LL_RCC_PLLI2SM_DIV_19 LL_RCC_PLLM_DIV_19 /*!< PLLI2S division factor for PLLI2SM output by 19 */
  993. #define LL_RCC_PLLI2SM_DIV_20 LL_RCC_PLLM_DIV_20 /*!< PLLI2S division factor for PLLI2SM output by 20 */
  994. #define LL_RCC_PLLI2SM_DIV_21 LL_RCC_PLLM_DIV_21 /*!< PLLI2S division factor for PLLI2SM output by 21 */
  995. #define LL_RCC_PLLI2SM_DIV_22 LL_RCC_PLLM_DIV_22 /*!< PLLI2S division factor for PLLI2SM output by 22 */
  996. #define LL_RCC_PLLI2SM_DIV_23 LL_RCC_PLLM_DIV_23 /*!< PLLI2S division factor for PLLI2SM output by 23 */
  997. #define LL_RCC_PLLI2SM_DIV_24 LL_RCC_PLLM_DIV_24 /*!< PLLI2S division factor for PLLI2SM output by 24 */
  998. #define LL_RCC_PLLI2SM_DIV_25 LL_RCC_PLLM_DIV_25 /*!< PLLI2S division factor for PLLI2SM output by 25 */
  999. #define LL_RCC_PLLI2SM_DIV_26 LL_RCC_PLLM_DIV_26 /*!< PLLI2S division factor for PLLI2SM output by 26 */
  1000. #define LL_RCC_PLLI2SM_DIV_27 LL_RCC_PLLM_DIV_27 /*!< PLLI2S division factor for PLLI2SM output by 27 */
  1001. #define LL_RCC_PLLI2SM_DIV_28 LL_RCC_PLLM_DIV_28 /*!< PLLI2S division factor for PLLI2SM output by 28 */
  1002. #define LL_RCC_PLLI2SM_DIV_29 LL_RCC_PLLM_DIV_29 /*!< PLLI2S division factor for PLLI2SM output by 29 */
  1003. #define LL_RCC_PLLI2SM_DIV_30 LL_RCC_PLLM_DIV_30 /*!< PLLI2S division factor for PLLI2SM output by 30 */
  1004. #define LL_RCC_PLLI2SM_DIV_31 LL_RCC_PLLM_DIV_31 /*!< PLLI2S division factor for PLLI2SM output by 31 */
  1005. #define LL_RCC_PLLI2SM_DIV_32 LL_RCC_PLLM_DIV_32 /*!< PLLI2S division factor for PLLI2SM output by 32 */
  1006. #define LL_RCC_PLLI2SM_DIV_33 LL_RCC_PLLM_DIV_33 /*!< PLLI2S division factor for PLLI2SM output by 33 */
  1007. #define LL_RCC_PLLI2SM_DIV_34 LL_RCC_PLLM_DIV_34 /*!< PLLI2S division factor for PLLI2SM output by 34 */
  1008. #define LL_RCC_PLLI2SM_DIV_35 LL_RCC_PLLM_DIV_35 /*!< PLLI2S division factor for PLLI2SM output by 35 */
  1009. #define LL_RCC_PLLI2SM_DIV_36 LL_RCC_PLLM_DIV_36 /*!< PLLI2S division factor for PLLI2SM output by 36 */
  1010. #define LL_RCC_PLLI2SM_DIV_37 LL_RCC_PLLM_DIV_37 /*!< PLLI2S division factor for PLLI2SM output by 37 */
  1011. #define LL_RCC_PLLI2SM_DIV_38 LL_RCC_PLLM_DIV_38 /*!< PLLI2S division factor for PLLI2SM output by 38 */
  1012. #define LL_RCC_PLLI2SM_DIV_39 LL_RCC_PLLM_DIV_39 /*!< PLLI2S division factor for PLLI2SM output by 39 */
  1013. #define LL_RCC_PLLI2SM_DIV_40 LL_RCC_PLLM_DIV_40 /*!< PLLI2S division factor for PLLI2SM output by 40 */
  1014. #define LL_RCC_PLLI2SM_DIV_41 LL_RCC_PLLM_DIV_41 /*!< PLLI2S division factor for PLLI2SM output by 41 */
  1015. #define LL_RCC_PLLI2SM_DIV_42 LL_RCC_PLLM_DIV_42 /*!< PLLI2S division factor for PLLI2SM output by 42 */
  1016. #define LL_RCC_PLLI2SM_DIV_43 LL_RCC_PLLM_DIV_43 /*!< PLLI2S division factor for PLLI2SM output by 43 */
  1017. #define LL_RCC_PLLI2SM_DIV_44 LL_RCC_PLLM_DIV_44 /*!< PLLI2S division factor for PLLI2SM output by 44 */
  1018. #define LL_RCC_PLLI2SM_DIV_45 LL_RCC_PLLM_DIV_45 /*!< PLLI2S division factor for PLLI2SM output by 45 */
  1019. #define LL_RCC_PLLI2SM_DIV_46 LL_RCC_PLLM_DIV_46 /*!< PLLI2S division factor for PLLI2SM output by 46 */
  1020. #define LL_RCC_PLLI2SM_DIV_47 LL_RCC_PLLM_DIV_47 /*!< PLLI2S division factor for PLLI2SM output by 47 */
  1021. #define LL_RCC_PLLI2SM_DIV_48 LL_RCC_PLLM_DIV_48 /*!< PLLI2S division factor for PLLI2SM output by 48 */
  1022. #define LL_RCC_PLLI2SM_DIV_49 LL_RCC_PLLM_DIV_49 /*!< PLLI2S division factor for PLLI2SM output by 49 */
  1023. #define LL_RCC_PLLI2SM_DIV_50 LL_RCC_PLLM_DIV_50 /*!< PLLI2S division factor for PLLI2SM output by 50 */
  1024. #define LL_RCC_PLLI2SM_DIV_51 LL_RCC_PLLM_DIV_51 /*!< PLLI2S division factor for PLLI2SM output by 51 */
  1025. #define LL_RCC_PLLI2SM_DIV_52 LL_RCC_PLLM_DIV_52 /*!< PLLI2S division factor for PLLI2SM output by 52 */
  1026. #define LL_RCC_PLLI2SM_DIV_53 LL_RCC_PLLM_DIV_53 /*!< PLLI2S division factor for PLLI2SM output by 53 */
  1027. #define LL_RCC_PLLI2SM_DIV_54 LL_RCC_PLLM_DIV_54 /*!< PLLI2S division factor for PLLI2SM output by 54 */
  1028. #define LL_RCC_PLLI2SM_DIV_55 LL_RCC_PLLM_DIV_55 /*!< PLLI2S division factor for PLLI2SM output by 55 */
  1029. #define LL_RCC_PLLI2SM_DIV_56 LL_RCC_PLLM_DIV_56 /*!< PLLI2S division factor for PLLI2SM output by 56 */
  1030. #define LL_RCC_PLLI2SM_DIV_57 LL_RCC_PLLM_DIV_57 /*!< PLLI2S division factor for PLLI2SM output by 57 */
  1031. #define LL_RCC_PLLI2SM_DIV_58 LL_RCC_PLLM_DIV_58 /*!< PLLI2S division factor for PLLI2SM output by 58 */
  1032. #define LL_RCC_PLLI2SM_DIV_59 LL_RCC_PLLM_DIV_59 /*!< PLLI2S division factor for PLLI2SM output by 59 */
  1033. #define LL_RCC_PLLI2SM_DIV_60 LL_RCC_PLLM_DIV_60 /*!< PLLI2S division factor for PLLI2SM output by 60 */
  1034. #define LL_RCC_PLLI2SM_DIV_61 LL_RCC_PLLM_DIV_61 /*!< PLLI2S division factor for PLLI2SM output by 61 */
  1035. #define LL_RCC_PLLI2SM_DIV_62 LL_RCC_PLLM_DIV_62 /*!< PLLI2S division factor for PLLI2SM output by 62 */
  1036. #define LL_RCC_PLLI2SM_DIV_63 LL_RCC_PLLM_DIV_63 /*!< PLLI2S division factor for PLLI2SM output by 63 */
  1037. #endif /* RCC_PLLI2SCFGR_PLLI2SM */
  1038. /**
  1039. * @}
  1040. */
  1041. #if defined(RCC_PLLI2SCFGR_PLLI2SQ)
  1042. /** @defgroup RCC_LL_EC_PLLI2SQ PLLI2SQ division factor (PLLI2SQ)
  1043. * @{
  1044. */
  1045. #define LL_RCC_PLLI2SQ_DIV_2 RCC_PLLI2SCFGR_PLLI2SQ_1 /*!< PLLI2S division factor for PLLI2SQ output by 2 */
  1046. #define LL_RCC_PLLI2SQ_DIV_3 (RCC_PLLI2SCFGR_PLLI2SQ_1 | RCC_PLLI2SCFGR_PLLI2SQ_0) /*!< PLLI2S division factor for PLLI2SQ output by 3 */
  1047. #define LL_RCC_PLLI2SQ_DIV_4 RCC_PLLI2SCFGR_PLLI2SQ_2 /*!< PLLI2S division factor for PLLI2SQ output by 4 */
  1048. #define LL_RCC_PLLI2SQ_DIV_5 (RCC_PLLI2SCFGR_PLLI2SQ_2 | RCC_PLLI2SCFGR_PLLI2SQ_0) /*!< PLLI2S division factor for PLLI2SQ output by 5 */
  1049. #define LL_RCC_PLLI2SQ_DIV_6 (RCC_PLLI2SCFGR_PLLI2SQ_2 | RCC_PLLI2SCFGR_PLLI2SQ_1) /*!< PLLI2S division factor for PLLI2SQ output by 6 */
  1050. #define LL_RCC_PLLI2SQ_DIV_7 (RCC_PLLI2SCFGR_PLLI2SQ_2 | RCC_PLLI2SCFGR_PLLI2SQ_1 | RCC_PLLI2SCFGR_PLLI2SQ_0) /*!< PLLI2S division factor for PLLI2SQ output by 7 */
  1051. #define LL_RCC_PLLI2SQ_DIV_8 RCC_PLLI2SCFGR_PLLI2SQ_3 /*!< PLLI2S division factor for PLLI2SQ output by 8 */
  1052. #define LL_RCC_PLLI2SQ_DIV_9 (RCC_PLLI2SCFGR_PLLI2SQ_3 | RCC_PLLI2SCFGR_PLLI2SQ_0) /*!< PLLI2S division factor for PLLI2SQ output by 9 */
  1053. #define LL_RCC_PLLI2SQ_DIV_10 (RCC_PLLI2SCFGR_PLLI2SQ_3 | RCC_PLLI2SCFGR_PLLI2SQ_1) /*!< PLLI2S division factor for PLLI2SQ output by 10 */
  1054. #define LL_RCC_PLLI2SQ_DIV_11 (RCC_PLLI2SCFGR_PLLI2SQ_3 | RCC_PLLI2SCFGR_PLLI2SQ_1 | RCC_PLLI2SCFGR_PLLI2SQ_0) /*!< PLLI2S division factor for PLLI2SQ output by 11 */
  1055. #define LL_RCC_PLLI2SQ_DIV_12 (RCC_PLLI2SCFGR_PLLI2SQ_3 | RCC_PLLI2SCFGR_PLLI2SQ_2) /*!< PLLI2S division factor for PLLI2SQ output by 12 */
  1056. #define LL_RCC_PLLI2SQ_DIV_13 (RCC_PLLI2SCFGR_PLLI2SQ_3 | RCC_PLLI2SCFGR_PLLI2SQ_2 | RCC_PLLI2SCFGR_PLLI2SQ_0) /*!< PLLI2S division factor for PLLI2SQ output by 13 */
  1057. #define LL_RCC_PLLI2SQ_DIV_14 (RCC_PLLI2SCFGR_PLLI2SQ_3 | RCC_PLLI2SCFGR_PLLI2SQ_2 | RCC_PLLI2SCFGR_PLLI2SQ_1) /*!< PLLI2S division factor for PLLI2SQ output by 14 */
  1058. #define LL_RCC_PLLI2SQ_DIV_15 (RCC_PLLI2SCFGR_PLLI2SQ_3 | RCC_PLLI2SCFGR_PLLI2SQ_2 | RCC_PLLI2SCFGR_PLLI2SQ_1 | RCC_PLLI2SCFGR_PLLI2SQ_0) /*!< PLLI2S division factor for PLLI2SQ output by 15 */
  1059. /**
  1060. * @}
  1061. */
  1062. #endif /* RCC_PLLI2SCFGR_PLLI2SQ */
  1063. #if defined(RCC_DCKCFGR_PLLI2SDIVQ)
  1064. /** @defgroup RCC_LL_EC_PLLI2SDIVQ PLLI2SDIVQ division factor (PLLI2SDIVQ)
  1065. * @{
  1066. */
  1067. #define LL_RCC_PLLI2SDIVQ_DIV_1 0x00000000U /*!< PLLI2S division factor for PLLI2SDIVQ output by 1 */
  1068. #define LL_RCC_PLLI2SDIVQ_DIV_2 RCC_DCKCFGR_PLLI2SDIVQ_0 /*!< PLLI2S division factor for PLLI2SDIVQ output by 2 */
  1069. #define LL_RCC_PLLI2SDIVQ_DIV_3 RCC_DCKCFGR_PLLI2SDIVQ_1 /*!< PLLI2S division factor for PLLI2SDIVQ output by 3 */
  1070. #define LL_RCC_PLLI2SDIVQ_DIV_4 (RCC_DCKCFGR_PLLI2SDIVQ_1 | RCC_DCKCFGR_PLLI2SDIVQ_0) /*!< PLLI2S division factor for PLLI2SDIVQ output by 4 */
  1071. #define LL_RCC_PLLI2SDIVQ_DIV_5 RCC_DCKCFGR_PLLI2SDIVQ_2 /*!< PLLI2S division factor for PLLI2SDIVQ output by 5 */
  1072. #define LL_RCC_PLLI2SDIVQ_DIV_6 (RCC_DCKCFGR_PLLI2SDIVQ_2 | RCC_DCKCFGR_PLLI2SDIVQ_0) /*!< PLLI2S division factor for PLLI2SDIVQ output by 6 */
  1073. #define LL_RCC_PLLI2SDIVQ_DIV_7 (RCC_DCKCFGR_PLLI2SDIVQ_2 | RCC_DCKCFGR_PLLI2SDIVQ_1) /*!< PLLI2S division factor for PLLI2SDIVQ output by 7 */
  1074. #define LL_RCC_PLLI2SDIVQ_DIV_8 (RCC_DCKCFGR_PLLI2SDIVQ_2 | RCC_DCKCFGR_PLLI2SDIVQ_1 | RCC_DCKCFGR_PLLI2SDIVQ_0) /*!< PLLI2S division factor for PLLI2SDIVQ output by 8 */
  1075. #define LL_RCC_PLLI2SDIVQ_DIV_9 RCC_DCKCFGR_PLLI2SDIVQ_3 /*!< PLLI2S division factor for PLLI2SDIVQ output by 9 */
  1076. #define LL_RCC_PLLI2SDIVQ_DIV_10 (RCC_DCKCFGR_PLLI2SDIVQ_3 | RCC_DCKCFGR_PLLI2SDIVQ_0) /*!< PLLI2S division factor for PLLI2SDIVQ output by 10 */
  1077. #define LL_RCC_PLLI2SDIVQ_DIV_11 (RCC_DCKCFGR_PLLI2SDIVQ_3 | RCC_DCKCFGR_PLLI2SDIVQ_1) /*!< PLLI2S division factor for PLLI2SDIVQ output by 11 */
  1078. #define LL_RCC_PLLI2SDIVQ_DIV_12 (RCC_DCKCFGR_PLLI2SDIVQ_3 | RCC_DCKCFGR_PLLI2SDIVQ_1 | RCC_DCKCFGR_PLLI2SDIVQ_0) /*!< PLLI2S division factor for PLLI2SDIVQ output by 12 */
  1079. #define LL_RCC_PLLI2SDIVQ_DIV_13 (RCC_DCKCFGR_PLLI2SDIVQ_3 | RCC_DCKCFGR_PLLI2SDIVQ_2) /*!< PLLI2S division factor for PLLI2SDIVQ output by 13 */
  1080. #define LL_RCC_PLLI2SDIVQ_DIV_14 (RCC_DCKCFGR_PLLI2SDIVQ_3 | RCC_DCKCFGR_PLLI2SDIVQ_2 | RCC_DCKCFGR_PLLI2SDIVQ_0) /*!< PLLI2S division factor for PLLI2SDIVQ output by 14 */
  1081. #define LL_RCC_PLLI2SDIVQ_DIV_15 (RCC_DCKCFGR_PLLI2SDIVQ_3 | RCC_DCKCFGR_PLLI2SDIVQ_2 | RCC_DCKCFGR_PLLI2SDIVQ_1) /*!< PLLI2S division factor for PLLI2SDIVQ output by 15 */
  1082. #define LL_RCC_PLLI2SDIVQ_DIV_16 (RCC_DCKCFGR_PLLI2SDIVQ_3 | RCC_DCKCFGR_PLLI2SDIVQ_2 | RCC_DCKCFGR_PLLI2SDIVQ_1 | RCC_DCKCFGR_PLLI2SDIVQ_0) /*!< PLLI2S division factor for PLLI2SDIVQ output by 16 */
  1083. #define LL_RCC_PLLI2SDIVQ_DIV_17 RCC_DCKCFGR_PLLI2SDIVQ_4 /*!< PLLI2S division factor for PLLI2SDIVQ output by 17 */
  1084. #define LL_RCC_PLLI2SDIVQ_DIV_18 (RCC_DCKCFGR_PLLI2SDIVQ_4 | RCC_DCKCFGR_PLLI2SDIVQ_0) /*!< PLLI2S division factor for PLLI2SDIVQ output by 18 */
  1085. #define LL_RCC_PLLI2SDIVQ_DIV_19 (RCC_DCKCFGR_PLLI2SDIVQ_4 | RCC_DCKCFGR_PLLI2SDIVQ_1) /*!< PLLI2S division factor for PLLI2SDIVQ output by 19 */
  1086. #define LL_RCC_PLLI2SDIVQ_DIV_20 (RCC_DCKCFGR_PLLI2SDIVQ_4 | RCC_DCKCFGR_PLLI2SDIVQ_1 | RCC_DCKCFGR_PLLI2SDIVQ_0) /*!< PLLI2S division factor for PLLI2SDIVQ output by 20 */
  1087. #define LL_RCC_PLLI2SDIVQ_DIV_21 (RCC_DCKCFGR_PLLI2SDIVQ_4 | RCC_DCKCFGR_PLLI2SDIVQ_2) /*!< PLLI2S division factor for PLLI2SDIVQ output by 21 */
  1088. #define LL_RCC_PLLI2SDIVQ_DIV_22 (RCC_DCKCFGR_PLLI2SDIVQ_4 | RCC_DCKCFGR_PLLI2SDIVQ_2 | RCC_DCKCFGR_PLLI2SDIVQ_0) /*!< PLLI2S division factor for PLLI2SDIVQ output by 22 */
  1089. #define LL_RCC_PLLI2SDIVQ_DIV_23 (RCC_DCKCFGR_PLLI2SDIVQ_4 | RCC_DCKCFGR_PLLI2SDIVQ_2 | RCC_DCKCFGR_PLLI2SDIVQ_1) /*!< PLLI2S division factor for PLLI2SDIVQ output by 23 */
  1090. #define LL_RCC_PLLI2SDIVQ_DIV_24 (RCC_DCKCFGR_PLLI2SDIVQ_4 | RCC_DCKCFGR_PLLI2SDIVQ_2 | RCC_DCKCFGR_PLLI2SDIVQ_1 | RCC_DCKCFGR_PLLI2SDIVQ_0) /*!< PLLI2S division factor for PLLI2SDIVQ output by 24 */
  1091. #define LL_RCC_PLLI2SDIVQ_DIV_25 (RCC_DCKCFGR_PLLI2SDIVQ_4 | RCC_DCKCFGR_PLLI2SDIVQ_3) /*!< PLLI2S division factor for PLLI2SDIVQ output by 25 */
  1092. #define LL_RCC_PLLI2SDIVQ_DIV_26 (RCC_DCKCFGR_PLLI2SDIVQ_4 | RCC_DCKCFGR_PLLI2SDIVQ_3 | RCC_DCKCFGR_PLLI2SDIVQ_0) /*!< PLLI2S division factor for PLLI2SDIVQ output by 26 */
  1093. #define LL_RCC_PLLI2SDIVQ_DIV_27 (RCC_DCKCFGR_PLLI2SDIVQ_4 | RCC_DCKCFGR_PLLI2SDIVQ_3 | RCC_DCKCFGR_PLLI2SDIVQ_1) /*!< PLLI2S division factor for PLLI2SDIVQ output by 27 */
  1094. #define LL_RCC_PLLI2SDIVQ_DIV_28 (RCC_DCKCFGR_PLLI2SDIVQ_4 | RCC_DCKCFGR_PLLI2SDIVQ_3 | RCC_DCKCFGR_PLLI2SDIVQ_1 | RCC_DCKCFGR_PLLI2SDIVQ_0) /*!< PLLI2S division factor for PLLI2SDIVQ output by 28 */
  1095. #define LL_RCC_PLLI2SDIVQ_DIV_29 (RCC_DCKCFGR_PLLI2SDIVQ_4 | RCC_DCKCFGR_PLLI2SDIVQ_3 | RCC_DCKCFGR_PLLI2SDIVQ_2) /*!< PLLI2S division factor for PLLI2SDIVQ output by 29 */
  1096. #define LL_RCC_PLLI2SDIVQ_DIV_30 (RCC_DCKCFGR_PLLI2SDIVQ_4 | RCC_DCKCFGR_PLLI2SDIVQ_3 | RCC_DCKCFGR_PLLI2SDIVQ_2 | RCC_DCKCFGR_PLLI2SDIVQ_0) /*!< PLLI2S division factor for PLLI2SDIVQ output by 30 */
  1097. #define LL_RCC_PLLI2SDIVQ_DIV_31 (RCC_DCKCFGR_PLLI2SDIVQ_4 | RCC_DCKCFGR_PLLI2SDIVQ_3 | RCC_DCKCFGR_PLLI2SDIVQ_2 | RCC_DCKCFGR_PLLI2SDIVQ_1) /*!< PLLI2S division factor for PLLI2SDIVQ output by 31 */
  1098. #define LL_RCC_PLLI2SDIVQ_DIV_32 (RCC_DCKCFGR_PLLI2SDIVQ_4 | RCC_DCKCFGR_PLLI2SDIVQ_3 | RCC_DCKCFGR_PLLI2SDIVQ_2 | RCC_DCKCFGR_PLLI2SDIVQ_1 | RCC_DCKCFGR_PLLI2SDIVQ_0) /*!< PLLI2S division factor for PLLI2SDIVQ output by 32 */
  1099. /**
  1100. * @}
  1101. */
  1102. #endif /* RCC_DCKCFGR_PLLI2SDIVQ */
  1103. #if defined(RCC_DCKCFGR_PLLI2SDIVR)
  1104. /** @defgroup RCC_LL_EC_PLLI2SDIVR PLLI2SDIVR division factor (PLLI2SDIVR)
  1105. * @{
  1106. */
  1107. #define LL_RCC_PLLI2SDIVR_DIV_1 (RCC_DCKCFGR_PLLI2SDIVR_0) /*!< PLLI2S division factor for PLLI2SDIVR output by 1 */
  1108. #define LL_RCC_PLLI2SDIVR_DIV_2 (RCC_DCKCFGR_PLLI2SDIVR_1) /*!< PLLI2S division factor for PLLI2SDIVR output by 2 */
  1109. #define LL_RCC_PLLI2SDIVR_DIV_3 (RCC_DCKCFGR_PLLI2SDIVR_1 | RCC_DCKCFGR_PLLI2SDIVR_0) /*!< PLLI2S division factor for PLLI2SDIVR output by 3 */
  1110. #define LL_RCC_PLLI2SDIVR_DIV_4 (RCC_DCKCFGR_PLLI2SDIVR_2) /*!< PLLI2S division factor for PLLI2SDIVR output by 4 */
  1111. #define LL_RCC_PLLI2SDIVR_DIV_5 (RCC_DCKCFGR_PLLI2SDIVR_2 | RCC_DCKCFGR_PLLI2SDIVR_0) /*!< PLLI2S division factor for PLLI2SDIVR output by 5 */
  1112. #define LL_RCC_PLLI2SDIVR_DIV_6 (RCC_DCKCFGR_PLLI2SDIVR_2 | RCC_DCKCFGR_PLLI2SDIVR_1) /*!< PLLI2S division factor for PLLI2SDIVR output by 6 */
  1113. #define LL_RCC_PLLI2SDIVR_DIV_7 (RCC_DCKCFGR_PLLI2SDIVR_2 | RCC_DCKCFGR_PLLI2SDIVR_1 | RCC_DCKCFGR_PLLI2SDIVR_0) /*!< PLLI2S division factor for PLLI2SDIVR output by 7 */
  1114. #define LL_RCC_PLLI2SDIVR_DIV_8 (RCC_DCKCFGR_PLLI2SDIVR_3) /*!< PLLI2S division factor for PLLI2SDIVR output by 8 */
  1115. #define LL_RCC_PLLI2SDIVR_DIV_9 (RCC_DCKCFGR_PLLI2SDIVR_3 | RCC_DCKCFGR_PLLI2SDIVR_0) /*!< PLLI2S division factor for PLLI2SDIVR output by 9 */
  1116. #define LL_RCC_PLLI2SDIVR_DIV_10 (RCC_DCKCFGR_PLLI2SDIVR_3 | RCC_DCKCFGR_PLLI2SDIVR_1) /*!< PLLI2S division factor for PLLI2SDIVR output by 10 */
  1117. #define LL_RCC_PLLI2SDIVR_DIV_11 (RCC_DCKCFGR_PLLI2SDIVR_3 | RCC_DCKCFGR_PLLI2SDIVR_1 | RCC_DCKCFGR_PLLI2SDIVR_0) /*!< PLLI2S division factor for PLLI2SDIVR output by 11 */
  1118. #define LL_RCC_PLLI2SDIVR_DIV_12 (RCC_DCKCFGR_PLLI2SDIVR_3 | RCC_DCKCFGR_PLLI2SDIVR_2) /*!< PLLI2S division factor for PLLI2SDIVR output by 12 */
  1119. #define LL_RCC_PLLI2SDIVR_DIV_13 (RCC_DCKCFGR_PLLI2SDIVR_3 | RCC_DCKCFGR_PLLI2SDIVR_2 | RCC_DCKCFGR_PLLI2SDIVR_0) /*!< PLLI2S division factor for PLLI2SDIVR output by 13 */
  1120. #define LL_RCC_PLLI2SDIVR_DIV_14 (RCC_DCKCFGR_PLLI2SDIVR_3 | RCC_DCKCFGR_PLLI2SDIVR_2 | RCC_DCKCFGR_PLLI2SDIVR_1) /*!< PLLI2S division factor for PLLI2SDIVR output by 14 */
  1121. #define LL_RCC_PLLI2SDIVR_DIV_15 (RCC_DCKCFGR_PLLI2SDIVR_3 | RCC_DCKCFGR_PLLI2SDIVR_2 | RCC_DCKCFGR_PLLI2SDIVR_1 | RCC_DCKCFGR_PLLI2SDIVR_0) /*!< PLLI2S division factor for PLLI2SDIVR output by 15 */
  1122. #define LL_RCC_PLLI2SDIVR_DIV_16 (RCC_DCKCFGR_PLLI2SDIVR_4) /*!< PLLI2S division factor for PLLI2SDIVR output by 16 */
  1123. #define LL_RCC_PLLI2SDIVR_DIV_17 (RCC_DCKCFGR_PLLI2SDIVR_4 | RCC_DCKCFGR_PLLI2SDIVR_0) /*!< PLLI2S division factor for PLLI2SDIVR output by 17 */
  1124. #define LL_RCC_PLLI2SDIVR_DIV_18 (RCC_DCKCFGR_PLLI2SDIVR_4 | RCC_DCKCFGR_PLLI2SDIVR_1) /*!< PLLI2S division factor for PLLI2SDIVR output by 18 */
  1125. #define LL_RCC_PLLI2SDIVR_DIV_19 (RCC_DCKCFGR_PLLI2SDIVR_4 | RCC_DCKCFGR_PLLI2SDIVR_1 | RCC_DCKCFGR_PLLI2SDIVR_0) /*!< PLLI2S division factor for PLLI2SDIVR output by 19 */
  1126. #define LL_RCC_PLLI2SDIVR_DIV_20 (RCC_DCKCFGR_PLLI2SDIVR_4 | RCC_DCKCFGR_PLLI2SDIVR_2) /*!< PLLI2S division factor for PLLI2SDIVR output by 20 */
  1127. #define LL_RCC_PLLI2SDIVR_DIV_21 (RCC_DCKCFGR_PLLI2SDIVR_4 | RCC_DCKCFGR_PLLI2SDIVR_2 | RCC_DCKCFGR_PLLI2SDIVR_0) /*!< PLLI2S division factor for PLLI2SDIVR output by 21 */
  1128. #define LL_RCC_PLLI2SDIVR_DIV_22 (RCC_DCKCFGR_PLLI2SDIVR_4 | RCC_DCKCFGR_PLLI2SDIVR_2 | RCC_DCKCFGR_PLLI2SDIVR_1) /*!< PLLI2S division factor for PLLI2SDIVR output by 22 */
  1129. #define LL_RCC_PLLI2SDIVR_DIV_23 (RCC_DCKCFGR_PLLI2SDIVR_4 | RCC_DCKCFGR_PLLI2SDIVR_2 | RCC_DCKCFGR_PLLI2SDIVR_1 | RCC_DCKCFGR_PLLI2SDIVR_0) /*!< PLLI2S division factor for PLLI2SDIVR output by 23 */
  1130. #define LL_RCC_PLLI2SDIVR_DIV_24 (RCC_DCKCFGR_PLLI2SDIVR_4 | RCC_DCKCFGR_PLLI2SDIVR_3) /*!< PLLI2S division factor for PLLI2SDIVR output by 24 */
  1131. #define LL_RCC_PLLI2SDIVR_DIV_25 (RCC_DCKCFGR_PLLI2SDIVR_4 | RCC_DCKCFGR_PLLI2SDIVR_3 | RCC_DCKCFGR_PLLI2SDIVR_0) /*!< PLLI2S division factor for PLLI2SDIVR output by 25 */
  1132. #define LL_RCC_PLLI2SDIVR_DIV_26 (RCC_DCKCFGR_PLLI2SDIVR_4 | RCC_DCKCFGR_PLLI2SDIVR_3 | RCC_DCKCFGR_PLLI2SDIVR_1) /*!< PLLI2S division factor for PLLI2SDIVR output by 26 */
  1133. #define LL_RCC_PLLI2SDIVR_DIV_27 (RCC_DCKCFGR_PLLI2SDIVR_4 | RCC_DCKCFGR_PLLI2SDIVR_3 | RCC_DCKCFGR_PLLI2SDIVR_1 | RCC_DCKCFGR_PLLI2SDIVR_0) /*!< PLLI2S division factor for PLLI2SDIVR output by 27 */
  1134. #define LL_RCC_PLLI2SDIVR_DIV_28 (RCC_DCKCFGR_PLLI2SDIVR_4 | RCC_DCKCFGR_PLLI2SDIVR_3 | RCC_DCKCFGR_PLLI2SDIVR_2) /*!< PLLI2S division factor for PLLI2SDIVR output by 28 */
  1135. #define LL_RCC_PLLI2SDIVR_DIV_29 (RCC_DCKCFGR_PLLI2SDIVR_4 | RCC_DCKCFGR_PLLI2SDIVR_3 | RCC_DCKCFGR_PLLI2SDIVR_2 | RCC_DCKCFGR_PLLI2SDIVR_0) /*!< PLLI2S division factor for PLLI2SDIVR output by 29 */
  1136. #define LL_RCC_PLLI2SDIVR_DIV_30 (RCC_DCKCFGR_PLLI2SDIVR_4 | RCC_DCKCFGR_PLLI2SDIVR_3 | RCC_DCKCFGR_PLLI2SDIVR_2 | RCC_DCKCFGR_PLLI2SDIVR_1) /*!< PLLI2S division factor for PLLI2SDIVR output by 30 */
  1137. #define LL_RCC_PLLI2SDIVR_DIV_31 (RCC_DCKCFGR_PLLI2SDIVR_4 | RCC_DCKCFGR_PLLI2SDIVR_3 | RCC_DCKCFGR_PLLI2SDIVR_2 | RCC_DCKCFGR_PLLI2SDIVR_1 | RCC_DCKCFGR_PLLI2SDIVR_0) /*!< PLLI2S division factor for PLLI2SDIVR output by 31 */
  1138. /**
  1139. * @}
  1140. */
  1141. #endif /* RCC_DCKCFGR_PLLI2SDIVR */
  1142. /** @defgroup RCC_LL_EC_PLLI2SR PLLI2SR division factor (PLLI2SR)
  1143. * @{
  1144. */
  1145. #define LL_RCC_PLLI2SR_DIV_2 RCC_PLLI2SCFGR_PLLI2SR_1 /*!< PLLI2S division factor for PLLI2SR output by 2 */
  1146. #define LL_RCC_PLLI2SR_DIV_3 (RCC_PLLI2SCFGR_PLLI2SR_1 | RCC_PLLI2SCFGR_PLLI2SR_0) /*!< PLLI2S division factor for PLLI2SR output by 3 */
  1147. #define LL_RCC_PLLI2SR_DIV_4 RCC_PLLI2SCFGR_PLLI2SR_2 /*!< PLLI2S division factor for PLLI2SR output by 4 */
  1148. #define LL_RCC_PLLI2SR_DIV_5 (RCC_PLLI2SCFGR_PLLI2SR_2 | RCC_PLLI2SCFGR_PLLI2SR_0) /*!< PLLI2S division factor for PLLI2SR output by 5 */
  1149. #define LL_RCC_PLLI2SR_DIV_6 (RCC_PLLI2SCFGR_PLLI2SR_2 | RCC_PLLI2SCFGR_PLLI2SR_1) /*!< PLLI2S division factor for PLLI2SR output by 6 */
  1150. #define LL_RCC_PLLI2SR_DIV_7 (RCC_PLLI2SCFGR_PLLI2SR_2 | RCC_PLLI2SCFGR_PLLI2SR_1 | RCC_PLLI2SCFGR_PLLI2SR_0) /*!< PLLI2S division factor for PLLI2SR output by 7 */
  1151. /**
  1152. * @}
  1153. */
  1154. #if defined(RCC_PLLI2SCFGR_PLLI2SP)
  1155. /** @defgroup RCC_LL_EC_PLLI2SP PLLI2SP division factor (PLLI2SP)
  1156. * @{
  1157. */
  1158. #define LL_RCC_PLLI2SP_DIV_2 0x00000000U /*!< PLLI2S division factor for PLLI2SP output by 2 */
  1159. #define LL_RCC_PLLI2SP_DIV_4 RCC_PLLI2SCFGR_PLLI2SP_0 /*!< PLLI2S division factor for PLLI2SP output by 4 */
  1160. #define LL_RCC_PLLI2SP_DIV_6 RCC_PLLI2SCFGR_PLLI2SP_1 /*!< PLLI2S division factor for PLLI2SP output by 6 */
  1161. #define LL_RCC_PLLI2SP_DIV_8 (RCC_PLLI2SCFGR_PLLI2SP_1 | RCC_PLLI2SCFGR_PLLI2SP_0) /*!< PLLI2S division factor for PLLI2SP output by 8 */
  1162. /**
  1163. * @}
  1164. */
  1165. #endif /* RCC_PLLI2SCFGR_PLLI2SP */
  1166. #endif /* RCC_PLLI2S_SUPPORT */
  1167. #if defined(RCC_PLLSAI_SUPPORT)
  1168. /** @defgroup RCC_LL_EC_PLLSAIM PLLSAIM division factor (PLLSAIM or PLLM)
  1169. * @{
  1170. */
  1171. #if defined(RCC_PLLSAICFGR_PLLSAIM)
  1172. #define LL_RCC_PLLSAIM_DIV_2 (RCC_PLLSAICFGR_PLLSAIM_1) /*!< PLLSAI division factor for PLLSAIM output by 2 */
  1173. #define LL_RCC_PLLSAIM_DIV_3 (RCC_PLLSAICFGR_PLLSAIM_1 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 3 */
  1174. #define LL_RCC_PLLSAIM_DIV_4 (RCC_PLLSAICFGR_PLLSAIM_2) /*!< PLLSAI division factor for PLLSAIM output by 4 */
  1175. #define LL_RCC_PLLSAIM_DIV_5 (RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 5 */
  1176. #define LL_RCC_PLLSAIM_DIV_6 (RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_1) /*!< PLLSAI division factor for PLLSAIM output by 6 */
  1177. #define LL_RCC_PLLSAIM_DIV_7 (RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_1 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 7 */
  1178. #define LL_RCC_PLLSAIM_DIV_8 (RCC_PLLSAICFGR_PLLSAIM_3) /*!< PLLSAI division factor for PLLSAIM output by 8 */
  1179. #define LL_RCC_PLLSAIM_DIV_9 (RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 9 */
  1180. #define LL_RCC_PLLSAIM_DIV_10 (RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_1) /*!< PLLSAI division factor for PLLSAIM output by 10 */
  1181. #define LL_RCC_PLLSAIM_DIV_11 (RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_1 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 11 */
  1182. #define LL_RCC_PLLSAIM_DIV_12 (RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_2) /*!< PLLSAI division factor for PLLSAIM output by 12 */
  1183. #define LL_RCC_PLLSAIM_DIV_13 (RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 13 */
  1184. #define LL_RCC_PLLSAIM_DIV_14 (RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_1) /*!< PLLSAI division factor for PLLSAIM output by 14 */
  1185. #define LL_RCC_PLLSAIM_DIV_15 (RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_1 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 15 */
  1186. #define LL_RCC_PLLSAIM_DIV_16 (RCC_PLLSAICFGR_PLLSAIM_4) /*!< PLLSAI division factor for PLLSAIM output by 16 */
  1187. #define LL_RCC_PLLSAIM_DIV_17 (RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 17 */
  1188. #define LL_RCC_PLLSAIM_DIV_18 (RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_1) /*!< PLLSAI division factor for PLLSAIM output by 18 */
  1189. #define LL_RCC_PLLSAIM_DIV_19 (RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_1 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 19 */
  1190. #define LL_RCC_PLLSAIM_DIV_20 (RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_2) /*!< PLLSAI division factor for PLLSAIM output by 20 */
  1191. #define LL_RCC_PLLSAIM_DIV_21 (RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 21 */
  1192. #define LL_RCC_PLLSAIM_DIV_22 (RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_1) /*!< PLLSAI division factor for PLLSAIM output by 22 */
  1193. #define LL_RCC_PLLSAIM_DIV_23 (RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_1 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 23 */
  1194. #define LL_RCC_PLLSAIM_DIV_24 (RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_3) /*!< PLLSAI division factor for PLLSAIM output by 24 */
  1195. #define LL_RCC_PLLSAIM_DIV_25 (RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 25 */
  1196. #define LL_RCC_PLLSAIM_DIV_26 (RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_1) /*!< PLLSAI division factor for PLLSAIM output by 26 */
  1197. #define LL_RCC_PLLSAIM_DIV_27 (RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_1 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 27 */
  1198. #define LL_RCC_PLLSAIM_DIV_28 (RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_2) /*!< PLLSAI division factor for PLLSAIM output by 28 */
  1199. #define LL_RCC_PLLSAIM_DIV_29 (RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 29 */
  1200. #define LL_RCC_PLLSAIM_DIV_30 (RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_1) /*!< PLLSAI division factor for PLLSAIM output by 30 */
  1201. #define LL_RCC_PLLSAIM_DIV_31 (RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_1 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 31 */
  1202. #define LL_RCC_PLLSAIM_DIV_32 (RCC_PLLSAICFGR_PLLSAIM_5) /*!< PLLSAI division factor for PLLSAIM output by 32 */
  1203. #define LL_RCC_PLLSAIM_DIV_33 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 33 */
  1204. #define LL_RCC_PLLSAIM_DIV_34 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_1) /*!< PLLSAI division factor for PLLSAIM output by 34 */
  1205. #define LL_RCC_PLLSAIM_DIV_35 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_1 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 35 */
  1206. #define LL_RCC_PLLSAIM_DIV_36 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_2) /*!< PLLSAI division factor for PLLSAIM output by 36 */
  1207. #define LL_RCC_PLLSAIM_DIV_37 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 37 */
  1208. #define LL_RCC_PLLSAIM_DIV_38 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_1) /*!< PLLSAI division factor for PLLSAIM output by 38 */
  1209. #define LL_RCC_PLLSAIM_DIV_39 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_1 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 39 */
  1210. #define LL_RCC_PLLSAIM_DIV_40 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_3) /*!< PLLSAI division factor for PLLSAIM output by 40 */
  1211. #define LL_RCC_PLLSAIM_DIV_41 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 41 */
  1212. #define LL_RCC_PLLSAIM_DIV_42 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_1) /*!< PLLSAI division factor for PLLSAIM output by 42 */
  1213. #define LL_RCC_PLLSAIM_DIV_43 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_1 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 43 */
  1214. #define LL_RCC_PLLSAIM_DIV_44 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_2) /*!< PLLSAI division factor for PLLSAIM output by 44 */
  1215. #define LL_RCC_PLLSAIM_DIV_45 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 45 */
  1216. #define LL_RCC_PLLSAIM_DIV_46 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_1) /*!< PLLSAI division factor for PLLSAIM output by 46 */
  1217. #define LL_RCC_PLLSAIM_DIV_47 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_1 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 47 */
  1218. #define LL_RCC_PLLSAIM_DIV_48 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_4) /*!< PLLSAI division factor for PLLSAIM output by 48 */
  1219. #define LL_RCC_PLLSAIM_DIV_49 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 49 */
  1220. #define LL_RCC_PLLSAIM_DIV_50 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_1) /*!< PLLSAI division factor for PLLSAIM output by 50 */
  1221. #define LL_RCC_PLLSAIM_DIV_51 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_1 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 51 */
  1222. #define LL_RCC_PLLSAIM_DIV_52 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_2) /*!< PLLSAI division factor for PLLSAIM output by 52 */
  1223. #define LL_RCC_PLLSAIM_DIV_53 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 53 */
  1224. #define LL_RCC_PLLSAIM_DIV_54 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_1) /*!< PLLSAI division factor for PLLSAIM output by 54 */
  1225. #define LL_RCC_PLLSAIM_DIV_55 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_1 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 55 */
  1226. #define LL_RCC_PLLSAIM_DIV_56 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_3) /*!< PLLSAI division factor for PLLSAIM output by 56 */
  1227. #define LL_RCC_PLLSAIM_DIV_57 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 57 */
  1228. #define LL_RCC_PLLSAIM_DIV_58 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_1) /*!< PLLSAI division factor for PLLSAIM output by 58 */
  1229. #define LL_RCC_PLLSAIM_DIV_59 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_1 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 59 */
  1230. #define LL_RCC_PLLSAIM_DIV_60 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_2) /*!< PLLSAI division factor for PLLSAIM output by 60 */
  1231. #define LL_RCC_PLLSAIM_DIV_61 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 61 */
  1232. #define LL_RCC_PLLSAIM_DIV_62 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_1) /*!< PLLSAI division factor for PLLSAIM output by 62 */
  1233. #define LL_RCC_PLLSAIM_DIV_63 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_1 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 63 */
  1234. #else
  1235. #define LL_RCC_PLLSAIM_DIV_2 LL_RCC_PLLM_DIV_2 /*!< PLLSAI division factor for PLLSAIM output by 2 */
  1236. #define LL_RCC_PLLSAIM_DIV_3 LL_RCC_PLLM_DIV_3 /*!< PLLSAI division factor for PLLSAIM output by 3 */
  1237. #define LL_RCC_PLLSAIM_DIV_4 LL_RCC_PLLM_DIV_4 /*!< PLLSAI division factor for PLLSAIM output by 4 */
  1238. #define LL_RCC_PLLSAIM_DIV_5 LL_RCC_PLLM_DIV_5 /*!< PLLSAI division factor for PLLSAIM output by 5 */
  1239. #define LL_RCC_PLLSAIM_DIV_6 LL_RCC_PLLM_DIV_6 /*!< PLLSAI division factor for PLLSAIM output by 6 */
  1240. #define LL_RCC_PLLSAIM_DIV_7 LL_RCC_PLLM_DIV_7 /*!< PLLSAI division factor for PLLSAIM output by 7 */
  1241. #define LL_RCC_PLLSAIM_DIV_8 LL_RCC_PLLM_DIV_8 /*!< PLLSAI division factor for PLLSAIM output by 8 */
  1242. #define LL_RCC_PLLSAIM_DIV_9 LL_RCC_PLLM_DIV_9 /*!< PLLSAI division factor for PLLSAIM output by 9 */
  1243. #define LL_RCC_PLLSAIM_DIV_10 LL_RCC_PLLM_DIV_10 /*!< PLLSAI division factor for PLLSAIM output by 10 */
  1244. #define LL_RCC_PLLSAIM_DIV_11 LL_RCC_PLLM_DIV_11 /*!< PLLSAI division factor for PLLSAIM output by 11 */
  1245. #define LL_RCC_PLLSAIM_DIV_12 LL_RCC_PLLM_DIV_12 /*!< PLLSAI division factor for PLLSAIM output by 12 */
  1246. #define LL_RCC_PLLSAIM_DIV_13 LL_RCC_PLLM_DIV_13 /*!< PLLSAI division factor for PLLSAIM output by 13 */
  1247. #define LL_RCC_PLLSAIM_DIV_14 LL_RCC_PLLM_DIV_14 /*!< PLLSAI division factor for PLLSAIM output by 14 */
  1248. #define LL_RCC_PLLSAIM_DIV_15 LL_RCC_PLLM_DIV_15 /*!< PLLSAI division factor for PLLSAIM output by 15 */
  1249. #define LL_RCC_PLLSAIM_DIV_16 LL_RCC_PLLM_DIV_16 /*!< PLLSAI division factor for PLLSAIM output by 16 */
  1250. #define LL_RCC_PLLSAIM_DIV_17 LL_RCC_PLLM_DIV_17 /*!< PLLSAI division factor for PLLSAIM output by 17 */
  1251. #define LL_RCC_PLLSAIM_DIV_18 LL_RCC_PLLM_DIV_18 /*!< PLLSAI division factor for PLLSAIM output by 18 */
  1252. #define LL_RCC_PLLSAIM_DIV_19 LL_RCC_PLLM_DIV_19 /*!< PLLSAI division factor for PLLSAIM output by 19 */
  1253. #define LL_RCC_PLLSAIM_DIV_20 LL_RCC_PLLM_DIV_20 /*!< PLLSAI division factor for PLLSAIM output by 20 */
  1254. #define LL_RCC_PLLSAIM_DIV_21 LL_RCC_PLLM_DIV_21 /*!< PLLSAI division factor for PLLSAIM output by 21 */
  1255. #define LL_RCC_PLLSAIM_DIV_22 LL_RCC_PLLM_DIV_22 /*!< PLLSAI division factor for PLLSAIM output by 22 */
  1256. #define LL_RCC_PLLSAIM_DIV_23 LL_RCC_PLLM_DIV_23 /*!< PLLSAI division factor for PLLSAIM output by 23 */
  1257. #define LL_RCC_PLLSAIM_DIV_24 LL_RCC_PLLM_DIV_24 /*!< PLLSAI division factor for PLLSAIM output by 24 */
  1258. #define LL_RCC_PLLSAIM_DIV_25 LL_RCC_PLLM_DIV_25 /*!< PLLSAI division factor for PLLSAIM output by 25 */
  1259. #define LL_RCC_PLLSAIM_DIV_26 LL_RCC_PLLM_DIV_26 /*!< PLLSAI division factor for PLLSAIM output by 26 */
  1260. #define LL_RCC_PLLSAIM_DIV_27 LL_RCC_PLLM_DIV_27 /*!< PLLSAI division factor for PLLSAIM output by 27 */
  1261. #define LL_RCC_PLLSAIM_DIV_28 LL_RCC_PLLM_DIV_28 /*!< PLLSAI division factor for PLLSAIM output by 28 */
  1262. #define LL_RCC_PLLSAIM_DIV_29 LL_RCC_PLLM_DIV_29 /*!< PLLSAI division factor for PLLSAIM output by 29 */
  1263. #define LL_RCC_PLLSAIM_DIV_30 LL_RCC_PLLM_DIV_30 /*!< PLLSAI division factor for PLLSAIM output by 30 */
  1264. #define LL_RCC_PLLSAIM_DIV_31 LL_RCC_PLLM_DIV_31 /*!< PLLSAI division factor for PLLSAIM output by 31 */
  1265. #define LL_RCC_PLLSAIM_DIV_32 LL_RCC_PLLM_DIV_32 /*!< PLLSAI division factor for PLLSAIM output by 32 */
  1266. #define LL_RCC_PLLSAIM_DIV_33 LL_RCC_PLLM_DIV_33 /*!< PLLSAI division factor for PLLSAIM output by 33 */
  1267. #define LL_RCC_PLLSAIM_DIV_34 LL_RCC_PLLM_DIV_34 /*!< PLLSAI division factor for PLLSAIM output by 34 */
  1268. #define LL_RCC_PLLSAIM_DIV_35 LL_RCC_PLLM_DIV_35 /*!< PLLSAI division factor for PLLSAIM output by 35 */
  1269. #define LL_RCC_PLLSAIM_DIV_36 LL_RCC_PLLM_DIV_36 /*!< PLLSAI division factor for PLLSAIM output by 36 */
  1270. #define LL_RCC_PLLSAIM_DIV_37 LL_RCC_PLLM_DIV_37 /*!< PLLSAI division factor for PLLSAIM output by 37 */
  1271. #define LL_RCC_PLLSAIM_DIV_38 LL_RCC_PLLM_DIV_38 /*!< PLLSAI division factor for PLLSAIM output by 38 */
  1272. #define LL_RCC_PLLSAIM_DIV_39 LL_RCC_PLLM_DIV_39 /*!< PLLSAI division factor for PLLSAIM output by 39 */
  1273. #define LL_RCC_PLLSAIM_DIV_40 LL_RCC_PLLM_DIV_40 /*!< PLLSAI division factor for PLLSAIM output by 40 */
  1274. #define LL_RCC_PLLSAIM_DIV_41 LL_RCC_PLLM_DIV_41 /*!< PLLSAI division factor for PLLSAIM output by 41 */
  1275. #define LL_RCC_PLLSAIM_DIV_42 LL_RCC_PLLM_DIV_42 /*!< PLLSAI division factor for PLLSAIM output by 42 */
  1276. #define LL_RCC_PLLSAIM_DIV_43 LL_RCC_PLLM_DIV_43 /*!< PLLSAI division factor for PLLSAIM output by 43 */
  1277. #define LL_RCC_PLLSAIM_DIV_44 LL_RCC_PLLM_DIV_44 /*!< PLLSAI division factor for PLLSAIM output by 44 */
  1278. #define LL_RCC_PLLSAIM_DIV_45 LL_RCC_PLLM_DIV_45 /*!< PLLSAI division factor for PLLSAIM output by 45 */
  1279. #define LL_RCC_PLLSAIM_DIV_46 LL_RCC_PLLM_DIV_46 /*!< PLLSAI division factor for PLLSAIM output by 46 */
  1280. #define LL_RCC_PLLSAIM_DIV_47 LL_RCC_PLLM_DIV_47 /*!< PLLSAI division factor for PLLSAIM output by 47 */
  1281. #define LL_RCC_PLLSAIM_DIV_48 LL_RCC_PLLM_DIV_48 /*!< PLLSAI division factor for PLLSAIM output by 48 */
  1282. #define LL_RCC_PLLSAIM_DIV_49 LL_RCC_PLLM_DIV_49 /*!< PLLSAI division factor for PLLSAIM output by 49 */
  1283. #define LL_RCC_PLLSAIM_DIV_50 LL_RCC_PLLM_DIV_50 /*!< PLLSAI division factor for PLLSAIM output by 50 */
  1284. #define LL_RCC_PLLSAIM_DIV_51 LL_RCC_PLLM_DIV_51 /*!< PLLSAI division factor for PLLSAIM output by 51 */
  1285. #define LL_RCC_PLLSAIM_DIV_52 LL_RCC_PLLM_DIV_52 /*!< PLLSAI division factor for PLLSAIM output by 52 */
  1286. #define LL_RCC_PLLSAIM_DIV_53 LL_RCC_PLLM_DIV_53 /*!< PLLSAI division factor for PLLSAIM output by 53 */
  1287. #define LL_RCC_PLLSAIM_DIV_54 LL_RCC_PLLM_DIV_54 /*!< PLLSAI division factor for PLLSAIM output by 54 */
  1288. #define LL_RCC_PLLSAIM_DIV_55 LL_RCC_PLLM_DIV_55 /*!< PLLSAI division factor for PLLSAIM output by 55 */
  1289. #define LL_RCC_PLLSAIM_DIV_56 LL_RCC_PLLM_DIV_56 /*!< PLLSAI division factor for PLLSAIM output by 56 */
  1290. #define LL_RCC_PLLSAIM_DIV_57 LL_RCC_PLLM_DIV_57 /*!< PLLSAI division factor for PLLSAIM output by 57 */
  1291. #define LL_RCC_PLLSAIM_DIV_58 LL_RCC_PLLM_DIV_58 /*!< PLLSAI division factor for PLLSAIM output by 58 */
  1292. #define LL_RCC_PLLSAIM_DIV_59 LL_RCC_PLLM_DIV_59 /*!< PLLSAI division factor for PLLSAIM output by 59 */
  1293. #define LL_RCC_PLLSAIM_DIV_60 LL_RCC_PLLM_DIV_60 /*!< PLLSAI division factor for PLLSAIM output by 60 */
  1294. #define LL_RCC_PLLSAIM_DIV_61 LL_RCC_PLLM_DIV_61 /*!< PLLSAI division factor for PLLSAIM output by 61 */
  1295. #define LL_RCC_PLLSAIM_DIV_62 LL_RCC_PLLM_DIV_62 /*!< PLLSAI division factor for PLLSAIM output by 62 */
  1296. #define LL_RCC_PLLSAIM_DIV_63 LL_RCC_PLLM_DIV_63 /*!< PLLSAI division factor for PLLSAIM output by 63 */
  1297. #endif /* RCC_PLLSAICFGR_PLLSAIM */
  1298. /**
  1299. * @}
  1300. */
  1301. /** @defgroup RCC_LL_EC_PLLSAIQ PLLSAIQ division factor (PLLSAIQ)
  1302. * @{
  1303. */
  1304. #define LL_RCC_PLLSAIQ_DIV_2 RCC_PLLSAICFGR_PLLSAIQ_1 /*!< PLLSAI division factor for PLLSAIQ output by 2 */
  1305. #define LL_RCC_PLLSAIQ_DIV_3 (RCC_PLLSAICFGR_PLLSAIQ_1 | RCC_PLLSAICFGR_PLLSAIQ_0) /*!< PLLSAI division factor for PLLSAIQ output by 3 */
  1306. #define LL_RCC_PLLSAIQ_DIV_4 RCC_PLLSAICFGR_PLLSAIQ_2 /*!< PLLSAI division factor for PLLSAIQ output by 4 */
  1307. #define LL_RCC_PLLSAIQ_DIV_5 (RCC_PLLSAICFGR_PLLSAIQ_2 | RCC_PLLSAICFGR_PLLSAIQ_0) /*!< PLLSAI division factor for PLLSAIQ output by 5 */
  1308. #define LL_RCC_PLLSAIQ_DIV_6 (RCC_PLLSAICFGR_PLLSAIQ_2 | RCC_PLLSAICFGR_PLLSAIQ_1) /*!< PLLSAI division factor for PLLSAIQ output by 6 */
  1309. #define LL_RCC_PLLSAIQ_DIV_7 (RCC_PLLSAICFGR_PLLSAIQ_2 | RCC_PLLSAICFGR_PLLSAIQ_1 | RCC_PLLSAICFGR_PLLSAIQ_0) /*!< PLLSAI division factor for PLLSAIQ output by 7 */
  1310. #define LL_RCC_PLLSAIQ_DIV_8 RCC_PLLSAICFGR_PLLSAIQ_3 /*!< PLLSAI division factor for PLLSAIQ output by 8 */
  1311. #define LL_RCC_PLLSAIQ_DIV_9 (RCC_PLLSAICFGR_PLLSAIQ_3 | RCC_PLLSAICFGR_PLLSAIQ_0) /*!< PLLSAI division factor for PLLSAIQ output by 9 */
  1312. #define LL_RCC_PLLSAIQ_DIV_10 (RCC_PLLSAICFGR_PLLSAIQ_3 | RCC_PLLSAICFGR_PLLSAIQ_1) /*!< PLLSAI division factor for PLLSAIQ output by 10 */
  1313. #define LL_RCC_PLLSAIQ_DIV_11 (RCC_PLLSAICFGR_PLLSAIQ_3 | RCC_PLLSAICFGR_PLLSAIQ_1 | RCC_PLLSAICFGR_PLLSAIQ_0) /*!< PLLSAI division factor for PLLSAIQ output by 11 */
  1314. #define LL_RCC_PLLSAIQ_DIV_12 (RCC_PLLSAICFGR_PLLSAIQ_3 | RCC_PLLSAICFGR_PLLSAIQ_2) /*!< PLLSAI division factor for PLLSAIQ output by 12 */
  1315. #define LL_RCC_PLLSAIQ_DIV_13 (RCC_PLLSAICFGR_PLLSAIQ_3 | RCC_PLLSAICFGR_PLLSAIQ_2 | RCC_PLLSAICFGR_PLLSAIQ_0) /*!< PLLSAI division factor for PLLSAIQ output by 13 */
  1316. #define LL_RCC_PLLSAIQ_DIV_14 (RCC_PLLSAICFGR_PLLSAIQ_3 | RCC_PLLSAICFGR_PLLSAIQ_2 | RCC_PLLSAICFGR_PLLSAIQ_1) /*!< PLLSAI division factor for PLLSAIQ output by 14 */
  1317. #define LL_RCC_PLLSAIQ_DIV_15 (RCC_PLLSAICFGR_PLLSAIQ_3 | RCC_PLLSAICFGR_PLLSAIQ_2 | RCC_PLLSAICFGR_PLLSAIQ_1 | RCC_PLLSAICFGR_PLLSAIQ_0) /*!< PLLSAI division factor for PLLSAIQ output by 15 */
  1318. /**
  1319. * @}
  1320. */
  1321. #if defined(RCC_DCKCFGR_PLLSAIDIVQ)
  1322. /** @defgroup RCC_LL_EC_PLLSAIDIVQ PLLSAIDIVQ division factor (PLLSAIDIVQ)
  1323. * @{
  1324. */
  1325. #define LL_RCC_PLLSAIDIVQ_DIV_1 0x00000000U /*!< PLLSAI division factor for PLLSAIDIVQ output by 1 */
  1326. #define LL_RCC_PLLSAIDIVQ_DIV_2 RCC_DCKCFGR_PLLSAIDIVQ_0 /*!< PLLSAI division factor for PLLSAIDIVQ output by 2 */
  1327. #define LL_RCC_PLLSAIDIVQ_DIV_3 RCC_DCKCFGR_PLLSAIDIVQ_1 /*!< PLLSAI division factor for PLLSAIDIVQ output by 3 */
  1328. #define LL_RCC_PLLSAIDIVQ_DIV_4 (RCC_DCKCFGR_PLLSAIDIVQ_1 | RCC_DCKCFGR_PLLSAIDIVQ_0) /*!< PLLSAI division factor for PLLSAIDIVQ output by 4 */
  1329. #define LL_RCC_PLLSAIDIVQ_DIV_5 RCC_DCKCFGR_PLLSAIDIVQ_2 /*!< PLLSAI division factor for PLLSAIDIVQ output by 5 */
  1330. #define LL_RCC_PLLSAIDIVQ_DIV_6 (RCC_DCKCFGR_PLLSAIDIVQ_2 | RCC_DCKCFGR_PLLSAIDIVQ_0) /*!< PLLSAI division factor for PLLSAIDIVQ output by 6 */
  1331. #define LL_RCC_PLLSAIDIVQ_DIV_7 (RCC_DCKCFGR_PLLSAIDIVQ_2 | RCC_DCKCFGR_PLLSAIDIVQ_1) /*!< PLLSAI division factor for PLLSAIDIVQ output by 7 */
  1332. #define LL_RCC_PLLSAIDIVQ_DIV_8 (RCC_DCKCFGR_PLLSAIDIVQ_2 | RCC_DCKCFGR_PLLSAIDIVQ_1 | RCC_DCKCFGR_PLLSAIDIVQ_0) /*!< PLLSAI division factor for PLLSAIDIVQ output by 8 */
  1333. #define LL_RCC_PLLSAIDIVQ_DIV_9 RCC_DCKCFGR_PLLSAIDIVQ_3 /*!< PLLSAI division factor for PLLSAIDIVQ output by 9 */
  1334. #define LL_RCC_PLLSAIDIVQ_DIV_10 (RCC_DCKCFGR_PLLSAIDIVQ_3 | RCC_DCKCFGR_PLLSAIDIVQ_0) /*!< PLLSAI division factor for PLLSAIDIVQ output by 10 */
  1335. #define LL_RCC_PLLSAIDIVQ_DIV_11 (RCC_DCKCFGR_PLLSAIDIVQ_3 | RCC_DCKCFGR_PLLSAIDIVQ_1) /*!< PLLSAI division factor for PLLSAIDIVQ output by 11 */
  1336. #define LL_RCC_PLLSAIDIVQ_DIV_12 (RCC_DCKCFGR_PLLSAIDIVQ_3 | RCC_DCKCFGR_PLLSAIDIVQ_1 | RCC_DCKCFGR_PLLSAIDIVQ_0) /*!< PLLSAI division factor for PLLSAIDIVQ output by 12 */
  1337. #define LL_RCC_PLLSAIDIVQ_DIV_13 (RCC_DCKCFGR_PLLSAIDIVQ_3 | RCC_DCKCFGR_PLLSAIDIVQ_2) /*!< PLLSAI division factor for PLLSAIDIVQ output by 13 */
  1338. #define LL_RCC_PLLSAIDIVQ_DIV_14 (RCC_DCKCFGR_PLLSAIDIVQ_3 | RCC_DCKCFGR_PLLSAIDIVQ_2 | RCC_DCKCFGR_PLLSAIDIVQ_0) /*!< PLLSAI division factor for PLLSAIDIVQ output by 14 */
  1339. #define LL_RCC_PLLSAIDIVQ_DIV_15 (RCC_DCKCFGR_PLLSAIDIVQ_3 | RCC_DCKCFGR_PLLSAIDIVQ_2 | RCC_DCKCFGR_PLLSAIDIVQ_1) /*!< PLLSAI division factor for PLLSAIDIVQ output by 15 */
  1340. #define LL_RCC_PLLSAIDIVQ_DIV_16 (RCC_DCKCFGR_PLLSAIDIVQ_3 | RCC_DCKCFGR_PLLSAIDIVQ_2 | RCC_DCKCFGR_PLLSAIDIVQ_1 | RCC_DCKCFGR_PLLSAIDIVQ_0) /*!< PLLSAI division factor for PLLSAIDIVQ output by 16 */
  1341. #define LL_RCC_PLLSAIDIVQ_DIV_17 RCC_DCKCFGR_PLLSAIDIVQ_4 /*!< PLLSAI division factor for PLLSAIDIVQ output by 17 */
  1342. #define LL_RCC_PLLSAIDIVQ_DIV_18 (RCC_DCKCFGR_PLLSAIDIVQ_4 | RCC_DCKCFGR_PLLSAIDIVQ_0) /*!< PLLSAI division factor for PLLSAIDIVQ output by 18 */
  1343. #define LL_RCC_PLLSAIDIVQ_DIV_19 (RCC_DCKCFGR_PLLSAIDIVQ_4 | RCC_DCKCFGR_PLLSAIDIVQ_1) /*!< PLLSAI division factor for PLLSAIDIVQ output by 19 */
  1344. #define LL_RCC_PLLSAIDIVQ_DIV_20 (RCC_DCKCFGR_PLLSAIDIVQ_4 | RCC_DCKCFGR_PLLSAIDIVQ_1 | RCC_DCKCFGR_PLLSAIDIVQ_0) /*!< PLLSAI division factor for PLLSAIDIVQ output by 20 */
  1345. #define LL_RCC_PLLSAIDIVQ_DIV_21 (RCC_DCKCFGR_PLLSAIDIVQ_4 | RCC_DCKCFGR_PLLSAIDIVQ_2) /*!< PLLSAI division factor for PLLSAIDIVQ output by 21 */
  1346. #define LL_RCC_PLLSAIDIVQ_DIV_22 (RCC_DCKCFGR_PLLSAIDIVQ_4 | RCC_DCKCFGR_PLLSAIDIVQ_2 | RCC_DCKCFGR_PLLSAIDIVQ_0) /*!< PLLSAI division factor for PLLSAIDIVQ output by 22 */
  1347. #define LL_RCC_PLLSAIDIVQ_DIV_23 (RCC_DCKCFGR_PLLSAIDIVQ_4 | RCC_DCKCFGR_PLLSAIDIVQ_2 | RCC_DCKCFGR_PLLSAIDIVQ_1) /*!< PLLSAI division factor for PLLSAIDIVQ output by 23 */
  1348. #define LL_RCC_PLLSAIDIVQ_DIV_24 (RCC_DCKCFGR_PLLSAIDIVQ_4 | RCC_DCKCFGR_PLLSAIDIVQ_2 | RCC_DCKCFGR_PLLSAIDIVQ_1 | RCC_DCKCFGR_PLLSAIDIVQ_0) /*!< PLLSAI division factor for PLLSAIDIVQ output by 24 */
  1349. #define LL_RCC_PLLSAIDIVQ_DIV_25 (RCC_DCKCFGR_PLLSAIDIVQ_4 | RCC_DCKCFGR_PLLSAIDIVQ_3) /*!< PLLSAI division factor for PLLSAIDIVQ output by 25 */
  1350. #define LL_RCC_PLLSAIDIVQ_DIV_26 (RCC_DCKCFGR_PLLSAIDIVQ_4 | RCC_DCKCFGR_PLLSAIDIVQ_3 | RCC_DCKCFGR_PLLSAIDIVQ_0) /*!< PLLSAI division factor for PLLSAIDIVQ output by 26 */
  1351. #define LL_RCC_PLLSAIDIVQ_DIV_27 (RCC_DCKCFGR_PLLSAIDIVQ_4 | RCC_DCKCFGR_PLLSAIDIVQ_3 | RCC_DCKCFGR_PLLSAIDIVQ_1) /*!< PLLSAI division factor for PLLSAIDIVQ output by 27 */
  1352. #define LL_RCC_PLLSAIDIVQ_DIV_28 (RCC_DCKCFGR_PLLSAIDIVQ_4 | RCC_DCKCFGR_PLLSAIDIVQ_3 | RCC_DCKCFGR_PLLSAIDIVQ_1 | RCC_DCKCFGR_PLLSAIDIVQ_0) /*!< PLLSAI division factor for PLLSAIDIVQ output by 28 */
  1353. #define LL_RCC_PLLSAIDIVQ_DIV_29 (RCC_DCKCFGR_PLLSAIDIVQ_4 | RCC_DCKCFGR_PLLSAIDIVQ_3 | RCC_DCKCFGR_PLLSAIDIVQ_2) /*!< PLLSAI division factor for PLLSAIDIVQ output by 29 */
  1354. #define LL_RCC_PLLSAIDIVQ_DIV_30 (RCC_DCKCFGR_PLLSAIDIVQ_4 | RCC_DCKCFGR_PLLSAIDIVQ_3 | RCC_DCKCFGR_PLLSAIDIVQ_2 | RCC_DCKCFGR_PLLSAIDIVQ_0) /*!< PLLSAI division factor for PLLSAIDIVQ output by 30 */
  1355. #define LL_RCC_PLLSAIDIVQ_DIV_31 (RCC_DCKCFGR_PLLSAIDIVQ_4 | RCC_DCKCFGR_PLLSAIDIVQ_3 | RCC_DCKCFGR_PLLSAIDIVQ_2 | RCC_DCKCFGR_PLLSAIDIVQ_1) /*!< PLLSAI division factor for PLLSAIDIVQ output by 31 */
  1356. #define LL_RCC_PLLSAIDIVQ_DIV_32 (RCC_DCKCFGR_PLLSAIDIVQ_4 | RCC_DCKCFGR_PLLSAIDIVQ_3 | RCC_DCKCFGR_PLLSAIDIVQ_2 | RCC_DCKCFGR_PLLSAIDIVQ_1 | RCC_DCKCFGR_PLLSAIDIVQ_0) /*!< PLLSAI division factor for PLLSAIDIVQ output by 32 */
  1357. /**
  1358. * @}
  1359. */
  1360. #endif /* RCC_DCKCFGR_PLLSAIDIVQ */
  1361. #if defined(RCC_PLLSAICFGR_PLLSAIR)
  1362. /** @defgroup RCC_LL_EC_PLLSAIR PLLSAIR division factor (PLLSAIR)
  1363. * @{
  1364. */
  1365. #define LL_RCC_PLLSAIR_DIV_2 RCC_PLLSAICFGR_PLLSAIR_1 /*!< PLLSAI division factor for PLLSAIR output by 2 */
  1366. #define LL_RCC_PLLSAIR_DIV_3 (RCC_PLLSAICFGR_PLLSAIR_1 | RCC_PLLSAICFGR_PLLSAIR_0) /*!< PLLSAI division factor for PLLSAIR output by 3 */
  1367. #define LL_RCC_PLLSAIR_DIV_4 RCC_PLLSAICFGR_PLLSAIR_2 /*!< PLLSAI division factor for PLLSAIR output by 4 */
  1368. #define LL_RCC_PLLSAIR_DIV_5 (RCC_PLLSAICFGR_PLLSAIR_2 | RCC_PLLSAICFGR_PLLSAIR_0) /*!< PLLSAI division factor for PLLSAIR output by 5 */
  1369. #define LL_RCC_PLLSAIR_DIV_6 (RCC_PLLSAICFGR_PLLSAIR_2 | RCC_PLLSAICFGR_PLLSAIR_1) /*!< PLLSAI division factor for PLLSAIR output by 6 */
  1370. #define LL_RCC_PLLSAIR_DIV_7 (RCC_PLLSAICFGR_PLLSAIR_2 | RCC_PLLSAICFGR_PLLSAIR_1 | RCC_PLLSAICFGR_PLLSAIR_0) /*!< PLLSAI division factor for PLLSAIR output by 7 */
  1371. /**
  1372. * @}
  1373. */
  1374. #endif /* RCC_PLLSAICFGR_PLLSAIR */
  1375. #if defined(RCC_DCKCFGR_PLLSAIDIVR)
  1376. /** @defgroup RCC_LL_EC_PLLSAIDIVR PLLSAIDIVR division factor (PLLSAIDIVR)
  1377. * @{
  1378. */
  1379. #define LL_RCC_PLLSAIDIVR_DIV_2 0x00000000U /*!< PLLSAI division factor for PLLSAIDIVR output by 2 */
  1380. #define LL_RCC_PLLSAIDIVR_DIV_4 RCC_DCKCFGR_PLLSAIDIVR_0 /*!< PLLSAI division factor for PLLSAIDIVR output by 4 */
  1381. #define LL_RCC_PLLSAIDIVR_DIV_8 RCC_DCKCFGR_PLLSAIDIVR_1 /*!< PLLSAI division factor for PLLSAIDIVR output by 8 */
  1382. #define LL_RCC_PLLSAIDIVR_DIV_16 (RCC_DCKCFGR_PLLSAIDIVR_1 | RCC_DCKCFGR_PLLSAIDIVR_0) /*!< PLLSAI division factor for PLLSAIDIVR output by 16 */
  1383. /**
  1384. * @}
  1385. */
  1386. #endif /* RCC_DCKCFGR_PLLSAIDIVR */
  1387. #if defined(RCC_PLLSAICFGR_PLLSAIP)
  1388. /** @defgroup RCC_LL_EC_PLLSAIP PLLSAIP division factor (PLLSAIP)
  1389. * @{
  1390. */
  1391. #define LL_RCC_PLLSAIP_DIV_2 0x00000000U /*!< PLLSAI division factor for PLLSAIP output by 2 */
  1392. #define LL_RCC_PLLSAIP_DIV_4 RCC_PLLSAICFGR_PLLSAIP_0 /*!< PLLSAI division factor for PLLSAIP output by 4 */
  1393. #define LL_RCC_PLLSAIP_DIV_6 RCC_PLLSAICFGR_PLLSAIP_1 /*!< PLLSAI division factor for PLLSAIP output by 6 */
  1394. #define LL_RCC_PLLSAIP_DIV_8 (RCC_PLLSAICFGR_PLLSAIP_1 | RCC_PLLSAICFGR_PLLSAIP_0) /*!< PLLSAI division factor for PLLSAIP output by 8 */
  1395. /**
  1396. * @}
  1397. */
  1398. #endif /* RCC_PLLSAICFGR_PLLSAIP */
  1399. #endif /* RCC_PLLSAI_SUPPORT */
  1400. /**
  1401. * @}
  1402. */
  1403. /* Exported macro ------------------------------------------------------------*/
  1404. /** @defgroup RCC_LL_Exported_Macros RCC Exported Macros
  1405. * @{
  1406. */
  1407. /** @defgroup RCC_LL_EM_WRITE_READ Common Write and read registers Macros
  1408. * @{
  1409. */
  1410. /**
  1411. * @brief Write a value in RCC register
  1412. * @param __REG__ Register to be written
  1413. * @param __VALUE__ Value to be written in the register
  1414. * @retval None
  1415. */
  1416. #define LL_RCC_WriteReg(__REG__, __VALUE__) WRITE_REG(RCC->__REG__, (__VALUE__))
  1417. /**
  1418. * @brief Read a value in RCC register
  1419. * @param __REG__ Register to be read
  1420. * @retval Register value
  1421. */
  1422. #define LL_RCC_ReadReg(__REG__) READ_REG(RCC->__REG__)
  1423. /**
  1424. * @}
  1425. */
  1426. /** @defgroup RCC_LL_EM_CALC_FREQ Calculate frequencies
  1427. * @{
  1428. */
  1429. /**
  1430. * @brief Helper macro to calculate the PLLCLK frequency on system domain
  1431. * @note ex: @ref __LL_RCC_CALC_PLLCLK_FREQ (HSE_VALUE,@ref LL_RCC_PLL_GetDivider (),
  1432. * @ref LL_RCC_PLL_GetN (), @ref LL_RCC_PLL_GetP ());
  1433. * @param __INPUTFREQ__ PLL Input frequency (based on HSE/HSI)
  1434. * @param __PLLM__ This parameter can be one of the following values:
  1435. * @arg @ref LL_RCC_PLLM_DIV_2
  1436. * @arg @ref LL_RCC_PLLM_DIV_3
  1437. * @arg @ref LL_RCC_PLLM_DIV_4
  1438. * @arg @ref LL_RCC_PLLM_DIV_5
  1439. * @arg @ref LL_RCC_PLLM_DIV_6
  1440. * @arg @ref LL_RCC_PLLM_DIV_7
  1441. * @arg @ref LL_RCC_PLLM_DIV_8
  1442. * @arg @ref LL_RCC_PLLM_DIV_9
  1443. * @arg @ref LL_RCC_PLLM_DIV_10
  1444. * @arg @ref LL_RCC_PLLM_DIV_11
  1445. * @arg @ref LL_RCC_PLLM_DIV_12
  1446. * @arg @ref LL_RCC_PLLM_DIV_13
  1447. * @arg @ref LL_RCC_PLLM_DIV_14
  1448. * @arg @ref LL_RCC_PLLM_DIV_15
  1449. * @arg @ref LL_RCC_PLLM_DIV_16
  1450. * @arg @ref LL_RCC_PLLM_DIV_17
  1451. * @arg @ref LL_RCC_PLLM_DIV_18
  1452. * @arg @ref LL_RCC_PLLM_DIV_19
  1453. * @arg @ref LL_RCC_PLLM_DIV_20
  1454. * @arg @ref LL_RCC_PLLM_DIV_21
  1455. * @arg @ref LL_RCC_PLLM_DIV_22
  1456. * @arg @ref LL_RCC_PLLM_DIV_23
  1457. * @arg @ref LL_RCC_PLLM_DIV_24
  1458. * @arg @ref LL_RCC_PLLM_DIV_25
  1459. * @arg @ref LL_RCC_PLLM_DIV_26
  1460. * @arg @ref LL_RCC_PLLM_DIV_27
  1461. * @arg @ref LL_RCC_PLLM_DIV_28
  1462. * @arg @ref LL_RCC_PLLM_DIV_29
  1463. * @arg @ref LL_RCC_PLLM_DIV_30
  1464. * @arg @ref LL_RCC_PLLM_DIV_31
  1465. * @arg @ref LL_RCC_PLLM_DIV_32
  1466. * @arg @ref LL_RCC_PLLM_DIV_33
  1467. * @arg @ref LL_RCC_PLLM_DIV_34
  1468. * @arg @ref LL_RCC_PLLM_DIV_35
  1469. * @arg @ref LL_RCC_PLLM_DIV_36
  1470. * @arg @ref LL_RCC_PLLM_DIV_37
  1471. * @arg @ref LL_RCC_PLLM_DIV_38
  1472. * @arg @ref LL_RCC_PLLM_DIV_39
  1473. * @arg @ref LL_RCC_PLLM_DIV_40
  1474. * @arg @ref LL_RCC_PLLM_DIV_41
  1475. * @arg @ref LL_RCC_PLLM_DIV_42
  1476. * @arg @ref LL_RCC_PLLM_DIV_43
  1477. * @arg @ref LL_RCC_PLLM_DIV_44
  1478. * @arg @ref LL_RCC_PLLM_DIV_45
  1479. * @arg @ref LL_RCC_PLLM_DIV_46
  1480. * @arg @ref LL_RCC_PLLM_DIV_47
  1481. * @arg @ref LL_RCC_PLLM_DIV_48
  1482. * @arg @ref LL_RCC_PLLM_DIV_49
  1483. * @arg @ref LL_RCC_PLLM_DIV_50
  1484. * @arg @ref LL_RCC_PLLM_DIV_51
  1485. * @arg @ref LL_RCC_PLLM_DIV_52
  1486. * @arg @ref LL_RCC_PLLM_DIV_53
  1487. * @arg @ref LL_RCC_PLLM_DIV_54
  1488. * @arg @ref LL_RCC_PLLM_DIV_55
  1489. * @arg @ref LL_RCC_PLLM_DIV_56
  1490. * @arg @ref LL_RCC_PLLM_DIV_57
  1491. * @arg @ref LL_RCC_PLLM_DIV_58
  1492. * @arg @ref LL_RCC_PLLM_DIV_59
  1493. * @arg @ref LL_RCC_PLLM_DIV_60
  1494. * @arg @ref LL_RCC_PLLM_DIV_61
  1495. * @arg @ref LL_RCC_PLLM_DIV_62
  1496. * @arg @ref LL_RCC_PLLM_DIV_63
  1497. * @param __PLLN__ Between 50/192(*) and 432
  1498. *
  1499. * (*) value not defined in all devices.
  1500. * @param __PLLP__ This parameter can be one of the following values:
  1501. * @arg @ref LL_RCC_PLLP_DIV_2
  1502. * @arg @ref LL_RCC_PLLP_DIV_4
  1503. * @arg @ref LL_RCC_PLLP_DIV_6
  1504. * @arg @ref LL_RCC_PLLP_DIV_8
  1505. * @retval PLL clock frequency (in Hz)
  1506. */
  1507. #define __LL_RCC_CALC_PLLCLK_FREQ(__INPUTFREQ__, __PLLM__, __PLLN__, __PLLP__) ((__INPUTFREQ__) / (__PLLM__) * (__PLLN__) / \
  1508. ((((__PLLP__) >> RCC_PLLCFGR_PLLP_Pos ) + 1U) * 2U))
  1509. #if defined(RCC_PLLR_SYSCLK_SUPPORT)
  1510. /**
  1511. * @brief Helper macro to calculate the PLLRCLK frequency on system domain
  1512. * @note ex: @ref __LL_RCC_CALC_PLLRCLK_FREQ (HSE_VALUE,@ref LL_RCC_PLL_GetDivider (),
  1513. * @ref LL_RCC_PLL_GetN (), @ref LL_RCC_PLL_GetR ());
  1514. * @param __INPUTFREQ__ PLL Input frequency (based on HSE/HSI)
  1515. * @param __PLLM__ This parameter can be one of the following values:
  1516. * @arg @ref LL_RCC_PLLM_DIV_2
  1517. * @arg @ref LL_RCC_PLLM_DIV_3
  1518. * @arg @ref LL_RCC_PLLM_DIV_4
  1519. * @arg @ref LL_RCC_PLLM_DIV_5
  1520. * @arg @ref LL_RCC_PLLM_DIV_6
  1521. * @arg @ref LL_RCC_PLLM_DIV_7
  1522. * @arg @ref LL_RCC_PLLM_DIV_8
  1523. * @arg @ref LL_RCC_PLLM_DIV_9
  1524. * @arg @ref LL_RCC_PLLM_DIV_10
  1525. * @arg @ref LL_RCC_PLLM_DIV_11
  1526. * @arg @ref LL_RCC_PLLM_DIV_12
  1527. * @arg @ref LL_RCC_PLLM_DIV_13
  1528. * @arg @ref LL_RCC_PLLM_DIV_14
  1529. * @arg @ref LL_RCC_PLLM_DIV_15
  1530. * @arg @ref LL_RCC_PLLM_DIV_16
  1531. * @arg @ref LL_RCC_PLLM_DIV_17
  1532. * @arg @ref LL_RCC_PLLM_DIV_18
  1533. * @arg @ref LL_RCC_PLLM_DIV_19
  1534. * @arg @ref LL_RCC_PLLM_DIV_20
  1535. * @arg @ref LL_RCC_PLLM_DIV_21
  1536. * @arg @ref LL_RCC_PLLM_DIV_22
  1537. * @arg @ref LL_RCC_PLLM_DIV_23
  1538. * @arg @ref LL_RCC_PLLM_DIV_24
  1539. * @arg @ref LL_RCC_PLLM_DIV_25
  1540. * @arg @ref LL_RCC_PLLM_DIV_26
  1541. * @arg @ref LL_RCC_PLLM_DIV_27
  1542. * @arg @ref LL_RCC_PLLM_DIV_28
  1543. * @arg @ref LL_RCC_PLLM_DIV_29
  1544. * @arg @ref LL_RCC_PLLM_DIV_30
  1545. * @arg @ref LL_RCC_PLLM_DIV_31
  1546. * @arg @ref LL_RCC_PLLM_DIV_32
  1547. * @arg @ref LL_RCC_PLLM_DIV_33
  1548. * @arg @ref LL_RCC_PLLM_DIV_34
  1549. * @arg @ref LL_RCC_PLLM_DIV_35
  1550. * @arg @ref LL_RCC_PLLM_DIV_36
  1551. * @arg @ref LL_RCC_PLLM_DIV_37
  1552. * @arg @ref LL_RCC_PLLM_DIV_38
  1553. * @arg @ref LL_RCC_PLLM_DIV_39
  1554. * @arg @ref LL_RCC_PLLM_DIV_40
  1555. * @arg @ref LL_RCC_PLLM_DIV_41
  1556. * @arg @ref LL_RCC_PLLM_DIV_42
  1557. * @arg @ref LL_RCC_PLLM_DIV_43
  1558. * @arg @ref LL_RCC_PLLM_DIV_44
  1559. * @arg @ref LL_RCC_PLLM_DIV_45
  1560. * @arg @ref LL_RCC_PLLM_DIV_46
  1561. * @arg @ref LL_RCC_PLLM_DIV_47
  1562. * @arg @ref LL_RCC_PLLM_DIV_48
  1563. * @arg @ref LL_RCC_PLLM_DIV_49
  1564. * @arg @ref LL_RCC_PLLM_DIV_50
  1565. * @arg @ref LL_RCC_PLLM_DIV_51
  1566. * @arg @ref LL_RCC_PLLM_DIV_52
  1567. * @arg @ref LL_RCC_PLLM_DIV_53
  1568. * @arg @ref LL_RCC_PLLM_DIV_54
  1569. * @arg @ref LL_RCC_PLLM_DIV_55
  1570. * @arg @ref LL_RCC_PLLM_DIV_56
  1571. * @arg @ref LL_RCC_PLLM_DIV_57
  1572. * @arg @ref LL_RCC_PLLM_DIV_58
  1573. * @arg @ref LL_RCC_PLLM_DIV_59
  1574. * @arg @ref LL_RCC_PLLM_DIV_60
  1575. * @arg @ref LL_RCC_PLLM_DIV_61
  1576. * @arg @ref LL_RCC_PLLM_DIV_62
  1577. * @arg @ref LL_RCC_PLLM_DIV_63
  1578. * @param __PLLN__ Between 50 and 432
  1579. * @param __PLLR__ This parameter can be one of the following values:
  1580. * @arg @ref LL_RCC_PLLR_DIV_2
  1581. * @arg @ref LL_RCC_PLLR_DIV_3
  1582. * @arg @ref LL_RCC_PLLR_DIV_4
  1583. * @arg @ref LL_RCC_PLLR_DIV_5
  1584. * @arg @ref LL_RCC_PLLR_DIV_6
  1585. * @arg @ref LL_RCC_PLLR_DIV_7
  1586. * @retval PLL clock frequency (in Hz)
  1587. */
  1588. #define __LL_RCC_CALC_PLLRCLK_FREQ(__INPUTFREQ__, __PLLM__, __PLLN__, __PLLR__) ((__INPUTFREQ__) / (__PLLM__) * (__PLLN__) / \
  1589. ((__PLLR__) >> RCC_PLLCFGR_PLLR_Pos ))
  1590. #endif /* RCC_PLLR_SYSCLK_SUPPORT */
  1591. /**
  1592. * @brief Helper macro to calculate the PLLCLK frequency used on 48M domain
  1593. * @note ex: @ref __LL_RCC_CALC_PLLCLK_48M_FREQ (HSE_VALUE,@ref LL_RCC_PLL_GetDivider (),
  1594. * @ref LL_RCC_PLL_GetN (), @ref LL_RCC_PLL_GetQ ());
  1595. * @param __INPUTFREQ__ PLL Input frequency (based on HSE/HSI)
  1596. * @param __PLLM__ This parameter can be one of the following values:
  1597. * @arg @ref LL_RCC_PLLM_DIV_2
  1598. * @arg @ref LL_RCC_PLLM_DIV_3
  1599. * @arg @ref LL_RCC_PLLM_DIV_4
  1600. * @arg @ref LL_RCC_PLLM_DIV_5
  1601. * @arg @ref LL_RCC_PLLM_DIV_6
  1602. * @arg @ref LL_RCC_PLLM_DIV_7
  1603. * @arg @ref LL_RCC_PLLM_DIV_8
  1604. * @arg @ref LL_RCC_PLLM_DIV_9
  1605. * @arg @ref LL_RCC_PLLM_DIV_10
  1606. * @arg @ref LL_RCC_PLLM_DIV_11
  1607. * @arg @ref LL_RCC_PLLM_DIV_12
  1608. * @arg @ref LL_RCC_PLLM_DIV_13
  1609. * @arg @ref LL_RCC_PLLM_DIV_14
  1610. * @arg @ref LL_RCC_PLLM_DIV_15
  1611. * @arg @ref LL_RCC_PLLM_DIV_16
  1612. * @arg @ref LL_RCC_PLLM_DIV_17
  1613. * @arg @ref LL_RCC_PLLM_DIV_18
  1614. * @arg @ref LL_RCC_PLLM_DIV_19
  1615. * @arg @ref LL_RCC_PLLM_DIV_20
  1616. * @arg @ref LL_RCC_PLLM_DIV_21
  1617. * @arg @ref LL_RCC_PLLM_DIV_22
  1618. * @arg @ref LL_RCC_PLLM_DIV_23
  1619. * @arg @ref LL_RCC_PLLM_DIV_24
  1620. * @arg @ref LL_RCC_PLLM_DIV_25
  1621. * @arg @ref LL_RCC_PLLM_DIV_26
  1622. * @arg @ref LL_RCC_PLLM_DIV_27
  1623. * @arg @ref LL_RCC_PLLM_DIV_28
  1624. * @arg @ref LL_RCC_PLLM_DIV_29
  1625. * @arg @ref LL_RCC_PLLM_DIV_30
  1626. * @arg @ref LL_RCC_PLLM_DIV_31
  1627. * @arg @ref LL_RCC_PLLM_DIV_32
  1628. * @arg @ref LL_RCC_PLLM_DIV_33
  1629. * @arg @ref LL_RCC_PLLM_DIV_34
  1630. * @arg @ref LL_RCC_PLLM_DIV_35
  1631. * @arg @ref LL_RCC_PLLM_DIV_36
  1632. * @arg @ref LL_RCC_PLLM_DIV_37
  1633. * @arg @ref LL_RCC_PLLM_DIV_38
  1634. * @arg @ref LL_RCC_PLLM_DIV_39
  1635. * @arg @ref LL_RCC_PLLM_DIV_40
  1636. * @arg @ref LL_RCC_PLLM_DIV_41
  1637. * @arg @ref LL_RCC_PLLM_DIV_42
  1638. * @arg @ref LL_RCC_PLLM_DIV_43
  1639. * @arg @ref LL_RCC_PLLM_DIV_44
  1640. * @arg @ref LL_RCC_PLLM_DIV_45
  1641. * @arg @ref LL_RCC_PLLM_DIV_46
  1642. * @arg @ref LL_RCC_PLLM_DIV_47
  1643. * @arg @ref LL_RCC_PLLM_DIV_48
  1644. * @arg @ref LL_RCC_PLLM_DIV_49
  1645. * @arg @ref LL_RCC_PLLM_DIV_50
  1646. * @arg @ref LL_RCC_PLLM_DIV_51
  1647. * @arg @ref LL_RCC_PLLM_DIV_52
  1648. * @arg @ref LL_RCC_PLLM_DIV_53
  1649. * @arg @ref LL_RCC_PLLM_DIV_54
  1650. * @arg @ref LL_RCC_PLLM_DIV_55
  1651. * @arg @ref LL_RCC_PLLM_DIV_56
  1652. * @arg @ref LL_RCC_PLLM_DIV_57
  1653. * @arg @ref LL_RCC_PLLM_DIV_58
  1654. * @arg @ref LL_RCC_PLLM_DIV_59
  1655. * @arg @ref LL_RCC_PLLM_DIV_60
  1656. * @arg @ref LL_RCC_PLLM_DIV_61
  1657. * @arg @ref LL_RCC_PLLM_DIV_62
  1658. * @arg @ref LL_RCC_PLLM_DIV_63
  1659. * @param __PLLN__ Between 50/192(*) and 432
  1660. *
  1661. * (*) value not defined in all devices.
  1662. * @param __PLLQ__ This parameter can be one of the following values:
  1663. * @arg @ref LL_RCC_PLLQ_DIV_2
  1664. * @arg @ref LL_RCC_PLLQ_DIV_3
  1665. * @arg @ref LL_RCC_PLLQ_DIV_4
  1666. * @arg @ref LL_RCC_PLLQ_DIV_5
  1667. * @arg @ref LL_RCC_PLLQ_DIV_6
  1668. * @arg @ref LL_RCC_PLLQ_DIV_7
  1669. * @arg @ref LL_RCC_PLLQ_DIV_8
  1670. * @arg @ref LL_RCC_PLLQ_DIV_9
  1671. * @arg @ref LL_RCC_PLLQ_DIV_10
  1672. * @arg @ref LL_RCC_PLLQ_DIV_11
  1673. * @arg @ref LL_RCC_PLLQ_DIV_12
  1674. * @arg @ref LL_RCC_PLLQ_DIV_13
  1675. * @arg @ref LL_RCC_PLLQ_DIV_14
  1676. * @arg @ref LL_RCC_PLLQ_DIV_15
  1677. * @retval PLL clock frequency (in Hz)
  1678. */
  1679. #define __LL_RCC_CALC_PLLCLK_48M_FREQ(__INPUTFREQ__, __PLLM__, __PLLN__, __PLLQ__) ((__INPUTFREQ__) / (__PLLM__) * (__PLLN__) / \
  1680. ((__PLLQ__) >> RCC_PLLCFGR_PLLQ_Pos ))
  1681. #if defined(DSI)
  1682. /**
  1683. * @brief Helper macro to calculate the PLLCLK frequency used on DSI
  1684. * @note ex: @ref __LL_RCC_CALC_PLLCLK_DSI_FREQ (HSE_VALUE, @ref LL_RCC_PLL_GetDivider (),
  1685. * @ref LL_RCC_PLL_GetN (), @ref LL_RCC_PLL_GetR ());
  1686. * @param __INPUTFREQ__ PLL Input frequency (based on HSE/HSI)
  1687. * @param __PLLM__ This parameter can be one of the following values:
  1688. * @arg @ref LL_RCC_PLLM_DIV_2
  1689. * @arg @ref LL_RCC_PLLM_DIV_3
  1690. * @arg @ref LL_RCC_PLLM_DIV_4
  1691. * @arg @ref LL_RCC_PLLM_DIV_5
  1692. * @arg @ref LL_RCC_PLLM_DIV_6
  1693. * @arg @ref LL_RCC_PLLM_DIV_7
  1694. * @arg @ref LL_RCC_PLLM_DIV_8
  1695. * @arg @ref LL_RCC_PLLM_DIV_9
  1696. * @arg @ref LL_RCC_PLLM_DIV_10
  1697. * @arg @ref LL_RCC_PLLM_DIV_11
  1698. * @arg @ref LL_RCC_PLLM_DIV_12
  1699. * @arg @ref LL_RCC_PLLM_DIV_13
  1700. * @arg @ref LL_RCC_PLLM_DIV_14
  1701. * @arg @ref LL_RCC_PLLM_DIV_15
  1702. * @arg @ref LL_RCC_PLLM_DIV_16
  1703. * @arg @ref LL_RCC_PLLM_DIV_17
  1704. * @arg @ref LL_RCC_PLLM_DIV_18
  1705. * @arg @ref LL_RCC_PLLM_DIV_19
  1706. * @arg @ref LL_RCC_PLLM_DIV_20
  1707. * @arg @ref LL_RCC_PLLM_DIV_21
  1708. * @arg @ref LL_RCC_PLLM_DIV_22
  1709. * @arg @ref LL_RCC_PLLM_DIV_23
  1710. * @arg @ref LL_RCC_PLLM_DIV_24
  1711. * @arg @ref LL_RCC_PLLM_DIV_25
  1712. * @arg @ref LL_RCC_PLLM_DIV_26
  1713. * @arg @ref LL_RCC_PLLM_DIV_27
  1714. * @arg @ref LL_RCC_PLLM_DIV_28
  1715. * @arg @ref LL_RCC_PLLM_DIV_29
  1716. * @arg @ref LL_RCC_PLLM_DIV_30
  1717. * @arg @ref LL_RCC_PLLM_DIV_31
  1718. * @arg @ref LL_RCC_PLLM_DIV_32
  1719. * @arg @ref LL_RCC_PLLM_DIV_33
  1720. * @arg @ref LL_RCC_PLLM_DIV_34
  1721. * @arg @ref LL_RCC_PLLM_DIV_35
  1722. * @arg @ref LL_RCC_PLLM_DIV_36
  1723. * @arg @ref LL_RCC_PLLM_DIV_37
  1724. * @arg @ref LL_RCC_PLLM_DIV_38
  1725. * @arg @ref LL_RCC_PLLM_DIV_39
  1726. * @arg @ref LL_RCC_PLLM_DIV_40
  1727. * @arg @ref LL_RCC_PLLM_DIV_41
  1728. * @arg @ref LL_RCC_PLLM_DIV_42
  1729. * @arg @ref LL_RCC_PLLM_DIV_43
  1730. * @arg @ref LL_RCC_PLLM_DIV_44
  1731. * @arg @ref LL_RCC_PLLM_DIV_45
  1732. * @arg @ref LL_RCC_PLLM_DIV_46
  1733. * @arg @ref LL_RCC_PLLM_DIV_47
  1734. * @arg @ref LL_RCC_PLLM_DIV_48
  1735. * @arg @ref LL_RCC_PLLM_DIV_49
  1736. * @arg @ref LL_RCC_PLLM_DIV_50
  1737. * @arg @ref LL_RCC_PLLM_DIV_51
  1738. * @arg @ref LL_RCC_PLLM_DIV_52
  1739. * @arg @ref LL_RCC_PLLM_DIV_53
  1740. * @arg @ref LL_RCC_PLLM_DIV_54
  1741. * @arg @ref LL_RCC_PLLM_DIV_55
  1742. * @arg @ref LL_RCC_PLLM_DIV_56
  1743. * @arg @ref LL_RCC_PLLM_DIV_57
  1744. * @arg @ref LL_RCC_PLLM_DIV_58
  1745. * @arg @ref LL_RCC_PLLM_DIV_59
  1746. * @arg @ref LL_RCC_PLLM_DIV_60
  1747. * @arg @ref LL_RCC_PLLM_DIV_61
  1748. * @arg @ref LL_RCC_PLLM_DIV_62
  1749. * @arg @ref LL_RCC_PLLM_DIV_63
  1750. * @param __PLLN__ Between 50 and 432
  1751. * @param __PLLR__ This parameter can be one of the following values:
  1752. * @arg @ref LL_RCC_PLLR_DIV_2
  1753. * @arg @ref LL_RCC_PLLR_DIV_3
  1754. * @arg @ref LL_RCC_PLLR_DIV_4
  1755. * @arg @ref LL_RCC_PLLR_DIV_5
  1756. * @arg @ref LL_RCC_PLLR_DIV_6
  1757. * @arg @ref LL_RCC_PLLR_DIV_7
  1758. * @retval PLL clock frequency (in Hz)
  1759. */
  1760. #define __LL_RCC_CALC_PLLCLK_DSI_FREQ(__INPUTFREQ__, __PLLM__, __PLLN__, __PLLR__) ((__INPUTFREQ__) / (__PLLM__) * (__PLLN__) / \
  1761. ((__PLLR__) >> RCC_PLLCFGR_PLLR_Pos ))
  1762. #endif /* DSI */
  1763. #if defined(RCC_PLLR_I2S_CLKSOURCE_SUPPORT)
  1764. /**
  1765. * @brief Helper macro to calculate the PLLCLK frequency used on I2S
  1766. * @note ex: @ref __LL_RCC_CALC_PLLCLK_I2S_FREQ (HSE_VALUE, @ref LL_RCC_PLL_GetDivider (),
  1767. * @ref LL_RCC_PLL_GetN (), @ref LL_RCC_PLL_GetR ());
  1768. * @param __INPUTFREQ__ PLL Input frequency (based on HSE/HSI)
  1769. * @param __PLLM__ This parameter can be one of the following values:
  1770. * @arg @ref LL_RCC_PLLM_DIV_2
  1771. * @arg @ref LL_RCC_PLLM_DIV_3
  1772. * @arg @ref LL_RCC_PLLM_DIV_4
  1773. * @arg @ref LL_RCC_PLLM_DIV_5
  1774. * @arg @ref LL_RCC_PLLM_DIV_6
  1775. * @arg @ref LL_RCC_PLLM_DIV_7
  1776. * @arg @ref LL_RCC_PLLM_DIV_8
  1777. * @arg @ref LL_RCC_PLLM_DIV_9
  1778. * @arg @ref LL_RCC_PLLM_DIV_10
  1779. * @arg @ref LL_RCC_PLLM_DIV_11
  1780. * @arg @ref LL_RCC_PLLM_DIV_12
  1781. * @arg @ref LL_RCC_PLLM_DIV_13
  1782. * @arg @ref LL_RCC_PLLM_DIV_14
  1783. * @arg @ref LL_RCC_PLLM_DIV_15
  1784. * @arg @ref LL_RCC_PLLM_DIV_16
  1785. * @arg @ref LL_RCC_PLLM_DIV_17
  1786. * @arg @ref LL_RCC_PLLM_DIV_18
  1787. * @arg @ref LL_RCC_PLLM_DIV_19
  1788. * @arg @ref LL_RCC_PLLM_DIV_20
  1789. * @arg @ref LL_RCC_PLLM_DIV_21
  1790. * @arg @ref LL_RCC_PLLM_DIV_22
  1791. * @arg @ref LL_RCC_PLLM_DIV_23
  1792. * @arg @ref LL_RCC_PLLM_DIV_24
  1793. * @arg @ref LL_RCC_PLLM_DIV_25
  1794. * @arg @ref LL_RCC_PLLM_DIV_26
  1795. * @arg @ref LL_RCC_PLLM_DIV_27
  1796. * @arg @ref LL_RCC_PLLM_DIV_28
  1797. * @arg @ref LL_RCC_PLLM_DIV_29
  1798. * @arg @ref LL_RCC_PLLM_DIV_30
  1799. * @arg @ref LL_RCC_PLLM_DIV_31
  1800. * @arg @ref LL_RCC_PLLM_DIV_32
  1801. * @arg @ref LL_RCC_PLLM_DIV_33
  1802. * @arg @ref LL_RCC_PLLM_DIV_34
  1803. * @arg @ref LL_RCC_PLLM_DIV_35
  1804. * @arg @ref LL_RCC_PLLM_DIV_36
  1805. * @arg @ref LL_RCC_PLLM_DIV_37
  1806. * @arg @ref LL_RCC_PLLM_DIV_38
  1807. * @arg @ref LL_RCC_PLLM_DIV_39
  1808. * @arg @ref LL_RCC_PLLM_DIV_40
  1809. * @arg @ref LL_RCC_PLLM_DIV_41
  1810. * @arg @ref LL_RCC_PLLM_DIV_42
  1811. * @arg @ref LL_RCC_PLLM_DIV_43
  1812. * @arg @ref LL_RCC_PLLM_DIV_44
  1813. * @arg @ref LL_RCC_PLLM_DIV_45
  1814. * @arg @ref LL_RCC_PLLM_DIV_46
  1815. * @arg @ref LL_RCC_PLLM_DIV_47
  1816. * @arg @ref LL_RCC_PLLM_DIV_48
  1817. * @arg @ref LL_RCC_PLLM_DIV_49
  1818. * @arg @ref LL_RCC_PLLM_DIV_50
  1819. * @arg @ref LL_RCC_PLLM_DIV_51
  1820. * @arg @ref LL_RCC_PLLM_DIV_52
  1821. * @arg @ref LL_RCC_PLLM_DIV_53
  1822. * @arg @ref LL_RCC_PLLM_DIV_54
  1823. * @arg @ref LL_RCC_PLLM_DIV_55
  1824. * @arg @ref LL_RCC_PLLM_DIV_56
  1825. * @arg @ref LL_RCC_PLLM_DIV_57
  1826. * @arg @ref LL_RCC_PLLM_DIV_58
  1827. * @arg @ref LL_RCC_PLLM_DIV_59
  1828. * @arg @ref LL_RCC_PLLM_DIV_60
  1829. * @arg @ref LL_RCC_PLLM_DIV_61
  1830. * @arg @ref LL_RCC_PLLM_DIV_62
  1831. * @arg @ref LL_RCC_PLLM_DIV_63
  1832. * @param __PLLN__ Between 50 and 432
  1833. * @param __PLLR__ This parameter can be one of the following values:
  1834. * @arg @ref LL_RCC_PLLR_DIV_2
  1835. * @arg @ref LL_RCC_PLLR_DIV_3
  1836. * @arg @ref LL_RCC_PLLR_DIV_4
  1837. * @arg @ref LL_RCC_PLLR_DIV_5
  1838. * @arg @ref LL_RCC_PLLR_DIV_6
  1839. * @arg @ref LL_RCC_PLLR_DIV_7
  1840. * @retval PLL clock frequency (in Hz)
  1841. */
  1842. #define __LL_RCC_CALC_PLLCLK_I2S_FREQ(__INPUTFREQ__, __PLLM__, __PLLN__, __PLLR__) ((__INPUTFREQ__) / (__PLLM__) * (__PLLN__) / \
  1843. ((__PLLR__) >> RCC_PLLCFGR_PLLR_Pos ))
  1844. #endif /* RCC_PLLR_I2S_CLKSOURCE_SUPPORT */
  1845. #if defined(SPDIFRX)
  1846. /**
  1847. * @brief Helper macro to calculate the PLLCLK frequency used on SPDIFRX
  1848. * @note ex: @ref __LL_RCC_CALC_PLLCLK_SPDIFRX_FREQ (HSE_VALUE, @ref LL_RCC_PLL_GetDivider (),
  1849. * @ref LL_RCC_PLL_GetN (), @ref LL_RCC_PLL_GetR ());
  1850. * @param __INPUTFREQ__ PLL Input frequency (based on HSE/HSI)
  1851. * @param __PLLM__ This parameter can be one of the following values:
  1852. * @arg @ref LL_RCC_PLLM_DIV_2
  1853. * @arg @ref LL_RCC_PLLM_DIV_3
  1854. * @arg @ref LL_RCC_PLLM_DIV_4
  1855. * @arg @ref LL_RCC_PLLM_DIV_5
  1856. * @arg @ref LL_RCC_PLLM_DIV_6
  1857. * @arg @ref LL_RCC_PLLM_DIV_7
  1858. * @arg @ref LL_RCC_PLLM_DIV_8
  1859. * @arg @ref LL_RCC_PLLM_DIV_9
  1860. * @arg @ref LL_RCC_PLLM_DIV_10
  1861. * @arg @ref LL_RCC_PLLM_DIV_11
  1862. * @arg @ref LL_RCC_PLLM_DIV_12
  1863. * @arg @ref LL_RCC_PLLM_DIV_13
  1864. * @arg @ref LL_RCC_PLLM_DIV_14
  1865. * @arg @ref LL_RCC_PLLM_DIV_15
  1866. * @arg @ref LL_RCC_PLLM_DIV_16
  1867. * @arg @ref LL_RCC_PLLM_DIV_17
  1868. * @arg @ref LL_RCC_PLLM_DIV_18
  1869. * @arg @ref LL_RCC_PLLM_DIV_19
  1870. * @arg @ref LL_RCC_PLLM_DIV_20
  1871. * @arg @ref LL_RCC_PLLM_DIV_21
  1872. * @arg @ref LL_RCC_PLLM_DIV_22
  1873. * @arg @ref LL_RCC_PLLM_DIV_23
  1874. * @arg @ref LL_RCC_PLLM_DIV_24
  1875. * @arg @ref LL_RCC_PLLM_DIV_25
  1876. * @arg @ref LL_RCC_PLLM_DIV_26
  1877. * @arg @ref LL_RCC_PLLM_DIV_27
  1878. * @arg @ref LL_RCC_PLLM_DIV_28
  1879. * @arg @ref LL_RCC_PLLM_DIV_29
  1880. * @arg @ref LL_RCC_PLLM_DIV_30
  1881. * @arg @ref LL_RCC_PLLM_DIV_31
  1882. * @arg @ref LL_RCC_PLLM_DIV_32
  1883. * @arg @ref LL_RCC_PLLM_DIV_33
  1884. * @arg @ref LL_RCC_PLLM_DIV_34
  1885. * @arg @ref LL_RCC_PLLM_DIV_35
  1886. * @arg @ref LL_RCC_PLLM_DIV_36
  1887. * @arg @ref LL_RCC_PLLM_DIV_37
  1888. * @arg @ref LL_RCC_PLLM_DIV_38
  1889. * @arg @ref LL_RCC_PLLM_DIV_39
  1890. * @arg @ref LL_RCC_PLLM_DIV_40
  1891. * @arg @ref LL_RCC_PLLM_DIV_41
  1892. * @arg @ref LL_RCC_PLLM_DIV_42
  1893. * @arg @ref LL_RCC_PLLM_DIV_43
  1894. * @arg @ref LL_RCC_PLLM_DIV_44
  1895. * @arg @ref LL_RCC_PLLM_DIV_45
  1896. * @arg @ref LL_RCC_PLLM_DIV_46
  1897. * @arg @ref LL_RCC_PLLM_DIV_47
  1898. * @arg @ref LL_RCC_PLLM_DIV_48
  1899. * @arg @ref LL_RCC_PLLM_DIV_49
  1900. * @arg @ref LL_RCC_PLLM_DIV_50
  1901. * @arg @ref LL_RCC_PLLM_DIV_51
  1902. * @arg @ref LL_RCC_PLLM_DIV_52
  1903. * @arg @ref LL_RCC_PLLM_DIV_53
  1904. * @arg @ref LL_RCC_PLLM_DIV_54
  1905. * @arg @ref LL_RCC_PLLM_DIV_55
  1906. * @arg @ref LL_RCC_PLLM_DIV_56
  1907. * @arg @ref LL_RCC_PLLM_DIV_57
  1908. * @arg @ref LL_RCC_PLLM_DIV_58
  1909. * @arg @ref LL_RCC_PLLM_DIV_59
  1910. * @arg @ref LL_RCC_PLLM_DIV_60
  1911. * @arg @ref LL_RCC_PLLM_DIV_61
  1912. * @arg @ref LL_RCC_PLLM_DIV_62
  1913. * @arg @ref LL_RCC_PLLM_DIV_63
  1914. * @param __PLLN__ Between 50 and 432
  1915. * @param __PLLR__ This parameter can be one of the following values:
  1916. * @arg @ref LL_RCC_PLLR_DIV_2
  1917. * @arg @ref LL_RCC_PLLR_DIV_3
  1918. * @arg @ref LL_RCC_PLLR_DIV_4
  1919. * @arg @ref LL_RCC_PLLR_DIV_5
  1920. * @arg @ref LL_RCC_PLLR_DIV_6
  1921. * @arg @ref LL_RCC_PLLR_DIV_7
  1922. * @retval PLL clock frequency (in Hz)
  1923. */
  1924. #define __LL_RCC_CALC_PLLCLK_SPDIFRX_FREQ(__INPUTFREQ__, __PLLM__, __PLLN__, __PLLR__) ((__INPUTFREQ__) / (__PLLM__) * (__PLLN__) / \
  1925. ((__PLLR__) >> RCC_PLLCFGR_PLLR_Pos ))
  1926. #endif /* SPDIFRX */
  1927. #if defined(RCC_PLLCFGR_PLLR)
  1928. #if defined(SAI1)
  1929. /**
  1930. * @brief Helper macro to calculate the PLLCLK frequency used on SAI
  1931. * @note ex: @ref __LL_RCC_CALC_PLLCLK_SAI_FREQ (HSE_VALUE, @ref LL_RCC_PLL_GetDivider (),
  1932. * @ref LL_RCC_PLL_GetN (), @ref LL_RCC_PLL_GetR (), @ref LL_RCC_PLL_GetDIVR ());
  1933. * @param __INPUTFREQ__ PLL Input frequency (based on HSE/HSI)
  1934. * @param __PLLM__ This parameter can be one of the following values:
  1935. * @arg @ref LL_RCC_PLLM_DIV_2
  1936. * @arg @ref LL_RCC_PLLM_DIV_3
  1937. * @arg @ref LL_RCC_PLLM_DIV_4
  1938. * @arg @ref LL_RCC_PLLM_DIV_5
  1939. * @arg @ref LL_RCC_PLLM_DIV_6
  1940. * @arg @ref LL_RCC_PLLM_DIV_7
  1941. * @arg @ref LL_RCC_PLLM_DIV_8
  1942. * @arg @ref LL_RCC_PLLM_DIV_9
  1943. * @arg @ref LL_RCC_PLLM_DIV_10
  1944. * @arg @ref LL_RCC_PLLM_DIV_11
  1945. * @arg @ref LL_RCC_PLLM_DIV_12
  1946. * @arg @ref LL_RCC_PLLM_DIV_13
  1947. * @arg @ref LL_RCC_PLLM_DIV_14
  1948. * @arg @ref LL_RCC_PLLM_DIV_15
  1949. * @arg @ref LL_RCC_PLLM_DIV_16
  1950. * @arg @ref LL_RCC_PLLM_DIV_17
  1951. * @arg @ref LL_RCC_PLLM_DIV_18
  1952. * @arg @ref LL_RCC_PLLM_DIV_19
  1953. * @arg @ref LL_RCC_PLLM_DIV_20
  1954. * @arg @ref LL_RCC_PLLM_DIV_21
  1955. * @arg @ref LL_RCC_PLLM_DIV_22
  1956. * @arg @ref LL_RCC_PLLM_DIV_23
  1957. * @arg @ref LL_RCC_PLLM_DIV_24
  1958. * @arg @ref LL_RCC_PLLM_DIV_25
  1959. * @arg @ref LL_RCC_PLLM_DIV_26
  1960. * @arg @ref LL_RCC_PLLM_DIV_27
  1961. * @arg @ref LL_RCC_PLLM_DIV_28
  1962. * @arg @ref LL_RCC_PLLM_DIV_29
  1963. * @arg @ref LL_RCC_PLLM_DIV_30
  1964. * @arg @ref LL_RCC_PLLM_DIV_31
  1965. * @arg @ref LL_RCC_PLLM_DIV_32
  1966. * @arg @ref LL_RCC_PLLM_DIV_33
  1967. * @arg @ref LL_RCC_PLLM_DIV_34
  1968. * @arg @ref LL_RCC_PLLM_DIV_35
  1969. * @arg @ref LL_RCC_PLLM_DIV_36
  1970. * @arg @ref LL_RCC_PLLM_DIV_37
  1971. * @arg @ref LL_RCC_PLLM_DIV_38
  1972. * @arg @ref LL_RCC_PLLM_DIV_39
  1973. * @arg @ref LL_RCC_PLLM_DIV_40
  1974. * @arg @ref LL_RCC_PLLM_DIV_41
  1975. * @arg @ref LL_RCC_PLLM_DIV_42
  1976. * @arg @ref LL_RCC_PLLM_DIV_43
  1977. * @arg @ref LL_RCC_PLLM_DIV_44
  1978. * @arg @ref LL_RCC_PLLM_DIV_45
  1979. * @arg @ref LL_RCC_PLLM_DIV_46
  1980. * @arg @ref LL_RCC_PLLM_DIV_47
  1981. * @arg @ref LL_RCC_PLLM_DIV_48
  1982. * @arg @ref LL_RCC_PLLM_DIV_49
  1983. * @arg @ref LL_RCC_PLLM_DIV_50
  1984. * @arg @ref LL_RCC_PLLM_DIV_51
  1985. * @arg @ref LL_RCC_PLLM_DIV_52
  1986. * @arg @ref LL_RCC_PLLM_DIV_53
  1987. * @arg @ref LL_RCC_PLLM_DIV_54
  1988. * @arg @ref LL_RCC_PLLM_DIV_55
  1989. * @arg @ref LL_RCC_PLLM_DIV_56
  1990. * @arg @ref LL_RCC_PLLM_DIV_57
  1991. * @arg @ref LL_RCC_PLLM_DIV_58
  1992. * @arg @ref LL_RCC_PLLM_DIV_59
  1993. * @arg @ref LL_RCC_PLLM_DIV_60
  1994. * @arg @ref LL_RCC_PLLM_DIV_61
  1995. * @arg @ref LL_RCC_PLLM_DIV_62
  1996. * @arg @ref LL_RCC_PLLM_DIV_63
  1997. * @param __PLLN__ Between 50 and 432
  1998. * @param __PLLR__ This parameter can be one of the following values:
  1999. * @arg @ref LL_RCC_PLLR_DIV_2
  2000. * @arg @ref LL_RCC_PLLR_DIV_3
  2001. * @arg @ref LL_RCC_PLLR_DIV_4
  2002. * @arg @ref LL_RCC_PLLR_DIV_5
  2003. * @arg @ref LL_RCC_PLLR_DIV_6
  2004. * @arg @ref LL_RCC_PLLR_DIV_7
  2005. * @param __PLLDIVR__ This parameter can be one of the following values:
  2006. * @arg @ref LL_RCC_PLLDIVR_DIV_1 (*)
  2007. * @arg @ref LL_RCC_PLLDIVR_DIV_2 (*)
  2008. * @arg @ref LL_RCC_PLLDIVR_DIV_3 (*)
  2009. * @arg @ref LL_RCC_PLLDIVR_DIV_4 (*)
  2010. * @arg @ref LL_RCC_PLLDIVR_DIV_5 (*)
  2011. * @arg @ref LL_RCC_PLLDIVR_DIV_6 (*)
  2012. * @arg @ref LL_RCC_PLLDIVR_DIV_7 (*)
  2013. * @arg @ref LL_RCC_PLLDIVR_DIV_8 (*)
  2014. * @arg @ref LL_RCC_PLLDIVR_DIV_9 (*)
  2015. * @arg @ref LL_RCC_PLLDIVR_DIV_10 (*)
  2016. * @arg @ref LL_RCC_PLLDIVR_DIV_11 (*)
  2017. * @arg @ref LL_RCC_PLLDIVR_DIV_12 (*)
  2018. * @arg @ref LL_RCC_PLLDIVR_DIV_13 (*)
  2019. * @arg @ref LL_RCC_PLLDIVR_DIV_14 (*)
  2020. * @arg @ref LL_RCC_PLLDIVR_DIV_15 (*)
  2021. * @arg @ref LL_RCC_PLLDIVR_DIV_16 (*)
  2022. * @arg @ref LL_RCC_PLLDIVR_DIV_17 (*)
  2023. * @arg @ref LL_RCC_PLLDIVR_DIV_18 (*)
  2024. * @arg @ref LL_RCC_PLLDIVR_DIV_19 (*)
  2025. * @arg @ref LL_RCC_PLLDIVR_DIV_20 (*)
  2026. * @arg @ref LL_RCC_PLLDIVR_DIV_21 (*)
  2027. * @arg @ref LL_RCC_PLLDIVR_DIV_22 (*)
  2028. * @arg @ref LL_RCC_PLLDIVR_DIV_23 (*)
  2029. * @arg @ref LL_RCC_PLLDIVR_DIV_24 (*)
  2030. * @arg @ref LL_RCC_PLLDIVR_DIV_25 (*)
  2031. * @arg @ref LL_RCC_PLLDIVR_DIV_26 (*)
  2032. * @arg @ref LL_RCC_PLLDIVR_DIV_27 (*)
  2033. * @arg @ref LL_RCC_PLLDIVR_DIV_28 (*)
  2034. * @arg @ref LL_RCC_PLLDIVR_DIV_29 (*)
  2035. * @arg @ref LL_RCC_PLLDIVR_DIV_30 (*)
  2036. * @arg @ref LL_RCC_PLLDIVR_DIV_31 (*)
  2037. *
  2038. * (*) value not defined in all devices.
  2039. * @retval PLL clock frequency (in Hz)
  2040. */
  2041. #if defined(RCC_DCKCFGR_PLLDIVR)
  2042. #define __LL_RCC_CALC_PLLCLK_SAI_FREQ(__INPUTFREQ__, __PLLM__, __PLLN__, __PLLR__, __PLLDIVR__) (((__INPUTFREQ__) / (__PLLM__) * (__PLLN__) / \
  2043. ((__PLLR__) >> RCC_PLLCFGR_PLLR_Pos )) / ((__PLLDIVR__) >> RCC_DCKCFGR_PLLDIVR_Pos ))
  2044. #else
  2045. #define __LL_RCC_CALC_PLLCLK_SAI_FREQ(__INPUTFREQ__, __PLLM__, __PLLN__, __PLLR__) ((__INPUTFREQ__) / (__PLLM__) * (__PLLN__) / \
  2046. ((__PLLR__) >> RCC_PLLCFGR_PLLR_Pos ))
  2047. #endif /* RCC_DCKCFGR_PLLDIVR */
  2048. #endif /* SAI1 */
  2049. #endif /* RCC_PLLCFGR_PLLR */
  2050. #if defined(RCC_PLLSAI_SUPPORT)
  2051. /**
  2052. * @brief Helper macro to calculate the PLLSAI frequency used for SAI domain
  2053. * @note ex: @ref __LL_RCC_CALC_PLLSAI_SAI_FREQ (HSE_VALUE,@ref LL_RCC_PLLSAI_GetDivider (),
  2054. * @ref LL_RCC_PLLSAI_GetN (), @ref LL_RCC_PLLSAI_GetQ (), @ref LL_RCC_PLLSAI_GetDIVQ ());
  2055. * @param __INPUTFREQ__ PLL Input frequency (based on HSE/HSI)
  2056. * @param __PLLM__ This parameter can be one of the following values:
  2057. * @arg @ref LL_RCC_PLLSAIM_DIV_2
  2058. * @arg @ref LL_RCC_PLLSAIM_DIV_3
  2059. * @arg @ref LL_RCC_PLLSAIM_DIV_4
  2060. * @arg @ref LL_RCC_PLLSAIM_DIV_5
  2061. * @arg @ref LL_RCC_PLLSAIM_DIV_6
  2062. * @arg @ref LL_RCC_PLLSAIM_DIV_7
  2063. * @arg @ref LL_RCC_PLLSAIM_DIV_8
  2064. * @arg @ref LL_RCC_PLLSAIM_DIV_9
  2065. * @arg @ref LL_RCC_PLLSAIM_DIV_10
  2066. * @arg @ref LL_RCC_PLLSAIM_DIV_11
  2067. * @arg @ref LL_RCC_PLLSAIM_DIV_12
  2068. * @arg @ref LL_RCC_PLLSAIM_DIV_13
  2069. * @arg @ref LL_RCC_PLLSAIM_DIV_14
  2070. * @arg @ref LL_RCC_PLLSAIM_DIV_15
  2071. * @arg @ref LL_RCC_PLLSAIM_DIV_16
  2072. * @arg @ref LL_RCC_PLLSAIM_DIV_17
  2073. * @arg @ref LL_RCC_PLLSAIM_DIV_18
  2074. * @arg @ref LL_RCC_PLLSAIM_DIV_19
  2075. * @arg @ref LL_RCC_PLLSAIM_DIV_20
  2076. * @arg @ref LL_RCC_PLLSAIM_DIV_21
  2077. * @arg @ref LL_RCC_PLLSAIM_DIV_22
  2078. * @arg @ref LL_RCC_PLLSAIM_DIV_23
  2079. * @arg @ref LL_RCC_PLLSAIM_DIV_24
  2080. * @arg @ref LL_RCC_PLLSAIM_DIV_25
  2081. * @arg @ref LL_RCC_PLLSAIM_DIV_26
  2082. * @arg @ref LL_RCC_PLLSAIM_DIV_27
  2083. * @arg @ref LL_RCC_PLLSAIM_DIV_28
  2084. * @arg @ref LL_RCC_PLLSAIM_DIV_29
  2085. * @arg @ref LL_RCC_PLLSAIM_DIV_30
  2086. * @arg @ref LL_RCC_PLLSAIM_DIV_31
  2087. * @arg @ref LL_RCC_PLLSAIM_DIV_32
  2088. * @arg @ref LL_RCC_PLLSAIM_DIV_33
  2089. * @arg @ref LL_RCC_PLLSAIM_DIV_34
  2090. * @arg @ref LL_RCC_PLLSAIM_DIV_35
  2091. * @arg @ref LL_RCC_PLLSAIM_DIV_36
  2092. * @arg @ref LL_RCC_PLLSAIM_DIV_37
  2093. * @arg @ref LL_RCC_PLLSAIM_DIV_38
  2094. * @arg @ref LL_RCC_PLLSAIM_DIV_39
  2095. * @arg @ref LL_RCC_PLLSAIM_DIV_40
  2096. * @arg @ref LL_RCC_PLLSAIM_DIV_41
  2097. * @arg @ref LL_RCC_PLLSAIM_DIV_42
  2098. * @arg @ref LL_RCC_PLLSAIM_DIV_43
  2099. * @arg @ref LL_RCC_PLLSAIM_DIV_44
  2100. * @arg @ref LL_RCC_PLLSAIM_DIV_45
  2101. * @arg @ref LL_RCC_PLLSAIM_DIV_46
  2102. * @arg @ref LL_RCC_PLLSAIM_DIV_47
  2103. * @arg @ref LL_RCC_PLLSAIM_DIV_48
  2104. * @arg @ref LL_RCC_PLLSAIM_DIV_49
  2105. * @arg @ref LL_RCC_PLLSAIM_DIV_50
  2106. * @arg @ref LL_RCC_PLLSAIM_DIV_51
  2107. * @arg @ref LL_RCC_PLLSAIM_DIV_52
  2108. * @arg @ref LL_RCC_PLLSAIM_DIV_53
  2109. * @arg @ref LL_RCC_PLLSAIM_DIV_54
  2110. * @arg @ref LL_RCC_PLLSAIM_DIV_55
  2111. * @arg @ref LL_RCC_PLLSAIM_DIV_56
  2112. * @arg @ref LL_RCC_PLLSAIM_DIV_57
  2113. * @arg @ref LL_RCC_PLLSAIM_DIV_58
  2114. * @arg @ref LL_RCC_PLLSAIM_DIV_59
  2115. * @arg @ref LL_RCC_PLLSAIM_DIV_60
  2116. * @arg @ref LL_RCC_PLLSAIM_DIV_61
  2117. * @arg @ref LL_RCC_PLLSAIM_DIV_62
  2118. * @arg @ref LL_RCC_PLLSAIM_DIV_63
  2119. * @param __PLLSAIN__ Between 49/50(*) and 432
  2120. *
  2121. * (*) value not defined in all devices.
  2122. * @param __PLLSAIQ__ This parameter can be one of the following values:
  2123. * @arg @ref LL_RCC_PLLSAIQ_DIV_2
  2124. * @arg @ref LL_RCC_PLLSAIQ_DIV_3
  2125. * @arg @ref LL_RCC_PLLSAIQ_DIV_4
  2126. * @arg @ref LL_RCC_PLLSAIQ_DIV_5
  2127. * @arg @ref LL_RCC_PLLSAIQ_DIV_6
  2128. * @arg @ref LL_RCC_PLLSAIQ_DIV_7
  2129. * @arg @ref LL_RCC_PLLSAIQ_DIV_8
  2130. * @arg @ref LL_RCC_PLLSAIQ_DIV_9
  2131. * @arg @ref LL_RCC_PLLSAIQ_DIV_10
  2132. * @arg @ref LL_RCC_PLLSAIQ_DIV_11
  2133. * @arg @ref LL_RCC_PLLSAIQ_DIV_12
  2134. * @arg @ref LL_RCC_PLLSAIQ_DIV_13
  2135. * @arg @ref LL_RCC_PLLSAIQ_DIV_14
  2136. * @arg @ref LL_RCC_PLLSAIQ_DIV_15
  2137. * @param __PLLSAIDIVQ__ This parameter can be one of the following values:
  2138. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_1
  2139. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_2
  2140. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_3
  2141. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_4
  2142. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_5
  2143. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_6
  2144. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_7
  2145. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_8
  2146. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_9
  2147. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_10
  2148. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_11
  2149. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_12
  2150. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_13
  2151. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_14
  2152. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_15
  2153. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_16
  2154. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_17
  2155. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_18
  2156. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_19
  2157. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_20
  2158. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_21
  2159. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_22
  2160. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_23
  2161. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_24
  2162. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_25
  2163. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_26
  2164. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_27
  2165. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_28
  2166. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_29
  2167. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_30
  2168. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_31
  2169. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_32
  2170. * @retval PLLSAI clock frequency (in Hz)
  2171. */
  2172. #define __LL_RCC_CALC_PLLSAI_SAI_FREQ(__INPUTFREQ__, __PLLM__, __PLLSAIN__, __PLLSAIQ__, __PLLSAIDIVQ__) (((__INPUTFREQ__) / (__PLLM__)) * (__PLLSAIN__) / \
  2173. (((__PLLSAIQ__) >> RCC_PLLSAICFGR_PLLSAIQ_Pos) * (((__PLLSAIDIVQ__) >> RCC_DCKCFGR_PLLSAIDIVQ_Pos) + 1U)))
  2174. #if defined(RCC_PLLSAICFGR_PLLSAIP)
  2175. /**
  2176. * @brief Helper macro to calculate the PLLSAI frequency used on 48Mhz domain
  2177. * @note ex: @ref __LL_RCC_CALC_PLLSAI_48M_FREQ (HSE_VALUE,@ref LL_RCC_PLLSAI_GetDivider (),
  2178. * @ref LL_RCC_PLLSAI_GetN (), @ref LL_RCC_PLLSAI_GetP ());
  2179. * @param __INPUTFREQ__ PLL Input frequency (based on HSE/HSI)
  2180. * @param __PLLM__ This parameter can be one of the following values:
  2181. * @arg @ref LL_RCC_PLLSAIM_DIV_2
  2182. * @arg @ref LL_RCC_PLLSAIM_DIV_3
  2183. * @arg @ref LL_RCC_PLLSAIM_DIV_4
  2184. * @arg @ref LL_RCC_PLLSAIM_DIV_5
  2185. * @arg @ref LL_RCC_PLLSAIM_DIV_6
  2186. * @arg @ref LL_RCC_PLLSAIM_DIV_7
  2187. * @arg @ref LL_RCC_PLLSAIM_DIV_8
  2188. * @arg @ref LL_RCC_PLLSAIM_DIV_9
  2189. * @arg @ref LL_RCC_PLLSAIM_DIV_10
  2190. * @arg @ref LL_RCC_PLLSAIM_DIV_11
  2191. * @arg @ref LL_RCC_PLLSAIM_DIV_12
  2192. * @arg @ref LL_RCC_PLLSAIM_DIV_13
  2193. * @arg @ref LL_RCC_PLLSAIM_DIV_14
  2194. * @arg @ref LL_RCC_PLLSAIM_DIV_15
  2195. * @arg @ref LL_RCC_PLLSAIM_DIV_16
  2196. * @arg @ref LL_RCC_PLLSAIM_DIV_17
  2197. * @arg @ref LL_RCC_PLLSAIM_DIV_18
  2198. * @arg @ref LL_RCC_PLLSAIM_DIV_19
  2199. * @arg @ref LL_RCC_PLLSAIM_DIV_20
  2200. * @arg @ref LL_RCC_PLLSAIM_DIV_21
  2201. * @arg @ref LL_RCC_PLLSAIM_DIV_22
  2202. * @arg @ref LL_RCC_PLLSAIM_DIV_23
  2203. * @arg @ref LL_RCC_PLLSAIM_DIV_24
  2204. * @arg @ref LL_RCC_PLLSAIM_DIV_25
  2205. * @arg @ref LL_RCC_PLLSAIM_DIV_26
  2206. * @arg @ref LL_RCC_PLLSAIM_DIV_27
  2207. * @arg @ref LL_RCC_PLLSAIM_DIV_28
  2208. * @arg @ref LL_RCC_PLLSAIM_DIV_29
  2209. * @arg @ref LL_RCC_PLLSAIM_DIV_30
  2210. * @arg @ref LL_RCC_PLLSAIM_DIV_31
  2211. * @arg @ref LL_RCC_PLLSAIM_DIV_32
  2212. * @arg @ref LL_RCC_PLLSAIM_DIV_33
  2213. * @arg @ref LL_RCC_PLLSAIM_DIV_34
  2214. * @arg @ref LL_RCC_PLLSAIM_DIV_35
  2215. * @arg @ref LL_RCC_PLLSAIM_DIV_36
  2216. * @arg @ref LL_RCC_PLLSAIM_DIV_37
  2217. * @arg @ref LL_RCC_PLLSAIM_DIV_38
  2218. * @arg @ref LL_RCC_PLLSAIM_DIV_39
  2219. * @arg @ref LL_RCC_PLLSAIM_DIV_40
  2220. * @arg @ref LL_RCC_PLLSAIM_DIV_41
  2221. * @arg @ref LL_RCC_PLLSAIM_DIV_42
  2222. * @arg @ref LL_RCC_PLLSAIM_DIV_43
  2223. * @arg @ref LL_RCC_PLLSAIM_DIV_44
  2224. * @arg @ref LL_RCC_PLLSAIM_DIV_45
  2225. * @arg @ref LL_RCC_PLLSAIM_DIV_46
  2226. * @arg @ref LL_RCC_PLLSAIM_DIV_47
  2227. * @arg @ref LL_RCC_PLLSAIM_DIV_48
  2228. * @arg @ref LL_RCC_PLLSAIM_DIV_49
  2229. * @arg @ref LL_RCC_PLLSAIM_DIV_50
  2230. * @arg @ref LL_RCC_PLLSAIM_DIV_51
  2231. * @arg @ref LL_RCC_PLLSAIM_DIV_52
  2232. * @arg @ref LL_RCC_PLLSAIM_DIV_53
  2233. * @arg @ref LL_RCC_PLLSAIM_DIV_54
  2234. * @arg @ref LL_RCC_PLLSAIM_DIV_55
  2235. * @arg @ref LL_RCC_PLLSAIM_DIV_56
  2236. * @arg @ref LL_RCC_PLLSAIM_DIV_57
  2237. * @arg @ref LL_RCC_PLLSAIM_DIV_58
  2238. * @arg @ref LL_RCC_PLLSAIM_DIV_59
  2239. * @arg @ref LL_RCC_PLLSAIM_DIV_60
  2240. * @arg @ref LL_RCC_PLLSAIM_DIV_61
  2241. * @arg @ref LL_RCC_PLLSAIM_DIV_62
  2242. * @arg @ref LL_RCC_PLLSAIM_DIV_63
  2243. * @param __PLLSAIN__ Between 50 and 432
  2244. * @param __PLLSAIP__ This parameter can be one of the following values:
  2245. * @arg @ref LL_RCC_PLLSAIP_DIV_2
  2246. * @arg @ref LL_RCC_PLLSAIP_DIV_4
  2247. * @arg @ref LL_RCC_PLLSAIP_DIV_6
  2248. * @arg @ref LL_RCC_PLLSAIP_DIV_8
  2249. * @retval PLLSAI clock frequency (in Hz)
  2250. */
  2251. #define __LL_RCC_CALC_PLLSAI_48M_FREQ(__INPUTFREQ__, __PLLM__, __PLLSAIN__, __PLLSAIP__) (((__INPUTFREQ__) / (__PLLM__)) * (__PLLSAIN__) / \
  2252. ((((__PLLSAIP__) >> RCC_PLLSAICFGR_PLLSAIP_Pos) + 1U) * 2U))
  2253. #endif /* RCC_PLLSAICFGR_PLLSAIP */
  2254. #if defined(LTDC)
  2255. /**
  2256. * @brief Helper macro to calculate the PLLSAI frequency used for LTDC domain
  2257. * @note ex: @ref __LL_RCC_CALC_PLLSAI_LTDC_FREQ (HSE_VALUE,@ref LL_RCC_PLLSAI_GetDivider (),
  2258. * @ref LL_RCC_PLLSAI_GetN (), @ref LL_RCC_PLLSAI_GetR (), @ref LL_RCC_PLLSAI_GetDIVR ());
  2259. * @param __INPUTFREQ__ PLL Input frequency (based on HSE/HSI)
  2260. * @param __PLLM__ This parameter can be one of the following values:
  2261. * @arg @ref LL_RCC_PLLSAIM_DIV_2
  2262. * @arg @ref LL_RCC_PLLSAIM_DIV_3
  2263. * @arg @ref LL_RCC_PLLSAIM_DIV_4
  2264. * @arg @ref LL_RCC_PLLSAIM_DIV_5
  2265. * @arg @ref LL_RCC_PLLSAIM_DIV_6
  2266. * @arg @ref LL_RCC_PLLSAIM_DIV_7
  2267. * @arg @ref LL_RCC_PLLSAIM_DIV_8
  2268. * @arg @ref LL_RCC_PLLSAIM_DIV_9
  2269. * @arg @ref LL_RCC_PLLSAIM_DIV_10
  2270. * @arg @ref LL_RCC_PLLSAIM_DIV_11
  2271. * @arg @ref LL_RCC_PLLSAIM_DIV_12
  2272. * @arg @ref LL_RCC_PLLSAIM_DIV_13
  2273. * @arg @ref LL_RCC_PLLSAIM_DIV_14
  2274. * @arg @ref LL_RCC_PLLSAIM_DIV_15
  2275. * @arg @ref LL_RCC_PLLSAIM_DIV_16
  2276. * @arg @ref LL_RCC_PLLSAIM_DIV_17
  2277. * @arg @ref LL_RCC_PLLSAIM_DIV_18
  2278. * @arg @ref LL_RCC_PLLSAIM_DIV_19
  2279. * @arg @ref LL_RCC_PLLSAIM_DIV_20
  2280. * @arg @ref LL_RCC_PLLSAIM_DIV_21
  2281. * @arg @ref LL_RCC_PLLSAIM_DIV_22
  2282. * @arg @ref LL_RCC_PLLSAIM_DIV_23
  2283. * @arg @ref LL_RCC_PLLSAIM_DIV_24
  2284. * @arg @ref LL_RCC_PLLSAIM_DIV_25
  2285. * @arg @ref LL_RCC_PLLSAIM_DIV_26
  2286. * @arg @ref LL_RCC_PLLSAIM_DIV_27
  2287. * @arg @ref LL_RCC_PLLSAIM_DIV_28
  2288. * @arg @ref LL_RCC_PLLSAIM_DIV_29
  2289. * @arg @ref LL_RCC_PLLSAIM_DIV_30
  2290. * @arg @ref LL_RCC_PLLSAIM_DIV_31
  2291. * @arg @ref LL_RCC_PLLSAIM_DIV_32
  2292. * @arg @ref LL_RCC_PLLSAIM_DIV_33
  2293. * @arg @ref LL_RCC_PLLSAIM_DIV_34
  2294. * @arg @ref LL_RCC_PLLSAIM_DIV_35
  2295. * @arg @ref LL_RCC_PLLSAIM_DIV_36
  2296. * @arg @ref LL_RCC_PLLSAIM_DIV_37
  2297. * @arg @ref LL_RCC_PLLSAIM_DIV_38
  2298. * @arg @ref LL_RCC_PLLSAIM_DIV_39
  2299. * @arg @ref LL_RCC_PLLSAIM_DIV_40
  2300. * @arg @ref LL_RCC_PLLSAIM_DIV_41
  2301. * @arg @ref LL_RCC_PLLSAIM_DIV_42
  2302. * @arg @ref LL_RCC_PLLSAIM_DIV_43
  2303. * @arg @ref LL_RCC_PLLSAIM_DIV_44
  2304. * @arg @ref LL_RCC_PLLSAIM_DIV_45
  2305. * @arg @ref LL_RCC_PLLSAIM_DIV_46
  2306. * @arg @ref LL_RCC_PLLSAIM_DIV_47
  2307. * @arg @ref LL_RCC_PLLSAIM_DIV_48
  2308. * @arg @ref LL_RCC_PLLSAIM_DIV_49
  2309. * @arg @ref LL_RCC_PLLSAIM_DIV_50
  2310. * @arg @ref LL_RCC_PLLSAIM_DIV_51
  2311. * @arg @ref LL_RCC_PLLSAIM_DIV_52
  2312. * @arg @ref LL_RCC_PLLSAIM_DIV_53
  2313. * @arg @ref LL_RCC_PLLSAIM_DIV_54
  2314. * @arg @ref LL_RCC_PLLSAIM_DIV_55
  2315. * @arg @ref LL_RCC_PLLSAIM_DIV_56
  2316. * @arg @ref LL_RCC_PLLSAIM_DIV_57
  2317. * @arg @ref LL_RCC_PLLSAIM_DIV_58
  2318. * @arg @ref LL_RCC_PLLSAIM_DIV_59
  2319. * @arg @ref LL_RCC_PLLSAIM_DIV_60
  2320. * @arg @ref LL_RCC_PLLSAIM_DIV_61
  2321. * @arg @ref LL_RCC_PLLSAIM_DIV_62
  2322. * @arg @ref LL_RCC_PLLSAIM_DIV_63
  2323. * @param __PLLSAIN__ Between 49/50(*) and 432
  2324. *
  2325. * (*) value not defined in all devices.
  2326. * @param __PLLSAIR__ This parameter can be one of the following values:
  2327. * @arg @ref LL_RCC_PLLSAIR_DIV_2
  2328. * @arg @ref LL_RCC_PLLSAIR_DIV_3
  2329. * @arg @ref LL_RCC_PLLSAIR_DIV_4
  2330. * @arg @ref LL_RCC_PLLSAIR_DIV_5
  2331. * @arg @ref LL_RCC_PLLSAIR_DIV_6
  2332. * @arg @ref LL_RCC_PLLSAIR_DIV_7
  2333. * @param __PLLSAIDIVR__ This parameter can be one of the following values:
  2334. * @arg @ref LL_RCC_PLLSAIDIVR_DIV_2
  2335. * @arg @ref LL_RCC_PLLSAIDIVR_DIV_4
  2336. * @arg @ref LL_RCC_PLLSAIDIVR_DIV_8
  2337. * @arg @ref LL_RCC_PLLSAIDIVR_DIV_16
  2338. * @retval PLLSAI clock frequency (in Hz)
  2339. */
  2340. #define __LL_RCC_CALC_PLLSAI_LTDC_FREQ(__INPUTFREQ__, __PLLM__, __PLLSAIN__, __PLLSAIR__, __PLLSAIDIVR__) (((__INPUTFREQ__) / (__PLLM__)) * (__PLLSAIN__) / \
  2341. (((__PLLSAIR__) >> RCC_PLLSAICFGR_PLLSAIR_Pos) * (aRCC_PLLSAIDIVRPrescTable[(__PLLSAIDIVR__) >> RCC_DCKCFGR_PLLSAIDIVR_Pos])))
  2342. #endif /* LTDC */
  2343. #endif /* RCC_PLLSAI_SUPPORT */
  2344. #if defined(RCC_PLLI2S_SUPPORT)
  2345. #if defined(RCC_DCKCFGR_PLLI2SDIVQ) || defined(RCC_DCKCFGR_PLLI2SDIVR)
  2346. /**
  2347. * @brief Helper macro to calculate the PLLI2S frequency used for SAI domain
  2348. * @note ex: @ref __LL_RCC_CALC_PLLI2S_SAI_FREQ (HSE_VALUE,@ref LL_RCC_PLLI2S_GetDivider (),
  2349. * @ref LL_RCC_PLLI2S_GetN (), @ref LL_RCC_PLLI2S_GetQ (), @ref LL_RCC_PLLI2S_GetDIVQ ());
  2350. * @param __INPUTFREQ__ PLL Input frequency (based on HSE/HSI)
  2351. * @param __PLLM__ This parameter can be one of the following values:
  2352. * @arg @ref LL_RCC_PLLI2SM_DIV_2
  2353. * @arg @ref LL_RCC_PLLI2SM_DIV_3
  2354. * @arg @ref LL_RCC_PLLI2SM_DIV_4
  2355. * @arg @ref LL_RCC_PLLI2SM_DIV_5
  2356. * @arg @ref LL_RCC_PLLI2SM_DIV_6
  2357. * @arg @ref LL_RCC_PLLI2SM_DIV_7
  2358. * @arg @ref LL_RCC_PLLI2SM_DIV_8
  2359. * @arg @ref LL_RCC_PLLI2SM_DIV_9
  2360. * @arg @ref LL_RCC_PLLI2SM_DIV_10
  2361. * @arg @ref LL_RCC_PLLI2SM_DIV_11
  2362. * @arg @ref LL_RCC_PLLI2SM_DIV_12
  2363. * @arg @ref LL_RCC_PLLI2SM_DIV_13
  2364. * @arg @ref LL_RCC_PLLI2SM_DIV_14
  2365. * @arg @ref LL_RCC_PLLI2SM_DIV_15
  2366. * @arg @ref LL_RCC_PLLI2SM_DIV_16
  2367. * @arg @ref LL_RCC_PLLI2SM_DIV_17
  2368. * @arg @ref LL_RCC_PLLI2SM_DIV_18
  2369. * @arg @ref LL_RCC_PLLI2SM_DIV_19
  2370. * @arg @ref LL_RCC_PLLI2SM_DIV_20
  2371. * @arg @ref LL_RCC_PLLI2SM_DIV_21
  2372. * @arg @ref LL_RCC_PLLI2SM_DIV_22
  2373. * @arg @ref LL_RCC_PLLI2SM_DIV_23
  2374. * @arg @ref LL_RCC_PLLI2SM_DIV_24
  2375. * @arg @ref LL_RCC_PLLI2SM_DIV_25
  2376. * @arg @ref LL_RCC_PLLI2SM_DIV_26
  2377. * @arg @ref LL_RCC_PLLI2SM_DIV_27
  2378. * @arg @ref LL_RCC_PLLI2SM_DIV_28
  2379. * @arg @ref LL_RCC_PLLI2SM_DIV_29
  2380. * @arg @ref LL_RCC_PLLI2SM_DIV_30
  2381. * @arg @ref LL_RCC_PLLI2SM_DIV_31
  2382. * @arg @ref LL_RCC_PLLI2SM_DIV_32
  2383. * @arg @ref LL_RCC_PLLI2SM_DIV_33
  2384. * @arg @ref LL_RCC_PLLI2SM_DIV_34
  2385. * @arg @ref LL_RCC_PLLI2SM_DIV_35
  2386. * @arg @ref LL_RCC_PLLI2SM_DIV_36
  2387. * @arg @ref LL_RCC_PLLI2SM_DIV_37
  2388. * @arg @ref LL_RCC_PLLI2SM_DIV_38
  2389. * @arg @ref LL_RCC_PLLI2SM_DIV_39
  2390. * @arg @ref LL_RCC_PLLI2SM_DIV_40
  2391. * @arg @ref LL_RCC_PLLI2SM_DIV_41
  2392. * @arg @ref LL_RCC_PLLI2SM_DIV_42
  2393. * @arg @ref LL_RCC_PLLI2SM_DIV_43
  2394. * @arg @ref LL_RCC_PLLI2SM_DIV_44
  2395. * @arg @ref LL_RCC_PLLI2SM_DIV_45
  2396. * @arg @ref LL_RCC_PLLI2SM_DIV_46
  2397. * @arg @ref LL_RCC_PLLI2SM_DIV_47
  2398. * @arg @ref LL_RCC_PLLI2SM_DIV_48
  2399. * @arg @ref LL_RCC_PLLI2SM_DIV_49
  2400. * @arg @ref LL_RCC_PLLI2SM_DIV_50
  2401. * @arg @ref LL_RCC_PLLI2SM_DIV_51
  2402. * @arg @ref LL_RCC_PLLI2SM_DIV_52
  2403. * @arg @ref LL_RCC_PLLI2SM_DIV_53
  2404. * @arg @ref LL_RCC_PLLI2SM_DIV_54
  2405. * @arg @ref LL_RCC_PLLI2SM_DIV_55
  2406. * @arg @ref LL_RCC_PLLI2SM_DIV_56
  2407. * @arg @ref LL_RCC_PLLI2SM_DIV_57
  2408. * @arg @ref LL_RCC_PLLI2SM_DIV_58
  2409. * @arg @ref LL_RCC_PLLI2SM_DIV_59
  2410. * @arg @ref LL_RCC_PLLI2SM_DIV_60
  2411. * @arg @ref LL_RCC_PLLI2SM_DIV_61
  2412. * @arg @ref LL_RCC_PLLI2SM_DIV_62
  2413. * @arg @ref LL_RCC_PLLI2SM_DIV_63
  2414. * @param __PLLI2SN__ Between 50/192(*) and 432
  2415. *
  2416. * (*) value not defined in all devices.
  2417. * @param __PLLI2SQ_R__ This parameter can be one of the following values:
  2418. * @arg @ref LL_RCC_PLLI2SQ_DIV_2 (*)
  2419. * @arg @ref LL_RCC_PLLI2SQ_DIV_3 (*)
  2420. * @arg @ref LL_RCC_PLLI2SQ_DIV_4 (*)
  2421. * @arg @ref LL_RCC_PLLI2SQ_DIV_5 (*)
  2422. * @arg @ref LL_RCC_PLLI2SQ_DIV_6 (*)
  2423. * @arg @ref LL_RCC_PLLI2SQ_DIV_7 (*)
  2424. * @arg @ref LL_RCC_PLLI2SQ_DIV_8 (*)
  2425. * @arg @ref LL_RCC_PLLI2SQ_DIV_9 (*)
  2426. * @arg @ref LL_RCC_PLLI2SQ_DIV_10 (*)
  2427. * @arg @ref LL_RCC_PLLI2SQ_DIV_11 (*)
  2428. * @arg @ref LL_RCC_PLLI2SQ_DIV_12 (*)
  2429. * @arg @ref LL_RCC_PLLI2SQ_DIV_13 (*)
  2430. * @arg @ref LL_RCC_PLLI2SQ_DIV_14 (*)
  2431. * @arg @ref LL_RCC_PLLI2SQ_DIV_15 (*)
  2432. * @arg @ref LL_RCC_PLLI2SR_DIV_2 (*)
  2433. * @arg @ref LL_RCC_PLLI2SR_DIV_3 (*)
  2434. * @arg @ref LL_RCC_PLLI2SR_DIV_4 (*)
  2435. * @arg @ref LL_RCC_PLLI2SR_DIV_5 (*)
  2436. * @arg @ref LL_RCC_PLLI2SR_DIV_6 (*)
  2437. * @arg @ref LL_RCC_PLLI2SR_DIV_7 (*)
  2438. *
  2439. * (*) value not defined in all devices.
  2440. * @param __PLLI2SDIVQ_R__ This parameter can be one of the following values:
  2441. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_1 (*)
  2442. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_2 (*)
  2443. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_3 (*)
  2444. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_4 (*)
  2445. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_5 (*)
  2446. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_6 (*)
  2447. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_7 (*)
  2448. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_8 (*)
  2449. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_9 (*)
  2450. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_10 (*)
  2451. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_11 (*)
  2452. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_12 (*)
  2453. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_13 (*)
  2454. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_14 (*)
  2455. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_15 (*)
  2456. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_16 (*)
  2457. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_17 (*)
  2458. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_18 (*)
  2459. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_19 (*)
  2460. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_20 (*)
  2461. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_21 (*)
  2462. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_22 (*)
  2463. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_23 (*)
  2464. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_24 (*)
  2465. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_25 (*)
  2466. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_26 (*)
  2467. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_27 (*)
  2468. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_28 (*)
  2469. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_29 (*)
  2470. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_30 (*)
  2471. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_31 (*)
  2472. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_32 (*)
  2473. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_1 (*)
  2474. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_2 (*)
  2475. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_3 (*)
  2476. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_4 (*)
  2477. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_5 (*)
  2478. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_6 (*)
  2479. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_7 (*)
  2480. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_8 (*)
  2481. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_9 (*)
  2482. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_10 (*)
  2483. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_11 (*)
  2484. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_12 (*)
  2485. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_13 (*)
  2486. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_14 (*)
  2487. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_15 (*)
  2488. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_16 (*)
  2489. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_17 (*)
  2490. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_18 (*)
  2491. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_19 (*)
  2492. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_20 (*)
  2493. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_21 (*)
  2494. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_22 (*)
  2495. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_23 (*)
  2496. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_24 (*)
  2497. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_25 (*)
  2498. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_26 (*)
  2499. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_27 (*)
  2500. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_28 (*)
  2501. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_29 (*)
  2502. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_30 (*)
  2503. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_31 (*)
  2504. *
  2505. * (*) value not defined in all devices.
  2506. * @retval PLLI2S clock frequency (in Hz)
  2507. */
  2508. #if defined(RCC_DCKCFGR_PLLI2SDIVQ)
  2509. #define __LL_RCC_CALC_PLLI2S_SAI_FREQ(__INPUTFREQ__, __PLLM__, __PLLI2SN__, __PLLI2SQ_R__, __PLLI2SDIVQ_R__) (((__INPUTFREQ__) / (__PLLM__)) * (__PLLI2SN__) / \
  2510. (((__PLLI2SQ_R__) >> RCC_PLLI2SCFGR_PLLI2SQ_Pos) * (((__PLLI2SDIVQ_R__) >> RCC_DCKCFGR_PLLI2SDIVQ_Pos) + 1U)))
  2511. #else
  2512. #define __LL_RCC_CALC_PLLI2S_SAI_FREQ(__INPUTFREQ__, __PLLM__, __PLLI2SN__, __PLLI2SQ_R__, __PLLI2SDIVQ_R__) (((__INPUTFREQ__) / (__PLLM__)) * (__PLLI2SN__) / \
  2513. (((__PLLI2SQ_R__) >> RCC_PLLI2SCFGR_PLLI2SR_Pos) * ((__PLLI2SDIVQ_R__) >> RCC_DCKCFGR_PLLI2SDIVR_Pos)))
  2514. #endif /* RCC_DCKCFGR_PLLI2SDIVQ */
  2515. #endif /* RCC_DCKCFGR_PLLI2SDIVQ || RCC_DCKCFGR_PLLI2SDIVR */
  2516. #if defined(SPDIFRX)
  2517. /**
  2518. * @brief Helper macro to calculate the PLLI2S frequency used on SPDIFRX domain
  2519. * @note ex: @ref __LL_RCC_CALC_PLLI2S_SPDIFRX_FREQ (HSE_VALUE,@ref LL_RCC_PLLI2S_GetDivider (),
  2520. * @ref LL_RCC_PLLI2S_GetN (), @ref LL_RCC_PLLI2S_GetP ());
  2521. * @param __INPUTFREQ__ PLL Input frequency (based on HSE/HSI)
  2522. * @param __PLLM__ This parameter can be one of the following values:
  2523. * @arg @ref LL_RCC_PLLI2SM_DIV_2
  2524. * @arg @ref LL_RCC_PLLI2SM_DIV_3
  2525. * @arg @ref LL_RCC_PLLI2SM_DIV_4
  2526. * @arg @ref LL_RCC_PLLI2SM_DIV_5
  2527. * @arg @ref LL_RCC_PLLI2SM_DIV_6
  2528. * @arg @ref LL_RCC_PLLI2SM_DIV_7
  2529. * @arg @ref LL_RCC_PLLI2SM_DIV_8
  2530. * @arg @ref LL_RCC_PLLI2SM_DIV_9
  2531. * @arg @ref LL_RCC_PLLI2SM_DIV_10
  2532. * @arg @ref LL_RCC_PLLI2SM_DIV_11
  2533. * @arg @ref LL_RCC_PLLI2SM_DIV_12
  2534. * @arg @ref LL_RCC_PLLI2SM_DIV_13
  2535. * @arg @ref LL_RCC_PLLI2SM_DIV_14
  2536. * @arg @ref LL_RCC_PLLI2SM_DIV_15
  2537. * @arg @ref LL_RCC_PLLI2SM_DIV_16
  2538. * @arg @ref LL_RCC_PLLI2SM_DIV_17
  2539. * @arg @ref LL_RCC_PLLI2SM_DIV_18
  2540. * @arg @ref LL_RCC_PLLI2SM_DIV_19
  2541. * @arg @ref LL_RCC_PLLI2SM_DIV_20
  2542. * @arg @ref LL_RCC_PLLI2SM_DIV_21
  2543. * @arg @ref LL_RCC_PLLI2SM_DIV_22
  2544. * @arg @ref LL_RCC_PLLI2SM_DIV_23
  2545. * @arg @ref LL_RCC_PLLI2SM_DIV_24
  2546. * @arg @ref LL_RCC_PLLI2SM_DIV_25
  2547. * @arg @ref LL_RCC_PLLI2SM_DIV_26
  2548. * @arg @ref LL_RCC_PLLI2SM_DIV_27
  2549. * @arg @ref LL_RCC_PLLI2SM_DIV_28
  2550. * @arg @ref LL_RCC_PLLI2SM_DIV_29
  2551. * @arg @ref LL_RCC_PLLI2SM_DIV_30
  2552. * @arg @ref LL_RCC_PLLI2SM_DIV_31
  2553. * @arg @ref LL_RCC_PLLI2SM_DIV_32
  2554. * @arg @ref LL_RCC_PLLI2SM_DIV_33
  2555. * @arg @ref LL_RCC_PLLI2SM_DIV_34
  2556. * @arg @ref LL_RCC_PLLI2SM_DIV_35
  2557. * @arg @ref LL_RCC_PLLI2SM_DIV_36
  2558. * @arg @ref LL_RCC_PLLI2SM_DIV_37
  2559. * @arg @ref LL_RCC_PLLI2SM_DIV_38
  2560. * @arg @ref LL_RCC_PLLI2SM_DIV_39
  2561. * @arg @ref LL_RCC_PLLI2SM_DIV_40
  2562. * @arg @ref LL_RCC_PLLI2SM_DIV_41
  2563. * @arg @ref LL_RCC_PLLI2SM_DIV_42
  2564. * @arg @ref LL_RCC_PLLI2SM_DIV_43
  2565. * @arg @ref LL_RCC_PLLI2SM_DIV_44
  2566. * @arg @ref LL_RCC_PLLI2SM_DIV_45
  2567. * @arg @ref LL_RCC_PLLI2SM_DIV_46
  2568. * @arg @ref LL_RCC_PLLI2SM_DIV_47
  2569. * @arg @ref LL_RCC_PLLI2SM_DIV_48
  2570. * @arg @ref LL_RCC_PLLI2SM_DIV_49
  2571. * @arg @ref LL_RCC_PLLI2SM_DIV_50
  2572. * @arg @ref LL_RCC_PLLI2SM_DIV_51
  2573. * @arg @ref LL_RCC_PLLI2SM_DIV_52
  2574. * @arg @ref LL_RCC_PLLI2SM_DIV_53
  2575. * @arg @ref LL_RCC_PLLI2SM_DIV_54
  2576. * @arg @ref LL_RCC_PLLI2SM_DIV_55
  2577. * @arg @ref LL_RCC_PLLI2SM_DIV_56
  2578. * @arg @ref LL_RCC_PLLI2SM_DIV_57
  2579. * @arg @ref LL_RCC_PLLI2SM_DIV_58
  2580. * @arg @ref LL_RCC_PLLI2SM_DIV_59
  2581. * @arg @ref LL_RCC_PLLI2SM_DIV_60
  2582. * @arg @ref LL_RCC_PLLI2SM_DIV_61
  2583. * @arg @ref LL_RCC_PLLI2SM_DIV_62
  2584. * @arg @ref LL_RCC_PLLI2SM_DIV_63
  2585. * @param __PLLI2SN__ Between 50 and 432
  2586. * @param __PLLI2SP__ This parameter can be one of the following values:
  2587. * @arg @ref LL_RCC_PLLI2SP_DIV_2
  2588. * @arg @ref LL_RCC_PLLI2SP_DIV_4
  2589. * @arg @ref LL_RCC_PLLI2SP_DIV_6
  2590. * @arg @ref LL_RCC_PLLI2SP_DIV_8
  2591. * @retval PLLI2S clock frequency (in Hz)
  2592. */
  2593. #define __LL_RCC_CALC_PLLI2S_SPDIFRX_FREQ(__INPUTFREQ__, __PLLM__, __PLLI2SN__, __PLLI2SP__) (((__INPUTFREQ__) / (__PLLM__)) * (__PLLI2SN__) / \
  2594. ((((__PLLI2SP__) >> RCC_PLLI2SCFGR_PLLI2SP_Pos) + 1U) * 2U))
  2595. #endif /* SPDIFRX */
  2596. /**
  2597. * @brief Helper macro to calculate the PLLI2S frequency used for I2S domain
  2598. * @note ex: @ref __LL_RCC_CALC_PLLI2S_I2S_FREQ (HSE_VALUE,@ref LL_RCC_PLLI2S_GetDivider (),
  2599. * @ref LL_RCC_PLLI2S_GetN (), @ref LL_RCC_PLLI2S_GetR ());
  2600. * @param __INPUTFREQ__ PLL Input frequency (based on HSE/HSI)
  2601. * @param __PLLM__ This parameter can be one of the following values:
  2602. * @arg @ref LL_RCC_PLLI2SM_DIV_2
  2603. * @arg @ref LL_RCC_PLLI2SM_DIV_3
  2604. * @arg @ref LL_RCC_PLLI2SM_DIV_4
  2605. * @arg @ref LL_RCC_PLLI2SM_DIV_5
  2606. * @arg @ref LL_RCC_PLLI2SM_DIV_6
  2607. * @arg @ref LL_RCC_PLLI2SM_DIV_7
  2608. * @arg @ref LL_RCC_PLLI2SM_DIV_8
  2609. * @arg @ref LL_RCC_PLLI2SM_DIV_9
  2610. * @arg @ref LL_RCC_PLLI2SM_DIV_10
  2611. * @arg @ref LL_RCC_PLLI2SM_DIV_11
  2612. * @arg @ref LL_RCC_PLLI2SM_DIV_12
  2613. * @arg @ref LL_RCC_PLLI2SM_DIV_13
  2614. * @arg @ref LL_RCC_PLLI2SM_DIV_14
  2615. * @arg @ref LL_RCC_PLLI2SM_DIV_15
  2616. * @arg @ref LL_RCC_PLLI2SM_DIV_16
  2617. * @arg @ref LL_RCC_PLLI2SM_DIV_17
  2618. * @arg @ref LL_RCC_PLLI2SM_DIV_18
  2619. * @arg @ref LL_RCC_PLLI2SM_DIV_19
  2620. * @arg @ref LL_RCC_PLLI2SM_DIV_20
  2621. * @arg @ref LL_RCC_PLLI2SM_DIV_21
  2622. * @arg @ref LL_RCC_PLLI2SM_DIV_22
  2623. * @arg @ref LL_RCC_PLLI2SM_DIV_23
  2624. * @arg @ref LL_RCC_PLLI2SM_DIV_24
  2625. * @arg @ref LL_RCC_PLLI2SM_DIV_25
  2626. * @arg @ref LL_RCC_PLLI2SM_DIV_26
  2627. * @arg @ref LL_RCC_PLLI2SM_DIV_27
  2628. * @arg @ref LL_RCC_PLLI2SM_DIV_28
  2629. * @arg @ref LL_RCC_PLLI2SM_DIV_29
  2630. * @arg @ref LL_RCC_PLLI2SM_DIV_30
  2631. * @arg @ref LL_RCC_PLLI2SM_DIV_31
  2632. * @arg @ref LL_RCC_PLLI2SM_DIV_32
  2633. * @arg @ref LL_RCC_PLLI2SM_DIV_33
  2634. * @arg @ref LL_RCC_PLLI2SM_DIV_34
  2635. * @arg @ref LL_RCC_PLLI2SM_DIV_35
  2636. * @arg @ref LL_RCC_PLLI2SM_DIV_36
  2637. * @arg @ref LL_RCC_PLLI2SM_DIV_37
  2638. * @arg @ref LL_RCC_PLLI2SM_DIV_38
  2639. * @arg @ref LL_RCC_PLLI2SM_DIV_39
  2640. * @arg @ref LL_RCC_PLLI2SM_DIV_40
  2641. * @arg @ref LL_RCC_PLLI2SM_DIV_41
  2642. * @arg @ref LL_RCC_PLLI2SM_DIV_42
  2643. * @arg @ref LL_RCC_PLLI2SM_DIV_43
  2644. * @arg @ref LL_RCC_PLLI2SM_DIV_44
  2645. * @arg @ref LL_RCC_PLLI2SM_DIV_45
  2646. * @arg @ref LL_RCC_PLLI2SM_DIV_46
  2647. * @arg @ref LL_RCC_PLLI2SM_DIV_47
  2648. * @arg @ref LL_RCC_PLLI2SM_DIV_48
  2649. * @arg @ref LL_RCC_PLLI2SM_DIV_49
  2650. * @arg @ref LL_RCC_PLLI2SM_DIV_50
  2651. * @arg @ref LL_RCC_PLLI2SM_DIV_51
  2652. * @arg @ref LL_RCC_PLLI2SM_DIV_52
  2653. * @arg @ref LL_RCC_PLLI2SM_DIV_53
  2654. * @arg @ref LL_RCC_PLLI2SM_DIV_54
  2655. * @arg @ref LL_RCC_PLLI2SM_DIV_55
  2656. * @arg @ref LL_RCC_PLLI2SM_DIV_56
  2657. * @arg @ref LL_RCC_PLLI2SM_DIV_57
  2658. * @arg @ref LL_RCC_PLLI2SM_DIV_58
  2659. * @arg @ref LL_RCC_PLLI2SM_DIV_59
  2660. * @arg @ref LL_RCC_PLLI2SM_DIV_60
  2661. * @arg @ref LL_RCC_PLLI2SM_DIV_61
  2662. * @arg @ref LL_RCC_PLLI2SM_DIV_62
  2663. * @arg @ref LL_RCC_PLLI2SM_DIV_63
  2664. * @param __PLLI2SN__ Between 50/192(*) and 432
  2665. *
  2666. * (*) value not defined in all devices.
  2667. * @param __PLLI2SR__ This parameter can be one of the following values:
  2668. * @arg @ref LL_RCC_PLLI2SR_DIV_2
  2669. * @arg @ref LL_RCC_PLLI2SR_DIV_3
  2670. * @arg @ref LL_RCC_PLLI2SR_DIV_4
  2671. * @arg @ref LL_RCC_PLLI2SR_DIV_5
  2672. * @arg @ref LL_RCC_PLLI2SR_DIV_6
  2673. * @arg @ref LL_RCC_PLLI2SR_DIV_7
  2674. * @retval PLLI2S clock frequency (in Hz)
  2675. */
  2676. #define __LL_RCC_CALC_PLLI2S_I2S_FREQ(__INPUTFREQ__, __PLLM__, __PLLI2SN__, __PLLI2SR__) (((__INPUTFREQ__) / (__PLLM__)) * (__PLLI2SN__) / \
  2677. ((__PLLI2SR__) >> RCC_PLLI2SCFGR_PLLI2SR_Pos))
  2678. #if defined(RCC_PLLI2SCFGR_PLLI2SQ) && !defined(RCC_DCKCFGR_PLLI2SDIVQ)
  2679. /**
  2680. * @brief Helper macro to calculate the PLLI2S frequency used for 48Mhz domain
  2681. * @note ex: @ref __LL_RCC_CALC_PLLI2S_48M_FREQ (HSE_VALUE,@ref LL_RCC_PLLI2S_GetDivider (),
  2682. * @ref LL_RCC_PLLI2S_GetN (), @ref LL_RCC_PLLI2S_GetQ ());
  2683. * @param __INPUTFREQ__ PLL Input frequency (based on HSE/HSI)
  2684. * @param __PLLM__ This parameter can be one of the following values:
  2685. * @arg @ref LL_RCC_PLLI2SM_DIV_2
  2686. * @arg @ref LL_RCC_PLLI2SM_DIV_3
  2687. * @arg @ref LL_RCC_PLLI2SM_DIV_4
  2688. * @arg @ref LL_RCC_PLLI2SM_DIV_5
  2689. * @arg @ref LL_RCC_PLLI2SM_DIV_6
  2690. * @arg @ref LL_RCC_PLLI2SM_DIV_7
  2691. * @arg @ref LL_RCC_PLLI2SM_DIV_8
  2692. * @arg @ref LL_RCC_PLLI2SM_DIV_9
  2693. * @arg @ref LL_RCC_PLLI2SM_DIV_10
  2694. * @arg @ref LL_RCC_PLLI2SM_DIV_11
  2695. * @arg @ref LL_RCC_PLLI2SM_DIV_12
  2696. * @arg @ref LL_RCC_PLLI2SM_DIV_13
  2697. * @arg @ref LL_RCC_PLLI2SM_DIV_14
  2698. * @arg @ref LL_RCC_PLLI2SM_DIV_15
  2699. * @arg @ref LL_RCC_PLLI2SM_DIV_16
  2700. * @arg @ref LL_RCC_PLLI2SM_DIV_17
  2701. * @arg @ref LL_RCC_PLLI2SM_DIV_18
  2702. * @arg @ref LL_RCC_PLLI2SM_DIV_19
  2703. * @arg @ref LL_RCC_PLLI2SM_DIV_20
  2704. * @arg @ref LL_RCC_PLLI2SM_DIV_21
  2705. * @arg @ref LL_RCC_PLLI2SM_DIV_22
  2706. * @arg @ref LL_RCC_PLLI2SM_DIV_23
  2707. * @arg @ref LL_RCC_PLLI2SM_DIV_24
  2708. * @arg @ref LL_RCC_PLLI2SM_DIV_25
  2709. * @arg @ref LL_RCC_PLLI2SM_DIV_26
  2710. * @arg @ref LL_RCC_PLLI2SM_DIV_27
  2711. * @arg @ref LL_RCC_PLLI2SM_DIV_28
  2712. * @arg @ref LL_RCC_PLLI2SM_DIV_29
  2713. * @arg @ref LL_RCC_PLLI2SM_DIV_30
  2714. * @arg @ref LL_RCC_PLLI2SM_DIV_31
  2715. * @arg @ref LL_RCC_PLLI2SM_DIV_32
  2716. * @arg @ref LL_RCC_PLLI2SM_DIV_33
  2717. * @arg @ref LL_RCC_PLLI2SM_DIV_34
  2718. * @arg @ref LL_RCC_PLLI2SM_DIV_35
  2719. * @arg @ref LL_RCC_PLLI2SM_DIV_36
  2720. * @arg @ref LL_RCC_PLLI2SM_DIV_37
  2721. * @arg @ref LL_RCC_PLLI2SM_DIV_38
  2722. * @arg @ref LL_RCC_PLLI2SM_DIV_39
  2723. * @arg @ref LL_RCC_PLLI2SM_DIV_40
  2724. * @arg @ref LL_RCC_PLLI2SM_DIV_41
  2725. * @arg @ref LL_RCC_PLLI2SM_DIV_42
  2726. * @arg @ref LL_RCC_PLLI2SM_DIV_43
  2727. * @arg @ref LL_RCC_PLLI2SM_DIV_44
  2728. * @arg @ref LL_RCC_PLLI2SM_DIV_45
  2729. * @arg @ref LL_RCC_PLLI2SM_DIV_46
  2730. * @arg @ref LL_RCC_PLLI2SM_DIV_47
  2731. * @arg @ref LL_RCC_PLLI2SM_DIV_48
  2732. * @arg @ref LL_RCC_PLLI2SM_DIV_49
  2733. * @arg @ref LL_RCC_PLLI2SM_DIV_50
  2734. * @arg @ref LL_RCC_PLLI2SM_DIV_51
  2735. * @arg @ref LL_RCC_PLLI2SM_DIV_52
  2736. * @arg @ref LL_RCC_PLLI2SM_DIV_53
  2737. * @arg @ref LL_RCC_PLLI2SM_DIV_54
  2738. * @arg @ref LL_RCC_PLLI2SM_DIV_55
  2739. * @arg @ref LL_RCC_PLLI2SM_DIV_56
  2740. * @arg @ref LL_RCC_PLLI2SM_DIV_57
  2741. * @arg @ref LL_RCC_PLLI2SM_DIV_58
  2742. * @arg @ref LL_RCC_PLLI2SM_DIV_59
  2743. * @arg @ref LL_RCC_PLLI2SM_DIV_60
  2744. * @arg @ref LL_RCC_PLLI2SM_DIV_61
  2745. * @arg @ref LL_RCC_PLLI2SM_DIV_62
  2746. * @arg @ref LL_RCC_PLLI2SM_DIV_63
  2747. * @param __PLLI2SN__ Between 50 and 432
  2748. * @param __PLLI2SQ__ This parameter can be one of the following values:
  2749. * @arg @ref LL_RCC_PLLI2SQ_DIV_2
  2750. * @arg @ref LL_RCC_PLLI2SQ_DIV_3
  2751. * @arg @ref LL_RCC_PLLI2SQ_DIV_4
  2752. * @arg @ref LL_RCC_PLLI2SQ_DIV_5
  2753. * @arg @ref LL_RCC_PLLI2SQ_DIV_6
  2754. * @arg @ref LL_RCC_PLLI2SQ_DIV_7
  2755. * @arg @ref LL_RCC_PLLI2SQ_DIV_8
  2756. * @arg @ref LL_RCC_PLLI2SQ_DIV_9
  2757. * @arg @ref LL_RCC_PLLI2SQ_DIV_10
  2758. * @arg @ref LL_RCC_PLLI2SQ_DIV_11
  2759. * @arg @ref LL_RCC_PLLI2SQ_DIV_12
  2760. * @arg @ref LL_RCC_PLLI2SQ_DIV_13
  2761. * @arg @ref LL_RCC_PLLI2SQ_DIV_14
  2762. * @arg @ref LL_RCC_PLLI2SQ_DIV_15
  2763. * @retval PLLI2S clock frequency (in Hz)
  2764. */
  2765. #define __LL_RCC_CALC_PLLI2S_48M_FREQ(__INPUTFREQ__, __PLLM__, __PLLI2SN__, __PLLI2SQ__) (((__INPUTFREQ__) / (__PLLM__)) * (__PLLI2SN__) / \
  2766. ((__PLLI2SQ__) >> RCC_PLLI2SCFGR_PLLI2SQ_Pos))
  2767. #endif /* RCC_PLLI2SCFGR_PLLI2SQ && !RCC_DCKCFGR_PLLI2SDIVQ */
  2768. #endif /* RCC_PLLI2S_SUPPORT */
  2769. /**
  2770. * @brief Helper macro to calculate the HCLK frequency
  2771. * @param __SYSCLKFREQ__ SYSCLK frequency (based on HSE/HSI/PLLCLK)
  2772. * @param __AHBPRESCALER__ This parameter can be one of the following values:
  2773. * @arg @ref LL_RCC_SYSCLK_DIV_1
  2774. * @arg @ref LL_RCC_SYSCLK_DIV_2
  2775. * @arg @ref LL_RCC_SYSCLK_DIV_4
  2776. * @arg @ref LL_RCC_SYSCLK_DIV_8
  2777. * @arg @ref LL_RCC_SYSCLK_DIV_16
  2778. * @arg @ref LL_RCC_SYSCLK_DIV_64
  2779. * @arg @ref LL_RCC_SYSCLK_DIV_128
  2780. * @arg @ref LL_RCC_SYSCLK_DIV_256
  2781. * @arg @ref LL_RCC_SYSCLK_DIV_512
  2782. * @retval HCLK clock frequency (in Hz)
  2783. */
  2784. #define __LL_RCC_CALC_HCLK_FREQ(__SYSCLKFREQ__, __AHBPRESCALER__) ((__SYSCLKFREQ__) >> AHBPrescTable[((__AHBPRESCALER__) & RCC_CFGR_HPRE) >> RCC_CFGR_HPRE_Pos])
  2785. /**
  2786. * @brief Helper macro to calculate the PCLK1 frequency (ABP1)
  2787. * @param __HCLKFREQ__ HCLK frequency
  2788. * @param __APB1PRESCALER__ This parameter can be one of the following values:
  2789. * @arg @ref LL_RCC_APB1_DIV_1
  2790. * @arg @ref LL_RCC_APB1_DIV_2
  2791. * @arg @ref LL_RCC_APB1_DIV_4
  2792. * @arg @ref LL_RCC_APB1_DIV_8
  2793. * @arg @ref LL_RCC_APB1_DIV_16
  2794. * @retval PCLK1 clock frequency (in Hz)
  2795. */
  2796. #define __LL_RCC_CALC_PCLK1_FREQ(__HCLKFREQ__, __APB1PRESCALER__) ((__HCLKFREQ__) >> APBPrescTable[(__APB1PRESCALER__) >> RCC_CFGR_PPRE1_Pos])
  2797. /**
  2798. * @brief Helper macro to calculate the PCLK2 frequency (ABP2)
  2799. * @param __HCLKFREQ__ HCLK frequency
  2800. * @param __APB2PRESCALER__ This parameter can be one of the following values:
  2801. * @arg @ref LL_RCC_APB2_DIV_1
  2802. * @arg @ref LL_RCC_APB2_DIV_2
  2803. * @arg @ref LL_RCC_APB2_DIV_4
  2804. * @arg @ref LL_RCC_APB2_DIV_8
  2805. * @arg @ref LL_RCC_APB2_DIV_16
  2806. * @retval PCLK2 clock frequency (in Hz)
  2807. */
  2808. #define __LL_RCC_CALC_PCLK2_FREQ(__HCLKFREQ__, __APB2PRESCALER__) ((__HCLKFREQ__) >> APBPrescTable[(__APB2PRESCALER__) >> RCC_CFGR_PPRE2_Pos])
  2809. /**
  2810. * @}
  2811. */
  2812. /**
  2813. * @}
  2814. */
  2815. /* Exported functions --------------------------------------------------------*/
  2816. /** @defgroup RCC_LL_Exported_Functions RCC Exported Functions
  2817. * @{
  2818. */
  2819. /** @defgroup RCC_LL_EF_HSE HSE
  2820. * @{
  2821. */
  2822. /**
  2823. * @brief Enable the Clock Security System.
  2824. * @rmtoll CR CSSON LL_RCC_HSE_EnableCSS
  2825. * @retval None
  2826. */
  2827. __STATIC_INLINE void LL_RCC_HSE_EnableCSS(void)
  2828. {
  2829. SET_BIT(RCC->CR, RCC_CR_CSSON);
  2830. }
  2831. /**
  2832. * @brief Enable HSE external oscillator (HSE Bypass)
  2833. * @rmtoll CR HSEBYP LL_RCC_HSE_EnableBypass
  2834. * @retval None
  2835. */
  2836. __STATIC_INLINE void LL_RCC_HSE_EnableBypass(void)
  2837. {
  2838. SET_BIT(RCC->CR, RCC_CR_HSEBYP);
  2839. }
  2840. /**
  2841. * @brief Disable HSE external oscillator (HSE Bypass)
  2842. * @rmtoll CR HSEBYP LL_RCC_HSE_DisableBypass
  2843. * @retval None
  2844. */
  2845. __STATIC_INLINE void LL_RCC_HSE_DisableBypass(void)
  2846. {
  2847. CLEAR_BIT(RCC->CR, RCC_CR_HSEBYP);
  2848. }
  2849. /**
  2850. * @brief Enable HSE crystal oscillator (HSE ON)
  2851. * @rmtoll CR HSEON LL_RCC_HSE_Enable
  2852. * @retval None
  2853. */
  2854. __STATIC_INLINE void LL_RCC_HSE_Enable(void)
  2855. {
  2856. SET_BIT(RCC->CR, RCC_CR_HSEON);
  2857. }
  2858. /**
  2859. * @brief Disable HSE crystal oscillator (HSE ON)
  2860. * @rmtoll CR HSEON LL_RCC_HSE_Disable
  2861. * @retval None
  2862. */
  2863. __STATIC_INLINE void LL_RCC_HSE_Disable(void)
  2864. {
  2865. CLEAR_BIT(RCC->CR, RCC_CR_HSEON);
  2866. }
  2867. /**
  2868. * @brief Check if HSE oscillator Ready
  2869. * @rmtoll CR HSERDY LL_RCC_HSE_IsReady
  2870. * @retval State of bit (1 or 0).
  2871. */
  2872. __STATIC_INLINE uint32_t LL_RCC_HSE_IsReady(void)
  2873. {
  2874. return (READ_BIT(RCC->CR, RCC_CR_HSERDY) == (RCC_CR_HSERDY));
  2875. }
  2876. /**
  2877. * @}
  2878. */
  2879. /** @defgroup RCC_LL_EF_HSI HSI
  2880. * @{
  2881. */
  2882. /**
  2883. * @brief Enable HSI oscillator
  2884. * @rmtoll CR HSION LL_RCC_HSI_Enable
  2885. * @retval None
  2886. */
  2887. __STATIC_INLINE void LL_RCC_HSI_Enable(void)
  2888. {
  2889. SET_BIT(RCC->CR, RCC_CR_HSION);
  2890. }
  2891. /**
  2892. * @brief Disable HSI oscillator
  2893. * @rmtoll CR HSION LL_RCC_HSI_Disable
  2894. * @retval None
  2895. */
  2896. __STATIC_INLINE void LL_RCC_HSI_Disable(void)
  2897. {
  2898. CLEAR_BIT(RCC->CR, RCC_CR_HSION);
  2899. }
  2900. /**
  2901. * @brief Check if HSI clock is ready
  2902. * @rmtoll CR HSIRDY LL_RCC_HSI_IsReady
  2903. * @retval State of bit (1 or 0).
  2904. */
  2905. __STATIC_INLINE uint32_t LL_RCC_HSI_IsReady(void)
  2906. {
  2907. return (READ_BIT(RCC->CR, RCC_CR_HSIRDY) == (RCC_CR_HSIRDY));
  2908. }
  2909. /**
  2910. * @brief Get HSI Calibration value
  2911. * @note When HSITRIM is written, HSICAL is updated with the sum of
  2912. * HSITRIM and the factory trim value
  2913. * @rmtoll CR HSICAL LL_RCC_HSI_GetCalibration
  2914. * @retval Between Min_Data = 0x00 and Max_Data = 0xFF
  2915. */
  2916. __STATIC_INLINE uint32_t LL_RCC_HSI_GetCalibration(void)
  2917. {
  2918. return (uint32_t)(READ_BIT(RCC->CR, RCC_CR_HSICAL) >> RCC_CR_HSICAL_Pos);
  2919. }
  2920. /**
  2921. * @brief Set HSI Calibration trimming
  2922. * @note user-programmable trimming value that is added to the HSICAL
  2923. * @note Default value is 16, which, when added to the HSICAL value,
  2924. * should trim the HSI to 16 MHz +/- 1 %
  2925. * @rmtoll CR HSITRIM LL_RCC_HSI_SetCalibTrimming
  2926. * @param Value Between Min_Data = 0 and Max_Data = 31
  2927. * @retval None
  2928. */
  2929. __STATIC_INLINE void LL_RCC_HSI_SetCalibTrimming(uint32_t Value)
  2930. {
  2931. MODIFY_REG(RCC->CR, RCC_CR_HSITRIM, Value << RCC_CR_HSITRIM_Pos);
  2932. }
  2933. /**
  2934. * @brief Get HSI Calibration trimming
  2935. * @rmtoll CR HSITRIM LL_RCC_HSI_GetCalibTrimming
  2936. * @retval Between Min_Data = 0 and Max_Data = 31
  2937. */
  2938. __STATIC_INLINE uint32_t LL_RCC_HSI_GetCalibTrimming(void)
  2939. {
  2940. return (uint32_t)(READ_BIT(RCC->CR, RCC_CR_HSITRIM) >> RCC_CR_HSITRIM_Pos);
  2941. }
  2942. /**
  2943. * @}
  2944. */
  2945. /** @defgroup RCC_LL_EF_LSE LSE
  2946. * @{
  2947. */
  2948. /**
  2949. * @brief Enable Low Speed External (LSE) crystal.
  2950. * @rmtoll BDCR LSEON LL_RCC_LSE_Enable
  2951. * @retval None
  2952. */
  2953. __STATIC_INLINE void LL_RCC_LSE_Enable(void)
  2954. {
  2955. SET_BIT(RCC->BDCR, RCC_BDCR_LSEON);
  2956. }
  2957. /**
  2958. * @brief Disable Low Speed External (LSE) crystal.
  2959. * @rmtoll BDCR LSEON LL_RCC_LSE_Disable
  2960. * @retval None
  2961. */
  2962. __STATIC_INLINE void LL_RCC_LSE_Disable(void)
  2963. {
  2964. CLEAR_BIT(RCC->BDCR, RCC_BDCR_LSEON);
  2965. }
  2966. /**
  2967. * @brief Enable external clock source (LSE bypass).
  2968. * @rmtoll BDCR LSEBYP LL_RCC_LSE_EnableBypass
  2969. * @retval None
  2970. */
  2971. __STATIC_INLINE void LL_RCC_LSE_EnableBypass(void)
  2972. {
  2973. SET_BIT(RCC->BDCR, RCC_BDCR_LSEBYP);
  2974. }
  2975. /**
  2976. * @brief Disable external clock source (LSE bypass).
  2977. * @rmtoll BDCR LSEBYP LL_RCC_LSE_DisableBypass
  2978. * @retval None
  2979. */
  2980. __STATIC_INLINE void LL_RCC_LSE_DisableBypass(void)
  2981. {
  2982. CLEAR_BIT(RCC->BDCR, RCC_BDCR_LSEBYP);
  2983. }
  2984. /**
  2985. * @brief Check if LSE oscillator Ready
  2986. * @rmtoll BDCR LSERDY LL_RCC_LSE_IsReady
  2987. * @retval State of bit (1 or 0).
  2988. */
  2989. __STATIC_INLINE uint32_t LL_RCC_LSE_IsReady(void)
  2990. {
  2991. return (READ_BIT(RCC->BDCR, RCC_BDCR_LSERDY) == (RCC_BDCR_LSERDY));
  2992. }
  2993. #if defined(RCC_BDCR_LSEMOD)
  2994. /**
  2995. * @brief Enable LSE high drive mode.
  2996. * @note LSE high drive mode can be enabled only when the LSE clock is disabled
  2997. * @rmtoll BDCR LSEMOD LL_RCC_LSE_EnableHighDriveMode
  2998. * @retval None
  2999. */
  3000. __STATIC_INLINE void LL_RCC_LSE_EnableHighDriveMode(void)
  3001. {
  3002. SET_BIT(RCC->BDCR, RCC_BDCR_LSEMOD);
  3003. }
  3004. /**
  3005. * @brief Disable LSE high drive mode.
  3006. * @note LSE high drive mode can be disabled only when the LSE clock is disabled
  3007. * @rmtoll BDCR LSEMOD LL_RCC_LSE_DisableHighDriveMode
  3008. * @retval None
  3009. */
  3010. __STATIC_INLINE void LL_RCC_LSE_DisableHighDriveMode(void)
  3011. {
  3012. CLEAR_BIT(RCC->BDCR, RCC_BDCR_LSEMOD);
  3013. }
  3014. #endif /* RCC_BDCR_LSEMOD */
  3015. /**
  3016. * @}
  3017. */
  3018. /** @defgroup RCC_LL_EF_LSI LSI
  3019. * @{
  3020. */
  3021. /**
  3022. * @brief Enable LSI Oscillator
  3023. * @rmtoll CSR LSION LL_RCC_LSI_Enable
  3024. * @retval None
  3025. */
  3026. __STATIC_INLINE void LL_RCC_LSI_Enable(void)
  3027. {
  3028. SET_BIT(RCC->CSR, RCC_CSR_LSION);
  3029. }
  3030. /**
  3031. * @brief Disable LSI Oscillator
  3032. * @rmtoll CSR LSION LL_RCC_LSI_Disable
  3033. * @retval None
  3034. */
  3035. __STATIC_INLINE void LL_RCC_LSI_Disable(void)
  3036. {
  3037. CLEAR_BIT(RCC->CSR, RCC_CSR_LSION);
  3038. }
  3039. /**
  3040. * @brief Check if LSI is Ready
  3041. * @rmtoll CSR LSIRDY LL_RCC_LSI_IsReady
  3042. * @retval State of bit (1 or 0).
  3043. */
  3044. __STATIC_INLINE uint32_t LL_RCC_LSI_IsReady(void)
  3045. {
  3046. return (READ_BIT(RCC->CSR, RCC_CSR_LSIRDY) == (RCC_CSR_LSIRDY));
  3047. }
  3048. /**
  3049. * @}
  3050. */
  3051. /** @defgroup RCC_LL_EF_System System
  3052. * @{
  3053. */
  3054. /**
  3055. * @brief Configure the system clock source
  3056. * @rmtoll CFGR SW LL_RCC_SetSysClkSource
  3057. * @param Source This parameter can be one of the following values:
  3058. * @arg @ref LL_RCC_SYS_CLKSOURCE_HSI
  3059. * @arg @ref LL_RCC_SYS_CLKSOURCE_HSE
  3060. * @arg @ref LL_RCC_SYS_CLKSOURCE_PLL
  3061. * @arg @ref LL_RCC_SYS_CLKSOURCE_PLLR (*)
  3062. *
  3063. * (*) value not defined in all devices.
  3064. * @retval None
  3065. */
  3066. __STATIC_INLINE void LL_RCC_SetSysClkSource(uint32_t Source)
  3067. {
  3068. MODIFY_REG(RCC->CFGR, RCC_CFGR_SW, Source);
  3069. }
  3070. /**
  3071. * @brief Get the system clock source
  3072. * @rmtoll CFGR SWS LL_RCC_GetSysClkSource
  3073. * @retval Returned value can be one of the following values:
  3074. * @arg @ref LL_RCC_SYS_CLKSOURCE_STATUS_HSI
  3075. * @arg @ref LL_RCC_SYS_CLKSOURCE_STATUS_HSE
  3076. * @arg @ref LL_RCC_SYS_CLKSOURCE_STATUS_PLL
  3077. * @arg @ref LL_RCC_SYS_CLKSOURCE_STATUS_PLLR (*)
  3078. *
  3079. * (*) value not defined in all devices.
  3080. */
  3081. __STATIC_INLINE uint32_t LL_RCC_GetSysClkSource(void)
  3082. {
  3083. return (uint32_t)(READ_BIT(RCC->CFGR, RCC_CFGR_SWS));
  3084. }
  3085. /**
  3086. * @brief Set AHB prescaler
  3087. * @rmtoll CFGR HPRE LL_RCC_SetAHBPrescaler
  3088. * @param Prescaler This parameter can be one of the following values:
  3089. * @arg @ref LL_RCC_SYSCLK_DIV_1
  3090. * @arg @ref LL_RCC_SYSCLK_DIV_2
  3091. * @arg @ref LL_RCC_SYSCLK_DIV_4
  3092. * @arg @ref LL_RCC_SYSCLK_DIV_8
  3093. * @arg @ref LL_RCC_SYSCLK_DIV_16
  3094. * @arg @ref LL_RCC_SYSCLK_DIV_64
  3095. * @arg @ref LL_RCC_SYSCLK_DIV_128
  3096. * @arg @ref LL_RCC_SYSCLK_DIV_256
  3097. * @arg @ref LL_RCC_SYSCLK_DIV_512
  3098. * @retval None
  3099. */
  3100. __STATIC_INLINE void LL_RCC_SetAHBPrescaler(uint32_t Prescaler)
  3101. {
  3102. MODIFY_REG(RCC->CFGR, RCC_CFGR_HPRE, Prescaler);
  3103. }
  3104. /**
  3105. * @brief Set APB1 prescaler
  3106. * @rmtoll CFGR PPRE1 LL_RCC_SetAPB1Prescaler
  3107. * @param Prescaler This parameter can be one of the following values:
  3108. * @arg @ref LL_RCC_APB1_DIV_1
  3109. * @arg @ref LL_RCC_APB1_DIV_2
  3110. * @arg @ref LL_RCC_APB1_DIV_4
  3111. * @arg @ref LL_RCC_APB1_DIV_8
  3112. * @arg @ref LL_RCC_APB1_DIV_16
  3113. * @retval None
  3114. */
  3115. __STATIC_INLINE void LL_RCC_SetAPB1Prescaler(uint32_t Prescaler)
  3116. {
  3117. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, Prescaler);
  3118. }
  3119. /**
  3120. * @brief Set APB2 prescaler
  3121. * @rmtoll CFGR PPRE2 LL_RCC_SetAPB2Prescaler
  3122. * @param Prescaler This parameter can be one of the following values:
  3123. * @arg @ref LL_RCC_APB2_DIV_1
  3124. * @arg @ref LL_RCC_APB2_DIV_2
  3125. * @arg @ref LL_RCC_APB2_DIV_4
  3126. * @arg @ref LL_RCC_APB2_DIV_8
  3127. * @arg @ref LL_RCC_APB2_DIV_16
  3128. * @retval None
  3129. */
  3130. __STATIC_INLINE void LL_RCC_SetAPB2Prescaler(uint32_t Prescaler)
  3131. {
  3132. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, Prescaler);
  3133. }
  3134. /**
  3135. * @brief Get AHB prescaler
  3136. * @rmtoll CFGR HPRE LL_RCC_GetAHBPrescaler
  3137. * @retval Returned value can be one of the following values:
  3138. * @arg @ref LL_RCC_SYSCLK_DIV_1
  3139. * @arg @ref LL_RCC_SYSCLK_DIV_2
  3140. * @arg @ref LL_RCC_SYSCLK_DIV_4
  3141. * @arg @ref LL_RCC_SYSCLK_DIV_8
  3142. * @arg @ref LL_RCC_SYSCLK_DIV_16
  3143. * @arg @ref LL_RCC_SYSCLK_DIV_64
  3144. * @arg @ref LL_RCC_SYSCLK_DIV_128
  3145. * @arg @ref LL_RCC_SYSCLK_DIV_256
  3146. * @arg @ref LL_RCC_SYSCLK_DIV_512
  3147. */
  3148. __STATIC_INLINE uint32_t LL_RCC_GetAHBPrescaler(void)
  3149. {
  3150. return (uint32_t)(READ_BIT(RCC->CFGR, RCC_CFGR_HPRE));
  3151. }
  3152. /**
  3153. * @brief Get APB1 prescaler
  3154. * @rmtoll CFGR PPRE1 LL_RCC_GetAPB1Prescaler
  3155. * @retval Returned value can be one of the following values:
  3156. * @arg @ref LL_RCC_APB1_DIV_1
  3157. * @arg @ref LL_RCC_APB1_DIV_2
  3158. * @arg @ref LL_RCC_APB1_DIV_4
  3159. * @arg @ref LL_RCC_APB1_DIV_8
  3160. * @arg @ref LL_RCC_APB1_DIV_16
  3161. */
  3162. __STATIC_INLINE uint32_t LL_RCC_GetAPB1Prescaler(void)
  3163. {
  3164. return (uint32_t)(READ_BIT(RCC->CFGR, RCC_CFGR_PPRE1));
  3165. }
  3166. /**
  3167. * @brief Get APB2 prescaler
  3168. * @rmtoll CFGR PPRE2 LL_RCC_GetAPB2Prescaler
  3169. * @retval Returned value can be one of the following values:
  3170. * @arg @ref LL_RCC_APB2_DIV_1
  3171. * @arg @ref LL_RCC_APB2_DIV_2
  3172. * @arg @ref LL_RCC_APB2_DIV_4
  3173. * @arg @ref LL_RCC_APB2_DIV_8
  3174. * @arg @ref LL_RCC_APB2_DIV_16
  3175. */
  3176. __STATIC_INLINE uint32_t LL_RCC_GetAPB2Prescaler(void)
  3177. {
  3178. return (uint32_t)(READ_BIT(RCC->CFGR, RCC_CFGR_PPRE2));
  3179. }
  3180. /**
  3181. * @}
  3182. */
  3183. /** @defgroup RCC_LL_EF_MCO MCO
  3184. * @{
  3185. */
  3186. #if defined(RCC_CFGR_MCO1EN)
  3187. /**
  3188. * @brief Enable MCO1 output
  3189. * @rmtoll CFGR RCC_CFGR_MCO1EN LL_RCC_MCO1_Enable
  3190. * @retval None
  3191. */
  3192. __STATIC_INLINE void LL_RCC_MCO1_Enable(void)
  3193. {
  3194. SET_BIT(RCC->CFGR, RCC_CFGR_MCO1EN);
  3195. }
  3196. /**
  3197. * @brief Disable MCO1 output
  3198. * @rmtoll CFGR RCC_CFGR_MCO1EN LL_RCC_MCO1_Disable
  3199. * @retval None
  3200. */
  3201. __STATIC_INLINE void LL_RCC_MCO1_Disable(void)
  3202. {
  3203. CLEAR_BIT(RCC->CFGR, RCC_CFGR_MCO1EN);
  3204. }
  3205. #endif /* RCC_CFGR_MCO1EN */
  3206. #if defined(RCC_CFGR_MCO2EN)
  3207. /**
  3208. * @brief Enable MCO2 output
  3209. * @rmtoll CFGR RCC_CFGR_MCO2EN LL_RCC_MCO2_Enable
  3210. * @retval None
  3211. */
  3212. __STATIC_INLINE void LL_RCC_MCO2_Enable(void)
  3213. {
  3214. SET_BIT(RCC->CFGR, RCC_CFGR_MCO2EN);
  3215. }
  3216. /**
  3217. * @brief Disable MCO2 output
  3218. * @rmtoll CFGR RCC_CFGR_MCO2EN LL_RCC_MCO2_Disable
  3219. * @retval None
  3220. */
  3221. __STATIC_INLINE void LL_RCC_MCO2_Disable(void)
  3222. {
  3223. CLEAR_BIT(RCC->CFGR, RCC_CFGR_MCO2EN);
  3224. }
  3225. #endif /* RCC_CFGR_MCO2EN */
  3226. /**
  3227. * @brief Configure MCOx
  3228. * @rmtoll CFGR MCO1 LL_RCC_ConfigMCO\n
  3229. * CFGR MCO1PRE LL_RCC_ConfigMCO\n
  3230. * CFGR MCO2 LL_RCC_ConfigMCO\n
  3231. * CFGR MCO2PRE LL_RCC_ConfigMCO
  3232. * @param MCOxSource This parameter can be one of the following values:
  3233. * @arg @ref LL_RCC_MCO1SOURCE_HSI
  3234. * @arg @ref LL_RCC_MCO1SOURCE_LSE
  3235. * @arg @ref LL_RCC_MCO1SOURCE_HSE
  3236. * @arg @ref LL_RCC_MCO1SOURCE_PLLCLK
  3237. * @arg @ref LL_RCC_MCO2SOURCE_SYSCLK
  3238. * @arg @ref LL_RCC_MCO2SOURCE_PLLI2S
  3239. * @arg @ref LL_RCC_MCO2SOURCE_HSE
  3240. * @arg @ref LL_RCC_MCO2SOURCE_PLLCLK
  3241. * @param MCOxPrescaler This parameter can be one of the following values:
  3242. * @arg @ref LL_RCC_MCO1_DIV_1
  3243. * @arg @ref LL_RCC_MCO1_DIV_2
  3244. * @arg @ref LL_RCC_MCO1_DIV_3
  3245. * @arg @ref LL_RCC_MCO1_DIV_4
  3246. * @arg @ref LL_RCC_MCO1_DIV_5
  3247. * @arg @ref LL_RCC_MCO2_DIV_1
  3248. * @arg @ref LL_RCC_MCO2_DIV_2
  3249. * @arg @ref LL_RCC_MCO2_DIV_3
  3250. * @arg @ref LL_RCC_MCO2_DIV_4
  3251. * @arg @ref LL_RCC_MCO2_DIV_5
  3252. * @retval None
  3253. */
  3254. __STATIC_INLINE void LL_RCC_ConfigMCO(uint32_t MCOxSource, uint32_t MCOxPrescaler)
  3255. {
  3256. MODIFY_REG(RCC->CFGR, (MCOxSource & 0xFFFF0000U) | (MCOxPrescaler & 0xFFFF0000U), (MCOxSource << 16U) | (MCOxPrescaler << 16U));
  3257. }
  3258. /**
  3259. * @}
  3260. */
  3261. /** @defgroup RCC_LL_EF_Peripheral_Clock_Source Peripheral Clock Source
  3262. * @{
  3263. */
  3264. #if defined(FMPI2C1)
  3265. /**
  3266. * @brief Configure FMPI2C clock source
  3267. * @rmtoll DCKCFGR2 FMPI2C1SEL LL_RCC_SetFMPI2CClockSource
  3268. * @param FMPI2CxSource This parameter can be one of the following values:
  3269. * @arg @ref LL_RCC_FMPI2C1_CLKSOURCE_PCLK1
  3270. * @arg @ref LL_RCC_FMPI2C1_CLKSOURCE_SYSCLK
  3271. * @arg @ref LL_RCC_FMPI2C1_CLKSOURCE_HSI
  3272. * @retval None
  3273. */
  3274. __STATIC_INLINE void LL_RCC_SetFMPI2CClockSource(uint32_t FMPI2CxSource)
  3275. {
  3276. MODIFY_REG(RCC->DCKCFGR2, RCC_DCKCFGR2_FMPI2C1SEL, FMPI2CxSource);
  3277. }
  3278. #endif /* FMPI2C1 */
  3279. #if defined(LPTIM1)
  3280. /**
  3281. * @brief Configure LPTIMx clock source
  3282. * @rmtoll DCKCFGR2 LPTIM1SEL LL_RCC_SetLPTIMClockSource
  3283. * @param LPTIMxSource This parameter can be one of the following values:
  3284. * @arg @ref LL_RCC_LPTIM1_CLKSOURCE_PCLK1
  3285. * @arg @ref LL_RCC_LPTIM1_CLKSOURCE_HSI
  3286. * @arg @ref LL_RCC_LPTIM1_CLKSOURCE_LSI
  3287. * @arg @ref LL_RCC_LPTIM1_CLKSOURCE_LSE
  3288. * @retval None
  3289. */
  3290. __STATIC_INLINE void LL_RCC_SetLPTIMClockSource(uint32_t LPTIMxSource)
  3291. {
  3292. MODIFY_REG(RCC->DCKCFGR2, RCC_DCKCFGR2_LPTIM1SEL, LPTIMxSource);
  3293. }
  3294. #endif /* LPTIM1 */
  3295. #if defined(SAI1)
  3296. /**
  3297. * @brief Configure SAIx clock source
  3298. * @rmtoll DCKCFGR SAI1SRC LL_RCC_SetSAIClockSource\n
  3299. * DCKCFGR SAI2SRC LL_RCC_SetSAIClockSource\n
  3300. * DCKCFGR SAI1ASRC LL_RCC_SetSAIClockSource\n
  3301. * DCKCFGR SAI1BSRC LL_RCC_SetSAIClockSource
  3302. * @param SAIxSource This parameter can be one of the following values:
  3303. * @arg @ref LL_RCC_SAI1_CLKSOURCE_PLLSAI (*)
  3304. * @arg @ref LL_RCC_SAI1_CLKSOURCE_PLLI2S (*)
  3305. * @arg @ref LL_RCC_SAI1_CLKSOURCE_PLL (*)
  3306. * @arg @ref LL_RCC_SAI1_CLKSOURCE_PIN (*)
  3307. * @arg @ref LL_RCC_SAI2_CLKSOURCE_PLLSAI (*)
  3308. * @arg @ref LL_RCC_SAI2_CLKSOURCE_PLLI2S (*)
  3309. * @arg @ref LL_RCC_SAI2_CLKSOURCE_PLL (*)
  3310. * @arg @ref LL_RCC_SAI2_CLKSOURCE_PLLSRC (*)
  3311. * @arg @ref LL_RCC_SAI1_A_CLKSOURCE_PLLSAI (*)
  3312. * @arg @ref LL_RCC_SAI1_A_CLKSOURCE_PLLI2S (*)
  3313. * @arg @ref LL_RCC_SAI1_A_CLKSOURCE_PIN (*)
  3314. * @arg @ref LL_RCC_SAI1_A_CLKSOURCE_PLL (*)
  3315. * @arg @ref LL_RCC_SAI1_A_CLKSOURCE_PLLSRC (*)
  3316. * @arg @ref LL_RCC_SAI1_B_CLKSOURCE_PLLSAI (*)
  3317. * @arg @ref LL_RCC_SAI1_B_CLKSOURCE_PLLI2S (*)
  3318. * @arg @ref LL_RCC_SAI1_B_CLKSOURCE_PIN (*)
  3319. * @arg @ref LL_RCC_SAI1_B_CLKSOURCE_PLL (*)
  3320. * @arg @ref LL_RCC_SAI1_B_CLKSOURCE_PLLSRC (*)
  3321. *
  3322. * (*) value not defined in all devices.
  3323. * @retval None
  3324. */
  3325. __STATIC_INLINE void LL_RCC_SetSAIClockSource(uint32_t SAIxSource)
  3326. {
  3327. MODIFY_REG(RCC->DCKCFGR, (SAIxSource & 0xFFFF0000U), (SAIxSource << 16U));
  3328. }
  3329. #endif /* SAI1 */
  3330. #if defined(RCC_DCKCFGR_SDIOSEL) || defined(RCC_DCKCFGR2_SDIOSEL)
  3331. /**
  3332. * @brief Configure SDIO clock source
  3333. * @rmtoll DCKCFGR SDIOSEL LL_RCC_SetSDIOClockSource\n
  3334. * DCKCFGR2 SDIOSEL LL_RCC_SetSDIOClockSource
  3335. * @param SDIOxSource This parameter can be one of the following values:
  3336. * @arg @ref LL_RCC_SDIO_CLKSOURCE_PLL48CLK
  3337. * @arg @ref LL_RCC_SDIO_CLKSOURCE_SYSCLK
  3338. * @retval None
  3339. */
  3340. __STATIC_INLINE void LL_RCC_SetSDIOClockSource(uint32_t SDIOxSource)
  3341. {
  3342. #if defined(RCC_DCKCFGR_SDIOSEL)
  3343. MODIFY_REG(RCC->DCKCFGR, RCC_DCKCFGR_SDIOSEL, SDIOxSource);
  3344. #else
  3345. MODIFY_REG(RCC->DCKCFGR2, RCC_DCKCFGR2_SDIOSEL, SDIOxSource);
  3346. #endif /* RCC_DCKCFGR_SDIOSEL */
  3347. }
  3348. #endif /* RCC_DCKCFGR_SDIOSEL || RCC_DCKCFGR2_SDIOSEL */
  3349. #if defined(RCC_DCKCFGR_CK48MSEL) || defined(RCC_DCKCFGR2_CK48MSEL)
  3350. /**
  3351. * @brief Configure 48Mhz domain clock source
  3352. * @rmtoll DCKCFGR CK48MSEL LL_RCC_SetCK48MClockSource\n
  3353. * DCKCFGR2 CK48MSEL LL_RCC_SetCK48MClockSource
  3354. * @param CK48MxSource This parameter can be one of the following values:
  3355. * @arg @ref LL_RCC_CK48M_CLKSOURCE_PLL
  3356. * @arg @ref LL_RCC_CK48M_CLKSOURCE_PLLSAI (*)
  3357. * @arg @ref LL_RCC_CK48M_CLKSOURCE_PLLI2S (*)
  3358. *
  3359. * (*) value not defined in all devices.
  3360. * @retval None
  3361. */
  3362. __STATIC_INLINE void LL_RCC_SetCK48MClockSource(uint32_t CK48MxSource)
  3363. {
  3364. #if defined(RCC_DCKCFGR_CK48MSEL)
  3365. MODIFY_REG(RCC->DCKCFGR, RCC_DCKCFGR_CK48MSEL, CK48MxSource);
  3366. #else
  3367. MODIFY_REG(RCC->DCKCFGR2, RCC_DCKCFGR2_CK48MSEL, CK48MxSource);
  3368. #endif /* RCC_DCKCFGR_CK48MSEL */
  3369. }
  3370. #if defined(RNG)
  3371. /**
  3372. * @brief Configure RNG clock source
  3373. * @rmtoll DCKCFGR CK48MSEL LL_RCC_SetRNGClockSource\n
  3374. * DCKCFGR2 CK48MSEL LL_RCC_SetRNGClockSource
  3375. * @param RNGxSource This parameter can be one of the following values:
  3376. * @arg @ref LL_RCC_RNG_CLKSOURCE_PLL
  3377. * @arg @ref LL_RCC_RNG_CLKSOURCE_PLLSAI (*)
  3378. * @arg @ref LL_RCC_RNG_CLKSOURCE_PLLI2S (*)
  3379. *
  3380. * (*) value not defined in all devices.
  3381. * @retval None
  3382. */
  3383. __STATIC_INLINE void LL_RCC_SetRNGClockSource(uint32_t RNGxSource)
  3384. {
  3385. #if defined(RCC_DCKCFGR_CK48MSEL)
  3386. MODIFY_REG(RCC->DCKCFGR, RCC_DCKCFGR_CK48MSEL, RNGxSource);
  3387. #else
  3388. MODIFY_REG(RCC->DCKCFGR2, RCC_DCKCFGR2_CK48MSEL, RNGxSource);
  3389. #endif /* RCC_DCKCFGR_CK48MSEL */
  3390. }
  3391. #endif /* RNG */
  3392. #if defined(USB_OTG_FS) || defined(USB_OTG_HS)
  3393. /**
  3394. * @brief Configure USB clock source
  3395. * @rmtoll DCKCFGR CK48MSEL LL_RCC_SetUSBClockSource\n
  3396. * DCKCFGR2 CK48MSEL LL_RCC_SetUSBClockSource
  3397. * @param USBxSource This parameter can be one of the following values:
  3398. * @arg @ref LL_RCC_USB_CLKSOURCE_PLL
  3399. * @arg @ref LL_RCC_USB_CLKSOURCE_PLLSAI (*)
  3400. * @arg @ref LL_RCC_USB_CLKSOURCE_PLLI2S (*)
  3401. *
  3402. * (*) value not defined in all devices.
  3403. * @retval None
  3404. */
  3405. __STATIC_INLINE void LL_RCC_SetUSBClockSource(uint32_t USBxSource)
  3406. {
  3407. #if defined(RCC_DCKCFGR_CK48MSEL)
  3408. MODIFY_REG(RCC->DCKCFGR, RCC_DCKCFGR_CK48MSEL, USBxSource);
  3409. #else
  3410. MODIFY_REG(RCC->DCKCFGR2, RCC_DCKCFGR2_CK48MSEL, USBxSource);
  3411. #endif /* RCC_DCKCFGR_CK48MSEL */
  3412. }
  3413. #endif /* USB_OTG_FS || USB_OTG_HS */
  3414. #endif /* RCC_DCKCFGR_CK48MSEL || RCC_DCKCFGR2_CK48MSEL */
  3415. #if defined(CEC)
  3416. /**
  3417. * @brief Configure CEC clock source
  3418. * @rmtoll DCKCFGR2 CECSEL LL_RCC_SetCECClockSource
  3419. * @param Source This parameter can be one of the following values:
  3420. * @arg @ref LL_RCC_CEC_CLKSOURCE_HSI_DIV488
  3421. * @arg @ref LL_RCC_CEC_CLKSOURCE_LSE
  3422. * @retval None
  3423. */
  3424. __STATIC_INLINE void LL_RCC_SetCECClockSource(uint32_t Source)
  3425. {
  3426. MODIFY_REG(RCC->DCKCFGR2, RCC_DCKCFGR2_CECSEL, Source);
  3427. }
  3428. #endif /* CEC */
  3429. /**
  3430. * @brief Configure I2S clock source
  3431. * @rmtoll CFGR I2SSRC LL_RCC_SetI2SClockSource\n
  3432. * DCKCFGR I2SSRC LL_RCC_SetI2SClockSource\n
  3433. * DCKCFGR I2S1SRC LL_RCC_SetI2SClockSource\n
  3434. * DCKCFGR I2S2SRC LL_RCC_SetI2SClockSource
  3435. * @param Source This parameter can be one of the following values:
  3436. * @arg @ref LL_RCC_I2S1_CLKSOURCE_PLLI2S (*)
  3437. * @arg @ref LL_RCC_I2S1_CLKSOURCE_PIN
  3438. * @arg @ref LL_RCC_I2S1_CLKSOURCE_PLL (*)
  3439. * @arg @ref LL_RCC_I2S1_CLKSOURCE_PLLSRC (*)
  3440. * @arg @ref LL_RCC_I2S2_CLKSOURCE_PLLI2S (*)
  3441. * @arg @ref LL_RCC_I2S2_CLKSOURCE_PIN (*)
  3442. * @arg @ref LL_RCC_I2S2_CLKSOURCE_PLL (*)
  3443. * @arg @ref LL_RCC_I2S2_CLKSOURCE_PLLSRC (*)
  3444. *
  3445. * (*) value not defined in all devices.
  3446. * @retval None
  3447. */
  3448. __STATIC_INLINE void LL_RCC_SetI2SClockSource(uint32_t Source)
  3449. {
  3450. #if defined(RCC_CFGR_I2SSRC)
  3451. MODIFY_REG(RCC->CFGR, RCC_CFGR_I2SSRC, Source);
  3452. #else
  3453. MODIFY_REG(RCC->DCKCFGR, (Source & 0xFFFF0000U), (Source << 16U));
  3454. #endif /* RCC_CFGR_I2SSRC */
  3455. }
  3456. #if defined(DSI)
  3457. /**
  3458. * @brief Configure DSI clock source
  3459. * @rmtoll DCKCFGR DSISEL LL_RCC_SetDSIClockSource
  3460. * @param Source This parameter can be one of the following values:
  3461. * @arg @ref LL_RCC_DSI_CLKSOURCE_PHY
  3462. * @arg @ref LL_RCC_DSI_CLKSOURCE_PLL
  3463. * @retval None
  3464. */
  3465. __STATIC_INLINE void LL_RCC_SetDSIClockSource(uint32_t Source)
  3466. {
  3467. MODIFY_REG(RCC->DCKCFGR, RCC_DCKCFGR_DSISEL, Source);
  3468. }
  3469. #endif /* DSI */
  3470. #if defined(DFSDM1_Channel0)
  3471. /**
  3472. * @brief Configure DFSDM Audio clock source
  3473. * @rmtoll DCKCFGR CKDFSDM1ASEL LL_RCC_SetDFSDMAudioClockSource\n
  3474. * DCKCFGR CKDFSDM2ASEL LL_RCC_SetDFSDMAudioClockSource
  3475. * @param Source This parameter can be one of the following values:
  3476. * @arg @ref LL_RCC_DFSDM1_AUDIO_CLKSOURCE_I2S1
  3477. * @arg @ref LL_RCC_DFSDM1_AUDIO_CLKSOURCE_I2S2
  3478. * @arg @ref LL_RCC_DFSDM2_AUDIO_CLKSOURCE_I2S1 (*)
  3479. * @arg @ref LL_RCC_DFSDM2_AUDIO_CLKSOURCE_I2S2 (*)
  3480. *
  3481. * (*) value not defined in all devices.
  3482. * @retval None
  3483. */
  3484. __STATIC_INLINE void LL_RCC_SetDFSDMAudioClockSource(uint32_t Source)
  3485. {
  3486. MODIFY_REG(RCC->DCKCFGR, (Source & 0x0000FFFFU), (Source >> 16U));
  3487. }
  3488. /**
  3489. * @brief Configure DFSDM Kernel clock source
  3490. * @rmtoll DCKCFGR CKDFSDM1SEL LL_RCC_SetDFSDMClockSource
  3491. * @param Source This parameter can be one of the following values:
  3492. * @arg @ref LL_RCC_DFSDM1_CLKSOURCE_PCLK2
  3493. * @arg @ref LL_RCC_DFSDM1_CLKSOURCE_SYSCLK
  3494. * @arg @ref LL_RCC_DFSDM2_CLKSOURCE_PCLK2 (*)
  3495. * @arg @ref LL_RCC_DFSDM2_CLKSOURCE_SYSCLK (*)
  3496. *
  3497. * (*) value not defined in all devices.
  3498. * @retval None
  3499. */
  3500. __STATIC_INLINE void LL_RCC_SetDFSDMClockSource(uint32_t Source)
  3501. {
  3502. MODIFY_REG(RCC->DCKCFGR, RCC_DCKCFGR_CKDFSDM1SEL, Source);
  3503. }
  3504. #endif /* DFSDM1_Channel0 */
  3505. #if defined(SPDIFRX)
  3506. /**
  3507. * @brief Configure SPDIFRX clock source
  3508. * @rmtoll DCKCFGR2 SPDIFRXSEL LL_RCC_SetSPDIFRXClockSource
  3509. * @param SPDIFRXxSource This parameter can be one of the following values:
  3510. * @arg @ref LL_RCC_SPDIFRX1_CLKSOURCE_PLL
  3511. * @arg @ref LL_RCC_SPDIFRX1_CLKSOURCE_PLLI2S
  3512. *
  3513. * (*) value not defined in all devices.
  3514. * @retval None
  3515. */
  3516. __STATIC_INLINE void LL_RCC_SetSPDIFRXClockSource(uint32_t SPDIFRXxSource)
  3517. {
  3518. MODIFY_REG(RCC->DCKCFGR2, RCC_DCKCFGR2_SPDIFRXSEL, SPDIFRXxSource);
  3519. }
  3520. #endif /* SPDIFRX */
  3521. #if defined(FMPI2C1)
  3522. /**
  3523. * @brief Get FMPI2C clock source
  3524. * @rmtoll DCKCFGR2 FMPI2C1SEL LL_RCC_GetFMPI2CClockSource
  3525. * @param FMPI2Cx This parameter can be one of the following values:
  3526. * @arg @ref LL_RCC_FMPI2C1_CLKSOURCE
  3527. * @retval Returned value can be one of the following values:
  3528. * @arg @ref LL_RCC_FMPI2C1_CLKSOURCE_PCLK1
  3529. * @arg @ref LL_RCC_FMPI2C1_CLKSOURCE_SYSCLK
  3530. * @arg @ref LL_RCC_FMPI2C1_CLKSOURCE_HSI
  3531. */
  3532. __STATIC_INLINE uint32_t LL_RCC_GetFMPI2CClockSource(uint32_t FMPI2Cx)
  3533. {
  3534. return (uint32_t)(READ_BIT(RCC->DCKCFGR2, FMPI2Cx));
  3535. }
  3536. #endif /* FMPI2C1 */
  3537. #if defined(LPTIM1)
  3538. /**
  3539. * @brief Get LPTIMx clock source
  3540. * @rmtoll DCKCFGR2 LPTIM1SEL LL_RCC_GetLPTIMClockSource
  3541. * @param LPTIMx This parameter can be one of the following values:
  3542. * @arg @ref LL_RCC_LPTIM1_CLKSOURCE
  3543. * @retval Returned value can be one of the following values:
  3544. * @arg @ref LL_RCC_LPTIM1_CLKSOURCE_PCLK1
  3545. * @arg @ref LL_RCC_LPTIM1_CLKSOURCE_HSI
  3546. * @arg @ref LL_RCC_LPTIM1_CLKSOURCE_LSI
  3547. * @arg @ref LL_RCC_LPTIM1_CLKSOURCE_LSE
  3548. */
  3549. __STATIC_INLINE uint32_t LL_RCC_GetLPTIMClockSource(uint32_t LPTIMx)
  3550. {
  3551. return (uint32_t)(READ_BIT(RCC->DCKCFGR2, RCC_DCKCFGR2_LPTIM1SEL));
  3552. }
  3553. #endif /* LPTIM1 */
  3554. #if defined(SAI1)
  3555. /**
  3556. * @brief Get SAIx clock source
  3557. * @rmtoll DCKCFGR SAI1SEL LL_RCC_GetSAIClockSource\n
  3558. * DCKCFGR SAI2SEL LL_RCC_GetSAIClockSource\n
  3559. * DCKCFGR SAI1ASRC LL_RCC_GetSAIClockSource\n
  3560. * DCKCFGR SAI1BSRC LL_RCC_GetSAIClockSource
  3561. * @param SAIx This parameter can be one of the following values:
  3562. * @arg @ref LL_RCC_SAI1_CLKSOURCE (*)
  3563. * @arg @ref LL_RCC_SAI2_CLKSOURCE (*)
  3564. * @arg @ref LL_RCC_SAI1_A_CLKSOURCE (*)
  3565. * @arg @ref LL_RCC_SAI1_B_CLKSOURCE (*)
  3566. *
  3567. * (*) value not defined in all devices.
  3568. * @retval Returned value can be one of the following values:
  3569. * @arg @ref LL_RCC_SAI1_CLKSOURCE_PLLSAI (*)
  3570. * @arg @ref LL_RCC_SAI1_CLKSOURCE_PLLI2S (*)
  3571. * @arg @ref LL_RCC_SAI1_CLKSOURCE_PLL (*)
  3572. * @arg @ref LL_RCC_SAI1_CLKSOURCE_PIN (*)
  3573. * @arg @ref LL_RCC_SAI2_CLKSOURCE_PLLSAI (*)
  3574. * @arg @ref LL_RCC_SAI2_CLKSOURCE_PLLI2S (*)
  3575. * @arg @ref LL_RCC_SAI2_CLKSOURCE_PLL (*)
  3576. * @arg @ref LL_RCC_SAI2_CLKSOURCE_PLLSRC (*)
  3577. * @arg @ref LL_RCC_SAI1_A_CLKSOURCE_PLLSAI (*)
  3578. * @arg @ref LL_RCC_SAI1_A_CLKSOURCE_PLLI2S (*)
  3579. * @arg @ref LL_RCC_SAI1_A_CLKSOURCE_PIN (*)
  3580. * @arg @ref LL_RCC_SAI1_A_CLKSOURCE_PLL (*)
  3581. * @arg @ref LL_RCC_SAI1_A_CLKSOURCE_PLLSRC (*)
  3582. * @arg @ref LL_RCC_SAI1_B_CLKSOURCE_PLLSAI (*)
  3583. * @arg @ref LL_RCC_SAI1_B_CLKSOURCE_PLLI2S (*)
  3584. * @arg @ref LL_RCC_SAI1_B_CLKSOURCE_PIN (*)
  3585. * @arg @ref LL_RCC_SAI1_B_CLKSOURCE_PLL (*)
  3586. * @arg @ref LL_RCC_SAI1_B_CLKSOURCE_PLLSRC (*)
  3587. *
  3588. * (*) value not defined in all devices.
  3589. */
  3590. __STATIC_INLINE uint32_t LL_RCC_GetSAIClockSource(uint32_t SAIx)
  3591. {
  3592. return (uint32_t)(READ_BIT(RCC->DCKCFGR, SAIx) >> 16U | SAIx);
  3593. }
  3594. #endif /* SAI1 */
  3595. #if defined(RCC_DCKCFGR_SDIOSEL) || defined(RCC_DCKCFGR2_SDIOSEL)
  3596. /**
  3597. * @brief Get SDIOx clock source
  3598. * @rmtoll DCKCFGR SDIOSEL LL_RCC_GetSDIOClockSource\n
  3599. * DCKCFGR2 SDIOSEL LL_RCC_GetSDIOClockSource
  3600. * @param SDIOx This parameter can be one of the following values:
  3601. * @arg @ref LL_RCC_SDIO_CLKSOURCE
  3602. * @retval Returned value can be one of the following values:
  3603. * @arg @ref LL_RCC_SDIO_CLKSOURCE_PLL48CLK
  3604. * @arg @ref LL_RCC_SDIO_CLKSOURCE_SYSCLK
  3605. */
  3606. __STATIC_INLINE uint32_t LL_RCC_GetSDIOClockSource(uint32_t SDIOx)
  3607. {
  3608. #if defined(RCC_DCKCFGR_SDIOSEL)
  3609. return (uint32_t)(READ_BIT(RCC->DCKCFGR, SDIOx));
  3610. #else
  3611. return (uint32_t)(READ_BIT(RCC->DCKCFGR2, SDIOx));
  3612. #endif /* RCC_DCKCFGR_SDIOSEL */
  3613. }
  3614. #endif /* RCC_DCKCFGR_SDIOSEL || RCC_DCKCFGR2_SDIOSEL */
  3615. #if defined(RCC_DCKCFGR_CK48MSEL) || defined(RCC_DCKCFGR2_CK48MSEL)
  3616. /**
  3617. * @brief Get 48Mhz domain clock source
  3618. * @rmtoll DCKCFGR CK48MSEL LL_RCC_GetCK48MClockSource\n
  3619. * DCKCFGR2 CK48MSEL LL_RCC_GetCK48MClockSource
  3620. * @param CK48Mx This parameter can be one of the following values:
  3621. * @arg @ref LL_RCC_CK48M_CLKSOURCE
  3622. * @retval Returned value can be one of the following values:
  3623. * @arg @ref LL_RCC_CK48M_CLKSOURCE_PLL
  3624. * @arg @ref LL_RCC_CK48M_CLKSOURCE_PLLSAI (*)
  3625. * @arg @ref LL_RCC_CK48M_CLKSOURCE_PLLI2S (*)
  3626. *
  3627. * (*) value not defined in all devices.
  3628. */
  3629. __STATIC_INLINE uint32_t LL_RCC_GetCK48MClockSource(uint32_t CK48Mx)
  3630. {
  3631. #if defined(RCC_DCKCFGR_CK48MSEL)
  3632. return (uint32_t)(READ_BIT(RCC->DCKCFGR, CK48Mx));
  3633. #else
  3634. return (uint32_t)(READ_BIT(RCC->DCKCFGR2, CK48Mx));
  3635. #endif /* RCC_DCKCFGR_CK48MSEL */
  3636. }
  3637. #if defined(RNG)
  3638. /**
  3639. * @brief Get RNGx clock source
  3640. * @rmtoll DCKCFGR CK48MSEL LL_RCC_GetRNGClockSource\n
  3641. * DCKCFGR2 CK48MSEL LL_RCC_GetRNGClockSource
  3642. * @param RNGx This parameter can be one of the following values:
  3643. * @arg @ref LL_RCC_RNG_CLKSOURCE
  3644. * @retval Returned value can be one of the following values:
  3645. * @arg @ref LL_RCC_RNG_CLKSOURCE_PLL
  3646. * @arg @ref LL_RCC_RNG_CLKSOURCE_PLLSAI (*)
  3647. * @arg @ref LL_RCC_RNG_CLKSOURCE_PLLI2S (*)
  3648. *
  3649. * (*) value not defined in all devices.
  3650. */
  3651. __STATIC_INLINE uint32_t LL_RCC_GetRNGClockSource(uint32_t RNGx)
  3652. {
  3653. #if defined(RCC_DCKCFGR_CK48MSEL)
  3654. return (uint32_t)(READ_BIT(RCC->DCKCFGR, RNGx));
  3655. #else
  3656. return (uint32_t)(READ_BIT(RCC->DCKCFGR2, RNGx));
  3657. #endif /* RCC_DCKCFGR_CK48MSEL */
  3658. }
  3659. #endif /* RNG */
  3660. #if defined(USB_OTG_FS) || defined(USB_OTG_HS)
  3661. /**
  3662. * @brief Get USBx clock source
  3663. * @rmtoll DCKCFGR CK48MSEL LL_RCC_GetUSBClockSource\n
  3664. * DCKCFGR2 CK48MSEL LL_RCC_GetUSBClockSource
  3665. * @param USBx This parameter can be one of the following values:
  3666. * @arg @ref LL_RCC_USB_CLKSOURCE
  3667. * @retval Returned value can be one of the following values:
  3668. * @arg @ref LL_RCC_USB_CLKSOURCE_PLL
  3669. * @arg @ref LL_RCC_USB_CLKSOURCE_PLLSAI (*)
  3670. * @arg @ref LL_RCC_USB_CLKSOURCE_PLLI2S (*)
  3671. *
  3672. * (*) value not defined in all devices.
  3673. */
  3674. __STATIC_INLINE uint32_t LL_RCC_GetUSBClockSource(uint32_t USBx)
  3675. {
  3676. #if defined(RCC_DCKCFGR_CK48MSEL)
  3677. return (uint32_t)(READ_BIT(RCC->DCKCFGR, USBx));
  3678. #else
  3679. return (uint32_t)(READ_BIT(RCC->DCKCFGR2, USBx));
  3680. #endif /* RCC_DCKCFGR_CK48MSEL */
  3681. }
  3682. #endif /* USB_OTG_FS || USB_OTG_HS */
  3683. #endif /* RCC_DCKCFGR_CK48MSEL || RCC_DCKCFGR2_CK48MSEL */
  3684. #if defined(CEC)
  3685. /**
  3686. * @brief Get CEC Clock Source
  3687. * @rmtoll DCKCFGR2 CECSEL LL_RCC_GetCECClockSource
  3688. * @param CECx This parameter can be one of the following values:
  3689. * @arg @ref LL_RCC_CEC_CLKSOURCE
  3690. * @retval Returned value can be one of the following values:
  3691. * @arg @ref LL_RCC_CEC_CLKSOURCE_HSI_DIV488
  3692. * @arg @ref LL_RCC_CEC_CLKSOURCE_LSE
  3693. */
  3694. __STATIC_INLINE uint32_t LL_RCC_GetCECClockSource(uint32_t CECx)
  3695. {
  3696. return (uint32_t)(READ_BIT(RCC->DCKCFGR2, CECx));
  3697. }
  3698. #endif /* CEC */
  3699. /**
  3700. * @brief Get I2S Clock Source
  3701. * @rmtoll CFGR I2SSRC LL_RCC_GetI2SClockSource\n
  3702. * DCKCFGR I2SSRC LL_RCC_GetI2SClockSource\n
  3703. * DCKCFGR I2S1SRC LL_RCC_GetI2SClockSource\n
  3704. * DCKCFGR I2S2SRC LL_RCC_GetI2SClockSource
  3705. * @param I2Sx This parameter can be one of the following values:
  3706. * @arg @ref LL_RCC_I2S1_CLKSOURCE
  3707. * @arg @ref LL_RCC_I2S2_CLKSOURCE (*)
  3708. * @retval Returned value can be one of the following values:
  3709. * @arg @ref LL_RCC_I2S1_CLKSOURCE_PLLI2S (*)
  3710. * @arg @ref LL_RCC_I2S1_CLKSOURCE_PIN
  3711. * @arg @ref LL_RCC_I2S1_CLKSOURCE_PLL (*)
  3712. * @arg @ref LL_RCC_I2S1_CLKSOURCE_PLLSRC (*)
  3713. * @arg @ref LL_RCC_I2S2_CLKSOURCE_PLLI2S (*)
  3714. * @arg @ref LL_RCC_I2S2_CLKSOURCE_PIN (*)
  3715. * @arg @ref LL_RCC_I2S2_CLKSOURCE_PLL (*)
  3716. * @arg @ref LL_RCC_I2S2_CLKSOURCE_PLLSRC (*)
  3717. *
  3718. * (*) value not defined in all devices.
  3719. */
  3720. __STATIC_INLINE uint32_t LL_RCC_GetI2SClockSource(uint32_t I2Sx)
  3721. {
  3722. #if defined(RCC_CFGR_I2SSRC)
  3723. return (uint32_t)(READ_BIT(RCC->CFGR, I2Sx));
  3724. #else
  3725. return (uint32_t)(READ_BIT(RCC->DCKCFGR, I2Sx) >> 16U | I2Sx);
  3726. #endif /* RCC_CFGR_I2SSRC */
  3727. }
  3728. #if defined(DFSDM1_Channel0)
  3729. /**
  3730. * @brief Get DFSDM Audio Clock Source
  3731. * @rmtoll DCKCFGR CKDFSDM1ASEL LL_RCC_GetDFSDMAudioClockSource\n
  3732. * DCKCFGR CKDFSDM2ASEL LL_RCC_GetDFSDMAudioClockSource
  3733. * @param DFSDMx This parameter can be one of the following values:
  3734. * @arg @ref LL_RCC_DFSDM1_AUDIO_CLKSOURCE
  3735. * @arg @ref LL_RCC_DFSDM2_AUDIO_CLKSOURCE (*)
  3736. * @retval Returned value can be one of the following values:
  3737. * @arg @ref LL_RCC_DFSDM1_AUDIO_CLKSOURCE_I2S1
  3738. * @arg @ref LL_RCC_DFSDM1_AUDIO_CLKSOURCE_I2S2
  3739. * @arg @ref LL_RCC_DFSDM2_AUDIO_CLKSOURCE_I2S1 (*)
  3740. * @arg @ref LL_RCC_DFSDM2_AUDIO_CLKSOURCE_I2S2 (*)
  3741. *
  3742. * (*) value not defined in all devices.
  3743. */
  3744. __STATIC_INLINE uint32_t LL_RCC_GetDFSDMAudioClockSource(uint32_t DFSDMx)
  3745. {
  3746. return (uint32_t)(READ_BIT(RCC->DCKCFGR, DFSDMx) << 16U | DFSDMx);
  3747. }
  3748. /**
  3749. * @brief Get DFSDM Audio Clock Source
  3750. * @rmtoll DCKCFGR CKDFSDM1SEL LL_RCC_GetDFSDMClockSource
  3751. * @param DFSDMx This parameter can be one of the following values:
  3752. * @arg @ref LL_RCC_DFSDM1_CLKSOURCE
  3753. * @arg @ref LL_RCC_DFSDM2_CLKSOURCE (*)
  3754. * @retval Returned value can be one of the following values:
  3755. * @arg @ref LL_RCC_DFSDM1_CLKSOURCE_PCLK2
  3756. * @arg @ref LL_RCC_DFSDM1_CLKSOURCE_SYSCLK
  3757. * @arg @ref LL_RCC_DFSDM2_CLKSOURCE_PCLK2 (*)
  3758. * @arg @ref LL_RCC_DFSDM2_CLKSOURCE_SYSCLK (*)
  3759. *
  3760. * (*) value not defined in all devices.
  3761. */
  3762. __STATIC_INLINE uint32_t LL_RCC_GetDFSDMClockSource(uint32_t DFSDMx)
  3763. {
  3764. return (uint32_t)(READ_BIT(RCC->DCKCFGR, DFSDMx));
  3765. }
  3766. #endif /* DFSDM1_Channel0 */
  3767. #if defined(SPDIFRX)
  3768. /**
  3769. * @brief Get SPDIFRX clock source
  3770. * @rmtoll DCKCFGR2 SPDIFRXSEL LL_RCC_GetSPDIFRXClockSource
  3771. * @param SPDIFRXx This parameter can be one of the following values:
  3772. * @arg @ref LL_RCC_SPDIFRX1_CLKSOURCE
  3773. * @retval Returned value can be one of the following values:
  3774. * @arg @ref LL_RCC_SPDIFRX1_CLKSOURCE_PLL
  3775. * @arg @ref LL_RCC_SPDIFRX1_CLKSOURCE_PLLI2S
  3776. *
  3777. * (*) value not defined in all devices.
  3778. */
  3779. __STATIC_INLINE uint32_t LL_RCC_GetSPDIFRXClockSource(uint32_t SPDIFRXx)
  3780. {
  3781. return (uint32_t)(READ_BIT(RCC->DCKCFGR2, SPDIFRXx));
  3782. }
  3783. #endif /* SPDIFRX */
  3784. #if defined(DSI)
  3785. /**
  3786. * @brief Get DSI Clock Source
  3787. * @rmtoll DCKCFGR DSISEL LL_RCC_GetDSIClockSource
  3788. * @param DSIx This parameter can be one of the following values:
  3789. * @arg @ref LL_RCC_DSI_CLKSOURCE
  3790. * @retval Returned value can be one of the following values:
  3791. * @arg @ref LL_RCC_DSI_CLKSOURCE_PHY
  3792. * @arg @ref LL_RCC_DSI_CLKSOURCE_PLL
  3793. */
  3794. __STATIC_INLINE uint32_t LL_RCC_GetDSIClockSource(uint32_t DSIx)
  3795. {
  3796. return (uint32_t)(READ_BIT(RCC->DCKCFGR, DSIx));
  3797. }
  3798. #endif /* DSI */
  3799. /**
  3800. * @}
  3801. */
  3802. /** @defgroup RCC_LL_EF_RTC RTC
  3803. * @{
  3804. */
  3805. /**
  3806. * @brief Set RTC Clock Source
  3807. * @note Once the RTC clock source has been selected, it cannot be changed anymore unless
  3808. * the Backup domain is reset, or unless a failure is detected on LSE (LSECSSD is
  3809. * set). The BDRST bit can be used to reset them.
  3810. * @rmtoll BDCR RTCSEL LL_RCC_SetRTCClockSource
  3811. * @param Source This parameter can be one of the following values:
  3812. * @arg @ref LL_RCC_RTC_CLKSOURCE_NONE
  3813. * @arg @ref LL_RCC_RTC_CLKSOURCE_LSE
  3814. * @arg @ref LL_RCC_RTC_CLKSOURCE_LSI
  3815. * @arg @ref LL_RCC_RTC_CLKSOURCE_HSE
  3816. * @retval None
  3817. */
  3818. __STATIC_INLINE void LL_RCC_SetRTCClockSource(uint32_t Source)
  3819. {
  3820. MODIFY_REG(RCC->BDCR, RCC_BDCR_RTCSEL, Source);
  3821. }
  3822. /**
  3823. * @brief Get RTC Clock Source
  3824. * @rmtoll BDCR RTCSEL LL_RCC_GetRTCClockSource
  3825. * @retval Returned value can be one of the following values:
  3826. * @arg @ref LL_RCC_RTC_CLKSOURCE_NONE
  3827. * @arg @ref LL_RCC_RTC_CLKSOURCE_LSE
  3828. * @arg @ref LL_RCC_RTC_CLKSOURCE_LSI
  3829. * @arg @ref LL_RCC_RTC_CLKSOURCE_HSE
  3830. */
  3831. __STATIC_INLINE uint32_t LL_RCC_GetRTCClockSource(void)
  3832. {
  3833. return (uint32_t)(READ_BIT(RCC->BDCR, RCC_BDCR_RTCSEL));
  3834. }
  3835. /**
  3836. * @brief Enable RTC
  3837. * @rmtoll BDCR RTCEN LL_RCC_EnableRTC
  3838. * @retval None
  3839. */
  3840. __STATIC_INLINE void LL_RCC_EnableRTC(void)
  3841. {
  3842. SET_BIT(RCC->BDCR, RCC_BDCR_RTCEN);
  3843. }
  3844. /**
  3845. * @brief Disable RTC
  3846. * @rmtoll BDCR RTCEN LL_RCC_DisableRTC
  3847. * @retval None
  3848. */
  3849. __STATIC_INLINE void LL_RCC_DisableRTC(void)
  3850. {
  3851. CLEAR_BIT(RCC->BDCR, RCC_BDCR_RTCEN);
  3852. }
  3853. /**
  3854. * @brief Check if RTC has been enabled or not
  3855. * @rmtoll BDCR RTCEN LL_RCC_IsEnabledRTC
  3856. * @retval State of bit (1 or 0).
  3857. */
  3858. __STATIC_INLINE uint32_t LL_RCC_IsEnabledRTC(void)
  3859. {
  3860. return (READ_BIT(RCC->BDCR, RCC_BDCR_RTCEN) == (RCC_BDCR_RTCEN));
  3861. }
  3862. /**
  3863. * @brief Force the Backup domain reset
  3864. * @rmtoll BDCR BDRST LL_RCC_ForceBackupDomainReset
  3865. * @retval None
  3866. */
  3867. __STATIC_INLINE void LL_RCC_ForceBackupDomainReset(void)
  3868. {
  3869. SET_BIT(RCC->BDCR, RCC_BDCR_BDRST);
  3870. }
  3871. /**
  3872. * @brief Release the Backup domain reset
  3873. * @rmtoll BDCR BDRST LL_RCC_ReleaseBackupDomainReset
  3874. * @retval None
  3875. */
  3876. __STATIC_INLINE void LL_RCC_ReleaseBackupDomainReset(void)
  3877. {
  3878. CLEAR_BIT(RCC->BDCR, RCC_BDCR_BDRST);
  3879. }
  3880. /**
  3881. * @brief Set HSE Prescalers for RTC Clock
  3882. * @rmtoll CFGR RTCPRE LL_RCC_SetRTC_HSEPrescaler
  3883. * @param Prescaler This parameter can be one of the following values:
  3884. * @arg @ref LL_RCC_RTC_NOCLOCK
  3885. * @arg @ref LL_RCC_RTC_HSE_DIV_2
  3886. * @arg @ref LL_RCC_RTC_HSE_DIV_3
  3887. * @arg @ref LL_RCC_RTC_HSE_DIV_4
  3888. * @arg @ref LL_RCC_RTC_HSE_DIV_5
  3889. * @arg @ref LL_RCC_RTC_HSE_DIV_6
  3890. * @arg @ref LL_RCC_RTC_HSE_DIV_7
  3891. * @arg @ref LL_RCC_RTC_HSE_DIV_8
  3892. * @arg @ref LL_RCC_RTC_HSE_DIV_9
  3893. * @arg @ref LL_RCC_RTC_HSE_DIV_10
  3894. * @arg @ref LL_RCC_RTC_HSE_DIV_11
  3895. * @arg @ref LL_RCC_RTC_HSE_DIV_12
  3896. * @arg @ref LL_RCC_RTC_HSE_DIV_13
  3897. * @arg @ref LL_RCC_RTC_HSE_DIV_14
  3898. * @arg @ref LL_RCC_RTC_HSE_DIV_15
  3899. * @arg @ref LL_RCC_RTC_HSE_DIV_16
  3900. * @arg @ref LL_RCC_RTC_HSE_DIV_17
  3901. * @arg @ref LL_RCC_RTC_HSE_DIV_18
  3902. * @arg @ref LL_RCC_RTC_HSE_DIV_19
  3903. * @arg @ref LL_RCC_RTC_HSE_DIV_20
  3904. * @arg @ref LL_RCC_RTC_HSE_DIV_21
  3905. * @arg @ref LL_RCC_RTC_HSE_DIV_22
  3906. * @arg @ref LL_RCC_RTC_HSE_DIV_23
  3907. * @arg @ref LL_RCC_RTC_HSE_DIV_24
  3908. * @arg @ref LL_RCC_RTC_HSE_DIV_25
  3909. * @arg @ref LL_RCC_RTC_HSE_DIV_26
  3910. * @arg @ref LL_RCC_RTC_HSE_DIV_27
  3911. * @arg @ref LL_RCC_RTC_HSE_DIV_28
  3912. * @arg @ref LL_RCC_RTC_HSE_DIV_29
  3913. * @arg @ref LL_RCC_RTC_HSE_DIV_30
  3914. * @arg @ref LL_RCC_RTC_HSE_DIV_31
  3915. * @retval None
  3916. */
  3917. __STATIC_INLINE void LL_RCC_SetRTC_HSEPrescaler(uint32_t Prescaler)
  3918. {
  3919. MODIFY_REG(RCC->CFGR, RCC_CFGR_RTCPRE, Prescaler);
  3920. }
  3921. /**
  3922. * @brief Get HSE Prescalers for RTC Clock
  3923. * @rmtoll CFGR RTCPRE LL_RCC_GetRTC_HSEPrescaler
  3924. * @retval Returned value can be one of the following values:
  3925. * @arg @ref LL_RCC_RTC_NOCLOCK
  3926. * @arg @ref LL_RCC_RTC_HSE_DIV_2
  3927. * @arg @ref LL_RCC_RTC_HSE_DIV_3
  3928. * @arg @ref LL_RCC_RTC_HSE_DIV_4
  3929. * @arg @ref LL_RCC_RTC_HSE_DIV_5
  3930. * @arg @ref LL_RCC_RTC_HSE_DIV_6
  3931. * @arg @ref LL_RCC_RTC_HSE_DIV_7
  3932. * @arg @ref LL_RCC_RTC_HSE_DIV_8
  3933. * @arg @ref LL_RCC_RTC_HSE_DIV_9
  3934. * @arg @ref LL_RCC_RTC_HSE_DIV_10
  3935. * @arg @ref LL_RCC_RTC_HSE_DIV_11
  3936. * @arg @ref LL_RCC_RTC_HSE_DIV_12
  3937. * @arg @ref LL_RCC_RTC_HSE_DIV_13
  3938. * @arg @ref LL_RCC_RTC_HSE_DIV_14
  3939. * @arg @ref LL_RCC_RTC_HSE_DIV_15
  3940. * @arg @ref LL_RCC_RTC_HSE_DIV_16
  3941. * @arg @ref LL_RCC_RTC_HSE_DIV_17
  3942. * @arg @ref LL_RCC_RTC_HSE_DIV_18
  3943. * @arg @ref LL_RCC_RTC_HSE_DIV_19
  3944. * @arg @ref LL_RCC_RTC_HSE_DIV_20
  3945. * @arg @ref LL_RCC_RTC_HSE_DIV_21
  3946. * @arg @ref LL_RCC_RTC_HSE_DIV_22
  3947. * @arg @ref LL_RCC_RTC_HSE_DIV_23
  3948. * @arg @ref LL_RCC_RTC_HSE_DIV_24
  3949. * @arg @ref LL_RCC_RTC_HSE_DIV_25
  3950. * @arg @ref LL_RCC_RTC_HSE_DIV_26
  3951. * @arg @ref LL_RCC_RTC_HSE_DIV_27
  3952. * @arg @ref LL_RCC_RTC_HSE_DIV_28
  3953. * @arg @ref LL_RCC_RTC_HSE_DIV_29
  3954. * @arg @ref LL_RCC_RTC_HSE_DIV_30
  3955. * @arg @ref LL_RCC_RTC_HSE_DIV_31
  3956. */
  3957. __STATIC_INLINE uint32_t LL_RCC_GetRTC_HSEPrescaler(void)
  3958. {
  3959. return (uint32_t)(READ_BIT(RCC->CFGR, RCC_CFGR_RTCPRE));
  3960. }
  3961. /**
  3962. * @}
  3963. */
  3964. #if defined(RCC_DCKCFGR_TIMPRE)
  3965. /** @defgroup RCC_LL_EF_TIM_CLOCK_PRESCALER TIM
  3966. * @{
  3967. */
  3968. /**
  3969. * @brief Set Timers Clock Prescalers
  3970. * @rmtoll DCKCFGR TIMPRE LL_RCC_SetTIMPrescaler
  3971. * @param Prescaler This parameter can be one of the following values:
  3972. * @arg @ref LL_RCC_TIM_PRESCALER_TWICE
  3973. * @arg @ref LL_RCC_TIM_PRESCALER_FOUR_TIMES
  3974. * @retval None
  3975. */
  3976. __STATIC_INLINE void LL_RCC_SetTIMPrescaler(uint32_t Prescaler)
  3977. {
  3978. MODIFY_REG(RCC->DCKCFGR, RCC_DCKCFGR_TIMPRE, Prescaler);
  3979. }
  3980. /**
  3981. * @brief Get Timers Clock Prescalers
  3982. * @rmtoll DCKCFGR TIMPRE LL_RCC_GetTIMPrescaler
  3983. * @retval Returned value can be one of the following values:
  3984. * @arg @ref LL_RCC_TIM_PRESCALER_TWICE
  3985. * @arg @ref LL_RCC_TIM_PRESCALER_FOUR_TIMES
  3986. */
  3987. __STATIC_INLINE uint32_t LL_RCC_GetTIMPrescaler(void)
  3988. {
  3989. return (uint32_t)(READ_BIT(RCC->DCKCFGR, RCC_DCKCFGR_TIMPRE));
  3990. }
  3991. /**
  3992. * @}
  3993. */
  3994. #endif /* RCC_DCKCFGR_TIMPRE */
  3995. /** @defgroup RCC_LL_EF_PLL PLL
  3996. * @{
  3997. */
  3998. /**
  3999. * @brief Enable PLL
  4000. * @rmtoll CR PLLON LL_RCC_PLL_Enable
  4001. * @retval None
  4002. */
  4003. __STATIC_INLINE void LL_RCC_PLL_Enable(void)
  4004. {
  4005. SET_BIT(RCC->CR, RCC_CR_PLLON);
  4006. }
  4007. /**
  4008. * @brief Disable PLL
  4009. * @note Cannot be disabled if the PLL clock is used as the system clock
  4010. * @rmtoll CR PLLON LL_RCC_PLL_Disable
  4011. * @retval None
  4012. */
  4013. __STATIC_INLINE void LL_RCC_PLL_Disable(void)
  4014. {
  4015. CLEAR_BIT(RCC->CR, RCC_CR_PLLON);
  4016. }
  4017. /**
  4018. * @brief Check if PLL Ready
  4019. * @rmtoll CR PLLRDY LL_RCC_PLL_IsReady
  4020. * @retval State of bit (1 or 0).
  4021. */
  4022. __STATIC_INLINE uint32_t LL_RCC_PLL_IsReady(void)
  4023. {
  4024. return (READ_BIT(RCC->CR, RCC_CR_PLLRDY) == (RCC_CR_PLLRDY));
  4025. }
  4026. /**
  4027. * @brief Configure PLL used for SYSCLK Domain
  4028. * @note PLL Source and PLLM Divider can be written only when PLL,
  4029. * PLLI2S and PLLSAI(*) are disabled
  4030. * @note PLLN/PLLP can be written only when PLL is disabled
  4031. * @rmtoll PLLCFGR PLLSRC LL_RCC_PLL_ConfigDomain_SYS\n
  4032. * PLLCFGR PLLM LL_RCC_PLL_ConfigDomain_SYS\n
  4033. * PLLCFGR PLLN LL_RCC_PLL_ConfigDomain_SYS\n
  4034. * PLLCFGR PLLR LL_RCC_PLL_ConfigDomain_SYS\n
  4035. * PLLCFGR PLLP LL_RCC_PLL_ConfigDomain_SYS
  4036. * @param Source This parameter can be one of the following values:
  4037. * @arg @ref LL_RCC_PLLSOURCE_HSI
  4038. * @arg @ref LL_RCC_PLLSOURCE_HSE
  4039. * @param PLLM This parameter can be one of the following values:
  4040. * @arg @ref LL_RCC_PLLM_DIV_2
  4041. * @arg @ref LL_RCC_PLLM_DIV_3
  4042. * @arg @ref LL_RCC_PLLM_DIV_4
  4043. * @arg @ref LL_RCC_PLLM_DIV_5
  4044. * @arg @ref LL_RCC_PLLM_DIV_6
  4045. * @arg @ref LL_RCC_PLLM_DIV_7
  4046. * @arg @ref LL_RCC_PLLM_DIV_8
  4047. * @arg @ref LL_RCC_PLLM_DIV_9
  4048. * @arg @ref LL_RCC_PLLM_DIV_10
  4049. * @arg @ref LL_RCC_PLLM_DIV_11
  4050. * @arg @ref LL_RCC_PLLM_DIV_12
  4051. * @arg @ref LL_RCC_PLLM_DIV_13
  4052. * @arg @ref LL_RCC_PLLM_DIV_14
  4053. * @arg @ref LL_RCC_PLLM_DIV_15
  4054. * @arg @ref LL_RCC_PLLM_DIV_16
  4055. * @arg @ref LL_RCC_PLLM_DIV_17
  4056. * @arg @ref LL_RCC_PLLM_DIV_18
  4057. * @arg @ref LL_RCC_PLLM_DIV_19
  4058. * @arg @ref LL_RCC_PLLM_DIV_20
  4059. * @arg @ref LL_RCC_PLLM_DIV_21
  4060. * @arg @ref LL_RCC_PLLM_DIV_22
  4061. * @arg @ref LL_RCC_PLLM_DIV_23
  4062. * @arg @ref LL_RCC_PLLM_DIV_24
  4063. * @arg @ref LL_RCC_PLLM_DIV_25
  4064. * @arg @ref LL_RCC_PLLM_DIV_26
  4065. * @arg @ref LL_RCC_PLLM_DIV_27
  4066. * @arg @ref LL_RCC_PLLM_DIV_28
  4067. * @arg @ref LL_RCC_PLLM_DIV_29
  4068. * @arg @ref LL_RCC_PLLM_DIV_30
  4069. * @arg @ref LL_RCC_PLLM_DIV_31
  4070. * @arg @ref LL_RCC_PLLM_DIV_32
  4071. * @arg @ref LL_RCC_PLLM_DIV_33
  4072. * @arg @ref LL_RCC_PLLM_DIV_34
  4073. * @arg @ref LL_RCC_PLLM_DIV_35
  4074. * @arg @ref LL_RCC_PLLM_DIV_36
  4075. * @arg @ref LL_RCC_PLLM_DIV_37
  4076. * @arg @ref LL_RCC_PLLM_DIV_38
  4077. * @arg @ref LL_RCC_PLLM_DIV_39
  4078. * @arg @ref LL_RCC_PLLM_DIV_40
  4079. * @arg @ref LL_RCC_PLLM_DIV_41
  4080. * @arg @ref LL_RCC_PLLM_DIV_42
  4081. * @arg @ref LL_RCC_PLLM_DIV_43
  4082. * @arg @ref LL_RCC_PLLM_DIV_44
  4083. * @arg @ref LL_RCC_PLLM_DIV_45
  4084. * @arg @ref LL_RCC_PLLM_DIV_46
  4085. * @arg @ref LL_RCC_PLLM_DIV_47
  4086. * @arg @ref LL_RCC_PLLM_DIV_48
  4087. * @arg @ref LL_RCC_PLLM_DIV_49
  4088. * @arg @ref LL_RCC_PLLM_DIV_50
  4089. * @arg @ref LL_RCC_PLLM_DIV_51
  4090. * @arg @ref LL_RCC_PLLM_DIV_52
  4091. * @arg @ref LL_RCC_PLLM_DIV_53
  4092. * @arg @ref LL_RCC_PLLM_DIV_54
  4093. * @arg @ref LL_RCC_PLLM_DIV_55
  4094. * @arg @ref LL_RCC_PLLM_DIV_56
  4095. * @arg @ref LL_RCC_PLLM_DIV_57
  4096. * @arg @ref LL_RCC_PLLM_DIV_58
  4097. * @arg @ref LL_RCC_PLLM_DIV_59
  4098. * @arg @ref LL_RCC_PLLM_DIV_60
  4099. * @arg @ref LL_RCC_PLLM_DIV_61
  4100. * @arg @ref LL_RCC_PLLM_DIV_62
  4101. * @arg @ref LL_RCC_PLLM_DIV_63
  4102. * @param PLLN Between 50/192(*) and 432
  4103. *
  4104. * (*) value not defined in all devices.
  4105. * @param PLLP_R This parameter can be one of the following values:
  4106. * @arg @ref LL_RCC_PLLP_DIV_2
  4107. * @arg @ref LL_RCC_PLLP_DIV_4
  4108. * @arg @ref LL_RCC_PLLP_DIV_6
  4109. * @arg @ref LL_RCC_PLLP_DIV_8
  4110. * @arg @ref LL_RCC_PLLR_DIV_2 (*)
  4111. * @arg @ref LL_RCC_PLLR_DIV_3 (*)
  4112. * @arg @ref LL_RCC_PLLR_DIV_4 (*)
  4113. * @arg @ref LL_RCC_PLLR_DIV_5 (*)
  4114. * @arg @ref LL_RCC_PLLR_DIV_6 (*)
  4115. * @arg @ref LL_RCC_PLLR_DIV_7 (*)
  4116. *
  4117. * (*) value not defined in all devices.
  4118. * @retval None
  4119. */
  4120. __STATIC_INLINE void LL_RCC_PLL_ConfigDomain_SYS(uint32_t Source, uint32_t PLLM, uint32_t PLLN, uint32_t PLLP_R)
  4121. {
  4122. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLSRC | RCC_PLLCFGR_PLLM | RCC_PLLCFGR_PLLN,
  4123. Source | PLLM | PLLN << RCC_PLLCFGR_PLLN_Pos);
  4124. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLP, PLLP_R);
  4125. #if defined(RCC_PLLR_SYSCLK_SUPPORT)
  4126. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLR, PLLP_R);
  4127. #endif /* RCC_PLLR_SYSCLK_SUPPORT */
  4128. }
  4129. /**
  4130. * @brief Configure PLL used for 48Mhz domain clock
  4131. * @note PLL Source and PLLM Divider can be written only when PLL,
  4132. * PLLI2S and PLLSAI(*) are disabled
  4133. * @note PLLN/PLLQ can be written only when PLL is disabled
  4134. * @note This can be selected for USB, RNG, SDIO
  4135. * @rmtoll PLLCFGR PLLSRC LL_RCC_PLL_ConfigDomain_48M\n
  4136. * PLLCFGR PLLM LL_RCC_PLL_ConfigDomain_48M\n
  4137. * PLLCFGR PLLN LL_RCC_PLL_ConfigDomain_48M\n
  4138. * PLLCFGR PLLQ LL_RCC_PLL_ConfigDomain_48M
  4139. * @param Source This parameter can be one of the following values:
  4140. * @arg @ref LL_RCC_PLLSOURCE_HSI
  4141. * @arg @ref LL_RCC_PLLSOURCE_HSE
  4142. * @param PLLM This parameter can be one of the following values:
  4143. * @arg @ref LL_RCC_PLLM_DIV_2
  4144. * @arg @ref LL_RCC_PLLM_DIV_3
  4145. * @arg @ref LL_RCC_PLLM_DIV_4
  4146. * @arg @ref LL_RCC_PLLM_DIV_5
  4147. * @arg @ref LL_RCC_PLLM_DIV_6
  4148. * @arg @ref LL_RCC_PLLM_DIV_7
  4149. * @arg @ref LL_RCC_PLLM_DIV_8
  4150. * @arg @ref LL_RCC_PLLM_DIV_9
  4151. * @arg @ref LL_RCC_PLLM_DIV_10
  4152. * @arg @ref LL_RCC_PLLM_DIV_11
  4153. * @arg @ref LL_RCC_PLLM_DIV_12
  4154. * @arg @ref LL_RCC_PLLM_DIV_13
  4155. * @arg @ref LL_RCC_PLLM_DIV_14
  4156. * @arg @ref LL_RCC_PLLM_DIV_15
  4157. * @arg @ref LL_RCC_PLLM_DIV_16
  4158. * @arg @ref LL_RCC_PLLM_DIV_17
  4159. * @arg @ref LL_RCC_PLLM_DIV_18
  4160. * @arg @ref LL_RCC_PLLM_DIV_19
  4161. * @arg @ref LL_RCC_PLLM_DIV_20
  4162. * @arg @ref LL_RCC_PLLM_DIV_21
  4163. * @arg @ref LL_RCC_PLLM_DIV_22
  4164. * @arg @ref LL_RCC_PLLM_DIV_23
  4165. * @arg @ref LL_RCC_PLLM_DIV_24
  4166. * @arg @ref LL_RCC_PLLM_DIV_25
  4167. * @arg @ref LL_RCC_PLLM_DIV_26
  4168. * @arg @ref LL_RCC_PLLM_DIV_27
  4169. * @arg @ref LL_RCC_PLLM_DIV_28
  4170. * @arg @ref LL_RCC_PLLM_DIV_29
  4171. * @arg @ref LL_RCC_PLLM_DIV_30
  4172. * @arg @ref LL_RCC_PLLM_DIV_31
  4173. * @arg @ref LL_RCC_PLLM_DIV_32
  4174. * @arg @ref LL_RCC_PLLM_DIV_33
  4175. * @arg @ref LL_RCC_PLLM_DIV_34
  4176. * @arg @ref LL_RCC_PLLM_DIV_35
  4177. * @arg @ref LL_RCC_PLLM_DIV_36
  4178. * @arg @ref LL_RCC_PLLM_DIV_37
  4179. * @arg @ref LL_RCC_PLLM_DIV_38
  4180. * @arg @ref LL_RCC_PLLM_DIV_39
  4181. * @arg @ref LL_RCC_PLLM_DIV_40
  4182. * @arg @ref LL_RCC_PLLM_DIV_41
  4183. * @arg @ref LL_RCC_PLLM_DIV_42
  4184. * @arg @ref LL_RCC_PLLM_DIV_43
  4185. * @arg @ref LL_RCC_PLLM_DIV_44
  4186. * @arg @ref LL_RCC_PLLM_DIV_45
  4187. * @arg @ref LL_RCC_PLLM_DIV_46
  4188. * @arg @ref LL_RCC_PLLM_DIV_47
  4189. * @arg @ref LL_RCC_PLLM_DIV_48
  4190. * @arg @ref LL_RCC_PLLM_DIV_49
  4191. * @arg @ref LL_RCC_PLLM_DIV_50
  4192. * @arg @ref LL_RCC_PLLM_DIV_51
  4193. * @arg @ref LL_RCC_PLLM_DIV_52
  4194. * @arg @ref LL_RCC_PLLM_DIV_53
  4195. * @arg @ref LL_RCC_PLLM_DIV_54
  4196. * @arg @ref LL_RCC_PLLM_DIV_55
  4197. * @arg @ref LL_RCC_PLLM_DIV_56
  4198. * @arg @ref LL_RCC_PLLM_DIV_57
  4199. * @arg @ref LL_RCC_PLLM_DIV_58
  4200. * @arg @ref LL_RCC_PLLM_DIV_59
  4201. * @arg @ref LL_RCC_PLLM_DIV_60
  4202. * @arg @ref LL_RCC_PLLM_DIV_61
  4203. * @arg @ref LL_RCC_PLLM_DIV_62
  4204. * @arg @ref LL_RCC_PLLM_DIV_63
  4205. * @param PLLN Between 50/192(*) and 432
  4206. *
  4207. * (*) value not defined in all devices.
  4208. * @param PLLQ This parameter can be one of the following values:
  4209. * @arg @ref LL_RCC_PLLQ_DIV_2
  4210. * @arg @ref LL_RCC_PLLQ_DIV_3
  4211. * @arg @ref LL_RCC_PLLQ_DIV_4
  4212. * @arg @ref LL_RCC_PLLQ_DIV_5
  4213. * @arg @ref LL_RCC_PLLQ_DIV_6
  4214. * @arg @ref LL_RCC_PLLQ_DIV_7
  4215. * @arg @ref LL_RCC_PLLQ_DIV_8
  4216. * @arg @ref LL_RCC_PLLQ_DIV_9
  4217. * @arg @ref LL_RCC_PLLQ_DIV_10
  4218. * @arg @ref LL_RCC_PLLQ_DIV_11
  4219. * @arg @ref LL_RCC_PLLQ_DIV_12
  4220. * @arg @ref LL_RCC_PLLQ_DIV_13
  4221. * @arg @ref LL_RCC_PLLQ_DIV_14
  4222. * @arg @ref LL_RCC_PLLQ_DIV_15
  4223. * @retval None
  4224. */
  4225. __STATIC_INLINE void LL_RCC_PLL_ConfigDomain_48M(uint32_t Source, uint32_t PLLM, uint32_t PLLN, uint32_t PLLQ)
  4226. {
  4227. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLSRC | RCC_PLLCFGR_PLLM | RCC_PLLCFGR_PLLN | RCC_PLLCFGR_PLLQ,
  4228. Source | PLLM | PLLN << RCC_PLLCFGR_PLLN_Pos | PLLQ);
  4229. }
  4230. #if defined(DSI)
  4231. /**
  4232. * @brief Configure PLL used for DSI clock
  4233. * @note PLL Source and PLLM Divider can be written only when PLL,
  4234. * PLLI2S and PLLSAI are disabled
  4235. * @note PLLN/PLLR can be written only when PLL is disabled
  4236. * @note This can be selected for DSI
  4237. * @rmtoll PLLCFGR PLLSRC LL_RCC_PLL_ConfigDomain_DSI\n
  4238. * PLLCFGR PLLM LL_RCC_PLL_ConfigDomain_DSI\n
  4239. * PLLCFGR PLLN LL_RCC_PLL_ConfigDomain_DSI\n
  4240. * PLLCFGR PLLR LL_RCC_PLL_ConfigDomain_DSI
  4241. * @param Source This parameter can be one of the following values:
  4242. * @arg @ref LL_RCC_PLLSOURCE_HSI
  4243. * @arg @ref LL_RCC_PLLSOURCE_HSE
  4244. * @param PLLM This parameter can be one of the following values:
  4245. * @arg @ref LL_RCC_PLLM_DIV_2
  4246. * @arg @ref LL_RCC_PLLM_DIV_3
  4247. * @arg @ref LL_RCC_PLLM_DIV_4
  4248. * @arg @ref LL_RCC_PLLM_DIV_5
  4249. * @arg @ref LL_RCC_PLLM_DIV_6
  4250. * @arg @ref LL_RCC_PLLM_DIV_7
  4251. * @arg @ref LL_RCC_PLLM_DIV_8
  4252. * @arg @ref LL_RCC_PLLM_DIV_9
  4253. * @arg @ref LL_RCC_PLLM_DIV_10
  4254. * @arg @ref LL_RCC_PLLM_DIV_11
  4255. * @arg @ref LL_RCC_PLLM_DIV_12
  4256. * @arg @ref LL_RCC_PLLM_DIV_13
  4257. * @arg @ref LL_RCC_PLLM_DIV_14
  4258. * @arg @ref LL_RCC_PLLM_DIV_15
  4259. * @arg @ref LL_RCC_PLLM_DIV_16
  4260. * @arg @ref LL_RCC_PLLM_DIV_17
  4261. * @arg @ref LL_RCC_PLLM_DIV_18
  4262. * @arg @ref LL_RCC_PLLM_DIV_19
  4263. * @arg @ref LL_RCC_PLLM_DIV_20
  4264. * @arg @ref LL_RCC_PLLM_DIV_21
  4265. * @arg @ref LL_RCC_PLLM_DIV_22
  4266. * @arg @ref LL_RCC_PLLM_DIV_23
  4267. * @arg @ref LL_RCC_PLLM_DIV_24
  4268. * @arg @ref LL_RCC_PLLM_DIV_25
  4269. * @arg @ref LL_RCC_PLLM_DIV_26
  4270. * @arg @ref LL_RCC_PLLM_DIV_27
  4271. * @arg @ref LL_RCC_PLLM_DIV_28
  4272. * @arg @ref LL_RCC_PLLM_DIV_29
  4273. * @arg @ref LL_RCC_PLLM_DIV_30
  4274. * @arg @ref LL_RCC_PLLM_DIV_31
  4275. * @arg @ref LL_RCC_PLLM_DIV_32
  4276. * @arg @ref LL_RCC_PLLM_DIV_33
  4277. * @arg @ref LL_RCC_PLLM_DIV_34
  4278. * @arg @ref LL_RCC_PLLM_DIV_35
  4279. * @arg @ref LL_RCC_PLLM_DIV_36
  4280. * @arg @ref LL_RCC_PLLM_DIV_37
  4281. * @arg @ref LL_RCC_PLLM_DIV_38
  4282. * @arg @ref LL_RCC_PLLM_DIV_39
  4283. * @arg @ref LL_RCC_PLLM_DIV_40
  4284. * @arg @ref LL_RCC_PLLM_DIV_41
  4285. * @arg @ref LL_RCC_PLLM_DIV_42
  4286. * @arg @ref LL_RCC_PLLM_DIV_43
  4287. * @arg @ref LL_RCC_PLLM_DIV_44
  4288. * @arg @ref LL_RCC_PLLM_DIV_45
  4289. * @arg @ref LL_RCC_PLLM_DIV_46
  4290. * @arg @ref LL_RCC_PLLM_DIV_47
  4291. * @arg @ref LL_RCC_PLLM_DIV_48
  4292. * @arg @ref LL_RCC_PLLM_DIV_49
  4293. * @arg @ref LL_RCC_PLLM_DIV_50
  4294. * @arg @ref LL_RCC_PLLM_DIV_51
  4295. * @arg @ref LL_RCC_PLLM_DIV_52
  4296. * @arg @ref LL_RCC_PLLM_DIV_53
  4297. * @arg @ref LL_RCC_PLLM_DIV_54
  4298. * @arg @ref LL_RCC_PLLM_DIV_55
  4299. * @arg @ref LL_RCC_PLLM_DIV_56
  4300. * @arg @ref LL_RCC_PLLM_DIV_57
  4301. * @arg @ref LL_RCC_PLLM_DIV_58
  4302. * @arg @ref LL_RCC_PLLM_DIV_59
  4303. * @arg @ref LL_RCC_PLLM_DIV_60
  4304. * @arg @ref LL_RCC_PLLM_DIV_61
  4305. * @arg @ref LL_RCC_PLLM_DIV_62
  4306. * @arg @ref LL_RCC_PLLM_DIV_63
  4307. * @param PLLN Between 50 and 432
  4308. * @param PLLR This parameter can be one of the following values:
  4309. * @arg @ref LL_RCC_PLLR_DIV_2
  4310. * @arg @ref LL_RCC_PLLR_DIV_3
  4311. * @arg @ref LL_RCC_PLLR_DIV_4
  4312. * @arg @ref LL_RCC_PLLR_DIV_5
  4313. * @arg @ref LL_RCC_PLLR_DIV_6
  4314. * @arg @ref LL_RCC_PLLR_DIV_7
  4315. * @retval None
  4316. */
  4317. __STATIC_INLINE void LL_RCC_PLL_ConfigDomain_DSI(uint32_t Source, uint32_t PLLM, uint32_t PLLN, uint32_t PLLR)
  4318. {
  4319. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLSRC | RCC_PLLCFGR_PLLM | RCC_PLLCFGR_PLLN | RCC_PLLCFGR_PLLR,
  4320. Source | PLLM | PLLN << RCC_PLLCFGR_PLLN_Pos | PLLR);
  4321. }
  4322. #endif /* DSI */
  4323. #if defined(RCC_PLLR_I2S_CLKSOURCE_SUPPORT)
  4324. /**
  4325. * @brief Configure PLL used for I2S clock
  4326. * @note PLL Source and PLLM Divider can be written only when PLL,
  4327. * PLLI2S and PLLSAI are disabled
  4328. * @note PLLN/PLLR can be written only when PLL is disabled
  4329. * @note This can be selected for I2S
  4330. * @rmtoll PLLCFGR PLLSRC LL_RCC_PLL_ConfigDomain_I2S\n
  4331. * PLLCFGR PLLM LL_RCC_PLL_ConfigDomain_I2S\n
  4332. * PLLCFGR PLLN LL_RCC_PLL_ConfigDomain_I2S\n
  4333. * PLLCFGR PLLR LL_RCC_PLL_ConfigDomain_I2S
  4334. * @param Source This parameter can be one of the following values:
  4335. * @arg @ref LL_RCC_PLLSOURCE_HSI
  4336. * @arg @ref LL_RCC_PLLSOURCE_HSE
  4337. * @param PLLM This parameter can be one of the following values:
  4338. * @arg @ref LL_RCC_PLLM_DIV_2
  4339. * @arg @ref LL_RCC_PLLM_DIV_3
  4340. * @arg @ref LL_RCC_PLLM_DIV_4
  4341. * @arg @ref LL_RCC_PLLM_DIV_5
  4342. * @arg @ref LL_RCC_PLLM_DIV_6
  4343. * @arg @ref LL_RCC_PLLM_DIV_7
  4344. * @arg @ref LL_RCC_PLLM_DIV_8
  4345. * @arg @ref LL_RCC_PLLM_DIV_9
  4346. * @arg @ref LL_RCC_PLLM_DIV_10
  4347. * @arg @ref LL_RCC_PLLM_DIV_11
  4348. * @arg @ref LL_RCC_PLLM_DIV_12
  4349. * @arg @ref LL_RCC_PLLM_DIV_13
  4350. * @arg @ref LL_RCC_PLLM_DIV_14
  4351. * @arg @ref LL_RCC_PLLM_DIV_15
  4352. * @arg @ref LL_RCC_PLLM_DIV_16
  4353. * @arg @ref LL_RCC_PLLM_DIV_17
  4354. * @arg @ref LL_RCC_PLLM_DIV_18
  4355. * @arg @ref LL_RCC_PLLM_DIV_19
  4356. * @arg @ref LL_RCC_PLLM_DIV_20
  4357. * @arg @ref LL_RCC_PLLM_DIV_21
  4358. * @arg @ref LL_RCC_PLLM_DIV_22
  4359. * @arg @ref LL_RCC_PLLM_DIV_23
  4360. * @arg @ref LL_RCC_PLLM_DIV_24
  4361. * @arg @ref LL_RCC_PLLM_DIV_25
  4362. * @arg @ref LL_RCC_PLLM_DIV_26
  4363. * @arg @ref LL_RCC_PLLM_DIV_27
  4364. * @arg @ref LL_RCC_PLLM_DIV_28
  4365. * @arg @ref LL_RCC_PLLM_DIV_29
  4366. * @arg @ref LL_RCC_PLLM_DIV_30
  4367. * @arg @ref LL_RCC_PLLM_DIV_31
  4368. * @arg @ref LL_RCC_PLLM_DIV_32
  4369. * @arg @ref LL_RCC_PLLM_DIV_33
  4370. * @arg @ref LL_RCC_PLLM_DIV_34
  4371. * @arg @ref LL_RCC_PLLM_DIV_35
  4372. * @arg @ref LL_RCC_PLLM_DIV_36
  4373. * @arg @ref LL_RCC_PLLM_DIV_37
  4374. * @arg @ref LL_RCC_PLLM_DIV_38
  4375. * @arg @ref LL_RCC_PLLM_DIV_39
  4376. * @arg @ref LL_RCC_PLLM_DIV_40
  4377. * @arg @ref LL_RCC_PLLM_DIV_41
  4378. * @arg @ref LL_RCC_PLLM_DIV_42
  4379. * @arg @ref LL_RCC_PLLM_DIV_43
  4380. * @arg @ref LL_RCC_PLLM_DIV_44
  4381. * @arg @ref LL_RCC_PLLM_DIV_45
  4382. * @arg @ref LL_RCC_PLLM_DIV_46
  4383. * @arg @ref LL_RCC_PLLM_DIV_47
  4384. * @arg @ref LL_RCC_PLLM_DIV_48
  4385. * @arg @ref LL_RCC_PLLM_DIV_49
  4386. * @arg @ref LL_RCC_PLLM_DIV_50
  4387. * @arg @ref LL_RCC_PLLM_DIV_51
  4388. * @arg @ref LL_RCC_PLLM_DIV_52
  4389. * @arg @ref LL_RCC_PLLM_DIV_53
  4390. * @arg @ref LL_RCC_PLLM_DIV_54
  4391. * @arg @ref LL_RCC_PLLM_DIV_55
  4392. * @arg @ref LL_RCC_PLLM_DIV_56
  4393. * @arg @ref LL_RCC_PLLM_DIV_57
  4394. * @arg @ref LL_RCC_PLLM_DIV_58
  4395. * @arg @ref LL_RCC_PLLM_DIV_59
  4396. * @arg @ref LL_RCC_PLLM_DIV_60
  4397. * @arg @ref LL_RCC_PLLM_DIV_61
  4398. * @arg @ref LL_RCC_PLLM_DIV_62
  4399. * @arg @ref LL_RCC_PLLM_DIV_63
  4400. * @param PLLN Between 50 and 432
  4401. * @param PLLR This parameter can be one of the following values:
  4402. * @arg @ref LL_RCC_PLLR_DIV_2
  4403. * @arg @ref LL_RCC_PLLR_DIV_3
  4404. * @arg @ref LL_RCC_PLLR_DIV_4
  4405. * @arg @ref LL_RCC_PLLR_DIV_5
  4406. * @arg @ref LL_RCC_PLLR_DIV_6
  4407. * @arg @ref LL_RCC_PLLR_DIV_7
  4408. * @retval None
  4409. */
  4410. __STATIC_INLINE void LL_RCC_PLL_ConfigDomain_I2S(uint32_t Source, uint32_t PLLM, uint32_t PLLN, uint32_t PLLR)
  4411. {
  4412. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLSRC | RCC_PLLCFGR_PLLM | RCC_PLLCFGR_PLLN | RCC_PLLCFGR_PLLR,
  4413. Source | PLLM | PLLN << RCC_PLLCFGR_PLLN_Pos | PLLR);
  4414. }
  4415. #endif /* RCC_PLLR_I2S_CLKSOURCE_SUPPORT */
  4416. #if defined(SPDIFRX)
  4417. /**
  4418. * @brief Configure PLL used for SPDIFRX clock
  4419. * @note PLL Source and PLLM Divider can be written only when PLL,
  4420. * PLLI2S and PLLSAI are disabled
  4421. * @note PLLN/PLLR can be written only when PLL is disabled
  4422. * @note This can be selected for SPDIFRX
  4423. * @rmtoll PLLCFGR PLLSRC LL_RCC_PLL_ConfigDomain_SPDIFRX\n
  4424. * PLLCFGR PLLM LL_RCC_PLL_ConfigDomain_SPDIFRX\n
  4425. * PLLCFGR PLLN LL_RCC_PLL_ConfigDomain_SPDIFRX\n
  4426. * PLLCFGR PLLR LL_RCC_PLL_ConfigDomain_SPDIFRX
  4427. * @param Source This parameter can be one of the following values:
  4428. * @arg @ref LL_RCC_PLLSOURCE_HSI
  4429. * @arg @ref LL_RCC_PLLSOURCE_HSE
  4430. * @param PLLM This parameter can be one of the following values:
  4431. * @arg @ref LL_RCC_PLLM_DIV_2
  4432. * @arg @ref LL_RCC_PLLM_DIV_3
  4433. * @arg @ref LL_RCC_PLLM_DIV_4
  4434. * @arg @ref LL_RCC_PLLM_DIV_5
  4435. * @arg @ref LL_RCC_PLLM_DIV_6
  4436. * @arg @ref LL_RCC_PLLM_DIV_7
  4437. * @arg @ref LL_RCC_PLLM_DIV_8
  4438. * @arg @ref LL_RCC_PLLM_DIV_9
  4439. * @arg @ref LL_RCC_PLLM_DIV_10
  4440. * @arg @ref LL_RCC_PLLM_DIV_11
  4441. * @arg @ref LL_RCC_PLLM_DIV_12
  4442. * @arg @ref LL_RCC_PLLM_DIV_13
  4443. * @arg @ref LL_RCC_PLLM_DIV_14
  4444. * @arg @ref LL_RCC_PLLM_DIV_15
  4445. * @arg @ref LL_RCC_PLLM_DIV_16
  4446. * @arg @ref LL_RCC_PLLM_DIV_17
  4447. * @arg @ref LL_RCC_PLLM_DIV_18
  4448. * @arg @ref LL_RCC_PLLM_DIV_19
  4449. * @arg @ref LL_RCC_PLLM_DIV_20
  4450. * @arg @ref LL_RCC_PLLM_DIV_21
  4451. * @arg @ref LL_RCC_PLLM_DIV_22
  4452. * @arg @ref LL_RCC_PLLM_DIV_23
  4453. * @arg @ref LL_RCC_PLLM_DIV_24
  4454. * @arg @ref LL_RCC_PLLM_DIV_25
  4455. * @arg @ref LL_RCC_PLLM_DIV_26
  4456. * @arg @ref LL_RCC_PLLM_DIV_27
  4457. * @arg @ref LL_RCC_PLLM_DIV_28
  4458. * @arg @ref LL_RCC_PLLM_DIV_29
  4459. * @arg @ref LL_RCC_PLLM_DIV_30
  4460. * @arg @ref LL_RCC_PLLM_DIV_31
  4461. * @arg @ref LL_RCC_PLLM_DIV_32
  4462. * @arg @ref LL_RCC_PLLM_DIV_33
  4463. * @arg @ref LL_RCC_PLLM_DIV_34
  4464. * @arg @ref LL_RCC_PLLM_DIV_35
  4465. * @arg @ref LL_RCC_PLLM_DIV_36
  4466. * @arg @ref LL_RCC_PLLM_DIV_37
  4467. * @arg @ref LL_RCC_PLLM_DIV_38
  4468. * @arg @ref LL_RCC_PLLM_DIV_39
  4469. * @arg @ref LL_RCC_PLLM_DIV_40
  4470. * @arg @ref LL_RCC_PLLM_DIV_41
  4471. * @arg @ref LL_RCC_PLLM_DIV_42
  4472. * @arg @ref LL_RCC_PLLM_DIV_43
  4473. * @arg @ref LL_RCC_PLLM_DIV_44
  4474. * @arg @ref LL_RCC_PLLM_DIV_45
  4475. * @arg @ref LL_RCC_PLLM_DIV_46
  4476. * @arg @ref LL_RCC_PLLM_DIV_47
  4477. * @arg @ref LL_RCC_PLLM_DIV_48
  4478. * @arg @ref LL_RCC_PLLM_DIV_49
  4479. * @arg @ref LL_RCC_PLLM_DIV_50
  4480. * @arg @ref LL_RCC_PLLM_DIV_51
  4481. * @arg @ref LL_RCC_PLLM_DIV_52
  4482. * @arg @ref LL_RCC_PLLM_DIV_53
  4483. * @arg @ref LL_RCC_PLLM_DIV_54
  4484. * @arg @ref LL_RCC_PLLM_DIV_55
  4485. * @arg @ref LL_RCC_PLLM_DIV_56
  4486. * @arg @ref LL_RCC_PLLM_DIV_57
  4487. * @arg @ref LL_RCC_PLLM_DIV_58
  4488. * @arg @ref LL_RCC_PLLM_DIV_59
  4489. * @arg @ref LL_RCC_PLLM_DIV_60
  4490. * @arg @ref LL_RCC_PLLM_DIV_61
  4491. * @arg @ref LL_RCC_PLLM_DIV_62
  4492. * @arg @ref LL_RCC_PLLM_DIV_63
  4493. * @param PLLN Between 50 and 432
  4494. * @param PLLR This parameter can be one of the following values:
  4495. * @arg @ref LL_RCC_PLLR_DIV_2
  4496. * @arg @ref LL_RCC_PLLR_DIV_3
  4497. * @arg @ref LL_RCC_PLLR_DIV_4
  4498. * @arg @ref LL_RCC_PLLR_DIV_5
  4499. * @arg @ref LL_RCC_PLLR_DIV_6
  4500. * @arg @ref LL_RCC_PLLR_DIV_7
  4501. * @retval None
  4502. */
  4503. __STATIC_INLINE void LL_RCC_PLL_ConfigDomain_SPDIFRX(uint32_t Source, uint32_t PLLM, uint32_t PLLN, uint32_t PLLR)
  4504. {
  4505. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLSRC | RCC_PLLCFGR_PLLM | RCC_PLLCFGR_PLLN | RCC_PLLCFGR_PLLR,
  4506. Source | PLLM | PLLN << RCC_PLLCFGR_PLLN_Pos | PLLR);
  4507. }
  4508. #endif /* SPDIFRX */
  4509. #if defined(RCC_PLLCFGR_PLLR)
  4510. #if defined(SAI1)
  4511. /**
  4512. * @brief Configure PLL used for SAI clock
  4513. * @note PLL Source and PLLM Divider can be written only when PLL,
  4514. * PLLI2S and PLLSAI are disabled
  4515. * @note PLLN/PLLR can be written only when PLL is disabled
  4516. * @note This can be selected for SAI
  4517. * @rmtoll PLLCFGR PLLSRC LL_RCC_PLL_ConfigDomain_SAI\n
  4518. * PLLCFGR PLLM LL_RCC_PLL_ConfigDomain_SAI\n
  4519. * PLLCFGR PLLN LL_RCC_PLL_ConfigDomain_SAI\n
  4520. * PLLCFGR PLLR LL_RCC_PLL_ConfigDomain_SAI\n
  4521. * DCKCFGR PLLDIVR LL_RCC_PLL_ConfigDomain_SAI
  4522. * @param Source This parameter can be one of the following values:
  4523. * @arg @ref LL_RCC_PLLSOURCE_HSI
  4524. * @arg @ref LL_RCC_PLLSOURCE_HSE
  4525. * @param PLLM This parameter can be one of the following values:
  4526. * @arg @ref LL_RCC_PLLM_DIV_2
  4527. * @arg @ref LL_RCC_PLLM_DIV_3
  4528. * @arg @ref LL_RCC_PLLM_DIV_4
  4529. * @arg @ref LL_RCC_PLLM_DIV_5
  4530. * @arg @ref LL_RCC_PLLM_DIV_6
  4531. * @arg @ref LL_RCC_PLLM_DIV_7
  4532. * @arg @ref LL_RCC_PLLM_DIV_8
  4533. * @arg @ref LL_RCC_PLLM_DIV_9
  4534. * @arg @ref LL_RCC_PLLM_DIV_10
  4535. * @arg @ref LL_RCC_PLLM_DIV_11
  4536. * @arg @ref LL_RCC_PLLM_DIV_12
  4537. * @arg @ref LL_RCC_PLLM_DIV_13
  4538. * @arg @ref LL_RCC_PLLM_DIV_14
  4539. * @arg @ref LL_RCC_PLLM_DIV_15
  4540. * @arg @ref LL_RCC_PLLM_DIV_16
  4541. * @arg @ref LL_RCC_PLLM_DIV_17
  4542. * @arg @ref LL_RCC_PLLM_DIV_18
  4543. * @arg @ref LL_RCC_PLLM_DIV_19
  4544. * @arg @ref LL_RCC_PLLM_DIV_20
  4545. * @arg @ref LL_RCC_PLLM_DIV_21
  4546. * @arg @ref LL_RCC_PLLM_DIV_22
  4547. * @arg @ref LL_RCC_PLLM_DIV_23
  4548. * @arg @ref LL_RCC_PLLM_DIV_24
  4549. * @arg @ref LL_RCC_PLLM_DIV_25
  4550. * @arg @ref LL_RCC_PLLM_DIV_26
  4551. * @arg @ref LL_RCC_PLLM_DIV_27
  4552. * @arg @ref LL_RCC_PLLM_DIV_28
  4553. * @arg @ref LL_RCC_PLLM_DIV_29
  4554. * @arg @ref LL_RCC_PLLM_DIV_30
  4555. * @arg @ref LL_RCC_PLLM_DIV_31
  4556. * @arg @ref LL_RCC_PLLM_DIV_32
  4557. * @arg @ref LL_RCC_PLLM_DIV_33
  4558. * @arg @ref LL_RCC_PLLM_DIV_34
  4559. * @arg @ref LL_RCC_PLLM_DIV_35
  4560. * @arg @ref LL_RCC_PLLM_DIV_36
  4561. * @arg @ref LL_RCC_PLLM_DIV_37
  4562. * @arg @ref LL_RCC_PLLM_DIV_38
  4563. * @arg @ref LL_RCC_PLLM_DIV_39
  4564. * @arg @ref LL_RCC_PLLM_DIV_40
  4565. * @arg @ref LL_RCC_PLLM_DIV_41
  4566. * @arg @ref LL_RCC_PLLM_DIV_42
  4567. * @arg @ref LL_RCC_PLLM_DIV_43
  4568. * @arg @ref LL_RCC_PLLM_DIV_44
  4569. * @arg @ref LL_RCC_PLLM_DIV_45
  4570. * @arg @ref LL_RCC_PLLM_DIV_46
  4571. * @arg @ref LL_RCC_PLLM_DIV_47
  4572. * @arg @ref LL_RCC_PLLM_DIV_48
  4573. * @arg @ref LL_RCC_PLLM_DIV_49
  4574. * @arg @ref LL_RCC_PLLM_DIV_50
  4575. * @arg @ref LL_RCC_PLLM_DIV_51
  4576. * @arg @ref LL_RCC_PLLM_DIV_52
  4577. * @arg @ref LL_RCC_PLLM_DIV_53
  4578. * @arg @ref LL_RCC_PLLM_DIV_54
  4579. * @arg @ref LL_RCC_PLLM_DIV_55
  4580. * @arg @ref LL_RCC_PLLM_DIV_56
  4581. * @arg @ref LL_RCC_PLLM_DIV_57
  4582. * @arg @ref LL_RCC_PLLM_DIV_58
  4583. * @arg @ref LL_RCC_PLLM_DIV_59
  4584. * @arg @ref LL_RCC_PLLM_DIV_60
  4585. * @arg @ref LL_RCC_PLLM_DIV_61
  4586. * @arg @ref LL_RCC_PLLM_DIV_62
  4587. * @arg @ref LL_RCC_PLLM_DIV_63
  4588. * @param PLLN Between 50 and 432
  4589. * @param PLLR This parameter can be one of the following values:
  4590. * @arg @ref LL_RCC_PLLR_DIV_2
  4591. * @arg @ref LL_RCC_PLLR_DIV_3
  4592. * @arg @ref LL_RCC_PLLR_DIV_4
  4593. * @arg @ref LL_RCC_PLLR_DIV_5
  4594. * @arg @ref LL_RCC_PLLR_DIV_6
  4595. * @arg @ref LL_RCC_PLLR_DIV_7
  4596. * @param PLLDIVR This parameter can be one of the following values:
  4597. * @arg @ref LL_RCC_PLLDIVR_DIV_1 (*)
  4598. * @arg @ref LL_RCC_PLLDIVR_DIV_2 (*)
  4599. * @arg @ref LL_RCC_PLLDIVR_DIV_3 (*)
  4600. * @arg @ref LL_RCC_PLLDIVR_DIV_4 (*)
  4601. * @arg @ref LL_RCC_PLLDIVR_DIV_5 (*)
  4602. * @arg @ref LL_RCC_PLLDIVR_DIV_6 (*)
  4603. * @arg @ref LL_RCC_PLLDIVR_DIV_7 (*)
  4604. * @arg @ref LL_RCC_PLLDIVR_DIV_8 (*)
  4605. * @arg @ref LL_RCC_PLLDIVR_DIV_9 (*)
  4606. * @arg @ref LL_RCC_PLLDIVR_DIV_10 (*)
  4607. * @arg @ref LL_RCC_PLLDIVR_DIV_11 (*)
  4608. * @arg @ref LL_RCC_PLLDIVR_DIV_12 (*)
  4609. * @arg @ref LL_RCC_PLLDIVR_DIV_13 (*)
  4610. * @arg @ref LL_RCC_PLLDIVR_DIV_14 (*)
  4611. * @arg @ref LL_RCC_PLLDIVR_DIV_15 (*)
  4612. * @arg @ref LL_RCC_PLLDIVR_DIV_16 (*)
  4613. * @arg @ref LL_RCC_PLLDIVR_DIV_17 (*)
  4614. * @arg @ref LL_RCC_PLLDIVR_DIV_18 (*)
  4615. * @arg @ref LL_RCC_PLLDIVR_DIV_19 (*)
  4616. * @arg @ref LL_RCC_PLLDIVR_DIV_20 (*)
  4617. * @arg @ref LL_RCC_PLLDIVR_DIV_21 (*)
  4618. * @arg @ref LL_RCC_PLLDIVR_DIV_22 (*)
  4619. * @arg @ref LL_RCC_PLLDIVR_DIV_23 (*)
  4620. * @arg @ref LL_RCC_PLLDIVR_DIV_24 (*)
  4621. * @arg @ref LL_RCC_PLLDIVR_DIV_25 (*)
  4622. * @arg @ref LL_RCC_PLLDIVR_DIV_26 (*)
  4623. * @arg @ref LL_RCC_PLLDIVR_DIV_27 (*)
  4624. * @arg @ref LL_RCC_PLLDIVR_DIV_28 (*)
  4625. * @arg @ref LL_RCC_PLLDIVR_DIV_29 (*)
  4626. * @arg @ref LL_RCC_PLLDIVR_DIV_30 (*)
  4627. * @arg @ref LL_RCC_PLLDIVR_DIV_31 (*)
  4628. *
  4629. * (*) value not defined in all devices.
  4630. * @retval None
  4631. */
  4632. #if defined(RCC_DCKCFGR_PLLDIVR)
  4633. __STATIC_INLINE void LL_RCC_PLL_ConfigDomain_SAI(uint32_t Source, uint32_t PLLM, uint32_t PLLN, uint32_t PLLR, uint32_t PLLDIVR)
  4634. #else
  4635. __STATIC_INLINE void LL_RCC_PLL_ConfigDomain_SAI(uint32_t Source, uint32_t PLLM, uint32_t PLLN, uint32_t PLLR)
  4636. #endif /* RCC_DCKCFGR_PLLDIVR */
  4637. {
  4638. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLSRC | RCC_PLLCFGR_PLLM | RCC_PLLCFGR_PLLN | RCC_PLLCFGR_PLLR,
  4639. Source | PLLM | PLLN << RCC_PLLCFGR_PLLN_Pos | PLLR);
  4640. #if defined(RCC_DCKCFGR_PLLDIVR)
  4641. MODIFY_REG(RCC->DCKCFGR, RCC_DCKCFGR_PLLDIVR, PLLDIVR);
  4642. #endif /* RCC_DCKCFGR_PLLDIVR */
  4643. }
  4644. #endif /* SAI1 */
  4645. #endif /* RCC_PLLCFGR_PLLR */
  4646. /**
  4647. * @brief Get Main PLL multiplication factor for VCO
  4648. * @rmtoll PLLCFGR PLLN LL_RCC_PLL_GetN
  4649. * @retval Between 50/192(*) and 432
  4650. *
  4651. * (*) value not defined in all devices.
  4652. */
  4653. __STATIC_INLINE uint32_t LL_RCC_PLL_GetN(void)
  4654. {
  4655. return (uint32_t)(READ_BIT(RCC->PLLCFGR, RCC_PLLCFGR_PLLN) >> RCC_PLLCFGR_PLLN_Pos);
  4656. }
  4657. /**
  4658. * @brief Get Main PLL division factor for PLLP
  4659. * @rmtoll PLLCFGR PLLP LL_RCC_PLL_GetP
  4660. * @retval Returned value can be one of the following values:
  4661. * @arg @ref LL_RCC_PLLP_DIV_2
  4662. * @arg @ref LL_RCC_PLLP_DIV_4
  4663. * @arg @ref LL_RCC_PLLP_DIV_6
  4664. * @arg @ref LL_RCC_PLLP_DIV_8
  4665. */
  4666. __STATIC_INLINE uint32_t LL_RCC_PLL_GetP(void)
  4667. {
  4668. return (uint32_t)(READ_BIT(RCC->PLLCFGR, RCC_PLLCFGR_PLLP));
  4669. }
  4670. /**
  4671. * @brief Get Main PLL division factor for PLLQ
  4672. * @note used for PLL48MCLK selected for USB, RNG, SDIO (48 MHz clock)
  4673. * @rmtoll PLLCFGR PLLQ LL_RCC_PLL_GetQ
  4674. * @retval Returned value can be one of the following values:
  4675. * @arg @ref LL_RCC_PLLQ_DIV_2
  4676. * @arg @ref LL_RCC_PLLQ_DIV_3
  4677. * @arg @ref LL_RCC_PLLQ_DIV_4
  4678. * @arg @ref LL_RCC_PLLQ_DIV_5
  4679. * @arg @ref LL_RCC_PLLQ_DIV_6
  4680. * @arg @ref LL_RCC_PLLQ_DIV_7
  4681. * @arg @ref LL_RCC_PLLQ_DIV_8
  4682. * @arg @ref LL_RCC_PLLQ_DIV_9
  4683. * @arg @ref LL_RCC_PLLQ_DIV_10
  4684. * @arg @ref LL_RCC_PLLQ_DIV_11
  4685. * @arg @ref LL_RCC_PLLQ_DIV_12
  4686. * @arg @ref LL_RCC_PLLQ_DIV_13
  4687. * @arg @ref LL_RCC_PLLQ_DIV_14
  4688. * @arg @ref LL_RCC_PLLQ_DIV_15
  4689. */
  4690. __STATIC_INLINE uint32_t LL_RCC_PLL_GetQ(void)
  4691. {
  4692. return (uint32_t)(READ_BIT(RCC->PLLCFGR, RCC_PLLCFGR_PLLQ));
  4693. }
  4694. #if defined(RCC_PLLCFGR_PLLR)
  4695. /**
  4696. * @brief Get Main PLL division factor for PLLR
  4697. * @note used for PLLCLK (system clock)
  4698. * @rmtoll PLLCFGR PLLR LL_RCC_PLL_GetR
  4699. * @retval Returned value can be one of the following values:
  4700. * @arg @ref LL_RCC_PLLR_DIV_2
  4701. * @arg @ref LL_RCC_PLLR_DIV_3
  4702. * @arg @ref LL_RCC_PLLR_DIV_4
  4703. * @arg @ref LL_RCC_PLLR_DIV_5
  4704. * @arg @ref LL_RCC_PLLR_DIV_6
  4705. * @arg @ref LL_RCC_PLLR_DIV_7
  4706. */
  4707. __STATIC_INLINE uint32_t LL_RCC_PLL_GetR(void)
  4708. {
  4709. return (uint32_t)(READ_BIT(RCC->PLLCFGR, RCC_PLLCFGR_PLLR));
  4710. }
  4711. #endif /* RCC_PLLCFGR_PLLR */
  4712. #if defined(RCC_DCKCFGR_PLLDIVR)
  4713. /**
  4714. * @brief Get Main PLL division factor for PLLDIVR
  4715. * @note used for PLLSAICLK (SAI1 and SAI2 clock)
  4716. * @rmtoll DCKCFGR PLLDIVR LL_RCC_PLL_GetDIVR
  4717. * @retval Returned value can be one of the following values:
  4718. * @arg @ref LL_RCC_PLLDIVR_DIV_1
  4719. * @arg @ref LL_RCC_PLLDIVR_DIV_2
  4720. * @arg @ref LL_RCC_PLLDIVR_DIV_3
  4721. * @arg @ref LL_RCC_PLLDIVR_DIV_4
  4722. * @arg @ref LL_RCC_PLLDIVR_DIV_5
  4723. * @arg @ref LL_RCC_PLLDIVR_DIV_6
  4724. * @arg @ref LL_RCC_PLLDIVR_DIV_7
  4725. * @arg @ref LL_RCC_PLLDIVR_DIV_8
  4726. * @arg @ref LL_RCC_PLLDIVR_DIV_9
  4727. * @arg @ref LL_RCC_PLLDIVR_DIV_10
  4728. * @arg @ref LL_RCC_PLLDIVR_DIV_11
  4729. * @arg @ref LL_RCC_PLLDIVR_DIV_12
  4730. * @arg @ref LL_RCC_PLLDIVR_DIV_13
  4731. * @arg @ref LL_RCC_PLLDIVR_DIV_14
  4732. * @arg @ref LL_RCC_PLLDIVR_DIV_15
  4733. * @arg @ref LL_RCC_PLLDIVR_DIV_16
  4734. * @arg @ref LL_RCC_PLLDIVR_DIV_17
  4735. * @arg @ref LL_RCC_PLLDIVR_DIV_18
  4736. * @arg @ref LL_RCC_PLLDIVR_DIV_19
  4737. * @arg @ref LL_RCC_PLLDIVR_DIV_20
  4738. * @arg @ref LL_RCC_PLLDIVR_DIV_21
  4739. * @arg @ref LL_RCC_PLLDIVR_DIV_22
  4740. * @arg @ref LL_RCC_PLLDIVR_DIV_23
  4741. * @arg @ref LL_RCC_PLLDIVR_DIV_24
  4742. * @arg @ref LL_RCC_PLLDIVR_DIV_25
  4743. * @arg @ref LL_RCC_PLLDIVR_DIV_26
  4744. * @arg @ref LL_RCC_PLLDIVR_DIV_27
  4745. * @arg @ref LL_RCC_PLLDIVR_DIV_28
  4746. * @arg @ref LL_RCC_PLLDIVR_DIV_29
  4747. * @arg @ref LL_RCC_PLLDIVR_DIV_30
  4748. * @arg @ref LL_RCC_PLLDIVR_DIV_31
  4749. */
  4750. __STATIC_INLINE uint32_t LL_RCC_PLL_GetDIVR(void)
  4751. {
  4752. return (uint32_t)(READ_BIT(RCC->DCKCFGR, RCC_DCKCFGR_PLLDIVR));
  4753. }
  4754. #endif /* RCC_DCKCFGR_PLLDIVR */
  4755. /**
  4756. * @brief Get the oscillator used as PLL clock source.
  4757. * @rmtoll PLLCFGR PLLSRC LL_RCC_PLL_GetMainSource
  4758. * @retval Returned value can be one of the following values:
  4759. * @arg @ref LL_RCC_PLLSOURCE_HSI
  4760. * @arg @ref LL_RCC_PLLSOURCE_HSE
  4761. */
  4762. __STATIC_INLINE uint32_t LL_RCC_PLL_GetMainSource(void)
  4763. {
  4764. return (uint32_t)(READ_BIT(RCC->PLLCFGR, RCC_PLLCFGR_PLLSRC));
  4765. }
  4766. /**
  4767. * @brief Get Division factor for the main PLL and other PLL
  4768. * @rmtoll PLLCFGR PLLM LL_RCC_PLL_GetDivider
  4769. * @retval Returned value can be one of the following values:
  4770. * @arg @ref LL_RCC_PLLM_DIV_2
  4771. * @arg @ref LL_RCC_PLLM_DIV_3
  4772. * @arg @ref LL_RCC_PLLM_DIV_4
  4773. * @arg @ref LL_RCC_PLLM_DIV_5
  4774. * @arg @ref LL_RCC_PLLM_DIV_6
  4775. * @arg @ref LL_RCC_PLLM_DIV_7
  4776. * @arg @ref LL_RCC_PLLM_DIV_8
  4777. * @arg @ref LL_RCC_PLLM_DIV_9
  4778. * @arg @ref LL_RCC_PLLM_DIV_10
  4779. * @arg @ref LL_RCC_PLLM_DIV_11
  4780. * @arg @ref LL_RCC_PLLM_DIV_12
  4781. * @arg @ref LL_RCC_PLLM_DIV_13
  4782. * @arg @ref LL_RCC_PLLM_DIV_14
  4783. * @arg @ref LL_RCC_PLLM_DIV_15
  4784. * @arg @ref LL_RCC_PLLM_DIV_16
  4785. * @arg @ref LL_RCC_PLLM_DIV_17
  4786. * @arg @ref LL_RCC_PLLM_DIV_18
  4787. * @arg @ref LL_RCC_PLLM_DIV_19
  4788. * @arg @ref LL_RCC_PLLM_DIV_20
  4789. * @arg @ref LL_RCC_PLLM_DIV_21
  4790. * @arg @ref LL_RCC_PLLM_DIV_22
  4791. * @arg @ref LL_RCC_PLLM_DIV_23
  4792. * @arg @ref LL_RCC_PLLM_DIV_24
  4793. * @arg @ref LL_RCC_PLLM_DIV_25
  4794. * @arg @ref LL_RCC_PLLM_DIV_26
  4795. * @arg @ref LL_RCC_PLLM_DIV_27
  4796. * @arg @ref LL_RCC_PLLM_DIV_28
  4797. * @arg @ref LL_RCC_PLLM_DIV_29
  4798. * @arg @ref LL_RCC_PLLM_DIV_30
  4799. * @arg @ref LL_RCC_PLLM_DIV_31
  4800. * @arg @ref LL_RCC_PLLM_DIV_32
  4801. * @arg @ref LL_RCC_PLLM_DIV_33
  4802. * @arg @ref LL_RCC_PLLM_DIV_34
  4803. * @arg @ref LL_RCC_PLLM_DIV_35
  4804. * @arg @ref LL_RCC_PLLM_DIV_36
  4805. * @arg @ref LL_RCC_PLLM_DIV_37
  4806. * @arg @ref LL_RCC_PLLM_DIV_38
  4807. * @arg @ref LL_RCC_PLLM_DIV_39
  4808. * @arg @ref LL_RCC_PLLM_DIV_40
  4809. * @arg @ref LL_RCC_PLLM_DIV_41
  4810. * @arg @ref LL_RCC_PLLM_DIV_42
  4811. * @arg @ref LL_RCC_PLLM_DIV_43
  4812. * @arg @ref LL_RCC_PLLM_DIV_44
  4813. * @arg @ref LL_RCC_PLLM_DIV_45
  4814. * @arg @ref LL_RCC_PLLM_DIV_46
  4815. * @arg @ref LL_RCC_PLLM_DIV_47
  4816. * @arg @ref LL_RCC_PLLM_DIV_48
  4817. * @arg @ref LL_RCC_PLLM_DIV_49
  4818. * @arg @ref LL_RCC_PLLM_DIV_50
  4819. * @arg @ref LL_RCC_PLLM_DIV_51
  4820. * @arg @ref LL_RCC_PLLM_DIV_52
  4821. * @arg @ref LL_RCC_PLLM_DIV_53
  4822. * @arg @ref LL_RCC_PLLM_DIV_54
  4823. * @arg @ref LL_RCC_PLLM_DIV_55
  4824. * @arg @ref LL_RCC_PLLM_DIV_56
  4825. * @arg @ref LL_RCC_PLLM_DIV_57
  4826. * @arg @ref LL_RCC_PLLM_DIV_58
  4827. * @arg @ref LL_RCC_PLLM_DIV_59
  4828. * @arg @ref LL_RCC_PLLM_DIV_60
  4829. * @arg @ref LL_RCC_PLLM_DIV_61
  4830. * @arg @ref LL_RCC_PLLM_DIV_62
  4831. * @arg @ref LL_RCC_PLLM_DIV_63
  4832. */
  4833. __STATIC_INLINE uint32_t LL_RCC_PLL_GetDivider(void)
  4834. {
  4835. return (uint32_t)(READ_BIT(RCC->PLLCFGR, RCC_PLLCFGR_PLLM));
  4836. }
  4837. /**
  4838. * @brief Configure Spread Spectrum used for PLL
  4839. * @note These bits must be written before enabling PLL
  4840. * @rmtoll SSCGR MODPER LL_RCC_PLL_ConfigSpreadSpectrum\n
  4841. * SSCGR INCSTEP LL_RCC_PLL_ConfigSpreadSpectrum\n
  4842. * SSCGR SPREADSEL LL_RCC_PLL_ConfigSpreadSpectrum
  4843. * @param Mod Between Min_Data=0 and Max_Data=8191
  4844. * @param Inc Between Min_Data=0 and Max_Data=32767
  4845. * @param Sel This parameter can be one of the following values:
  4846. * @arg @ref LL_RCC_SPREAD_SELECT_CENTER
  4847. * @arg @ref LL_RCC_SPREAD_SELECT_DOWN
  4848. * @retval None
  4849. */
  4850. __STATIC_INLINE void LL_RCC_PLL_ConfigSpreadSpectrum(uint32_t Mod, uint32_t Inc, uint32_t Sel)
  4851. {
  4852. MODIFY_REG(RCC->SSCGR, RCC_SSCGR_MODPER | RCC_SSCGR_INCSTEP | RCC_SSCGR_SPREADSEL, Mod | (Inc << RCC_SSCGR_INCSTEP_Pos) | Sel);
  4853. }
  4854. /**
  4855. * @brief Get Spread Spectrum Modulation Period for PLL
  4856. * @rmtoll SSCGR MODPER LL_RCC_PLL_GetPeriodModulation
  4857. * @retval Between Min_Data=0 and Max_Data=8191
  4858. */
  4859. __STATIC_INLINE uint32_t LL_RCC_PLL_GetPeriodModulation(void)
  4860. {
  4861. return (uint32_t)(READ_BIT(RCC->SSCGR, RCC_SSCGR_MODPER));
  4862. }
  4863. /**
  4864. * @brief Get Spread Spectrum Incrementation Step for PLL
  4865. * @note Must be written before enabling PLL
  4866. * @rmtoll SSCGR INCSTEP LL_RCC_PLL_GetStepIncrementation
  4867. * @retval Between Min_Data=0 and Max_Data=32767
  4868. */
  4869. __STATIC_INLINE uint32_t LL_RCC_PLL_GetStepIncrementation(void)
  4870. {
  4871. return (uint32_t)(READ_BIT(RCC->SSCGR, RCC_SSCGR_INCSTEP) >> RCC_SSCGR_INCSTEP_Pos);
  4872. }
  4873. /**
  4874. * @brief Get Spread Spectrum Selection for PLL
  4875. * @note Must be written before enabling PLL
  4876. * @rmtoll SSCGR SPREADSEL LL_RCC_PLL_GetSpreadSelection
  4877. * @retval Returned value can be one of the following values:
  4878. * @arg @ref LL_RCC_SPREAD_SELECT_CENTER
  4879. * @arg @ref LL_RCC_SPREAD_SELECT_DOWN
  4880. */
  4881. __STATIC_INLINE uint32_t LL_RCC_PLL_GetSpreadSelection(void)
  4882. {
  4883. return (uint32_t)(READ_BIT(RCC->SSCGR, RCC_SSCGR_SPREADSEL));
  4884. }
  4885. /**
  4886. * @brief Enable Spread Spectrum for PLL.
  4887. * @rmtoll SSCGR SSCGEN LL_RCC_PLL_SpreadSpectrum_Enable
  4888. * @retval None
  4889. */
  4890. __STATIC_INLINE void LL_RCC_PLL_SpreadSpectrum_Enable(void)
  4891. {
  4892. SET_BIT(RCC->SSCGR, RCC_SSCGR_SSCGEN);
  4893. }
  4894. /**
  4895. * @brief Disable Spread Spectrum for PLL.
  4896. * @rmtoll SSCGR SSCGEN LL_RCC_PLL_SpreadSpectrum_Disable
  4897. * @retval None
  4898. */
  4899. __STATIC_INLINE void LL_RCC_PLL_SpreadSpectrum_Disable(void)
  4900. {
  4901. CLEAR_BIT(RCC->SSCGR, RCC_SSCGR_SSCGEN);
  4902. }
  4903. /**
  4904. * @}
  4905. */
  4906. #if defined(RCC_PLLI2S_SUPPORT)
  4907. /** @defgroup RCC_LL_EF_PLLI2S PLLI2S
  4908. * @{
  4909. */
  4910. /**
  4911. * @brief Enable PLLI2S
  4912. * @rmtoll CR PLLI2SON LL_RCC_PLLI2S_Enable
  4913. * @retval None
  4914. */
  4915. __STATIC_INLINE void LL_RCC_PLLI2S_Enable(void)
  4916. {
  4917. SET_BIT(RCC->CR, RCC_CR_PLLI2SON);
  4918. }
  4919. /**
  4920. * @brief Disable PLLI2S
  4921. * @rmtoll CR PLLI2SON LL_RCC_PLLI2S_Disable
  4922. * @retval None
  4923. */
  4924. __STATIC_INLINE void LL_RCC_PLLI2S_Disable(void)
  4925. {
  4926. CLEAR_BIT(RCC->CR, RCC_CR_PLLI2SON);
  4927. }
  4928. /**
  4929. * @brief Check if PLLI2S Ready
  4930. * @rmtoll CR PLLI2SRDY LL_RCC_PLLI2S_IsReady
  4931. * @retval State of bit (1 or 0).
  4932. */
  4933. __STATIC_INLINE uint32_t LL_RCC_PLLI2S_IsReady(void)
  4934. {
  4935. return (READ_BIT(RCC->CR, RCC_CR_PLLI2SRDY) == (RCC_CR_PLLI2SRDY));
  4936. }
  4937. #if (defined(RCC_DCKCFGR_PLLI2SDIVQ) || defined(RCC_DCKCFGR_PLLI2SDIVR))
  4938. /**
  4939. * @brief Configure PLLI2S used for SAI domain clock
  4940. * @note PLL Source and PLLM Divider can be written only when PLL,
  4941. * PLLI2S and PLLSAI(*) are disabled
  4942. * @note PLLN/PLLQ/PLLR can be written only when PLLI2S is disabled
  4943. * @note This can be selected for SAI
  4944. * @rmtoll PLLCFGR PLLSRC LL_RCC_PLLI2S_ConfigDomain_SAI\n
  4945. * PLLI2SCFGR PLLI2SSRC LL_RCC_PLLI2S_ConfigDomain_SAI\n
  4946. * PLLCFGR PLLM LL_RCC_PLLI2S_ConfigDomain_SAI\n
  4947. * PLLI2SCFGR PLLI2SM LL_RCC_PLLI2S_ConfigDomain_SAI\n
  4948. * PLLI2SCFGR PLLI2SN LL_RCC_PLLI2S_ConfigDomain_SAI\n
  4949. * PLLI2SCFGR PLLI2SQ LL_RCC_PLLI2S_ConfigDomain_SAI\n
  4950. * PLLI2SCFGR PLLI2SR LL_RCC_PLLI2S_ConfigDomain_SAI\n
  4951. * DCKCFGR PLLI2SDIVQ LL_RCC_PLLI2S_ConfigDomain_SAI\n
  4952. * DCKCFGR PLLI2SDIVR LL_RCC_PLLI2S_ConfigDomain_SAI
  4953. * @param Source This parameter can be one of the following values:
  4954. * @arg @ref LL_RCC_PLLSOURCE_HSI
  4955. * @arg @ref LL_RCC_PLLSOURCE_HSE
  4956. * @arg @ref LL_RCC_PLLI2SSOURCE_PIN (*)
  4957. *
  4958. * (*) value not defined in all devices.
  4959. * @param PLLM This parameter can be one of the following values:
  4960. * @arg @ref LL_RCC_PLLI2SM_DIV_2
  4961. * @arg @ref LL_RCC_PLLI2SM_DIV_3
  4962. * @arg @ref LL_RCC_PLLI2SM_DIV_4
  4963. * @arg @ref LL_RCC_PLLI2SM_DIV_5
  4964. * @arg @ref LL_RCC_PLLI2SM_DIV_6
  4965. * @arg @ref LL_RCC_PLLI2SM_DIV_7
  4966. * @arg @ref LL_RCC_PLLI2SM_DIV_8
  4967. * @arg @ref LL_RCC_PLLI2SM_DIV_9
  4968. * @arg @ref LL_RCC_PLLI2SM_DIV_10
  4969. * @arg @ref LL_RCC_PLLI2SM_DIV_11
  4970. * @arg @ref LL_RCC_PLLI2SM_DIV_12
  4971. * @arg @ref LL_RCC_PLLI2SM_DIV_13
  4972. * @arg @ref LL_RCC_PLLI2SM_DIV_14
  4973. * @arg @ref LL_RCC_PLLI2SM_DIV_15
  4974. * @arg @ref LL_RCC_PLLI2SM_DIV_16
  4975. * @arg @ref LL_RCC_PLLI2SM_DIV_17
  4976. * @arg @ref LL_RCC_PLLI2SM_DIV_18
  4977. * @arg @ref LL_RCC_PLLI2SM_DIV_19
  4978. * @arg @ref LL_RCC_PLLI2SM_DIV_20
  4979. * @arg @ref LL_RCC_PLLI2SM_DIV_21
  4980. * @arg @ref LL_RCC_PLLI2SM_DIV_22
  4981. * @arg @ref LL_RCC_PLLI2SM_DIV_23
  4982. * @arg @ref LL_RCC_PLLI2SM_DIV_24
  4983. * @arg @ref LL_RCC_PLLI2SM_DIV_25
  4984. * @arg @ref LL_RCC_PLLI2SM_DIV_26
  4985. * @arg @ref LL_RCC_PLLI2SM_DIV_27
  4986. * @arg @ref LL_RCC_PLLI2SM_DIV_28
  4987. * @arg @ref LL_RCC_PLLI2SM_DIV_29
  4988. * @arg @ref LL_RCC_PLLI2SM_DIV_30
  4989. * @arg @ref LL_RCC_PLLI2SM_DIV_31
  4990. * @arg @ref LL_RCC_PLLI2SM_DIV_32
  4991. * @arg @ref LL_RCC_PLLI2SM_DIV_33
  4992. * @arg @ref LL_RCC_PLLI2SM_DIV_34
  4993. * @arg @ref LL_RCC_PLLI2SM_DIV_35
  4994. * @arg @ref LL_RCC_PLLI2SM_DIV_36
  4995. * @arg @ref LL_RCC_PLLI2SM_DIV_37
  4996. * @arg @ref LL_RCC_PLLI2SM_DIV_38
  4997. * @arg @ref LL_RCC_PLLI2SM_DIV_39
  4998. * @arg @ref LL_RCC_PLLI2SM_DIV_40
  4999. * @arg @ref LL_RCC_PLLI2SM_DIV_41
  5000. * @arg @ref LL_RCC_PLLI2SM_DIV_42
  5001. * @arg @ref LL_RCC_PLLI2SM_DIV_43
  5002. * @arg @ref LL_RCC_PLLI2SM_DIV_44
  5003. * @arg @ref LL_RCC_PLLI2SM_DIV_45
  5004. * @arg @ref LL_RCC_PLLI2SM_DIV_46
  5005. * @arg @ref LL_RCC_PLLI2SM_DIV_47
  5006. * @arg @ref LL_RCC_PLLI2SM_DIV_48
  5007. * @arg @ref LL_RCC_PLLI2SM_DIV_49
  5008. * @arg @ref LL_RCC_PLLI2SM_DIV_50
  5009. * @arg @ref LL_RCC_PLLI2SM_DIV_51
  5010. * @arg @ref LL_RCC_PLLI2SM_DIV_52
  5011. * @arg @ref LL_RCC_PLLI2SM_DIV_53
  5012. * @arg @ref LL_RCC_PLLI2SM_DIV_54
  5013. * @arg @ref LL_RCC_PLLI2SM_DIV_55
  5014. * @arg @ref LL_RCC_PLLI2SM_DIV_56
  5015. * @arg @ref LL_RCC_PLLI2SM_DIV_57
  5016. * @arg @ref LL_RCC_PLLI2SM_DIV_58
  5017. * @arg @ref LL_RCC_PLLI2SM_DIV_59
  5018. * @arg @ref LL_RCC_PLLI2SM_DIV_60
  5019. * @arg @ref LL_RCC_PLLI2SM_DIV_61
  5020. * @arg @ref LL_RCC_PLLI2SM_DIV_62
  5021. * @arg @ref LL_RCC_PLLI2SM_DIV_63
  5022. * @param PLLN Between 50/192(*) and 432
  5023. *
  5024. * (*) value not defined in all devices.
  5025. * @param PLLQ_R This parameter can be one of the following values:
  5026. * @arg @ref LL_RCC_PLLI2SQ_DIV_2 (*)
  5027. * @arg @ref LL_RCC_PLLI2SQ_DIV_3 (*)
  5028. * @arg @ref LL_RCC_PLLI2SQ_DIV_4 (*)
  5029. * @arg @ref LL_RCC_PLLI2SQ_DIV_5 (*)
  5030. * @arg @ref LL_RCC_PLLI2SQ_DIV_6 (*)
  5031. * @arg @ref LL_RCC_PLLI2SQ_DIV_7 (*)
  5032. * @arg @ref LL_RCC_PLLI2SQ_DIV_8 (*)
  5033. * @arg @ref LL_RCC_PLLI2SQ_DIV_9 (*)
  5034. * @arg @ref LL_RCC_PLLI2SQ_DIV_10 (*)
  5035. * @arg @ref LL_RCC_PLLI2SQ_DIV_11 (*)
  5036. * @arg @ref LL_RCC_PLLI2SQ_DIV_12 (*)
  5037. * @arg @ref LL_RCC_PLLI2SQ_DIV_13 (*)
  5038. * @arg @ref LL_RCC_PLLI2SQ_DIV_14 (*)
  5039. * @arg @ref LL_RCC_PLLI2SQ_DIV_15 (*)
  5040. * @arg @ref LL_RCC_PLLI2SR_DIV_2 (*)
  5041. * @arg @ref LL_RCC_PLLI2SR_DIV_3 (*)
  5042. * @arg @ref LL_RCC_PLLI2SR_DIV_4 (*)
  5043. * @arg @ref LL_RCC_PLLI2SR_DIV_5 (*)
  5044. * @arg @ref LL_RCC_PLLI2SR_DIV_6 (*)
  5045. * @arg @ref LL_RCC_PLLI2SR_DIV_7 (*)
  5046. *
  5047. * (*) value not defined in all devices.
  5048. * @param PLLDIVQ_R This parameter can be one of the following values:
  5049. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_1 (*)
  5050. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_2 (*)
  5051. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_3 (*)
  5052. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_4 (*)
  5053. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_5 (*)
  5054. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_6 (*)
  5055. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_7 (*)
  5056. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_8 (*)
  5057. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_9 (*)
  5058. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_10 (*)
  5059. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_11 (*)
  5060. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_12 (*)
  5061. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_13 (*)
  5062. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_14 (*)
  5063. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_15 (*)
  5064. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_16 (*)
  5065. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_17 (*)
  5066. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_18 (*)
  5067. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_19 (*)
  5068. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_20 (*)
  5069. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_21 (*)
  5070. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_22 (*)
  5071. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_23 (*)
  5072. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_24 (*)
  5073. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_25 (*)
  5074. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_26 (*)
  5075. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_27 (*)
  5076. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_28 (*)
  5077. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_29 (*)
  5078. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_30 (*)
  5079. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_31 (*)
  5080. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_32 (*)
  5081. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_1 (*)
  5082. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_2 (*)
  5083. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_3 (*)
  5084. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_4 (*)
  5085. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_5 (*)
  5086. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_6 (*)
  5087. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_7 (*)
  5088. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_8 (*)
  5089. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_9 (*)
  5090. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_10 (*)
  5091. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_11 (*)
  5092. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_12 (*)
  5093. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_13 (*)
  5094. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_14 (*)
  5095. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_15 (*)
  5096. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_16 (*)
  5097. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_17 (*)
  5098. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_18 (*)
  5099. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_19 (*)
  5100. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_20 (*)
  5101. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_21 (*)
  5102. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_22 (*)
  5103. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_23 (*)
  5104. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_24 (*)
  5105. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_25 (*)
  5106. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_26 (*)
  5107. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_27 (*)
  5108. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_28 (*)
  5109. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_29 (*)
  5110. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_30 (*)
  5111. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_31 (*)
  5112. *
  5113. * (*) value not defined in all devices.
  5114. * @retval None
  5115. */
  5116. __STATIC_INLINE void LL_RCC_PLLI2S_ConfigDomain_SAI(uint32_t Source, uint32_t PLLM, uint32_t PLLN, uint32_t PLLQ_R, uint32_t PLLDIVQ_R)
  5117. {
  5118. register uint32_t *pReg = (uint32_t *)((uint32_t)((uint32_t)(&RCC->PLLCFGR) + (Source & 0x80U)));
  5119. MODIFY_REG(*pReg, RCC_PLLCFGR_PLLSRC, (Source & (~0x80U)));
  5120. #if defined(RCC_PLLI2SCFGR_PLLI2SM)
  5121. MODIFY_REG(RCC->PLLI2SCFGR, RCC_PLLI2SCFGR_PLLI2SM, PLLM);
  5122. #else
  5123. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLM, PLLM);
  5124. #endif /* RCC_PLLI2SCFGR_PLLI2SM */
  5125. MODIFY_REG(RCC->PLLI2SCFGR, RCC_PLLI2SCFGR_PLLI2SN, PLLN << RCC_PLLI2SCFGR_PLLI2SN_Pos);
  5126. #if defined(RCC_DCKCFGR_PLLI2SDIVQ)
  5127. MODIFY_REG(RCC->PLLI2SCFGR, RCC_PLLI2SCFGR_PLLI2SQ, PLLQ_R);
  5128. MODIFY_REG(RCC->DCKCFGR, RCC_DCKCFGR_PLLI2SDIVQ, PLLDIVQ_R);
  5129. #else
  5130. MODIFY_REG(RCC->PLLI2SCFGR, RCC_PLLI2SCFGR_PLLI2SR, PLLQ_R);
  5131. MODIFY_REG(RCC->DCKCFGR, RCC_DCKCFGR_PLLI2SDIVR, PLLDIVQ_R);
  5132. #endif /* RCC_DCKCFGR_PLLI2SDIVQ */
  5133. }
  5134. #endif /* RCC_DCKCFGR_PLLI2SDIVQ && RCC_DCKCFGR_PLLI2SDIVR */
  5135. #if defined(RCC_PLLI2SCFGR_PLLI2SQ) && !defined(RCC_DCKCFGR_PLLI2SDIVQ)
  5136. /**
  5137. * @brief Configure PLLI2S used for 48Mhz domain clock
  5138. * @note PLL Source and PLLM Divider can be written only when PLL,
  5139. * PLLI2S and PLLSAI(*) are disabled
  5140. * @note PLLN/PLLQ can be written only when PLLI2S is disabled
  5141. * @note This can be selected for RNG, USB, SDIO
  5142. * @rmtoll PLLCFGR PLLSRC LL_RCC_PLLI2S_ConfigDomain_48M\n
  5143. * PLLI2SCFGR PLLI2SSRC LL_RCC_PLLI2S_ConfigDomain_48M\n
  5144. * PLLCFGR PLLM LL_RCC_PLLI2S_ConfigDomain_48M\n
  5145. * PLLI2SCFGR PLLI2SM LL_RCC_PLLI2S_ConfigDomain_48M\n
  5146. * PLLI2SCFGR PLLI2SN LL_RCC_PLLI2S_ConfigDomain_48M\n
  5147. * PLLI2SCFGR PLLI2SQ LL_RCC_PLLI2S_ConfigDomain_48M
  5148. * @param Source This parameter can be one of the following values:
  5149. * @arg @ref LL_RCC_PLLSOURCE_HSI
  5150. * @arg @ref LL_RCC_PLLSOURCE_HSE
  5151. * @arg @ref LL_RCC_PLLI2SSOURCE_PIN (*)
  5152. *
  5153. * (*) value not defined in all devices.
  5154. * @param PLLM This parameter can be one of the following values:
  5155. * @arg @ref LL_RCC_PLLI2SM_DIV_2
  5156. * @arg @ref LL_RCC_PLLI2SM_DIV_3
  5157. * @arg @ref LL_RCC_PLLI2SM_DIV_4
  5158. * @arg @ref LL_RCC_PLLI2SM_DIV_5
  5159. * @arg @ref LL_RCC_PLLI2SM_DIV_6
  5160. * @arg @ref LL_RCC_PLLI2SM_DIV_7
  5161. * @arg @ref LL_RCC_PLLI2SM_DIV_8
  5162. * @arg @ref LL_RCC_PLLI2SM_DIV_9
  5163. * @arg @ref LL_RCC_PLLI2SM_DIV_10
  5164. * @arg @ref LL_RCC_PLLI2SM_DIV_11
  5165. * @arg @ref LL_RCC_PLLI2SM_DIV_12
  5166. * @arg @ref LL_RCC_PLLI2SM_DIV_13
  5167. * @arg @ref LL_RCC_PLLI2SM_DIV_14
  5168. * @arg @ref LL_RCC_PLLI2SM_DIV_15
  5169. * @arg @ref LL_RCC_PLLI2SM_DIV_16
  5170. * @arg @ref LL_RCC_PLLI2SM_DIV_17
  5171. * @arg @ref LL_RCC_PLLI2SM_DIV_18
  5172. * @arg @ref LL_RCC_PLLI2SM_DIV_19
  5173. * @arg @ref LL_RCC_PLLI2SM_DIV_20
  5174. * @arg @ref LL_RCC_PLLI2SM_DIV_21
  5175. * @arg @ref LL_RCC_PLLI2SM_DIV_22
  5176. * @arg @ref LL_RCC_PLLI2SM_DIV_23
  5177. * @arg @ref LL_RCC_PLLI2SM_DIV_24
  5178. * @arg @ref LL_RCC_PLLI2SM_DIV_25
  5179. * @arg @ref LL_RCC_PLLI2SM_DIV_26
  5180. * @arg @ref LL_RCC_PLLI2SM_DIV_27
  5181. * @arg @ref LL_RCC_PLLI2SM_DIV_28
  5182. * @arg @ref LL_RCC_PLLI2SM_DIV_29
  5183. * @arg @ref LL_RCC_PLLI2SM_DIV_30
  5184. * @arg @ref LL_RCC_PLLI2SM_DIV_31
  5185. * @arg @ref LL_RCC_PLLI2SM_DIV_32
  5186. * @arg @ref LL_RCC_PLLI2SM_DIV_33
  5187. * @arg @ref LL_RCC_PLLI2SM_DIV_34
  5188. * @arg @ref LL_RCC_PLLI2SM_DIV_35
  5189. * @arg @ref LL_RCC_PLLI2SM_DIV_36
  5190. * @arg @ref LL_RCC_PLLI2SM_DIV_37
  5191. * @arg @ref LL_RCC_PLLI2SM_DIV_38
  5192. * @arg @ref LL_RCC_PLLI2SM_DIV_39
  5193. * @arg @ref LL_RCC_PLLI2SM_DIV_40
  5194. * @arg @ref LL_RCC_PLLI2SM_DIV_41
  5195. * @arg @ref LL_RCC_PLLI2SM_DIV_42
  5196. * @arg @ref LL_RCC_PLLI2SM_DIV_43
  5197. * @arg @ref LL_RCC_PLLI2SM_DIV_44
  5198. * @arg @ref LL_RCC_PLLI2SM_DIV_45
  5199. * @arg @ref LL_RCC_PLLI2SM_DIV_46
  5200. * @arg @ref LL_RCC_PLLI2SM_DIV_47
  5201. * @arg @ref LL_RCC_PLLI2SM_DIV_48
  5202. * @arg @ref LL_RCC_PLLI2SM_DIV_49
  5203. * @arg @ref LL_RCC_PLLI2SM_DIV_50
  5204. * @arg @ref LL_RCC_PLLI2SM_DIV_51
  5205. * @arg @ref LL_RCC_PLLI2SM_DIV_52
  5206. * @arg @ref LL_RCC_PLLI2SM_DIV_53
  5207. * @arg @ref LL_RCC_PLLI2SM_DIV_54
  5208. * @arg @ref LL_RCC_PLLI2SM_DIV_55
  5209. * @arg @ref LL_RCC_PLLI2SM_DIV_56
  5210. * @arg @ref LL_RCC_PLLI2SM_DIV_57
  5211. * @arg @ref LL_RCC_PLLI2SM_DIV_58
  5212. * @arg @ref LL_RCC_PLLI2SM_DIV_59
  5213. * @arg @ref LL_RCC_PLLI2SM_DIV_60
  5214. * @arg @ref LL_RCC_PLLI2SM_DIV_61
  5215. * @arg @ref LL_RCC_PLLI2SM_DIV_62
  5216. * @arg @ref LL_RCC_PLLI2SM_DIV_63
  5217. * @param PLLN Between 50 and 432
  5218. * @param PLLQ This parameter can be one of the following values:
  5219. * @arg @ref LL_RCC_PLLI2SQ_DIV_2
  5220. * @arg @ref LL_RCC_PLLI2SQ_DIV_3
  5221. * @arg @ref LL_RCC_PLLI2SQ_DIV_4
  5222. * @arg @ref LL_RCC_PLLI2SQ_DIV_5
  5223. * @arg @ref LL_RCC_PLLI2SQ_DIV_6
  5224. * @arg @ref LL_RCC_PLLI2SQ_DIV_7
  5225. * @arg @ref LL_RCC_PLLI2SQ_DIV_8
  5226. * @arg @ref LL_RCC_PLLI2SQ_DIV_9
  5227. * @arg @ref LL_RCC_PLLI2SQ_DIV_10
  5228. * @arg @ref LL_RCC_PLLI2SQ_DIV_11
  5229. * @arg @ref LL_RCC_PLLI2SQ_DIV_12
  5230. * @arg @ref LL_RCC_PLLI2SQ_DIV_13
  5231. * @arg @ref LL_RCC_PLLI2SQ_DIV_14
  5232. * @arg @ref LL_RCC_PLLI2SQ_DIV_15
  5233. * @retval None
  5234. */
  5235. __STATIC_INLINE void LL_RCC_PLLI2S_ConfigDomain_48M(uint32_t Source, uint32_t PLLM, uint32_t PLLN, uint32_t PLLQ)
  5236. {
  5237. register uint32_t *pReg = (uint32_t *)((uint32_t)((uint32_t)(&RCC->PLLCFGR) + (Source & 0x80U)));
  5238. MODIFY_REG(*pReg, RCC_PLLCFGR_PLLSRC, (Source & (~0x80U)));
  5239. #if defined(RCC_PLLI2SCFGR_PLLI2SM)
  5240. MODIFY_REG(RCC->PLLI2SCFGR, RCC_PLLI2SCFGR_PLLI2SM, PLLM);
  5241. #else
  5242. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLM, PLLM);
  5243. #endif /* RCC_PLLI2SCFGR_PLLI2SM */
  5244. MODIFY_REG(RCC->PLLI2SCFGR, RCC_PLLI2SCFGR_PLLI2SN | RCC_PLLI2SCFGR_PLLI2SQ, PLLN << RCC_PLLI2SCFGR_PLLI2SN_Pos | PLLQ);
  5245. }
  5246. #endif /* RCC_PLLI2SCFGR_PLLI2SQ && !RCC_DCKCFGR_PLLI2SDIVQ */
  5247. #if defined(SPDIFRX)
  5248. /**
  5249. * @brief Configure PLLI2S used for SPDIFRX domain clock
  5250. * @note PLL Source and PLLM Divider can be written only when PLL,
  5251. * PLLI2S and PLLSAI(*) are disabled
  5252. * @note PLLN/PLLP can be written only when PLLI2S is disabled
  5253. * @note This can be selected for SPDIFRX
  5254. * @rmtoll PLLCFGR PLLSRC LL_RCC_PLLI2S_ConfigDomain_SPDIFRX\n
  5255. * PLLCFGR PLLM LL_RCC_PLLI2S_ConfigDomain_SPDIFRX\n
  5256. * PLLI2SCFGR PLLI2SM LL_RCC_PLLI2S_ConfigDomain_SPDIFRX\n
  5257. * PLLI2SCFGR PLLI2SN LL_RCC_PLLI2S_ConfigDomain_SPDIFRX\n
  5258. * PLLI2SCFGR PLLI2SP LL_RCC_PLLI2S_ConfigDomain_SPDIFRX
  5259. * @param Source This parameter can be one of the following values:
  5260. * @arg @ref LL_RCC_PLLSOURCE_HSI
  5261. * @arg @ref LL_RCC_PLLSOURCE_HSE
  5262. * @param PLLM This parameter can be one of the following values:
  5263. * @arg @ref LL_RCC_PLLI2SM_DIV_2
  5264. * @arg @ref LL_RCC_PLLI2SM_DIV_3
  5265. * @arg @ref LL_RCC_PLLI2SM_DIV_4
  5266. * @arg @ref LL_RCC_PLLI2SM_DIV_5
  5267. * @arg @ref LL_RCC_PLLI2SM_DIV_6
  5268. * @arg @ref LL_RCC_PLLI2SM_DIV_7
  5269. * @arg @ref LL_RCC_PLLI2SM_DIV_8
  5270. * @arg @ref LL_RCC_PLLI2SM_DIV_9
  5271. * @arg @ref LL_RCC_PLLI2SM_DIV_10
  5272. * @arg @ref LL_RCC_PLLI2SM_DIV_11
  5273. * @arg @ref LL_RCC_PLLI2SM_DIV_12
  5274. * @arg @ref LL_RCC_PLLI2SM_DIV_13
  5275. * @arg @ref LL_RCC_PLLI2SM_DIV_14
  5276. * @arg @ref LL_RCC_PLLI2SM_DIV_15
  5277. * @arg @ref LL_RCC_PLLI2SM_DIV_16
  5278. * @arg @ref LL_RCC_PLLI2SM_DIV_17
  5279. * @arg @ref LL_RCC_PLLI2SM_DIV_18
  5280. * @arg @ref LL_RCC_PLLI2SM_DIV_19
  5281. * @arg @ref LL_RCC_PLLI2SM_DIV_20
  5282. * @arg @ref LL_RCC_PLLI2SM_DIV_21
  5283. * @arg @ref LL_RCC_PLLI2SM_DIV_22
  5284. * @arg @ref LL_RCC_PLLI2SM_DIV_23
  5285. * @arg @ref LL_RCC_PLLI2SM_DIV_24
  5286. * @arg @ref LL_RCC_PLLI2SM_DIV_25
  5287. * @arg @ref LL_RCC_PLLI2SM_DIV_26
  5288. * @arg @ref LL_RCC_PLLI2SM_DIV_27
  5289. * @arg @ref LL_RCC_PLLI2SM_DIV_28
  5290. * @arg @ref LL_RCC_PLLI2SM_DIV_29
  5291. * @arg @ref LL_RCC_PLLI2SM_DIV_30
  5292. * @arg @ref LL_RCC_PLLI2SM_DIV_31
  5293. * @arg @ref LL_RCC_PLLI2SM_DIV_32
  5294. * @arg @ref LL_RCC_PLLI2SM_DIV_33
  5295. * @arg @ref LL_RCC_PLLI2SM_DIV_34
  5296. * @arg @ref LL_RCC_PLLI2SM_DIV_35
  5297. * @arg @ref LL_RCC_PLLI2SM_DIV_36
  5298. * @arg @ref LL_RCC_PLLI2SM_DIV_37
  5299. * @arg @ref LL_RCC_PLLI2SM_DIV_38
  5300. * @arg @ref LL_RCC_PLLI2SM_DIV_39
  5301. * @arg @ref LL_RCC_PLLI2SM_DIV_40
  5302. * @arg @ref LL_RCC_PLLI2SM_DIV_41
  5303. * @arg @ref LL_RCC_PLLI2SM_DIV_42
  5304. * @arg @ref LL_RCC_PLLI2SM_DIV_43
  5305. * @arg @ref LL_RCC_PLLI2SM_DIV_44
  5306. * @arg @ref LL_RCC_PLLI2SM_DIV_45
  5307. * @arg @ref LL_RCC_PLLI2SM_DIV_46
  5308. * @arg @ref LL_RCC_PLLI2SM_DIV_47
  5309. * @arg @ref LL_RCC_PLLI2SM_DIV_48
  5310. * @arg @ref LL_RCC_PLLI2SM_DIV_49
  5311. * @arg @ref LL_RCC_PLLI2SM_DIV_50
  5312. * @arg @ref LL_RCC_PLLI2SM_DIV_51
  5313. * @arg @ref LL_RCC_PLLI2SM_DIV_52
  5314. * @arg @ref LL_RCC_PLLI2SM_DIV_53
  5315. * @arg @ref LL_RCC_PLLI2SM_DIV_54
  5316. * @arg @ref LL_RCC_PLLI2SM_DIV_55
  5317. * @arg @ref LL_RCC_PLLI2SM_DIV_56
  5318. * @arg @ref LL_RCC_PLLI2SM_DIV_57
  5319. * @arg @ref LL_RCC_PLLI2SM_DIV_58
  5320. * @arg @ref LL_RCC_PLLI2SM_DIV_59
  5321. * @arg @ref LL_RCC_PLLI2SM_DIV_60
  5322. * @arg @ref LL_RCC_PLLI2SM_DIV_61
  5323. * @arg @ref LL_RCC_PLLI2SM_DIV_62
  5324. * @arg @ref LL_RCC_PLLI2SM_DIV_63
  5325. * @param PLLN Between 50 and 432
  5326. * @param PLLP This parameter can be one of the following values:
  5327. * @arg @ref LL_RCC_PLLI2SP_DIV_2
  5328. * @arg @ref LL_RCC_PLLI2SP_DIV_4
  5329. * @arg @ref LL_RCC_PLLI2SP_DIV_6
  5330. * @arg @ref LL_RCC_PLLI2SP_DIV_8
  5331. * @retval None
  5332. */
  5333. __STATIC_INLINE void LL_RCC_PLLI2S_ConfigDomain_SPDIFRX(uint32_t Source, uint32_t PLLM, uint32_t PLLN, uint32_t PLLP)
  5334. {
  5335. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLSRC, Source);
  5336. #if defined(RCC_PLLI2SCFGR_PLLI2SM)
  5337. MODIFY_REG(RCC->PLLI2SCFGR, RCC_PLLI2SCFGR_PLLI2SM, PLLM);
  5338. #else
  5339. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLM, PLLM);
  5340. #endif /* RCC_PLLI2SCFGR_PLLI2SM */
  5341. MODIFY_REG(RCC->PLLI2SCFGR, RCC_PLLI2SCFGR_PLLI2SN | RCC_PLLI2SCFGR_PLLI2SP, PLLN << RCC_PLLI2SCFGR_PLLI2SN_Pos | PLLP);
  5342. }
  5343. #endif /* SPDIFRX */
  5344. /**
  5345. * @brief Configure PLLI2S used for I2S1 domain clock
  5346. * @note PLL Source and PLLM Divider can be written only when PLL,
  5347. * PLLI2S and PLLSAI(*) are disabled
  5348. * @note PLLN/PLLR can be written only when PLLI2S is disabled
  5349. * @note This can be selected for I2S
  5350. * @rmtoll PLLCFGR PLLSRC LL_RCC_PLLI2S_ConfigDomain_I2S\n
  5351. * PLLCFGR PLLM LL_RCC_PLLI2S_ConfigDomain_I2S\n
  5352. * PLLI2SCFGR PLLI2SSRC LL_RCC_PLLI2S_ConfigDomain_I2S\n
  5353. * PLLI2SCFGR PLLI2SM LL_RCC_PLLI2S_ConfigDomain_I2S\n
  5354. * PLLI2SCFGR PLLI2SN LL_RCC_PLLI2S_ConfigDomain_I2S\n
  5355. * PLLI2SCFGR PLLI2SR LL_RCC_PLLI2S_ConfigDomain_I2S
  5356. * @param Source This parameter can be one of the following values:
  5357. * @arg @ref LL_RCC_PLLSOURCE_HSI
  5358. * @arg @ref LL_RCC_PLLSOURCE_HSE
  5359. * @arg @ref LL_RCC_PLLI2SSOURCE_PIN (*)
  5360. *
  5361. * (*) value not defined in all devices.
  5362. * @param PLLM This parameter can be one of the following values:
  5363. * @arg @ref LL_RCC_PLLI2SM_DIV_2
  5364. * @arg @ref LL_RCC_PLLI2SM_DIV_3
  5365. * @arg @ref LL_RCC_PLLI2SM_DIV_4
  5366. * @arg @ref LL_RCC_PLLI2SM_DIV_5
  5367. * @arg @ref LL_RCC_PLLI2SM_DIV_6
  5368. * @arg @ref LL_RCC_PLLI2SM_DIV_7
  5369. * @arg @ref LL_RCC_PLLI2SM_DIV_8
  5370. * @arg @ref LL_RCC_PLLI2SM_DIV_9
  5371. * @arg @ref LL_RCC_PLLI2SM_DIV_10
  5372. * @arg @ref LL_RCC_PLLI2SM_DIV_11
  5373. * @arg @ref LL_RCC_PLLI2SM_DIV_12
  5374. * @arg @ref LL_RCC_PLLI2SM_DIV_13
  5375. * @arg @ref LL_RCC_PLLI2SM_DIV_14
  5376. * @arg @ref LL_RCC_PLLI2SM_DIV_15
  5377. * @arg @ref LL_RCC_PLLI2SM_DIV_16
  5378. * @arg @ref LL_RCC_PLLI2SM_DIV_17
  5379. * @arg @ref LL_RCC_PLLI2SM_DIV_18
  5380. * @arg @ref LL_RCC_PLLI2SM_DIV_19
  5381. * @arg @ref LL_RCC_PLLI2SM_DIV_20
  5382. * @arg @ref LL_RCC_PLLI2SM_DIV_21
  5383. * @arg @ref LL_RCC_PLLI2SM_DIV_22
  5384. * @arg @ref LL_RCC_PLLI2SM_DIV_23
  5385. * @arg @ref LL_RCC_PLLI2SM_DIV_24
  5386. * @arg @ref LL_RCC_PLLI2SM_DIV_25
  5387. * @arg @ref LL_RCC_PLLI2SM_DIV_26
  5388. * @arg @ref LL_RCC_PLLI2SM_DIV_27
  5389. * @arg @ref LL_RCC_PLLI2SM_DIV_28
  5390. * @arg @ref LL_RCC_PLLI2SM_DIV_29
  5391. * @arg @ref LL_RCC_PLLI2SM_DIV_30
  5392. * @arg @ref LL_RCC_PLLI2SM_DIV_31
  5393. * @arg @ref LL_RCC_PLLI2SM_DIV_32
  5394. * @arg @ref LL_RCC_PLLI2SM_DIV_33
  5395. * @arg @ref LL_RCC_PLLI2SM_DIV_34
  5396. * @arg @ref LL_RCC_PLLI2SM_DIV_35
  5397. * @arg @ref LL_RCC_PLLI2SM_DIV_36
  5398. * @arg @ref LL_RCC_PLLI2SM_DIV_37
  5399. * @arg @ref LL_RCC_PLLI2SM_DIV_38
  5400. * @arg @ref LL_RCC_PLLI2SM_DIV_39
  5401. * @arg @ref LL_RCC_PLLI2SM_DIV_40
  5402. * @arg @ref LL_RCC_PLLI2SM_DIV_41
  5403. * @arg @ref LL_RCC_PLLI2SM_DIV_42
  5404. * @arg @ref LL_RCC_PLLI2SM_DIV_43
  5405. * @arg @ref LL_RCC_PLLI2SM_DIV_44
  5406. * @arg @ref LL_RCC_PLLI2SM_DIV_45
  5407. * @arg @ref LL_RCC_PLLI2SM_DIV_46
  5408. * @arg @ref LL_RCC_PLLI2SM_DIV_47
  5409. * @arg @ref LL_RCC_PLLI2SM_DIV_48
  5410. * @arg @ref LL_RCC_PLLI2SM_DIV_49
  5411. * @arg @ref LL_RCC_PLLI2SM_DIV_50
  5412. * @arg @ref LL_RCC_PLLI2SM_DIV_51
  5413. * @arg @ref LL_RCC_PLLI2SM_DIV_52
  5414. * @arg @ref LL_RCC_PLLI2SM_DIV_53
  5415. * @arg @ref LL_RCC_PLLI2SM_DIV_54
  5416. * @arg @ref LL_RCC_PLLI2SM_DIV_55
  5417. * @arg @ref LL_RCC_PLLI2SM_DIV_56
  5418. * @arg @ref LL_RCC_PLLI2SM_DIV_57
  5419. * @arg @ref LL_RCC_PLLI2SM_DIV_58
  5420. * @arg @ref LL_RCC_PLLI2SM_DIV_59
  5421. * @arg @ref LL_RCC_PLLI2SM_DIV_60
  5422. * @arg @ref LL_RCC_PLLI2SM_DIV_61
  5423. * @arg @ref LL_RCC_PLLI2SM_DIV_62
  5424. * @arg @ref LL_RCC_PLLI2SM_DIV_63
  5425. * @param PLLN Between 50/192(*) and 432
  5426. *
  5427. * (*) value not defined in all devices.
  5428. * @param PLLR This parameter can be one of the following values:
  5429. * @arg @ref LL_RCC_PLLI2SR_DIV_2
  5430. * @arg @ref LL_RCC_PLLI2SR_DIV_3
  5431. * @arg @ref LL_RCC_PLLI2SR_DIV_4
  5432. * @arg @ref LL_RCC_PLLI2SR_DIV_5
  5433. * @arg @ref LL_RCC_PLLI2SR_DIV_6
  5434. * @arg @ref LL_RCC_PLLI2SR_DIV_7
  5435. * @retval None
  5436. */
  5437. __STATIC_INLINE void LL_RCC_PLLI2S_ConfigDomain_I2S(uint32_t Source, uint32_t PLLM, uint32_t PLLN, uint32_t PLLR)
  5438. {
  5439. register uint32_t *pReg = (uint32_t *)((uint32_t)((uint32_t)(&RCC->PLLCFGR) + (Source & 0x80U)));
  5440. MODIFY_REG(*pReg, RCC_PLLCFGR_PLLSRC, (Source & (~0x80U)));
  5441. #if defined(RCC_PLLI2SCFGR_PLLI2SM)
  5442. MODIFY_REG(RCC->PLLI2SCFGR, RCC_PLLI2SCFGR_PLLI2SM, PLLM);
  5443. #else
  5444. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLM, PLLM);
  5445. #endif /* RCC_PLLI2SCFGR_PLLI2SM */
  5446. MODIFY_REG(RCC->PLLI2SCFGR, RCC_PLLI2SCFGR_PLLI2SN | RCC_PLLI2SCFGR_PLLI2SR, PLLN << RCC_PLLI2SCFGR_PLLI2SN_Pos | PLLR);
  5447. }
  5448. /**
  5449. * @brief Get I2SPLL multiplication factor for VCO
  5450. * @rmtoll PLLI2SCFGR PLLI2SN LL_RCC_PLLI2S_GetN
  5451. * @retval Between 50/192(*) and 432
  5452. *
  5453. * (*) value not defined in all devices.
  5454. */
  5455. __STATIC_INLINE uint32_t LL_RCC_PLLI2S_GetN(void)
  5456. {
  5457. return (uint32_t)(READ_BIT(RCC->PLLI2SCFGR, RCC_PLLI2SCFGR_PLLI2SN) >> RCC_PLLI2SCFGR_PLLI2SN_Pos);
  5458. }
  5459. #if defined(RCC_PLLI2SCFGR_PLLI2SQ)
  5460. /**
  5461. * @brief Get I2SPLL division factor for PLLI2SQ
  5462. * @rmtoll PLLI2SCFGR PLLI2SQ LL_RCC_PLLI2S_GetQ
  5463. * @retval Returned value can be one of the following values:
  5464. * @arg @ref LL_RCC_PLLI2SQ_DIV_2
  5465. * @arg @ref LL_RCC_PLLI2SQ_DIV_3
  5466. * @arg @ref LL_RCC_PLLI2SQ_DIV_4
  5467. * @arg @ref LL_RCC_PLLI2SQ_DIV_5
  5468. * @arg @ref LL_RCC_PLLI2SQ_DIV_6
  5469. * @arg @ref LL_RCC_PLLI2SQ_DIV_7
  5470. * @arg @ref LL_RCC_PLLI2SQ_DIV_8
  5471. * @arg @ref LL_RCC_PLLI2SQ_DIV_9
  5472. * @arg @ref LL_RCC_PLLI2SQ_DIV_10
  5473. * @arg @ref LL_RCC_PLLI2SQ_DIV_11
  5474. * @arg @ref LL_RCC_PLLI2SQ_DIV_12
  5475. * @arg @ref LL_RCC_PLLI2SQ_DIV_13
  5476. * @arg @ref LL_RCC_PLLI2SQ_DIV_14
  5477. * @arg @ref LL_RCC_PLLI2SQ_DIV_15
  5478. */
  5479. __STATIC_INLINE uint32_t LL_RCC_PLLI2S_GetQ(void)
  5480. {
  5481. return (uint32_t)(READ_BIT(RCC->PLLI2SCFGR, RCC_PLLI2SCFGR_PLLI2SQ));
  5482. }
  5483. #endif /* RCC_PLLI2SCFGR_PLLI2SQ */
  5484. /**
  5485. * @brief Get I2SPLL division factor for PLLI2SR
  5486. * @note used for PLLI2SCLK (I2S clock)
  5487. * @rmtoll PLLI2SCFGR PLLI2SR LL_RCC_PLLI2S_GetR
  5488. * @retval Returned value can be one of the following values:
  5489. * @arg @ref LL_RCC_PLLI2SR_DIV_2
  5490. * @arg @ref LL_RCC_PLLI2SR_DIV_3
  5491. * @arg @ref LL_RCC_PLLI2SR_DIV_4
  5492. * @arg @ref LL_RCC_PLLI2SR_DIV_5
  5493. * @arg @ref LL_RCC_PLLI2SR_DIV_6
  5494. * @arg @ref LL_RCC_PLLI2SR_DIV_7
  5495. */
  5496. __STATIC_INLINE uint32_t LL_RCC_PLLI2S_GetR(void)
  5497. {
  5498. return (uint32_t)(READ_BIT(RCC->PLLI2SCFGR, RCC_PLLI2SCFGR_PLLI2SR));
  5499. }
  5500. #if defined(RCC_PLLI2SCFGR_PLLI2SP)
  5501. /**
  5502. * @brief Get I2SPLL division factor for PLLI2SP
  5503. * @note used for PLLSPDIFRXCLK (SPDIFRX clock)
  5504. * @rmtoll PLLI2SCFGR PLLI2SP LL_RCC_PLLI2S_GetP
  5505. * @retval Returned value can be one of the following values:
  5506. * @arg @ref LL_RCC_PLLI2SP_DIV_2
  5507. * @arg @ref LL_RCC_PLLI2SP_DIV_4
  5508. * @arg @ref LL_RCC_PLLI2SP_DIV_6
  5509. * @arg @ref LL_RCC_PLLI2SP_DIV_8
  5510. */
  5511. __STATIC_INLINE uint32_t LL_RCC_PLLI2S_GetP(void)
  5512. {
  5513. return (uint32_t)(READ_BIT(RCC->PLLI2SCFGR, RCC_PLLI2SCFGR_PLLI2SP));
  5514. }
  5515. #endif /* RCC_PLLI2SCFGR_PLLI2SP */
  5516. #if defined(RCC_DCKCFGR_PLLI2SDIVQ)
  5517. /**
  5518. * @brief Get I2SPLL division factor for PLLI2SDIVQ
  5519. * @note used PLLSAICLK selected (SAI clock)
  5520. * @rmtoll DCKCFGR PLLI2SDIVQ LL_RCC_PLLI2S_GetDIVQ
  5521. * @retval Returned value can be one of the following values:
  5522. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_1
  5523. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_2
  5524. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_3
  5525. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_4
  5526. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_5
  5527. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_6
  5528. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_7
  5529. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_8
  5530. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_9
  5531. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_10
  5532. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_11
  5533. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_12
  5534. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_13
  5535. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_14
  5536. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_15
  5537. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_16
  5538. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_17
  5539. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_18
  5540. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_19
  5541. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_20
  5542. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_21
  5543. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_22
  5544. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_23
  5545. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_24
  5546. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_25
  5547. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_26
  5548. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_27
  5549. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_28
  5550. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_29
  5551. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_30
  5552. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_31
  5553. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_32
  5554. */
  5555. __STATIC_INLINE uint32_t LL_RCC_PLLI2S_GetDIVQ(void)
  5556. {
  5557. return (uint32_t)(READ_BIT(RCC->DCKCFGR, RCC_DCKCFGR_PLLI2SDIVQ));
  5558. }
  5559. #endif /* RCC_DCKCFGR_PLLI2SDIVQ */
  5560. #if defined(RCC_DCKCFGR_PLLI2SDIVR)
  5561. /**
  5562. * @brief Get I2SPLL division factor for PLLI2SDIVR
  5563. * @note used PLLSAICLK selected (SAI clock)
  5564. * @rmtoll DCKCFGR PLLI2SDIVR LL_RCC_PLLI2S_GetDIVR
  5565. * @retval Returned value can be one of the following values:
  5566. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_1
  5567. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_2
  5568. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_3
  5569. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_4
  5570. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_5
  5571. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_6
  5572. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_7
  5573. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_8
  5574. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_9
  5575. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_10
  5576. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_11
  5577. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_12
  5578. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_13
  5579. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_14
  5580. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_15
  5581. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_16
  5582. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_17
  5583. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_18
  5584. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_19
  5585. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_20
  5586. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_21
  5587. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_22
  5588. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_23
  5589. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_24
  5590. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_25
  5591. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_26
  5592. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_27
  5593. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_28
  5594. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_29
  5595. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_30
  5596. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_31
  5597. */
  5598. __STATIC_INLINE uint32_t LL_RCC_PLLI2S_GetDIVR(void)
  5599. {
  5600. return (uint32_t)(READ_BIT(RCC->DCKCFGR, RCC_DCKCFGR_PLLI2SDIVR));
  5601. }
  5602. #endif /* RCC_DCKCFGR_PLLI2SDIVR */
  5603. /**
  5604. * @brief Get division factor for PLLI2S input clock
  5605. * @rmtoll PLLCFGR PLLM LL_RCC_PLLI2S_GetDivider\n
  5606. * PLLI2SCFGR PLLI2SM LL_RCC_PLLI2S_GetDivider
  5607. * @retval Returned value can be one of the following values:
  5608. * @arg @ref LL_RCC_PLLI2SM_DIV_2
  5609. * @arg @ref LL_RCC_PLLI2SM_DIV_3
  5610. * @arg @ref LL_RCC_PLLI2SM_DIV_4
  5611. * @arg @ref LL_RCC_PLLI2SM_DIV_5
  5612. * @arg @ref LL_RCC_PLLI2SM_DIV_6
  5613. * @arg @ref LL_RCC_PLLI2SM_DIV_7
  5614. * @arg @ref LL_RCC_PLLI2SM_DIV_8
  5615. * @arg @ref LL_RCC_PLLI2SM_DIV_9
  5616. * @arg @ref LL_RCC_PLLI2SM_DIV_10
  5617. * @arg @ref LL_RCC_PLLI2SM_DIV_11
  5618. * @arg @ref LL_RCC_PLLI2SM_DIV_12
  5619. * @arg @ref LL_RCC_PLLI2SM_DIV_13
  5620. * @arg @ref LL_RCC_PLLI2SM_DIV_14
  5621. * @arg @ref LL_RCC_PLLI2SM_DIV_15
  5622. * @arg @ref LL_RCC_PLLI2SM_DIV_16
  5623. * @arg @ref LL_RCC_PLLI2SM_DIV_17
  5624. * @arg @ref LL_RCC_PLLI2SM_DIV_18
  5625. * @arg @ref LL_RCC_PLLI2SM_DIV_19
  5626. * @arg @ref LL_RCC_PLLI2SM_DIV_20
  5627. * @arg @ref LL_RCC_PLLI2SM_DIV_21
  5628. * @arg @ref LL_RCC_PLLI2SM_DIV_22
  5629. * @arg @ref LL_RCC_PLLI2SM_DIV_23
  5630. * @arg @ref LL_RCC_PLLI2SM_DIV_24
  5631. * @arg @ref LL_RCC_PLLI2SM_DIV_25
  5632. * @arg @ref LL_RCC_PLLI2SM_DIV_26
  5633. * @arg @ref LL_RCC_PLLI2SM_DIV_27
  5634. * @arg @ref LL_RCC_PLLI2SM_DIV_28
  5635. * @arg @ref LL_RCC_PLLI2SM_DIV_29
  5636. * @arg @ref LL_RCC_PLLI2SM_DIV_30
  5637. * @arg @ref LL_RCC_PLLI2SM_DIV_31
  5638. * @arg @ref LL_RCC_PLLI2SM_DIV_32
  5639. * @arg @ref LL_RCC_PLLI2SM_DIV_33
  5640. * @arg @ref LL_RCC_PLLI2SM_DIV_34
  5641. * @arg @ref LL_RCC_PLLI2SM_DIV_35
  5642. * @arg @ref LL_RCC_PLLI2SM_DIV_36
  5643. * @arg @ref LL_RCC_PLLI2SM_DIV_37
  5644. * @arg @ref LL_RCC_PLLI2SM_DIV_38
  5645. * @arg @ref LL_RCC_PLLI2SM_DIV_39
  5646. * @arg @ref LL_RCC_PLLI2SM_DIV_40
  5647. * @arg @ref LL_RCC_PLLI2SM_DIV_41
  5648. * @arg @ref LL_RCC_PLLI2SM_DIV_42
  5649. * @arg @ref LL_RCC_PLLI2SM_DIV_43
  5650. * @arg @ref LL_RCC_PLLI2SM_DIV_44
  5651. * @arg @ref LL_RCC_PLLI2SM_DIV_45
  5652. * @arg @ref LL_RCC_PLLI2SM_DIV_46
  5653. * @arg @ref LL_RCC_PLLI2SM_DIV_47
  5654. * @arg @ref LL_RCC_PLLI2SM_DIV_48
  5655. * @arg @ref LL_RCC_PLLI2SM_DIV_49
  5656. * @arg @ref LL_RCC_PLLI2SM_DIV_50
  5657. * @arg @ref LL_RCC_PLLI2SM_DIV_51
  5658. * @arg @ref LL_RCC_PLLI2SM_DIV_52
  5659. * @arg @ref LL_RCC_PLLI2SM_DIV_53
  5660. * @arg @ref LL_RCC_PLLI2SM_DIV_54
  5661. * @arg @ref LL_RCC_PLLI2SM_DIV_55
  5662. * @arg @ref LL_RCC_PLLI2SM_DIV_56
  5663. * @arg @ref LL_RCC_PLLI2SM_DIV_57
  5664. * @arg @ref LL_RCC_PLLI2SM_DIV_58
  5665. * @arg @ref LL_RCC_PLLI2SM_DIV_59
  5666. * @arg @ref LL_RCC_PLLI2SM_DIV_60
  5667. * @arg @ref LL_RCC_PLLI2SM_DIV_61
  5668. * @arg @ref LL_RCC_PLLI2SM_DIV_62
  5669. * @arg @ref LL_RCC_PLLI2SM_DIV_63
  5670. */
  5671. __STATIC_INLINE uint32_t LL_RCC_PLLI2S_GetDivider(void)
  5672. {
  5673. #if defined(RCC_PLLI2SCFGR_PLLI2SM)
  5674. return (uint32_t)(READ_BIT(RCC->PLLI2SCFGR, RCC_PLLI2SCFGR_PLLI2SM));
  5675. #else
  5676. return (uint32_t)(READ_BIT(RCC->PLLCFGR, RCC_PLLCFGR_PLLM));
  5677. #endif /* RCC_PLLI2SCFGR_PLLI2SM */
  5678. }
  5679. /**
  5680. * @brief Get the oscillator used as PLL clock source.
  5681. * @rmtoll PLLCFGR PLLSRC LL_RCC_PLLI2S_GetMainSource\n
  5682. * PLLI2SCFGR PLLI2SSRC LL_RCC_PLLI2S_GetMainSource
  5683. * @retval Returned value can be one of the following values:
  5684. * @arg @ref LL_RCC_PLLSOURCE_HSI
  5685. * @arg @ref LL_RCC_PLLSOURCE_HSE
  5686. * @arg @ref LL_RCC_PLLI2SSOURCE_PIN (*)
  5687. *
  5688. * (*) value not defined in all devices.
  5689. */
  5690. __STATIC_INLINE uint32_t LL_RCC_PLLI2S_GetMainSource(void)
  5691. {
  5692. #if defined(RCC_PLLI2SCFGR_PLLI2SSRC)
  5693. register uint32_t pllsrc = READ_BIT(RCC->PLLCFGR, RCC_PLLCFGR_PLLSRC);
  5694. register uint32_t plli2sssrc0 = READ_BIT(RCC->PLLI2SCFGR, RCC_PLLI2SCFGR_PLLI2SSRC);
  5695. register uint32_t plli2sssrc1 = READ_BIT(RCC->PLLI2SCFGR, RCC_PLLI2SCFGR_PLLI2SSRC) >> 15U;
  5696. return (uint32_t)(pllsrc | plli2sssrc0 | plli2sssrc1);
  5697. #else
  5698. return (uint32_t)(READ_BIT(RCC->PLLCFGR, RCC_PLLCFGR_PLLSRC));
  5699. #endif /* RCC_PLLI2SCFGR_PLLI2SSRC */
  5700. }
  5701. /**
  5702. * @}
  5703. */
  5704. #endif /* RCC_PLLI2S_SUPPORT */
  5705. #if defined(RCC_PLLSAI_SUPPORT)
  5706. /** @defgroup RCC_LL_EF_PLLSAI PLLSAI
  5707. * @{
  5708. */
  5709. /**
  5710. * @brief Enable PLLSAI
  5711. * @rmtoll CR PLLSAION LL_RCC_PLLSAI_Enable
  5712. * @retval None
  5713. */
  5714. __STATIC_INLINE void LL_RCC_PLLSAI_Enable(void)
  5715. {
  5716. SET_BIT(RCC->CR, RCC_CR_PLLSAION);
  5717. }
  5718. /**
  5719. * @brief Disable PLLSAI
  5720. * @rmtoll CR PLLSAION LL_RCC_PLLSAI_Disable
  5721. * @retval None
  5722. */
  5723. __STATIC_INLINE void LL_RCC_PLLSAI_Disable(void)
  5724. {
  5725. CLEAR_BIT(RCC->CR, RCC_CR_PLLSAION);
  5726. }
  5727. /**
  5728. * @brief Check if PLLSAI Ready
  5729. * @rmtoll CR PLLSAIRDY LL_RCC_PLLSAI_IsReady
  5730. * @retval State of bit (1 or 0).
  5731. */
  5732. __STATIC_INLINE uint32_t LL_RCC_PLLSAI_IsReady(void)
  5733. {
  5734. return (READ_BIT(RCC->CR, RCC_CR_PLLSAIRDY) == (RCC_CR_PLLSAIRDY));
  5735. }
  5736. /**
  5737. * @brief Configure PLLSAI used for SAI domain clock
  5738. * @note PLL Source and PLLM Divider can be written only when PLL,
  5739. * PLLI2S and PLLSAI(*) are disabled
  5740. * @note PLLN/PLLQ can be written only when PLLSAI is disabled
  5741. * @note This can be selected for SAI
  5742. * @rmtoll PLLCFGR PLLSRC LL_RCC_PLLSAI_ConfigDomain_SAI\n
  5743. * PLLCFGR PLLM LL_RCC_PLLSAI_ConfigDomain_SAI\n
  5744. * PLLSAICFGR PLLSAIM LL_RCC_PLLSAI_ConfigDomain_SAI\n
  5745. * PLLSAICFGR PLLSAIN LL_RCC_PLLSAI_ConfigDomain_SAI\n
  5746. * PLLSAICFGR PLLSAIQ LL_RCC_PLLSAI_ConfigDomain_SAI\n
  5747. * DCKCFGR PLLSAIDIVQ LL_RCC_PLLSAI_ConfigDomain_SAI
  5748. * @param Source This parameter can be one of the following values:
  5749. * @arg @ref LL_RCC_PLLSOURCE_HSI
  5750. * @arg @ref LL_RCC_PLLSOURCE_HSE
  5751. * @param PLLM This parameter can be one of the following values:
  5752. * @arg @ref LL_RCC_PLLSAIM_DIV_2
  5753. * @arg @ref LL_RCC_PLLSAIM_DIV_3
  5754. * @arg @ref LL_RCC_PLLSAIM_DIV_4
  5755. * @arg @ref LL_RCC_PLLSAIM_DIV_5
  5756. * @arg @ref LL_RCC_PLLSAIM_DIV_6
  5757. * @arg @ref LL_RCC_PLLSAIM_DIV_7
  5758. * @arg @ref LL_RCC_PLLSAIM_DIV_8
  5759. * @arg @ref LL_RCC_PLLSAIM_DIV_9
  5760. * @arg @ref LL_RCC_PLLSAIM_DIV_10
  5761. * @arg @ref LL_RCC_PLLSAIM_DIV_11
  5762. * @arg @ref LL_RCC_PLLSAIM_DIV_12
  5763. * @arg @ref LL_RCC_PLLSAIM_DIV_13
  5764. * @arg @ref LL_RCC_PLLSAIM_DIV_14
  5765. * @arg @ref LL_RCC_PLLSAIM_DIV_15
  5766. * @arg @ref LL_RCC_PLLSAIM_DIV_16
  5767. * @arg @ref LL_RCC_PLLSAIM_DIV_17
  5768. * @arg @ref LL_RCC_PLLSAIM_DIV_18
  5769. * @arg @ref LL_RCC_PLLSAIM_DIV_19
  5770. * @arg @ref LL_RCC_PLLSAIM_DIV_20
  5771. * @arg @ref LL_RCC_PLLSAIM_DIV_21
  5772. * @arg @ref LL_RCC_PLLSAIM_DIV_22
  5773. * @arg @ref LL_RCC_PLLSAIM_DIV_23
  5774. * @arg @ref LL_RCC_PLLSAIM_DIV_24
  5775. * @arg @ref LL_RCC_PLLSAIM_DIV_25
  5776. * @arg @ref LL_RCC_PLLSAIM_DIV_26
  5777. * @arg @ref LL_RCC_PLLSAIM_DIV_27
  5778. * @arg @ref LL_RCC_PLLSAIM_DIV_28
  5779. * @arg @ref LL_RCC_PLLSAIM_DIV_29
  5780. * @arg @ref LL_RCC_PLLSAIM_DIV_30
  5781. * @arg @ref LL_RCC_PLLSAIM_DIV_31
  5782. * @arg @ref LL_RCC_PLLSAIM_DIV_32
  5783. * @arg @ref LL_RCC_PLLSAIM_DIV_33
  5784. * @arg @ref LL_RCC_PLLSAIM_DIV_34
  5785. * @arg @ref LL_RCC_PLLSAIM_DIV_35
  5786. * @arg @ref LL_RCC_PLLSAIM_DIV_36
  5787. * @arg @ref LL_RCC_PLLSAIM_DIV_37
  5788. * @arg @ref LL_RCC_PLLSAIM_DIV_38
  5789. * @arg @ref LL_RCC_PLLSAIM_DIV_39
  5790. * @arg @ref LL_RCC_PLLSAIM_DIV_40
  5791. * @arg @ref LL_RCC_PLLSAIM_DIV_41
  5792. * @arg @ref LL_RCC_PLLSAIM_DIV_42
  5793. * @arg @ref LL_RCC_PLLSAIM_DIV_43
  5794. * @arg @ref LL_RCC_PLLSAIM_DIV_44
  5795. * @arg @ref LL_RCC_PLLSAIM_DIV_45
  5796. * @arg @ref LL_RCC_PLLSAIM_DIV_46
  5797. * @arg @ref LL_RCC_PLLSAIM_DIV_47
  5798. * @arg @ref LL_RCC_PLLSAIM_DIV_48
  5799. * @arg @ref LL_RCC_PLLSAIM_DIV_49
  5800. * @arg @ref LL_RCC_PLLSAIM_DIV_50
  5801. * @arg @ref LL_RCC_PLLSAIM_DIV_51
  5802. * @arg @ref LL_RCC_PLLSAIM_DIV_52
  5803. * @arg @ref LL_RCC_PLLSAIM_DIV_53
  5804. * @arg @ref LL_RCC_PLLSAIM_DIV_54
  5805. * @arg @ref LL_RCC_PLLSAIM_DIV_55
  5806. * @arg @ref LL_RCC_PLLSAIM_DIV_56
  5807. * @arg @ref LL_RCC_PLLSAIM_DIV_57
  5808. * @arg @ref LL_RCC_PLLSAIM_DIV_58
  5809. * @arg @ref LL_RCC_PLLSAIM_DIV_59
  5810. * @arg @ref LL_RCC_PLLSAIM_DIV_60
  5811. * @arg @ref LL_RCC_PLLSAIM_DIV_61
  5812. * @arg @ref LL_RCC_PLLSAIM_DIV_62
  5813. * @arg @ref LL_RCC_PLLSAIM_DIV_63
  5814. * @param PLLN Between 49/50(*) and 432
  5815. *
  5816. * (*) value not defined in all devices.
  5817. * @param PLLQ This parameter can be one of the following values:
  5818. * @arg @ref LL_RCC_PLLSAIQ_DIV_2
  5819. * @arg @ref LL_RCC_PLLSAIQ_DIV_3
  5820. * @arg @ref LL_RCC_PLLSAIQ_DIV_4
  5821. * @arg @ref LL_RCC_PLLSAIQ_DIV_5
  5822. * @arg @ref LL_RCC_PLLSAIQ_DIV_6
  5823. * @arg @ref LL_RCC_PLLSAIQ_DIV_7
  5824. * @arg @ref LL_RCC_PLLSAIQ_DIV_8
  5825. * @arg @ref LL_RCC_PLLSAIQ_DIV_9
  5826. * @arg @ref LL_RCC_PLLSAIQ_DIV_10
  5827. * @arg @ref LL_RCC_PLLSAIQ_DIV_11
  5828. * @arg @ref LL_RCC_PLLSAIQ_DIV_12
  5829. * @arg @ref LL_RCC_PLLSAIQ_DIV_13
  5830. * @arg @ref LL_RCC_PLLSAIQ_DIV_14
  5831. * @arg @ref LL_RCC_PLLSAIQ_DIV_15
  5832. * @param PLLDIVQ This parameter can be one of the following values:
  5833. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_1
  5834. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_2
  5835. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_3
  5836. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_4
  5837. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_5
  5838. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_6
  5839. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_7
  5840. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_8
  5841. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_9
  5842. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_10
  5843. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_11
  5844. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_12
  5845. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_13
  5846. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_14
  5847. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_15
  5848. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_16
  5849. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_17
  5850. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_18
  5851. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_19
  5852. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_20
  5853. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_21
  5854. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_22
  5855. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_23
  5856. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_24
  5857. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_25
  5858. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_26
  5859. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_27
  5860. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_28
  5861. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_29
  5862. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_30
  5863. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_31
  5864. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_32
  5865. * @retval None
  5866. */
  5867. __STATIC_INLINE void LL_RCC_PLLSAI_ConfigDomain_SAI(uint32_t Source, uint32_t PLLM, uint32_t PLLN, uint32_t PLLQ, uint32_t PLLDIVQ)
  5868. {
  5869. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLSRC, Source);
  5870. #if defined(RCC_PLLSAICFGR_PLLSAIM)
  5871. MODIFY_REG(RCC->PLLSAICFGR, RCC_PLLSAICFGR_PLLSAIM, PLLM);
  5872. #else
  5873. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLM, PLLM);
  5874. #endif /* RCC_PLLSAICFGR_PLLSAIM */
  5875. MODIFY_REG(RCC->PLLSAICFGR, RCC_PLLSAICFGR_PLLSAIN | RCC_PLLSAICFGR_PLLSAIQ, PLLN << RCC_PLLSAICFGR_PLLSAIN_Pos | PLLQ);
  5876. MODIFY_REG(RCC->DCKCFGR, RCC_DCKCFGR_PLLSAIDIVQ, PLLDIVQ);
  5877. }
  5878. #if defined(RCC_PLLSAICFGR_PLLSAIP)
  5879. /**
  5880. * @brief Configure PLLSAI used for 48Mhz domain clock
  5881. * @note PLL Source and PLLM Divider can be written only when PLL,
  5882. * PLLI2S and PLLSAI(*) are disabled
  5883. * @note PLLN/PLLP can be written only when PLLSAI is disabled
  5884. * @note This can be selected for USB, RNG, SDIO
  5885. * @rmtoll PLLCFGR PLLSRC LL_RCC_PLLSAI_ConfigDomain_48M\n
  5886. * PLLCFGR PLLM LL_RCC_PLLSAI_ConfigDomain_48M\n
  5887. * PLLSAICFGR PLLSAIM LL_RCC_PLLSAI_ConfigDomain_48M\n
  5888. * PLLSAICFGR PLLSAIN LL_RCC_PLLSAI_ConfigDomain_48M\n
  5889. * PLLSAICFGR PLLSAIP LL_RCC_PLLSAI_ConfigDomain_48M
  5890. * @param Source This parameter can be one of the following values:
  5891. * @arg @ref LL_RCC_PLLSOURCE_HSI
  5892. * @arg @ref LL_RCC_PLLSOURCE_HSE
  5893. * @param PLLM This parameter can be one of the following values:
  5894. * @arg @ref LL_RCC_PLLSAIM_DIV_2
  5895. * @arg @ref LL_RCC_PLLSAIM_DIV_3
  5896. * @arg @ref LL_RCC_PLLSAIM_DIV_4
  5897. * @arg @ref LL_RCC_PLLSAIM_DIV_5
  5898. * @arg @ref LL_RCC_PLLSAIM_DIV_6
  5899. * @arg @ref LL_RCC_PLLSAIM_DIV_7
  5900. * @arg @ref LL_RCC_PLLSAIM_DIV_8
  5901. * @arg @ref LL_RCC_PLLSAIM_DIV_9
  5902. * @arg @ref LL_RCC_PLLSAIM_DIV_10
  5903. * @arg @ref LL_RCC_PLLSAIM_DIV_11
  5904. * @arg @ref LL_RCC_PLLSAIM_DIV_12
  5905. * @arg @ref LL_RCC_PLLSAIM_DIV_13
  5906. * @arg @ref LL_RCC_PLLSAIM_DIV_14
  5907. * @arg @ref LL_RCC_PLLSAIM_DIV_15
  5908. * @arg @ref LL_RCC_PLLSAIM_DIV_16
  5909. * @arg @ref LL_RCC_PLLSAIM_DIV_17
  5910. * @arg @ref LL_RCC_PLLSAIM_DIV_18
  5911. * @arg @ref LL_RCC_PLLSAIM_DIV_19
  5912. * @arg @ref LL_RCC_PLLSAIM_DIV_20
  5913. * @arg @ref LL_RCC_PLLSAIM_DIV_21
  5914. * @arg @ref LL_RCC_PLLSAIM_DIV_22
  5915. * @arg @ref LL_RCC_PLLSAIM_DIV_23
  5916. * @arg @ref LL_RCC_PLLSAIM_DIV_24
  5917. * @arg @ref LL_RCC_PLLSAIM_DIV_25
  5918. * @arg @ref LL_RCC_PLLSAIM_DIV_26
  5919. * @arg @ref LL_RCC_PLLSAIM_DIV_27
  5920. * @arg @ref LL_RCC_PLLSAIM_DIV_28
  5921. * @arg @ref LL_RCC_PLLSAIM_DIV_29
  5922. * @arg @ref LL_RCC_PLLSAIM_DIV_30
  5923. * @arg @ref LL_RCC_PLLSAIM_DIV_31
  5924. * @arg @ref LL_RCC_PLLSAIM_DIV_32
  5925. * @arg @ref LL_RCC_PLLSAIM_DIV_33
  5926. * @arg @ref LL_RCC_PLLSAIM_DIV_34
  5927. * @arg @ref LL_RCC_PLLSAIM_DIV_35
  5928. * @arg @ref LL_RCC_PLLSAIM_DIV_36
  5929. * @arg @ref LL_RCC_PLLSAIM_DIV_37
  5930. * @arg @ref LL_RCC_PLLSAIM_DIV_38
  5931. * @arg @ref LL_RCC_PLLSAIM_DIV_39
  5932. * @arg @ref LL_RCC_PLLSAIM_DIV_40
  5933. * @arg @ref LL_RCC_PLLSAIM_DIV_41
  5934. * @arg @ref LL_RCC_PLLSAIM_DIV_42
  5935. * @arg @ref LL_RCC_PLLSAIM_DIV_43
  5936. * @arg @ref LL_RCC_PLLSAIM_DIV_44
  5937. * @arg @ref LL_RCC_PLLSAIM_DIV_45
  5938. * @arg @ref LL_RCC_PLLSAIM_DIV_46
  5939. * @arg @ref LL_RCC_PLLSAIM_DIV_47
  5940. * @arg @ref LL_RCC_PLLSAIM_DIV_48
  5941. * @arg @ref LL_RCC_PLLSAIM_DIV_49
  5942. * @arg @ref LL_RCC_PLLSAIM_DIV_50
  5943. * @arg @ref LL_RCC_PLLSAIM_DIV_51
  5944. * @arg @ref LL_RCC_PLLSAIM_DIV_52
  5945. * @arg @ref LL_RCC_PLLSAIM_DIV_53
  5946. * @arg @ref LL_RCC_PLLSAIM_DIV_54
  5947. * @arg @ref LL_RCC_PLLSAIM_DIV_55
  5948. * @arg @ref LL_RCC_PLLSAIM_DIV_56
  5949. * @arg @ref LL_RCC_PLLSAIM_DIV_57
  5950. * @arg @ref LL_RCC_PLLSAIM_DIV_58
  5951. * @arg @ref LL_RCC_PLLSAIM_DIV_59
  5952. * @arg @ref LL_RCC_PLLSAIM_DIV_60
  5953. * @arg @ref LL_RCC_PLLSAIM_DIV_61
  5954. * @arg @ref LL_RCC_PLLSAIM_DIV_62
  5955. * @arg @ref LL_RCC_PLLSAIM_DIV_63
  5956. * @param PLLN Between 50 and 432
  5957. * @param PLLP This parameter can be one of the following values:
  5958. * @arg @ref LL_RCC_PLLSAIP_DIV_2
  5959. * @arg @ref LL_RCC_PLLSAIP_DIV_4
  5960. * @arg @ref LL_RCC_PLLSAIP_DIV_6
  5961. * @arg @ref LL_RCC_PLLSAIP_DIV_8
  5962. * @retval None
  5963. */
  5964. __STATIC_INLINE void LL_RCC_PLLSAI_ConfigDomain_48M(uint32_t Source, uint32_t PLLM, uint32_t PLLN, uint32_t PLLP)
  5965. {
  5966. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLSRC, Source);
  5967. #if defined(RCC_PLLSAICFGR_PLLSAIM)
  5968. MODIFY_REG(RCC->PLLSAICFGR, RCC_PLLSAICFGR_PLLSAIM, PLLM);
  5969. #else
  5970. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLM, PLLM);
  5971. #endif /* RCC_PLLSAICFGR_PLLSAIM */
  5972. MODIFY_REG(RCC->PLLSAICFGR, RCC_PLLSAICFGR_PLLSAIN | RCC_PLLSAICFGR_PLLSAIP, PLLN << RCC_PLLSAICFGR_PLLSAIN_Pos | PLLP);
  5973. }
  5974. #endif /* RCC_PLLSAICFGR_PLLSAIP */
  5975. #if defined(LTDC)
  5976. /**
  5977. * @brief Configure PLLSAI used for LTDC domain clock
  5978. * @note PLL Source and PLLM Divider can be written only when PLL,
  5979. * PLLI2S and PLLSAI(*) are disabled
  5980. * @note PLLN/PLLR can be written only when PLLSAI is disabled
  5981. * @note This can be selected for LTDC
  5982. * @rmtoll PLLCFGR PLLSRC LL_RCC_PLLSAI_ConfigDomain_LTDC\n
  5983. * PLLCFGR PLLM LL_RCC_PLLSAI_ConfigDomain_LTDC\n
  5984. * PLLSAICFGR PLLSAIN LL_RCC_PLLSAI_ConfigDomain_LTDC\n
  5985. * PLLSAICFGR PLLSAIR LL_RCC_PLLSAI_ConfigDomain_LTDC\n
  5986. * DCKCFGR PLLSAIDIVR LL_RCC_PLLSAI_ConfigDomain_LTDC
  5987. * @param Source This parameter can be one of the following values:
  5988. * @arg @ref LL_RCC_PLLSOURCE_HSI
  5989. * @arg @ref LL_RCC_PLLSOURCE_HSE
  5990. * @param PLLM This parameter can be one of the following values:
  5991. * @arg @ref LL_RCC_PLLSAIM_DIV_2
  5992. * @arg @ref LL_RCC_PLLSAIM_DIV_3
  5993. * @arg @ref LL_RCC_PLLSAIM_DIV_4
  5994. * @arg @ref LL_RCC_PLLSAIM_DIV_5
  5995. * @arg @ref LL_RCC_PLLSAIM_DIV_6
  5996. * @arg @ref LL_RCC_PLLSAIM_DIV_7
  5997. * @arg @ref LL_RCC_PLLSAIM_DIV_8
  5998. * @arg @ref LL_RCC_PLLSAIM_DIV_9
  5999. * @arg @ref LL_RCC_PLLSAIM_DIV_10
  6000. * @arg @ref LL_RCC_PLLSAIM_DIV_11
  6001. * @arg @ref LL_RCC_PLLSAIM_DIV_12
  6002. * @arg @ref LL_RCC_PLLSAIM_DIV_13
  6003. * @arg @ref LL_RCC_PLLSAIM_DIV_14
  6004. * @arg @ref LL_RCC_PLLSAIM_DIV_15
  6005. * @arg @ref LL_RCC_PLLSAIM_DIV_16
  6006. * @arg @ref LL_RCC_PLLSAIM_DIV_17
  6007. * @arg @ref LL_RCC_PLLSAIM_DIV_18
  6008. * @arg @ref LL_RCC_PLLSAIM_DIV_19
  6009. * @arg @ref LL_RCC_PLLSAIM_DIV_20
  6010. * @arg @ref LL_RCC_PLLSAIM_DIV_21
  6011. * @arg @ref LL_RCC_PLLSAIM_DIV_22
  6012. * @arg @ref LL_RCC_PLLSAIM_DIV_23
  6013. * @arg @ref LL_RCC_PLLSAIM_DIV_24
  6014. * @arg @ref LL_RCC_PLLSAIM_DIV_25
  6015. * @arg @ref LL_RCC_PLLSAIM_DIV_26
  6016. * @arg @ref LL_RCC_PLLSAIM_DIV_27
  6017. * @arg @ref LL_RCC_PLLSAIM_DIV_28
  6018. * @arg @ref LL_RCC_PLLSAIM_DIV_29
  6019. * @arg @ref LL_RCC_PLLSAIM_DIV_30
  6020. * @arg @ref LL_RCC_PLLSAIM_DIV_31
  6021. * @arg @ref LL_RCC_PLLSAIM_DIV_32
  6022. * @arg @ref LL_RCC_PLLSAIM_DIV_33
  6023. * @arg @ref LL_RCC_PLLSAIM_DIV_34
  6024. * @arg @ref LL_RCC_PLLSAIM_DIV_35
  6025. * @arg @ref LL_RCC_PLLSAIM_DIV_36
  6026. * @arg @ref LL_RCC_PLLSAIM_DIV_37
  6027. * @arg @ref LL_RCC_PLLSAIM_DIV_38
  6028. * @arg @ref LL_RCC_PLLSAIM_DIV_39
  6029. * @arg @ref LL_RCC_PLLSAIM_DIV_40
  6030. * @arg @ref LL_RCC_PLLSAIM_DIV_41
  6031. * @arg @ref LL_RCC_PLLSAIM_DIV_42
  6032. * @arg @ref LL_RCC_PLLSAIM_DIV_43
  6033. * @arg @ref LL_RCC_PLLSAIM_DIV_44
  6034. * @arg @ref LL_RCC_PLLSAIM_DIV_45
  6035. * @arg @ref LL_RCC_PLLSAIM_DIV_46
  6036. * @arg @ref LL_RCC_PLLSAIM_DIV_47
  6037. * @arg @ref LL_RCC_PLLSAIM_DIV_48
  6038. * @arg @ref LL_RCC_PLLSAIM_DIV_49
  6039. * @arg @ref LL_RCC_PLLSAIM_DIV_50
  6040. * @arg @ref LL_RCC_PLLSAIM_DIV_51
  6041. * @arg @ref LL_RCC_PLLSAIM_DIV_52
  6042. * @arg @ref LL_RCC_PLLSAIM_DIV_53
  6043. * @arg @ref LL_RCC_PLLSAIM_DIV_54
  6044. * @arg @ref LL_RCC_PLLSAIM_DIV_55
  6045. * @arg @ref LL_RCC_PLLSAIM_DIV_56
  6046. * @arg @ref LL_RCC_PLLSAIM_DIV_57
  6047. * @arg @ref LL_RCC_PLLSAIM_DIV_58
  6048. * @arg @ref LL_RCC_PLLSAIM_DIV_59
  6049. * @arg @ref LL_RCC_PLLSAIM_DIV_60
  6050. * @arg @ref LL_RCC_PLLSAIM_DIV_61
  6051. * @arg @ref LL_RCC_PLLSAIM_DIV_62
  6052. * @arg @ref LL_RCC_PLLSAIM_DIV_63
  6053. * @param PLLN Between 49/50(*) and 432
  6054. *
  6055. * (*) value not defined in all devices.
  6056. * @param PLLR This parameter can be one of the following values:
  6057. * @arg @ref LL_RCC_PLLSAIR_DIV_2
  6058. * @arg @ref LL_RCC_PLLSAIR_DIV_3
  6059. * @arg @ref LL_RCC_PLLSAIR_DIV_4
  6060. * @arg @ref LL_RCC_PLLSAIR_DIV_5
  6061. * @arg @ref LL_RCC_PLLSAIR_DIV_6
  6062. * @arg @ref LL_RCC_PLLSAIR_DIV_7
  6063. * @param PLLDIVR This parameter can be one of the following values:
  6064. * @arg @ref LL_RCC_PLLSAIDIVR_DIV_2
  6065. * @arg @ref LL_RCC_PLLSAIDIVR_DIV_4
  6066. * @arg @ref LL_RCC_PLLSAIDIVR_DIV_8
  6067. * @arg @ref LL_RCC_PLLSAIDIVR_DIV_16
  6068. * @retval None
  6069. */
  6070. __STATIC_INLINE void LL_RCC_PLLSAI_ConfigDomain_LTDC(uint32_t Source, uint32_t PLLM, uint32_t PLLN, uint32_t PLLR, uint32_t PLLDIVR)
  6071. {
  6072. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLSRC | RCC_PLLCFGR_PLLM, Source | PLLM);
  6073. MODIFY_REG(RCC->PLLSAICFGR, RCC_PLLSAICFGR_PLLSAIN | RCC_PLLSAICFGR_PLLSAIR, PLLN << RCC_PLLSAICFGR_PLLSAIN_Pos | PLLR);
  6074. MODIFY_REG(RCC->DCKCFGR, RCC_DCKCFGR_PLLSAIDIVR, PLLDIVR);
  6075. }
  6076. #endif /* LTDC */
  6077. /**
  6078. * @brief Get division factor for PLLSAI input clock
  6079. * @rmtoll PLLCFGR PLLM LL_RCC_PLLSAI_GetDivider\n
  6080. * PLLSAICFGR PLLSAIM LL_RCC_PLLSAI_GetDivider
  6081. * @retval Returned value can be one of the following values:
  6082. * @arg @ref LL_RCC_PLLSAIM_DIV_2
  6083. * @arg @ref LL_RCC_PLLSAIM_DIV_3
  6084. * @arg @ref LL_RCC_PLLSAIM_DIV_4
  6085. * @arg @ref LL_RCC_PLLSAIM_DIV_5
  6086. * @arg @ref LL_RCC_PLLSAIM_DIV_6
  6087. * @arg @ref LL_RCC_PLLSAIM_DIV_7
  6088. * @arg @ref LL_RCC_PLLSAIM_DIV_8
  6089. * @arg @ref LL_RCC_PLLSAIM_DIV_9
  6090. * @arg @ref LL_RCC_PLLSAIM_DIV_10
  6091. * @arg @ref LL_RCC_PLLSAIM_DIV_11
  6092. * @arg @ref LL_RCC_PLLSAIM_DIV_12
  6093. * @arg @ref LL_RCC_PLLSAIM_DIV_13
  6094. * @arg @ref LL_RCC_PLLSAIM_DIV_14
  6095. * @arg @ref LL_RCC_PLLSAIM_DIV_15
  6096. * @arg @ref LL_RCC_PLLSAIM_DIV_16
  6097. * @arg @ref LL_RCC_PLLSAIM_DIV_17
  6098. * @arg @ref LL_RCC_PLLSAIM_DIV_18
  6099. * @arg @ref LL_RCC_PLLSAIM_DIV_19
  6100. * @arg @ref LL_RCC_PLLSAIM_DIV_20
  6101. * @arg @ref LL_RCC_PLLSAIM_DIV_21
  6102. * @arg @ref LL_RCC_PLLSAIM_DIV_22
  6103. * @arg @ref LL_RCC_PLLSAIM_DIV_23
  6104. * @arg @ref LL_RCC_PLLSAIM_DIV_24
  6105. * @arg @ref LL_RCC_PLLSAIM_DIV_25
  6106. * @arg @ref LL_RCC_PLLSAIM_DIV_26
  6107. * @arg @ref LL_RCC_PLLSAIM_DIV_27
  6108. * @arg @ref LL_RCC_PLLSAIM_DIV_28
  6109. * @arg @ref LL_RCC_PLLSAIM_DIV_29
  6110. * @arg @ref LL_RCC_PLLSAIM_DIV_30
  6111. * @arg @ref LL_RCC_PLLSAIM_DIV_31
  6112. * @arg @ref LL_RCC_PLLSAIM_DIV_32
  6113. * @arg @ref LL_RCC_PLLSAIM_DIV_33
  6114. * @arg @ref LL_RCC_PLLSAIM_DIV_34
  6115. * @arg @ref LL_RCC_PLLSAIM_DIV_35
  6116. * @arg @ref LL_RCC_PLLSAIM_DIV_36
  6117. * @arg @ref LL_RCC_PLLSAIM_DIV_37
  6118. * @arg @ref LL_RCC_PLLSAIM_DIV_38
  6119. * @arg @ref LL_RCC_PLLSAIM_DIV_39
  6120. * @arg @ref LL_RCC_PLLSAIM_DIV_40
  6121. * @arg @ref LL_RCC_PLLSAIM_DIV_41
  6122. * @arg @ref LL_RCC_PLLSAIM_DIV_42
  6123. * @arg @ref LL_RCC_PLLSAIM_DIV_43
  6124. * @arg @ref LL_RCC_PLLSAIM_DIV_44
  6125. * @arg @ref LL_RCC_PLLSAIM_DIV_45
  6126. * @arg @ref LL_RCC_PLLSAIM_DIV_46
  6127. * @arg @ref LL_RCC_PLLSAIM_DIV_47
  6128. * @arg @ref LL_RCC_PLLSAIM_DIV_48
  6129. * @arg @ref LL_RCC_PLLSAIM_DIV_49
  6130. * @arg @ref LL_RCC_PLLSAIM_DIV_50
  6131. * @arg @ref LL_RCC_PLLSAIM_DIV_51
  6132. * @arg @ref LL_RCC_PLLSAIM_DIV_52
  6133. * @arg @ref LL_RCC_PLLSAIM_DIV_53
  6134. * @arg @ref LL_RCC_PLLSAIM_DIV_54
  6135. * @arg @ref LL_RCC_PLLSAIM_DIV_55
  6136. * @arg @ref LL_RCC_PLLSAIM_DIV_56
  6137. * @arg @ref LL_RCC_PLLSAIM_DIV_57
  6138. * @arg @ref LL_RCC_PLLSAIM_DIV_58
  6139. * @arg @ref LL_RCC_PLLSAIM_DIV_59
  6140. * @arg @ref LL_RCC_PLLSAIM_DIV_60
  6141. * @arg @ref LL_RCC_PLLSAIM_DIV_61
  6142. * @arg @ref LL_RCC_PLLSAIM_DIV_62
  6143. * @arg @ref LL_RCC_PLLSAIM_DIV_63
  6144. */
  6145. __STATIC_INLINE uint32_t LL_RCC_PLLSAI_GetDivider(void)
  6146. {
  6147. #if defined(RCC_PLLSAICFGR_PLLSAIM)
  6148. return (uint32_t)(READ_BIT(RCC->PLLSAICFGR, RCC_PLLSAICFGR_PLLSAIM));
  6149. #else
  6150. return (uint32_t)(READ_BIT(RCC->PLLCFGR, RCC_PLLCFGR_PLLM));
  6151. #endif /* RCC_PLLSAICFGR_PLLSAIM */
  6152. }
  6153. /**
  6154. * @brief Get SAIPLL multiplication factor for VCO
  6155. * @rmtoll PLLSAICFGR PLLSAIN LL_RCC_PLLSAI_GetN
  6156. * @retval Between 49/50(*) and 432
  6157. *
  6158. * (*) value not defined in all devices.
  6159. */
  6160. __STATIC_INLINE uint32_t LL_RCC_PLLSAI_GetN(void)
  6161. {
  6162. return (uint32_t)(READ_BIT(RCC->PLLSAICFGR, RCC_PLLSAICFGR_PLLSAIN) >> RCC_PLLSAICFGR_PLLSAIN_Pos);
  6163. }
  6164. /**
  6165. * @brief Get SAIPLL division factor for PLLSAIQ
  6166. * @rmtoll PLLSAICFGR PLLSAIQ LL_RCC_PLLSAI_GetQ
  6167. * @retval Returned value can be one of the following values:
  6168. * @arg @ref LL_RCC_PLLSAIQ_DIV_2
  6169. * @arg @ref LL_RCC_PLLSAIQ_DIV_3
  6170. * @arg @ref LL_RCC_PLLSAIQ_DIV_4
  6171. * @arg @ref LL_RCC_PLLSAIQ_DIV_5
  6172. * @arg @ref LL_RCC_PLLSAIQ_DIV_6
  6173. * @arg @ref LL_RCC_PLLSAIQ_DIV_7
  6174. * @arg @ref LL_RCC_PLLSAIQ_DIV_8
  6175. * @arg @ref LL_RCC_PLLSAIQ_DIV_9
  6176. * @arg @ref LL_RCC_PLLSAIQ_DIV_10
  6177. * @arg @ref LL_RCC_PLLSAIQ_DIV_11
  6178. * @arg @ref LL_RCC_PLLSAIQ_DIV_12
  6179. * @arg @ref LL_RCC_PLLSAIQ_DIV_13
  6180. * @arg @ref LL_RCC_PLLSAIQ_DIV_14
  6181. * @arg @ref LL_RCC_PLLSAIQ_DIV_15
  6182. */
  6183. __STATIC_INLINE uint32_t LL_RCC_PLLSAI_GetQ(void)
  6184. {
  6185. return (uint32_t)(READ_BIT(RCC->PLLSAICFGR, RCC_PLLSAICFGR_PLLSAIQ));
  6186. }
  6187. #if defined(RCC_PLLSAICFGR_PLLSAIR)
  6188. /**
  6189. * @brief Get SAIPLL division factor for PLLSAIR
  6190. * @note used for PLLSAICLK (SAI clock)
  6191. * @rmtoll PLLSAICFGR PLLSAIR LL_RCC_PLLSAI_GetR
  6192. * @retval Returned value can be one of the following values:
  6193. * @arg @ref LL_RCC_PLLSAIR_DIV_2
  6194. * @arg @ref LL_RCC_PLLSAIR_DIV_3
  6195. * @arg @ref LL_RCC_PLLSAIR_DIV_4
  6196. * @arg @ref LL_RCC_PLLSAIR_DIV_5
  6197. * @arg @ref LL_RCC_PLLSAIR_DIV_6
  6198. * @arg @ref LL_RCC_PLLSAIR_DIV_7
  6199. */
  6200. __STATIC_INLINE uint32_t LL_RCC_PLLSAI_GetR(void)
  6201. {
  6202. return (uint32_t)(READ_BIT(RCC->PLLSAICFGR, RCC_PLLSAICFGR_PLLSAIR));
  6203. }
  6204. #endif /* RCC_PLLSAICFGR_PLLSAIR */
  6205. #if defined(RCC_PLLSAICFGR_PLLSAIP)
  6206. /**
  6207. * @brief Get SAIPLL division factor for PLLSAIP
  6208. * @note used for PLL48MCLK (48M domain clock)
  6209. * @rmtoll PLLSAICFGR PLLSAIP LL_RCC_PLLSAI_GetP
  6210. * @retval Returned value can be one of the following values:
  6211. * @arg @ref LL_RCC_PLLSAIP_DIV_2
  6212. * @arg @ref LL_RCC_PLLSAIP_DIV_4
  6213. * @arg @ref LL_RCC_PLLSAIP_DIV_6
  6214. * @arg @ref LL_RCC_PLLSAIP_DIV_8
  6215. */
  6216. __STATIC_INLINE uint32_t LL_RCC_PLLSAI_GetP(void)
  6217. {
  6218. return (uint32_t)(READ_BIT(RCC->PLLSAICFGR, RCC_PLLSAICFGR_PLLSAIP));
  6219. }
  6220. #endif /* RCC_PLLSAICFGR_PLLSAIP */
  6221. /**
  6222. * @brief Get SAIPLL division factor for PLLSAIDIVQ
  6223. * @note used PLLSAICLK selected (SAI clock)
  6224. * @rmtoll DCKCFGR PLLSAIDIVQ LL_RCC_PLLSAI_GetDIVQ
  6225. * @retval Returned value can be one of the following values:
  6226. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_1
  6227. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_2
  6228. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_3
  6229. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_4
  6230. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_5
  6231. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_6
  6232. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_7
  6233. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_8
  6234. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_9
  6235. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_10
  6236. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_11
  6237. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_12
  6238. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_13
  6239. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_14
  6240. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_15
  6241. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_16
  6242. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_17
  6243. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_18
  6244. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_19
  6245. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_20
  6246. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_21
  6247. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_22
  6248. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_23
  6249. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_24
  6250. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_25
  6251. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_26
  6252. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_27
  6253. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_28
  6254. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_29
  6255. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_30
  6256. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_31
  6257. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_32
  6258. */
  6259. __STATIC_INLINE uint32_t LL_RCC_PLLSAI_GetDIVQ(void)
  6260. {
  6261. return (uint32_t)(READ_BIT(RCC->DCKCFGR, RCC_DCKCFGR_PLLSAIDIVQ));
  6262. }
  6263. #if defined(RCC_DCKCFGR_PLLSAIDIVR)
  6264. /**
  6265. * @brief Get SAIPLL division factor for PLLSAIDIVR
  6266. * @note used for LTDC domain clock
  6267. * @rmtoll DCKCFGR PLLSAIDIVR LL_RCC_PLLSAI_GetDIVR
  6268. * @retval Returned value can be one of the following values:
  6269. * @arg @ref LL_RCC_PLLSAIDIVR_DIV_2
  6270. * @arg @ref LL_RCC_PLLSAIDIVR_DIV_4
  6271. * @arg @ref LL_RCC_PLLSAIDIVR_DIV_8
  6272. * @arg @ref LL_RCC_PLLSAIDIVR_DIV_16
  6273. */
  6274. __STATIC_INLINE uint32_t LL_RCC_PLLSAI_GetDIVR(void)
  6275. {
  6276. return (uint32_t)(READ_BIT(RCC->DCKCFGR, RCC_DCKCFGR_PLLSAIDIVR));
  6277. }
  6278. #endif /* RCC_DCKCFGR_PLLSAIDIVR */
  6279. /**
  6280. * @}
  6281. */
  6282. #endif /* RCC_PLLSAI_SUPPORT */
  6283. /** @defgroup RCC_LL_EF_FLAG_Management FLAG Management
  6284. * @{
  6285. */
  6286. /**
  6287. * @brief Clear LSI ready interrupt flag
  6288. * @rmtoll CIR LSIRDYC LL_RCC_ClearFlag_LSIRDY
  6289. * @retval None
  6290. */
  6291. __STATIC_INLINE void LL_RCC_ClearFlag_LSIRDY(void)
  6292. {
  6293. SET_BIT(RCC->CIR, RCC_CIR_LSIRDYC);
  6294. }
  6295. /**
  6296. * @brief Clear LSE ready interrupt flag
  6297. * @rmtoll CIR LSERDYC LL_RCC_ClearFlag_LSERDY
  6298. * @retval None
  6299. */
  6300. __STATIC_INLINE void LL_RCC_ClearFlag_LSERDY(void)
  6301. {
  6302. SET_BIT(RCC->CIR, RCC_CIR_LSERDYC);
  6303. }
  6304. /**
  6305. * @brief Clear HSI ready interrupt flag
  6306. * @rmtoll CIR HSIRDYC LL_RCC_ClearFlag_HSIRDY
  6307. * @retval None
  6308. */
  6309. __STATIC_INLINE void LL_RCC_ClearFlag_HSIRDY(void)
  6310. {
  6311. SET_BIT(RCC->CIR, RCC_CIR_HSIRDYC);
  6312. }
  6313. /**
  6314. * @brief Clear HSE ready interrupt flag
  6315. * @rmtoll CIR HSERDYC LL_RCC_ClearFlag_HSERDY
  6316. * @retval None
  6317. */
  6318. __STATIC_INLINE void LL_RCC_ClearFlag_HSERDY(void)
  6319. {
  6320. SET_BIT(RCC->CIR, RCC_CIR_HSERDYC);
  6321. }
  6322. /**
  6323. * @brief Clear PLL ready interrupt flag
  6324. * @rmtoll CIR PLLRDYC LL_RCC_ClearFlag_PLLRDY
  6325. * @retval None
  6326. */
  6327. __STATIC_INLINE void LL_RCC_ClearFlag_PLLRDY(void)
  6328. {
  6329. SET_BIT(RCC->CIR, RCC_CIR_PLLRDYC);
  6330. }
  6331. #if defined(RCC_PLLI2S_SUPPORT)
  6332. /**
  6333. * @brief Clear PLLI2S ready interrupt flag
  6334. * @rmtoll CIR PLLI2SRDYC LL_RCC_ClearFlag_PLLI2SRDY
  6335. * @retval None
  6336. */
  6337. __STATIC_INLINE void LL_RCC_ClearFlag_PLLI2SRDY(void)
  6338. {
  6339. SET_BIT(RCC->CIR, RCC_CIR_PLLI2SRDYC);
  6340. }
  6341. #endif /* RCC_PLLI2S_SUPPORT */
  6342. #if defined(RCC_PLLSAI_SUPPORT)
  6343. /**
  6344. * @brief Clear PLLSAI ready interrupt flag
  6345. * @rmtoll CIR PLLSAIRDYC LL_RCC_ClearFlag_PLLSAIRDY
  6346. * @retval None
  6347. */
  6348. __STATIC_INLINE void LL_RCC_ClearFlag_PLLSAIRDY(void)
  6349. {
  6350. SET_BIT(RCC->CIR, RCC_CIR_PLLSAIRDYC);
  6351. }
  6352. #endif /* RCC_PLLSAI_SUPPORT */
  6353. /**
  6354. * @brief Clear Clock security system interrupt flag
  6355. * @rmtoll CIR CSSC LL_RCC_ClearFlag_HSECSS
  6356. * @retval None
  6357. */
  6358. __STATIC_INLINE void LL_RCC_ClearFlag_HSECSS(void)
  6359. {
  6360. SET_BIT(RCC->CIR, RCC_CIR_CSSC);
  6361. }
  6362. /**
  6363. * @brief Check if LSI ready interrupt occurred or not
  6364. * @rmtoll CIR LSIRDYF LL_RCC_IsActiveFlag_LSIRDY
  6365. * @retval State of bit (1 or 0).
  6366. */
  6367. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_LSIRDY(void)
  6368. {
  6369. return (READ_BIT(RCC->CIR, RCC_CIR_LSIRDYF) == (RCC_CIR_LSIRDYF));
  6370. }
  6371. /**
  6372. * @brief Check if LSE ready interrupt occurred or not
  6373. * @rmtoll CIR LSERDYF LL_RCC_IsActiveFlag_LSERDY
  6374. * @retval State of bit (1 or 0).
  6375. */
  6376. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_LSERDY(void)
  6377. {
  6378. return (READ_BIT(RCC->CIR, RCC_CIR_LSERDYF) == (RCC_CIR_LSERDYF));
  6379. }
  6380. /**
  6381. * @brief Check if HSI ready interrupt occurred or not
  6382. * @rmtoll CIR HSIRDYF LL_RCC_IsActiveFlag_HSIRDY
  6383. * @retval State of bit (1 or 0).
  6384. */
  6385. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_HSIRDY(void)
  6386. {
  6387. return (READ_BIT(RCC->CIR, RCC_CIR_HSIRDYF) == (RCC_CIR_HSIRDYF));
  6388. }
  6389. /**
  6390. * @brief Check if HSE ready interrupt occurred or not
  6391. * @rmtoll CIR HSERDYF LL_RCC_IsActiveFlag_HSERDY
  6392. * @retval State of bit (1 or 0).
  6393. */
  6394. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_HSERDY(void)
  6395. {
  6396. return (READ_BIT(RCC->CIR, RCC_CIR_HSERDYF) == (RCC_CIR_HSERDYF));
  6397. }
  6398. /**
  6399. * @brief Check if PLL ready interrupt occurred or not
  6400. * @rmtoll CIR PLLRDYF LL_RCC_IsActiveFlag_PLLRDY
  6401. * @retval State of bit (1 or 0).
  6402. */
  6403. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_PLLRDY(void)
  6404. {
  6405. return (READ_BIT(RCC->CIR, RCC_CIR_PLLRDYF) == (RCC_CIR_PLLRDYF));
  6406. }
  6407. #if defined(RCC_PLLI2S_SUPPORT)
  6408. /**
  6409. * @brief Check if PLLI2S ready interrupt occurred or not
  6410. * @rmtoll CIR PLLI2SRDYF LL_RCC_IsActiveFlag_PLLI2SRDY
  6411. * @retval State of bit (1 or 0).
  6412. */
  6413. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_PLLI2SRDY(void)
  6414. {
  6415. return (READ_BIT(RCC->CIR, RCC_CIR_PLLI2SRDYF) == (RCC_CIR_PLLI2SRDYF));
  6416. }
  6417. #endif /* RCC_PLLI2S_SUPPORT */
  6418. #if defined(RCC_PLLSAI_SUPPORT)
  6419. /**
  6420. * @brief Check if PLLSAI ready interrupt occurred or not
  6421. * @rmtoll CIR PLLSAIRDYF LL_RCC_IsActiveFlag_PLLSAIRDY
  6422. * @retval State of bit (1 or 0).
  6423. */
  6424. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_PLLSAIRDY(void)
  6425. {
  6426. return (READ_BIT(RCC->CIR, RCC_CIR_PLLSAIRDYF) == (RCC_CIR_PLLSAIRDYF));
  6427. }
  6428. #endif /* RCC_PLLSAI_SUPPORT */
  6429. /**
  6430. * @brief Check if Clock security system interrupt occurred or not
  6431. * @rmtoll CIR CSSF LL_RCC_IsActiveFlag_HSECSS
  6432. * @retval State of bit (1 or 0).
  6433. */
  6434. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_HSECSS(void)
  6435. {
  6436. return (READ_BIT(RCC->CIR, RCC_CIR_CSSF) == (RCC_CIR_CSSF));
  6437. }
  6438. /**
  6439. * @brief Check if RCC flag Independent Watchdog reset is set or not.
  6440. * @rmtoll CSR IWDGRSTF LL_RCC_IsActiveFlag_IWDGRST
  6441. * @retval State of bit (1 or 0).
  6442. */
  6443. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_IWDGRST(void)
  6444. {
  6445. return (READ_BIT(RCC->CSR, RCC_CSR_IWDGRSTF) == (RCC_CSR_IWDGRSTF));
  6446. }
  6447. /**
  6448. * @brief Check if RCC flag Low Power reset is set or not.
  6449. * @rmtoll CSR LPWRRSTF LL_RCC_IsActiveFlag_LPWRRST
  6450. * @retval State of bit (1 or 0).
  6451. */
  6452. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_LPWRRST(void)
  6453. {
  6454. return (READ_BIT(RCC->CSR, RCC_CSR_LPWRRSTF) == (RCC_CSR_LPWRRSTF));
  6455. }
  6456. /**
  6457. * @brief Check if RCC flag Pin reset is set or not.
  6458. * @rmtoll CSR PINRSTF LL_RCC_IsActiveFlag_PINRST
  6459. * @retval State of bit (1 or 0).
  6460. */
  6461. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_PINRST(void)
  6462. {
  6463. return (READ_BIT(RCC->CSR, RCC_CSR_PINRSTF) == (RCC_CSR_PINRSTF));
  6464. }
  6465. /**
  6466. * @brief Check if RCC flag POR/PDR reset is set or not.
  6467. * @rmtoll CSR PORRSTF LL_RCC_IsActiveFlag_PORRST
  6468. * @retval State of bit (1 or 0).
  6469. */
  6470. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_PORRST(void)
  6471. {
  6472. return (READ_BIT(RCC->CSR, RCC_CSR_PORRSTF) == (RCC_CSR_PORRSTF));
  6473. }
  6474. /**
  6475. * @brief Check if RCC flag Software reset is set or not.
  6476. * @rmtoll CSR SFTRSTF LL_RCC_IsActiveFlag_SFTRST
  6477. * @retval State of bit (1 or 0).
  6478. */
  6479. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_SFTRST(void)
  6480. {
  6481. return (READ_BIT(RCC->CSR, RCC_CSR_SFTRSTF) == (RCC_CSR_SFTRSTF));
  6482. }
  6483. /**
  6484. * @brief Check if RCC flag Window Watchdog reset is set or not.
  6485. * @rmtoll CSR WWDGRSTF LL_RCC_IsActiveFlag_WWDGRST
  6486. * @retval State of bit (1 or 0).
  6487. */
  6488. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_WWDGRST(void)
  6489. {
  6490. return (READ_BIT(RCC->CSR, RCC_CSR_WWDGRSTF) == (RCC_CSR_WWDGRSTF));
  6491. }
  6492. #if defined(RCC_CSR_BORRSTF)
  6493. /**
  6494. * @brief Check if RCC flag BOR reset is set or not.
  6495. * @rmtoll CSR BORRSTF LL_RCC_IsActiveFlag_BORRST
  6496. * @retval State of bit (1 or 0).
  6497. */
  6498. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_BORRST(void)
  6499. {
  6500. return (READ_BIT(RCC->CSR, RCC_CSR_BORRSTF) == (RCC_CSR_BORRSTF));
  6501. }
  6502. #endif /* RCC_CSR_BORRSTF */
  6503. /**
  6504. * @brief Set RMVF bit to clear the reset flags.
  6505. * @rmtoll CSR RMVF LL_RCC_ClearResetFlags
  6506. * @retval None
  6507. */
  6508. __STATIC_INLINE void LL_RCC_ClearResetFlags(void)
  6509. {
  6510. SET_BIT(RCC->CSR, RCC_CSR_RMVF);
  6511. }
  6512. /**
  6513. * @}
  6514. */
  6515. /** @defgroup RCC_LL_EF_IT_Management IT Management
  6516. * @{
  6517. */
  6518. /**
  6519. * @brief Enable LSI ready interrupt
  6520. * @rmtoll CIR LSIRDYIE LL_RCC_EnableIT_LSIRDY
  6521. * @retval None
  6522. */
  6523. __STATIC_INLINE void LL_RCC_EnableIT_LSIRDY(void)
  6524. {
  6525. SET_BIT(RCC->CIR, RCC_CIR_LSIRDYIE);
  6526. }
  6527. /**
  6528. * @brief Enable LSE ready interrupt
  6529. * @rmtoll CIR LSERDYIE LL_RCC_EnableIT_LSERDY
  6530. * @retval None
  6531. */
  6532. __STATIC_INLINE void LL_RCC_EnableIT_LSERDY(void)
  6533. {
  6534. SET_BIT(RCC->CIR, RCC_CIR_LSERDYIE);
  6535. }
  6536. /**
  6537. * @brief Enable HSI ready interrupt
  6538. * @rmtoll CIR HSIRDYIE LL_RCC_EnableIT_HSIRDY
  6539. * @retval None
  6540. */
  6541. __STATIC_INLINE void LL_RCC_EnableIT_HSIRDY(void)
  6542. {
  6543. SET_BIT(RCC->CIR, RCC_CIR_HSIRDYIE);
  6544. }
  6545. /**
  6546. * @brief Enable HSE ready interrupt
  6547. * @rmtoll CIR HSERDYIE LL_RCC_EnableIT_HSERDY
  6548. * @retval None
  6549. */
  6550. __STATIC_INLINE void LL_RCC_EnableIT_HSERDY(void)
  6551. {
  6552. SET_BIT(RCC->CIR, RCC_CIR_HSERDYIE);
  6553. }
  6554. /**
  6555. * @brief Enable PLL ready interrupt
  6556. * @rmtoll CIR PLLRDYIE LL_RCC_EnableIT_PLLRDY
  6557. * @retval None
  6558. */
  6559. __STATIC_INLINE void LL_RCC_EnableIT_PLLRDY(void)
  6560. {
  6561. SET_BIT(RCC->CIR, RCC_CIR_PLLRDYIE);
  6562. }
  6563. #if defined(RCC_PLLI2S_SUPPORT)
  6564. /**
  6565. * @brief Enable PLLI2S ready interrupt
  6566. * @rmtoll CIR PLLI2SRDYIE LL_RCC_EnableIT_PLLI2SRDY
  6567. * @retval None
  6568. */
  6569. __STATIC_INLINE void LL_RCC_EnableIT_PLLI2SRDY(void)
  6570. {
  6571. SET_BIT(RCC->CIR, RCC_CIR_PLLI2SRDYIE);
  6572. }
  6573. #endif /* RCC_PLLI2S_SUPPORT */
  6574. #if defined(RCC_PLLSAI_SUPPORT)
  6575. /**
  6576. * @brief Enable PLLSAI ready interrupt
  6577. * @rmtoll CIR PLLSAIRDYIE LL_RCC_EnableIT_PLLSAIRDY
  6578. * @retval None
  6579. */
  6580. __STATIC_INLINE void LL_RCC_EnableIT_PLLSAIRDY(void)
  6581. {
  6582. SET_BIT(RCC->CIR, RCC_CIR_PLLSAIRDYIE);
  6583. }
  6584. #endif /* RCC_PLLSAI_SUPPORT */
  6585. /**
  6586. * @brief Disable LSI ready interrupt
  6587. * @rmtoll CIR LSIRDYIE LL_RCC_DisableIT_LSIRDY
  6588. * @retval None
  6589. */
  6590. __STATIC_INLINE void LL_RCC_DisableIT_LSIRDY(void)
  6591. {
  6592. CLEAR_BIT(RCC->CIR, RCC_CIR_LSIRDYIE);
  6593. }
  6594. /**
  6595. * @brief Disable LSE ready interrupt
  6596. * @rmtoll CIR LSERDYIE LL_RCC_DisableIT_LSERDY
  6597. * @retval None
  6598. */
  6599. __STATIC_INLINE void LL_RCC_DisableIT_LSERDY(void)
  6600. {
  6601. CLEAR_BIT(RCC->CIR, RCC_CIR_LSERDYIE);
  6602. }
  6603. /**
  6604. * @brief Disable HSI ready interrupt
  6605. * @rmtoll CIR HSIRDYIE LL_RCC_DisableIT_HSIRDY
  6606. * @retval None
  6607. */
  6608. __STATIC_INLINE void LL_RCC_DisableIT_HSIRDY(void)
  6609. {
  6610. CLEAR_BIT(RCC->CIR, RCC_CIR_HSIRDYIE);
  6611. }
  6612. /**
  6613. * @brief Disable HSE ready interrupt
  6614. * @rmtoll CIR HSERDYIE LL_RCC_DisableIT_HSERDY
  6615. * @retval None
  6616. */
  6617. __STATIC_INLINE void LL_RCC_DisableIT_HSERDY(void)
  6618. {
  6619. CLEAR_BIT(RCC->CIR, RCC_CIR_HSERDYIE);
  6620. }
  6621. /**
  6622. * @brief Disable PLL ready interrupt
  6623. * @rmtoll CIR PLLRDYIE LL_RCC_DisableIT_PLLRDY
  6624. * @retval None
  6625. */
  6626. __STATIC_INLINE void LL_RCC_DisableIT_PLLRDY(void)
  6627. {
  6628. CLEAR_BIT(RCC->CIR, RCC_CIR_PLLRDYIE);
  6629. }
  6630. #if defined(RCC_PLLI2S_SUPPORT)
  6631. /**
  6632. * @brief Disable PLLI2S ready interrupt
  6633. * @rmtoll CIR PLLI2SRDYIE LL_RCC_DisableIT_PLLI2SRDY
  6634. * @retval None
  6635. */
  6636. __STATIC_INLINE void LL_RCC_DisableIT_PLLI2SRDY(void)
  6637. {
  6638. CLEAR_BIT(RCC->CIR, RCC_CIR_PLLI2SRDYIE);
  6639. }
  6640. #endif /* RCC_PLLI2S_SUPPORT */
  6641. #if defined(RCC_PLLSAI_SUPPORT)
  6642. /**
  6643. * @brief Disable PLLSAI ready interrupt
  6644. * @rmtoll CIR PLLSAIRDYIE LL_RCC_DisableIT_PLLSAIRDY
  6645. * @retval None
  6646. */
  6647. __STATIC_INLINE void LL_RCC_DisableIT_PLLSAIRDY(void)
  6648. {
  6649. CLEAR_BIT(RCC->CIR, RCC_CIR_PLLSAIRDYIE);
  6650. }
  6651. #endif /* RCC_PLLSAI_SUPPORT */
  6652. /**
  6653. * @brief Checks if LSI ready interrupt source is enabled or disabled.
  6654. * @rmtoll CIR LSIRDYIE LL_RCC_IsEnabledIT_LSIRDY
  6655. * @retval State of bit (1 or 0).
  6656. */
  6657. __STATIC_INLINE uint32_t LL_RCC_IsEnabledIT_LSIRDY(void)
  6658. {
  6659. return (READ_BIT(RCC->CIR, RCC_CIR_LSIRDYIE) == (RCC_CIR_LSIRDYIE));
  6660. }
  6661. /**
  6662. * @brief Checks if LSE ready interrupt source is enabled or disabled.
  6663. * @rmtoll CIR LSERDYIE LL_RCC_IsEnabledIT_LSERDY
  6664. * @retval State of bit (1 or 0).
  6665. */
  6666. __STATIC_INLINE uint32_t LL_RCC_IsEnabledIT_LSERDY(void)
  6667. {
  6668. return (READ_BIT(RCC->CIR, RCC_CIR_LSERDYIE) == (RCC_CIR_LSERDYIE));
  6669. }
  6670. /**
  6671. * @brief Checks if HSI ready interrupt source is enabled or disabled.
  6672. * @rmtoll CIR HSIRDYIE LL_RCC_IsEnabledIT_HSIRDY
  6673. * @retval State of bit (1 or 0).
  6674. */
  6675. __STATIC_INLINE uint32_t LL_RCC_IsEnabledIT_HSIRDY(void)
  6676. {
  6677. return (READ_BIT(RCC->CIR, RCC_CIR_HSIRDYIE) == (RCC_CIR_HSIRDYIE));
  6678. }
  6679. /**
  6680. * @brief Checks if HSE ready interrupt source is enabled or disabled.
  6681. * @rmtoll CIR HSERDYIE LL_RCC_IsEnabledIT_HSERDY
  6682. * @retval State of bit (1 or 0).
  6683. */
  6684. __STATIC_INLINE uint32_t LL_RCC_IsEnabledIT_HSERDY(void)
  6685. {
  6686. return (READ_BIT(RCC->CIR, RCC_CIR_HSERDYIE) == (RCC_CIR_HSERDYIE));
  6687. }
  6688. /**
  6689. * @brief Checks if PLL ready interrupt source is enabled or disabled.
  6690. * @rmtoll CIR PLLRDYIE LL_RCC_IsEnabledIT_PLLRDY
  6691. * @retval State of bit (1 or 0).
  6692. */
  6693. __STATIC_INLINE uint32_t LL_RCC_IsEnabledIT_PLLRDY(void)
  6694. {
  6695. return (READ_BIT(RCC->CIR, RCC_CIR_PLLRDYIE) == (RCC_CIR_PLLRDYIE));
  6696. }
  6697. #if defined(RCC_PLLI2S_SUPPORT)
  6698. /**
  6699. * @brief Checks if PLLI2S ready interrupt source is enabled or disabled.
  6700. * @rmtoll CIR PLLI2SRDYIE LL_RCC_IsEnabledIT_PLLI2SRDY
  6701. * @retval State of bit (1 or 0).
  6702. */
  6703. __STATIC_INLINE uint32_t LL_RCC_IsEnabledIT_PLLI2SRDY(void)
  6704. {
  6705. return (READ_BIT(RCC->CIR, RCC_CIR_PLLI2SRDYIE) == (RCC_CIR_PLLI2SRDYIE));
  6706. }
  6707. #endif /* RCC_PLLI2S_SUPPORT */
  6708. #if defined(RCC_PLLSAI_SUPPORT)
  6709. /**
  6710. * @brief Checks if PLLSAI ready interrupt source is enabled or disabled.
  6711. * @rmtoll CIR PLLSAIRDYIE LL_RCC_IsEnabledIT_PLLSAIRDY
  6712. * @retval State of bit (1 or 0).
  6713. */
  6714. __STATIC_INLINE uint32_t LL_RCC_IsEnabledIT_PLLSAIRDY(void)
  6715. {
  6716. return (READ_BIT(RCC->CIR, RCC_CIR_PLLSAIRDYIE) == (RCC_CIR_PLLSAIRDYIE));
  6717. }
  6718. #endif /* RCC_PLLSAI_SUPPORT */
  6719. /**
  6720. * @}
  6721. */
  6722. #if defined(USE_FULL_LL_DRIVER)
  6723. /** @defgroup RCC_LL_EF_Init De-initialization function
  6724. * @{
  6725. */
  6726. ErrorStatus LL_RCC_DeInit(void);
  6727. /**
  6728. * @}
  6729. */
  6730. /** @defgroup RCC_LL_EF_Get_Freq Get system and peripherals clocks frequency functions
  6731. * @{
  6732. */
  6733. void LL_RCC_GetSystemClocksFreq(LL_RCC_ClocksTypeDef *RCC_Clocks);
  6734. #if defined(FMPI2C1)
  6735. uint32_t LL_RCC_GetFMPI2CClockFreq(uint32_t FMPI2CxSource);
  6736. #endif /* FMPI2C1 */
  6737. #if defined(LPTIM1)
  6738. uint32_t LL_RCC_GetLPTIMClockFreq(uint32_t LPTIMxSource);
  6739. #endif /* LPTIM1 */
  6740. #if defined(SAI1)
  6741. uint32_t LL_RCC_GetSAIClockFreq(uint32_t SAIxSource);
  6742. #endif /* SAI1 */
  6743. #if defined(SDIO)
  6744. uint32_t LL_RCC_GetSDIOClockFreq(uint32_t SDIOxSource);
  6745. #endif /* SDIO */
  6746. #if defined(RNG)
  6747. uint32_t LL_RCC_GetRNGClockFreq(uint32_t RNGxSource);
  6748. #endif /* RNG */
  6749. #if defined(USB_OTG_FS) || defined(USB_OTG_HS)
  6750. uint32_t LL_RCC_GetUSBClockFreq(uint32_t USBxSource);
  6751. #endif /* USB_OTG_FS || USB_OTG_HS */
  6752. #if defined(DFSDM1_Channel0)
  6753. uint32_t LL_RCC_GetDFSDMClockFreq(uint32_t DFSDMxSource);
  6754. uint32_t LL_RCC_GetDFSDMAudioClockFreq(uint32_t DFSDMxSource);
  6755. #endif /* DFSDM1_Channel0 */
  6756. uint32_t LL_RCC_GetI2SClockFreq(uint32_t I2SxSource);
  6757. #if defined(CEC)
  6758. uint32_t LL_RCC_GetCECClockFreq(uint32_t CECxSource);
  6759. #endif /* CEC */
  6760. #if defined(LTDC)
  6761. uint32_t LL_RCC_GetLTDCClockFreq(uint32_t LTDCxSource);
  6762. #endif /* LTDC */
  6763. #if defined(SPDIFRX)
  6764. uint32_t LL_RCC_GetSPDIFRXClockFreq(uint32_t SPDIFRXxSource);
  6765. #endif /* SPDIFRX */
  6766. #if defined(DSI)
  6767. uint32_t LL_RCC_GetDSIClockFreq(uint32_t DSIxSource);
  6768. #endif /* DSI */
  6769. /**
  6770. * @}
  6771. */
  6772. #endif /* USE_FULL_LL_DRIVER */
  6773. /**
  6774. * @}
  6775. */
  6776. /**
  6777. * @}
  6778. */
  6779. #endif /* defined(RCC) */
  6780. /**
  6781. * @}
  6782. */
  6783. #ifdef __cplusplus
  6784. }
  6785. #endif
  6786. #endif /* __STM32F4xx_LL_RCC_H */
  6787. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/