You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 

2516 lines
124 KiB

  1. /**
  2. ******************************************************************************
  3. * @file stm32_hal_legacy.h
  4. * @author MCD Application Team
  5. * @version V1.0.1
  6. * @date 25-June-2015
  7. * @brief This file contains aliases definition for the STM32Cube HAL constants
  8. * macros and functions maintained for legacy purpose.
  9. ******************************************************************************
  10. * @attention
  11. *
  12. * <h2><center>&copy; COPYRIGHT(c) 2015 STMicroelectronics</center></h2>
  13. *
  14. * Redistribution and use in source and binary forms, with or without modification,
  15. * are permitted provided that the following conditions are met:
  16. * 1. Redistributions of source code must retain the above copyright notice,
  17. * this list of conditions and the following disclaimer.
  18. * 2. Redistributions in binary form must reproduce the above copyright notice,
  19. * this list of conditions and the following disclaimer in the documentation
  20. * and/or other materials provided with the distribution.
  21. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  22. * may be used to endorse or promote products derived from this software
  23. * without specific prior written permission.
  24. *
  25. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  26. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  27. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  28. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  29. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  30. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  31. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  32. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  33. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  34. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  35. *
  36. ******************************************************************************
  37. */
  38. /* Define to prevent recursive inclusion -------------------------------------*/
  39. #ifndef __STM32_HAL_LEGACY
  40. #define __STM32_HAL_LEGACY
  41. #ifdef __cplusplus
  42. extern "C" {
  43. #endif
  44. /* Includes ------------------------------------------------------------------*/
  45. /* Exported types ------------------------------------------------------------*/
  46. /* Exported constants --------------------------------------------------------*/
  47. /** @defgroup HAL_AES_Aliased_Defines HAL CRYP Aliased Defines maintained for legacy purpose
  48. * @{
  49. */
  50. #define AES_FLAG_RDERR CRYP_FLAG_RDERR
  51. #define AES_FLAG_WRERR CRYP_FLAG_WRERR
  52. #define AES_CLEARFLAG_CCF CRYP_CLEARFLAG_CCF
  53. #define AES_CLEARFLAG_RDERR CRYP_CLEARFLAG_RDERR
  54. #define AES_CLEARFLAG_WRERR CRYP_CLEARFLAG_WRERR
  55. /**
  56. * @}
  57. */
  58. /** @defgroup HAL_ADC_Aliased_Defines HAL ADC Aliased Defines maintained for legacy purpose
  59. * @{
  60. */
  61. #define ADC_RESOLUTION12b ADC_RESOLUTION_12B
  62. #define ADC_RESOLUTION10b ADC_RESOLUTION_10B
  63. #define ADC_RESOLUTION8b ADC_RESOLUTION_8B
  64. #define ADC_RESOLUTION6b ADC_RESOLUTION_6B
  65. #define OVR_DATA_OVERWRITTEN ADC_OVR_DATA_OVERWRITTEN
  66. #define OVR_DATA_PRESERVED ADC_OVR_DATA_PRESERVED
  67. #define EOC_SINGLE_CONV ADC_EOC_SINGLE_CONV
  68. #define EOC_SEQ_CONV ADC_EOC_SEQ_CONV
  69. #define EOC_SINGLE_SEQ_CONV ADC_EOC_SINGLE_SEQ_CONV
  70. #define REGULAR_GROUP ADC_REGULAR_GROUP
  71. #define INJECTED_GROUP ADC_INJECTED_GROUP
  72. #define REGULAR_INJECTED_GROUP ADC_REGULAR_INJECTED_GROUP
  73. #define AWD_EVENT ADC_AWD_EVENT
  74. #define AWD1_EVENT ADC_AWD1_EVENT
  75. #define AWD2_EVENT ADC_AWD2_EVENT
  76. #define AWD3_EVENT ADC_AWD3_EVENT
  77. #define OVR_EVENT ADC_OVR_EVENT
  78. #define JQOVF_EVENT ADC_JQOVF_EVENT
  79. #define ALL_CHANNELS ADC_ALL_CHANNELS
  80. #define REGULAR_CHANNELS ADC_REGULAR_CHANNELS
  81. #define INJECTED_CHANNELS ADC_INJECTED_CHANNELS
  82. #define SYSCFG_FLAG_SENSOR_ADC ADC_FLAG_SENSOR
  83. #define SYSCFG_FLAG_VREF_ADC ADC_FLAG_VREFINT
  84. #define ADC_CLOCKPRESCALER_PCLK_DIV1 ADC_CLOCK_SYNC_PCLK_DIV1
  85. #define ADC_CLOCKPRESCALER_PCLK_DIV2 ADC_CLOCK_SYNC_PCLK_DIV2
  86. #define ADC_CLOCKPRESCALER_PCLK_DIV4 ADC_CLOCK_SYNC_PCLK_DIV4
  87. #define ADC_CLOCKPRESCALER_PCLK_DIV6 ADC_CLOCK_SYNC_PCLK_DIV6
  88. #define ADC_CLOCKPRESCALER_PCLK_DIV8 ADC_CLOCK_SYNC_PCLK_DIV8
  89. #define ADC_EXTERNALTRIG0_T6_TRGO ADC_EXTERNALTRIGCONV_T6_TRGO
  90. #define ADC_EXTERNALTRIG1_T21_CC2 ADC_EXTERNALTRIGCONV_T21_CC2
  91. #define ADC_EXTERNALTRIG2_T2_TRGO ADC_EXTERNALTRIGCONV_T2_TRGO
  92. #define ADC_EXTERNALTRIG3_T2_CC4 ADC_EXTERNALTRIGCONV_T2_CC4
  93. #define ADC_EXTERNALTRIG4_T22_TRGO ADC_EXTERNALTRIGCONV_T22_TRGO
  94. #define ADC_EXTERNALTRIG7_EXT_IT11 ADC_EXTERNALTRIGCONV_EXT_IT11
  95. #define ADC_CLOCK_ASYNC ADC_CLOCK_ASYNC_DIV1
  96. #define ADC_EXTERNALTRIG_EDGE_NONE ADC_EXTERNALTRIGCONVEDGE_NONE
  97. #define ADC_EXTERNALTRIG_EDGE_RISING ADC_EXTERNALTRIGCONVEDGE_RISING
  98. #define ADC_EXTERNALTRIG_EDGE_FALLING ADC_EXTERNALTRIGCONVEDGE_FALLING
  99. #define ADC_EXTERNALTRIG_EDGE_RISINGFALLING ADC_EXTERNALTRIGCONVEDGE_RISINGFALLING
  100. /**
  101. * @}
  102. */
  103. /** @defgroup HAL_CEC_Aliased_Defines HAL CEC Aliased Defines maintained for legacy purpose
  104. * @{
  105. */
  106. #define __HAL_CEC_GET_IT __HAL_CEC_GET_FLAG
  107. /**
  108. * @}
  109. */
  110. /** @defgroup HAL_COMP_Aliased_Defines HAL COMP Aliased Defines maintained for legacy purpose
  111. * @{
  112. */
  113. #define COMP_WINDOWMODE_DISABLED COMP_WINDOWMODE_DISABLE
  114. #define COMP_WINDOWMODE_ENABLED COMP_WINDOWMODE_ENABLE
  115. #define COMP_EXTI_LINE_COMP1_EVENT COMP_EXTI_LINE_COMP1
  116. #define COMP_EXTI_LINE_COMP2_EVENT COMP_EXTI_LINE_COMP2
  117. /**
  118. * @}
  119. */
  120. /** @defgroup HAL_CRC_Aliased_Defines HAL CRC Aliased Defines maintained for legacy purpose
  121. * @{
  122. */
  123. #define CRC_OUTPUTDATA_INVERSION_DISABLED CRC_OUTPUTDATA_INVERSION_DISABLE
  124. #define CRC_OUTPUTDATA_INVERSION_ENABLED CRC_OUTPUTDATA_INVERSION_ENABLE
  125. /**
  126. * @}
  127. */
  128. /** @defgroup HAL_DAC_Aliased_Defines HAL DAC Aliased Defines maintained for legacy purpose
  129. * @{
  130. */
  131. #define DAC1_CHANNEL_1 DAC_CHANNEL_1
  132. #define DAC1_CHANNEL_2 DAC_CHANNEL_2
  133. #define DAC2_CHANNEL_1 DAC_CHANNEL_1
  134. #define DAC_WAVE_NONE ((uint32_t)0x00000000)
  135. #define DAC_WAVE_NOISE ((uint32_t)DAC_CR_WAVE1_0)
  136. #define DAC_WAVE_TRIANGLE ((uint32_t)DAC_CR_WAVE1_1)
  137. #define DAC_WAVEGENERATION_NONE DAC_WAVE_NONE
  138. #define DAC_WAVEGENERATION_NOISE DAC_WAVE_NOISE
  139. #define DAC_WAVEGENERATION_TRIANGLE DAC_WAVE_TRIANGLE
  140. /**
  141. * @}
  142. */
  143. /** @defgroup HAL_DMA_Aliased_Defines HAL DMA Aliased Defines maintained for legacy purpose
  144. * @{
  145. */
  146. #define HAL_REMAPDMA_ADC_DMA_CH2 DMA_REMAP_ADC_DMA_CH2
  147. #define HAL_REMAPDMA_USART1_TX_DMA_CH4 DMA_REMAP_USART1_TX_DMA_CH4
  148. #define HAL_REMAPDMA_USART1_RX_DMA_CH5 DMA_REMAP_USART1_RX_DMA_CH5
  149. #define HAL_REMAPDMA_TIM16_DMA_CH4 DMA_REMAP_TIM16_DMA_CH4
  150. #define HAL_REMAPDMA_TIM17_DMA_CH2 DMA_REMAP_TIM17_DMA_CH2
  151. #define HAL_REMAPDMA_USART3_DMA_CH32 DMA_REMAP_USART3_DMA_CH32
  152. #define HAL_REMAPDMA_TIM16_DMA_CH6 DMA_REMAP_TIM16_DMA_CH6
  153. #define HAL_REMAPDMA_TIM17_DMA_CH7 DMA_REMAP_TIM17_DMA_CH7
  154. #define HAL_REMAPDMA_SPI2_DMA_CH67 DMA_REMAP_SPI2_DMA_CH67
  155. #define HAL_REMAPDMA_USART2_DMA_CH67 DMA_REMAP_USART2_DMA_CH67
  156. #define HAL_REMAPDMA_USART3_DMA_CH32 DMA_REMAP_USART3_DMA_CH32
  157. #define HAL_REMAPDMA_I2C1_DMA_CH76 DMA_REMAP_I2C1_DMA_CH76
  158. #define HAL_REMAPDMA_TIM1_DMA_CH6 DMA_REMAP_TIM1_DMA_CH6
  159. #define HAL_REMAPDMA_TIM2_DMA_CH7 DMA_REMAP_TIM2_DMA_CH7
  160. #define HAL_REMAPDMA_TIM3_DMA_CH6 DMA_REMAP_TIM3_DMA_CH6
  161. #define IS_HAL_REMAPDMA IS_DMA_REMAP
  162. #define __HAL_REMAPDMA_CHANNEL_ENABLE __HAL_DMA_REMAP_CHANNEL_ENABLE
  163. #define __HAL_REMAPDMA_CHANNEL_DISABLE __HAL_DMA_REMAP_CHANNEL_DISABLE
  164. /**
  165. * @}
  166. */
  167. /** @defgroup HAL_FLASH_Aliased_Defines HAL FLASH Aliased Defines maintained for legacy purpose
  168. * @{
  169. */
  170. #define TYPEPROGRAM_BYTE FLASH_TYPEPROGRAM_BYTE
  171. #define TYPEPROGRAM_HALFWORD FLASH_TYPEPROGRAM_HALFWORD
  172. #define TYPEPROGRAM_WORD FLASH_TYPEPROGRAM_WORD
  173. #define TYPEPROGRAM_DOUBLEWORD FLASH_TYPEPROGRAM_DOUBLEWORD
  174. #define TYPEERASE_SECTORS FLASH_TYPEERASE_SECTORS
  175. #define TYPEERASE_PAGES FLASH_TYPEERASE_PAGES
  176. #define TYPEERASE_PAGEERASE FLASH_TYPEERASE_PAGES
  177. #define TYPEERASE_MASSERASE FLASH_TYPEERASE_MASSERASE
  178. #define WRPSTATE_DISABLE OB_WRPSTATE_DISABLE
  179. #define WRPSTATE_ENABLE OB_WRPSTATE_ENABLE
  180. #define HAL_FLASH_TIMEOUT_VALUE FLASH_TIMEOUT_VALUE
  181. #define OBEX_PCROP OPTIONBYTE_PCROP
  182. #define OBEX_BOOTCONFIG OPTIONBYTE_BOOTCONFIG
  183. #define PCROPSTATE_DISABLE OB_PCROP_STATE_DISABLE
  184. #define PCROPSTATE_ENABLE OB_PCROP_STATE_ENABLE
  185. #define TYPEERASEDATA_BYTE FLASH_TYPEERASEDATA_BYTE
  186. #define TYPEERASEDATA_HALFWORD FLASH_TYPEERASEDATA_HALFWORD
  187. #define TYPEERASEDATA_WORD FLASH_TYPEERASEDATA_WORD
  188. #define TYPEPROGRAMDATA_BYTE FLASH_TYPEPROGRAMDATA_BYTE
  189. #define TYPEPROGRAMDATA_HALFWORD FLASH_TYPEPROGRAMDATA_HALFWORD
  190. #define TYPEPROGRAMDATA_WORD FLASH_TYPEPROGRAMDATA_WORD
  191. #define TYPEPROGRAMDATA_FASTBYTE FLASH_TYPEPROGRAMDATA_FASTBYTE
  192. #define TYPEPROGRAMDATA_FASTHALFWORD FLASH_TYPEPROGRAMDATA_FASTHALFWORD
  193. #define TYPEPROGRAMDATA_FASTWORD FLASH_TYPEPROGRAMDATA_FASTWORD
  194. #define PAGESIZE FLASH_PAGE_SIZE
  195. #define TYPEPROGRAM_FASTBYTE FLASH_TYPEPROGRAM_BYTE
  196. #define TYPEPROGRAM_FASTHALFWORD FLASH_TYPEPROGRAM_HALFWORD
  197. #define TYPEPROGRAM_FASTWORD FLASH_TYPEPROGRAM_WORD
  198. #define VOLTAGE_RANGE_1 FLASH_VOLTAGE_RANGE_1
  199. #define VOLTAGE_RANGE_2 FLASH_VOLTAGE_RANGE_2
  200. #define VOLTAGE_RANGE_3 FLASH_VOLTAGE_RANGE_3
  201. #define VOLTAGE_RANGE_4 FLASH_VOLTAGE_RANGE_4
  202. #define TYPEPROGRAM_FAST FLASH_TYPEPROGRAM_FAST
  203. #define TYPEPROGRAM_FAST_AND_LAST FLASH_TYPEPROGRAM_FAST_AND_LAST
  204. #define WRPAREA_BANK1_AREAA OB_WRPAREA_BANK1_AREAA
  205. #define WRPAREA_BANK1_AREAB OB_WRPAREA_BANK1_AREAB
  206. #define WRPAREA_BANK2_AREAA OB_WRPAREA_BANK2_AREAA
  207. #define WRPAREA_BANK2_AREAB OB_WRPAREA_BANK2_AREAB
  208. #define IWDG_STDBY_FREEZE OB_IWDG_STDBY_FREEZE
  209. #define IWDG_STDBY_ACTIVE OB_IWDG_STDBY_RUN
  210. #define IWDG_STOP_FREEZE OB_IWDG_STOP_FREEZE
  211. #define IWDG_STOP_ACTIVE OB_IWDG_STOP_RUN
  212. #define FLASH_ERROR_NONE HAL_FLASH_ERROR_NONE
  213. #define FLASH_ERROR_RD HAL_FLASH_ERROR_RD
  214. #define FLASH_ERROR_PG HAL_FLASH_ERROR_PROG
  215. #define FLASH_ERROR_PGP HAL_FLASH_ERROR_PGS
  216. #define FLASH_ERROR_WRP HAL_FLASH_ERROR_WRP
  217. #define FLASH_ERROR_OPTV HAL_FLASH_ERROR_OPTV
  218. #define FLASH_ERROR_OPTVUSR HAL_FLASH_ERROR_OPTVUSR
  219. #define FLASH_ERROR_PROG HAL_FLASH_ERROR_PROG
  220. #define FLASH_ERROR_OP HAL_FLASH_ERROR_OPERATION
  221. #define FLASH_ERROR_PGA HAL_FLASH_ERROR_PGA
  222. #define FLASH_ERROR_SIZE HAL_FLASH_ERROR_SIZE
  223. #define FLASH_ERROR_SIZ HAL_FLASH_ERROR_SIZE
  224. #define FLASH_ERROR_PGS HAL_FLASH_ERROR_PGS
  225. #define FLASH_ERROR_MIS HAL_FLASH_ERROR_MIS
  226. #define FLASH_ERROR_FAST HAL_FLASH_ERROR_FAST
  227. #define FLASH_ERROR_FWWERR HAL_FLASH_ERROR_FWWERR
  228. #define FLASH_ERROR_NOTZERO HAL_FLASH_ERROR_NOTZERO
  229. #define FLASH_ERROR_OPERATION HAL_FLASH_ERROR_OPERATION
  230. #define FLASH_ERROR_ERS HAL_FLASH_ERROR_ERS
  231. #define OB_WDG_SW OB_IWDG_SW
  232. #define OB_WDG_HW OB_IWDG_HW
  233. /**
  234. * @}
  235. */
  236. /** @defgroup HAL_SYSCFG_Aliased_Defines HAL SYSCFG Aliased Defines maintained for legacy purpose
  237. * @{
  238. */
  239. #define SYSCFG_FASTMODEPLUS_I2C_PB6 I2C_FASTMODEPLUS_PB6
  240. #define SYSCFG_FASTMODEPLUS_I2C_PB7 I2C_FASTMODEPLUS_PB7
  241. #define SYSCFG_FASTMODEPLUS_I2C_PB8 I2C_FASTMODEPLUS_PB8
  242. #define SYSCFG_FASTMODEPLUS_I2C_PB9 I2C_FASTMODEPLUS_PB9
  243. #define SYSCFG_FASTMODEPLUS_I2C1 I2C_FASTMODEPLUS_I2C1
  244. #define SYSCFG_FASTMODEPLUS_I2C2 I2C_FASTMODEPLUS_I2C2
  245. #define SYSCFG_FASTMODEPLUS_I2C3 I2C_FASTMODEPLUS_I2C3
  246. /**
  247. * @}
  248. */
  249. /** @defgroup LL_FMC_Aliased_Defines LL FMC Aliased Defines maintained for compatibility purpose
  250. * @{
  251. */
  252. #if defined(STM32L4) || defined(STM32F7)
  253. #define FMC_NAND_PCC_WAIT_FEATURE_DISABLE FMC_NAND_WAIT_FEATURE_DISABLE
  254. #define FMC_NAND_PCC_WAIT_FEATURE_ENABLE FMC_NAND_WAIT_FEATURE_ENABLE
  255. #define FMC_NAND_PCC_MEM_BUS_WIDTH_8 FMC_NAND_MEM_BUS_WIDTH_8
  256. #define FMC_NAND_PCC_MEM_BUS_WIDTH_16 FMC_NAND_MEM_BUS_WIDTH_16
  257. #else
  258. #define FMC_NAND_WAIT_FEATURE_DISABLE FMC_NAND_PCC_WAIT_FEATURE_DISABLE
  259. #define FMC_NAND_WAIT_FEATURE_ENABLE FMC_NAND_PCC_WAIT_FEATURE_ENABLE
  260. #define FMC_NAND_MEM_BUS_WIDTH_8 FMC_NAND_PCC_MEM_BUS_WIDTH_8
  261. #define FMC_NAND_MEM_BUS_WIDTH_16 FMC_NAND_PCC_MEM_BUS_WIDTH_16
  262. #endif
  263. /**
  264. * @}
  265. */
  266. /** @defgroup LL_FSMC_Aliased_Defines LL FSMC Aliased Defines maintained for legacy purpose
  267. * @{
  268. */
  269. #define FSMC_NORSRAM_TYPEDEF FSMC_NORSRAM_TypeDef
  270. #define FSMC_NORSRAM_EXTENDED_TYPEDEF FSMC_NORSRAM_EXTENDED_TypeDef
  271. /**
  272. * @}
  273. */
  274. /** @defgroup HAL_GPIO_Aliased_Macros HAL GPIO Aliased Macros maintained for legacy purpose
  275. * @{
  276. */
  277. #define GET_GPIO_SOURCE GPIO_GET_INDEX
  278. #define GET_GPIO_INDEX GPIO_GET_INDEX
  279. #if defined(STM32F4)
  280. #define GPIO_AF12_SDMMC GPIO_AF12_SDIO
  281. #define GPIO_AF12_SDMMC1 GPIO_AF12_SDIO
  282. #endif
  283. #if defined(STM32F7)
  284. #define GPIO_AF12_SDIO GPIO_AF12_SDMMC1
  285. #define GPIO_AF12_SDMMC GPIO_AF12_SDMMC1
  286. #endif
  287. #if defined(STM32L4)
  288. #define GPIO_AF12_SDIO GPIO_AF12_SDMMC1
  289. #define GPIO_AF12_SDMMC GPIO_AF12_SDMMC1
  290. #endif
  291. #define GPIO_AF0_LPTIM GPIO_AF0_LPTIM1
  292. #define GPIO_AF1_LPTIM GPIO_AF1_LPTIM1
  293. #define GPIO_AF2_LPTIM GPIO_AF2_LPTIM1
  294. /**
  295. * @}
  296. */
  297. /** @defgroup HAL_HRTIM_Aliased_Macros HAL HRTIM Aliased Macros maintained for legacy purpose
  298. * @{
  299. */
  300. #define HRTIM_TIMDELAYEDPROTECTION_DISABLED HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DISABLED
  301. #define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT1_EEV68 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT1_EEV6
  302. #define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT2_EEV68 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT2_EEV6
  303. #define HRTIM_TIMDELAYEDPROTECTION_DELAYEDBOTH_EEV68 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDBOTH_EEV6
  304. #define HRTIM_TIMDELAYEDPROTECTION_BALANCED_EEV68 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_BALANCED_EEV6
  305. #define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT1_DEEV79 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT1_DEEV7
  306. #define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT2_DEEV79 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT2_DEEV7
  307. #define HRTIM_TIMDELAYEDPROTECTION_DELAYEDBOTH_EEV79 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDBOTH_EEV7
  308. #define HRTIM_TIMDELAYEDPROTECTION_BALANCED_EEV79 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_BALANCED_EEV7
  309. /**
  310. * @}
  311. */
  312. /** @defgroup HAL_I2C_Aliased_Defines HAL I2C Aliased Defines maintained for legacy purpose
  313. * @{
  314. */
  315. #define I2C_DUALADDRESS_DISABLED I2C_DUALADDRESS_DISABLE
  316. #define I2C_DUALADDRESS_ENABLED I2C_DUALADDRESS_ENABLE
  317. #define I2C_GENERALCALL_DISABLED I2C_GENERALCALL_DISABLE
  318. #define I2C_GENERALCALL_ENABLED I2C_GENERALCALL_ENABLE
  319. #define I2C_NOSTRETCH_DISABLED I2C_NOSTRETCH_DISABLE
  320. #define I2C_NOSTRETCH_ENABLED I2C_NOSTRETCH_ENABLE
  321. #define I2C_ANALOGFILTER_ENABLED I2C_ANALOGFILTER_ENABLE
  322. #define I2C_ANALOGFILTER_DISABLED I2C_ANALOGFILTER_DISABLE
  323. /**
  324. * @}
  325. */
  326. /** @defgroup HAL_IRDA_Aliased_Defines HAL IRDA Aliased Defines maintained for legacy purpose
  327. * @{
  328. */
  329. #define IRDA_ONE_BIT_SAMPLE_DISABLED IRDA_ONE_BIT_SAMPLE_DISABLE
  330. #define IRDA_ONE_BIT_SAMPLE_ENABLED IRDA_ONE_BIT_SAMPLE_ENABLE
  331. /**
  332. * @}
  333. */
  334. /** @defgroup HAL_IWDG_Aliased_Defines HAL IWDG Aliased Defines maintained for legacy purpose
  335. * @{
  336. */
  337. #define KR_KEY_RELOAD IWDG_KEY_RELOAD
  338. #define KR_KEY_ENABLE IWDG_KEY_ENABLE
  339. #define KR_KEY_EWA IWDG_KEY_WRITE_ACCESS_ENABLE
  340. #define KR_KEY_DWA IWDG_KEY_WRITE_ACCESS_DISABLE
  341. /**
  342. * @}
  343. */
  344. /** @defgroup HAL_LPTIM_Aliased_Defines HAL LPTIM Aliased Defines maintained for legacy purpose
  345. * @{
  346. */
  347. #define LPTIM_CLOCKSAMPLETIME_DIRECTTRANSISTION LPTIM_CLOCKSAMPLETIME_DIRECTTRANSITION
  348. #define LPTIM_CLOCKSAMPLETIME_2TRANSISTIONS LPTIM_CLOCKSAMPLETIME_2TRANSITIONS
  349. #define LPTIM_CLOCKSAMPLETIME_4TRANSISTIONS LPTIM_CLOCKSAMPLETIME_4TRANSITIONS
  350. #define LPTIM_CLOCKSAMPLETIME_8TRANSISTIONS LPTIM_CLOCKSAMPLETIME_8TRANSITIONS
  351. #define LPTIM_CLOCKPOLARITY_RISINGEDGE LPTIM_CLOCKPOLARITY_RISING
  352. #define LPTIM_CLOCKPOLARITY_FALLINGEDGE LPTIM_CLOCKPOLARITY_FALLING
  353. #define LPTIM_CLOCKPOLARITY_BOTHEDGES LPTIM_CLOCKPOLARITY_RISING_FALLING
  354. #define LPTIM_TRIGSAMPLETIME_DIRECTTRANSISTION LPTIM_TRIGSAMPLETIME_DIRECTTRANSITION
  355. #define LPTIM_TRIGSAMPLETIME_2TRANSISTIONS LPTIM_TRIGSAMPLETIME_2TRANSITIONS
  356. #define LPTIM_TRIGSAMPLETIME_4TRANSISTIONS LPTIM_TRIGSAMPLETIME_4TRANSITIONS
  357. #define LPTIM_TRIGSAMPLETIME_8TRANSISTIONS LPTIM_TRIGSAMPLETIME_8TRANSITIONS
  358. /* The following 3 definition have also been present in a temporary version of lptim.h */
  359. /* They need to be renamed also to the right name, just in case */
  360. #define LPTIM_TRIGSAMPLETIME_2TRANSITION LPTIM_TRIGSAMPLETIME_2TRANSITIONS
  361. #define LPTIM_TRIGSAMPLETIME_4TRANSITION LPTIM_TRIGSAMPLETIME_4TRANSITIONS
  362. #define LPTIM_TRIGSAMPLETIME_8TRANSITION LPTIM_TRIGSAMPLETIME_8TRANSITIONS
  363. /**
  364. * @}
  365. */
  366. /** @defgroup HAL_NAND_Aliased_Defines HAL NAND Aliased Defines maintained for legacy purpose
  367. * @{
  368. */
  369. #define NAND_AddressTypedef NAND_AddressTypeDef
  370. #define __ARRAY_ADDRESS ARRAY_ADDRESS
  371. #define __ADDR_1st_CYCLE ADDR_1ST_CYCLE
  372. #define __ADDR_2nd_CYCLE ADDR_2ND_CYCLE
  373. #define __ADDR_3rd_CYCLE ADDR_3RD_CYCLE
  374. #define __ADDR_4th_CYCLE ADDR_4TH_CYCLE
  375. /**
  376. * @}
  377. */
  378. /** @defgroup HAL_NOR_Aliased_Defines HAL NOR Aliased Defines maintained for legacy purpose
  379. * @{
  380. */
  381. #define NOR_StatusTypedef HAL_NOR_StatusTypeDef
  382. #define NOR_SUCCESS HAL_NOR_STATUS_SUCCESS
  383. #define NOR_ONGOING HAL_NOR_STATUS_ONGOING
  384. #define NOR_ERROR HAL_NOR_STATUS_ERROR
  385. #define NOR_TIMEOUT HAL_NOR_STATUS_TIMEOUT
  386. #define __NOR_WRITE NOR_WRITE
  387. #define __NOR_ADDR_SHIFT NOR_ADDR_SHIFT
  388. /**
  389. * @}
  390. */
  391. /** @defgroup HAL_OPAMP_Aliased_Defines HAL OPAMP Aliased Defines maintained for legacy purpose
  392. * @{
  393. */
  394. #define OPAMP_NONINVERTINGINPUT_VP0 OPAMP_NONINVERTINGINPUT_IO0
  395. #define OPAMP_NONINVERTINGINPUT_VP1 OPAMP_NONINVERTINGINPUT_IO1
  396. #define OPAMP_NONINVERTINGINPUT_VP2 OPAMP_NONINVERTINGINPUT_IO2
  397. #define OPAMP_NONINVERTINGINPUT_VP3 OPAMP_NONINVERTINGINPUT_IO3
  398. #define OPAMP_SEC_NONINVERTINGINPUT_VP0 OPAMP_SEC_NONINVERTINGINPUT_IO0
  399. #define OPAMP_SEC_NONINVERTINGINPUT_VP1 OPAMP_SEC_NONINVERTINGINPUT_IO1
  400. #define OPAMP_SEC_NONINVERTINGINPUT_VP2 OPAMP_SEC_NONINVERTINGINPUT_IO2
  401. #define OPAMP_SEC_NONINVERTINGINPUT_VP3 OPAMP_SEC_NONINVERTINGINPUT_IO3
  402. #define OPAMP_INVERTINGINPUT_VM0 OPAMP_INVERTINGINPUT_IO0
  403. #define OPAMP_INVERTINGINPUT_VM1 OPAMP_INVERTINGINPUT_IO1
  404. #define IOPAMP_INVERTINGINPUT_VM0 OPAMP_INVERTINGINPUT_IO0
  405. #define IOPAMP_INVERTINGINPUT_VM1 OPAMP_INVERTINGINPUT_IO1
  406. #define OPAMP_SEC_INVERTINGINPUT_VM0 OPAMP_SEC_INVERTINGINPUT_IO0
  407. #define OPAMP_SEC_INVERTINGINPUT_VM1 OPAMP_SEC_INVERTINGINPUT_IO1
  408. #define OPAMP_INVERTINGINPUT_VINM OPAMP_SEC_INVERTINGINPUT_IO1
  409. #define OPAMP_PGACONNECT_NO OPAMP_PGA_CONNECT_INVERTINGINPUT_NO
  410. #define OPAMP_PGACONNECT_VM0 OPAMP_PGA_CONNECT_INVERTINGINPUT_IO0
  411. #define OPAMP_PGACONNECT_VM1 OPAMP_PGA_CONNECT_INVERTINGINPUT_IO1
  412. /**
  413. * @}
  414. */
  415. /** @defgroup HAL_I2S_Aliased_Defines HAL I2S Aliased Defines maintained for legacy purpose
  416. * @{
  417. */
  418. #define I2S_STANDARD_PHILLIPS I2S_STANDARD_PHILIPS
  419. /**
  420. * @}
  421. */
  422. /** @defgroup HAL_PCCARD_Aliased_Defines HAL PCCARD Aliased Defines maintained for legacy purpose
  423. * @{
  424. */
  425. /* Compact Flash-ATA registers description */
  426. #define CF_DATA ATA_DATA
  427. #define CF_SECTOR_COUNT ATA_SECTOR_COUNT
  428. #define CF_SECTOR_NUMBER ATA_SECTOR_NUMBER
  429. #define CF_CYLINDER_LOW ATA_CYLINDER_LOW
  430. #define CF_CYLINDER_HIGH ATA_CYLINDER_HIGH
  431. #define CF_CARD_HEAD ATA_CARD_HEAD
  432. #define CF_STATUS_CMD ATA_STATUS_CMD
  433. #define CF_STATUS_CMD_ALTERNATE ATA_STATUS_CMD_ALTERNATE
  434. #define CF_COMMON_DATA_AREA ATA_COMMON_DATA_AREA
  435. /* Compact Flash-ATA commands */
  436. #define CF_READ_SECTOR_CMD ATA_READ_SECTOR_CMD
  437. #define CF_WRITE_SECTOR_CMD ATA_WRITE_SECTOR_CMD
  438. #define CF_ERASE_SECTOR_CMD ATA_ERASE_SECTOR_CMD
  439. #define CF_IDENTIFY_CMD ATA_IDENTIFY_CMD
  440. #define PCCARD_StatusTypedef HAL_PCCARD_StatusTypeDef
  441. #define PCCARD_SUCCESS HAL_PCCARD_STATUS_SUCCESS
  442. #define PCCARD_ONGOING HAL_PCCARD_STATUS_ONGOING
  443. #define PCCARD_ERROR HAL_PCCARD_STATUS_ERROR
  444. #define PCCARD_TIMEOUT HAL_PCCARD_STATUS_TIMEOUT
  445. /**
  446. * @}
  447. */
  448. /** @defgroup HAL_RTC_Aliased_Defines HAL RTC Aliased Defines maintained for legacy purpose
  449. * @{
  450. */
  451. #define FORMAT_BIN RTC_FORMAT_BIN
  452. #define FORMAT_BCD RTC_FORMAT_BCD
  453. #define RTC_ALARMSUBSECONDMASK_None RTC_ALARMSUBSECONDMASK_NONE
  454. #define RTC_TAMPERERASEBACKUP_ENABLED RTC_TAMPER_ERASE_BACKUP_ENABLE
  455. #define RTC_TAMPERERASEBACKUP_DISABLED RTC_TAMPER_ERASE_BACKUP_DISABLE
  456. #define RTC_TAMPERMASK_FLAG_DISABLED RTC_TAMPERMASK_FLAG_DISABLE
  457. #define RTC_TAMPERMASK_FLAG_ENABLED RTC_TAMPERMASK_FLAG_ENABLE
  458. #define RTC_MASKTAMPERFLAG_DISABLED RTC_TAMPERMASK_FLAG_DISABLE
  459. #define RTC_MASKTAMPERFLAG_ENABLED RTC_TAMPERMASK_FLAG_ENABLE
  460. #define RTC_TAMPERERASEBACKUP_ENABLED RTC_TAMPER_ERASE_BACKUP_ENABLE
  461. #define RTC_TAMPERERASEBACKUP_DISABLED RTC_TAMPER_ERASE_BACKUP_DISABLE
  462. #define RTC_MASKTAMPERFLAG_DISABLED RTC_TAMPERMASK_FLAG_DISABLE
  463. #define RTC_MASKTAMPERFLAG_ENABLED RTC_TAMPERMASK_FLAG_ENABLE
  464. #define RTC_TAMPER1_2_INTERRUPT RTC_ALL_TAMPER_INTERRUPT
  465. #define RTC_TAMPER1_2_3_INTERRUPT RTC_ALL_TAMPER_INTERRUPT
  466. #define RTC_TIMESTAMPPIN_PC13 RTC_TIMESTAMPPIN_DEFAULT
  467. #define RTC_TIMESTAMPPIN_PA0 RTC_TIMESTAMPPIN_POS1
  468. #define RTC_TIMESTAMPPIN_PI8 RTC_TIMESTAMPPIN_POS1
  469. #define RTC_TIMESTAMPPIN_PC1 RTC_TIMESTAMPPIN_POS2
  470. #define RTC_OUTPUT_REMAP_PC13 RTC_OUTPUT_REMAP_NONE
  471. #define RTC_OUTPUT_REMAP_PB14 RTC_OUTPUT_REMAP_POS1
  472. #define RTC_OUTPUT_REMAP_PB2 RTC_OUTPUT_REMAP_POS1
  473. #define RTC_TAMPERPIN_PC13 RTC_TAMPERPIN_DEFAULT
  474. #define RTC_TAMPERPIN_PA0 RTC_TAMPERPIN_POS1
  475. #define RTC_TAMPERPIN_PI8 RTC_TAMPERPIN_POS1
  476. /**
  477. * @}
  478. */
  479. /** @defgroup HAL_SMARTCARD_Aliased_Defines HAL SMARTCARD Aliased Defines maintained for legacy purpose
  480. * @{
  481. */
  482. #define SMARTCARD_NACK_ENABLED SMARTCARD_NACK_ENABLE
  483. #define SMARTCARD_NACK_DISABLED SMARTCARD_NACK_DISABLE
  484. #define SMARTCARD_ONEBIT_SAMPLING_DISABLED SMARTCARD_ONE_BIT_SAMPLE_DISABLE
  485. #define SMARTCARD_ONEBIT_SAMPLING_ENABLED SMARTCARD_ONE_BIT_SAMPLE_ENABLE
  486. #define SMARTCARD_ONEBIT_SAMPLING_DISABLE SMARTCARD_ONE_BIT_SAMPLE_DISABLE
  487. #define SMARTCARD_ONEBIT_SAMPLING_ENABLE SMARTCARD_ONE_BIT_SAMPLE_ENABLE
  488. #define SMARTCARD_TIMEOUT_DISABLED SMARTCARD_TIMEOUT_DISABLE
  489. #define SMARTCARD_TIMEOUT_ENABLED SMARTCARD_TIMEOUT_ENABLE
  490. #define SMARTCARD_LASTBIT_DISABLED SMARTCARD_LASTBIT_DISABLE
  491. #define SMARTCARD_LASTBIT_ENABLED SMARTCARD_LASTBIT_ENABLE
  492. /**
  493. * @}
  494. */
  495. /** @defgroup HAL_SMBUS_Aliased_Defines HAL SMBUS Aliased Defines maintained for legacy purpose
  496. * @{
  497. */
  498. #define SMBUS_DUALADDRESS_DISABLED SMBUS_DUALADDRESS_DISABLE
  499. #define SMBUS_DUALADDRESS_ENABLED SMBUS_DUALADDRESS_ENABLE
  500. #define SMBUS_GENERALCALL_DISABLED SMBUS_GENERALCALL_DISABLE
  501. #define SMBUS_GENERALCALL_ENABLED SMBUS_GENERALCALL_ENABLE
  502. #define SMBUS_NOSTRETCH_DISABLED SMBUS_NOSTRETCH_DISABLE
  503. #define SMBUS_NOSTRETCH_ENABLED SMBUS_NOSTRETCH_ENABLE
  504. #define SMBUS_ANALOGFILTER_ENABLED SMBUS_ANALOGFILTER_ENABLE
  505. #define SMBUS_ANALOGFILTER_DISABLED SMBUS_ANALOGFILTER_DISABLE
  506. #define SMBUS_PEC_DISABLED SMBUS_PEC_DISABLE
  507. #define SMBUS_PEC_ENABLED SMBUS_PEC_ENABLE
  508. #define HAL_SMBUS_STATE_SLAVE_LISTEN HAL_SMBUS_STATE_LISTEN
  509. /**
  510. * @}
  511. */
  512. /** @defgroup HAL_SPI_Aliased_Defines HAL SPI Aliased Defines maintained for legacy purpose
  513. * @{
  514. */
  515. #define SPI_TIMODE_DISABLED SPI_TIMODE_DISABLE
  516. #define SPI_TIMODE_ENABLED SPI_TIMODE_ENABLE
  517. #define SPI_CRCCALCULATION_DISABLED SPI_CRCCALCULATION_DISABLE
  518. #define SPI_CRCCALCULATION_ENABLED SPI_CRCCALCULATION_ENABLE
  519. #define SPI_NSS_PULSE_DISABLED SPI_NSS_PULSE_DISABLE
  520. #define SPI_NSS_PULSE_ENABLED SPI_NSS_PULSE_ENABLE
  521. /**
  522. * @}
  523. */
  524. /** @defgroup HAL_TIM_Aliased_Defines HAL TIM Aliased Defines maintained for legacy purpose
  525. * @{
  526. */
  527. #define CCER_CCxE_MASK TIM_CCER_CCxE_MASK
  528. #define CCER_CCxNE_MASK TIM_CCER_CCxNE_MASK
  529. #define TIM_DMABase_CR1 TIM_DMABASE_CR1
  530. #define TIM_DMABase_CR2 TIM_DMABASE_CR2
  531. #define TIM_DMABase_SMCR TIM_DMABASE_SMCR
  532. #define TIM_DMABase_DIER TIM_DMABASE_DIER
  533. #define TIM_DMABase_SR TIM_DMABASE_SR
  534. #define TIM_DMABase_EGR TIM_DMABASE_EGR
  535. #define TIM_DMABase_CCMR1 TIM_DMABASE_CCMR1
  536. #define TIM_DMABase_CCMR2 TIM_DMABASE_CCMR2
  537. #define TIM_DMABase_CCER TIM_DMABASE_CCER
  538. #define TIM_DMABase_CNT TIM_DMABASE_CNT
  539. #define TIM_DMABase_PSC TIM_DMABASE_PSC
  540. #define TIM_DMABase_ARR TIM_DMABASE_ARR
  541. #define TIM_DMABase_RCR TIM_DMABASE_RCR
  542. #define TIM_DMABase_CCR1 TIM_DMABASE_CCR1
  543. #define TIM_DMABase_CCR2 TIM_DMABASE_CCR2
  544. #define TIM_DMABase_CCR3 TIM_DMABASE_CCR3
  545. #define TIM_DMABase_CCR4 TIM_DMABASE_CCR4
  546. #define TIM_DMABase_BDTR TIM_DMABASE_BDTR
  547. #define TIM_DMABase_DCR TIM_DMABASE_DCR
  548. #define TIM_DMABase_DMAR TIM_DMABASE_DMAR
  549. #define TIM_DMABase_OR1 TIM_DMABASE_OR1
  550. #define TIM_DMABase_CCMR3 TIM_DMABASE_CCMR3
  551. #define TIM_DMABase_CCR5 TIM_DMABASE_CCR5
  552. #define TIM_DMABase_CCR6 TIM_DMABASE_CCR6
  553. #define TIM_DMABase_OR2 TIM_DMABASE_OR2
  554. #define TIM_DMABase_OR3 TIM_DMABASE_OR3
  555. #define TIM_DMABase_OR TIM_DMABASE_OR
  556. #define TIM_EventSource_Update TIM_EVENTSOURCE_UPDATE
  557. #define TIM_EventSource_CC1 TIM_EVENTSOURCE_CC1
  558. #define TIM_EventSource_CC2 TIM_EVENTSOURCE_CC2
  559. #define TIM_EventSource_CC3 TIM_EVENTSOURCE_CC3
  560. #define TIM_EventSource_CC4 TIM_EVENTSOURCE_CC4
  561. #define TIM_EventSource_COM TIM_EVENTSOURCE_COM
  562. #define TIM_EventSource_Trigger TIM_EVENTSOURCE_TRIGGER
  563. #define TIM_EventSource_Break TIM_EVENTSOURCE_BREAK
  564. #define TIM_EventSource_Break2 TIM_EVENTSOURCE_BREAK2
  565. #define TIM_DMABurstLength_1Transfer TIM_DMABURSTLENGTH_1TRANSFER
  566. #define TIM_DMABurstLength_2Transfers TIM_DMABURSTLENGTH_2TRANSFERS
  567. #define TIM_DMABurstLength_3Transfers TIM_DMABURSTLENGTH_3TRANSFERS
  568. #define TIM_DMABurstLength_4Transfers TIM_DMABURSTLENGTH_4TRANSFERS
  569. #define TIM_DMABurstLength_5Transfers TIM_DMABURSTLENGTH_5TRANSFERS
  570. #define TIM_DMABurstLength_6Transfers TIM_DMABURSTLENGTH_6TRANSFERS
  571. #define TIM_DMABurstLength_7Transfers TIM_DMABURSTLENGTH_7TRANSFERS
  572. #define TIM_DMABurstLength_8Transfers TIM_DMABURSTLENGTH_8TRANSFERS
  573. #define TIM_DMABurstLength_9Transfers TIM_DMABURSTLENGTH_9TRANSFERS
  574. #define TIM_DMABurstLength_10Transfers TIM_DMABURSTLENGTH_10TRANSFERS
  575. #define TIM_DMABurstLength_11Transfers TIM_DMABURSTLENGTH_11TRANSFERS
  576. #define TIM_DMABurstLength_12Transfers TIM_DMABURSTLENGTH_12TRANSFERS
  577. #define TIM_DMABurstLength_13Transfers TIM_DMABURSTLENGTH_13TRANSFERS
  578. #define TIM_DMABurstLength_14Transfers TIM_DMABURSTLENGTH_14TRANSFERS
  579. #define TIM_DMABurstLength_15Transfers TIM_DMABURSTLENGTH_15TRANSFERS
  580. #define TIM_DMABurstLength_16Transfers TIM_DMABURSTLENGTH_16TRANSFERS
  581. #define TIM_DMABurstLength_17Transfers TIM_DMABURSTLENGTH_17TRANSFERS
  582. #define TIM_DMABurstLength_18Transfers TIM_DMABURSTLENGTH_18TRANSFERS
  583. /**
  584. * @}
  585. */
  586. /** @defgroup HAL_TSC_Aliased_Defines HAL TSC Aliased Defines maintained for legacy purpose
  587. * @{
  588. */
  589. #define TSC_SYNC_POL_FALL TSC_SYNC_POLARITY_FALLING
  590. #define TSC_SYNC_POL_RISE_HIGH TSC_SYNC_POLARITY_RISING
  591. /**
  592. * @}
  593. */
  594. /** @defgroup HAL_UART_Aliased_Defines HAL UART Aliased Defines maintained for legacy purpose
  595. * @{
  596. */
  597. #define UART_ONEBIT_SAMPLING_DISABLED UART_ONE_BIT_SAMPLE_DISABLE
  598. #define UART_ONEBIT_SAMPLING_ENABLED UART_ONE_BIT_SAMPLE_ENABLE
  599. #define UART_ONE_BIT_SAMPLE_DISABLED UART_ONE_BIT_SAMPLE_DISABLE
  600. #define UART_ONE_BIT_SAMPLE_ENABLED UART_ONE_BIT_SAMPLE_ENABLE
  601. #define __HAL_UART_ONEBIT_ENABLE __HAL_UART_ONE_BIT_SAMPLE_ENABLE
  602. #define __HAL_UART_ONEBIT_DISABLE __HAL_UART_ONE_BIT_SAMPLE_DISABLE
  603. #define __DIV_SAMPLING16 UART_DIV_SAMPLING16
  604. #define __DIVMANT_SAMPLING16 UART_DIVMANT_SAMPLING16
  605. #define __DIVFRAQ_SAMPLING16 UART_DIVFRAQ_SAMPLING16
  606. #define __UART_BRR_SAMPLING16 UART_BRR_SAMPLING16
  607. #define __DIV_SAMPLING8 UART_DIV_SAMPLING8
  608. #define __DIVMANT_SAMPLING8 UART_DIVMANT_SAMPLING8
  609. #define __DIVFRAQ_SAMPLING8 UART_DIVFRAQ_SAMPLING8
  610. #define __UART_BRR_SAMPLING8 UART_BRR_SAMPLING8
  611. #define UART_WAKEUPMETHODE_IDLELINE UART_WAKEUPMETHOD_IDLELINE
  612. #define UART_WAKEUPMETHODE_ADDRESSMARK UART_WAKEUPMETHOD_ADDRESSMARK
  613. /**
  614. * @}
  615. */
  616. /** @defgroup HAL_USART_Aliased_Defines HAL USART Aliased Defines maintained for legacy purpose
  617. * @{
  618. */
  619. #define USART_CLOCK_DISABLED USART_CLOCK_DISABLE
  620. #define USART_CLOCK_ENABLED USART_CLOCK_ENABLE
  621. #define USARTNACK_ENABLED USART_NACK_ENABLE
  622. #define USARTNACK_DISABLED USART_NACK_DISABLE
  623. /**
  624. * @}
  625. */
  626. /** @defgroup HAL_WWDG_Aliased_Defines HAL WWDG Aliased Defines maintained for legacy purpose
  627. * @{
  628. */
  629. #define CFR_BASE WWDG_CFR_BASE
  630. /**
  631. * @}
  632. */
  633. /** @defgroup HAL_CAN_Aliased_Defines HAL CAN Aliased Defines maintained for legacy purpose
  634. * @{
  635. */
  636. #define CAN_FilterFIFO0 CAN_FILTER_FIFO0
  637. #define CAN_FilterFIFO1 CAN_FILTER_FIFO1
  638. #define CAN_IT_RQCP0 CAN_IT_TME
  639. #define CAN_IT_RQCP1 CAN_IT_TME
  640. #define CAN_IT_RQCP2 CAN_IT_TME
  641. #define INAK_TIMEOUT CAN_TIMEOUT_VALUE
  642. #define SLAK_TIMEOUT CAN_TIMEOUT_VALUE
  643. #define CAN_TXSTATUS_FAILED ((uint8_t)0x00)
  644. #define CAN_TXSTATUS_OK ((uint8_t)0x01)
  645. #define CAN_TXSTATUS_PENDING ((uint8_t)0x02)
  646. /**
  647. * @}
  648. */
  649. /** @defgroup HAL_ETH_Aliased_Defines HAL ETH Aliased Defines maintained for legacy purpose
  650. * @{
  651. */
  652. #define VLAN_TAG ETH_VLAN_TAG
  653. #define MIN_ETH_PAYLOAD ETH_MIN_ETH_PAYLOAD
  654. #define MAX_ETH_PAYLOAD ETH_MAX_ETH_PAYLOAD
  655. #define JUMBO_FRAME_PAYLOAD ETH_JUMBO_FRAME_PAYLOAD
  656. #define MACMIIAR_CR_MASK ETH_MACMIIAR_CR_MASK
  657. #define MACCR_CLEAR_MASK ETH_MACCR_CLEAR_MASK
  658. #define MACFCR_CLEAR_MASK ETH_MACFCR_CLEAR_MASK
  659. #define DMAOMR_CLEAR_MASK ETH_DMAOMR_CLEAR_MASK
  660. #define ETH_MMCCR ((uint32_t)0x00000100)
  661. #define ETH_MMCRIR ((uint32_t)0x00000104)
  662. #define ETH_MMCTIR ((uint32_t)0x00000108)
  663. #define ETH_MMCRIMR ((uint32_t)0x0000010C)
  664. #define ETH_MMCTIMR ((uint32_t)0x00000110)
  665. #define ETH_MMCTGFSCCR ((uint32_t)0x0000014C)
  666. #define ETH_MMCTGFMSCCR ((uint32_t)0x00000150)
  667. #define ETH_MMCTGFCR ((uint32_t)0x00000168)
  668. #define ETH_MMCRFCECR ((uint32_t)0x00000194)
  669. #define ETH_MMCRFAECR ((uint32_t)0x00000198)
  670. #define ETH_MMCRGUFCR ((uint32_t)0x000001C4)
  671. /**
  672. * @}
  673. */
  674. /** @defgroup HAL_PPP_Aliased_Defines HAL PPP Aliased Defines maintained for legacy purpose
  675. * @{
  676. */
  677. /**
  678. * @}
  679. */
  680. /* Exported functions --------------------------------------------------------*/
  681. /** @defgroup HAL_CRYP_Aliased_Functions HAL CRYP Aliased Functions maintained for legacy purpose
  682. * @{
  683. */
  684. #define HAL_CRYP_ComputationCpltCallback HAL_CRYPEx_ComputationCpltCallback
  685. /**
  686. * @}
  687. */
  688. /** @defgroup HAL_HASH_Aliased_Functions HAL HASH Aliased Functions maintained for legacy purpose
  689. * @{
  690. */
  691. #define HAL_HMAC_MD5_Finish HAL_HASH_MD5_Finish
  692. #define HAL_HMAC_SHA1_Finish HAL_HASH_SHA1_Finish
  693. #define HAL_HMAC_SHA224_Finish HAL_HASH_SHA224_Finish
  694. #define HAL_HMAC_SHA256_Finish HAL_HASH_SHA256_Finish
  695. /*HASH Algorithm Selection*/
  696. #define HASH_AlgoSelection_SHA1 HASH_ALGOSELECTION_SHA1
  697. #define HASH_AlgoSelection_SHA224 HASH_ALGOSELECTION_SHA224
  698. #define HASH_AlgoSelection_SHA256 HASH_ALGOSELECTION_SHA256
  699. #define HASH_AlgoSelection_MD5 HASH_ALGOSELECTION_MD5
  700. #define HASH_AlgoMode_HASH HASH_ALGOMODE_HASH
  701. #define HASH_AlgoMode_HMAC HASH_ALGOMODE_HMAC
  702. #define HASH_HMACKeyType_ShortKey HASH_HMAC_KEYTYPE_SHORTKEY
  703. #define HASH_HMACKeyType_LongKey HASH_HMAC_KEYTYPE_LONGKEY
  704. /**
  705. * @}
  706. */
  707. /** @defgroup HAL_Aliased_Functions HAL Generic Aliased Functions maintained for legacy purpose
  708. * @{
  709. */
  710. #define HAL_EnableDBGSleepMode HAL_DBGMCU_EnableDBGSleepMode
  711. #define HAL_DisableDBGSleepMode HAL_DBGMCU_DisableDBGSleepMode
  712. #define HAL_EnableDBGStopMode HAL_DBGMCU_EnableDBGStopMode
  713. #define HAL_DisableDBGStopMode HAL_DBGMCU_DisableDBGStopMode
  714. #define HAL_EnableDBGStandbyMode HAL_DBGMCU_EnableDBGStandbyMode
  715. #define HAL_DisableDBGStandbyMode HAL_DBGMCU_DisableDBGStandbyMode
  716. #define HAL_DBG_LowPowerConfig(Periph, cmd) (((cmd)==ENABLE)? HAL_DBGMCU_DBG_EnableLowPowerConfig(Periph) : HAL_DBGMCU_DBG_DisableLowPowerConfig(Periph))
  717. #define HAL_VREFINT_OutputSelect HAL_SYSCFG_VREFINT_OutputSelect
  718. #define HAL_Lock_Cmd(cmd) (((cmd)==ENABLE) ? HAL_SYSCFG_Enable_Lock_VREFINT() : HAL_SYSCFG_Disable_Lock_VREFINT())
  719. #define HAL_VREFINT_Cmd(cmd) (((cmd)==ENABLE)? HAL_SYSCFG_EnableVREFINT() : HAL_SYSCFG_DisableVREFINT())
  720. #define HAL_ADC_EnableBuffer_Cmd(cmd) (((cmd)==ENABLE) ? HAL_ADCEx_EnableVREFINT() : HAL_ADCEx_DisableVREFINT())
  721. #define HAL_ADC_EnableBufferSensor_Cmd(cmd) (((cmd)==ENABLE) ? HAL_ADCEx_EnableVREFINTTempSensor() : HAL_ADCEx_DisableVREFINTTempSensor())
  722. /**
  723. * @}
  724. */
  725. /** @defgroup HAL_FLASH_Aliased_Functions HAL FLASH Aliased Functions maintained for legacy purpose
  726. * @{
  727. */
  728. #define FLASH_HalfPageProgram HAL_FLASHEx_HalfPageProgram
  729. #define FLASH_EnableRunPowerDown HAL_FLASHEx_EnableRunPowerDown
  730. #define FLASH_DisableRunPowerDown HAL_FLASHEx_DisableRunPowerDown
  731. #define HAL_DATA_EEPROMEx_Unlock HAL_FLASHEx_DATAEEPROM_Unlock
  732. #define HAL_DATA_EEPROMEx_Lock HAL_FLASHEx_DATAEEPROM_Lock
  733. #define HAL_DATA_EEPROMEx_Erase HAL_FLASHEx_DATAEEPROM_Erase
  734. #define HAL_DATA_EEPROMEx_Program HAL_FLASHEx_DATAEEPROM_Program
  735. /**
  736. * @}
  737. */
  738. /** @defgroup HAL_I2C_Aliased_Functions HAL I2C Aliased Functions maintained for legacy purpose
  739. * @{
  740. */
  741. #define HAL_I2CEx_AnalogFilter_Config HAL_I2CEx_ConfigAnalogFilter
  742. #define HAL_I2CEx_DigitalFilter_Config HAL_I2CEx_ConfigDigitalFilter
  743. #define HAL_I2CFastModePlusConfig(SYSCFG_I2CFastModePlus, cmd) (((cmd)==ENABLE)? HAL_I2CEx_EnableFastModePlus(SYSCFG_I2CFastModePlus): HAL_I2CEx_DisableFastModePlus(SYSCFG_I2CFastModePlus))
  744. /**
  745. * @}
  746. */
  747. /** @defgroup HAL_PWR_Aliased HAL PWR Aliased maintained for legacy purpose
  748. * @{
  749. */
  750. #define HAL_PWR_PVDConfig HAL_PWR_ConfigPVD
  751. #define HAL_PWR_DisableBkUpReg HAL_PWREx_DisableBkUpReg
  752. #define HAL_PWR_DisableFlashPowerDown HAL_PWREx_DisableFlashPowerDown
  753. #define HAL_PWR_DisableVddio2Monitor HAL_PWREx_DisableVddio2Monitor
  754. #define HAL_PWR_EnableBkUpReg HAL_PWREx_EnableBkUpReg
  755. #define HAL_PWR_EnableFlashPowerDown HAL_PWREx_EnableFlashPowerDown
  756. #define HAL_PWR_EnableVddio2Monitor HAL_PWREx_EnableVddio2Monitor
  757. #define HAL_PWR_PVD_PVM_IRQHandler HAL_PWREx_PVD_PVM_IRQHandler
  758. #define HAL_PWR_PVDLevelConfig HAL_PWR_ConfigPVD
  759. #define HAL_PWR_Vddio2Monitor_IRQHandler HAL_PWREx_Vddio2Monitor_IRQHandler
  760. #define HAL_PWR_Vddio2MonitorCallback HAL_PWREx_Vddio2MonitorCallback
  761. #define HAL_PWREx_ActivateOverDrive HAL_PWREx_EnableOverDrive
  762. #define HAL_PWREx_DeactivateOverDrive HAL_PWREx_DisableOverDrive
  763. #define HAL_PWREx_DisableSDADCAnalog HAL_PWREx_DisableSDADC
  764. #define HAL_PWREx_EnableSDADCAnalog HAL_PWREx_EnableSDADC
  765. #define HAL_PWREx_PVMConfig HAL_PWREx_ConfigPVM
  766. #define PWR_MODE_NORMAL PWR_PVD_MODE_NORMAL
  767. #define PWR_MODE_IT_RISING PWR_PVD_MODE_IT_RISING
  768. #define PWR_MODE_IT_FALLING PWR_PVD_MODE_IT_FALLING
  769. #define PWR_MODE_IT_RISING_FALLING PWR_PVD_MODE_IT_RISING_FALLING
  770. #define PWR_MODE_EVENT_RISING PWR_PVD_MODE_EVENT_RISING
  771. #define PWR_MODE_EVENT_FALLING PWR_PVD_MODE_EVENT_FALLING
  772. #define PWR_MODE_EVENT_RISING_FALLING PWR_PVD_MODE_EVENT_RISING_FALLING
  773. #define CR_OFFSET_BB PWR_CR_OFFSET_BB
  774. #define CSR_OFFSET_BB PWR_CSR_OFFSET_BB
  775. #define DBP_BitNumber DBP_BIT_NUMBER
  776. #define PVDE_BitNumber PVDE_BIT_NUMBER
  777. #define PMODE_BitNumber PMODE_BIT_NUMBER
  778. #define EWUP_BitNumber EWUP_BIT_NUMBER
  779. #define FPDS_BitNumber FPDS_BIT_NUMBER
  780. #define ODEN_BitNumber ODEN_BIT_NUMBER
  781. #define ODSWEN_BitNumber ODSWEN_BIT_NUMBER
  782. #define MRLVDS_BitNumber MRLVDS_BIT_NUMBER
  783. #define LPLVDS_BitNumber LPLVDS_BIT_NUMBER
  784. #define BRE_BitNumber BRE_BIT_NUMBER
  785. #define PWR_MODE_EVT PWR_PVD_MODE_NORMAL
  786. /**
  787. * @}
  788. */
  789. /** @defgroup HAL_SMBUS_Aliased_Functions HAL SMBUS Aliased Functions maintained for legacy purpose
  790. * @{
  791. */
  792. #define HAL_SMBUS_Slave_Listen_IT HAL_SMBUS_EnableListen_IT
  793. #define HAL_SMBUS_SlaveAddrCallback HAL_SMBUS_AddrCallback
  794. #define HAL_SMBUS_SlaveListenCpltCallback HAL_SMBUS_ListenCpltCallback
  795. /**
  796. * @}
  797. */
  798. /** @defgroup HAL_SPI_Aliased_Functions HAL SPI Aliased Functions maintained for legacy purpose
  799. * @{
  800. */
  801. #define HAL_SPI_FlushRxFifo HAL_SPIEx_FlushRxFifo
  802. /**
  803. * @}
  804. */
  805. /** @defgroup HAL_TIM_Aliased_Functions HAL TIM Aliased Functions maintained for legacy purpose
  806. * @{
  807. */
  808. #define HAL_TIM_DMADelayPulseCplt TIM_DMADelayPulseCplt
  809. #define HAL_TIM_DMAError TIM_DMAError
  810. #define HAL_TIM_DMACaptureCplt TIM_DMACaptureCplt
  811. #define HAL_TIMEx_DMACommutationCplt TIMEx_DMACommutationCplt
  812. /**
  813. * @}
  814. */
  815. /** @defgroup HAL_UART_Aliased_Functions HAL UART Aliased Functions maintained for legacy purpose
  816. * @{
  817. */
  818. #define HAL_UART_WakeupCallback HAL_UARTEx_WakeupCallback
  819. /**
  820. * @}
  821. */
  822. /** @defgroup HAL_LTDC_Aliased_Functions HAL LTDC Aliased Functions maintained for legacy purpose
  823. * @{
  824. */
  825. #define HAL_LTDC_LineEvenCallback HAL_LTDC_LineEventCallback
  826. /**
  827. * @}
  828. */
  829. /** @defgroup HAL_PPP_Aliased_Functions HAL PPP Aliased Functions maintained for legacy purpose
  830. * @{
  831. */
  832. /**
  833. * @}
  834. */
  835. /* Exported macros ------------------------------------------------------------*/
  836. /** @defgroup HAL_AES_Aliased_Macros HAL CRYP Aliased Macros maintained for legacy purpose
  837. * @{
  838. */
  839. #define AES_IT_CC CRYP_IT_CC
  840. #define AES_IT_ERR CRYP_IT_ERR
  841. #define AES_FLAG_CCF CRYP_FLAG_CCF
  842. /**
  843. * @}
  844. */
  845. /** @defgroup HAL_Aliased_Macros HAL Generic Aliased Macros maintained for legacy purpose
  846. * @{
  847. */
  848. #define __HAL_GET_BOOT_MODE __HAL_SYSCFG_GET_BOOT_MODE
  849. #define __HAL_REMAPMEMORY_FLASH __HAL_SYSCFG_REMAPMEMORY_FLASH
  850. #define __HAL_REMAPMEMORY_SYSTEMFLASH __HAL_SYSCFG_REMAPMEMORY_SYSTEMFLASH
  851. #define __HAL_REMAPMEMORY_SRAM __HAL_SYSCFG_REMAPMEMORY_SRAM
  852. #define __HAL_REMAPMEMORY_FMC __HAL_SYSCFG_REMAPMEMORY_FMC
  853. #define __HAL_REMAPMEMORY_FMC_SDRAM __HAL_SYSCFG_REMAPMEMORY_FMC_SDRAM
  854. #define __HAL_REMAPMEMORY_FSMC __HAL_SYSCFG_REMAPMEMORY_FSMC
  855. #define __HAL_REMAPMEMORY_QUADSPI __HAL_SYSCFG_REMAPMEMORY_QUADSPI
  856. #define __HAL_FMC_BANK __HAL_SYSCFG_FMC_BANK
  857. #define __HAL_GET_FLAG __HAL_SYSCFG_GET_FLAG
  858. #define __HAL_CLEAR_FLAG __HAL_SYSCFG_CLEAR_FLAG
  859. #define __HAL_VREFINT_OUT_ENABLE __HAL_SYSCFG_VREFINT_OUT_ENABLE
  860. #define __HAL_VREFINT_OUT_DISABLE __HAL_SYSCFG_VREFINT_OUT_DISABLE
  861. #define SYSCFG_FLAG_VREF_READY SYSCFG_FLAG_VREFINT_READY
  862. #define SYSCFG_FLAG_RC48 RCC_FLAG_HSI48
  863. #define IS_SYSCFG_FASTMODEPLUS_CONFIG IS_I2C_FASTMODEPLUS
  864. #define UFB_MODE_BitNumber UFB_MODE_BIT_NUMBER
  865. #define CMP_PD_BitNumber CMP_PD_BIT_NUMBER
  866. /**
  867. * @}
  868. */
  869. /** @defgroup HAL_ADC_Aliased_Macros HAL ADC Aliased Macros maintained for legacy purpose
  870. * @{
  871. */
  872. #define __ADC_ENABLE __HAL_ADC_ENABLE
  873. #define __ADC_DISABLE __HAL_ADC_DISABLE
  874. #define __HAL_ADC_ENABLING_CONDITIONS ADC_ENABLING_CONDITIONS
  875. #define __HAL_ADC_DISABLING_CONDITIONS ADC_DISABLING_CONDITIONS
  876. #define __HAL_ADC_IS_ENABLED ADC_IS_ENABLE
  877. #define __ADC_IS_ENABLED ADC_IS_ENABLE
  878. #define __HAL_ADC_IS_SOFTWARE_START_REGULAR ADC_IS_SOFTWARE_START_REGULAR
  879. #define __HAL_ADC_IS_SOFTWARE_START_INJECTED ADC_IS_SOFTWARE_START_INJECTED
  880. #define __HAL_ADC_IS_CONVERSION_ONGOING_REGULAR_INJECTED ADC_IS_CONVERSION_ONGOING_REGULAR_INJECTED
  881. #define __HAL_ADC_IS_CONVERSION_ONGOING_REGULAR ADC_IS_CONVERSION_ONGOING_REGULAR
  882. #define __HAL_ADC_IS_CONVERSION_ONGOING_INJECTED ADC_IS_CONVERSION_ONGOING_INJECTED
  883. #define __HAL_ADC_IS_CONVERSION_ONGOING ADC_IS_CONVERSION_ONGOING
  884. #define __HAL_ADC_CLEAR_ERRORCODE ADC_CLEAR_ERRORCODE
  885. #define __HAL_ADC_GET_RESOLUTION ADC_GET_RESOLUTION
  886. #define __HAL_ADC_JSQR_RK ADC_JSQR_RK
  887. #define __HAL_ADC_CFGR_AWD1CH ADC_CFGR_AWD1CH_SHIFT
  888. #define __HAL_ADC_CFGR_AWD23CR ADC_CFGR_AWD23CR
  889. #define __HAL_ADC_CFGR_INJECT_AUTO_CONVERSION ADC_CFGR_INJECT_AUTO_CONVERSION
  890. #define __HAL_ADC_CFGR_INJECT_CONTEXT_QUEUE ADC_CFGR_INJECT_CONTEXT_QUEUE
  891. #define __HAL_ADC_CFGR_INJECT_DISCCONTINUOUS ADC_CFGR_INJECT_DISCCONTINUOUS
  892. #define __HAL_ADC_CFGR_REG_DISCCONTINUOUS ADC_CFGR_REG_DISCCONTINUOUS
  893. #define __HAL_ADC_CFGR_DISCONTINUOUS_NUM ADC_CFGR_DISCONTINUOUS_NUM
  894. #define __HAL_ADC_CFGR_AUTOWAIT ADC_CFGR_AUTOWAIT
  895. #define __HAL_ADC_CFGR_CONTINUOUS ADC_CFGR_CONTINUOUS
  896. #define __HAL_ADC_CFGR_OVERRUN ADC_CFGR_OVERRUN
  897. #define __HAL_ADC_CFGR_DMACONTREQ ADC_CFGR_DMACONTREQ
  898. #define __HAL_ADC_CFGR_EXTSEL ADC_CFGR_EXTSEL_SET
  899. #define __HAL_ADC_JSQR_JEXTSEL ADC_JSQR_JEXTSEL_SET
  900. #define __HAL_ADC_OFR_CHANNEL ADC_OFR_CHANNEL
  901. #define __HAL_ADC_DIFSEL_CHANNEL ADC_DIFSEL_CHANNEL
  902. #define __HAL_ADC_CALFACT_DIFF_SET ADC_CALFACT_DIFF_SET
  903. #define __HAL_ADC_CALFACT_DIFF_GET ADC_CALFACT_DIFF_GET
  904. #define __HAL_ADC_TRX_HIGHTHRESHOLD ADC_TRX_HIGHTHRESHOLD
  905. #define __HAL_ADC_OFFSET_SHIFT_RESOLUTION ADC_OFFSET_SHIFT_RESOLUTION
  906. #define __HAL_ADC_AWD1THRESHOLD_SHIFT_RESOLUTION ADC_AWD1THRESHOLD_SHIFT_RESOLUTION
  907. #define __HAL_ADC_AWD23THRESHOLD_SHIFT_RESOLUTION ADC_AWD23THRESHOLD_SHIFT_RESOLUTION
  908. #define __HAL_ADC_COMMON_REGISTER ADC_COMMON_REGISTER
  909. #define __HAL_ADC_COMMON_CCR_MULTI ADC_COMMON_CCR_MULTI
  910. #define __HAL_ADC_MULTIMODE_IS_ENABLED ADC_MULTIMODE_IS_ENABLE
  911. #define __ADC_MULTIMODE_IS_ENABLED ADC_MULTIMODE_IS_ENABLE
  912. #define __HAL_ADC_NONMULTIMODE_OR_MULTIMODEMASTER ADC_NONMULTIMODE_OR_MULTIMODEMASTER
  913. #define __HAL_ADC_COMMON_ADC_OTHER ADC_COMMON_ADC_OTHER
  914. #define __HAL_ADC_MULTI_SLAVE ADC_MULTI_SLAVE
  915. #define __HAL_ADC_SQR1_L ADC_SQR1_L_SHIFT
  916. #define __HAL_ADC_JSQR_JL ADC_JSQR_JL_SHIFT
  917. #define __HAL_ADC_JSQR_RK_JL ADC_JSQR_RK_JL
  918. #define __HAL_ADC_CR1_DISCONTINUOUS_NUM ADC_CR1_DISCONTINUOUS_NUM
  919. #define __HAL_ADC_CR1_SCAN ADC_CR1_SCAN_SET
  920. #define __HAL_ADC_CONVCYCLES_MAX_RANGE ADC_CONVCYCLES_MAX_RANGE
  921. #define __HAL_ADC_CLOCK_PRESCALER_RANGE ADC_CLOCK_PRESCALER_RANGE
  922. #define __HAL_ADC_GET_CLOCK_PRESCALER ADC_GET_CLOCK_PRESCALER
  923. #define __HAL_ADC_SQR1 ADC_SQR1
  924. #define __HAL_ADC_SMPR1 ADC_SMPR1
  925. #define __HAL_ADC_SMPR2 ADC_SMPR2
  926. #define __HAL_ADC_SQR3_RK ADC_SQR3_RK
  927. #define __HAL_ADC_SQR2_RK ADC_SQR2_RK
  928. #define __HAL_ADC_SQR1_RK ADC_SQR1_RK
  929. #define __HAL_ADC_CR2_CONTINUOUS ADC_CR2_CONTINUOUS
  930. #define __HAL_ADC_CR1_DISCONTINUOUS ADC_CR1_DISCONTINUOUS
  931. #define __HAL_ADC_CR1_SCANCONV ADC_CR1_SCANCONV
  932. #define __HAL_ADC_CR2_EOCSelection ADC_CR2_EOCSelection
  933. #define __HAL_ADC_CR2_DMAContReq ADC_CR2_DMAContReq
  934. #define __HAL_ADC_GET_RESOLUTION ADC_GET_RESOLUTION
  935. #define __HAL_ADC_JSQR ADC_JSQR
  936. #define __HAL_ADC_CHSELR_CHANNEL ADC_CHSELR_CHANNEL
  937. #define __HAL_ADC_CFGR1_REG_DISCCONTINUOUS ADC_CFGR1_REG_DISCCONTINUOUS
  938. #define __HAL_ADC_CFGR1_AUTOOFF ADC_CFGR1_AUTOOFF
  939. #define __HAL_ADC_CFGR1_AUTOWAIT ADC_CFGR1_AUTOWAIT
  940. #define __HAL_ADC_CFGR1_CONTINUOUS ADC_CFGR1_CONTINUOUS
  941. #define __HAL_ADC_CFGR1_OVERRUN ADC_CFGR1_OVERRUN
  942. #define __HAL_ADC_CFGR1_SCANDIR ADC_CFGR1_SCANDIR
  943. #define __HAL_ADC_CFGR1_DMACONTREQ ADC_CFGR1_DMACONTREQ
  944. /**
  945. * @}
  946. */
  947. /** @defgroup HAL_DAC_Aliased_Macros HAL DAC Aliased Macros maintained for legacy purpose
  948. * @{
  949. */
  950. #define __HAL_DHR12R1_ALIGNEMENT DAC_DHR12R1_ALIGNMENT
  951. #define __HAL_DHR12R2_ALIGNEMENT DAC_DHR12R2_ALIGNMENT
  952. #define __HAL_DHR12RD_ALIGNEMENT DAC_DHR12RD_ALIGNMENT
  953. #define IS_DAC_GENERATE_WAVE IS_DAC_WAVE
  954. /**
  955. * @}
  956. */
  957. /** @defgroup HAL_DBGMCU_Aliased_Macros HAL DBGMCU Aliased Macros maintained for legacy purpose
  958. * @{
  959. */
  960. #define __HAL_FREEZE_TIM1_DBGMCU __HAL_DBGMCU_FREEZE_TIM1
  961. #define __HAL_UNFREEZE_TIM1_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM1
  962. #define __HAL_FREEZE_TIM2_DBGMCU __HAL_DBGMCU_FREEZE_TIM2
  963. #define __HAL_UNFREEZE_TIM2_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM2
  964. #define __HAL_FREEZE_TIM3_DBGMCU __HAL_DBGMCU_FREEZE_TIM3
  965. #define __HAL_UNFREEZE_TIM3_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM3
  966. #define __HAL_FREEZE_TIM4_DBGMCU __HAL_DBGMCU_FREEZE_TIM4
  967. #define __HAL_UNFREEZE_TIM4_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM4
  968. #define __HAL_FREEZE_TIM5_DBGMCU __HAL_DBGMCU_FREEZE_TIM5
  969. #define __HAL_UNFREEZE_TIM5_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM5
  970. #define __HAL_FREEZE_TIM6_DBGMCU __HAL_DBGMCU_FREEZE_TIM6
  971. #define __HAL_UNFREEZE_TIM6_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM6
  972. #define __HAL_FREEZE_TIM7_DBGMCU __HAL_DBGMCU_FREEZE_TIM7
  973. #define __HAL_UNFREEZE_TIM7_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM7
  974. #define __HAL_FREEZE_TIM8_DBGMCU __HAL_DBGMCU_FREEZE_TIM8
  975. #define __HAL_UNFREEZE_TIM8_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM8
  976. #define __HAL_FREEZE_TIM9_DBGMCU __HAL_DBGMCU_FREEZE_TIM9
  977. #define __HAL_UNFREEZE_TIM9_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM9
  978. #define __HAL_FREEZE_TIM10_DBGMCU __HAL_DBGMCU_FREEZE_TIM10
  979. #define __HAL_UNFREEZE_TIM10_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM10
  980. #define __HAL_FREEZE_TIM11_DBGMCU __HAL_DBGMCU_FREEZE_TIM11
  981. #define __HAL_UNFREEZE_TIM11_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM11
  982. #define __HAL_FREEZE_TIM12_DBGMCU __HAL_DBGMCU_FREEZE_TIM12
  983. #define __HAL_UNFREEZE_TIM12_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM12
  984. #define __HAL_FREEZE_TIM13_DBGMCU __HAL_DBGMCU_FREEZE_TIM13
  985. #define __HAL_UNFREEZE_TIM13_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM13
  986. #define __HAL_FREEZE_TIM14_DBGMCU __HAL_DBGMCU_FREEZE_TIM14
  987. #define __HAL_UNFREEZE_TIM14_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM14
  988. #define __HAL_FREEZE_CAN2_DBGMCU __HAL_DBGMCU_FREEZE_CAN2
  989. #define __HAL_UNFREEZE_CAN2_DBGMCU __HAL_DBGMCU_UNFREEZE_CAN2
  990. #define __HAL_FREEZE_TIM15_DBGMCU __HAL_DBGMCU_FREEZE_TIM15
  991. #define __HAL_UNFREEZE_TIM15_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM15
  992. #define __HAL_FREEZE_TIM16_DBGMCU __HAL_DBGMCU_FREEZE_TIM16
  993. #define __HAL_UNFREEZE_TIM16_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM16
  994. #define __HAL_FREEZE_TIM17_DBGMCU __HAL_DBGMCU_FREEZE_TIM17
  995. #define __HAL_UNFREEZE_TIM17_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM17
  996. #define __HAL_FREEZE_RTC_DBGMCU __HAL_DBGMCU_FREEZE_RTC
  997. #define __HAL_UNFREEZE_RTC_DBGMCU __HAL_DBGMCU_UNFREEZE_RTC
  998. #define __HAL_FREEZE_WWDG_DBGMCU __HAL_DBGMCU_FREEZE_WWDG
  999. #define __HAL_UNFREEZE_WWDG_DBGMCU __HAL_DBGMCU_UNFREEZE_WWDG
  1000. #define __HAL_FREEZE_IWDG_DBGMCU __HAL_DBGMCU_FREEZE_IWDG
  1001. #define __HAL_UNFREEZE_IWDG_DBGMCU __HAL_DBGMCU_UNFREEZE_IWDG
  1002. #define __HAL_FREEZE_I2C1_TIMEOUT_DBGMCU __HAL_DBGMCU_FREEZE_I2C1_TIMEOUT
  1003. #define __HAL_UNFREEZE_I2C1_TIMEOUT_DBGMCU __HAL_DBGMCU_UNFREEZE_I2C1_TIMEOUT
  1004. #define __HAL_FREEZE_I2C2_TIMEOUT_DBGMCU __HAL_DBGMCU_FREEZE_I2C2_TIMEOUT
  1005. #define __HAL_UNFREEZE_I2C2_TIMEOUT_DBGMCU __HAL_DBGMCU_UNFREEZE_I2C2_TIMEOUT
  1006. #define __HAL_FREEZE_I2C3_TIMEOUT_DBGMCU __HAL_DBGMCU_FREEZE_I2C3_TIMEOUT
  1007. #define __HAL_UNFREEZE_I2C3_TIMEOUT_DBGMCU __HAL_DBGMCU_UNFREEZE_I2C3_TIMEOUT
  1008. #define __HAL_FREEZE_CAN1_DBGMCU __HAL_DBGMCU_FREEZE_CAN1
  1009. #define __HAL_UNFREEZE_CAN1_DBGMCU __HAL_DBGMCU_UNFREEZE_CAN1
  1010. #define __HAL_FREEZE_LPTIM1_DBGMCU __HAL_DBGMCU_FREEZE_LPTIM1
  1011. #define __HAL_UNFREEZE_LPTIM1_DBGMCU __HAL_DBGMCU_UNFREEZE_LPTIM1
  1012. #define __HAL_FREEZE_LPTIM2_DBGMCU __HAL_DBGMCU_FREEZE_LPTIM2
  1013. #define __HAL_UNFREEZE_LPTIM2_DBGMCU __HAL_DBGMCU_UNFREEZE_LPTIM2
  1014. /**
  1015. * @}
  1016. */
  1017. /** @defgroup HAL_COMP_Aliased_Macros HAL COMP Aliased Macros maintained for legacy purpose
  1018. * @{
  1019. */
  1020. #define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_RISING_EDGE() : \
  1021. __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE())
  1022. #define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_RISING_EDGE() : \
  1023. __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE())
  1024. #define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_FALLING_EDGE() : \
  1025. __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE())
  1026. #define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_FALLING_EDGE() : \
  1027. __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE())
  1028. #define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_IT() : \
  1029. __HAL_COMP_COMP2_EXTI_ENABLE_IT())
  1030. #define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_IT() : \
  1031. __HAL_COMP_COMP2_EXTI_DISABLE_IT())
  1032. #define __HAL_COMP_EXTI_GET_FLAG(__FLAG__) (((__FLAG__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_GET_FLAG() : \
  1033. __HAL_COMP_COMP2_EXTI_GET_FLAG())
  1034. #define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__) (((__FLAG__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_CLEAR_FLAG() : \
  1035. __HAL_COMP_COMP2_EXTI_CLEAR_FLAG())
  1036. #define __HAL_COMP_GET_EXTI_LINE COMP_GET_EXTI_LINE
  1037. /**
  1038. * @}
  1039. */
  1040. /** @defgroup HAL_DAC_Aliased_Macros HAL DAC Aliased Macros maintained for legacy purpose
  1041. * @{
  1042. */
  1043. #define IS_DAC_WAVE(WAVE) (((WAVE) == DAC_WAVE_NONE) || \
  1044. ((WAVE) == DAC_WAVE_NOISE)|| \
  1045. ((WAVE) == DAC_WAVE_TRIANGLE))
  1046. /**
  1047. * @}
  1048. */
  1049. /** @defgroup HAL_FLASH_Aliased_Macros HAL FLASH Aliased Macros maintained for legacy purpose
  1050. * @{
  1051. */
  1052. #define IS_WRPAREA IS_OB_WRPAREA
  1053. #define IS_TYPEPROGRAM IS_FLASH_TYPEPROGRAM
  1054. #define IS_TYPEPROGRAMFLASH IS_FLASH_TYPEPROGRAM
  1055. #define IS_TYPEERASE IS_FLASH_TYPEERASE
  1056. #define IS_NBSECTORS IS_FLASH_NBSECTORS
  1057. #define IS_OB_WDG_SOURCE IS_OB_IWDG_SOURCE
  1058. /**
  1059. * @}
  1060. */
  1061. /** @defgroup HAL_I2C_Aliased_Macros HAL I2C Aliased Macros maintained for legacy purpose
  1062. * @{
  1063. */
  1064. #define __HAL_I2C_RESET_CR2 I2C_RESET_CR2
  1065. #define __HAL_I2C_GENERATE_START I2C_GENERATE_START
  1066. #define __HAL_I2C_FREQ_RANGE I2C_FREQ_RANGE
  1067. #define __HAL_I2C_RISE_TIME I2C_RISE_TIME
  1068. #define __HAL_I2C_SPEED_STANDARD I2C_SPEED_STANDARD
  1069. #define __HAL_I2C_SPEED_FAST I2C_SPEED_FAST
  1070. #define __HAL_I2C_SPEED I2C_SPEED
  1071. #define __HAL_I2C_7BIT_ADD_WRITE I2C_7BIT_ADD_WRITE
  1072. #define __HAL_I2C_7BIT_ADD_READ I2C_7BIT_ADD_READ
  1073. #define __HAL_I2C_10BIT_ADDRESS I2C_10BIT_ADDRESS
  1074. #define __HAL_I2C_10BIT_HEADER_WRITE I2C_10BIT_HEADER_WRITE
  1075. #define __HAL_I2C_10BIT_HEADER_READ I2C_10BIT_HEADER_READ
  1076. #define __HAL_I2C_MEM_ADD_MSB I2C_MEM_ADD_MSB
  1077. #define __HAL_I2C_MEM_ADD_LSB I2C_MEM_ADD_LSB
  1078. #define __HAL_I2C_FREQRANGE I2C_FREQRANGE
  1079. /**
  1080. * @}
  1081. */
  1082. /** @defgroup HAL_I2S_Aliased_Macros HAL I2S Aliased Macros maintained for legacy purpose
  1083. * @{
  1084. */
  1085. #define IS_I2S_INSTANCE IS_I2S_ALL_INSTANCE
  1086. #define IS_I2S_INSTANCE_EXT IS_I2S_ALL_INSTANCE_EXT
  1087. /**
  1088. * @}
  1089. */
  1090. /** @defgroup HAL_IRDA_Aliased_Macros HAL IRDA Aliased Macros maintained for legacy purpose
  1091. * @{
  1092. */
  1093. #define __IRDA_DISABLE __HAL_IRDA_DISABLE
  1094. #define __IRDA_ENABLE __HAL_IRDA_ENABLE
  1095. #define __HAL_IRDA_GETCLOCKSOURCE IRDA_GETCLOCKSOURCE
  1096. #define __HAL_IRDA_MASK_COMPUTATION IRDA_MASK_COMPUTATION
  1097. #define __IRDA_GETCLOCKSOURCE IRDA_GETCLOCKSOURCE
  1098. #define __IRDA_MASK_COMPUTATION IRDA_MASK_COMPUTATION
  1099. #define IS_IRDA_ONEBIT_SAMPLE IS_IRDA_ONE_BIT_SAMPLE
  1100. /**
  1101. * @}
  1102. */
  1103. /** @defgroup HAL_IWDG_Aliased_Macros HAL IWDG Aliased Macros maintained for legacy purpose
  1104. * @{
  1105. */
  1106. #define __HAL_IWDG_ENABLE_WRITE_ACCESS IWDG_ENABLE_WRITE_ACCESS
  1107. #define __HAL_IWDG_DISABLE_WRITE_ACCESS IWDG_DISABLE_WRITE_ACCESS
  1108. /**
  1109. * @}
  1110. */
  1111. /** @defgroup HAL_LPTIM_Aliased_Macros HAL LPTIM Aliased Macros maintained for legacy purpose
  1112. * @{
  1113. */
  1114. #define __HAL_LPTIM_ENABLE_INTERRUPT __HAL_LPTIM_ENABLE_IT
  1115. #define __HAL_LPTIM_DISABLE_INTERRUPT __HAL_LPTIM_DISABLE_IT
  1116. #define __HAL_LPTIM_GET_ITSTATUS __HAL_LPTIM_GET_IT_SOURCE
  1117. /**
  1118. * @}
  1119. */
  1120. /** @defgroup HAL_OPAMP_Aliased_Macros HAL OPAMP Aliased Macros maintained for legacy purpose
  1121. * @{
  1122. */
  1123. #define __OPAMP_CSR_OPAXPD OPAMP_CSR_OPAXPD
  1124. #define __OPAMP_CSR_S3SELX OPAMP_CSR_S3SELX
  1125. #define __OPAMP_CSR_S4SELX OPAMP_CSR_S4SELX
  1126. #define __OPAMP_CSR_S5SELX OPAMP_CSR_S5SELX
  1127. #define __OPAMP_CSR_S6SELX OPAMP_CSR_S6SELX
  1128. #define __OPAMP_CSR_OPAXCAL_L OPAMP_CSR_OPAXCAL_L
  1129. #define __OPAMP_CSR_OPAXCAL_H OPAMP_CSR_OPAXCAL_H
  1130. #define __OPAMP_CSR_OPAXLPM OPAMP_CSR_OPAXLPM
  1131. #define __OPAMP_CSR_ALL_SWITCHES OPAMP_CSR_ALL_SWITCHES
  1132. #define __OPAMP_CSR_ANAWSELX OPAMP_CSR_ANAWSELX
  1133. #define __OPAMP_CSR_OPAXCALOUT OPAMP_CSR_OPAXCALOUT
  1134. #define __OPAMP_OFFSET_TRIM_BITSPOSITION OPAMP_OFFSET_TRIM_BITSPOSITION
  1135. #define __OPAMP_OFFSET_TRIM_SET OPAMP_OFFSET_TRIM_SET
  1136. /**
  1137. * @}
  1138. */
  1139. /** @defgroup HAL_PWR_Aliased_Macros HAL PWR Aliased Macros maintained for legacy purpose
  1140. * @{
  1141. */
  1142. #define __HAL_PVD_EVENT_DISABLE __HAL_PWR_PVD_EXTI_DISABLE_EVENT
  1143. #define __HAL_PVD_EVENT_ENABLE __HAL_PWR_PVD_EXTI_ENABLE_EVENT
  1144. #define __HAL_PVD_EXTI_FALLINGTRIGGER_DISABLE __HAL_PWR_PVD_EXTI_DISABLE_FALLING_EDGE
  1145. #define __HAL_PVD_EXTI_FALLINGTRIGGER_ENABLE __HAL_PWR_PVD_EXTI_ENABLE_FALLING_EDGE
  1146. #define __HAL_PVD_EXTI_RISINGTRIGGER_DISABLE __HAL_PWR_PVD_EXTI_DISABLE_RISING_EDGE
  1147. #define __HAL_PVD_EXTI_RISINGTRIGGER_ENABLE __HAL_PWR_PVD_EXTI_ENABLE_RISING_EDGE
  1148. #define __HAL_PVM_EVENT_DISABLE __HAL_PWR_PVM_EVENT_DISABLE
  1149. #define __HAL_PVM_EVENT_ENABLE __HAL_PWR_PVM_EVENT_ENABLE
  1150. #define __HAL_PVM_EXTI_FALLINGTRIGGER_DISABLE __HAL_PWR_PVM_EXTI_FALLINGTRIGGER_DISABLE
  1151. #define __HAL_PVM_EXTI_FALLINGTRIGGER_ENABLE __HAL_PWR_PVM_EXTI_FALLINGTRIGGER_ENABLE
  1152. #define __HAL_PVM_EXTI_RISINGTRIGGER_DISABLE __HAL_PWR_PVM_EXTI_RISINGTRIGGER_DISABLE
  1153. #define __HAL_PVM_EXTI_RISINGTRIGGER_ENABLE __HAL_PWR_PVM_EXTI_RISINGTRIGGER_ENABLE
  1154. #define __HAL_PWR_INTERNALWAKEUP_DISABLE HAL_PWREx_DisableInternalWakeUpLine
  1155. #define __HAL_PWR_INTERNALWAKEUP_ENABLE HAL_PWREx_EnableInternalWakeUpLine
  1156. #define __HAL_PWR_PULL_UP_DOWN_CONFIG_DISABLE HAL_PWREx_DisablePullUpPullDownConfig
  1157. #define __HAL_PWR_PULL_UP_DOWN_CONFIG_ENABLE HAL_PWREx_EnablePullUpPullDownConfig
  1158. #define __HAL_PWR_PVD_EXTI_CLEAR_EGDE_TRIGGER() __HAL_PWR_PVD_EXTI_DISABLE_RISING_EDGE();__HAL_PWR_PVD_EXTI_DISABLE_FALLING_EDGE()
  1159. #define __HAL_PWR_PVD_EXTI_EVENT_DISABLE __HAL_PWR_PVD_EXTI_DISABLE_EVENT
  1160. #define __HAL_PWR_PVD_EXTI_EVENT_ENABLE __HAL_PWR_PVD_EXTI_ENABLE_EVENT
  1161. #define __HAL_PWR_PVD_EXTI_FALLINGTRIGGER_DISABLE __HAL_PWR_PVD_EXTI_DISABLE_FALLING_EDGE
  1162. #define __HAL_PWR_PVD_EXTI_FALLINGTRIGGER_ENABLE __HAL_PWR_PVD_EXTI_ENABLE_FALLING_EDGE
  1163. #define __HAL_PWR_PVD_EXTI_RISINGTRIGGER_DISABLE __HAL_PWR_PVD_EXTI_DISABLE_RISING_EDGE
  1164. #define __HAL_PWR_PVD_EXTI_RISINGTRIGGER_ENABLE __HAL_PWR_PVD_EXTI_ENABLE_RISING_EDGE
  1165. #define __HAL_PWR_PVD_EXTI_SET_FALLING_EGDE_TRIGGER __HAL_PWR_PVD_EXTI_ENABLE_FALLING_EDGE
  1166. #define __HAL_PWR_PVD_EXTI_SET_RISING_EDGE_TRIGGER __HAL_PWR_PVD_EXTI_ENABLE_RISING_EDGE
  1167. #define __HAL_PWR_PVM_DISABLE() HAL_PWREx_DisablePVM1();HAL_PWREx_DisablePVM2();HAL_PWREx_DisablePVM3();HAL_PWREx_DisablePVM4()
  1168. #define __HAL_PWR_PVM_ENABLE() HAL_PWREx_EnablePVM1();HAL_PWREx_EnablePVM2();HAL_PWREx_EnablePVM3();HAL_PWREx_EnablePVM4()
  1169. #define __HAL_PWR_SRAM2CONTENT_PRESERVE_DISABLE HAL_PWREx_DisableSRAM2ContentRetention
  1170. #define __HAL_PWR_SRAM2CONTENT_PRESERVE_ENABLE HAL_PWREx_EnableSRAM2ContentRetention
  1171. #define __HAL_PWR_VDDIO2_DISABLE HAL_PWREx_DisableVddIO2
  1172. #define __HAL_PWR_VDDIO2_ENABLE HAL_PWREx_EnableVddIO2
  1173. #define __HAL_PWR_VDDIO2_EXTI_CLEAR_EGDE_TRIGGER __HAL_PWR_VDDIO2_EXTI_DISABLE_FALLING_EDGE
  1174. #define __HAL_PWR_VDDIO2_EXTI_SET_FALLING_EGDE_TRIGGER __HAL_PWR_VDDIO2_EXTI_ENABLE_FALLING_EDGE
  1175. #define __HAL_PWR_VDDUSB_DISABLE HAL_PWREx_DisableVddUSB
  1176. #define __HAL_PWR_VDDUSB_ENABLE HAL_PWREx_EnableVddUSB
  1177. #if defined (STM32F4)
  1178. #define __HAL_PVD_EXTI_ENABLE_IT(PWR_EXTI_LINE_PVD) __HAL_PWR_PVD_EXTI_ENABLE_IT()
  1179. #define __HAL_PVD_EXTI_DISABLE_IT(PWR_EXTI_LINE_PVD) __HAL_PWR_PVD_EXTI_DISABLE_IT()
  1180. #define __HAL_PVD_EXTI_GET_FLAG(PWR_EXTI_LINE_PVD) __HAL_PWR_PVD_EXTI_GET_FLAG()
  1181. #define __HAL_PVD_EXTI_CLEAR_FLAG(PWR_EXTI_LINE_PVD) __HAL_PWR_PVD_EXTI_CLEAR_FLAG()
  1182. #define __HAL_PVD_EXTI_GENERATE_SWIT(PWR_EXTI_LINE_PVD) __HAL_PWR_PVD_EXTI_GENERATE_SWIT()
  1183. #else
  1184. #define __HAL_PVD_EXTI_CLEAR_FLAG __HAL_PWR_PVD_EXTI_CLEAR_FLAG
  1185. #define __HAL_PVD_EXTI_DISABLE_IT __HAL_PWR_PVD_EXTI_DISABLE_IT
  1186. #define __HAL_PVD_EXTI_ENABLE_IT __HAL_PWR_PVD_EXTI_ENABLE_IT
  1187. #define __HAL_PVD_EXTI_GENERATE_SWIT __HAL_PWR_PVD_EXTI_GENERATE_SWIT
  1188. #define __HAL_PVD_EXTI_GET_FLAG __HAL_PWR_PVD_EXTI_GET_FLAG
  1189. #endif /* STM32F4 */
  1190. /**
  1191. * @}
  1192. */
  1193. /** @defgroup HAL_RCC_Aliased HAL RCC Aliased maintained for legacy purpose
  1194. * @{
  1195. */
  1196. #define RCC_StopWakeUpClock_MSI RCC_STOP_WAKEUPCLOCK_MSI
  1197. #define RCC_StopWakeUpClock_HSI RCC_STOP_WAKEUPCLOCK_HSI
  1198. #define HAL_RCC_CCSCallback HAL_RCC_CSSCallback
  1199. #define HAL_RC48_EnableBuffer_Cmd(cmd) (((cmd)==ENABLE) ? HAL_RCCEx_EnableHSI48_VREFINT() : HAL_RCCEx_DisableHSI48_VREFINT())
  1200. #define __ADC_CLK_DISABLE __HAL_RCC_ADC_CLK_DISABLE
  1201. #define __ADC_CLK_ENABLE __HAL_RCC_ADC_CLK_ENABLE
  1202. #define __ADC_CLK_SLEEP_DISABLE __HAL_RCC_ADC_CLK_SLEEP_DISABLE
  1203. #define __ADC_CLK_SLEEP_ENABLE __HAL_RCC_ADC_CLK_SLEEP_ENABLE
  1204. #define __ADC_FORCE_RESET __HAL_RCC_ADC_FORCE_RESET
  1205. #define __ADC_RELEASE_RESET __HAL_RCC_ADC_RELEASE_RESET
  1206. #define __ADC1_CLK_DISABLE __HAL_RCC_ADC1_CLK_DISABLE
  1207. #define __ADC1_CLK_ENABLE __HAL_RCC_ADC1_CLK_ENABLE
  1208. #define __ADC1_FORCE_RESET __HAL_RCC_ADC1_FORCE_RESET
  1209. #define __ADC1_RELEASE_RESET __HAL_RCC_ADC1_RELEASE_RESET
  1210. #define __ADC1_CLK_SLEEP_ENABLE __HAL_RCC_ADC1_CLK_SLEEP_ENABLE
  1211. #define __ADC1_CLK_SLEEP_DISABLE __HAL_RCC_ADC1_CLK_SLEEP_DISABLE
  1212. #define __ADC2_CLK_DISABLE __HAL_RCC_ADC2_CLK_DISABLE
  1213. #define __ADC2_CLK_ENABLE __HAL_RCC_ADC2_CLK_ENABLE
  1214. #define __ADC2_FORCE_RESET __HAL_RCC_ADC2_FORCE_RESET
  1215. #define __ADC2_RELEASE_RESET __HAL_RCC_ADC2_RELEASE_RESET
  1216. #define __ADC3_CLK_DISABLE __HAL_RCC_ADC3_CLK_DISABLE
  1217. #define __ADC3_CLK_ENABLE __HAL_RCC_ADC3_CLK_ENABLE
  1218. #define __ADC3_FORCE_RESET __HAL_RCC_ADC3_FORCE_RESET
  1219. #define __ADC3_RELEASE_RESET __HAL_RCC_ADC3_RELEASE_RESET
  1220. #define __AES_CLK_DISABLE __HAL_RCC_AES_CLK_DISABLE
  1221. #define __AES_CLK_ENABLE __HAL_RCC_AES_CLK_ENABLE
  1222. #define __AES_CLK_SLEEP_DISABLE __HAL_RCC_AES_CLK_SLEEP_DISABLE
  1223. #define __AES_CLK_SLEEP_ENABLE __HAL_RCC_AES_CLK_SLEEP_ENABLE
  1224. #define __AES_FORCE_RESET __HAL_RCC_AES_FORCE_RESET
  1225. #define __AES_RELEASE_RESET __HAL_RCC_AES_RELEASE_RESET
  1226. #define __CRYP_CLK_SLEEP_ENABLE __HAL_RCC_CRYP_CLK_SLEEP_ENABLE
  1227. #define __CRYP_CLK_SLEEP_DISABLE __HAL_RCC_CRYP_CLK_SLEEP_DISABLE
  1228. #define __CRYP_CLK_ENABLE __HAL_RCC_CRYP_CLK_ENABLE
  1229. #define __CRYP_CLK_DISABLE __HAL_RCC_CRYP_CLK_DISABLE
  1230. #define __CRYP_FORCE_RESET __HAL_RCC_CRYP_FORCE_RESET
  1231. #define __CRYP_RELEASE_RESET __HAL_RCC_CRYP_RELEASE_RESET
  1232. #define __AFIO_CLK_DISABLE __HAL_RCC_AFIO_CLK_DISABLE
  1233. #define __AFIO_CLK_ENABLE __HAL_RCC_AFIO_CLK_ENABLE
  1234. #define __AFIO_FORCE_RESET __HAL_RCC_AFIO_FORCE_RESET
  1235. #define __AFIO_RELEASE_RESET __HAL_RCC_AFIO_RELEASE_RESET
  1236. #define __AHB_FORCE_RESET __HAL_RCC_AHB_FORCE_RESET
  1237. #define __AHB_RELEASE_RESET __HAL_RCC_AHB_RELEASE_RESET
  1238. #define __AHB1_FORCE_RESET __HAL_RCC_AHB1_FORCE_RESET
  1239. #define __AHB1_RELEASE_RESET __HAL_RCC_AHB1_RELEASE_RESET
  1240. #define __AHB2_FORCE_RESET __HAL_RCC_AHB2_FORCE_RESET
  1241. #define __AHB2_RELEASE_RESET __HAL_RCC_AHB2_RELEASE_RESET
  1242. #define __AHB3_FORCE_RESET __HAL_RCC_AHB3_FORCE_RESET
  1243. #define __AHB3_RELEASE_RESET __HAL_RCC_AHB3_RELEASE_RESET
  1244. #define __APB1_FORCE_RESET __HAL_RCC_APB1_FORCE_RESET
  1245. #define __APB1_RELEASE_RESET __HAL_RCC_APB1_RELEASE_RESET
  1246. #define __APB2_FORCE_RESET __HAL_RCC_APB2_FORCE_RESET
  1247. #define __APB2_RELEASE_RESET __HAL_RCC_APB2_RELEASE_RESET
  1248. #define __BKP_CLK_DISABLE __HAL_RCC_BKP_CLK_DISABLE
  1249. #define __BKP_CLK_ENABLE __HAL_RCC_BKP_CLK_ENABLE
  1250. #define __BKP_FORCE_RESET __HAL_RCC_BKP_FORCE_RESET
  1251. #define __BKP_RELEASE_RESET __HAL_RCC_BKP_RELEASE_RESET
  1252. #define __CAN1_CLK_DISABLE __HAL_RCC_CAN1_CLK_DISABLE
  1253. #define __CAN1_CLK_ENABLE __HAL_RCC_CAN1_CLK_ENABLE
  1254. #define __CAN1_CLK_SLEEP_DISABLE __HAL_RCC_CAN1_CLK_SLEEP_DISABLE
  1255. #define __CAN1_CLK_SLEEP_ENABLE __HAL_RCC_CAN1_CLK_SLEEP_ENABLE
  1256. #define __CAN1_FORCE_RESET __HAL_RCC_CAN1_FORCE_RESET
  1257. #define __CAN1_RELEASE_RESET __HAL_RCC_CAN1_RELEASE_RESET
  1258. #define __CAN_CLK_DISABLE __HAL_RCC_CAN1_CLK_DISABLE
  1259. #define __CAN_CLK_ENABLE __HAL_RCC_CAN1_CLK_ENABLE
  1260. #define __CAN_FORCE_RESET __HAL_RCC_CAN1_FORCE_RESET
  1261. #define __CAN_RELEASE_RESET __HAL_RCC_CAN1_RELEASE_RESET
  1262. #define __CAN2_CLK_DISABLE __HAL_RCC_CAN2_CLK_DISABLE
  1263. #define __CAN2_CLK_ENABLE __HAL_RCC_CAN2_CLK_ENABLE
  1264. #define __CAN2_FORCE_RESET __HAL_RCC_CAN2_FORCE_RESET
  1265. #define __CAN2_RELEASE_RESET __HAL_RCC_CAN2_RELEASE_RESET
  1266. #define __CEC_CLK_DISABLE __HAL_RCC_CEC_CLK_DISABLE
  1267. #define __CEC_CLK_ENABLE __HAL_RCC_CEC_CLK_ENABLE
  1268. #define __COMP_CLK_DISABLE __HAL_RCC_COMP_CLK_DISABLE
  1269. #define __COMP_CLK_ENABLE __HAL_RCC_COMP_CLK_ENABLE
  1270. #define __COMP_FORCE_RESET __HAL_RCC_COMP_FORCE_RESET
  1271. #define __COMP_RELEASE_RESET __HAL_RCC_COMP_RELEASE_RESET
  1272. #define __COMP_CLK_SLEEP_ENABLE __HAL_RCC_COMP_CLK_SLEEP_ENABLE
  1273. #define __COMP_CLK_SLEEP_DISABLE __HAL_RCC_COMP_CLK_SLEEP_DISABLE
  1274. #define __CEC_FORCE_RESET __HAL_RCC_CEC_FORCE_RESET
  1275. #define __CEC_RELEASE_RESET __HAL_RCC_CEC_RELEASE_RESET
  1276. #define __CRC_CLK_DISABLE __HAL_RCC_CRC_CLK_DISABLE
  1277. #define __CRC_CLK_ENABLE __HAL_RCC_CRC_CLK_ENABLE
  1278. #define __CRC_CLK_SLEEP_DISABLE __HAL_RCC_CRC_CLK_SLEEP_DISABLE
  1279. #define __CRC_CLK_SLEEP_ENABLE __HAL_RCC_CRC_CLK_SLEEP_ENABLE
  1280. #define __CRC_FORCE_RESET __HAL_RCC_CRC_FORCE_RESET
  1281. #define __CRC_RELEASE_RESET __HAL_RCC_CRC_RELEASE_RESET
  1282. #define __DAC_CLK_DISABLE __HAL_RCC_DAC_CLK_DISABLE
  1283. #define __DAC_CLK_ENABLE __HAL_RCC_DAC_CLK_ENABLE
  1284. #define __DAC_FORCE_RESET __HAL_RCC_DAC_FORCE_RESET
  1285. #define __DAC_RELEASE_RESET __HAL_RCC_DAC_RELEASE_RESET
  1286. #define __DAC1_CLK_DISABLE __HAL_RCC_DAC1_CLK_DISABLE
  1287. #define __DAC1_CLK_ENABLE __HAL_RCC_DAC1_CLK_ENABLE
  1288. #define __DAC1_CLK_SLEEP_DISABLE __HAL_RCC_DAC1_CLK_SLEEP_DISABLE
  1289. #define __DAC1_CLK_SLEEP_ENABLE __HAL_RCC_DAC1_CLK_SLEEP_ENABLE
  1290. #define __DAC1_FORCE_RESET __HAL_RCC_DAC1_FORCE_RESET
  1291. #define __DAC1_RELEASE_RESET __HAL_RCC_DAC1_RELEASE_RESET
  1292. #define __DBGMCU_CLK_ENABLE __HAL_RCC_DBGMCU_CLK_ENABLE
  1293. #define __DBGMCU_CLK_DISABLE __HAL_RCC_DBGMCU_CLK_DISABLE
  1294. #define __DBGMCU_FORCE_RESET __HAL_RCC_DBGMCU_FORCE_RESET
  1295. #define __DBGMCU_RELEASE_RESET __HAL_RCC_DBGMCU_RELEASE_RESET
  1296. #define __DFSDM_CLK_DISABLE __HAL_RCC_DFSDM_CLK_DISABLE
  1297. #define __DFSDM_CLK_ENABLE __HAL_RCC_DFSDM_CLK_ENABLE
  1298. #define __DFSDM_CLK_SLEEP_DISABLE __HAL_RCC_DFSDM_CLK_SLEEP_DISABLE
  1299. #define __DFSDM_CLK_SLEEP_ENABLE __HAL_RCC_DFSDM_CLK_SLEEP_ENABLE
  1300. #define __DFSDM_FORCE_RESET __HAL_RCC_DFSDM_FORCE_RESET
  1301. #define __DFSDM_RELEASE_RESET __HAL_RCC_DFSDM_RELEASE_RESET
  1302. #define __DMA1_CLK_DISABLE __HAL_RCC_DMA1_CLK_DISABLE
  1303. #define __DMA1_CLK_ENABLE __HAL_RCC_DMA1_CLK_ENABLE
  1304. #define __DMA1_CLK_SLEEP_DISABLE __HAL_RCC_DMA1_CLK_SLEEP_DISABLE
  1305. #define __DMA1_CLK_SLEEP_ENABLE __HAL_RCC_DMA1_CLK_SLEEP_ENABLE
  1306. #define __DMA1_FORCE_RESET __HAL_RCC_DMA1_FORCE_RESET
  1307. #define __DMA1_RELEASE_RESET __HAL_RCC_DMA1_RELEASE_RESET
  1308. #define __DMA2_CLK_DISABLE __HAL_RCC_DMA2_CLK_DISABLE
  1309. #define __DMA2_CLK_ENABLE __HAL_RCC_DMA2_CLK_ENABLE
  1310. #define __DMA2_CLK_SLEEP_DISABLE __HAL_RCC_DMA2_CLK_SLEEP_DISABLE
  1311. #define __DMA2_CLK_SLEEP_ENABLE __HAL_RCC_DMA2_CLK_SLEEP_ENABLE
  1312. #define __DMA2_FORCE_RESET __HAL_RCC_DMA2_FORCE_RESET
  1313. #define __DMA2_RELEASE_RESET __HAL_RCC_DMA2_RELEASE_RESET
  1314. #define __ETHMAC_CLK_DISABLE __HAL_RCC_ETHMAC_CLK_DISABLE
  1315. #define __ETHMAC_CLK_ENABLE __HAL_RCC_ETHMAC_CLK_ENABLE
  1316. #define __ETHMAC_FORCE_RESET __HAL_RCC_ETHMAC_FORCE_RESET
  1317. #define __ETHMAC_RELEASE_RESET __HAL_RCC_ETHMAC_RELEASE_RESET
  1318. #define __ETHMACRX_CLK_DISABLE __HAL_RCC_ETHMACRX_CLK_DISABLE
  1319. #define __ETHMACRX_CLK_ENABLE __HAL_RCC_ETHMACRX_CLK_ENABLE
  1320. #define __ETHMACTX_CLK_DISABLE __HAL_RCC_ETHMACTX_CLK_DISABLE
  1321. #define __ETHMACTX_CLK_ENABLE __HAL_RCC_ETHMACTX_CLK_ENABLE
  1322. #define __FIREWALL_CLK_DISABLE __HAL_RCC_FIREWALL_CLK_DISABLE
  1323. #define __FIREWALL_CLK_ENABLE __HAL_RCC_FIREWALL_CLK_ENABLE
  1324. #define __FLASH_CLK_DISABLE __HAL_RCC_FLASH_CLK_DISABLE
  1325. #define __FLASH_CLK_ENABLE __HAL_RCC_FLASH_CLK_ENABLE
  1326. #define __FLASH_CLK_SLEEP_DISABLE __HAL_RCC_FLASH_CLK_SLEEP_DISABLE
  1327. #define __FLASH_CLK_SLEEP_ENABLE __HAL_RCC_FLASH_CLK_SLEEP_ENABLE
  1328. #define __FLASH_FORCE_RESET __HAL_RCC_FLASH_FORCE_RESET
  1329. #define __FLASH_RELEASE_RESET __HAL_RCC_FLASH_RELEASE_RESET
  1330. #define __FLITF_CLK_DISABLE __HAL_RCC_FLITF_CLK_DISABLE
  1331. #define __FLITF_CLK_ENABLE __HAL_RCC_FLITF_CLK_ENABLE
  1332. #define __FLITF_FORCE_RESET __HAL_RCC_FLITF_FORCE_RESET
  1333. #define __FLITF_RELEASE_RESET __HAL_RCC_FLITF_RELEASE_RESET
  1334. #define __FLITF_CLK_SLEEP_ENABLE __HAL_RCC_FLITF_CLK_SLEEP_ENABLE
  1335. #define __FLITF_CLK_SLEEP_DISABLE __HAL_RCC_FLITF_CLK_SLEEP_DISABLE
  1336. #define __FMC_CLK_DISABLE __HAL_RCC_FMC_CLK_DISABLE
  1337. #define __FMC_CLK_ENABLE __HAL_RCC_FMC_CLK_ENABLE
  1338. #define __FMC_CLK_SLEEP_DISABLE __HAL_RCC_FMC_CLK_SLEEP_DISABLE
  1339. #define __FMC_CLK_SLEEP_ENABLE __HAL_RCC_FMC_CLK_SLEEP_ENABLE
  1340. #define __FMC_FORCE_RESET __HAL_RCC_FMC_FORCE_RESET
  1341. #define __FMC_RELEASE_RESET __HAL_RCC_FMC_RELEASE_RESET
  1342. #define __FSMC_CLK_DISABLE __HAL_RCC_FSMC_CLK_DISABLE
  1343. #define __FSMC_CLK_ENABLE __HAL_RCC_FSMC_CLK_ENABLE
  1344. #define __GPIOA_CLK_DISABLE __HAL_RCC_GPIOA_CLK_DISABLE
  1345. #define __GPIOA_CLK_ENABLE __HAL_RCC_GPIOA_CLK_ENABLE
  1346. #define __GPIOA_CLK_SLEEP_DISABLE __HAL_RCC_GPIOA_CLK_SLEEP_DISABLE
  1347. #define __GPIOA_CLK_SLEEP_ENABLE __HAL_RCC_GPIOA_CLK_SLEEP_ENABLE
  1348. #define __GPIOA_FORCE_RESET __HAL_RCC_GPIOA_FORCE_RESET
  1349. #define __GPIOA_RELEASE_RESET __HAL_RCC_GPIOA_RELEASE_RESET
  1350. #define __GPIOB_CLK_DISABLE __HAL_RCC_GPIOB_CLK_DISABLE
  1351. #define __GPIOB_CLK_ENABLE __HAL_RCC_GPIOB_CLK_ENABLE
  1352. #define __GPIOB_CLK_SLEEP_DISABLE __HAL_RCC_GPIOB_CLK_SLEEP_DISABLE
  1353. #define __GPIOB_CLK_SLEEP_ENABLE __HAL_RCC_GPIOB_CLK_SLEEP_ENABLE
  1354. #define __GPIOB_FORCE_RESET __HAL_RCC_GPIOB_FORCE_RESET
  1355. #define __GPIOB_RELEASE_RESET __HAL_RCC_GPIOB_RELEASE_RESET
  1356. #define __GPIOC_CLK_DISABLE __HAL_RCC_GPIOC_CLK_DISABLE
  1357. #define __GPIOC_CLK_ENABLE __HAL_RCC_GPIOC_CLK_ENABLE
  1358. #define __GPIOC_CLK_SLEEP_DISABLE __HAL_RCC_GPIOC_CLK_SLEEP_DISABLE
  1359. #define __GPIOC_CLK_SLEEP_ENABLE __HAL_RCC_GPIOC_CLK_SLEEP_ENABLE
  1360. #define __GPIOC_FORCE_RESET __HAL_RCC_GPIOC_FORCE_RESET
  1361. #define __GPIOC_RELEASE_RESET __HAL_RCC_GPIOC_RELEASE_RESET
  1362. #define __GPIOD_CLK_DISABLE __HAL_RCC_GPIOD_CLK_DISABLE
  1363. #define __GPIOD_CLK_ENABLE __HAL_RCC_GPIOD_CLK_ENABLE
  1364. #define __GPIOD_CLK_SLEEP_DISABLE __HAL_RCC_GPIOD_CLK_SLEEP_DISABLE
  1365. #define __GPIOD_CLK_SLEEP_ENABLE __HAL_RCC_GPIOD_CLK_SLEEP_ENABLE
  1366. #define __GPIOD_FORCE_RESET __HAL_RCC_GPIOD_FORCE_RESET
  1367. #define __GPIOD_RELEASE_RESET __HAL_RCC_GPIOD_RELEASE_RESET
  1368. #define __GPIOE_CLK_DISABLE __HAL_RCC_GPIOE_CLK_DISABLE
  1369. #define __GPIOE_CLK_ENABLE __HAL_RCC_GPIOE_CLK_ENABLE
  1370. #define __GPIOE_CLK_SLEEP_DISABLE __HAL_RCC_GPIOE_CLK_SLEEP_DISABLE
  1371. #define __GPIOE_CLK_SLEEP_ENABLE __HAL_RCC_GPIOE_CLK_SLEEP_ENABLE
  1372. #define __GPIOE_FORCE_RESET __HAL_RCC_GPIOE_FORCE_RESET
  1373. #define __GPIOE_RELEASE_RESET __HAL_RCC_GPIOE_RELEASE_RESET
  1374. #define __GPIOF_CLK_DISABLE __HAL_RCC_GPIOF_CLK_DISABLE
  1375. #define __GPIOF_CLK_ENABLE __HAL_RCC_GPIOF_CLK_ENABLE
  1376. #define __GPIOF_CLK_SLEEP_DISABLE __HAL_RCC_GPIOF_CLK_SLEEP_DISABLE
  1377. #define __GPIOF_CLK_SLEEP_ENABLE __HAL_RCC_GPIOF_CLK_SLEEP_ENABLE
  1378. #define __GPIOF_FORCE_RESET __HAL_RCC_GPIOF_FORCE_RESET
  1379. #define __GPIOF_RELEASE_RESET __HAL_RCC_GPIOF_RELEASE_RESET
  1380. #define __GPIOG_CLK_DISABLE __HAL_RCC_GPIOG_CLK_DISABLE
  1381. #define __GPIOG_CLK_ENABLE __HAL_RCC_GPIOG_CLK_ENABLE
  1382. #define __GPIOG_CLK_SLEEP_DISABLE __HAL_RCC_GPIOG_CLK_SLEEP_DISABLE
  1383. #define __GPIOG_CLK_SLEEP_ENABLE __HAL_RCC_GPIOG_CLK_SLEEP_ENABLE
  1384. #define __GPIOG_FORCE_RESET __HAL_RCC_GPIOG_FORCE_RESET
  1385. #define __GPIOG_RELEASE_RESET __HAL_RCC_GPIOG_RELEASE_RESET
  1386. #define __GPIOH_CLK_DISABLE __HAL_RCC_GPIOH_CLK_DISABLE
  1387. #define __GPIOH_CLK_ENABLE __HAL_RCC_GPIOH_CLK_ENABLE
  1388. #define __GPIOH_CLK_SLEEP_DISABLE __HAL_RCC_GPIOH_CLK_SLEEP_DISABLE
  1389. #define __GPIOH_CLK_SLEEP_ENABLE __HAL_RCC_GPIOH_CLK_SLEEP_ENABLE
  1390. #define __GPIOH_FORCE_RESET __HAL_RCC_GPIOH_FORCE_RESET
  1391. #define __GPIOH_RELEASE_RESET __HAL_RCC_GPIOH_RELEASE_RESET
  1392. #define __I2C1_CLK_DISABLE __HAL_RCC_I2C1_CLK_DISABLE
  1393. #define __I2C1_CLK_ENABLE __HAL_RCC_I2C1_CLK_ENABLE
  1394. #define __I2C1_CLK_SLEEP_DISABLE __HAL_RCC_I2C1_CLK_SLEEP_DISABLE
  1395. #define __I2C1_CLK_SLEEP_ENABLE __HAL_RCC_I2C1_CLK_SLEEP_ENABLE
  1396. #define __I2C1_FORCE_RESET __HAL_RCC_I2C1_FORCE_RESET
  1397. #define __I2C1_RELEASE_RESET __HAL_RCC_I2C1_RELEASE_RESET
  1398. #define __I2C2_CLK_DISABLE __HAL_RCC_I2C2_CLK_DISABLE
  1399. #define __I2C2_CLK_ENABLE __HAL_RCC_I2C2_CLK_ENABLE
  1400. #define __I2C2_CLK_SLEEP_DISABLE __HAL_RCC_I2C2_CLK_SLEEP_DISABLE
  1401. #define __I2C2_CLK_SLEEP_ENABLE __HAL_RCC_I2C2_CLK_SLEEP_ENABLE
  1402. #define __I2C2_FORCE_RESET __HAL_RCC_I2C2_FORCE_RESET
  1403. #define __I2C2_RELEASE_RESET __HAL_RCC_I2C2_RELEASE_RESET
  1404. #define __I2C3_CLK_DISABLE __HAL_RCC_I2C3_CLK_DISABLE
  1405. #define __I2C3_CLK_ENABLE __HAL_RCC_I2C3_CLK_ENABLE
  1406. #define __I2C3_CLK_SLEEP_DISABLE __HAL_RCC_I2C3_CLK_SLEEP_DISABLE
  1407. #define __I2C3_CLK_SLEEP_ENABLE __HAL_RCC_I2C3_CLK_SLEEP_ENABLE
  1408. #define __I2C3_FORCE_RESET __HAL_RCC_I2C3_FORCE_RESET
  1409. #define __I2C3_RELEASE_RESET __HAL_RCC_I2C3_RELEASE_RESET
  1410. #define __LCD_CLK_DISABLE __HAL_RCC_LCD_CLK_DISABLE
  1411. #define __LCD_CLK_ENABLE __HAL_RCC_LCD_CLK_ENABLE
  1412. #define __LCD_CLK_SLEEP_DISABLE __HAL_RCC_LCD_CLK_SLEEP_DISABLE
  1413. #define __LCD_CLK_SLEEP_ENABLE __HAL_RCC_LCD_CLK_SLEEP_ENABLE
  1414. #define __LCD_FORCE_RESET __HAL_RCC_LCD_FORCE_RESET
  1415. #define __LCD_RELEASE_RESET __HAL_RCC_LCD_RELEASE_RESET
  1416. #define __LPTIM1_CLK_DISABLE __HAL_RCC_LPTIM1_CLK_DISABLE
  1417. #define __LPTIM1_CLK_ENABLE __HAL_RCC_LPTIM1_CLK_ENABLE
  1418. #define __LPTIM1_CLK_SLEEP_DISABLE __HAL_RCC_LPTIM1_CLK_SLEEP_DISABLE
  1419. #define __LPTIM1_CLK_SLEEP_ENABLE __HAL_RCC_LPTIM1_CLK_SLEEP_ENABLE
  1420. #define __LPTIM1_FORCE_RESET __HAL_RCC_LPTIM1_FORCE_RESET
  1421. #define __LPTIM1_RELEASE_RESET __HAL_RCC_LPTIM1_RELEASE_RESET
  1422. #define __LPTIM2_CLK_DISABLE __HAL_RCC_LPTIM2_CLK_DISABLE
  1423. #define __LPTIM2_CLK_ENABLE __HAL_RCC_LPTIM2_CLK_ENABLE
  1424. #define __LPTIM2_CLK_SLEEP_DISABLE __HAL_RCC_LPTIM2_CLK_SLEEP_DISABLE
  1425. #define __LPTIM2_CLK_SLEEP_ENABLE __HAL_RCC_LPTIM2_CLK_SLEEP_ENABLE
  1426. #define __LPTIM2_FORCE_RESET __HAL_RCC_LPTIM2_FORCE_RESET
  1427. #define __LPTIM2_RELEASE_RESET __HAL_RCC_LPTIM2_RELEASE_RESET
  1428. #define __LPUART1_CLK_DISABLE __HAL_RCC_LPUART1_CLK_DISABLE
  1429. #define __LPUART1_CLK_ENABLE __HAL_RCC_LPUART1_CLK_ENABLE
  1430. #define __LPUART1_CLK_SLEEP_DISABLE __HAL_RCC_LPUART1_CLK_SLEEP_DISABLE
  1431. #define __LPUART1_CLK_SLEEP_ENABLE __HAL_RCC_LPUART1_CLK_SLEEP_ENABLE
  1432. #define __LPUART1_FORCE_RESET __HAL_RCC_LPUART1_FORCE_RESET
  1433. #define __LPUART1_RELEASE_RESET __HAL_RCC_LPUART1_RELEASE_RESET
  1434. #define __OPAMP_CLK_DISABLE __HAL_RCC_OPAMP_CLK_DISABLE
  1435. #define __OPAMP_CLK_ENABLE __HAL_RCC_OPAMP_CLK_ENABLE
  1436. #define __OPAMP_CLK_SLEEP_DISABLE __HAL_RCC_OPAMP_CLK_SLEEP_DISABLE
  1437. #define __OPAMP_CLK_SLEEP_ENABLE __HAL_RCC_OPAMP_CLK_SLEEP_ENABLE
  1438. #define __OPAMP_FORCE_RESET __HAL_RCC_OPAMP_FORCE_RESET
  1439. #define __OPAMP_RELEASE_RESET __HAL_RCC_OPAMP_RELEASE_RESET
  1440. #define __OTGFS_CLK_DISABLE __HAL_RCC_OTGFS_CLK_DISABLE
  1441. #define __OTGFS_CLK_ENABLE __HAL_RCC_OTGFS_CLK_ENABLE
  1442. #define __OTGFS_CLK_SLEEP_DISABLE __HAL_RCC_OTGFS_CLK_SLEEP_DISABLE
  1443. #define __OTGFS_CLK_SLEEP_ENABLE __HAL_RCC_OTGFS_CLK_SLEEP_ENABLE
  1444. #define __OTGFS_FORCE_RESET __HAL_RCC_OTGFS_FORCE_RESET
  1445. #define __OTGFS_RELEASE_RESET __HAL_RCC_OTGFS_RELEASE_RESET
  1446. #define __PWR_CLK_DISABLE __HAL_RCC_PWR_CLK_DISABLE
  1447. #define __PWR_CLK_ENABLE __HAL_RCC_PWR_CLK_ENABLE
  1448. #define __PWR_CLK_SLEEP_DISABLE __HAL_RCC_PWR_CLK_SLEEP_DISABLE
  1449. #define __PWR_CLK_SLEEP_ENABLE __HAL_RCC_PWR_CLK_SLEEP_ENABLE
  1450. #define __PWR_FORCE_RESET __HAL_RCC_PWR_FORCE_RESET
  1451. #define __PWR_RELEASE_RESET __HAL_RCC_PWR_RELEASE_RESET
  1452. #define __QSPI_CLK_DISABLE __HAL_RCC_QSPI_CLK_DISABLE
  1453. #define __QSPI_CLK_ENABLE __HAL_RCC_QSPI_CLK_ENABLE
  1454. #define __QSPI_CLK_SLEEP_DISABLE __HAL_RCC_QSPI_CLK_SLEEP_DISABLE
  1455. #define __QSPI_CLK_SLEEP_ENABLE __HAL_RCC_QSPI_CLK_SLEEP_ENABLE
  1456. #define __QSPI_FORCE_RESET __HAL_RCC_QSPI_FORCE_RESET
  1457. #define __QSPI_RELEASE_RESET __HAL_RCC_QSPI_RELEASE_RESET
  1458. #define __RNG_CLK_DISABLE __HAL_RCC_RNG_CLK_DISABLE
  1459. #define __RNG_CLK_ENABLE __HAL_RCC_RNG_CLK_ENABLE
  1460. #define __RNG_CLK_SLEEP_DISABLE __HAL_RCC_RNG_CLK_SLEEP_DISABLE
  1461. #define __RNG_CLK_SLEEP_ENABLE __HAL_RCC_RNG_CLK_SLEEP_ENABLE
  1462. #define __RNG_FORCE_RESET __HAL_RCC_RNG_FORCE_RESET
  1463. #define __RNG_RELEASE_RESET __HAL_RCC_RNG_RELEASE_RESET
  1464. #define __SAI1_CLK_DISABLE __HAL_RCC_SAI1_CLK_DISABLE
  1465. #define __SAI1_CLK_ENABLE __HAL_RCC_SAI1_CLK_ENABLE
  1466. #define __SAI1_CLK_SLEEP_DISABLE __HAL_RCC_SAI1_CLK_SLEEP_DISABLE
  1467. #define __SAI1_CLK_SLEEP_ENABLE __HAL_RCC_SAI1_CLK_SLEEP_ENABLE
  1468. #define __SAI1_FORCE_RESET __HAL_RCC_SAI1_FORCE_RESET
  1469. #define __SAI1_RELEASE_RESET __HAL_RCC_SAI1_RELEASE_RESET
  1470. #define __SAI2_CLK_DISABLE __HAL_RCC_SAI2_CLK_DISABLE
  1471. #define __SAI2_CLK_ENABLE __HAL_RCC_SAI2_CLK_ENABLE
  1472. #define __SAI2_CLK_SLEEP_DISABLE __HAL_RCC_SAI2_CLK_SLEEP_DISABLE
  1473. #define __SAI2_CLK_SLEEP_ENABLE __HAL_RCC_SAI2_CLK_SLEEP_ENABLE
  1474. #define __SAI2_FORCE_RESET __HAL_RCC_SAI2_FORCE_RESET
  1475. #define __SAI2_RELEASE_RESET __HAL_RCC_SAI2_RELEASE_RESET
  1476. #define __SDIO_CLK_DISABLE __HAL_RCC_SDIO_CLK_DISABLE
  1477. #define __SDIO_CLK_ENABLE __HAL_RCC_SDIO_CLK_ENABLE
  1478. #define __SDMMC_CLK_DISABLE __HAL_RCC_SDMMC_CLK_DISABLE
  1479. #define __SDMMC_CLK_ENABLE __HAL_RCC_SDMMC_CLK_ENABLE
  1480. #define __SDMMC_CLK_SLEEP_DISABLE __HAL_RCC_SDMMC_CLK_SLEEP_DISABLE
  1481. #define __SDMMC_CLK_SLEEP_ENABLE __HAL_RCC_SDMMC_CLK_SLEEP_ENABLE
  1482. #define __SDMMC_FORCE_RESET __HAL_RCC_SDMMC_FORCE_RESET
  1483. #define __SDMMC_RELEASE_RESET __HAL_RCC_SDMMC_RELEASE_RESET
  1484. #define __SPI1_CLK_DISABLE __HAL_RCC_SPI1_CLK_DISABLE
  1485. #define __SPI1_CLK_ENABLE __HAL_RCC_SPI1_CLK_ENABLE
  1486. #define __SPI1_CLK_SLEEP_DISABLE __HAL_RCC_SPI1_CLK_SLEEP_DISABLE
  1487. #define __SPI1_CLK_SLEEP_ENABLE __HAL_RCC_SPI1_CLK_SLEEP_ENABLE
  1488. #define __SPI1_FORCE_RESET __HAL_RCC_SPI1_FORCE_RESET
  1489. #define __SPI1_RELEASE_RESET __HAL_RCC_SPI1_RELEASE_RESET
  1490. #define __SPI2_CLK_DISABLE __HAL_RCC_SPI2_CLK_DISABLE
  1491. #define __SPI2_CLK_ENABLE __HAL_RCC_SPI2_CLK_ENABLE
  1492. #define __SPI2_CLK_SLEEP_DISABLE __HAL_RCC_SPI2_CLK_SLEEP_DISABLE
  1493. #define __SPI2_CLK_SLEEP_ENABLE __HAL_RCC_SPI2_CLK_SLEEP_ENABLE
  1494. #define __SPI2_FORCE_RESET __HAL_RCC_SPI2_FORCE_RESET
  1495. #define __SPI2_RELEASE_RESET __HAL_RCC_SPI2_RELEASE_RESET
  1496. #define __SPI3_CLK_DISABLE __HAL_RCC_SPI3_CLK_DISABLE
  1497. #define __SPI3_CLK_ENABLE __HAL_RCC_SPI3_CLK_ENABLE
  1498. #define __SPI3_CLK_SLEEP_DISABLE __HAL_RCC_SPI3_CLK_SLEEP_DISABLE
  1499. #define __SPI3_CLK_SLEEP_ENABLE __HAL_RCC_SPI3_CLK_SLEEP_ENABLE
  1500. #define __SPI3_FORCE_RESET __HAL_RCC_SPI3_FORCE_RESET
  1501. #define __SPI3_RELEASE_RESET __HAL_RCC_SPI3_RELEASE_RESET
  1502. #define __SRAM_CLK_DISABLE __HAL_RCC_SRAM_CLK_DISABLE
  1503. #define __SRAM_CLK_ENABLE __HAL_RCC_SRAM_CLK_ENABLE
  1504. #define __SRAM1_CLK_SLEEP_DISABLE __HAL_RCC_SRAM1_CLK_SLEEP_DISABLE
  1505. #define __SRAM1_CLK_SLEEP_ENABLE __HAL_RCC_SRAM1_CLK_SLEEP_ENABLE
  1506. #define __SRAM2_CLK_SLEEP_DISABLE __HAL_RCC_SRAM2_CLK_SLEEP_DISABLE
  1507. #define __SRAM2_CLK_SLEEP_ENABLE __HAL_RCC_SRAM2_CLK_SLEEP_ENABLE
  1508. #define __SWPMI1_CLK_DISABLE __HAL_RCC_SWPMI1_CLK_DISABLE
  1509. #define __SWPMI1_CLK_ENABLE __HAL_RCC_SWPMI1_CLK_ENABLE
  1510. #define __SWPMI1_CLK_SLEEP_DISABLE __HAL_RCC_SWPMI1_CLK_SLEEP_DISABLE
  1511. #define __SWPMI1_CLK_SLEEP_ENABLE __HAL_RCC_SWPMI1_CLK_SLEEP_ENABLE
  1512. #define __SWPMI1_FORCE_RESET __HAL_RCC_SWPMI1_FORCE_RESET
  1513. #define __SWPMI1_RELEASE_RESET __HAL_RCC_SWPMI1_RELEASE_RESET
  1514. #define __SYSCFG_CLK_DISABLE __HAL_RCC_SYSCFG_CLK_DISABLE
  1515. #define __SYSCFG_CLK_ENABLE __HAL_RCC_SYSCFG_CLK_ENABLE
  1516. #define __SYSCFG_CLK_SLEEP_DISABLE __HAL_RCC_SYSCFG_CLK_SLEEP_DISABLE
  1517. #define __SYSCFG_CLK_SLEEP_ENABLE __HAL_RCC_SYSCFG_CLK_SLEEP_ENABLE
  1518. #define __SYSCFG_FORCE_RESET __HAL_RCC_SYSCFG_FORCE_RESET
  1519. #define __SYSCFG_RELEASE_RESET __HAL_RCC_SYSCFG_RELEASE_RESET
  1520. #define __TIM1_CLK_DISABLE __HAL_RCC_TIM1_CLK_DISABLE
  1521. #define __TIM1_CLK_ENABLE __HAL_RCC_TIM1_CLK_ENABLE
  1522. #define __TIM1_CLK_SLEEP_DISABLE __HAL_RCC_TIM1_CLK_SLEEP_DISABLE
  1523. #define __TIM1_CLK_SLEEP_ENABLE __HAL_RCC_TIM1_CLK_SLEEP_ENABLE
  1524. #define __TIM1_FORCE_RESET __HAL_RCC_TIM1_FORCE_RESET
  1525. #define __TIM1_RELEASE_RESET __HAL_RCC_TIM1_RELEASE_RESET
  1526. #define __TIM10_CLK_DISABLE __HAL_RCC_TIM10_CLK_DISABLE
  1527. #define __TIM10_CLK_ENABLE __HAL_RCC_TIM10_CLK_ENABLE
  1528. #define __TIM10_FORCE_RESET __HAL_RCC_TIM10_FORCE_RESET
  1529. #define __TIM10_RELEASE_RESET __HAL_RCC_TIM10_RELEASE_RESET
  1530. #define __TIM11_CLK_DISABLE __HAL_RCC_TIM11_CLK_DISABLE
  1531. #define __TIM11_CLK_ENABLE __HAL_RCC_TIM11_CLK_ENABLE
  1532. #define __TIM11_FORCE_RESET __HAL_RCC_TIM11_FORCE_RESET
  1533. #define __TIM11_RELEASE_RESET __HAL_RCC_TIM11_RELEASE_RESET
  1534. #define __TIM12_CLK_DISABLE __HAL_RCC_TIM12_CLK_DISABLE
  1535. #define __TIM12_CLK_ENABLE __HAL_RCC_TIM12_CLK_ENABLE
  1536. #define __TIM12_FORCE_RESET __HAL_RCC_TIM12_FORCE_RESET
  1537. #define __TIM12_RELEASE_RESET __HAL_RCC_TIM12_RELEASE_RESET
  1538. #define __TIM13_CLK_DISABLE __HAL_RCC_TIM13_CLK_DISABLE
  1539. #define __TIM13_CLK_ENABLE __HAL_RCC_TIM13_CLK_ENABLE
  1540. #define __TIM13_FORCE_RESET __HAL_RCC_TIM13_FORCE_RESET
  1541. #define __TIM13_RELEASE_RESET __HAL_RCC_TIM13_RELEASE_RESET
  1542. #define __TIM14_CLK_DISABLE __HAL_RCC_TIM14_CLK_DISABLE
  1543. #define __TIM14_CLK_ENABLE __HAL_RCC_TIM14_CLK_ENABLE
  1544. #define __TIM14_FORCE_RESET __HAL_RCC_TIM14_FORCE_RESET
  1545. #define __TIM14_RELEASE_RESET __HAL_RCC_TIM14_RELEASE_RESET
  1546. #define __TIM15_CLK_DISABLE __HAL_RCC_TIM15_CLK_DISABLE
  1547. #define __TIM15_CLK_ENABLE __HAL_RCC_TIM15_CLK_ENABLE
  1548. #define __TIM15_CLK_SLEEP_DISABLE __HAL_RCC_TIM15_CLK_SLEEP_DISABLE
  1549. #define __TIM15_CLK_SLEEP_ENABLE __HAL_RCC_TIM15_CLK_SLEEP_ENABLE
  1550. #define __TIM15_FORCE_RESET __HAL_RCC_TIM15_FORCE_RESET
  1551. #define __TIM15_RELEASE_RESET __HAL_RCC_TIM15_RELEASE_RESET
  1552. #define __TIM16_CLK_DISABLE __HAL_RCC_TIM16_CLK_DISABLE
  1553. #define __TIM16_CLK_ENABLE __HAL_RCC_TIM16_CLK_ENABLE
  1554. #define __TIM16_CLK_SLEEP_DISABLE __HAL_RCC_TIM16_CLK_SLEEP_DISABLE
  1555. #define __TIM16_CLK_SLEEP_ENABLE __HAL_RCC_TIM16_CLK_SLEEP_ENABLE
  1556. #define __TIM16_FORCE_RESET __HAL_RCC_TIM16_FORCE_RESET
  1557. #define __TIM16_RELEASE_RESET __HAL_RCC_TIM16_RELEASE_RESET
  1558. #define __TIM17_CLK_DISABLE __HAL_RCC_TIM17_CLK_DISABLE
  1559. #define __TIM17_CLK_ENABLE __HAL_RCC_TIM17_CLK_ENABLE
  1560. #define __TIM17_CLK_SLEEP_DISABLE __HAL_RCC_TIM17_CLK_SLEEP_DISABLE
  1561. #define __TIM17_CLK_SLEEP_ENABLE __HAL_RCC_TIM17_CLK_SLEEP_ENABLE
  1562. #define __TIM17_FORCE_RESET __HAL_RCC_TIM17_FORCE_RESET
  1563. #define __TIM17_RELEASE_RESET __HAL_RCC_TIM17_RELEASE_RESET
  1564. #define __TIM2_CLK_DISABLE __HAL_RCC_TIM2_CLK_DISABLE
  1565. #define __TIM2_CLK_ENABLE __HAL_RCC_TIM2_CLK_ENABLE
  1566. #define __TIM2_CLK_SLEEP_DISABLE __HAL_RCC_TIM2_CLK_SLEEP_DISABLE
  1567. #define __TIM2_CLK_SLEEP_ENABLE __HAL_RCC_TIM2_CLK_SLEEP_ENABLE
  1568. #define __TIM2_FORCE_RESET __HAL_RCC_TIM2_FORCE_RESET
  1569. #define __TIM2_RELEASE_RESET __HAL_RCC_TIM2_RELEASE_RESET
  1570. #define __TIM3_CLK_DISABLE __HAL_RCC_TIM3_CLK_DISABLE
  1571. #define __TIM3_CLK_ENABLE __HAL_RCC_TIM3_CLK_ENABLE
  1572. #define __TIM3_CLK_SLEEP_DISABLE __HAL_RCC_TIM3_CLK_SLEEP_DISABLE
  1573. #define __TIM3_CLK_SLEEP_ENABLE __HAL_RCC_TIM3_CLK_SLEEP_ENABLE
  1574. #define __TIM3_FORCE_RESET __HAL_RCC_TIM3_FORCE_RESET
  1575. #define __TIM3_RELEASE_RESET __HAL_RCC_TIM3_RELEASE_RESET
  1576. #define __TIM4_CLK_DISABLE __HAL_RCC_TIM4_CLK_DISABLE
  1577. #define __TIM4_CLK_ENABLE __HAL_RCC_TIM4_CLK_ENABLE
  1578. #define __TIM4_CLK_SLEEP_DISABLE __HAL_RCC_TIM4_CLK_SLEEP_DISABLE
  1579. #define __TIM4_CLK_SLEEP_ENABLE __HAL_RCC_TIM4_CLK_SLEEP_ENABLE
  1580. #define __TIM4_FORCE_RESET __HAL_RCC_TIM4_FORCE_RESET
  1581. #define __TIM4_RELEASE_RESET __HAL_RCC_TIM4_RELEASE_RESET
  1582. #define __TIM5_CLK_DISABLE __HAL_RCC_TIM5_CLK_DISABLE
  1583. #define __TIM5_CLK_ENABLE __HAL_RCC_TIM5_CLK_ENABLE
  1584. #define __TIM5_CLK_SLEEP_DISABLE __HAL_RCC_TIM5_CLK_SLEEP_DISABLE
  1585. #define __TIM5_CLK_SLEEP_ENABLE __HAL_RCC_TIM5_CLK_SLEEP_ENABLE
  1586. #define __TIM5_FORCE_RESET __HAL_RCC_TIM5_FORCE_RESET
  1587. #define __TIM5_RELEASE_RESET __HAL_RCC_TIM5_RELEASE_RESET
  1588. #define __TIM6_CLK_DISABLE __HAL_RCC_TIM6_CLK_DISABLE
  1589. #define __TIM6_CLK_ENABLE __HAL_RCC_TIM6_CLK_ENABLE
  1590. #define __TIM6_CLK_SLEEP_DISABLE __HAL_RCC_TIM6_CLK_SLEEP_DISABLE
  1591. #define __TIM6_CLK_SLEEP_ENABLE __HAL_RCC_TIM6_CLK_SLEEP_ENABLE
  1592. #define __TIM6_FORCE_RESET __HAL_RCC_TIM6_FORCE_RESET
  1593. #define __TIM6_RELEASE_RESET __HAL_RCC_TIM6_RELEASE_RESET
  1594. #define __TIM7_CLK_DISABLE __HAL_RCC_TIM7_CLK_DISABLE
  1595. #define __TIM7_CLK_ENABLE __HAL_RCC_TIM7_CLK_ENABLE
  1596. #define __TIM7_CLK_SLEEP_DISABLE __HAL_RCC_TIM7_CLK_SLEEP_DISABLE
  1597. #define __TIM7_CLK_SLEEP_ENABLE __HAL_RCC_TIM7_CLK_SLEEP_ENABLE
  1598. #define __TIM7_FORCE_RESET __HAL_RCC_TIM7_FORCE_RESET
  1599. #define __TIM7_RELEASE_RESET __HAL_RCC_TIM7_RELEASE_RESET
  1600. #define __TIM8_CLK_DISABLE __HAL_RCC_TIM8_CLK_DISABLE
  1601. #define __TIM8_CLK_ENABLE __HAL_RCC_TIM8_CLK_ENABLE
  1602. #define __TIM8_CLK_SLEEP_DISABLE __HAL_RCC_TIM8_CLK_SLEEP_DISABLE
  1603. #define __TIM8_CLK_SLEEP_ENABLE __HAL_RCC_TIM8_CLK_SLEEP_ENABLE
  1604. #define __TIM8_FORCE_RESET __HAL_RCC_TIM8_FORCE_RESET
  1605. #define __TIM8_RELEASE_RESET __HAL_RCC_TIM8_RELEASE_RESET
  1606. #define __TIM9_CLK_DISABLE __HAL_RCC_TIM9_CLK_DISABLE
  1607. #define __TIM9_CLK_ENABLE __HAL_RCC_TIM9_CLK_ENABLE
  1608. #define __TIM9_FORCE_RESET __HAL_RCC_TIM9_FORCE_RESET
  1609. #define __TIM9_RELEASE_RESET __HAL_RCC_TIM9_RELEASE_RESET
  1610. #define __TSC_CLK_DISABLE __HAL_RCC_TSC_CLK_DISABLE
  1611. #define __TSC_CLK_ENABLE __HAL_RCC_TSC_CLK_ENABLE
  1612. #define __TSC_CLK_SLEEP_DISABLE __HAL_RCC_TSC_CLK_SLEEP_DISABLE
  1613. #define __TSC_CLK_SLEEP_ENABLE __HAL_RCC_TSC_CLK_SLEEP_ENABLE
  1614. #define __TSC_FORCE_RESET __HAL_RCC_TSC_FORCE_RESET
  1615. #define __TSC_RELEASE_RESET __HAL_RCC_TSC_RELEASE_RESET
  1616. #define __UART4_CLK_DISABLE __HAL_RCC_UART4_CLK_DISABLE
  1617. #define __UART4_CLK_ENABLE __HAL_RCC_UART4_CLK_ENABLE
  1618. #define __UART4_CLK_SLEEP_DISABLE __HAL_RCC_UART4_CLK_SLEEP_DISABLE
  1619. #define __UART4_CLK_SLEEP_ENABLE __HAL_RCC_UART4_CLK_SLEEP_ENABLE
  1620. #define __UART4_FORCE_RESET __HAL_RCC_UART4_FORCE_RESET
  1621. #define __UART4_RELEASE_RESET __HAL_RCC_UART4_RELEASE_RESET
  1622. #define __UART5_CLK_DISABLE __HAL_RCC_UART5_CLK_DISABLE
  1623. #define __UART5_CLK_ENABLE __HAL_RCC_UART5_CLK_ENABLE
  1624. #define __UART5_CLK_SLEEP_DISABLE __HAL_RCC_UART5_CLK_SLEEP_DISABLE
  1625. #define __UART5_CLK_SLEEP_ENABLE __HAL_RCC_UART5_CLK_SLEEP_ENABLE
  1626. #define __UART5_FORCE_RESET __HAL_RCC_UART5_FORCE_RESET
  1627. #define __UART5_RELEASE_RESET __HAL_RCC_UART5_RELEASE_RESET
  1628. #define __USART1_CLK_DISABLE __HAL_RCC_USART1_CLK_DISABLE
  1629. #define __USART1_CLK_ENABLE __HAL_RCC_USART1_CLK_ENABLE
  1630. #define __USART1_CLK_SLEEP_DISABLE __HAL_RCC_USART1_CLK_SLEEP_DISABLE
  1631. #define __USART1_CLK_SLEEP_ENABLE __HAL_RCC_USART1_CLK_SLEEP_ENABLE
  1632. #define __USART1_FORCE_RESET __HAL_RCC_USART1_FORCE_RESET
  1633. #define __USART1_RELEASE_RESET __HAL_RCC_USART1_RELEASE_RESET
  1634. #define __USART2_CLK_DISABLE __HAL_RCC_USART2_CLK_DISABLE
  1635. #define __USART2_CLK_ENABLE __HAL_RCC_USART2_CLK_ENABLE
  1636. #define __USART2_CLK_SLEEP_DISABLE __HAL_RCC_USART2_CLK_SLEEP_DISABLE
  1637. #define __USART2_CLK_SLEEP_ENABLE __HAL_RCC_USART2_CLK_SLEEP_ENABLE
  1638. #define __USART2_FORCE_RESET __HAL_RCC_USART2_FORCE_RESET
  1639. #define __USART2_RELEASE_RESET __HAL_RCC_USART2_RELEASE_RESET
  1640. #define __USART3_CLK_DISABLE __HAL_RCC_USART3_CLK_DISABLE
  1641. #define __USART3_CLK_ENABLE __HAL_RCC_USART3_CLK_ENABLE
  1642. #define __USART3_CLK_SLEEP_DISABLE __HAL_RCC_USART3_CLK_SLEEP_DISABLE
  1643. #define __USART3_CLK_SLEEP_ENABLE __HAL_RCC_USART3_CLK_SLEEP_ENABLE
  1644. #define __USART3_FORCE_RESET __HAL_RCC_USART3_FORCE_RESET
  1645. #define __USART3_RELEASE_RESET __HAL_RCC_USART3_RELEASE_RESET
  1646. #define __USART4_CLK_DISABLE __HAL_RCC_USART4_CLK_DISABLE
  1647. #define __USART4_CLK_ENABLE __HAL_RCC_USART4_CLK_ENABLE
  1648. #define __USART4_CLK_SLEEP_ENABLE __HAL_RCC_USART4_CLK_SLEEP_ENABLE
  1649. #define __USART4_CLK_SLEEP_DISABLE __HAL_RCC_USART4_CLK_SLEEP_DISABLE
  1650. #define __USART4_FORCE_RESET __HAL_RCC_USART4_FORCE_RESET
  1651. #define __USART4_RELEASE_RESET __HAL_RCC_USART4_RELEASE_RESET
  1652. #define __USART5_CLK_DISABLE __HAL_RCC_USART5_CLK_DISABLE
  1653. #define __USART5_CLK_ENABLE __HAL_RCC_USART5_CLK_ENABLE
  1654. #define __USART5_CLK_SLEEP_ENABLE __HAL_RCC_USART5_CLK_SLEEP_ENABLE
  1655. #define __USART5_CLK_SLEEP_DISABLE __HAL_RCC_USART5_CLK_SLEEP_DISABLE
  1656. #define __USART5_FORCE_RESET __HAL_RCC_USART5_FORCE_RESET
  1657. #define __USART5_RELEASE_RESET __HAL_RCC_USART5_RELEASE_RESET
  1658. #define __USART7_CLK_DISABLE __HAL_RCC_USART7_CLK_DISABLE
  1659. #define __USART7_CLK_ENABLE __HAL_RCC_USART7_CLK_ENABLE
  1660. #define __USART7_FORCE_RESET __HAL_RCC_USART7_FORCE_RESET
  1661. #define __USART7_RELEASE_RESET __HAL_RCC_USART7_RELEASE_RESET
  1662. #define __USART8_CLK_DISABLE __HAL_RCC_USART8_CLK_DISABLE
  1663. #define __USART8_CLK_ENABLE __HAL_RCC_USART8_CLK_ENABLE
  1664. #define __USART8_FORCE_RESET __HAL_RCC_USART8_FORCE_RESET
  1665. #define __USART8_RELEASE_RESET __HAL_RCC_USART8_RELEASE_RESET
  1666. #define __USB_CLK_DISABLE __HAL_RCC_USB_CLK_DISABLE
  1667. #define __USB_CLK_ENABLE __HAL_RCC_USB_CLK_ENABLE
  1668. #define __USB_FORCE_RESET __HAL_RCC_USB_FORCE_RESET
  1669. #define __USB_CLK_SLEEP_ENABLE __HAL_RCC_USB_CLK_SLEEP_ENABLE
  1670. #define __USB_CLK_SLEEP_DISABLE __HAL_RCC_USB_CLK_SLEEP_DISABLE
  1671. #define __USB_OTG_FS_CLK_DISABLE __HAL_RCC_USB_OTG_FS_CLK_DISABLE
  1672. #define __USB_OTG_FS_CLK_ENABLE __HAL_RCC_USB_OTG_FS_CLK_ENABLE
  1673. #define __USB_RELEASE_RESET __HAL_RCC_USB_RELEASE_RESET
  1674. #define __WWDG_CLK_DISABLE __HAL_RCC_WWDG_CLK_DISABLE
  1675. #define __WWDG_CLK_ENABLE __HAL_RCC_WWDG_CLK_ENABLE
  1676. #define __WWDG_CLK_SLEEP_DISABLE __HAL_RCC_WWDG_CLK_SLEEP_DISABLE
  1677. #define __WWDG_CLK_SLEEP_ENABLE __HAL_RCC_WWDG_CLK_SLEEP_ENABLE
  1678. #define __WWDG_FORCE_RESET __HAL_RCC_WWDG_FORCE_RESET
  1679. #define __WWDG_RELEASE_RESET __HAL_RCC_WWDG_RELEASE_RESET
  1680. #define __TIM21_CLK_ENABLE __HAL_RCC_TIM21_CLK_ENABLE
  1681. #define __TIM21_CLK_DISABLE __HAL_RCC_TIM21_CLK_DISABLE
  1682. #define __TIM21_FORCE_RESET __HAL_RCC_TIM21_FORCE_RESET
  1683. #define __TIM21_RELEASE_RESET __HAL_RCC_TIM21_RELEASE_RESET
  1684. #define __TIM21_CLK_SLEEP_ENABLE __HAL_RCC_TIM21_CLK_SLEEP_ENABLE
  1685. #define __TIM21_CLK_SLEEP_DISABLE __HAL_RCC_TIM21_CLK_SLEEP_DISABLE
  1686. #define __TIM22_CLK_ENABLE __HAL_RCC_TIM22_CLK_ENABLE
  1687. #define __TIM22_CLK_DISABLE __HAL_RCC_TIM22_CLK_DISABLE
  1688. #define __TIM22_FORCE_RESET __HAL_RCC_TIM22_FORCE_RESET
  1689. #define __TIM22_RELEASE_RESET __HAL_RCC_TIM22_RELEASE_RESET
  1690. #define __TIM22_CLK_SLEEP_ENABLE __HAL_RCC_TIM22_CLK_SLEEP_ENABLE
  1691. #define __TIM22_CLK_SLEEP_DISABLE __HAL_RCC_TIM22_CLK_SLEEP_DISABLE
  1692. #define __CRS_CLK_DISABLE __HAL_RCC_CRS_CLK_DISABLE
  1693. #define __CRS_CLK_ENABLE __HAL_RCC_CRS_CLK_ENABLE
  1694. #define __CRS_CLK_SLEEP_DISABLE __HAL_RCC_CRS_CLK_SLEEP_DISABLE
  1695. #define __CRS_CLK_SLEEP_ENABLE __HAL_RCC_CRS_CLK_SLEEP_ENABLE
  1696. #define __CRS_FORCE_RESET __HAL_RCC_CRS_FORCE_RESET
  1697. #define __CRS_RELEASE_RESET __HAL_RCC_CRS_RELEASE_RESET
  1698. #define __RCC_BACKUPRESET_FORCE __HAL_RCC_BACKUPRESET_FORCE
  1699. #define __RCC_BACKUPRESET_RELEASE __HAL_RCC_BACKUPRESET_RELEASE
  1700. #define __USB_OTG_FS_FORCE_RESET __HAL_RCC_USB_OTG_FS_FORCE_RESET
  1701. #define __USB_OTG_FS_RELEASE_RESET __HAL_RCC_USB_OTG_FS_RELEASE_RESET
  1702. #define __USB_OTG_FS_CLK_SLEEP_ENABLE __HAL_RCC_USB_OTG_FS_CLK_SLEEP_ENABLE
  1703. #define __USB_OTG_FS_CLK_SLEEP_DISABLE __HAL_RCC_USB_OTG_FS_CLK_SLEEP_DISABLE
  1704. #define __USB_OTG_HS_CLK_DISABLE __HAL_RCC_USB_OTG_HS_CLK_DISABLE
  1705. #define __USB_OTG_HS_CLK_ENABLE __HAL_RCC_USB_OTG_HS_CLK_ENABLE
  1706. #define __USB_OTG_HS_ULPI_CLK_ENABLE __HAL_RCC_USB_OTG_HS_ULPI_CLK_ENABLE
  1707. #define __USB_OTG_HS_ULPI_CLK_DISABLE __HAL_RCC_USB_OTG_HS_ULPI_CLK_DISABLE
  1708. #define __TIM9_CLK_SLEEP_ENABLE __HAL_RCC_TIM9_CLK_SLEEP_ENABLE
  1709. #define __TIM9_CLK_SLEEP_DISABLE __HAL_RCC_TIM9_CLK_SLEEP_DISABLE
  1710. #define __TIM10_CLK_SLEEP_ENABLE __HAL_RCC_TIM10_CLK_SLEEP_ENABLE
  1711. #define __TIM10_CLK_SLEEP_DISABLE __HAL_RCC_TIM10_CLK_SLEEP_DISABLE
  1712. #define __TIM11_CLK_SLEEP_ENABLE __HAL_RCC_TIM11_CLK_SLEEP_ENABLE
  1713. #define __TIM11_CLK_SLEEP_DISABLE __HAL_RCC_TIM11_CLK_SLEEP_DISABLE
  1714. #define __ETHMACPTP_CLK_SLEEP_ENABLE __HAL_RCC_ETHMACPTP_CLK_SLEEP_ENABLE
  1715. #define __ETHMACPTP_CLK_SLEEP_DISABLE __HAL_RCC_ETHMACPTP_CLK_SLEEP_DISABLE
  1716. #define __ETHMACPTP_CLK_ENABLE __HAL_RCC_ETHMACPTP_CLK_ENABLE
  1717. #define __ETHMACPTP_CLK_DISABLE __HAL_RCC_ETHMACPTP_CLK_DISABLE
  1718. #define __HASH_CLK_ENABLE __HAL_RCC_HASH_CLK_ENABLE
  1719. #define __HASH_FORCE_RESET __HAL_RCC_HASH_FORCE_RESET
  1720. #define __HASH_RELEASE_RESET __HAL_RCC_HASH_RELEASE_RESET
  1721. #define __HASH_CLK_SLEEP_ENABLE __HAL_RCC_HASH_CLK_SLEEP_ENABLE
  1722. #define __HASH_CLK_SLEEP_DISABLE __HAL_RCC_HASH_CLK_SLEEP_DISABLE
  1723. #define __HASH_CLK_DISABLE __HAL_RCC_HASH_CLK_DISABLE
  1724. #define __SPI5_CLK_ENABLE __HAL_RCC_SPI5_CLK_ENABLE
  1725. #define __SPI5_CLK_DISABLE __HAL_RCC_SPI5_CLK_DISABLE
  1726. #define __SPI5_FORCE_RESET __HAL_RCC_SPI5_FORCE_RESET
  1727. #define __SPI5_RELEASE_RESET __HAL_RCC_SPI5_RELEASE_RESET
  1728. #define __SPI5_CLK_SLEEP_ENABLE __HAL_RCC_SPI5_CLK_SLEEP_ENABLE
  1729. #define __SPI5_CLK_SLEEP_DISABLE __HAL_RCC_SPI5_CLK_SLEEP_DISABLE
  1730. #define __SPI6_CLK_ENABLE __HAL_RCC_SPI6_CLK_ENABLE
  1731. #define __SPI6_CLK_DISABLE __HAL_RCC_SPI6_CLK_DISABLE
  1732. #define __SPI6_FORCE_RESET __HAL_RCC_SPI6_FORCE_RESET
  1733. #define __SPI6_RELEASE_RESET __HAL_RCC_SPI6_RELEASE_RESET
  1734. #define __SPI6_CLK_SLEEP_ENABLE __HAL_RCC_SPI6_CLK_SLEEP_ENABLE
  1735. #define __SPI6_CLK_SLEEP_DISABLE __HAL_RCC_SPI6_CLK_SLEEP_DISABLE
  1736. #define __LTDC_CLK_ENABLE __HAL_RCC_LTDC_CLK_ENABLE
  1737. #define __LTDC_CLK_DISABLE __HAL_RCC_LTDC_CLK_DISABLE
  1738. #define __LTDC_FORCE_RESET __HAL_RCC_LTDC_FORCE_RESET
  1739. #define __LTDC_RELEASE_RESET __HAL_RCC_LTDC_RELEASE_RESET
  1740. #define __LTDC_CLK_SLEEP_ENABLE __HAL_RCC_LTDC_CLK_SLEEP_ENABLE
  1741. #define __ETHMAC_CLK_SLEEP_ENABLE __HAL_RCC_ETHMAC_CLK_SLEEP_ENABLE
  1742. #define __ETHMAC_CLK_SLEEP_DISABLE __HAL_RCC_ETHMAC_CLK_SLEEP_DISABLE
  1743. #define __ETHMACTX_CLK_SLEEP_ENABLE __HAL_RCC_ETHMACTX_CLK_SLEEP_ENABLE
  1744. #define __ETHMACTX_CLK_SLEEP_DISABLE __HAL_RCC_ETHMACTX_CLK_SLEEP_DISABLE
  1745. #define __ETHMACRX_CLK_SLEEP_ENABLE __HAL_RCC_ETHMACRX_CLK_SLEEP_ENABLE
  1746. #define __ETHMACRX_CLK_SLEEP_DISABLE __HAL_RCC_ETHMACRX_CLK_SLEEP_DISABLE
  1747. #define __TIM12_CLK_SLEEP_ENABLE __HAL_RCC_TIM12_CLK_SLEEP_ENABLE
  1748. #define __TIM12_CLK_SLEEP_DISABLE __HAL_RCC_TIM12_CLK_SLEEP_DISABLE
  1749. #define __TIM13_CLK_SLEEP_ENABLE __HAL_RCC_TIM13_CLK_SLEEP_ENABLE
  1750. #define __TIM13_CLK_SLEEP_DISABLE __HAL_RCC_TIM13_CLK_SLEEP_DISABLE
  1751. #define __TIM14_CLK_SLEEP_ENABLE __HAL_RCC_TIM14_CLK_SLEEP_ENABLE
  1752. #define __TIM14_CLK_SLEEP_DISABLE __HAL_RCC_TIM14_CLK_SLEEP_DISABLE
  1753. #define __BKPSRAM_CLK_ENABLE __HAL_RCC_BKPSRAM_CLK_ENABLE
  1754. #define __BKPSRAM_CLK_DISABLE __HAL_RCC_BKPSRAM_CLK_DISABLE
  1755. #define __BKPSRAM_CLK_SLEEP_ENABLE __HAL_RCC_BKPSRAM_CLK_SLEEP_ENABLE
  1756. #define __BKPSRAM_CLK_SLEEP_DISABLE __HAL_RCC_BKPSRAM_CLK_SLEEP_DISABLE
  1757. #define __CCMDATARAMEN_CLK_ENABLE __HAL_RCC_CCMDATARAMEN_CLK_ENABLE
  1758. #define __CCMDATARAMEN_CLK_DISABLE __HAL_RCC_CCMDATARAMEN_CLK_DISABLE
  1759. #define __USART6_CLK_ENABLE __HAL_RCC_USART6_CLK_ENABLE
  1760. #define __USART6_CLK_DISABLE __HAL_RCC_USART6_CLK_DISABLE
  1761. #define __USART6_FORCE_RESET __HAL_RCC_USART6_FORCE_RESET
  1762. #define __USART6_RELEASE_RESET __HAL_RCC_USART6_RELEASE_RESET
  1763. #define __USART6_CLK_SLEEP_ENABLE __HAL_RCC_USART6_CLK_SLEEP_ENABLE
  1764. #define __USART6_CLK_SLEEP_DISABLE __HAL_RCC_USART6_CLK_SLEEP_DISABLE
  1765. #define __SPI4_CLK_ENABLE __HAL_RCC_SPI4_CLK_ENABLE
  1766. #define __SPI4_CLK_DISABLE __HAL_RCC_SPI4_CLK_DISABLE
  1767. #define __SPI4_FORCE_RESET __HAL_RCC_SPI4_FORCE_RESET
  1768. #define __SPI4_RELEASE_RESET __HAL_RCC_SPI4_RELEASE_RESET
  1769. #define __SPI4_CLK_SLEEP_ENABLE __HAL_RCC_SPI4_CLK_SLEEP_ENABLE
  1770. #define __SPI4_CLK_SLEEP_DISABLE __HAL_RCC_SPI4_CLK_SLEEP_DISABLE
  1771. #define __GPIOI_CLK_ENABLE __HAL_RCC_GPIOI_CLK_ENABLE
  1772. #define __GPIOI_CLK_DISABLE __HAL_RCC_GPIOI_CLK_DISABLE
  1773. #define __GPIOI_FORCE_RESET __HAL_RCC_GPIOI_FORCE_RESET
  1774. #define __GPIOI_RELEASE_RESET __HAL_RCC_GPIOI_RELEASE_RESET
  1775. #define __GPIOI_CLK_SLEEP_ENABLE __HAL_RCC_GPIOI_CLK_SLEEP_ENABLE
  1776. #define __GPIOI_CLK_SLEEP_DISABLE __HAL_RCC_GPIOI_CLK_SLEEP_DISABLE
  1777. #define __GPIOJ_CLK_ENABLE __HAL_RCC_GPIOJ_CLK_ENABLE
  1778. #define __GPIOJ_CLK_DISABLE __HAL_RCC_GPIOJ_CLK_DISABLE
  1779. #define __GPIOJ_FORCE_RESET __HAL_RCC_GPIOJ_FORCE_RESET
  1780. #define __GPIOJ_RELEASE_RESET __HAL_RCC_GPIOJ_RELEASE_RESET
  1781. #define __GPIOJ_CLK_SLEEP_ENABLE __HAL_RCC_GPIOJ_CLK_SLEEP_ENABLE
  1782. #define __GPIOJ_CLK_SLEEP_DISABLE __HAL_RCC_GPIOJ_CLK_SLEEP_DISABLE
  1783. #define __GPIOK_CLK_ENABLE __HAL_RCC_GPIOK_CLK_ENABLE
  1784. #define __GPIOK_CLK_DISABLE __HAL_RCC_GPIOK_CLK_DISABLE
  1785. #define __GPIOK_RELEASE_RESET __HAL_RCC_GPIOK_RELEASE_RESET
  1786. #define __GPIOK_CLK_SLEEP_ENABLE __HAL_RCC_GPIOK_CLK_SLEEP_ENABLE
  1787. #define __GPIOK_CLK_SLEEP_DISABLE __HAL_RCC_GPIOK_CLK_SLEEP_DISABLE
  1788. #define __ETH_CLK_ENABLE __HAL_RCC_ETH_CLK_ENABLE
  1789. #define __ETH_CLK_DISABLE __HAL_RCC_ETH_CLK_DISABLE
  1790. #define __DCMI_CLK_ENABLE __HAL_RCC_DCMI_CLK_ENABLE
  1791. #define __DCMI_CLK_DISABLE __HAL_RCC_DCMI_CLK_DISABLE
  1792. #define __DCMI_FORCE_RESET __HAL_RCC_DCMI_FORCE_RESET
  1793. #define __DCMI_RELEASE_RESET __HAL_RCC_DCMI_RELEASE_RESET
  1794. #define __DCMI_CLK_SLEEP_ENABLE __HAL_RCC_DCMI_CLK_SLEEP_ENABLE
  1795. #define __DCMI_CLK_SLEEP_DISABLE __HAL_RCC_DCMI_CLK_SLEEP_DISABLE
  1796. #define __UART7_CLK_ENABLE __HAL_RCC_UART7_CLK_ENABLE
  1797. #define __UART7_CLK_DISABLE __HAL_RCC_UART7_CLK_DISABLE
  1798. #define __UART7_RELEASE_RESET __HAL_RCC_UART7_RELEASE_RESET
  1799. #define __UART7_FORCE_RESET __HAL_RCC_UART7_FORCE_RESET
  1800. #define __UART7_CLK_SLEEP_ENABLE __HAL_RCC_UART7_CLK_SLEEP_ENABLE
  1801. #define __UART7_CLK_SLEEP_DISABLE __HAL_RCC_UART7_CLK_SLEEP_DISABLE
  1802. #define __UART8_CLK_ENABLE __HAL_RCC_UART8_CLK_ENABLE
  1803. #define __UART8_CLK_DISABLE __HAL_RCC_UART8_CLK_DISABLE
  1804. #define __UART8_FORCE_RESET __HAL_RCC_UART8_FORCE_RESET
  1805. #define __UART8_RELEASE_RESET __HAL_RCC_UART8_RELEASE_RESET
  1806. #define __UART8_CLK_SLEEP_ENABLE __HAL_RCC_UART8_CLK_SLEEP_ENABLE
  1807. #define __UART8_CLK_SLEEP_DISABLE __HAL_RCC_UART8_CLK_SLEEP_DISABLE
  1808. #define __OTGHS_CLK_SLEEP_ENABLE __HAL_RCC_USB_OTG_HS_CLK_SLEEP_ENABLE
  1809. #define __OTGHS_CLK_SLEEP_DISABLE __HAL_RCC_USB_OTG_HS_CLK_SLEEP_DISABLE
  1810. #define __OTGHS_FORCE_RESET __HAL_RCC_USB_OTG_HS_FORCE_RESET
  1811. #define __OTGHS_RELEASE_RESET __HAL_RCC_USB_OTG_HS_RELEASE_RESET
  1812. #define __OTGHSULPI_CLK_SLEEP_ENABLE __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_ENABLE
  1813. #define __OTGHSULPI_CLK_SLEEP_DISABLE __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_DISABLE
  1814. #define __HAL_RCC_OTGHS_CLK_SLEEP_ENABLE __HAL_RCC_USB_OTG_HS_CLK_SLEEP_ENABLE
  1815. #define __HAL_RCC_OTGHS_CLK_SLEEP_DISABLE __HAL_RCC_USB_OTG_HS_CLK_SLEEP_DISABLE
  1816. #define __HAL_RCC_OTGHS_IS_CLK_SLEEP_ENABLED __HAL_RCC_USB_OTG_HS_IS_CLK_SLEEP_ENABLED
  1817. #define __HAL_RCC_OTGHS_IS_CLK_SLEEP_DISABLED __HAL_RCC_USB_OTG_HS_IS_CLK_SLEEP_DISABLED
  1818. #define __HAL_RCC_OTGHS_FORCE_RESET __HAL_RCC_USB_OTG_HS_FORCE_RESET
  1819. #define __HAL_RCC_OTGHS_RELEASE_RESET __HAL_RCC_USB_OTG_HS_RELEASE_RESET
  1820. #define __HAL_RCC_OTGHSULPI_CLK_SLEEP_ENABLE __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_ENABLE
  1821. #define __HAL_RCC_OTGHSULPI_CLK_SLEEP_DISABLE __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_DISABLE
  1822. #define __HAL_RCC_OTGHSULPI_IS_CLK_SLEEP_ENABLED __HAL_RCC_USB_OTG_HS_ULPI_IS_CLK_SLEEP_ENABLED
  1823. #define __HAL_RCC_OTGHSULPI_IS_CLK_SLEEP_DISABLED __HAL_RCC_USB_OTG_HS_ULPI_IS_CLK_SLEEP_DISABLED
  1824. #define __CRYP_FORCE_RESET __HAL_RCC_CRYP_FORCE_RESET
  1825. #define __SRAM3_CLK_SLEEP_ENABLE __HAL_RCC_SRAM3_CLK_SLEEP_ENABLE
  1826. #define __CAN2_CLK_SLEEP_ENABLE __HAL_RCC_CAN2_CLK_SLEEP_ENABLE
  1827. #define __CAN2_CLK_SLEEP_DISABLE __HAL_RCC_CAN2_CLK_SLEEP_DISABLE
  1828. #define __DAC_CLK_SLEEP_ENABLE __HAL_RCC_DAC_CLK_SLEEP_ENABLE
  1829. #define __DAC_CLK_SLEEP_DISABLE __HAL_RCC_DAC_CLK_SLEEP_DISABLE
  1830. #define __ADC2_CLK_SLEEP_ENABLE __HAL_RCC_ADC2_CLK_SLEEP_ENABLE
  1831. #define __ADC2_CLK_SLEEP_DISABLE __HAL_RCC_ADC2_CLK_SLEEP_DISABLE
  1832. #define __ADC3_CLK_SLEEP_ENABLE __HAL_RCC_ADC3_CLK_SLEEP_ENABLE
  1833. #define __ADC3_CLK_SLEEP_DISABLE __HAL_RCC_ADC3_CLK_SLEEP_DISABLE
  1834. #define __FSMC_FORCE_RESET __HAL_RCC_FSMC_FORCE_RESET
  1835. #define __FSMC_RELEASE_RESET __HAL_RCC_FSMC_RELEASE_RESET
  1836. #define __FSMC_CLK_SLEEP_ENABLE __HAL_RCC_FSMC_CLK_SLEEP_ENABLE
  1837. #define __FSMC_CLK_SLEEP_DISABLE __HAL_RCC_FSMC_CLK_SLEEP_DISABLE
  1838. #define __SDIO_FORCE_RESET __HAL_RCC_SDIO_FORCE_RESET
  1839. #define __SDIO_RELEASE_RESET __HAL_RCC_SDIO_RELEASE_RESET
  1840. #define __SDIO_CLK_SLEEP_DISABLE __HAL_RCC_SDIO_CLK_SLEEP_DISABLE
  1841. #define __SDIO_CLK_SLEEP_ENABLE __HAL_RCC_SDIO_CLK_SLEEP_ENABLE
  1842. #define __DMA2D_CLK_ENABLE __HAL_RCC_DMA2D_CLK_ENABLE
  1843. #define __DMA2D_CLK_DISABLE __HAL_RCC_DMA2D_CLK_DISABLE
  1844. #define __DMA2D_FORCE_RESET __HAL_RCC_DMA2D_FORCE_RESET
  1845. #define __DMA2D_RELEASE_RESET __HAL_RCC_DMA2D_RELEASE_RESET
  1846. #define __DMA2D_CLK_SLEEP_ENABLE __HAL_RCC_DMA2D_CLK_SLEEP_ENABLE
  1847. #define __DMA2D_CLK_SLEEP_DISABLE __HAL_RCC_DMA2D_CLK_SLEEP_DISABLE
  1848. /* alias define maintained for legacy */
  1849. #define __HAL_RCC_OTGFS_FORCE_RESET __HAL_RCC_USB_OTG_FS_FORCE_RESET
  1850. #define __HAL_RCC_OTGFS_RELEASE_RESET __HAL_RCC_USB_OTG_FS_RELEASE_RESET
  1851. #if defined(STM32F4)
  1852. #define __HAL_RCC_SDMMC1_CLK_ENABLE __HAL_RCC_SDIO_CLK_ENABLE
  1853. #define __HAL_RCC_SDMMC1_FORCE_RESET __HAL_RCC_SDIO_FORCE_RESET
  1854. #define __HAL_RCC_SDMMC1_RELEASE_RESET __HAL_RCC_SDIO_RELEASE_RESET
  1855. #define __HAL_RCC_SDMMC1_CLK_SLEEP_ENABLE __HAL_RCC_SDIO_CLK_SLEEP_ENABLE
  1856. #define __HAL_RCC_SDMMC1_CLK_SLEEP_DISABLE __HAL_RCC_SDIO_CLK_SLEEP_DISABLE
  1857. #define __HAL_RCC_SDMMC1_CLK_ENABLE __HAL_RCC_SDIO_CLK_ENABLE
  1858. #define __HAL_RCC_SDMMC1_CLK_DISABLE __HAL_RCC_SDIO_CLK_DISABLE
  1859. #define Sdmmc1ClockSelection SdioClockSelection
  1860. #define RCC_PERIPHCLK_SDMMC1 RCC_PERIPHCLK_SDIO
  1861. #define RCC_SDMMC1CLKSOURCE_CLK48 RCC_SDIOCLKSOURCE_CK48
  1862. #define RCC_SDMMC1CLKSOURCE_SYSCLK RCC_SDIOCLKSOURCE_SYSCLK
  1863. #define __HAL_RCC_SDMMC1_CONFIG __HAL_RCC_SDIO_CONFIG
  1864. #define __HAL_RCC_GET_SDMMC1_SOURCE __HAL_RCC_GET_SDIO_SOURCE
  1865. #endif
  1866. #if defined(STM32F7) || defined(STM32L4)
  1867. #define __HAL_RCC_SDIO_CLK_ENABLE __HAL_RCC_SDMMC1_CLK_ENABLE
  1868. #define __HAL_RCC_SDIO_FORCE_RESET __HAL_RCC_SDMMC1_FORCE_RESET
  1869. #define __HAL_RCC_SDIO_RELEASE_RESET __HAL_RCC_SDMMC1_RELEASE_RESET
  1870. #define __HAL_RCC_SDIO_CLK_SLEEP_ENABLE __HAL_RCC_SDMMC1_CLK_SLEEP_ENABLE
  1871. #define __HAL_RCC_SDIO_CLK_SLEEP_DISABLE __HAL_RCC_SDMMC1_CLK_SLEEP_DISABLE
  1872. #define __HAL_RCC_SDIO_CLK_ENABLE __HAL_RCC_SDMMC1_CLK_ENABLE
  1873. #define __HAL_RCC_SDIO_CLK_DISABLE __HAL_RCC_SDMMC1_CLK_DISABLE
  1874. #define SdioClockSelection Sdmmc1ClockSelection
  1875. #define RCC_PERIPHCLK_SDIO RCC_PERIPHCLK_SDMMC1
  1876. #define __HAL_RCC_SDIO_CONFIG __HAL_RCC_SDMMC1_CONFIG
  1877. #define __HAL_RCC_GET_SDIO_SOURCE __HAL_RCC_GET_SDMMC1_SOURCE
  1878. #endif
  1879. #if defined(STM32F7)
  1880. #define RCC_SDIOCLKSOURCE_CK48 RCC_SDMMC1CLKSOURCE_CLK48
  1881. #define RCC_SDIOCLKSOURCE_SYSCLK RCC_SDMMC1CLKSOURCE_SYSCLK
  1882. #endif
  1883. #define __HAL_RCC_I2SCLK __HAL_RCC_I2S_CONFIG
  1884. #define __HAL_RCC_I2SCLK_CONFIG __HAL_RCC_I2S_CONFIG
  1885. #define __RCC_PLLSRC RCC_GET_PLL_OSCSOURCE
  1886. #define IS_RCC_MSIRANGE IS_RCC_MSI_CLOCK_RANGE
  1887. #define IS_RCC_RTCCLK_SOURCE IS_RCC_RTCCLKSOURCE
  1888. #define IS_RCC_SYSCLK_DIV IS_RCC_HCLK
  1889. #define IS_RCC_HCLK_DIV IS_RCC_PCLK
  1890. #define IS_RCC_MCOSOURCE IS_RCC_MCO1SOURCE
  1891. #define RCC_MCO_NODIV RCC_MCODIV_1
  1892. #define RCC_RTCCLKSOURCE_NONE RCC_RTCCLKSOURCE_NO_CLK
  1893. #define HSION_BitNumber RCC_HSION_BIT_NUMBER
  1894. #define CSSON_BitNumber RCC_CSSON_BIT_NUMBER
  1895. #define PLLON_BitNumber RCC_PLLON_BIT_NUMBER
  1896. #define PLLI2SON_BitNumber RCC_PLLI2SON_BIT_NUMBER
  1897. #define I2SSRC_BitNumber RCC_I2SSRC_BIT_NUMBER
  1898. #define RTCEN_BitNumber RCC_RTCEN_BIT_NUMBER
  1899. #define BDRST_BitNumber RCC_BDRST_BIT_NUMBER
  1900. #define LSION_BitNumber RCC_LSION_BIT_NUMBER
  1901. #define PLLSAION_BitNumber RCC_PLLSAION_BIT_NUMBER
  1902. #define TIMPRE_BitNumber RCC_TIMPRE_BIT_NUMBER
  1903. #define CR_BYTE2_ADDRESS RCC_CR_BYTE2_ADDRESS
  1904. #define CIR_BYTE1_ADDRESS RCC_CIR_BYTE1_ADDRESS
  1905. #define CIR_BYTE2_ADDRESS RCC_CIR_BYTE2_ADDRESS
  1906. #define BDCR_BYTE0_ADDRESS RCC_BDCR_BYTE0_ADDRESS
  1907. #define DBP_TIMEOUT_VALUE RCC_DBP_TIMEOUT_VALUE
  1908. #define LSE_TIMEOUT_VALUE RCC_LSE_TIMEOUT_VALUE
  1909. #define CR_HSION_BB RCC_CR_HSION_BB
  1910. #define CR_CSSON_BB RCC_CR_CSSON_BB
  1911. #define CR_PLLON_BB RCC_CR_PLLON_BB
  1912. #define CR_PLLI2SON_BB RCC_CR_PLLI2SON_BB
  1913. #define CR_MSION_BB RCC_CR_MSION_BB
  1914. #define CSR_LSION_BB RCC_CSR_LSION_BB
  1915. #define CSR_LSEON_BB RCC_CSR_LSEON_BB
  1916. #define CSR_LSEBYP_BB RCC_CSR_LSEBYP_BB
  1917. #define CSR_RTCEN_BB RCC_CSR_RTCEN_BB
  1918. #define CSR_RTCRST_BB RCC_CSR_RTCRST_BB
  1919. #define CFGR_I2SSRC_BB RCC_CFGR_I2SSRC_BB
  1920. #define BDCR_RTCEN_BB RCC_BDCR_RTCEN_BB
  1921. #define BDCR_BDRST_BB RCC_BDCR_BDRST_BB
  1922. #define CR_PLLSAION_BB RCC_CR_PLLSAION_BB
  1923. #define DCKCFGR_TIMPRE_BB RCC_DCKCFGR_TIMPRE_BB
  1924. /**
  1925. * @}
  1926. */
  1927. /** @defgroup HAL_RNG_Aliased_Macros HAL RNG Aliased Macros maintained for legacy purpose
  1928. * @{
  1929. */
  1930. #define HAL_RNG_ReadyCallback(__HANDLE__) HAL_RNG_ReadyDataCallback((__HANDLE__), uint32_t random32bit)
  1931. /**
  1932. * @}
  1933. */
  1934. /** @defgroup HAL_RTC_Aliased_Macros HAL RTC Aliased Macros maintained for legacy purpose
  1935. * @{
  1936. */
  1937. #define __HAL_RTC_CLEAR_FLAG __HAL_RTC_EXTI_CLEAR_FLAG
  1938. #define __HAL_RTC_DISABLE_IT __HAL_RTC_EXTI_DISABLE_IT
  1939. #define __HAL_RTC_ENABLE_IT __HAL_RTC_EXTI_ENABLE_IT
  1940. #if defined (STM32F1)
  1941. #define __HAL_RTC_EXTI_CLEAR_FLAG(RTC_EXTI_LINE_ALARM_EVENT) __HAL_RTC_ALARM_EXTI_CLEAR_FLAG()
  1942. #define __HAL_RTC_EXTI_ENABLE_IT(RTC_EXTI_LINE_ALARM_EVENT) __HAL_RTC_ALARM_EXTI_ENABLE_IT()
  1943. #define __HAL_RTC_EXTI_DISABLE_IT(RTC_EXTI_LINE_ALARM_EVENT) __HAL_RTC_ALARM_EXTI_DISABLE_IT()
  1944. #define __HAL_RTC_EXTI_GET_FLAG(RTC_EXTI_LINE_ALARM_EVENT) __HAL_RTC_ALARM_EXTI_GET_FLAG()
  1945. #define __HAL_RTC_EXTI_GENERATE_SWIT(RTC_EXTI_LINE_ALARM_EVENT) __HAL_RTC_ALARM_EXTI_GENERATE_SWIT()
  1946. #else
  1947. #define __HAL_RTC_EXTI_CLEAR_FLAG(__EXTI_LINE__) (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_CLEAR_FLAG() : \
  1948. (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_CLEAR_FLAG() : \
  1949. __HAL_RTC_TAMPER_TIMESTAMP_EXTI_CLEAR_FLAG()))
  1950. #define __HAL_RTC_EXTI_ENABLE_IT(__EXTI_LINE__) (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_ENABLE_IT() : \
  1951. (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_ENABLE_IT() : \
  1952. __HAL_RTC_TAMPER_TIMESTAMP_EXTI_ENABLE_IT()))
  1953. #define __HAL_RTC_EXTI_DISABLE_IT(__EXTI_LINE__) (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_DISABLE_IT() : \
  1954. (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_DISABLE_IT() : \
  1955. __HAL_RTC_TAMPER_TIMESTAMP_EXTI_DISABLE_IT()))
  1956. #define __HAL_RTC_EXTI_GET_FLAG(__EXTI_LINE__) (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_GET_FLAG() : \
  1957. (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_GET_FLAG() : \
  1958. __HAL_RTC_TAMPER_TIMESTAMP_EXTI_GET_FLAG()))
  1959. #define __HAL_RTC_EXTI_GENERATE_SWIT(__EXTI_LINE__) (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_GENERATE_SWIT() : \
  1960. (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_GENERATE_SWIT() : \
  1961. __HAL_RTC_TAMPER_TIMESTAMP_EXTI_GENERATE_SWIT()))
  1962. #endif /* STM32F1 */
  1963. #define IS_ALARM IS_RTC_ALARM
  1964. #define IS_ALARM_MASK IS_RTC_ALARM_MASK
  1965. #define IS_TAMPER IS_RTC_TAMPER
  1966. #define IS_TAMPER_ERASE_MODE IS_RTC_TAMPER_ERASE_MODE
  1967. #define IS_TAMPER_FILTER IS_RTC_TAMPER_FILTER
  1968. #define IS_TAMPER_INTERRUPT IS_RTC_TAMPER_INTERRUPT
  1969. #define IS_TAMPER_MASKFLAG_STATE IS_RTC_TAMPER_MASKFLAG_STATE
  1970. #define IS_TAMPER_PRECHARGE_DURATION IS_RTC_TAMPER_PRECHARGE_DURATION
  1971. #define IS_TAMPER_PULLUP_STATE IS_RTC_TAMPER_PULLUP_STATE
  1972. #define IS_TAMPER_SAMPLING_FREQ IS_RTC_TAMPER_SAMPLING_FREQ
  1973. #define IS_TAMPER_TIMESTAMPONTAMPER_DETECTION IS_RTC_TAMPER_TIMESTAMPONTAMPER_DETECTION
  1974. #define IS_TAMPER_TRIGGER IS_RTC_TAMPER_TRIGGER
  1975. #define IS_WAKEUP_CLOCK IS_RTC_WAKEUP_CLOCK
  1976. #define IS_WAKEUP_COUNTER IS_RTC_WAKEUP_COUNTER
  1977. #define __RTC_WRITEPROTECTION_ENABLE __HAL_RTC_WRITEPROTECTION_ENABLE
  1978. #define __RTC_WRITEPROTECTION_DISABLE __HAL_RTC_WRITEPROTECTION_DISABLE
  1979. /**
  1980. * @}
  1981. */
  1982. /** @defgroup HAL_SD_Aliased_Macros HAL SD Aliased Macros maintained for legacy purpose
  1983. * @{
  1984. */
  1985. #define SD_OCR_CID_CSD_OVERWRIETE SD_OCR_CID_CSD_OVERWRITE
  1986. #define SD_CMD_SD_APP_STAUS SD_CMD_SD_APP_STATUS
  1987. #if defined(STM32F4)
  1988. #define SD_SDMMC_DISABLED SD_SDIO_DISABLED
  1989. #define SD_SDMMC_FUNCTION_BUSY SD_SDIO_FUNCTION_BUSY
  1990. #define SD_SDMMC_FUNCTION_FAILED SD_SDIO_FUNCTION_FAILED
  1991. #define SD_SDMMC_UNKNOWN_FUNCTION SD_SDIO_UNKNOWN_FUNCTION
  1992. #define SD_CMD_SDMMC_SEN_OP_COND SD_CMD_SDIO_SEN_OP_COND
  1993. #define SD_CMD_SDMMC_RW_DIRECT SD_CMD_SDIO_RW_DIRECT
  1994. #define SD_CMD_SDMMC_RW_EXTENDED SD_CMD_SDIO_RW_EXTENDED
  1995. #define __HAL_SD_SDMMC_ENABLE __HAL_SD_SDIO_ENABLE
  1996. #define __HAL_SD_SDMMC_DISABLE __HAL_SD_SDIO_DISABLE
  1997. #define __HAL_SD_SDMMC_DMA_ENABLE __HAL_SD_SDIO_DMA_ENABLE
  1998. #define __HAL_SD_SDMMC_DMA_DISABLE __HAL_SD_SDIO_DMA_DISABL
  1999. #define __HAL_SD_SDMMC_ENABLE_IT __HAL_SD_SDIO_ENABLE_IT
  2000. #define __HAL_SD_SDMMC_DISABLE_IT __HAL_SD_SDIO_DISABLE_IT
  2001. #define __HAL_SD_SDMMC_GET_FLAG __HAL_SD_SDIO_GET_FLAG
  2002. #define __HAL_SD_SDMMC_CLEAR_FLAG __HAL_SD_SDIO_CLEAR_FLAG
  2003. #define __HAL_SD_SDMMC_GET_IT __HAL_SD_SDIO_GET_IT
  2004. #define __HAL_SD_SDMMC_CLEAR_IT __HAL_SD_SDIO_CLEAR_IT
  2005. #define SDMMC_STATIC_FLAGS SDIO_STATIC_FLAGS
  2006. #define SDMMC_CMD0TIMEOUT SDIO_CMD0TIMEOUT
  2007. #define SD_SDMMC_SEND_IF_COND SD_SDIO_SEND_IF_COND
  2008. /* alias CMSIS */
  2009. #define SDMMC1_IRQn SDIO_IRQn
  2010. #define SDMMC1_IRQHandler SDIO_IRQHandler
  2011. #endif
  2012. #if defined(STM32F7) || defined(STM32L4)
  2013. #define SD_SDIO_DISABLED SD_SDMMC_DISABLED
  2014. #define SD_SDIO_FUNCTION_BUSY SD_SDMMC_FUNCTION_BUSY
  2015. #define SD_SDIO_FUNCTION_FAILED SD_SDMMC_FUNCTION_FAILED
  2016. #define SD_SDIO_UNKNOWN_FUNCTION SD_SDMMC_UNKNOWN_FUNCTION
  2017. #define SD_CMD_SDIO_SEN_OP_COND SD_CMD_SDMMC_SEN_OP_COND
  2018. #define SD_CMD_SDIO_RW_DIRECT SD_CMD_SDMMC_RW_DIRECT
  2019. #define SD_CMD_SDIO_RW_EXTENDED SD_CMD_SDMMC_RW_EXTENDED
  2020. #define __HAL_SD_SDIO_ENABLE __HAL_SD_SDMMC_ENABLE
  2021. #define __HAL_SD_SDIO_DISABLE __HAL_SD_SDMMC_DISABLE
  2022. #define __HAL_SD_SDIO_DMA_ENABLE __HAL_SD_SDMMC_DMA_ENABLE
  2023. #define __HAL_SD_SDIO_DMA_DISABL __HAL_SD_SDMMC_DMA_DISABLE
  2024. #define __HAL_SD_SDIO_ENABLE_IT __HAL_SD_SDMMC_ENABLE_IT
  2025. #define __HAL_SD_SDIO_DISABLE_IT __HAL_SD_SDMMC_DISABLE_IT
  2026. #define __HAL_SD_SDIO_GET_FLAG __HAL_SD_SDMMC_GET_FLAG
  2027. #define __HAL_SD_SDIO_CLEAR_FLAG __HAL_SD_SDMMC_CLEAR_FLAG
  2028. #define __HAL_SD_SDIO_GET_IT __HAL_SD_SDMMC_GET_IT
  2029. #define __HAL_SD_SDIO_CLEAR_IT __HAL_SD_SDMMC_CLEAR_IT
  2030. #define SDIO_STATIC_FLAGS SDMMC_STATIC_FLAGS
  2031. #define SDIO_CMD0TIMEOUT SDMMC_CMD0TIMEOUT
  2032. #define SD_SDIO_SEND_IF_COND SD_SDMMC_SEND_IF_COND
  2033. /* alias CMSIS for compatibilities */
  2034. #define SDIO_IRQn SDMMC1_IRQn
  2035. #define SDIO_IRQHandler SDMMC1_IRQHandler
  2036. #endif
  2037. /**
  2038. * @}
  2039. */
  2040. /** @defgroup HAL_SMARTCARD_Aliased_Macros HAL SMARTCARD Aliased Macros maintained for legacy purpose
  2041. * @{
  2042. */
  2043. #define __SMARTCARD_ENABLE_IT __HAL_SMARTCARD_ENABLE_IT
  2044. #define __SMARTCARD_DISABLE_IT __HAL_SMARTCARD_DISABLE_IT
  2045. #define __SMARTCARD_ENABLE __HAL_SMARTCARD_ENABLE
  2046. #define __SMARTCARD_DISABLE __HAL_SMARTCARD_DISABLE
  2047. #define __SMARTCARD_DMA_REQUEST_ENABLE __HAL_SMARTCARD_DMA_REQUEST_ENABLE
  2048. #define __SMARTCARD_DMA_REQUEST_DISABLE __HAL_SMARTCARD_DMA_REQUEST_DISABLE
  2049. #define __HAL_SMARTCARD_GETCLOCKSOURCE SMARTCARD_GETCLOCKSOURCE
  2050. #define __SMARTCARD_GETCLOCKSOURCE SMARTCARD_GETCLOCKSOURCE
  2051. #define IS_SMARTCARD_ONEBIT_SAMPLING IS_SMARTCARD_ONE_BIT_SAMPLE
  2052. /**
  2053. * @}
  2054. */
  2055. /** @defgroup HAL_SMBUS_Aliased_Macros HAL SMBUS Aliased Macros maintained for legacy purpose
  2056. * @{
  2057. */
  2058. #define __HAL_SMBUS_RESET_CR1 SMBUS_RESET_CR1
  2059. #define __HAL_SMBUS_RESET_CR2 SMBUS_RESET_CR2
  2060. #define __HAL_SMBUS_GENERATE_START SMBUS_GENERATE_START
  2061. #define __HAL_SMBUS_GET_ADDR_MATCH SMBUS_GET_ADDR_MATCH
  2062. #define __HAL_SMBUS_GET_DIR SMBUS_GET_DIR
  2063. #define __HAL_SMBUS_GET_STOP_MODE SMBUS_GET_STOP_MODE
  2064. #define __HAL_SMBUS_GET_PEC_MODE SMBUS_GET_PEC_MODE
  2065. #define __HAL_SMBUS_GET_ALERT_ENABLED SMBUS_GET_ALERT_ENABLED
  2066. /**
  2067. * @}
  2068. */
  2069. /** @defgroup HAL_SPI_Aliased_Macros HAL SPI Aliased Macros maintained for legacy purpose
  2070. * @{
  2071. */
  2072. #define __HAL_SPI_1LINE_TX SPI_1LINE_TX
  2073. #define __HAL_SPI_1LINE_RX SPI_1LINE_RX
  2074. #define __HAL_SPI_RESET_CRC SPI_RESET_CRC
  2075. /**
  2076. * @}
  2077. */
  2078. /** @defgroup HAL_UART_Aliased_Macros HAL UART Aliased Macros maintained for legacy purpose
  2079. * @{
  2080. */
  2081. #define __HAL_UART_GETCLOCKSOURCE UART_GETCLOCKSOURCE
  2082. #define __HAL_UART_MASK_COMPUTATION UART_MASK_COMPUTATION
  2083. #define __UART_GETCLOCKSOURCE UART_GETCLOCKSOURCE
  2084. #define __UART_MASK_COMPUTATION UART_MASK_COMPUTATION
  2085. #define IS_UART_WAKEUPMETHODE IS_UART_WAKEUPMETHOD
  2086. #define IS_UART_ONEBIT_SAMPLE IS_UART_ONE_BIT_SAMPLE
  2087. #define IS_UART_ONEBIT_SAMPLING IS_UART_ONE_BIT_SAMPLE
  2088. /**
  2089. * @}
  2090. */
  2091. /** @defgroup HAL_USART_Aliased_Macros HAL USART Aliased Macros maintained for legacy purpose
  2092. * @{
  2093. */
  2094. #define __USART_ENABLE_IT __HAL_USART_ENABLE_IT
  2095. #define __USART_DISABLE_IT __HAL_USART_DISABLE_IT
  2096. #define __USART_ENABLE __HAL_USART_ENABLE
  2097. #define __USART_DISABLE __HAL_USART_DISABLE
  2098. #define __HAL_USART_GETCLOCKSOURCE USART_GETCLOCKSOURCE
  2099. #define __USART_GETCLOCKSOURCE USART_GETCLOCKSOURCE
  2100. /**
  2101. * @}
  2102. */
  2103. /** @defgroup HAL_USB_Aliased_Macros HAL USB Aliased Macros maintained for legacy purpose
  2104. * @{
  2105. */
  2106. #define USB_EXTI_LINE_WAKEUP USB_WAKEUP_EXTI_LINE
  2107. #define USB_FS_EXTI_TRIGGER_RISING_EDGE USB_OTG_FS_WAKEUP_EXTI_RISING_EDGE
  2108. #define USB_FS_EXTI_TRIGGER_FALLING_EDGE USB_OTG_FS_WAKEUP_EXTI_FALLING_EDGE
  2109. #define USB_FS_EXTI_TRIGGER_BOTH_EDGE USB_OTG_FS_WAKEUP_EXTI_RISING_FALLING_EDGE
  2110. #define USB_FS_EXTI_LINE_WAKEUP USB_OTG_FS_WAKEUP_EXTI_LINE
  2111. #define USB_HS_EXTI_TRIGGER_RISING_EDGE USB_OTG_HS_WAKEUP_EXTI_RISING_EDGE
  2112. #define USB_HS_EXTI_TRIGGER_FALLING_EDGE USB_OTG_HS_WAKEUP_EXTI_FALLING_EDGE
  2113. #define USB_HS_EXTI_TRIGGER_BOTH_EDGE USB_OTG_HS_WAKEUP_EXTI_RISING_FALLING_EDGE
  2114. #define USB_HS_EXTI_LINE_WAKEUP USB_OTG_HS_WAKEUP_EXTI_LINE
  2115. #define __HAL_USB_EXTI_ENABLE_IT __HAL_USB_WAKEUP_EXTI_ENABLE_IT
  2116. #define __HAL_USB_EXTI_DISABLE_IT __HAL_USB_WAKEUP_EXTI_DISABLE_IT
  2117. #define __HAL_USB_EXTI_GET_FLAG __HAL_USB_WAKEUP_EXTI_GET_FLAG
  2118. #define __HAL_USB_EXTI_CLEAR_FLAG __HAL_USB_WAKEUP_EXTI_CLEAR_FLAG
  2119. #define __HAL_USB_EXTI_SET_RISING_EDGE_TRIGGER __HAL_USB_WAKEUP_EXTI_ENABLE_RISING_EDGE
  2120. #define __HAL_USB_EXTI_SET_FALLING_EDGE_TRIGGER __HAL_USB_WAKEUP_EXTI_ENABLE_FALLING_EDGE
  2121. #define __HAL_USB_EXTI_SET_FALLINGRISING_TRIGGER __HAL_USB_WAKEUP_EXTI_ENABLE_RISING_FALLING_EDGE
  2122. #define __HAL_USB_FS_EXTI_ENABLE_IT __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_IT
  2123. #define __HAL_USB_FS_EXTI_DISABLE_IT __HAL_USB_OTG_FS_WAKEUP_EXTI_DISABLE_IT
  2124. #define __HAL_USB_FS_EXTI_GET_FLAG __HAL_USB_OTG_FS_WAKEUP_EXTI_GET_FLAG
  2125. #define __HAL_USB_FS_EXTI_CLEAR_FLAG __HAL_USB_OTG_FS_WAKEUP_EXTI_CLEAR_FLAG
  2126. #define __HAL_USB_FS_EXTI_SET_RISING_EGDE_TRIGGER __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_RISING_EDGE
  2127. #define __HAL_USB_FS_EXTI_SET_FALLING_EGDE_TRIGGER __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_FALLING_EDGE
  2128. #define __HAL_USB_FS_EXTI_SET_FALLINGRISING_TRIGGER __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_RISING_FALLING_EDGE
  2129. #define __HAL_USB_FS_EXTI_GENERATE_SWIT __HAL_USB_OTG_FS_WAKEUP_EXTI_GENERATE_SWIT
  2130. #define __HAL_USB_HS_EXTI_ENABLE_IT __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_IT
  2131. #define __HAL_USB_HS_EXTI_DISABLE_IT __HAL_USB_OTG_HS_WAKEUP_EXTI_DISABLE_IT
  2132. #define __HAL_USB_HS_EXTI_GET_FLAG __HAL_USB_OTG_HS_WAKEUP_EXTI_GET_FLAG
  2133. #define __HAL_USB_HS_EXTI_CLEAR_FLAG __HAL_USB_OTG_HS_WAKEUP_EXTI_CLEAR_FLAG
  2134. #define __HAL_USB_HS_EXTI_SET_RISING_EGDE_TRIGGER __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_RISING_EDGE
  2135. #define __HAL_USB_HS_EXTI_SET_FALLING_EGDE_TRIGGER __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_FALLING_EDGE
  2136. #define __HAL_USB_HS_EXTI_SET_FALLINGRISING_TRIGGER __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_RISING_FALLING_EDGE
  2137. #define __HAL_USB_HS_EXTI_GENERATE_SWIT __HAL_USB_OTG_HS_WAKEUP_EXTI_GENERATE_SWIT
  2138. #define HAL_PCD_ActiveRemoteWakeup HAL_PCD_ActivateRemoteWakeup
  2139. #define HAL_PCD_DeActiveRemoteWakeup HAL_PCD_DeActivateRemoteWakeup
  2140. #define HAL_PCD_SetTxFiFo HAL_PCDEx_SetTxFiFo
  2141. #define HAL_PCD_SetRxFiFo HAL_PCDEx_SetRxFiFo
  2142. /**
  2143. * @}
  2144. */
  2145. /** @defgroup HAL_TIM_Aliased_Macros HAL TIM Aliased Macros maintained for legacy purpose
  2146. * @{
  2147. */
  2148. #define __HAL_TIM_SetICPrescalerValue TIM_SET_ICPRESCALERVALUE
  2149. #define __HAL_TIM_ResetICPrescalerValue TIM_RESET_ICPRESCALERVALUE
  2150. #define TIM_GET_ITSTATUS __HAL_TIM_GET_IT_SOURCE
  2151. #define TIM_GET_CLEAR_IT __HAL_TIM_CLEAR_IT
  2152. #define __HAL_TIM_GET_ITSTATUS __HAL_TIM_GET_IT_SOURCE
  2153. #define __HAL_TIM_DIRECTION_STATUS __HAL_TIM_IS_TIM_COUNTING_DOWN
  2154. #define __HAL_TIM_PRESCALER __HAL_TIM_SET_PRESCALER
  2155. #define __HAL_TIM_SetCounter __HAL_TIM_SET_COUNTER
  2156. #define __HAL_TIM_GetCounter __HAL_TIM_GET_COUNTER
  2157. #define __HAL_TIM_SetAutoreload __HAL_TIM_SET_AUTORELOAD
  2158. #define __HAL_TIM_GetAutoreload __HAL_TIM_GET_AUTORELOAD
  2159. #define __HAL_TIM_SetClockDivision __HAL_TIM_SET_CLOCKDIVISION
  2160. #define __HAL_TIM_GetClockDivision __HAL_TIM_GET_CLOCKDIVISION
  2161. #define __HAL_TIM_SetICPrescaler __HAL_TIM_SET_ICPRESCALER
  2162. #define __HAL_TIM_GetICPrescaler __HAL_TIM_GET_ICPRESCALER
  2163. #define __HAL_TIM_SetCompare __HAL_TIM_SET_COMPARE
  2164. #define __HAL_TIM_GetCompare __HAL_TIM_GET_COMPARE
  2165. #define TIM_TS_ITR0 ((uint32_t)0x0000)
  2166. #define TIM_TS_ITR1 ((uint32_t)0x0010)
  2167. #define TIM_TS_ITR2 ((uint32_t)0x0020)
  2168. #define TIM_TS_ITR3 ((uint32_t)0x0030)
  2169. #define IS_TIM_INTERNAL_TRIGGER_SELECTION(SELECTION) (((SELECTION) == TIM_TS_ITR0) || \
  2170. ((SELECTION) == TIM_TS_ITR1) || \
  2171. ((SELECTION) == TIM_TS_ITR2) || \
  2172. ((SELECTION) == TIM_TS_ITR3))
  2173. #define TIM_CHANNEL_1 ((uint32_t)0x0000)
  2174. #define TIM_CHANNEL_2 ((uint32_t)0x0004)
  2175. #define IS_TIM_PWMI_CHANNELS(CHANNEL) (((CHANNEL) == TIM_CHANNEL_1) || \
  2176. ((CHANNEL) == TIM_CHANNEL_2))
  2177. #define TIM_OUTPUTNSTATE_DISABLE ((uint32_t)0x0000)
  2178. #define TIM_OUTPUTNSTATE_ENABLE (TIM_CCER_CC1NE)
  2179. #define IS_TIM_OUTPUTN_STATE(STATE) (((STATE) == TIM_OUTPUTNSTATE_DISABLE) || \
  2180. ((STATE) == TIM_OUTPUTNSTATE_ENABLE))
  2181. #define TIM_OUTPUTSTATE_DISABLE ((uint32_t)0x0000)
  2182. #define TIM_OUTPUTSTATE_ENABLE (TIM_CCER_CC1E)
  2183. #define IS_TIM_OUTPUT_STATE(STATE) (((STATE) == TIM_OUTPUTSTATE_DISABLE) || \
  2184. ((STATE) == TIM_OUTPUTSTATE_ENABLE))
  2185. /**
  2186. * @}
  2187. */
  2188. /** @defgroup HAL_ETH_Aliased_Macros HAL ETH Aliased Macros maintained for legacy purpose
  2189. * @{
  2190. */
  2191. #define __HAL_ETH_EXTI_ENABLE_IT __HAL_ETH_WAKEUP_EXTI_ENABLE_IT
  2192. #define __HAL_ETH_EXTI_DISABLE_IT __HAL_ETH_WAKEUP_EXTI_DISABLE_IT
  2193. #define __HAL_ETH_EXTI_GET_FLAG __HAL_ETH_WAKEUP_EXTI_GET_FLAG
  2194. #define __HAL_ETH_EXTI_CLEAR_FLAG __HAL_ETH_WAKEUP_EXTI_CLEAR_FLAG
  2195. #define __HAL_ETH_EXTI_SET_RISING_EGDE_TRIGGER __HAL_ETH_WAKEUP_EXTI_ENABLE_RISING_EDGE_TRIGGER
  2196. #define __HAL_ETH_EXTI_SET_FALLING_EGDE_TRIGGER __HAL_ETH_WAKEUP_EXTI_ENABLE_FALLING_EDGE_TRIGGER
  2197. #define __HAL_ETH_EXTI_SET_FALLINGRISING_TRIGGER __HAL_ETH_WAKEUP_EXTI_ENABLE_FALLINGRISING_TRIGGER
  2198. #define ETH_PROMISCIOUSMODE_ENABLE ETH_PROMISCUOUS_MODE_ENABLE
  2199. #define ETH_PROMISCIOUSMODE_DISABLE ETH_PROMISCUOUS_MODE_DISABLE
  2200. #define IS_ETH_PROMISCIOUS_MODE IS_ETH_PROMISCUOUS_MODE
  2201. /**
  2202. * @}
  2203. */
  2204. /** @defgroup HAL_LTDC_Aliased_Macros HAL LTDC Aliased Macros maintained for legacy purpose
  2205. * @{
  2206. */
  2207. #define __HAL_LTDC_LAYER LTDC_LAYER
  2208. /**
  2209. * @}
  2210. */
  2211. /** @defgroup HAL_SAI_Aliased_Macros HAL SAI Aliased Macros maintained for legacy purpose
  2212. * @{
  2213. */
  2214. #define SAI_OUTPUTDRIVE_DISABLED SAI_OUTPUTDRIVE_DISABLE
  2215. #define SAI_OUTPUTDRIVE_ENABLED SAI_OUTPUTDRIVE_ENABLE
  2216. #define SAI_MASTERDIVIDER_ENABLED SAI_MASTERDIVIDER_ENABLE
  2217. #define SAI_MASTERDIVIDER_DISABLED SAI_MASTERDIVIDER_DISABLE
  2218. #define SAI_STREOMODE SAI_STEREOMODE
  2219. #define SAI_FIFOStatus_Empty SAI_FIFOSTATUS_EMPTY
  2220. #define SAI_FIFOStatus_Less1QuarterFull SAI_FIFOSTATUS_LESS1QUARTERFULL
  2221. #define SAI_FIFOStatus_1QuarterFull SAI_FIFOSTATUS_1QUARTERFULL
  2222. #define SAI_FIFOStatus_HalfFull SAI_FIFOSTATUS_HALFFULL
  2223. #define SAI_FIFOStatus_3QuartersFull SAI_FIFOSTATUS_3QUARTERFULL
  2224. #define SAI_FIFOStatus_Full SAI_FIFOSTATUS_FULL
  2225. #define IS_SAI_BLOCK_MONO_STREO_MODE IS_SAI_BLOCK_MONO_STEREO_MODE
  2226. /**
  2227. * @}
  2228. */
  2229. /** @defgroup HAL_PPP_Aliased_Macros HAL PPP Aliased Macros maintained for legacy purpose
  2230. * @{
  2231. */
  2232. /**
  2233. * @}
  2234. */
  2235. #ifdef __cplusplus
  2236. }
  2237. #endif
  2238. #endif /* ___STM32_HAL_LEGACY */
  2239. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/