You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 

196 lines
6.9 KiB

  1. /**
  2. ******************************************************************************
  3. * @file stm32f7xx_hal_sram.h
  4. * @author MCD Application Team
  5. * @version V1.2.2
  6. * @date 14-April-2017
  7. * @brief Header file of SRAM HAL module.
  8. ******************************************************************************
  9. * @attention
  10. *
  11. * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
  12. *
  13. * Redistribution and use in source and binary forms, with or without modification,
  14. * are permitted provided that the following conditions are met:
  15. * 1. Redistributions of source code must retain the above copyright notice,
  16. * this list of conditions and the following disclaimer.
  17. * 2. Redistributions in binary form must reproduce the above copyright notice,
  18. * this list of conditions and the following disclaimer in the documentation
  19. * and/or other materials provided with the distribution.
  20. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  21. * may be used to endorse or promote products derived from this software
  22. * without specific prior written permission.
  23. *
  24. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  25. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  26. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  27. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  28. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  29. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  30. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  31. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  32. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  33. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  34. *
  35. ******************************************************************************
  36. */
  37. /* Define to prevent recursive inclusion -------------------------------------*/
  38. #ifndef __STM32F7xx_HAL_SRAM_H
  39. #define __STM32F7xx_HAL_SRAM_H
  40. #ifdef __cplusplus
  41. extern "C" {
  42. #endif
  43. /* Includes ------------------------------------------------------------------*/
  44. #include "stm32f7xx_ll_fmc.h"
  45. /** @addtogroup STM32F7xx_HAL_Driver
  46. * @{
  47. */
  48. /** @addtogroup SRAM
  49. * @{
  50. */
  51. /* Exported typedef ----------------------------------------------------------*/
  52. /** @defgroup SRAM_Exported_Types SRAM Exported Types
  53. * @{
  54. */
  55. /**
  56. * @brief HAL SRAM State structures definition
  57. */
  58. typedef enum
  59. {
  60. HAL_SRAM_STATE_RESET = 0x00U, /*!< SRAM not yet initialized or disabled */
  61. HAL_SRAM_STATE_READY = 0x01U, /*!< SRAM initialized and ready for use */
  62. HAL_SRAM_STATE_BUSY = 0x02U, /*!< SRAM internal process is ongoing */
  63. HAL_SRAM_STATE_ERROR = 0x03U, /*!< SRAM error state */
  64. HAL_SRAM_STATE_PROTECTED = 0x04U /*!< SRAM peripheral NORSRAM device write protected */
  65. }HAL_SRAM_StateTypeDef;
  66. /**
  67. * @brief SRAM handle Structure definition
  68. */
  69. typedef struct
  70. {
  71. FMC_NORSRAM_TypeDef *Instance; /*!< Register base address */
  72. FMC_NORSRAM_EXTENDED_TypeDef *Extended; /*!< Extended mode register base address */
  73. FMC_NORSRAM_InitTypeDef Init; /*!< SRAM device control configuration parameters */
  74. HAL_LockTypeDef Lock; /*!< SRAM locking object */
  75. __IO HAL_SRAM_StateTypeDef State; /*!< SRAM device access state */
  76. DMA_HandleTypeDef *hdma; /*!< Pointer DMA handler */
  77. }SRAM_HandleTypeDef;
  78. /**
  79. * @}
  80. */
  81. /* Exported constants --------------------------------------------------------*/
  82. /* Exported macro ------------------------------------------------------------*/
  83. /** @defgroup SRAM_Exported_Macros SRAM Exported Macros
  84. * @{
  85. */
  86. /** @brief Reset SRAM handle state
  87. * @param __HANDLE__: SRAM handle
  88. * @retval None
  89. */
  90. #define __HAL_SRAM_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_SRAM_STATE_RESET)
  91. /**
  92. * @}
  93. */
  94. /* Exported functions --------------------------------------------------------*/
  95. /** @addtogroup SRAM_Exported_Functions SRAM Exported Functions
  96. * @{
  97. */
  98. /** @addtogroup SRAM_Exported_Functions_Group1 Initialization and de-initialization functions
  99. * @{
  100. */
  101. /* Initialization/de-initialization functions ********************************/
  102. HAL_StatusTypeDef HAL_SRAM_Init(SRAM_HandleTypeDef *hsram, FMC_NORSRAM_TimingTypeDef *Timing, FMC_NORSRAM_TimingTypeDef *ExtTiming);
  103. HAL_StatusTypeDef HAL_SRAM_DeInit(SRAM_HandleTypeDef *hsram);
  104. void HAL_SRAM_MspInit(SRAM_HandleTypeDef *hsram);
  105. void HAL_SRAM_MspDeInit(SRAM_HandleTypeDef *hsram);
  106. /**
  107. * @}
  108. */
  109. /** @addtogroup SRAM_Exported_Functions_Group2 Input Output and memory control functions
  110. * @{
  111. */
  112. /* I/O operation functions ***************************************************/
  113. HAL_StatusTypeDef HAL_SRAM_Read_8b(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint8_t *pDstBuffer, uint32_t BufferSize);
  114. HAL_StatusTypeDef HAL_SRAM_Write_8b(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint8_t *pSrcBuffer, uint32_t BufferSize);
  115. HAL_StatusTypeDef HAL_SRAM_Read_16b(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint16_t *pDstBuffer, uint32_t BufferSize);
  116. HAL_StatusTypeDef HAL_SRAM_Write_16b(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint16_t *pSrcBuffer, uint32_t BufferSize);
  117. HAL_StatusTypeDef HAL_SRAM_Read_32b(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint32_t *pDstBuffer, uint32_t BufferSize);
  118. HAL_StatusTypeDef HAL_SRAM_Write_32b(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint32_t *pSrcBuffer, uint32_t BufferSize);
  119. HAL_StatusTypeDef HAL_SRAM_Read_DMA(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint32_t *pDstBuffer, uint32_t BufferSize);
  120. HAL_StatusTypeDef HAL_SRAM_Write_DMA(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint32_t *pSrcBuffer, uint32_t BufferSize);
  121. void HAL_SRAM_DMA_XferCpltCallback(DMA_HandleTypeDef *hdma);
  122. void HAL_SRAM_DMA_XferErrorCallback(DMA_HandleTypeDef *hdma);
  123. /**
  124. * @}
  125. */
  126. /** @addtogroup SRAM_Exported_Functions_Group3 Control functions
  127. * @{
  128. */
  129. /* SRAM Control functions ****************************************************/
  130. HAL_StatusTypeDef HAL_SRAM_WriteOperation_Enable(SRAM_HandleTypeDef *hsram);
  131. HAL_StatusTypeDef HAL_SRAM_WriteOperation_Disable(SRAM_HandleTypeDef *hsram);
  132. /**
  133. * @}
  134. */
  135. /** @addtogroup SRAM_Exported_Functions_Group4 Peripheral State functions
  136. * @{
  137. */
  138. /* SRAM State functions ******************************************************/
  139. HAL_SRAM_StateTypeDef HAL_SRAM_GetState(SRAM_HandleTypeDef *hsram);
  140. /**
  141. * @}
  142. */
  143. /**
  144. * @}
  145. */
  146. /**
  147. * @}
  148. */
  149. /**
  150. * @}
  151. */
  152. #ifdef __cplusplus
  153. }
  154. #endif
  155. #endif /* __STM32F7xx_HAL_SRAM_H */
  156. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/