You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 

1291 lines
69 KiB

  1. /**
  2. ******************************************************************************
  3. * @file stm32h7xx_hal_dma.h
  4. * @author MCD Application Team
  5. * @brief Header file of DMA HAL module.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics.
  10. * All rights reserved.</center></h2>
  11. *
  12. * This software component is licensed by ST under BSD 3-Clause license,
  13. * the "License"; You may not use this file except in compliance with the
  14. * License. You may obtain a copy of the License at:
  15. * opensource.org/licenses/BSD-3-Clause
  16. *
  17. ******************************************************************************
  18. */
  19. /* Define to prevent recursive inclusion -------------------------------------*/
  20. #ifndef STM32H7xx_HAL_DMA_H
  21. #define STM32H7xx_HAL_DMA_H
  22. #ifdef __cplusplus
  23. extern "C" {
  24. #endif
  25. /* Includes ------------------------------------------------------------------*/
  26. #include "stm32h7xx_hal_def.h"
  27. /** @addtogroup STM32H7xx_HAL_Driver
  28. * @{
  29. */
  30. /** @addtogroup DMA
  31. * @{
  32. */
  33. /* Exported types ------------------------------------------------------------*/
  34. /** @defgroup DMA_Exported_Types DMA Exported Types
  35. * @brief DMA Exported Types
  36. * @{
  37. */
  38. /**
  39. * @brief DMA Configuration Structure definition
  40. */
  41. typedef struct
  42. {
  43. uint32_t Request; /*!< Specifies the request selected for the specified stream.
  44. This parameter can be a value of @ref DMA_Request_selection */
  45. uint32_t Direction; /*!< Specifies if the data will be transferred from memory to peripheral,
  46. from memory to memory or from peripheral to memory.
  47. This parameter can be a value of @ref DMA_Data_transfer_direction */
  48. uint32_t PeriphInc; /*!< Specifies whether the Peripheral address register should be incremented or not.
  49. This parameter can be a value of @ref DMA_Peripheral_incremented_mode */
  50. uint32_t MemInc; /*!< Specifies whether the memory address register should be incremented or not.
  51. This parameter can be a value of @ref DMA_Memory_incremented_mode */
  52. uint32_t PeriphDataAlignment; /*!< Specifies the Peripheral data width.
  53. This parameter can be a value of @ref DMA_Peripheral_data_size */
  54. uint32_t MemDataAlignment; /*!< Specifies the Memory data width.
  55. This parameter can be a value of @ref DMA_Memory_data_size */
  56. uint32_t Mode; /*!< Specifies the operation mode of the DMAy Streamx.
  57. This parameter can be a value of @ref DMA_mode
  58. @note The circular buffer mode cannot be used if the memory-to-memory
  59. data transfer is configured on the selected Stream */
  60. uint32_t Priority; /*!< Specifies the software priority for the DMAy Streamx.
  61. This parameter can be a value of @ref DMA_Priority_level */
  62. uint32_t FIFOMode; /*!< Specifies if the FIFO mode or Direct mode will be used for the specified stream.
  63. This parameter can be a value of @ref DMA_FIFO_direct_mode
  64. @note The Direct mode (FIFO mode disabled) cannot be used if the
  65. memory-to-memory data transfer is configured on the selected stream */
  66. uint32_t FIFOThreshold; /*!< Specifies the FIFO threshold level.
  67. This parameter can be a value of @ref DMA_FIFO_threshold_level */
  68. uint32_t MemBurst; /*!< Specifies the Burst transfer configuration for the memory transfers.
  69. It specifies the amount of data to be transferred in a single non interruptible
  70. transaction.
  71. This parameter can be a value of @ref DMA_Memory_burst
  72. @note The burst mode is possible only if the address Increment mode is enabled. */
  73. uint32_t PeriphBurst; /*!< Specifies the Burst transfer configuration for the peripheral transfers.
  74. It specifies the amount of data to be transferred in a single non interruptible
  75. transaction.
  76. This parameter can be a value of @ref DMA_Peripheral_burst
  77. @note The burst mode is possible only if the address Increment mode is enabled. */
  78. }DMA_InitTypeDef;
  79. /**
  80. * @brief HAL DMA State structures definition
  81. */
  82. typedef enum
  83. {
  84. HAL_DMA_STATE_RESET = 0x00U, /*!< DMA not yet initialized or disabled */
  85. HAL_DMA_STATE_READY = 0x01U, /*!< DMA initialized and ready for use */
  86. HAL_DMA_STATE_BUSY = 0x02U, /*!< DMA process is ongoing */
  87. HAL_DMA_STATE_ERROR = 0x03U, /*!< DMA error state */
  88. HAL_DMA_STATE_ABORT = 0x04U, /*!< DMA Abort state */
  89. }HAL_DMA_StateTypeDef;
  90. /**
  91. * @brief HAL DMA Transfer complete level structure definition
  92. */
  93. typedef enum
  94. {
  95. HAL_DMA_FULL_TRANSFER = 0x00U, /*!< Full transfer */
  96. HAL_DMA_HALF_TRANSFER = 0x01U, /*!< Half Transfer */
  97. }HAL_DMA_LevelCompleteTypeDef;
  98. /**
  99. * @brief HAL DMA Callbacks IDs structure definition
  100. */
  101. typedef enum
  102. {
  103. HAL_DMA_XFER_CPLT_CB_ID = 0x00U, /*!< Full transfer */
  104. HAL_DMA_XFER_HALFCPLT_CB_ID = 0x01U, /*!< Half Transfer */
  105. HAL_DMA_XFER_M1CPLT_CB_ID = 0x02U, /*!< M1 Full Transfer */
  106. HAL_DMA_XFER_M1HALFCPLT_CB_ID = 0x03U, /*!< M1 Half Transfer */
  107. HAL_DMA_XFER_ERROR_CB_ID = 0x04U, /*!< Error */
  108. HAL_DMA_XFER_ABORT_CB_ID = 0x05U, /*!< Abort */
  109. HAL_DMA_XFER_ALL_CB_ID = 0x06U /*!< All */
  110. }HAL_DMA_CallbackIDTypeDef;
  111. /**
  112. * @brief DMA handle Structure definition
  113. */
  114. typedef struct __DMA_HandleTypeDef
  115. {
  116. void *Instance; /*!< Register base address */
  117. DMA_InitTypeDef Init; /*!< DMA communication parameters */
  118. HAL_LockTypeDef Lock; /*!< DMA locking object */
  119. __IO HAL_DMA_StateTypeDef State; /*!< DMA transfer state */
  120. void *Parent; /*!< Parent object state */
  121. void (* XferCpltCallback)( struct __DMA_HandleTypeDef * hdma); /*!< DMA transfer complete callback */
  122. void (* XferHalfCpltCallback)( struct __DMA_HandleTypeDef * hdma); /*!< DMA Half transfer complete callback */
  123. void (* XferM1CpltCallback)( struct __DMA_HandleTypeDef * hdma); /*!< DMA transfer complete Memory1 callback */
  124. void (* XferM1HalfCpltCallback)( struct __DMA_HandleTypeDef * hdma); /*!< DMA transfer Half complete Memory1 callback */
  125. void (* XferErrorCallback)( struct __DMA_HandleTypeDef * hdma); /*!< DMA transfer error callback */
  126. void (* XferAbortCallback)( struct __DMA_HandleTypeDef * hdma); /*!< DMA transfer Abort callback */
  127. __IO uint32_t ErrorCode; /*!< DMA Error code */
  128. uint32_t StreamBaseAddress; /*!< DMA Stream Base Address */
  129. uint32_t StreamIndex; /*!< DMA Stream Index */
  130. DMAMUX_Channel_TypeDef *DMAmuxChannel; /*!< DMAMUX Channel Base Address */
  131. DMAMUX_ChannelStatus_TypeDef *DMAmuxChannelStatus; /*!< DMAMUX Channels Status Base Address */
  132. uint32_t DMAmuxChannelStatusMask; /*!< DMAMUX Channel Status Mask */
  133. DMAMUX_RequestGen_TypeDef *DMAmuxRequestGen; /*!< DMAMUX request generator Base Address */
  134. DMAMUX_RequestGenStatus_TypeDef *DMAmuxRequestGenStatus; /*!< DMAMUX request generator Status Address */
  135. uint32_t DMAmuxRequestGenStatusMask; /*!< DMAMUX request generator Status mask */
  136. }DMA_HandleTypeDef;
  137. /**
  138. * @}
  139. */
  140. /* Exported constants --------------------------------------------------------*/
  141. /** @defgroup DMA_Exported_Constants DMA Exported Constants
  142. * @brief DMA Exported constants
  143. * @{
  144. */
  145. /** @defgroup DMA_Error_Code DMA Error Code
  146. * @brief DMA Error Code
  147. * @{
  148. */
  149. #define HAL_DMA_ERROR_NONE (0x00000000U) /*!< No error */
  150. #define HAL_DMA_ERROR_TE (0x00000001U) /*!< Transfer error */
  151. #define HAL_DMA_ERROR_FE (0x00000002U) /*!< FIFO error */
  152. #define HAL_DMA_ERROR_DME (0x00000004U) /*!< Direct Mode error */
  153. #define HAL_DMA_ERROR_TIMEOUT (0x00000020U) /*!< Timeout error */
  154. #define HAL_DMA_ERROR_PARAM (0x00000040U) /*!< Parameter error */
  155. #define HAL_DMA_ERROR_NO_XFER (0x00000080U) /*!< Abort requested with no Xfer ongoing */
  156. #define HAL_DMA_ERROR_NOT_SUPPORTED (0x00000100U) /*!< Not supported mode */
  157. #define HAL_DMA_ERROR_SYNC (0x00000200U) /*!< DMAMUX sync overrun error */
  158. #define HAL_DMA_ERROR_REQGEN (0x00000400U) /*!< DMAMUX request generator overrun error */
  159. #define HAL_DMA_ERROR_BUSY (0x00000800U) /*!< DMA Busy error */
  160. /**
  161. * @}
  162. */
  163. /** @defgroup DMA_Request_selection DMA Request selection
  164. * @brief DMA Request selection
  165. * @{
  166. */
  167. /* DMAMUX1 requests */
  168. #define DMA_REQUEST_MEM2MEM 0U /*!< memory to memory transfer */
  169. #define DMA_REQUEST_GENERATOR0 1U /*!< DMAMUX1 request generator 0 */
  170. #define DMA_REQUEST_GENERATOR1 2U /*!< DMAMUX1 request generator 1 */
  171. #define DMA_REQUEST_GENERATOR2 3U /*!< DMAMUX1 request generator 2 */
  172. #define DMA_REQUEST_GENERATOR3 4U /*!< DMAMUX1 request generator 3 */
  173. #define DMA_REQUEST_GENERATOR4 5U /*!< DMAMUX1 request generator 4 */
  174. #define DMA_REQUEST_GENERATOR5 6U /*!< DMAMUX1 request generator 5 */
  175. #define DMA_REQUEST_GENERATOR6 7U /*!< DMAMUX1 request generator 6 */
  176. #define DMA_REQUEST_GENERATOR7 8U /*!< DMAMUX1 request generator 7 */
  177. #define DMA_REQUEST_ADC1 9U /*!< DMAMUX1 ADC1 request */
  178. #define DMA_REQUEST_ADC2 10U /*!< DMAMUX1 ADC2 request */
  179. #define DMA_REQUEST_TIM1_CH1 11U /*!< DMAMUX1 TIM1 CH1 request */
  180. #define DMA_REQUEST_TIM1_CH2 12U /*!< DMAMUX1 TIM1 CH2 request */
  181. #define DMA_REQUEST_TIM1_CH3 13U /*!< DMAMUX1 TIM1 CH3 request */
  182. #define DMA_REQUEST_TIM1_CH4 14U /*!< DMAMUX1 TIM1 CH4 request */
  183. #define DMA_REQUEST_TIM1_UP 15U /*!< DMAMUX1 TIM1 UP request */
  184. #define DMA_REQUEST_TIM1_TRIG 16U /*!< DMAMUX1 TIM1 TRIG request */
  185. #define DMA_REQUEST_TIM1_COM 17U /*!< DMAMUX1 TIM1 COM request */
  186. #define DMA_REQUEST_TIM2_CH1 18U /*!< DMAMUX1 TIM2 CH1 request */
  187. #define DMA_REQUEST_TIM2_CH2 19U /*!< DMAMUX1 TIM2 CH2 request */
  188. #define DMA_REQUEST_TIM2_CH3 20U /*!< DMAMUX1 TIM2 CH3 request */
  189. #define DMA_REQUEST_TIM2_CH4 21U /*!< DMAMUX1 TIM2 CH4 request */
  190. #define DMA_REQUEST_TIM2_UP 22U /*!< DMAMUX1 TIM2 UP request */
  191. #define DMA_REQUEST_TIM3_CH1 23U /*!< DMAMUX1 TIM3 CH1 request */
  192. #define DMA_REQUEST_TIM3_CH2 24U /*!< DMAMUX1 TIM3 CH2 request */
  193. #define DMA_REQUEST_TIM3_CH3 25U /*!< DMAMUX1 TIM3 CH3 request */
  194. #define DMA_REQUEST_TIM3_CH4 26U /*!< DMAMUX1 TIM3 CH4 request */
  195. #define DMA_REQUEST_TIM3_UP 27U /*!< DMAMUX1 TIM3 UP request */
  196. #define DMA_REQUEST_TIM3_TRIG 28U /*!< DMAMUX1 TIM3 TRIG request */
  197. #define DMA_REQUEST_TIM4_CH1 29U /*!< DMAMUX1 TIM4 CH1 request */
  198. #define DMA_REQUEST_TIM4_CH2 30U /*!< DMAMUX1 TIM4 CH2 request */
  199. #define DMA_REQUEST_TIM4_CH3 31U /*!< DMAMUX1 TIM4 CH3 request */
  200. #define DMA_REQUEST_TIM4_UP 32U /*!< DMAMUX1 TIM4 UP request */
  201. #define DMA_REQUEST_I2C1_RX 33U /*!< DMAMUX1 I2C1 RX request */
  202. #define DMA_REQUEST_I2C1_TX 34U /*!< DMAMUX1 I2C1 TX request */
  203. #define DMA_REQUEST_I2C2_RX 35U /*!< DMAMUX1 I2C2 RX request */
  204. #define DMA_REQUEST_I2C2_TX 36U /*!< DMAMUX1 I2C2 TX request */
  205. #define DMA_REQUEST_SPI1_RX 37U /*!< DMAMUX1 SPI1 RX request */
  206. #define DMA_REQUEST_SPI1_TX 38U /*!< DMAMUX1 SPI1 TX request */
  207. #define DMA_REQUEST_SPI2_RX 39U /*!< DMAMUX1 SPI2 RX request */
  208. #define DMA_REQUEST_SPI2_TX 40U /*!< DMAMUX1 SPI2 TX request */
  209. #define DMA_REQUEST_USART1_RX 41U /*!< DMAMUX1 USART1 RX request */
  210. #define DMA_REQUEST_USART1_TX 42U /*!< DMAMUX1 USART1 TX request */
  211. #define DMA_REQUEST_USART2_RX 43U /*!< DMAMUX1 USART2 RX request */
  212. #define DMA_REQUEST_USART2_TX 44U /*!< DMAMUX1 USART2 TX request */
  213. #define DMA_REQUEST_USART3_RX 45U /*!< DMAMUX1 USART3 RX request */
  214. #define DMA_REQUEST_USART3_TX 46U /*!< DMAMUX1 USART3 TX request */
  215. #define DMA_REQUEST_TIM8_CH1 47U /*!< DMAMUX1 TIM8 CH1 request */
  216. #define DMA_REQUEST_TIM8_CH2 48U /*!< DMAMUX1 TIM8 CH2 request */
  217. #define DMA_REQUEST_TIM8_CH3 49U /*!< DMAMUX1 TIM8 CH3 request */
  218. #define DMA_REQUEST_TIM8_CH4 50U /*!< DMAMUX1 TIM8 CH4 request */
  219. #define DMA_REQUEST_TIM8_UP 51U /*!< DMAMUX1 TIM8 UP request */
  220. #define DMA_REQUEST_TIM8_TRIG 52U /*!< DMAMUX1 TIM8 TRIG request */
  221. #define DMA_REQUEST_TIM8_COM 53U /*!< DMAMUX1 TIM8 COM request */
  222. #define DMA_REQUEST_TIM5_CH1 55U /*!< DMAMUX1 TIM5 CH1 request */
  223. #define DMA_REQUEST_TIM5_CH2 56U /*!< DMAMUX1 TIM5 CH2 request */
  224. #define DMA_REQUEST_TIM5_CH3 57U /*!< DMAMUX1 TIM5 CH3 request */
  225. #define DMA_REQUEST_TIM5_CH4 58U /*!< DMAMUX1 TIM5 CH4 request */
  226. #define DMA_REQUEST_TIM5_UP 59U /*!< DMAMUX1 TIM5 UP request */
  227. #define DMA_REQUEST_TIM5_TRIG 60U /*!< DMAMUX1 TIM5 TRIG request */
  228. #define DMA_REQUEST_SPI3_RX 61U /*!< DMAMUX1 SPI3 RX request */
  229. #define DMA_REQUEST_SPI3_TX 62U /*!< DMAMUX1 SPI3 TX request */
  230. #define DMA_REQUEST_UART4_RX 63U /*!< DMAMUX1 UART4 RX request */
  231. #define DMA_REQUEST_UART4_TX 64U /*!< DMAMUX1 UART4 TX request */
  232. #define DMA_REQUEST_UART5_RX 65U /*!< DMAMUX1 UART5 RX request */
  233. #define DMA_REQUEST_UART5_TX 66U /*!< DMAMUX1 UART5 TX request */
  234. #define DMA_REQUEST_DAC1_CH1 67U /*!< DMAMUX1 DAC1 Channel 1 request */
  235. #define DMA_REQUEST_DAC1_CH2 68U /*!< DMAMUX1 DAC1 Channel 2 request */
  236. #define DMA_REQUEST_TIM6_UP 69U /*!< DMAMUX1 TIM6 UP request */
  237. #define DMA_REQUEST_TIM7_UP 70U /*!< DMAMUX1 TIM7 UP request */
  238. #define DMA_REQUEST_USART6_RX 71U /*!< DMAMUX1 USART6 RX request */
  239. #define DMA_REQUEST_USART6_TX 72U /*!< DMAMUX1 USART6 TX request */
  240. #define DMA_REQUEST_I2C3_RX 73U /*!< DMAMUX1 I2C3 RX request */
  241. #define DMA_REQUEST_I2C3_TX 74U /*!< DMAMUX1 I2C3 TX request */
  242. #if defined (PSSI)
  243. #define DMA_REQUEST_DCMI_PSSI 75U /*!< DMAMUX1 DCMI/PSSI request */
  244. #define DMA_REQUEST_DCMI DMA_REQUEST_DCMI_PSSI /* Legacy define */
  245. #else
  246. #define DMA_REQUEST_DCMI 75U /*!< DMAMUX1 DCMI request */
  247. #endif /* PSSI */
  248. #define DMA_REQUEST_CRYP_IN 76U /*!< DMAMUX1 CRYP IN request */
  249. #define DMA_REQUEST_CRYP_OUT 77U /*!< DMAMUX1 CRYP OUT request */
  250. #define DMA_REQUEST_HASH_IN 78U /*!< DMAMUX1 HASH IN request */
  251. #define DMA_REQUEST_UART7_RX 79U /*!< DMAMUX1 UART7 RX request */
  252. #define DMA_REQUEST_UART7_TX 80U /*!< DMAMUX1 UART7 TX request */
  253. #define DMA_REQUEST_UART8_RX 81U /*!< DMAMUX1 UART8 RX request */
  254. #define DMA_REQUEST_UART8_TX 82U /*!< DMAMUX1 UART8 TX request */
  255. #define DMA_REQUEST_SPI4_RX 83U /*!< DMAMUX1 SPI4 RX request */
  256. #define DMA_REQUEST_SPI4_TX 84U /*!< DMAMUX1 SPI4 TX request */
  257. #define DMA_REQUEST_SPI5_RX 85U /*!< DMAMUX1 SPI5 RX request */
  258. #define DMA_REQUEST_SPI5_TX 86U /*!< DMAMUX1 SPI5 TX request */
  259. #define DMA_REQUEST_SAI1_A 87U /*!< DMAMUX1 SAI1 A request */
  260. #define DMA_REQUEST_SAI1_B 88U /*!< DMAMUX1 SAI1 B request */
  261. #define DMA_REQUEST_SAI2_A 89U /*!< DMAMUX1 SAI2 A request */
  262. #define DMA_REQUEST_SAI2_B 90U /*!< DMAMUX1 SAI2 B request */
  263. #define DMA_REQUEST_SWPMI_RX 91U /*!< DMAMUX1 SWPMI RX request */
  264. #define DMA_REQUEST_SWPMI_TX 92U /*!< DMAMUX1 SWPMI TX request */
  265. #define DMA_REQUEST_SPDIF_RX_DT 93U /*!< DMAMUX1 SPDIF RXDT request*/
  266. #define DMA_REQUEST_SPDIF_RX_CS 94U /*!< DMAMUX1 SPDIF RXCS request*/
  267. #if defined(HRTIM1)
  268. #define DMA_REQUEST_HRTIM_MASTER 95U /*!< DMAMUX1 HRTIM1 Master request 1 */
  269. #define DMA_REQUEST_HRTIM_TIMER_A 96U /*!< DMAMUX1 HRTIM1 TimerA request 2 */
  270. #define DMA_REQUEST_HRTIM_TIMER_B 97U /*!< DMAMUX1 HRTIM1 TimerB request 3 */
  271. #define DMA_REQUEST_HRTIM_TIMER_C 98U /*!< DMAMUX1 HRTIM1 TimerC request 4 */
  272. #define DMA_REQUEST_HRTIM_TIMER_D 99U /*!< DMAMUX1 HRTIM1 TimerD request 5 */
  273. #define DMA_REQUEST_HRTIM_TIMER_E 100U /*!< DMAMUX1 HRTIM1 TimerE request 6 */
  274. #endif /* HRTIM1 */
  275. #define DMA_REQUEST_DFSDM1_FLT0 101U /*!< DMAMUX1 DFSDM Filter0 request */
  276. #define DMA_REQUEST_DFSDM1_FLT1 102U /*!< DMAMUX1 DFSDM Filter1 request */
  277. #define DMA_REQUEST_DFSDM1_FLT2 103U /*!< DMAMUX1 DFSDM Filter2 request */
  278. #define DMA_REQUEST_DFSDM1_FLT3 104U /*!< DMAMUX1 DFSDM Filter3 request */
  279. #define DMA_REQUEST_TIM15_CH1 105U /*!< DMAMUX1 TIM15 CH1 request */
  280. #define DMA_REQUEST_TIM15_UP 106U /*!< DMAMUX1 TIM15 UP request */
  281. #define DMA_REQUEST_TIM15_TRIG 107U /*!< DMAMUX1 TIM15 TRIG request */
  282. #define DMA_REQUEST_TIM15_COM 108U /*!< DMAMUX1 TIM15 COM request */
  283. #define DMA_REQUEST_TIM16_CH1 109U /*!< DMAMUX1 TIM16 CH1 request */
  284. #define DMA_REQUEST_TIM16_UP 110U /*!< DMAMUX1 TIM16 UP request */
  285. #define DMA_REQUEST_TIM17_CH1 111U /*!< DMAMUX1 TIM17 CH1 request */
  286. #define DMA_REQUEST_TIM17_UP 112U /*!< DMAMUX1 TIM17 UP request */
  287. #if defined(SAI3)
  288. #define DMA_REQUEST_SAI3_A 113U /*!< DMAMUX1 SAI3 A request */
  289. #define DMA_REQUEST_SAI3_B 114U /*!< DMAMUX1 SAI3 B request */
  290. #endif /* SAI3 */
  291. #if defined(ADC3)
  292. #define DMA_REQUEST_ADC3 115U /*!< DMAMUX1 ADC3 request */
  293. #endif /* ADC3 */
  294. #if defined(UART9)
  295. #define DMA_REQUEST_UART9_RX 116U /*!< DMAMUX1 UART9 request */
  296. #define DMA_REQUEST_UART9_TX 117U /*!< DMAMUX1 UART9 request */
  297. #endif /* UART9 */
  298. #if defined(USART10)
  299. #define DMA_REQUEST_USART10_RX 118U /*!< DMAMUX1 USART10 request */
  300. #define DMA_REQUEST_USART10_TX 119U /*!< DMAMUX1 USART10 request */
  301. #endif /* USART10 */
  302. /* DMAMUX2 requests */
  303. #define BDMA_REQUEST_MEM2MEM 0U /*!< memory to memory transfer */
  304. #define BDMA_REQUEST_GENERATOR0 1U /*!< DMAMUX2 request generator 0 */
  305. #define BDMA_REQUEST_GENERATOR1 2U /*!< DMAMUX2 request generator 1 */
  306. #define BDMA_REQUEST_GENERATOR2 3U /*!< DMAMUX2 request generator 2 */
  307. #define BDMA_REQUEST_GENERATOR3 4U /*!< DMAMUX2 request generator 3 */
  308. #define BDMA_REQUEST_GENERATOR4 5U /*!< DMAMUX2 request generator 4 */
  309. #define BDMA_REQUEST_GENERATOR5 6U /*!< DMAMUX2 request generator 5 */
  310. #define BDMA_REQUEST_GENERATOR6 7U /*!< DMAMUX2 request generator 6 */
  311. #define BDMA_REQUEST_GENERATOR7 8U /*!< DMAMUX2 request generator 7 */
  312. #define BDMA_REQUEST_LPUART1_RX 9U /*!< DMAMUX2 LP_UART1_RX request */
  313. #define BDMA_REQUEST_LPUART1_TX 10U /*!< DMAMUX2 LP_UART1_TX request */
  314. #define BDMA_REQUEST_SPI6_RX 11U /*!< DMAMUX2 SPI6 RX request */
  315. #define BDMA_REQUEST_SPI6_TX 12U /*!< DMAMUX2 SPI6 TX request */
  316. #define BDMA_REQUEST_I2C4_RX 13U /*!< DMAMUX2 I2C4 RX request */
  317. #define BDMA_REQUEST_I2C4_TX 14U /*!< DMAMUX2 I2C4 TX request */
  318. #if defined(SAI4)
  319. #define BDMA_REQUEST_SAI4_A 15U /*!< DMAMUX2 SAI4 A request */
  320. #define BDMA_REQUEST_SAI4_B 16U /*!< DMAMUX2 SAI4 B request */
  321. #endif /* SAI4 */
  322. #if defined(ADC3)
  323. #define BDMA_REQUEST_ADC3 17U /*!< DMAMUX2 ADC3 request */
  324. #endif /* ADC3 */
  325. #if defined(DAC2)
  326. #define BDMA_REQUEST_DAC2_CH1 17U /*!< DMAMUX2 DAC2 CH1 request */
  327. #endif /* DAC2 */
  328. #if defined(DFSDM2_Channel0)
  329. #define BDMA_REQUEST_DFSDM2_FLT0 18U /*!< DMAMUX2 DFSDM2 request */
  330. #endif /* DFSDM1_Channel0 */
  331. /**
  332. * @}
  333. */
  334. /** @defgroup DMA_Data_transfer_direction DMA Data transfer direction
  335. * @brief DMA data transfer direction
  336. * @{
  337. */
  338. #define DMA_PERIPH_TO_MEMORY ((uint32_t)0x00000000U) /*!< Peripheral to memory direction */
  339. #define DMA_MEMORY_TO_PERIPH ((uint32_t)DMA_SxCR_DIR_0) /*!< Memory to peripheral direction */
  340. #define DMA_MEMORY_TO_MEMORY ((uint32_t)DMA_SxCR_DIR_1) /*!< Memory to memory direction */
  341. /**
  342. * @}
  343. */
  344. /** @defgroup DMA_Peripheral_incremented_mode DMA Peripheral incremented mode
  345. * @brief DMA peripheral incremented mode
  346. * @{
  347. */
  348. #define DMA_PINC_ENABLE ((uint32_t)DMA_SxCR_PINC) /*!< Peripheral increment mode enable */
  349. #define DMA_PINC_DISABLE ((uint32_t)0x00000000U) /*!< Peripheral increment mode disable */
  350. /**
  351. * @}
  352. */
  353. /** @defgroup DMA_Memory_incremented_mode DMA Memory incremented mode
  354. * @brief DMA memory incremented mode
  355. * @{
  356. */
  357. #define DMA_MINC_ENABLE ((uint32_t)DMA_SxCR_MINC) /*!< Memory increment mode enable */
  358. #define DMA_MINC_DISABLE ((uint32_t)0x00000000U) /*!< Memory increment mode disable */
  359. /**
  360. * @}
  361. */
  362. /** @defgroup DMA_Peripheral_data_size DMA Peripheral data size
  363. * @brief DMA peripheral data size
  364. * @{
  365. */
  366. #define DMA_PDATAALIGN_BYTE ((uint32_t)0x00000000U) /*!< Peripheral data alignment: Byte */
  367. #define DMA_PDATAALIGN_HALFWORD ((uint32_t)DMA_SxCR_PSIZE_0) /*!< Peripheral data alignment: HalfWord */
  368. #define DMA_PDATAALIGN_WORD ((uint32_t)DMA_SxCR_PSIZE_1) /*!< Peripheral data alignment: Word */
  369. /**
  370. * @}
  371. */
  372. /** @defgroup DMA_Memory_data_size DMA Memory data size
  373. * @brief DMA memory data size
  374. * @{
  375. */
  376. #define DMA_MDATAALIGN_BYTE ((uint32_t)0x00000000U) /*!< Memory data alignment: Byte */
  377. #define DMA_MDATAALIGN_HALFWORD ((uint32_t)DMA_SxCR_MSIZE_0) /*!< Memory data alignment: HalfWord */
  378. #define DMA_MDATAALIGN_WORD ((uint32_t)DMA_SxCR_MSIZE_1) /*!< Memory data alignment: Word */
  379. /**
  380. * @}
  381. */
  382. /** @defgroup DMA_mode DMA mode
  383. * @brief DMA mode
  384. * @{
  385. */
  386. #define DMA_NORMAL ((uint32_t)0x00000000U) /*!< Normal mode */
  387. #define DMA_CIRCULAR ((uint32_t)DMA_SxCR_CIRC) /*!< Circular mode */
  388. #define DMA_PFCTRL ((uint32_t)DMA_SxCR_PFCTRL) /*!< Peripheral flow control mode */
  389. #define DMA_DOUBLE_BUFFER_M0 ((uint32_t)DMA_SxCR_DBM) /*!< Double buffer mode with first target memory M0 */
  390. #define DMA_DOUBLE_BUFFER_M1 ((uint32_t)(DMA_SxCR_DBM | DMA_SxCR_CT)) /*!< Double buffer mode with first target memory M1 */
  391. /**
  392. * @}
  393. */
  394. /** @defgroup DMA_Priority_level DMA Priority level
  395. * @brief DMA priority levels
  396. * @{
  397. */
  398. #define DMA_PRIORITY_LOW ((uint32_t)0x00000000U) /*!< Priority level: Low */
  399. #define DMA_PRIORITY_MEDIUM ((uint32_t)DMA_SxCR_PL_0) /*!< Priority level: Medium */
  400. #define DMA_PRIORITY_HIGH ((uint32_t)DMA_SxCR_PL_1) /*!< Priority level: High */
  401. #define DMA_PRIORITY_VERY_HIGH ((uint32_t)DMA_SxCR_PL) /*!< Priority level: Very High */
  402. /**
  403. * @}
  404. */
  405. /** @defgroup DMA_FIFO_direct_mode DMA FIFO direct mode
  406. * @brief DMA FIFO direct mode
  407. * @{
  408. */
  409. #define DMA_FIFOMODE_DISABLE ((uint32_t)0x00000000U) /*!< FIFO mode disable */
  410. #define DMA_FIFOMODE_ENABLE ((uint32_t)DMA_SxFCR_DMDIS) /*!< FIFO mode enable */
  411. /**
  412. * @}
  413. */
  414. /** @defgroup DMA_FIFO_threshold_level DMA FIFO threshold level
  415. * @brief DMA FIFO level
  416. * @{
  417. */
  418. #define DMA_FIFO_THRESHOLD_1QUARTERFULL ((uint32_t)0x00000000U) /*!< FIFO threshold 1 quart full configuration */
  419. #define DMA_FIFO_THRESHOLD_HALFFULL ((uint32_t)DMA_SxFCR_FTH_0) /*!< FIFO threshold half full configuration */
  420. #define DMA_FIFO_THRESHOLD_3QUARTERSFULL ((uint32_t)DMA_SxFCR_FTH_1) /*!< FIFO threshold 3 quarts full configuration */
  421. #define DMA_FIFO_THRESHOLD_FULL ((uint32_t)DMA_SxFCR_FTH) /*!< FIFO threshold full configuration */
  422. /**
  423. * @}
  424. */
  425. /** @defgroup DMA_Memory_burst DMA Memory burst
  426. * @brief DMA memory burst
  427. * @{
  428. */
  429. #define DMA_MBURST_SINGLE ((uint32_t)0x00000000U)
  430. #define DMA_MBURST_INC4 ((uint32_t)DMA_SxCR_MBURST_0)
  431. #define DMA_MBURST_INC8 ((uint32_t)DMA_SxCR_MBURST_1)
  432. #define DMA_MBURST_INC16 ((uint32_t)DMA_SxCR_MBURST)
  433. /**
  434. * @}
  435. */
  436. /** @defgroup DMA_Peripheral_burst DMA Peripheral burst
  437. * @brief DMA peripheral burst
  438. * @{
  439. */
  440. #define DMA_PBURST_SINGLE ((uint32_t)0x00000000U)
  441. #define DMA_PBURST_INC4 ((uint32_t)DMA_SxCR_PBURST_0)
  442. #define DMA_PBURST_INC8 ((uint32_t)DMA_SxCR_PBURST_1)
  443. #define DMA_PBURST_INC16 ((uint32_t)DMA_SxCR_PBURST)
  444. /**
  445. * @}
  446. */
  447. /** @defgroup DMA_interrupt_enable_definitions DMA interrupt enable definitions
  448. * @brief DMA interrupts definition
  449. * @{
  450. */
  451. #define DMA_IT_TC ((uint32_t)DMA_SxCR_TCIE)
  452. #define DMA_IT_HT ((uint32_t)DMA_SxCR_HTIE)
  453. #define DMA_IT_TE ((uint32_t)DMA_SxCR_TEIE)
  454. #define DMA_IT_DME ((uint32_t)DMA_SxCR_DMEIE)
  455. #define DMA_IT_FE ((uint32_t)0x00000080U)
  456. /**
  457. * @}
  458. */
  459. /** @defgroup DMA_flag_definitions DMA flag definitions
  460. * @brief DMA flag definitions
  461. * @{
  462. */
  463. #define DMA_FLAG_FEIF0_4 ((uint32_t)0x00000001U)
  464. #define DMA_FLAG_DMEIF0_4 ((uint32_t)0x00000004U)
  465. #define DMA_FLAG_TEIF0_4 ((uint32_t)0x00000008U)
  466. #define DMA_FLAG_HTIF0_4 ((uint32_t)0x00000010U)
  467. #define DMA_FLAG_TCIF0_4 ((uint32_t)0x00000020U)
  468. #define DMA_FLAG_FEIF1_5 ((uint32_t)0x00000040U)
  469. #define DMA_FLAG_DMEIF1_5 ((uint32_t)0x00000100U)
  470. #define DMA_FLAG_TEIF1_5 ((uint32_t)0x00000200U)
  471. #define DMA_FLAG_HTIF1_5 ((uint32_t)0x00000400U)
  472. #define DMA_FLAG_TCIF1_5 ((uint32_t)0x00000800U)
  473. #define DMA_FLAG_FEIF2_6 ((uint32_t)0x00010000U)
  474. #define DMA_FLAG_DMEIF2_6 ((uint32_t)0x00040000U)
  475. #define DMA_FLAG_TEIF2_6 ((uint32_t)0x00080000U)
  476. #define DMA_FLAG_HTIF2_6 ((uint32_t)0x00100000U)
  477. #define DMA_FLAG_TCIF2_6 ((uint32_t)0x00200000U)
  478. #define DMA_FLAG_FEIF3_7 ((uint32_t)0x00400000U)
  479. #define DMA_FLAG_DMEIF3_7 ((uint32_t)0x01000000U)
  480. #define DMA_FLAG_TEIF3_7 ((uint32_t)0x02000000U)
  481. #define DMA_FLAG_HTIF3_7 ((uint32_t)0x04000000U)
  482. #define DMA_FLAG_TCIF3_7 ((uint32_t)0x08000000U)
  483. /**
  484. * @}
  485. */
  486. /** @defgroup BDMA_flag_definitions BDMA flag definitions
  487. * @brief BDMA flag definitions
  488. * @{
  489. */
  490. #define BDMA_FLAG_GL0 ((uint32_t)0x00000001)
  491. #define BDMA_FLAG_TC0 ((uint32_t)0x00000002)
  492. #define BDMA_FLAG_HT0 ((uint32_t)0x00000004)
  493. #define BDMA_FLAG_TE0 ((uint32_t)0x00000008)
  494. #define BDMA_FLAG_GL1 ((uint32_t)0x00000010)
  495. #define BDMA_FLAG_TC1 ((uint32_t)0x00000020)
  496. #define BDMA_FLAG_HT1 ((uint32_t)0x00000040)
  497. #define BDMA_FLAG_TE1 ((uint32_t)0x00000080)
  498. #define BDMA_FLAG_GL2 ((uint32_t)0x00000100)
  499. #define BDMA_FLAG_TC2 ((uint32_t)0x00000200)
  500. #define BDMA_FLAG_HT2 ((uint32_t)0x00000400)
  501. #define BDMA_FLAG_TE2 ((uint32_t)0x00000800)
  502. #define BDMA_FLAG_GL3 ((uint32_t)0x00001000)
  503. #define BDMA_FLAG_TC3 ((uint32_t)0x00002000)
  504. #define BDMA_FLAG_HT3 ((uint32_t)0x00004000)
  505. #define BDMA_FLAG_TE3 ((uint32_t)0x00008000)
  506. #define BDMA_FLAG_GL4 ((uint32_t)0x00010000)
  507. #define BDMA_FLAG_TC4 ((uint32_t)0x00020000)
  508. #define BDMA_FLAG_HT4 ((uint32_t)0x00040000)
  509. #define BDMA_FLAG_TE4 ((uint32_t)0x00080000)
  510. #define BDMA_FLAG_GL5 ((uint32_t)0x00100000)
  511. #define BDMA_FLAG_TC5 ((uint32_t)0x00200000)
  512. #define BDMA_FLAG_HT5 ((uint32_t)0x00400000)
  513. #define BDMA_FLAG_TE5 ((uint32_t)0x00800000)
  514. #define BDMA_FLAG_GL6 ((uint32_t)0x01000000)
  515. #define BDMA_FLAG_TC6 ((uint32_t)0x02000000)
  516. #define BDMA_FLAG_HT6 ((uint32_t)0x04000000)
  517. #define BDMA_FLAG_TE6 ((uint32_t)0x08000000)
  518. #define BDMA_FLAG_GL7 ((uint32_t)0x10000000)
  519. #define BDMA_FLAG_TC7 ((uint32_t)0x20000000)
  520. #define BDMA_FLAG_HT7 ((uint32_t)0x40000000)
  521. #define BDMA_FLAG_TE7 ((uint32_t)0x80000000)
  522. /**
  523. * @}
  524. */
  525. /**
  526. * @}
  527. */
  528. /* Exported macro ------------------------------------------------------------*/
  529. /** @defgroup DMA_Exported_Macros DMA Exported Macros
  530. * @{
  531. */
  532. /** @brief Reset DMA handle state
  533. * @param __HANDLE__: specifies the DMA handle.
  534. * @retval None
  535. */
  536. #define __HAL_DMA_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_DMA_STATE_RESET)
  537. /**
  538. * @brief Return the current DMA Stream FIFO filled level.
  539. * @param __HANDLE__: DMA handle
  540. * @retval The FIFO filling state.
  541. * - DMA_FIFOStatus_Less1QuarterFull: when FIFO is less than 1 quarter-full
  542. * and not empty.
  543. * - DMA_FIFOStatus_1QuarterFull: if more than 1 quarter-full.
  544. * - DMA_FIFOStatus_HalfFull: if more than 1 half-full.
  545. * - DMA_FIFOStatus_3QuartersFull: if more than 3 quarters-full.
  546. * - DMA_FIFOStatus_Empty: when FIFO is empty
  547. * - DMA_FIFOStatus_Full: when FIFO is full
  548. */
  549. #define __HAL_DMA_GET_FS(__HANDLE__) ((IS_DMA_STREAM_INSTANCE((__HANDLE__)->Instance))? (((DMA_Stream_TypeDef *)(__HANDLE__)->Instance)->FCR & (DMA_SxFCR_FS)) : 0)
  550. /**
  551. * @brief Enable the specified DMA Stream.
  552. * @param __HANDLE__: DMA handle
  553. * @retval None
  554. */
  555. #define __HAL_DMA_ENABLE(__HANDLE__) \
  556. ((IS_DMA_STREAM_INSTANCE((__HANDLE__)->Instance))? (((DMA_Stream_TypeDef *)(__HANDLE__)->Instance)->CR |= DMA_SxCR_EN) : \
  557. (((BDMA_Channel_TypeDef *)(__HANDLE__)->Instance)->CCR |= BDMA_CCR_EN))
  558. /**
  559. * @brief Disable the specified DMA Stream.
  560. * @param __HANDLE__: DMA handle
  561. * @retval None
  562. */
  563. #define __HAL_DMA_DISABLE(__HANDLE__) \
  564. ((IS_DMA_STREAM_INSTANCE((__HANDLE__)->Instance))? (((DMA_Stream_TypeDef *)(__HANDLE__)->Instance)->CR &= ~DMA_SxCR_EN) : \
  565. (((BDMA_Channel_TypeDef *)(__HANDLE__)->Instance)->CCR &= ~BDMA_CCR_EN))
  566. /* Interrupt & Flag management */
  567. /**
  568. * @brief Return the current DMA Stream transfer complete flag.
  569. * @param __HANDLE__: DMA handle
  570. * @retval The specified transfer complete flag index.
  571. */
  572. #if defined(BDMA1)
  573. #define __HAL_DMA_GET_TC_FLAG_INDEX(__HANDLE__) \
  574. (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream0))? DMA_FLAG_TCIF0_4 :\
  575. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream0))? DMA_FLAG_TCIF0_4 :\
  576. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream4))? DMA_FLAG_TCIF0_4 :\
  577. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream4))? DMA_FLAG_TCIF0_4 :\
  578. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream1))? DMA_FLAG_TCIF1_5 :\
  579. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream1))? DMA_FLAG_TCIF1_5 :\
  580. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream5))? DMA_FLAG_TCIF1_5 :\
  581. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream5))? DMA_FLAG_TCIF1_5 :\
  582. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream2))? DMA_FLAG_TCIF2_6 :\
  583. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream2))? DMA_FLAG_TCIF2_6 :\
  584. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream6))? DMA_FLAG_TCIF2_6 :\
  585. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream6))? DMA_FLAG_TCIF2_6 :\
  586. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream3))? DMA_FLAG_TCIF3_7 :\
  587. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream3))? DMA_FLAG_TCIF3_7 :\
  588. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream7))? DMA_FLAG_TCIF3_7 :\
  589. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream7))? DMA_FLAG_TCIF3_7 :\
  590. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA1_Channel0))? BDMA_FLAG_TC0 :\
  591. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA2_Channel0))? BDMA_FLAG_TC0 :\
  592. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA1_Channel1))? BDMA_FLAG_TC1 :\
  593. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA2_Channel1))? BDMA_FLAG_TC1 :\
  594. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA1_Channel2))? BDMA_FLAG_TC2 :\
  595. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA2_Channel2))? BDMA_FLAG_TC2 :\
  596. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA1_Channel3))? BDMA_FLAG_TC3 :\
  597. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA2_Channel3))? BDMA_FLAG_TC3 :\
  598. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA1_Channel4))? BDMA_FLAG_TC4 :\
  599. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA2_Channel4))? BDMA_FLAG_TC4 :\
  600. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA1_Channel5))? BDMA_FLAG_TC5 :\
  601. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA2_Channel5))? BDMA_FLAG_TC5 :\
  602. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA1_Channel6))? BDMA_FLAG_TC6 :\
  603. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA2_Channel6))? BDMA_FLAG_TC6 :\
  604. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA1_Channel7))? BDMA_FLAG_TC7 :\
  605. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA2_Channel7))? BDMA_FLAG_TC7 :\
  606. (uint32_t)0x00000000)
  607. #else
  608. #define __HAL_DMA_GET_TC_FLAG_INDEX(__HANDLE__) \
  609. (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream0))? DMA_FLAG_TCIF0_4 :\
  610. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream0))? DMA_FLAG_TCIF0_4 :\
  611. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream4))? DMA_FLAG_TCIF0_4 :\
  612. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream4))? DMA_FLAG_TCIF0_4 :\
  613. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream1))? DMA_FLAG_TCIF1_5 :\
  614. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream1))? DMA_FLAG_TCIF1_5 :\
  615. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream5))? DMA_FLAG_TCIF1_5 :\
  616. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream5))? DMA_FLAG_TCIF1_5 :\
  617. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream2))? DMA_FLAG_TCIF2_6 :\
  618. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream2))? DMA_FLAG_TCIF2_6 :\
  619. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream6))? DMA_FLAG_TCIF2_6 :\
  620. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream6))? DMA_FLAG_TCIF2_6 :\
  621. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream3))? DMA_FLAG_TCIF3_7 :\
  622. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream3))? DMA_FLAG_TCIF3_7 :\
  623. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream7))? DMA_FLAG_TCIF3_7 :\
  624. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream7))? DMA_FLAG_TCIF3_7 :\
  625. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel0))? BDMA_FLAG_TC0 :\
  626. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel1))? BDMA_FLAG_TC1 :\
  627. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel2))? BDMA_FLAG_TC2 :\
  628. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel3))? BDMA_FLAG_TC3 :\
  629. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel4))? BDMA_FLAG_TC4 :\
  630. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel5))? BDMA_FLAG_TC5 :\
  631. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel6))? BDMA_FLAG_TC6 :\
  632. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel7))? BDMA_FLAG_TC7 :\
  633. (uint32_t)0x00000000)
  634. #endif /* BDMA1 */
  635. /**
  636. * @brief Return the current DMA Stream half transfer complete flag.
  637. * @param __HANDLE__: DMA handle
  638. * @retval The specified half transfer complete flag index.
  639. */
  640. #if defined(BDMA1)
  641. #define __HAL_DMA_GET_HT_FLAG_INDEX(__HANDLE__)\
  642. (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream0))? DMA_FLAG_HTIF0_4 :\
  643. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream0))? DMA_FLAG_HTIF0_4 :\
  644. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream4))? DMA_FLAG_HTIF0_4 :\
  645. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream4))? DMA_FLAG_HTIF0_4 :\
  646. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream1))? DMA_FLAG_HTIF1_5 :\
  647. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream1))? DMA_FLAG_HTIF1_5 :\
  648. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream5))? DMA_FLAG_HTIF1_5 :\
  649. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream5))? DMA_FLAG_HTIF1_5 :\
  650. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream2))? DMA_FLAG_HTIF2_6 :\
  651. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream2))? DMA_FLAG_HTIF2_6 :\
  652. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream6))? DMA_FLAG_HTIF2_6 :\
  653. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream6))? DMA_FLAG_HTIF2_6 :\
  654. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream3))? DMA_FLAG_HTIF3_7 :\
  655. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream3))? DMA_FLAG_HTIF3_7 :\
  656. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream7))? DMA_FLAG_HTIF3_7 :\
  657. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream7))? DMA_FLAG_HTIF3_7 :\
  658. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA1_Channel0))? BDMA_FLAG_HT0 :\
  659. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA2_Channel0))? BDMA_FLAG_HT0 :\
  660. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA1_Channel1))? BDMA_FLAG_HT1 :\
  661. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA2_Channel1))? BDMA_FLAG_HT1 :\
  662. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA1_Channel2))? BDMA_FLAG_HT2 :\
  663. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA2_Channel2))? BDMA_FLAG_HT2 :\
  664. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA1_Channel3))? BDMA_FLAG_HT3 :\
  665. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA2_Channel3))? BDMA_FLAG_HT3 :\
  666. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA1_Channel4))? BDMA_FLAG_HT4 :\
  667. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA2_Channel4))? BDMA_FLAG_HT4 :\
  668. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA1_Channel5))? BDMA_FLAG_HT5 :\
  669. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA2_Channel5))? BDMA_FLAG_HT5 :\
  670. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA1_Channel6))? BDMA_FLAG_HT6 :\
  671. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA2_Channel6))? BDMA_FLAG_HT6 :\
  672. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA1_Channel7))? BDMA_FLAG_HT7 :\
  673. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA2_Channel7))? BDMA_FLAG_HT7 :\
  674. (uint32_t)0x00000000)
  675. #else
  676. #define __HAL_DMA_GET_HT_FLAG_INDEX(__HANDLE__)\
  677. (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream0))? DMA_FLAG_HTIF0_4 :\
  678. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream0))? DMA_FLAG_HTIF0_4 :\
  679. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream4))? DMA_FLAG_HTIF0_4 :\
  680. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream4))? DMA_FLAG_HTIF0_4 :\
  681. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream1))? DMA_FLAG_HTIF1_5 :\
  682. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream1))? DMA_FLAG_HTIF1_5 :\
  683. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream5))? DMA_FLAG_HTIF1_5 :\
  684. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream5))? DMA_FLAG_HTIF1_5 :\
  685. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream2))? DMA_FLAG_HTIF2_6 :\
  686. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream2))? DMA_FLAG_HTIF2_6 :\
  687. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream6))? DMA_FLAG_HTIF2_6 :\
  688. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream6))? DMA_FLAG_HTIF2_6 :\
  689. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream3))? DMA_FLAG_HTIF3_7 :\
  690. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream3))? DMA_FLAG_HTIF3_7 :\
  691. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream7))? DMA_FLAG_HTIF3_7 :\
  692. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream7))? DMA_FLAG_HTIF3_7 :\
  693. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel0))? BDMA_FLAG_HT0 :\
  694. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel1))? BDMA_FLAG_HT1 :\
  695. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel2))? BDMA_FLAG_HT2 :\
  696. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel3))? BDMA_FLAG_HT3 :\
  697. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel4))? BDMA_FLAG_HT4 :\
  698. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel5))? BDMA_FLAG_HT5 :\
  699. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel6))? BDMA_FLAG_HT6 :\
  700. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel7))? BDMA_FLAG_HT7 :\
  701. (uint32_t)0x00000000)
  702. #endif /* BDMA1 */
  703. /**
  704. * @brief Return the current DMA Stream transfer error flag.
  705. * @param __HANDLE__: DMA handle
  706. * @retval The specified transfer error flag index.
  707. */
  708. #if defined(BDMA1)
  709. #define __HAL_DMA_GET_TE_FLAG_INDEX(__HANDLE__)\
  710. (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream0))? DMA_FLAG_TEIF0_4 :\
  711. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream0))? DMA_FLAG_TEIF0_4 :\
  712. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream4))? DMA_FLAG_TEIF0_4 :\
  713. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream4))? DMA_FLAG_TEIF0_4 :\
  714. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream1))? DMA_FLAG_TEIF1_5 :\
  715. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream1))? DMA_FLAG_TEIF1_5 :\
  716. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream5))? DMA_FLAG_TEIF1_5 :\
  717. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream5))? DMA_FLAG_TEIF1_5 :\
  718. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream2))? DMA_FLAG_TEIF2_6 :\
  719. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream2))? DMA_FLAG_TEIF2_6 :\
  720. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream6))? DMA_FLAG_TEIF2_6 :\
  721. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream6))? DMA_FLAG_TEIF2_6 :\
  722. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream3))? DMA_FLAG_TEIF3_7 :\
  723. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream3))? DMA_FLAG_TEIF3_7 :\
  724. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream7))? DMA_FLAG_TEIF3_7 :\
  725. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream7))? DMA_FLAG_TEIF3_7 :\
  726. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA1_Channel0))? BDMA_FLAG_TE0 :\
  727. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA2_Channel0))? BDMA_FLAG_TE0 :\
  728. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA1_Channel1))? BDMA_FLAG_TE1 :\
  729. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA2_Channel1))? BDMA_FLAG_TE1 :\
  730. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA1_Channel2))? BDMA_FLAG_TE2 :\
  731. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA2_Channel2))? BDMA_FLAG_TE2 :\
  732. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA1_Channel3))? BDMA_FLAG_TE3 :\
  733. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA2_Channel3))? BDMA_FLAG_TE3 :\
  734. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA1_Channel4))? BDMA_FLAG_TE4 :\
  735. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA2_Channel4))? BDMA_FLAG_TE4 :\
  736. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA1_Channel5))? BDMA_FLAG_TE5 :\
  737. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA2_Channel5))? BDMA_FLAG_TE5 :\
  738. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA1_Channel6))? BDMA_FLAG_TE6 :\
  739. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA2_Channel6))? BDMA_FLAG_TE6 :\
  740. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA1_Channel7))? BDMA_FLAG_TE7 :\
  741. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA2_Channel7))? BDMA_FLAG_TE7 :\
  742. (uint32_t)0x00000000)
  743. #else
  744. #define __HAL_DMA_GET_TE_FLAG_INDEX(__HANDLE__)\
  745. (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream0))? DMA_FLAG_TEIF0_4 :\
  746. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream0))? DMA_FLAG_TEIF0_4 :\
  747. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream4))? DMA_FLAG_TEIF0_4 :\
  748. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream4))? DMA_FLAG_TEIF0_4 :\
  749. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream1))? DMA_FLAG_TEIF1_5 :\
  750. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream1))? DMA_FLAG_TEIF1_5 :\
  751. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream5))? DMA_FLAG_TEIF1_5 :\
  752. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream5))? DMA_FLAG_TEIF1_5 :\
  753. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream2))? DMA_FLAG_TEIF2_6 :\
  754. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream2))? DMA_FLAG_TEIF2_6 :\
  755. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream6))? DMA_FLAG_TEIF2_6 :\
  756. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream6))? DMA_FLAG_TEIF2_6 :\
  757. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream3))? DMA_FLAG_TEIF3_7 :\
  758. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream3))? DMA_FLAG_TEIF3_7 :\
  759. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream7))? DMA_FLAG_TEIF3_7 :\
  760. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream7))? DMA_FLAG_TEIF3_7 :\
  761. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel0))? BDMA_FLAG_TE0 :\
  762. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel1))? BDMA_FLAG_TE1 :\
  763. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel2))? BDMA_FLAG_TE2 :\
  764. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel3))? BDMA_FLAG_TE3 :\
  765. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel4))? BDMA_FLAG_TE4 :\
  766. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel5))? BDMA_FLAG_TE5 :\
  767. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel6))? BDMA_FLAG_TE6 :\
  768. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel7))? BDMA_FLAG_TE7 :\
  769. (uint32_t)0x00000000)
  770. #endif /* BDMA1 */
  771. /**
  772. * @brief Return the current DMA Stream FIFO error flag.
  773. * @param __HANDLE__: DMA handle
  774. * @retval The specified FIFO error flag index.
  775. */
  776. #define __HAL_DMA_GET_FE_FLAG_INDEX(__HANDLE__)\
  777. (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream0))? DMA_FLAG_FEIF0_4 :\
  778. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream0))? DMA_FLAG_FEIF0_4 :\
  779. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream4))? DMA_FLAG_FEIF0_4 :\
  780. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream4))? DMA_FLAG_FEIF0_4 :\
  781. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream1))? DMA_FLAG_FEIF1_5 :\
  782. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream1))? DMA_FLAG_FEIF1_5 :\
  783. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream5))? DMA_FLAG_FEIF1_5 :\
  784. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream5))? DMA_FLAG_FEIF1_5 :\
  785. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream2))? DMA_FLAG_FEIF2_6 :\
  786. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream2))? DMA_FLAG_FEIF2_6 :\
  787. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream6))? DMA_FLAG_FEIF2_6 :\
  788. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream6))? DMA_FLAG_FEIF2_6 :\
  789. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream3))? DMA_FLAG_FEIF3_7 :\
  790. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream3))? DMA_FLAG_FEIF3_7 :\
  791. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream7))? DMA_FLAG_FEIF3_7 :\
  792. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream7))? DMA_FLAG_FEIF3_7 :\
  793. (uint32_t)0x00000000)
  794. /**
  795. * @brief Return the current DMA Stream direct mode error flag.
  796. * @param __HANDLE__: DMA handle
  797. * @retval The specified direct mode error flag index.
  798. */
  799. #define __HAL_DMA_GET_DME_FLAG_INDEX(__HANDLE__)\
  800. (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream0))? DMA_FLAG_DMEIF0_4 :\
  801. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream0))? DMA_FLAG_DMEIF0_4 :\
  802. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream4))? DMA_FLAG_DMEIF0_4 :\
  803. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream4))? DMA_FLAG_DMEIF0_4 :\
  804. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream1))? DMA_FLAG_DMEIF1_5 :\
  805. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream1))? DMA_FLAG_DMEIF1_5 :\
  806. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream5))? DMA_FLAG_DMEIF1_5 :\
  807. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream5))? DMA_FLAG_DMEIF1_5 :\
  808. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream2))? DMA_FLAG_DMEIF2_6 :\
  809. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream2))? DMA_FLAG_DMEIF2_6 :\
  810. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream6))? DMA_FLAG_DMEIF2_6 :\
  811. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream6))? DMA_FLAG_DMEIF2_6 :\
  812. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream3))? DMA_FLAG_DMEIF3_7 :\
  813. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream3))? DMA_FLAG_DMEIF3_7 :\
  814. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream7))? DMA_FLAG_DMEIF3_7 :\
  815. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream7))? DMA_FLAG_DMEIF3_7 :\
  816. (uint32_t)0x00000000)
  817. /**
  818. * @brief Returns the current BDMA Channel Global interrupt flag.
  819. * @param __HANDLE__: DMA handle
  820. * @retval The specified transfer error flag index.
  821. */
  822. #if defined(BDMA1)
  823. #define __HAL_BDMA_GET_GI_FLAG_INDEX(__HANDLE__)\
  824. (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA1_Channel0))? BDMA_ISR_GIF0 :\
  825. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA2_Channel0))? BDMA_ISR_GIF0 :\
  826. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA1_Channel1))? BDMA_ISR_GIF1 :\
  827. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA2_Channel1))? BDMA_ISR_GIF1 :\
  828. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA1_Channel2))? BDMA_ISR_GIF2 :\
  829. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA2_Channel2))? BDMA_ISR_GIF2 :\
  830. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA1_Channel3))? BDMA_ISR_GIF3 :\
  831. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA2_Channel3))? BDMA_ISR_GIF3 :\
  832. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA1_Channel4))? BDMA_ISR_GIF4 :\
  833. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA2_Channel4))? BDMA_ISR_GIF4 :\
  834. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA1_Channel5))? BDMA_ISR_GIF5 :\
  835. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA2_Channel5))? BDMA_ISR_GIF5 :\
  836. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA1_Channel6))? BDMA_ISR_GIF6 :\
  837. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA2_Channel6))? BDMA_ISR_GIF6 :\
  838. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA1_Channel7))? BDMA_ISR_GIF7 :\
  839. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA2_Channel7))? BDMA_ISR_GIF7 :\
  840. (uint32_t)0x00000000)
  841. #else
  842. #define __HAL_BDMA_GET_GI_FLAG_INDEX(__HANDLE__)\
  843. (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel0))? BDMA_ISR_GIF0 :\
  844. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel1))? BDMA_ISR_GIF1 :\
  845. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel2))? BDMA_ISR_GIF2 :\
  846. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel3))? BDMA_ISR_GIF3 :\
  847. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel4))? BDMA_ISR_GIF4 :\
  848. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel5))? BDMA_ISR_GIF5 :\
  849. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel6))? BDMA_ISR_GIF6 :\
  850. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel7))? BDMA_ISR_GIF7 :\
  851. (uint32_t)0x00000000)
  852. #endif /* BDMA1 */
  853. /**
  854. * @brief Get the DMA Stream pending flags.
  855. * @param __HANDLE__: DMA handle
  856. * @param __FLAG__: Get the specified flag.
  857. * This parameter can be any combination of the following values:
  858. * @arg DMA_FLAG_TCIFx: Transfer complete flag.
  859. * @arg DMA_FLAG_HTIFx: Half transfer complete flag.
  860. * @arg DMA_FLAG_TEIFx: Transfer error flag.
  861. * @arg DMA_FLAG_DMEIFx: Direct mode error flag.
  862. * @arg DMA_FLAG_FEIFx: FIFO error flag.
  863. * Where x can be 0_4, 1_5, 2_6 or 3_7 to select the DMA Stream flag.
  864. * @retval The state of FLAG (SET or RESET).
  865. */
  866. #if defined(BDMA1)
  867. #define __HAL_DMA_GET_FLAG(__HANDLE__, __FLAG__)\
  868. (((uint32_t)((__HANDLE__)->Instance) > (uint32_t)BDMA1_Channel7)? (BDMA2->ISR & (__FLAG__)) :\
  869. ((uint32_t)((__HANDLE__)->Instance) > (uint32_t)DMA2_Stream7 )? (BDMA1->ISR & (__FLAG__)) :\
  870. ((uint32_t)((__HANDLE__)->Instance) > (uint32_t)DMA2_Stream3 )? (DMA2->HISR & (__FLAG__)) :\
  871. ((uint32_t)((__HANDLE__)->Instance) > (uint32_t)DMA1_Stream7 )? (DMA2->LISR & (__FLAG__)) :\
  872. ((uint32_t)((__HANDLE__)->Instance) > (uint32_t)DMA1_Stream3 )? (DMA1->HISR & (__FLAG__)) : (DMA1->LISR & (__FLAG__)))
  873. #else
  874. #define __HAL_DMA_GET_FLAG(__HANDLE__, __FLAG__)\
  875. (((uint32_t)((__HANDLE__)->Instance) > (uint32_t)DMA2_Stream7)? (BDMA->ISR & (__FLAG__)) :\
  876. ((uint32_t)((__HANDLE__)->Instance) > (uint32_t)DMA2_Stream3)? (DMA2->HISR & (__FLAG__)) :\
  877. ((uint32_t)((__HANDLE__)->Instance) > (uint32_t)DMA1_Stream7)? (DMA2->LISR & (__FLAG__)) :\
  878. ((uint32_t)((__HANDLE__)->Instance) > (uint32_t)DMA1_Stream3)? (DMA1->HISR & (__FLAG__)) : (DMA1->LISR & (__FLAG__)))
  879. #endif /* BDMA1 */
  880. /**
  881. * @brief Clear the DMA Stream pending flags.
  882. * @param __HANDLE__: DMA handle
  883. * @param __FLAG__: specifies the flag to clear.
  884. * This parameter can be any combination of the following values:
  885. * @arg DMA_FLAG_TCIFx: Transfer complete flag.
  886. * @arg DMA_FLAG_HTIFx: Half transfer complete flag.
  887. * @arg DMA_FLAG_TEIFx: Transfer error flag.
  888. * @arg DMA_FLAG_DMEIFx: Direct mode error flag.
  889. * @arg DMA_FLAG_FEIFx: FIFO error flag.
  890. * Where x can be 0_4, 1_5, 2_6 or 3_7 to select the DMA Stream flag.
  891. * @retval None
  892. */
  893. #if defined(BDMA1)
  894. #define __HAL_DMA_CLEAR_FLAG(__HANDLE__, __FLAG__) \
  895. (((uint32_t)((__HANDLE__)->Instance) > (uint32_t)BDMA1_Channel7)? (BDMA2->IFCR = (__FLAG__)) :\
  896. ((uint32_t)((__HANDLE__)->Instance) > (uint32_t)DMA2_Stream7)? (BDMA1->IFCR = (__FLAG__)) :\
  897. ((uint32_t)((__HANDLE__)->Instance) > (uint32_t)DMA2_Stream3)? (DMA2->HIFCR = (__FLAG__)) :\
  898. ((uint32_t)((__HANDLE__)->Instance) > (uint32_t)DMA1_Stream7)? (DMA2->LIFCR = (__FLAG__)) :\
  899. ((uint32_t)((__HANDLE__)->Instance) > (uint32_t)DMA1_Stream3)? (DMA1->HIFCR = (__FLAG__)) : (DMA1->LIFCR = (__FLAG__)))
  900. #else
  901. #define __HAL_DMA_CLEAR_FLAG(__HANDLE__, __FLAG__) \
  902. (((uint32_t)((__HANDLE__)->Instance) > (uint32_t)DMA2_Stream7)? (BDMA->IFCR = (__FLAG__)) :\
  903. ((uint32_t)((__HANDLE__)->Instance) > (uint32_t)DMA2_Stream3)? (DMA2->HIFCR = (__FLAG__)) :\
  904. ((uint32_t)((__HANDLE__)->Instance) > (uint32_t)DMA1_Stream7)? (DMA2->LIFCR = (__FLAG__)) :\
  905. ((uint32_t)((__HANDLE__)->Instance) > (uint32_t)DMA1_Stream3)? (DMA1->HIFCR = (__FLAG__)) : (DMA1->LIFCR = (__FLAG__)))
  906. #endif /* BDMA1 */
  907. #define DMA_TO_BDMA_IT(__DMA_IT__) \
  908. ((((__DMA_IT__) & (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE)) == (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE)) ? (BDMA_CCR_TCIE | BDMA_CCR_HTIE |BDMA_CCR_TEIE) :\
  909. (((__DMA_IT__) & (DMA_IT_TC | DMA_IT_HT)) == (DMA_IT_TC | DMA_IT_HT)) ? (BDMA_CCR_TCIE | BDMA_CCR_HTIE) :\
  910. (((__DMA_IT__) & (DMA_IT_HT | DMA_IT_TE)) == (DMA_IT_HT | DMA_IT_TE)) ? (BDMA_CCR_HTIE |BDMA_CCR_TEIE) :\
  911. (((__DMA_IT__) & (DMA_IT_TC | DMA_IT_TE)) == (DMA_IT_TC | DMA_IT_TE)) ? (BDMA_CCR_TCIE |BDMA_CCR_TEIE) :\
  912. ((__DMA_IT__) == DMA_IT_TC) ? BDMA_CCR_TCIE :\
  913. ((__DMA_IT__) == DMA_IT_HT) ? BDMA_CCR_HTIE :\
  914. ((__DMA_IT__) == DMA_IT_TE) ? BDMA_CCR_TEIE :\
  915. (uint32_t)0x00000000)
  916. #define __HAL_BDMA_CHANNEL_ENABLE_IT(__HANDLE__, __INTERRUPT__) \
  917. (((BDMA_Channel_TypeDef *)(__HANDLE__)->Instance)->CCR |= (DMA_TO_BDMA_IT(__INTERRUPT__)))
  918. #define __HAL_DMA_STREAM_ENABLE_IT(__HANDLE__, __INTERRUPT__) (((__INTERRUPT__) != DMA_IT_FE)? \
  919. (((DMA_Stream_TypeDef *)(__HANDLE__)->Instance)->CR |= (__INTERRUPT__)) : (((DMA_Stream_TypeDef *)(__HANDLE__)->Instance)->FCR |= (__INTERRUPT__)))
  920. /**
  921. * @brief Enable the specified DMA Stream interrupts.
  922. * @param __HANDLE__: DMA handle
  923. * @param __INTERRUPT__: specifies the DMA interrupt sources to be enabled or disabled.
  924. * This parameter can be one of the following values:
  925. * @arg DMA_IT_TC: Transfer complete interrupt mask.
  926. * @arg DMA_IT_HT: Half transfer complete interrupt mask.
  927. * @arg DMA_IT_TE: Transfer error interrupt mask.
  928. * @arg DMA_IT_FE: FIFO error interrupt mask.
  929. * @arg DMA_IT_DME: Direct mode error interrupt.
  930. * @retval None
  931. */
  932. #define __HAL_DMA_ENABLE_IT(__HANDLE__, __INTERRUPT__) ((IS_DMA_STREAM_INSTANCE((__HANDLE__)->Instance))?\
  933. (__HAL_DMA_STREAM_ENABLE_IT((__HANDLE__), (__INTERRUPT__))) :\
  934. (__HAL_BDMA_CHANNEL_ENABLE_IT((__HANDLE__), (__INTERRUPT__))))
  935. #define __HAL_BDMA_CHANNEL_DISABLE_IT(__HANDLE__, __INTERRUPT__) (((BDMA_Channel_TypeDef *)(__HANDLE__)->Instance)->CCR &= ~(DMA_TO_BDMA_IT(__INTERRUPT__)))
  936. #define __HAL_DMA_STREAM_DISABLE_IT(__HANDLE__, __INTERRUPT__) (((__INTERRUPT__) != DMA_IT_FE)? \
  937. (((DMA_Stream_TypeDef *)(__HANDLE__)->Instance)->CR &= ~(__INTERRUPT__)) : (((DMA_Stream_TypeDef *)(__HANDLE__)->Instance)->FCR &= ~(__INTERRUPT__)))
  938. /**
  939. * @brief Disable the specified DMA Stream interrupts.
  940. * @param __HANDLE__: DMA handle
  941. * @param __INTERRUPT__: specifies the DMA interrupt sources to be enabled or disabled.
  942. * This parameter can be one of the following values:
  943. * @arg DMA_IT_TC: Transfer complete interrupt mask.
  944. * @arg DMA_IT_HT: Half transfer complete interrupt mask.
  945. * @arg DMA_IT_TE: Transfer error interrupt mask.
  946. * @arg DMA_IT_FE: FIFO error interrupt mask.
  947. * @arg DMA_IT_DME: Direct mode error interrupt.
  948. * @retval None
  949. */
  950. #define __HAL_DMA_DISABLE_IT(__HANDLE__, __INTERRUPT__) ((IS_DMA_STREAM_INSTANCE((__HANDLE__)->Instance))?\
  951. (__HAL_DMA_STREAM_DISABLE_IT((__HANDLE__), (__INTERRUPT__))) :\
  952. (__HAL_BDMA_CHANNEL_DISABLE_IT((__HANDLE__), (__INTERRUPT__))))
  953. #define __HAL_BDMA_CHANNEL_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) ((((BDMA_Channel_TypeDef *)(__HANDLE__)->Instance)->CCR & (DMA_TO_BDMA_IT(__INTERRUPT__))))
  954. #define __HAL_DMA_STREAM_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) (((__INTERRUPT__) != DMA_IT_FE)? \
  955. (((DMA_Stream_TypeDef *)(__HANDLE__)->Instance)->CR & (__INTERRUPT__)) : \
  956. (((DMA_Stream_TypeDef *)(__HANDLE__)->Instance)->FCR & (__INTERRUPT__)))
  957. /**
  958. * @brief Check whether the specified DMA Stream interrupt is enabled or not.
  959. * @param __HANDLE__: DMA handle
  960. * @param __INTERRUPT__: specifies the DMA interrupt source to check.
  961. * This parameter can be one of the following values:
  962. * @arg DMA_IT_TC: Transfer complete interrupt mask.
  963. * @arg DMA_IT_HT: Half transfer complete interrupt mask.
  964. * @arg DMA_IT_TE: Transfer error interrupt mask.
  965. * @arg DMA_IT_FE: FIFO error interrupt mask.
  966. * @arg DMA_IT_DME: Direct mode error interrupt.
  967. * @retval The state of DMA_IT.
  968. */
  969. #define __HAL_DMA_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) ((IS_DMA_STREAM_INSTANCE((__HANDLE__)->Instance))? \
  970. (__HAL_DMA_STREAM_GET_IT_SOURCE((__HANDLE__), (__INTERRUPT__))) :\
  971. (__HAL_BDMA_CHANNEL_GET_IT_SOURCE((__HANDLE__), (__INTERRUPT__))))
  972. /**
  973. * @brief Writes the number of data units to be transferred on the DMA Stream.
  974. * @param __HANDLE__: DMA handle
  975. * @param __COUNTER__: Number of data units to be transferred (from 0 to 65535)
  976. * Number of data items depends only on the Peripheral data format.
  977. *
  978. * @note If Peripheral data format is Bytes: number of data units is equal
  979. * to total number of bytes to be transferred.
  980. *
  981. * @note If Peripheral data format is Half-Word: number of data units is
  982. * equal to total number of bytes to be transferred / 2.
  983. *
  984. * @note If Peripheral data format is Word: number of data units is equal
  985. * to total number of bytes to be transferred / 4.
  986. *
  987. * @retval The number of remaining data units in the current DMAy Streamx transfer.
  988. */
  989. #define __HAL_DMA_SET_COUNTER(__HANDLE__, __COUNTER__) ((IS_DMA_STREAM_INSTANCE((__HANDLE__)->Instance))? \
  990. (((DMA_Stream_TypeDef *)(__HANDLE__)->Instance)->NDTR = (uint16_t)(__COUNTER__)) :\
  991. (((BDMA_Channel_TypeDef *)(__HANDLE__)->Instance)->CNDTR = (uint16_t)(__COUNTER__)))
  992. /**
  993. * @brief Returns the number of remaining data units in the current DMAy Streamx transfer.
  994. * @param __HANDLE__: DMA handle
  995. *
  996. * @retval The number of remaining data units in the current DMA Stream transfer.
  997. */
  998. #define __HAL_DMA_GET_COUNTER(__HANDLE__) ((IS_DMA_STREAM_INSTANCE((__HANDLE__)->Instance))? \
  999. (((DMA_Stream_TypeDef *)(__HANDLE__)->Instance)->NDTR) :\
  1000. (((BDMA_Channel_TypeDef *)(__HANDLE__)->Instance)->CNDTR))
  1001. /**
  1002. * @}
  1003. */
  1004. /* Include DMA HAL Extension module */
  1005. #include "stm32h7xx_hal_dma_ex.h"
  1006. /* Exported functions --------------------------------------------------------*/
  1007. /** @defgroup DMA_Exported_Functions DMA Exported Functions
  1008. * @brief DMA Exported functions
  1009. * @{
  1010. */
  1011. /** @defgroup DMA_Exported_Functions_Group1 Initialization and de-initialization functions
  1012. * @brief Initialization and de-initialization functions
  1013. * @{
  1014. */
  1015. HAL_StatusTypeDef HAL_DMA_Init(DMA_HandleTypeDef *hdma);
  1016. HAL_StatusTypeDef HAL_DMA_DeInit(DMA_HandleTypeDef *hdma);
  1017. /**
  1018. * @}
  1019. */
  1020. /** @defgroup DMA_Exported_Functions_Group2 I/O operation functions
  1021. * @brief I/O operation functions
  1022. * @{
  1023. */
  1024. HAL_StatusTypeDef HAL_DMA_Start (DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength);
  1025. HAL_StatusTypeDef HAL_DMA_Start_IT(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength);
  1026. HAL_StatusTypeDef HAL_DMA_Abort(DMA_HandleTypeDef *hdma);
  1027. HAL_StatusTypeDef HAL_DMA_Abort_IT(DMA_HandleTypeDef *hdma);
  1028. HAL_StatusTypeDef HAL_DMA_PollForTransfer(DMA_HandleTypeDef *hdma, HAL_DMA_LevelCompleteTypeDef CompleteLevel, uint32_t Timeout);
  1029. void HAL_DMA_IRQHandler(DMA_HandleTypeDef *hdma);
  1030. HAL_StatusTypeDef HAL_DMA_RegisterCallback(DMA_HandleTypeDef *hdma, HAL_DMA_CallbackIDTypeDef CallbackID, void (* pCallback)(DMA_HandleTypeDef *_hdma));
  1031. HAL_StatusTypeDef HAL_DMA_UnRegisterCallback(DMA_HandleTypeDef *hdma, HAL_DMA_CallbackIDTypeDef CallbackID);
  1032. /**
  1033. * @}
  1034. */
  1035. /** @defgroup DMA_Exported_Functions_Group3 Peripheral State functions
  1036. * @brief Peripheral State functions
  1037. * @{
  1038. */
  1039. HAL_DMA_StateTypeDef HAL_DMA_GetState(DMA_HandleTypeDef *hdma);
  1040. uint32_t HAL_DMA_GetError(DMA_HandleTypeDef *hdma);
  1041. /**
  1042. * @}
  1043. */
  1044. /**
  1045. * @}
  1046. */
  1047. /* Private Constants -------------------------------------------------------------*/
  1048. /** @defgroup DMA_Private_Constants DMA Private Constants
  1049. * @brief DMA private defines and constants
  1050. * @{
  1051. */
  1052. /**
  1053. * @}
  1054. */
  1055. /* Private macros ------------------------------------------------------------*/
  1056. /** @defgroup DMA_Private_Macros DMA Private Macros
  1057. * @brief DMA private macros
  1058. * @{
  1059. */
  1060. #if defined(ADC3)
  1061. #define IS_DMA_REQUEST(REQUEST) (((REQUEST) <= DMA_REQUEST_ADC3))
  1062. #else
  1063. #define IS_DMA_REQUEST(REQUEST) (((REQUEST) <= DMA_REQUEST_USART10_TX))
  1064. #endif /* ADC3 */
  1065. #if defined(ADC3)
  1066. #define IS_BDMA_REQUEST(REQUEST) (((REQUEST) <= BDMA_REQUEST_ADC3))
  1067. #else
  1068. #define IS_BDMA_REQUEST(REQUEST) (((REQUEST) <= BDMA_REQUEST_DFSDM2_FLT0))
  1069. #endif /* ADC3 */
  1070. #define IS_DMA_DIRECTION(DIRECTION) (((DIRECTION) == DMA_PERIPH_TO_MEMORY ) || \
  1071. ((DIRECTION) == DMA_MEMORY_TO_PERIPH) || \
  1072. ((DIRECTION) == DMA_MEMORY_TO_MEMORY))
  1073. #define IS_DMA_BUFFER_SIZE(SIZE) (((SIZE) >= 0x01U) && ((SIZE) < 0x10000U))
  1074. #define IS_DMA_PERIPHERAL_INC_STATE(STATE) (((STATE) == DMA_PINC_ENABLE) || \
  1075. ((STATE) == DMA_PINC_DISABLE))
  1076. #define IS_DMA_MEMORY_INC_STATE(STATE) (((STATE) == DMA_MINC_ENABLE) || \
  1077. ((STATE) == DMA_MINC_DISABLE))
  1078. #define IS_DMA_PERIPHERAL_DATA_SIZE(SIZE) (((SIZE) == DMA_PDATAALIGN_BYTE) || \
  1079. ((SIZE) == DMA_PDATAALIGN_HALFWORD) || \
  1080. ((SIZE) == DMA_PDATAALIGN_WORD))
  1081. #define IS_DMA_MEMORY_DATA_SIZE(SIZE) (((SIZE) == DMA_MDATAALIGN_BYTE) || \
  1082. ((SIZE) == DMA_MDATAALIGN_HALFWORD) || \
  1083. ((SIZE) == DMA_MDATAALIGN_WORD ))
  1084. #define IS_DMA_MODE(MODE) (((MODE) == DMA_NORMAL ) || \
  1085. ((MODE) == DMA_CIRCULAR) || \
  1086. ((MODE) == DMA_PFCTRL) || \
  1087. ((MODE) == DMA_DOUBLE_BUFFER_M0) || \
  1088. ((MODE) == DMA_DOUBLE_BUFFER_M1))
  1089. #define IS_DMA_PRIORITY(PRIORITY) (((PRIORITY) == DMA_PRIORITY_LOW ) || \
  1090. ((PRIORITY) == DMA_PRIORITY_MEDIUM) || \
  1091. ((PRIORITY) == DMA_PRIORITY_HIGH) || \
  1092. ((PRIORITY) == DMA_PRIORITY_VERY_HIGH))
  1093. #define IS_DMA_FIFO_MODE_STATE(STATE) (((STATE) == DMA_FIFOMODE_DISABLE ) || \
  1094. ((STATE) == DMA_FIFOMODE_ENABLE))
  1095. #define IS_DMA_FIFO_THRESHOLD(THRESHOLD) (((THRESHOLD) == DMA_FIFO_THRESHOLD_1QUARTERFULL ) || \
  1096. ((THRESHOLD) == DMA_FIFO_THRESHOLD_HALFFULL) || \
  1097. ((THRESHOLD) == DMA_FIFO_THRESHOLD_3QUARTERSFULL) || \
  1098. ((THRESHOLD) == DMA_FIFO_THRESHOLD_FULL))
  1099. #define IS_DMA_MEMORY_BURST(BURST) (((BURST) == DMA_MBURST_SINGLE) || \
  1100. ((BURST) == DMA_MBURST_INC4) || \
  1101. ((BURST) == DMA_MBURST_INC8) || \
  1102. ((BURST) == DMA_MBURST_INC16))
  1103. #define IS_DMA_PERIPHERAL_BURST(BURST) (((BURST) == DMA_PBURST_SINGLE) || \
  1104. ((BURST) == DMA_PBURST_INC4) || \
  1105. ((BURST) == DMA_PBURST_INC8) || \
  1106. ((BURST) == DMA_PBURST_INC16))
  1107. /**
  1108. * @}
  1109. */
  1110. /* Private functions ---------------------------------------------------------*/
  1111. /** @defgroup DMA_Private_Functions DMA Private Functions
  1112. * @brief DMA private functions
  1113. * @{
  1114. */
  1115. /**
  1116. * @}
  1117. */
  1118. /**
  1119. * @}
  1120. */
  1121. /**
  1122. * @}
  1123. */
  1124. #ifdef __cplusplus
  1125. }
  1126. #endif
  1127. #endif /* STM32H7xx_HAL_DMA_H */
  1128. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/