You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 

1037 lines
43 KiB

  1. /**
  2. ******************************************************************************
  3. * @file stm32f7xx_ll_system.h
  4. * @author MCD Application Team
  5. * @version V1.2.2
  6. * @date 14-April-2017
  7. * @brief Header file of SYSTEM LL module.
  8. @verbatim
  9. ==============================================================================
  10. ##### How to use this driver #####
  11. ==============================================================================
  12. [..]
  13. The LL SYSTEM driver contains a set of generic APIs that can be
  14. used by user:
  15. (+) Some of the FLASH features need to be handled in the SYSTEM file.
  16. (+) Access to DBGCMU registers
  17. (+) Access to SYSCFG registers
  18. @endverbatim
  19. ******************************************************************************
  20. * @attention
  21. *
  22. * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
  23. *
  24. * Redistribution and use in source and binary forms, with or without modification,
  25. * are permitted provided that the following conditions are met:
  26. * 1. Redistributions of source code must retain the above copyright notice,
  27. * this list of conditions and the following disclaimer.
  28. * 2. Redistributions in binary form must reproduce the above copyright notice,
  29. * this list of conditions and the following disclaimer in the documentation
  30. * and/or other materials provided with the distribution.
  31. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  32. * may be used to endorse or promote products derived from this software
  33. * without specific prior written permission.
  34. *
  35. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  36. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  37. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  38. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  39. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  40. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  41. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  42. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  43. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  44. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  45. *
  46. ******************************************************************************
  47. */
  48. /* Define to prevent recursive inclusion -------------------------------------*/
  49. #ifndef __STM32F7xx_LL_SYSTEM_H
  50. #define __STM32F7xx_LL_SYSTEM_H
  51. #ifdef __cplusplus
  52. extern "C" {
  53. #endif
  54. /* Includes ------------------------------------------------------------------*/
  55. #include "stm32f7xx.h"
  56. /** @addtogroup STM32F7xx_LL_Driver
  57. * @{
  58. */
  59. #if defined (FLASH) || defined (SYSCFG) || defined (DBGMCU)
  60. /** @defgroup SYSTEM_LL SYSTEM
  61. * @{
  62. */
  63. /* Private types -------------------------------------------------------------*/
  64. /* Private variables ---------------------------------------------------------*/
  65. /* Private constants ---------------------------------------------------------*/
  66. /** @defgroup SYSTEM_LL_Private_Constants SYSTEM Private Constants
  67. * @{
  68. */
  69. /**
  70. * @}
  71. */
  72. /* Private macros ------------------------------------------------------------*/
  73. /* Exported types ------------------------------------------------------------*/
  74. /* Exported constants --------------------------------------------------------*/
  75. /** @defgroup SYSTEM_LL_Exported_Constants SYSTEM Exported Constants
  76. * @{
  77. */
  78. /** @defgroup SYSTEM_LL_EC_REMAP SYSCFG REMAP
  79. * @{
  80. */
  81. #define LL_SYSCFG_REMAP_BOOT0 0x00000000U /*!< Boot information after Reset */
  82. #define LL_SYSCFG_REMAP_BOOT1 SYSCFG_MEMRMP_MEM_BOOT /*!< Boot information after Reset */
  83. /**
  84. * @}
  85. */
  86. #if defined(SYSCFG_MEMRMP_SWP_FB)
  87. /** @defgroup SYSTEM_LL_EC_BANKMODE SYSCFG BANK MODE
  88. * @{
  89. */
  90. #define LL_SYSCFG_BANKMODE_BANK1 0x00000000U /*!< Flash Bank 1 base address mapped at 0x0800 0000 (AXI) and 0x0020 0000 (TCM)
  91. and Flash Bank 2 base address mapped at 0x0810 0000 (AXI) and 0x0030 0000 (TCM)*/
  92. #define LL_SYSCFG_BANKMODE_BANK2 SYSCFG_MEMRMP_SWP_FB /*!< Flash Bank 2 base address mapped at 0x0800 0000 (AXI) and 0x0020 0000(TCM)
  93. and Flash Bank 1 base address mapped at 0x0810 0000 (AXI) and 0x0030 0000(TCM) */
  94. /**
  95. * @}
  96. */
  97. #endif /* SYSCFG_MEMRMP_SWP_FB */
  98. #if defined(SYSCFG_PMC_MII_RMII_SEL)
  99. /** @defgroup SYSTEM_LL_EC_PMC SYSCFG PMC
  100. * @{
  101. */
  102. #define LL_SYSCFG_PMC_ETHMII 0x00000000U /*!< ETH Media MII interface */
  103. #define LL_SYSCFG_PMC_ETHRMII (uint32_t)SYSCFG_PMC_MII_RMII_SEL /*!< ETH Media RMII interface */
  104. /**
  105. * @}
  106. */
  107. #endif /* SYSCFG_PMC_MII_RMII_SEL */
  108. /** @defgroup SYSTEM_LL_EC_I2C_FASTMODEPLUS SYSCFG I2C FASTMODEPLUS
  109. * @{
  110. */
  111. #if defined(SYSCFG_PMC_I2C1_FMP)
  112. #define LL_SYSCFG_I2C_FASTMODEPLUS_I2C1 SYSCFG_PMC_I2C1_FMP /*!< Enable Fast Mode Plus for I2C1 */
  113. #define LL_SYSCFG_I2C_FASTMODEPLUS_I2C2 SYSCFG_PMC_I2C2_FMP /*!< Enable Fast Mode Plus for I2C2 */
  114. #define LL_SYSCFG_I2C_FASTMODEPLUS_I2C3 SYSCFG_PMC_I2C3_FMP /*!< Enable Fast Mode Plus for I2C3 */
  115. #endif /* SYSCFG_PMC_I2C1_FMP */
  116. #if defined(SYSCFG_PMC_I2C4_FMP)
  117. #define LL_SYSCFG_I2C_FASTMODEPLUS_I2C4 SYSCFG_PMC_I2C4_FMP /*!< Enable Fast Mode Plus for I2C4 */
  118. #endif /* SYSCFG_PMC_I2C4_FMP */
  119. #if defined(SYSCFG_PMC_I2C_PB6_FMP)
  120. #define LL_SYSCFG_I2C_FASTMODEPLUS_PB6 SYSCFG_PMC_I2C_PB6_FMP /*!< Enable Fast Mode Plus on PB6 */
  121. #define LL_SYSCFG_I2C_FASTMODEPLUS_PB7 SYSCFG_PMC_I2C_PB7_FMP /*!< Enable Fast Mode Plus on PB7 */
  122. #define LL_SYSCFG_I2C_FASTMODEPLUS_PB8 SYSCFG_PMC_I2C_PB8_FMP /*!< Enable Fast Mode Plus on PB8 */
  123. #define LL_SYSCFG_I2C_FASTMODEPLUS_PB9 SYSCFG_PMC_I2C_PB9_FMP /*!< Enable Fast Mode Plus on PB9 */
  124. #endif /* SYSCFG_PMC_I2C_PB6_FMP */
  125. /**
  126. * @}
  127. */
  128. /** @defgroup SYSTEM_LL_EC_EXTI_PORT SYSCFG EXTI PORT
  129. * @{
  130. */
  131. #define LL_SYSCFG_EXTI_PORTA 0U /*!< EXTI PORT A */
  132. #define LL_SYSCFG_EXTI_PORTB 1U /*!< EXTI PORT B */
  133. #define LL_SYSCFG_EXTI_PORTC 2U /*!< EXTI PORT C */
  134. #define LL_SYSCFG_EXTI_PORTD 3U /*!< EXTI PORT D */
  135. #define LL_SYSCFG_EXTI_PORTE 4U /*!< EXTI PORT E */
  136. #if defined(GPIOF)
  137. #define LL_SYSCFG_EXTI_PORTF 5U /*!< EXTI PORT F */
  138. #endif /* GPIOF */
  139. #if defined(GPIOG)
  140. #define LL_SYSCFG_EXTI_PORTG 6U /*!< EXTI PORT G */
  141. #endif /* GPIOG */
  142. #define LL_SYSCFG_EXTI_PORTH 7U /*!< EXTI PORT H */
  143. #if defined(GPIOI)
  144. #define LL_SYSCFG_EXTI_PORTI 8U /*!< EXTI PORT I */
  145. #endif /* GPIOI */
  146. #if defined(GPIOJ)
  147. #define LL_SYSCFG_EXTI_PORTJ 9U /*!< EXTI PORT J */
  148. #endif /* GPIOJ */
  149. #if defined(GPIOK)
  150. #define LL_SYSCFG_EXTI_PORTK 10U /*!< EXTI PORT k */
  151. #endif /* GPIOK */
  152. /**
  153. * @}
  154. */
  155. /** @defgroup SYSTEM_LL_EC_EXTI_LINE SYSCFG EXTI LINE
  156. * @{
  157. */
  158. #define LL_SYSCFG_EXTI_LINE0 (0x000FU << 16U | 0U) /*!< EXTI_POSITION_0 | EXTICR[0] */
  159. #define LL_SYSCFG_EXTI_LINE1 (0x00F0U << 16U | 0U) /*!< EXTI_POSITION_4 | EXTICR[0] */
  160. #define LL_SYSCFG_EXTI_LINE2 (0x0F00U << 16U | 0U) /*!< EXTI_POSITION_8 | EXTICR[0] */
  161. #define LL_SYSCFG_EXTI_LINE3 (0xF000U << 16U | 0U) /*!< EXTI_POSITION_12 | EXTICR[0] */
  162. #define LL_SYSCFG_EXTI_LINE4 (0x000FU << 16U | 1U) /*!< EXTI_POSITION_0 | EXTICR[1] */
  163. #define LL_SYSCFG_EXTI_LINE5 (0x00F0U << 16U | 1U) /*!< EXTI_POSITION_4 | EXTICR[1] */
  164. #define LL_SYSCFG_EXTI_LINE6 (0x0F00U << 16U | 1U) /*!< EXTI_POSITION_8 | EXTICR[1] */
  165. #define LL_SYSCFG_EXTI_LINE7 (0xF000U << 16U | 1U) /*!< EXTI_POSITION_12 | EXTICR[1] */
  166. #define LL_SYSCFG_EXTI_LINE8 (0x000FU << 16U | 2U) /*!< EXTI_POSITION_0 | EXTICR[2] */
  167. #define LL_SYSCFG_EXTI_LINE9 (0x00F0U << 16U | 2U) /*!< EXTI_POSITION_4 | EXTICR[2] */
  168. #define LL_SYSCFG_EXTI_LINE10 (0x0F00U << 16U | 2U) /*!< EXTI_POSITION_8 | EXTICR[2] */
  169. #define LL_SYSCFG_EXTI_LINE11 (0xF000U << 16U | 2U) /*!< EXTI_POSITION_12 | EXTICR[2] */
  170. #define LL_SYSCFG_EXTI_LINE12 (0x000FU << 16U | 3U) /*!< EXTI_POSITION_0 | EXTICR[3] */
  171. #define LL_SYSCFG_EXTI_LINE13 (0x00F0U << 16U | 3U) /*!< EXTI_POSITION_4 | EXTICR[3] */
  172. #define LL_SYSCFG_EXTI_LINE14 (0x0F00U << 16U | 3U) /*!< EXTI_POSITION_8 | EXTICR[3] */
  173. #define LL_SYSCFG_EXTI_LINE15 (0xF000U << 16U | 3U) /*!< EXTI_POSITION_12 | EXTICR[3] */
  174. /**
  175. * @}
  176. */
  177. /** @defgroup SYSTEM_LL_EC_TIMBREAK SYSCFG TIMER BREAK
  178. * @{
  179. */
  180. #if defined(SYSCFG_CBR_CLL)
  181. #define LL_SYSCFG_TIMBREAK_LOCKUP SYSCFG_CBR_CLL /*!< Enables and locks the Lockup output (raised during core
  182. lockup state) of Cortex-M7 with Break Input of TIMER1, TIMER8 */
  183. #define LL_SYSCFG_TIMBREAK_PVD SYSCFG_CBR_PVDL /*!< Enables and locks the PVD connection with TIMER1, TIMER8 Break input.
  184. It also locks (write protect) the PVD_EN and PVDSEL[2:0] bits
  185. of the power controller */
  186. #endif /* SYSCFG_CBR_CLL */
  187. /**
  188. * @}
  189. */
  190. /** @defgroup SYSTEM_LL_EC_CMP_PD SYSCFG CMP PD
  191. * @{
  192. */
  193. #define LL_SYSCFG_DISABLE_CMP_PD 0x00000000U /*!< I/O compensation cell power-down mode */
  194. #define LL_SYSCFG_ENABLE_CMP_PD SYSCFG_CMPCR_CMP_PD /*!< I/O compensation cell enabled */
  195. /**
  196. * @}
  197. */
  198. /** @defgroup SYSTEM_LL_EC_TRACE DBGMCU TRACE Pin Assignment
  199. * @{
  200. */
  201. #define LL_DBGMCU_TRACE_NONE 0x00000000U /*!< TRACE pins not assigned (default state) */
  202. #define LL_DBGMCU_TRACE_ASYNCH DBGMCU_CR_TRACE_IOEN /*!< TRACE pin assignment for Asynchronous Mode */
  203. #define LL_DBGMCU_TRACE_SYNCH_SIZE1 (DBGMCU_CR_TRACE_IOEN | DBGMCU_CR_TRACE_MODE_0) /*!< TRACE pin assignment for Synchronous Mode with a TRACEDATA size of 1 */
  204. #define LL_DBGMCU_TRACE_SYNCH_SIZE2 (DBGMCU_CR_TRACE_IOEN | DBGMCU_CR_TRACE_MODE_1) /*!< TRACE pin assignment for Synchronous Mode with a TRACEDATA size of 2 */
  205. #define LL_DBGMCU_TRACE_SYNCH_SIZE4 (DBGMCU_CR_TRACE_IOEN | DBGMCU_CR_TRACE_MODE) /*!< TRACE pin assignment for Synchronous Mode with a TRACEDATA size of 4 */
  206. /**
  207. * @}
  208. */
  209. /** @defgroup SYSTEM_LL_EC_APB1_GRP1_STOP_IP DBGMCU APB1 GRP1 STOP IP
  210. * @{
  211. */
  212. #define LL_DBGMCU_APB1_GRP1_TIM2_STOP DBGMCU_APB1_FZ_DBG_TIM2_STOP /*!< TIM2 counter stopped when core is halted */
  213. #define LL_DBGMCU_APB1_GRP1_TIM3_STOP DBGMCU_APB1_FZ_DBG_TIM3_STOP /*!< TIM3 counter stopped when core is halted */
  214. #define LL_DBGMCU_APB1_GRP1_TIM4_STOP DBGMCU_APB1_FZ_DBG_TIM4_STOP /*!< TIM4 counter stopped when core is halted */
  215. #define LL_DBGMCU_APB1_GRP1_TIM5_STOP DBGMCU_APB1_FZ_DBG_TIM5_STOP /*!< TIM5 counter stopped when core is halted */
  216. #define LL_DBGMCU_APB1_GRP1_TIM6_STOP DBGMCU_APB1_FZ_DBG_TIM6_STOP /*!< TIM6 counter stopped when core is halted */
  217. #define LL_DBGMCU_APB1_GRP1_TIM7_STOP DBGMCU_APB1_FZ_DBG_TIM7_STOP /*!< TIM7 counter stopped when core is halted */
  218. #define LL_DBGMCU_APB1_GRP1_TIM12_STOP DBGMCU_APB1_FZ_DBG_TIM12_STOP /*!< TIM12 counter stopped when core is halted */
  219. #define LL_DBGMCU_APB1_GRP1_TIM13_STOP DBGMCU_APB1_FZ_DBG_TIM13_STOP /*!< TIM13 counter stopped when core is halted */
  220. #define LL_DBGMCU_APB1_GRP1_TIM14_STOP DBGMCU_APB1_FZ_DBG_TIM14_STOP /*!< TIM14 counter stopped when core is halted */
  221. #define LL_DBGMCU_APB1_GRP1_LPTIM1_STOP DBGMCU_APB1_FZ_DBG_LPTIM1_STOP /*!< LPTIIM1 counter stopped when core is halted */
  222. #define LL_DBGMCU_APB1_GRP1_RTC_STOP DBGMCU_APB1_FZ_DBG_RTC_STOP /*!< RTC counter stopped when core is halted */
  223. #define LL_DBGMCU_APB1_GRP1_WWDG_STOP DBGMCU_APB1_FZ_DBG_WWDG_STOP /*!< Debug Window Watchdog stopped when Core is halted */
  224. #define LL_DBGMCU_APB1_GRP1_IWDG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP /*!< Debug Independent Watchdog stopped when Core is halted */
  225. #define LL_DBGMCU_APB1_GRP1_I2C1_STOP DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT /*!< I2C1 SMBUS timeout mode stopped when Core is halted */
  226. #define LL_DBGMCU_APB1_GRP1_I2C2_STOP DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT /*!< I2C2 SMBUS timeout mode stopped when Core is halted */
  227. #define LL_DBGMCU_APB1_GRP1_I2C3_STOP DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT /*!< I2C3 SMBUS timeout mode stopped when Core is halted */
  228. #if defined(DBGMCU_APB1_FZ_DBG_I2C4_SMBUS_TIMEOUT)
  229. #define LL_DBGMCU_APB1_GRP1_I2C4_STOP DBGMCU_APB1_FZ_DBG_I2C4_SMBUS_TIMEOUT /*!< I2C4 SMBUS timeout mode stopped when core is halted */
  230. #endif /* DBGMCU_APB1_FZ_DBG_I2C4_SMBUS_TIMEOUT */
  231. #define LL_DBGMCU_APB1_GRP1_CAN1_STOP DBGMCU_APB1_FZ_DBG_CAN1_STOP /*!< CAN1 debug stopped when Core is halted */
  232. #if defined(DBGMCU_APB1_FZ_DBG_CAN2_STOP)
  233. #define LL_DBGMCU_APB1_GRP1_CAN2_STOP DBGMCU_APB1_FZ_DBG_CAN2_STOP /*!< CAN2 debug stopped when Core is halted */
  234. #endif /* DBGMCU_APB1_FZ_DBG_CAN2_STOP */
  235. #if defined(DBGMCU_APB1_FZ_DBG_CAN3_STOP)
  236. #define LL_DBGMCU_APB1_GRP1_CAN3_STOP DBGMCU_APB1_FZ_DBG_CAN3_STOP /*!< CAN3 debug stopped when Core is halted */
  237. #endif /*DBGMCU_APB1_FZ_DBG_CAN3_STOP*/
  238. /**
  239. * @}
  240. */
  241. /** @defgroup SYSTEM_LL_EC_APB2_GRP1_STOP_IP DBGMCU APB2 GRP1 STOP IP
  242. * @{
  243. */
  244. #define LL_DBGMCU_APB2_GRP1_TIM1_STOP DBGMCU_APB2_FZ_DBG_TIM1_STOP /*!< TIM1 counter stopped when core is halted */
  245. #define LL_DBGMCU_APB2_GRP1_TIM8_STOP DBGMCU_APB2_FZ_DBG_TIM8_STOP /*!< TIM8 counter stopped when core is halted */
  246. #define LL_DBGMCU_APB2_GRP1_TIM9_STOP DBGMCU_APB2_FZ_DBG_TIM9_STOP /*!< TIM9 counter stopped when core is halted */
  247. #define LL_DBGMCU_APB2_GRP1_TIM10_STOP DBGMCU_APB2_FZ_DBG_TIM10_STOP /*!< TIM10 counter stopped when core is halted */
  248. #define LL_DBGMCU_APB2_GRP1_TIM11_STOP DBGMCU_APB2_FZ_DBG_TIM11_STOP /*!< TIM11 counter stopped when core is halted */
  249. /**
  250. * @}
  251. */
  252. /** @defgroup SYSTEM_LL_EC_LATENCY FLASH LATENCY
  253. * @{
  254. */
  255. #define LL_FLASH_LATENCY_0 FLASH_ACR_LATENCY_0WS /*!< FLASH Zero wait state */
  256. #define LL_FLASH_LATENCY_1 FLASH_ACR_LATENCY_1WS /*!< FLASH One wait state */
  257. #define LL_FLASH_LATENCY_2 FLASH_ACR_LATENCY_2WS /*!< FLASH Two wait states */
  258. #define LL_FLASH_LATENCY_3 FLASH_ACR_LATENCY_3WS /*!< FLASH Three wait states */
  259. #define LL_FLASH_LATENCY_4 FLASH_ACR_LATENCY_4WS /*!< FLASH Four wait states */
  260. #define LL_FLASH_LATENCY_5 FLASH_ACR_LATENCY_5WS /*!< FLASH five wait state */
  261. #define LL_FLASH_LATENCY_6 FLASH_ACR_LATENCY_6WS /*!< FLASH six wait state */
  262. #define LL_FLASH_LATENCY_7 FLASH_ACR_LATENCY_7WS /*!< FLASH seven wait states */
  263. #define LL_FLASH_LATENCY_8 FLASH_ACR_LATENCY_8WS /*!< FLASH eight wait states */
  264. #define LL_FLASH_LATENCY_9 FLASH_ACR_LATENCY_9WS /*!< FLASH nine wait states */
  265. #define LL_FLASH_LATENCY_10 FLASH_ACR_LATENCY_10WS /*!< FLASH ten wait states */
  266. #define LL_FLASH_LATENCY_11 FLASH_ACR_LATENCY_11WS /*!< FLASH eleven wait states */
  267. #define LL_FLASH_LATENCY_12 FLASH_ACR_LATENCY_12WS /*!< FLASH twelve wait states */
  268. #define LL_FLASH_LATENCY_13 FLASH_ACR_LATENCY_13WS /*!< FLASH thirteen wait states */
  269. #define LL_FLASH_LATENCY_14 FLASH_ACR_LATENCY_14WS /*!< FLASH fourteen wait states */
  270. #define LL_FLASH_LATENCY_15 FLASH_ACR_LATENCY_15WS /*!< FLASH fifteen wait states */
  271. /**
  272. * @}
  273. */
  274. /**
  275. * @}
  276. */
  277. /* Exported macro ------------------------------------------------------------*/
  278. /* Exported functions --------------------------------------------------------*/
  279. /** @defgroup SYSTEM_LL_Exported_Functions SYSTEM Exported Functions
  280. * @{
  281. */
  282. /** @defgroup SYSTEM_LL_EF_SYSCFG SYSCFG
  283. * @{
  284. */
  285. /**
  286. * @brief Enables the FMC Memory Mapping Swapping
  287. * @rmtoll SYSCFG_MEMRMP SWP_FMC LL_SYSCFG_EnableFMCMemorySwapping
  288. * @note SDRAM is accessible at 0x60000000 and NOR/RAM
  289. * is accessible at 0xC0000000
  290. * @retval None
  291. */
  292. __STATIC_INLINE void LL_SYSCFG_EnableFMCMemorySwapping(void)
  293. {
  294. SET_BIT(SYSCFG->MEMRMP, SYSCFG_MEMRMP_SWP_FMC_0);
  295. }
  296. /**
  297. * @brief Disables the FMC Memory Mapping Swapping
  298. * @rmtoll SYSCFG_MEMRMP SWP_FMC LL_SYSCFG_DisableFMCMemorySwapping
  299. * @note SDRAM is accessible at 0xC0000000 (default mapping)
  300. * and NOR/RAM is accessible at 0x60000000 (default mapping)
  301. * @retval None
  302. */
  303. __STATIC_INLINE void LL_SYSCFG_DisableFMCMemorySwapping(void)
  304. {
  305. CLEAR_BIT(SYSCFG->MEMRMP, SYSCFG_MEMRMP_SWP_FMC);
  306. }
  307. /**
  308. * @brief Enables the Compensation Cell
  309. * @rmtoll SYSCFG_CMPCR CMP_PD LL_SYSCFG_EnableCompensationCell
  310. * @note The I/O compensation cell can be used only when the device supply
  311. * voltage ranges from 2.4 to 3.6 V
  312. * @retval None
  313. */
  314. __STATIC_INLINE void LL_SYSCFG_EnableCompensationCell(void)
  315. {
  316. SET_BIT(SYSCFG->CMPCR, SYSCFG_CMPCR_CMP_PD);
  317. }
  318. /**
  319. * @brief Disables the Compensation Cell
  320. * @rmtoll SYSCFG_CMPCR CMP_PD LL_SYSCFG_DisableCompensationCell
  321. * @note The I/O compensation cell can be used only when the device supply
  322. * voltage ranges from 2.4 to 3.6 V
  323. * @retval None
  324. */
  325. __STATIC_INLINE void LL_SYSCFG_DisableCompensationCell(void)
  326. {
  327. CLEAR_BIT(SYSCFG->CMPCR, SYSCFG_CMPCR_CMP_PD);
  328. }
  329. /**
  330. * @brief Get Compensation Cell ready Flag
  331. * @rmtoll SYSCFG_CMPCR READY LL_SYSCFG_IsActiveFlag_CMPCR
  332. * @retval State of bit (1 or 0).
  333. */
  334. __STATIC_INLINE uint32_t LL_SYSCFG_IsActiveFlag_CMPCR(void)
  335. {
  336. return (READ_BIT(SYSCFG->CMPCR, SYSCFG_CMPCR_READY) == (SYSCFG_CMPCR_READY));
  337. }
  338. /**
  339. * @brief Get the memory boot mapping as configured by user
  340. * @rmtoll SYSCFG_MEMRMP MEM_BOOT LL_SYSCFG_GetRemapMemoryBoot
  341. * @retval Returned value can be one of the following values:
  342. * @arg @ref LL_SYSCFG_REMAP_BOOT0
  343. * @arg @ref LL_SYSCFG_REMAP_BOOT1
  344. *
  345. * (*) value not defined in all devices
  346. */
  347. __STATIC_INLINE uint32_t LL_SYSCFG_GetRemapMemoryBoot(void)
  348. {
  349. return (uint32_t)(READ_BIT(SYSCFG->MEMRMP, SYSCFG_MEMRMP_MEM_BOOT));
  350. }
  351. #if defined(SYSCFG_PMC_MII_RMII_SEL)
  352. /**
  353. * @brief Select Ethernet PHY interface
  354. * @rmtoll SYSCFG_PMC MII_RMII_SEL LL_SYSCFG_SetPHYInterface
  355. * @param Interface This parameter can be one of the following values:
  356. * @arg @ref LL_SYSCFG_PMC_ETHMII
  357. * @arg @ref LL_SYSCFG_PMC_ETHRMII
  358. * @retval None
  359. */
  360. __STATIC_INLINE void LL_SYSCFG_SetPHYInterface(uint32_t Interface)
  361. {
  362. MODIFY_REG(SYSCFG->PMC, SYSCFG_PMC_MII_RMII_SEL, Interface);
  363. }
  364. /**
  365. * @brief Get Ethernet PHY interface
  366. * @rmtoll SYSCFG_PMC MII_RMII_SEL LL_SYSCFG_GetPHYInterface
  367. * @retval Returned value can be one of the following values:
  368. * @arg @ref LL_SYSCFG_PMC_ETHMII
  369. * @arg @ref LL_SYSCFG_PMC_ETHRMII
  370. * @retval None
  371. */
  372. __STATIC_INLINE uint32_t LL_SYSCFG_GetPHYInterface(void)
  373. {
  374. return (uint32_t)(READ_BIT(SYSCFG->PMC, SYSCFG_PMC_MII_RMII_SEL));
  375. }
  376. #endif /* SYSCFG_PMC_MII_RMII_SEL */
  377. #if defined(SYSCFG_MEMRMP_SWP_FB)
  378. /**
  379. * @brief Select Flash bank mode (Bank flashed at 0x08000000)
  380. * @rmtoll SYSCFG_MEMRMP FB_MODE LL_SYSCFG_SetFlashBankMode
  381. * @param Bank This parameter can be one of the following values:
  382. * @arg @ref LL_SYSCFG_BANKMODE_BANK1
  383. * @arg @ref LL_SYSCFG_BANKMODE_BANK2
  384. * @retval None
  385. */
  386. __STATIC_INLINE void LL_SYSCFG_SetFlashBankMode(uint32_t Bank)
  387. {
  388. MODIFY_REG(SYSCFG->MEMRMP, SYSCFG_MEMRMP_SWP_FB, Bank);
  389. }
  390. /**
  391. * @brief Get Flash bank mode (Bank flashed at 0x08000000)
  392. * @rmtoll SYSCFG_MEMRMP FB_MODE LL_SYSCFG_GetFlashBankMode
  393. * @retval Returned value can be one of the following values:
  394. * @arg @ref LL_SYSCFG_BANKMODE_BANK1
  395. * @arg @ref LL_SYSCFG_BANKMODE_BANK2
  396. */
  397. __STATIC_INLINE uint32_t LL_SYSCFG_GetFlashBankMode(void)
  398. {
  399. return (uint32_t)(READ_BIT(SYSCFG->MEMRMP, SYSCFG_MEMRMP_SWP_FB));
  400. }
  401. #endif /* SYSCFG_MEMRMP_SWP_FB */
  402. #if defined(SYSCFG_PMC_I2C1_FMP)
  403. /**
  404. * @brief Enable the I2C fast mode plus driving capability.
  405. * @rmtoll SYSCFG_PMC I2C_PBx_FMP LL_SYSCFG_EnableFastModePlus\n
  406. * SYSCFG_PMC I2Cx_FMP LL_SYSCFG_EnableFastModePlus
  407. * @param ConfigFastModePlus This parameter can be a combination of the following values:
  408. * @arg @ref LL_SYSCFG_I2C_FASTMODEPLUS_PB6
  409. * @arg @ref LL_SYSCFG_I2C_FASTMODEPLUS_PB7
  410. * @arg @ref LL_SYSCFG_I2C_FASTMODEPLUS_PB8 (*)
  411. * @arg @ref LL_SYSCFG_I2C_FASTMODEPLUS_PB9 (*)
  412. * @arg @ref LL_SYSCFG_I2C_FASTMODEPLUS_I2C1
  413. * @arg @ref LL_SYSCFG_I2C_FASTMODEPLUS_I2C2 (*)
  414. * @arg @ref LL_SYSCFG_I2C_FASTMODEPLUS_I2C3
  415. * @arg @ref LL_SYSCFG_I2C_FASTMODEPLUS_I2C4(*)
  416. *
  417. * (*) value not defined in all devices
  418. * @retval None
  419. */
  420. __STATIC_INLINE void LL_SYSCFG_EnableFastModePlus(uint32_t ConfigFastModePlus)
  421. {
  422. SET_BIT(SYSCFG->PMC, ConfigFastModePlus);
  423. }
  424. /**
  425. * @brief Disable the I2C fast mode plus driving capability.
  426. * @rmtoll SYSCFG_PMC I2C_PBx_FMP LL_SYSCFG_DisableFastModePlus\n
  427. * SYSCFG_PMC I2Cx_FMP LL_SYSCFG_DisableFastModePlus
  428. * @param ConfigFastModePlus This parameter can be a combination of the following values:
  429. * @arg @ref LL_SYSCFG_I2C_FASTMODEPLUS_PB6
  430. * @arg @ref LL_SYSCFG_I2C_FASTMODEPLUS_PB7
  431. * @arg @ref LL_SYSCFG_I2C_FASTMODEPLUS_PB8 (*)
  432. * @arg @ref LL_SYSCFG_I2C_FASTMODEPLUS_PB9 (*)
  433. * @arg @ref LL_SYSCFG_I2C_FASTMODEPLUS_I2C1
  434. * @arg @ref LL_SYSCFG_I2C_FASTMODEPLUS_I2C2 (*)
  435. * @arg @ref LL_SYSCFG_I2C_FASTMODEPLUS_I2C3
  436. * @arg @ref LL_SYSCFG_I2C_FASTMODEPLUS_I2C4
  437. * (*) value not defined in all devices
  438. * @retval None
  439. */
  440. __STATIC_INLINE void LL_SYSCFG_DisableFastModePlus(uint32_t ConfigFastModePlus)
  441. {
  442. CLEAR_BIT(SYSCFG->PMC, ConfigFastModePlus);
  443. }
  444. #endif /* SYSCFG_PMC_I2C1_FMP */
  445. /**
  446. * @brief Configure source input for the EXTI external interrupt.
  447. * @rmtoll SYSCFG_EXTICR1 EXTIx LL_SYSCFG_SetEXTISource\n
  448. * SYSCFG_EXTICR2 EXTIx LL_SYSCFG_SetEXTISource\n
  449. * SYSCFG_EXTICR3 EXTIx LL_SYSCFG_SetEXTISource\n
  450. * SYSCFG_EXTICR4 EXTIx LL_SYSCFG_SetEXTISource
  451. * @param Port This parameter can be one of the following values:
  452. * @arg @ref LL_SYSCFG_EXTI_PORTA
  453. * @arg @ref LL_SYSCFG_EXTI_PORTB
  454. * @arg @ref LL_SYSCFG_EXTI_PORTC
  455. * @arg @ref LL_SYSCFG_EXTI_PORTD
  456. * @arg @ref LL_SYSCFG_EXTI_PORTE
  457. * @arg @ref LL_SYSCFG_EXTI_PORTF
  458. * @arg @ref LL_SYSCFG_EXTI_PORTG
  459. * @arg @ref LL_SYSCFG_EXTI_PORTH
  460. * @arg @ref LL_SYSCFG_EXTI_PORTI
  461. * @arg @ref LL_SYSCFG_EXTI_PORTJ
  462. * @arg @ref LL_SYSCFG_EXTI_PORTK
  463. *
  464. * (*) value not defined in all devices
  465. * @param Line This parameter can be one of the following values:
  466. * @arg @ref LL_SYSCFG_EXTI_LINE0
  467. * @arg @ref LL_SYSCFG_EXTI_LINE1
  468. * @arg @ref LL_SYSCFG_EXTI_LINE2
  469. * @arg @ref LL_SYSCFG_EXTI_LINE3
  470. * @arg @ref LL_SYSCFG_EXTI_LINE4
  471. * @arg @ref LL_SYSCFG_EXTI_LINE5
  472. * @arg @ref LL_SYSCFG_EXTI_LINE6
  473. * @arg @ref LL_SYSCFG_EXTI_LINE7
  474. * @arg @ref LL_SYSCFG_EXTI_LINE8
  475. * @arg @ref LL_SYSCFG_EXTI_LINE9
  476. * @arg @ref LL_SYSCFG_EXTI_LINE10
  477. * @arg @ref LL_SYSCFG_EXTI_LINE11
  478. * @arg @ref LL_SYSCFG_EXTI_LINE12
  479. * @arg @ref LL_SYSCFG_EXTI_LINE13
  480. * @arg @ref LL_SYSCFG_EXTI_LINE14
  481. * @arg @ref LL_SYSCFG_EXTI_LINE15
  482. * @retval None
  483. */
  484. __STATIC_INLINE void LL_SYSCFG_SetEXTISource(uint32_t Port, uint32_t Line)
  485. {
  486. MODIFY_REG(SYSCFG->EXTICR[Line & 0xFFU], (Line >> 16U), Port << POSITION_VAL((Line >> 16U)));
  487. }
  488. /**
  489. * @brief Get the configured defined for specific EXTI Line
  490. * @rmtoll SYSCFG_EXTICR1 EXTIx LL_SYSCFG_GetEXTISource\n
  491. * SYSCFG_EXTICR2 EXTIx LL_SYSCFG_GetEXTISource\n
  492. * SYSCFG_EXTICR3 EXTIx LL_SYSCFG_GetEXTISource\n
  493. * SYSCFG_EXTICR4 EXTIx LL_SYSCFG_GetEXTISource
  494. * @param Line This parameter can be one of the following values:
  495. * @arg @ref LL_SYSCFG_EXTI_LINE0
  496. * @arg @ref LL_SYSCFG_EXTI_LINE1
  497. * @arg @ref LL_SYSCFG_EXTI_LINE2
  498. * @arg @ref LL_SYSCFG_EXTI_LINE3
  499. * @arg @ref LL_SYSCFG_EXTI_LINE4
  500. * @arg @ref LL_SYSCFG_EXTI_LINE5
  501. * @arg @ref LL_SYSCFG_EXTI_LINE6
  502. * @arg @ref LL_SYSCFG_EXTI_LINE7
  503. * @arg @ref LL_SYSCFG_EXTI_LINE8
  504. * @arg @ref LL_SYSCFG_EXTI_LINE9
  505. * @arg @ref LL_SYSCFG_EXTI_LINE10
  506. * @arg @ref LL_SYSCFG_EXTI_LINE11
  507. * @arg @ref LL_SYSCFG_EXTI_LINE12
  508. * @arg @ref LL_SYSCFG_EXTI_LINE13
  509. * @arg @ref LL_SYSCFG_EXTI_LINE14
  510. * @arg @ref LL_SYSCFG_EXTI_LINE15
  511. * @retval Returned value can be one of the following values:
  512. * @arg @ref LL_SYSCFG_EXTI_PORTA
  513. * @arg @ref LL_SYSCFG_EXTI_PORTB
  514. * @arg @ref LL_SYSCFG_EXTI_PORTC
  515. * @arg @ref LL_SYSCFG_EXTI_PORTD
  516. * @arg @ref LL_SYSCFG_EXTI_PORTE
  517. * @arg @ref LL_SYSCFG_EXTI_PORTF
  518. * @arg @ref LL_SYSCFG_EXTI_PORTG
  519. * @arg @ref LL_SYSCFG_EXTI_PORTH
  520. * @arg @ref LL_SYSCFG_EXTI_PORTI
  521. * @arg @ref LL_SYSCFG_EXTI_PORTJ
  522. * @arg @ref LL_SYSCFG_EXTI_PORTK
  523. * (*) value not defined in all devices
  524. */
  525. __STATIC_INLINE uint32_t LL_SYSCFG_GetEXTISource(uint32_t Line)
  526. {
  527. return (uint32_t)(READ_BIT(SYSCFG->EXTICR[Line & 0xFFU], (Line >> 16U)) >> POSITION_VAL(Line >> 16U));
  528. }
  529. #if defined(SYSCFG_CBR_CLL)
  530. /**
  531. * @brief Set connections to TIM1/8/15/16/17 Break inputs
  532. * SYSCFG_CBR CLL LL_SYSCFG_SetTIMBreakInputs\n
  533. * SYSCFG_CBR PVDL LL_SYSCFG_SetTIMBreakInputs
  534. * @param Break This parameter can be a combination of the following values:
  535. * @arg @ref LL_SYSCFG_TIMBREAK_LOCKUP
  536. * @arg @ref LL_SYSCFG_TIMBREAK_PVD
  537. * @retval None
  538. */
  539. __STATIC_INLINE void LL_SYSCFG_SetTIMBreakInputs(uint32_t Break)
  540. {
  541. MODIFY_REG(SYSCFG->CBR, SYSCFG_CBR_CLL | SYSCFG_CBR_PVDL, Break);
  542. }
  543. /**
  544. * @brief Get connections to TIM1/8/15/16/17 Break inputs
  545. * SYSCFG_CBR CLL LL_SYSCFG_GetTIMBreakInputs\n
  546. * SYSCFG_CBR PVDL LL_SYSCFG_GetTIMBreakInputs
  547. * @retval Returned value can be can be a combination of the following values:
  548. * @arg @ref LL_SYSCFG_TIMBREAK_LOCKUP
  549. * @arg @ref LL_SYSCFG_TIMBREAK_PVD
  550. */
  551. __STATIC_INLINE uint32_t LL_SYSCFG_GetTIMBreakInputs(void)
  552. {
  553. return (uint32_t)(READ_BIT(SYSCFG->CBR, SYSCFG_CBR_CLL | SYSCFG_CBR_PVDL));
  554. }
  555. #endif /* SYSCFG_CBR_CLL */
  556. /**
  557. * @}
  558. */
  559. /** @defgroup SYSTEM_LL_EF_DBGMCU DBGMCU
  560. * @{
  561. */
  562. /**
  563. * @brief Return the device identifier
  564. * @note For STM32F75xxx and STM32F74xxx devices, the device ID is 0x449
  565. * @note For STM32F77xxx and STM32F76xxx devices, the device ID is 0x451
  566. * @note For STM32F72xxx and STM32F73xxx devices, the device ID is 0x452
  567. * @rmtoll DBGMCU_IDCODE DEV_ID LL_DBGMCU_GetDeviceID
  568. * @retval Values between Min_Data=0x00 and Max_Data=0xFFF
  569. */
  570. __STATIC_INLINE uint32_t LL_DBGMCU_GetDeviceID(void)
  571. {
  572. return (uint32_t)(READ_BIT(DBGMCU->IDCODE, DBGMCU_IDCODE_DEV_ID));
  573. }
  574. /**
  575. * @brief Return the device revision identifier
  576. * @note This field indicates the revision of the device.
  577. For example, it is read as RevA -> 0x1000, Cat 2 revZ -> 0x1001
  578. * @rmtoll DBGMCU_IDCODE REV_ID LL_DBGMCU_GetRevisionID
  579. * @retval Values between Min_Data=0x00 and Max_Data=0xFFFF
  580. */
  581. __STATIC_INLINE uint32_t LL_DBGMCU_GetRevisionID(void)
  582. {
  583. return (uint32_t)(READ_BIT(DBGMCU->IDCODE, DBGMCU_IDCODE_REV_ID) >> DBGMCU_IDCODE_REV_ID_Pos);
  584. }
  585. /**
  586. * @brief Enable the Debug Module during SLEEP mode
  587. * @rmtoll DBGMCU_CR DBG_SLEEP LL_DBGMCU_EnableDBGSleepMode
  588. * @retval None
  589. */
  590. __STATIC_INLINE void LL_DBGMCU_EnableDBGSleepMode(void)
  591. {
  592. SET_BIT(DBGMCU->CR, DBGMCU_CR_DBG_SLEEP);
  593. }
  594. /**
  595. * @brief Disable the Debug Module during SLEEP mode
  596. * @rmtoll DBGMCU_CR DBG_SLEEP LL_DBGMCU_DisableDBGSleepMode
  597. * @retval None
  598. */
  599. __STATIC_INLINE void LL_DBGMCU_DisableDBGSleepMode(void)
  600. {
  601. CLEAR_BIT(DBGMCU->CR, DBGMCU_CR_DBG_SLEEP);
  602. }
  603. /**
  604. * @brief Enable the Debug Module during STOP mode
  605. * @rmtoll DBGMCU_CR DBG_STOP LL_DBGMCU_EnableDBGStopMode
  606. * @retval None
  607. */
  608. __STATIC_INLINE void LL_DBGMCU_EnableDBGStopMode(void)
  609. {
  610. SET_BIT(DBGMCU->CR, DBGMCU_CR_DBG_STOP);
  611. }
  612. /**
  613. * @brief Disable the Debug Module during STOP mode
  614. * @rmtoll DBGMCU_CR DBG_STOP LL_DBGMCU_DisableDBGStopMode
  615. * @retval None
  616. */
  617. __STATIC_INLINE void LL_DBGMCU_DisableDBGStopMode(void)
  618. {
  619. CLEAR_BIT(DBGMCU->CR, DBGMCU_CR_DBG_STOP);
  620. }
  621. /**
  622. * @brief Enable the Debug Module during STANDBY mode
  623. * @rmtoll DBGMCU_CR DBG_STANDBY LL_DBGMCU_EnableDBGStandbyMode
  624. * @retval None
  625. */
  626. __STATIC_INLINE void LL_DBGMCU_EnableDBGStandbyMode(void)
  627. {
  628. SET_BIT(DBGMCU->CR, DBGMCU_CR_DBG_STANDBY);
  629. }
  630. /**
  631. * @brief Disable the Debug Module during STANDBY mode
  632. * @rmtoll DBGMCU_CR DBG_STANDBY LL_DBGMCU_DisableDBGStandbyMode
  633. * @retval None
  634. */
  635. __STATIC_INLINE void LL_DBGMCU_DisableDBGStandbyMode(void)
  636. {
  637. CLEAR_BIT(DBGMCU->CR, DBGMCU_CR_DBG_STANDBY);
  638. }
  639. /**
  640. * @brief Set Trace pin assignment control
  641. * @rmtoll DBGMCU_CR TRACE_IOEN LL_DBGMCU_SetTracePinAssignment\n
  642. * DBGMCU_CR TRACE_MODE LL_DBGMCU_SetTracePinAssignment
  643. * @param PinAssignment This parameter can be one of the following values:
  644. * @arg @ref LL_DBGMCU_TRACE_NONE
  645. * @arg @ref LL_DBGMCU_TRACE_ASYNCH
  646. * @arg @ref LL_DBGMCU_TRACE_SYNCH_SIZE1
  647. * @arg @ref LL_DBGMCU_TRACE_SYNCH_SIZE2
  648. * @arg @ref LL_DBGMCU_TRACE_SYNCH_SIZE4
  649. * @retval None
  650. */
  651. __STATIC_INLINE void LL_DBGMCU_SetTracePinAssignment(uint32_t PinAssignment)
  652. {
  653. MODIFY_REG(DBGMCU->CR, DBGMCU_CR_TRACE_IOEN | DBGMCU_CR_TRACE_MODE, PinAssignment);
  654. }
  655. /**
  656. * @brief Get Trace pin assignment control
  657. * @rmtoll DBGMCU_CR TRACE_IOEN LL_DBGMCU_GetTracePinAssignment\n
  658. * DBGMCU_CR TRACE_MODE LL_DBGMCU_GetTracePinAssignment
  659. * @retval Returned value can be one of the following values:
  660. * @arg @ref LL_DBGMCU_TRACE_NONE
  661. * @arg @ref LL_DBGMCU_TRACE_ASYNCH
  662. * @arg @ref LL_DBGMCU_TRACE_SYNCH_SIZE1
  663. * @arg @ref LL_DBGMCU_TRACE_SYNCH_SIZE2
  664. * @arg @ref LL_DBGMCU_TRACE_SYNCH_SIZE4
  665. */
  666. __STATIC_INLINE uint32_t LL_DBGMCU_GetTracePinAssignment(void)
  667. {
  668. return (uint32_t)(READ_BIT(DBGMCU->CR, DBGMCU_CR_TRACE_IOEN | DBGMCU_CR_TRACE_MODE));
  669. }
  670. /**
  671. * @brief Freeze APB1 peripherals (group1 peripherals)
  672. * @rmtoll DBGMCU_APB1_FZ DBG_TIM2_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
  673. * DBGMCU_APB1_FZ DBG_TIM3_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
  674. * DBGMCU_APB1_FZ DBG_TIM4_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
  675. * DBGMCU_APB1_FZ DBG_TIM5_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
  676. * DBGMCU_APB1_FZ DBG_TIM6_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
  677. * DBGMCU_APB1_FZ DBG_TIM7_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
  678. * DBGMCU_APB1_FZ DBG_TIM12_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
  679. * DBGMCU_APB1_FZ DBG_TIM13_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
  680. * DBGMCU_APB1_FZ DBG_TIM14_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
  681. * DBGMCU_APB1_FZ DBG_LPTIM1_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
  682. * DBGMCU_APB1_FZ DBG_RTC_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
  683. * DBGMCU_APB1_FZ DBG_WWDG_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
  684. * DBGMCU_APB1_FZ DBG_IWDG_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
  685. * DBGMCU_APB1_FZ DBG_I2C1_SMBUS_TIMEOUT LL_DBGMCU_APB1_GRP1_FreezePeriph\n
  686. * DBGMCU_APB1_FZ DBG_I2C2_SMBUS_TIMEOUT LL_DBGMCU_APB1_GRP1_FreezePeriph\n
  687. * DBGMCU_APB1_FZ DBG_I2C3_SMBUS_TIMEOUT LL_DBGMCU_APB1_GRP1_FreezePeriph\n
  688. * DBGMCU_APB1_FZ DBG_I2C4_SMBUS_TIMEOUT LL_DBGMCU_APB1_GRP1_FreezePeriph\n
  689. * DBGMCU_APB1_FZ DBG_CAN1_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
  690. * DBGMCU_APB1_FZ DBG_CAN2_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
  691. * DBGMCU_APB1_FZ DBG_CAN3_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph
  692. * @param Periphs This parameter can be a combination of the following values:
  693. * @arg @ref LL_DBGMCU_APB1_GRP1_TIM2_STOP
  694. * @arg @ref LL_DBGMCU_APB1_GRP1_TIM3_STOP
  695. * @arg @ref LL_DBGMCU_APB1_GRP1_TIM4_STOP
  696. * @arg @ref LL_DBGMCU_APB1_GRP1_TIM5_STOP
  697. * @arg @ref LL_DBGMCU_APB1_GRP1_TIM6_STOP
  698. * @arg @ref LL_DBGMCU_APB1_GRP1_TIM7_STOP
  699. * @arg @ref LL_DBGMCU_APB1_GRP1_TIM12_STOP
  700. * @arg @ref LL_DBGMCU_APB1_GRP1_TIM13_STOP
  701. * @arg @ref LL_DBGMCU_APB1_GRP1_TIM14_STOP
  702. * @arg @ref LL_DBGMCU_APB1_GRP1_LPTIM1_STOP
  703. * @arg @ref LL_DBGMCU_APB1_GRP1_RTC_STOP
  704. * @arg @ref LL_DBGMCU_APB1_GRP1_WWDG_STOP
  705. * @arg @ref LL_DBGMCU_APB1_GRP1_IWDG_STOP
  706. * @arg @ref LL_DBGMCU_APB1_GRP1_I2C1_STOP
  707. * @arg @ref LL_DBGMCU_APB1_GRP1_I2C2_STOP
  708. * @arg @ref LL_DBGMCU_APB1_GRP1_I2C3_STOP
  709. * @arg @ref LL_DBGMCU_APB1_GRP1_I2C4_STOP (*)
  710. * @arg @ref LL_DBGMCU_APB1_GRP1_CAN1_STOP
  711. * @arg @ref LL_DBGMCU_APB1_GRP1_CAN2_STOP (*)
  712. * @arg @ref LL_DBGMCU_APB1_GRP1_CAN3_STOP (*)
  713. *
  714. * (*) value not defined in all devices.
  715. * @retval None
  716. */
  717. __STATIC_INLINE void LL_DBGMCU_APB1_GRP1_FreezePeriph(uint32_t Periphs)
  718. {
  719. SET_BIT(DBGMCU->APB1FZ, Periphs);
  720. }
  721. /**
  722. * @brief Unfreeze APB1 peripherals (group1 peripherals)
  723. * @rmtoll DBGMCU_APB1_FZ DBG_TIM2_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
  724. * DBGMCU_APB1_FZ DBG_TIM3_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
  725. * DBGMCU_APB1_FZ DBG_TIM4_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
  726. * DBGMCU_APB1_FZ DBG_TIM5_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
  727. * DBGMCU_APB1_FZ DBG_TIM6_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
  728. * DBGMCU_APB1_FZ DBG_TIM7_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
  729. * DBGMCU_APB1_FZ DBG_TIM12_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
  730. * DBGMCU_APB1_FZ DBG_TIM13_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
  731. * DBGMCU_APB1_FZ DBG_TIM14_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
  732. * DBGMCU_APB1_FZ DBG_LPTIM1_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
  733. * DBGMCU_APB1_FZ DBG_RTC_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
  734. * DBGMCU_APB1_FZ DBG_WWDG_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
  735. * DBGMCU_APB1_FZ DBG_IWDG_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
  736. * DBGMCU_APB1_FZ DBG_I2C1_SMBUS_TIMEOUT LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
  737. * DBGMCU_APB1_FZ DBG_I2C2_SMBUS_TIMEOUT LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
  738. * DBGMCU_APB1_FZ DBG_I2C3_SMBUS_TIMEOUT LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
  739. * DBGMCU_APB1_FZ DBG_I2C4_SMBUS_TIMEOUT LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
  740. * DBGMCU_APB1_FZ DBG_CAN1_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
  741. * DBGMCU_APB1_FZ DBG_CAN2_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
  742. * DBGMCU_APB1_FZ DBG_CAN3_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph
  743. * @param Periphs This parameter can be a combination of the following values:
  744. * @arg @ref LL_DBGMCU_APB1_GRP1_TIM2_STOP
  745. * @arg @ref LL_DBGMCU_APB1_GRP1_TIM3_STOP
  746. * @arg @ref LL_DBGMCU_APB1_GRP1_TIM4_STOP
  747. * @arg @ref LL_DBGMCU_APB1_GRP1_TIM5_STOP
  748. * @arg @ref LL_DBGMCU_APB1_GRP1_TIM6_STOP
  749. * @arg @ref LL_DBGMCU_APB1_GRP1_TIM7_STOP
  750. * @arg @ref LL_DBGMCU_APB1_GRP1_TIM12_STOP
  751. * @arg @ref LL_DBGMCU_APB1_GRP1_TIM13_STOP
  752. * @arg @ref LL_DBGMCU_APB1_GRP1_TIM14_STOP
  753. * @arg @ref LL_DBGMCU_APB1_GRP1_LPTIM1_STOP
  754. * @arg @ref LL_DBGMCU_APB1_GRP1_RTC_STOP
  755. * @arg @ref LL_DBGMCU_APB1_GRP1_WWDG_STOP
  756. * @arg @ref LL_DBGMCU_APB1_GRP1_IWDG_STOP
  757. * @arg @ref LL_DBGMCU_APB1_GRP1_I2C1_STOP
  758. * @arg @ref LL_DBGMCU_APB1_GRP1_I2C2_STOP
  759. * @arg @ref LL_DBGMCU_APB1_GRP1_I2C3_STOP
  760. * @arg @ref LL_DBGMCU_APB1_GRP1_I2C4_STOP (*)
  761. * @arg @ref LL_DBGMCU_APB1_GRP1_CAN1_STOP
  762. * @arg @ref LL_DBGMCU_APB1_GRP1_CAN2_STOP (*)
  763. * @arg @ref LL_DBGMCU_APB1_GRP1_CAN3_STOP (*)
  764. * (*) value not defined in all devices.
  765. * @retval None
  766. */
  767. __STATIC_INLINE void LL_DBGMCU_APB1_GRP1_UnFreezePeriph(uint32_t Periphs)
  768. {
  769. CLEAR_BIT(DBGMCU->APB1FZ, Periphs);
  770. }
  771. /**
  772. * @brief Freeze APB2 peripherals
  773. * @rmtoll DBGMCU_APB2_FZ DBG_TIM1_STOP LL_DBGMCU_APB2_GRP1_FreezePeriph\n
  774. * DBGMCU_APB2_FZ DBG_TIM8_STOP LL_DBGMCU_APB2_GRP1_FreezePeriph\n
  775. * DBGMCU_APB2_FZ DBG_TIM9_STOP LL_DBGMCU_APB2_GRP1_FreezePeriph\n
  776. * DBGMCU_APB2_FZ DBG_TIM10_STOP LL_DBGMCU_APB2_GRP1_FreezePeriph\n
  777. * DBGMCU_APB2_FZ DBG_TIM11_STOP LL_DBGMCU_APB2_GRP1_FreezePeriph
  778. * @param Periphs This parameter can be a combination of the following values:
  779. * @arg @ref LL_DBGMCU_APB2_GRP1_TIM1_STOP
  780. * @arg @ref LL_DBGMCU_APB2_GRP1_TIM8_STOP
  781. * @arg @ref LL_DBGMCU_APB2_GRP1_TIM9_STOP
  782. * @arg @ref LL_DBGMCU_APB2_GRP1_TIM10_STOP
  783. * @arg @ref LL_DBGMCU_APB2_GRP1_TIM11_STOP
  784. *
  785. * (*) value not defined in all devices.
  786. * @retval None
  787. */
  788. __STATIC_INLINE void LL_DBGMCU_APB2_GRP1_FreezePeriph(uint32_t Periphs)
  789. {
  790. SET_BIT(DBGMCU->APB2FZ, Periphs);
  791. }
  792. /**
  793. * @brief Unfreeze APB2 peripherals
  794. * @rmtoll DBGMCU_APB2_FZ DBG_TIM1_STOP LL_DBGMCU_APB2_GRP1_UnFreezePeriph\n
  795. * DBGMCU_APB2_FZ DBG_TIM8_STOP LL_DBGMCU_APB2_GRP1_UnFreezePeriph\n
  796. * DBGMCU_APB2_FZ DBG_TIM9_STOP LL_DBGMCU_APB2_GRP1_UnFreezePeriph\n
  797. * DBGMCU_APB2_FZ DBG_TIM10_STOP LL_DBGMCU_APB2_GRP1_UnFreezePeriph\n
  798. * DBGMCU_APB2_FZ DBG_TIM11_STOP LL_DBGMCU_APB2_GRP1_UnFreezePeriph
  799. * @param Periphs This parameter can be a combination of the following values:
  800. * @arg @ref LL_DBGMCU_APB2_GRP1_TIM1_STOP
  801. * @arg @ref LL_DBGMCU_APB2_GRP1_TIM8_STOP
  802. * @arg @ref LL_DBGMCU_APB2_GRP1_TIM9_STOP
  803. * @arg @ref LL_DBGMCU_APB2_GRP1_TIM10_STOP
  804. * @arg @ref LL_DBGMCU_APB2_GRP1_TIM11_STOP
  805. *
  806. * (*) value not defined in all devices.
  807. * @retval None
  808. */
  809. __STATIC_INLINE void LL_DBGMCU_APB2_GRP1_UnFreezePeriph(uint32_t Periphs)
  810. {
  811. CLEAR_BIT(DBGMCU->APB2FZ, Periphs);
  812. }
  813. /**
  814. * @}
  815. */
  816. /** @defgroup SYSTEM_LL_EF_FLASH FLASH
  817. * @{
  818. */
  819. /**
  820. * @brief Set FLASH Latency
  821. * @rmtoll FLASH_ACR LATENCY LL_FLASH_SetLatency
  822. * @param Latency This parameter can be one of the following values:
  823. * @arg @ref LL_FLASH_LATENCY_0
  824. * @arg @ref LL_FLASH_LATENCY_1
  825. * @arg @ref LL_FLASH_LATENCY_2
  826. * @arg @ref LL_FLASH_LATENCY_3
  827. * @arg @ref LL_FLASH_LATENCY_4
  828. * @arg @ref LL_FLASH_LATENCY_5
  829. * @arg @ref LL_FLASH_LATENCY_6
  830. * @arg @ref LL_FLASH_LATENCY_7
  831. * @arg @ref LL_FLASH_LATENCY_8
  832. * @arg @ref LL_FLASH_LATENCY_9
  833. * @arg @ref LL_FLASH_LATENCY_10
  834. * @arg @ref LL_FLASH_LATENCY_11
  835. * @arg @ref LL_FLASH_LATENCY_12
  836. * @arg @ref LL_FLASH_LATENCY_13
  837. * @arg @ref LL_FLASH_LATENCY_14
  838. * @arg @ref LL_FLASH_LATENCY_15
  839. * @retval None
  840. */
  841. __STATIC_INLINE void LL_FLASH_SetLatency(uint32_t Latency)
  842. {
  843. MODIFY_REG(FLASH->ACR, FLASH_ACR_LATENCY, Latency);
  844. }
  845. /**
  846. * @brief Get FLASH Latency
  847. * @rmtoll FLASH_ACR LATENCY LL_FLASH_GetLatency
  848. * @retval Returned value can be one of the following values:
  849. * @arg @ref LL_FLASH_LATENCY_0
  850. * @arg @ref LL_FLASH_LATENCY_1
  851. * @arg @ref LL_FLASH_LATENCY_2
  852. * @arg @ref LL_FLASH_LATENCY_3
  853. * @arg @ref LL_FLASH_LATENCY_4
  854. * @arg @ref LL_FLASH_LATENCY_5
  855. * @arg @ref LL_FLASH_LATENCY_6
  856. * @arg @ref LL_FLASH_LATENCY_7
  857. * @arg @ref LL_FLASH_LATENCY_8
  858. * @arg @ref LL_FLASH_LATENCY_9
  859. * @arg @ref LL_FLASH_LATENCY_10
  860. * @arg @ref LL_FLASH_LATENCY_11
  861. * @arg @ref LL_FLASH_LATENCY_12
  862. * @arg @ref LL_FLASH_LATENCY_13
  863. * @arg @ref LL_FLASH_LATENCY_14
  864. * @arg @ref LL_FLASH_LATENCY_15
  865. */
  866. __STATIC_INLINE uint32_t LL_FLASH_GetLatency(void)
  867. {
  868. return (uint32_t)(READ_BIT(FLASH->ACR, FLASH_ACR_LATENCY));
  869. }
  870. /**
  871. * @brief Enable Prefetch
  872. * @rmtoll FLASH_ACR PRFTEN LL_FLASH_EnablePrefetch
  873. * @retval None
  874. */
  875. __STATIC_INLINE void LL_FLASH_EnablePrefetch(void)
  876. {
  877. SET_BIT(FLASH->ACR, FLASH_ACR_PRFTEN);
  878. }
  879. /**
  880. * @brief Disable Prefetch
  881. * @rmtoll FLASH_ACR PRFTEN LL_FLASH_DisablePrefetch
  882. * @retval None
  883. */
  884. __STATIC_INLINE void LL_FLASH_DisablePrefetch(void)
  885. {
  886. CLEAR_BIT(FLASH->ACR, FLASH_ACR_PRFTEN);
  887. }
  888. /**
  889. * @brief Check if Prefetch buffer is enabled
  890. * @rmtoll FLASH_ACR PRFTEN LL_FLASH_IsPrefetchEnabled
  891. * @retval State of bit (1 or 0).
  892. */
  893. __STATIC_INLINE uint32_t LL_FLASH_IsPrefetchEnabled(void)
  894. {
  895. return (READ_BIT(FLASH->ACR, FLASH_ACR_PRFTEN) == (FLASH_ACR_PRFTEN));
  896. }
  897. /**
  898. * @brief Enable ART Accelerator
  899. * @rmtoll FLASH_ACR ARTEN LL_FLASH_EnableART
  900. * @retval None
  901. */
  902. __STATIC_INLINE void LL_FLASH_EnableART(void)
  903. {
  904. SET_BIT(FLASH->ACR, FLASH_ACR_ARTEN);
  905. }
  906. /**
  907. * @brief Disable ART Accelerator
  908. * @rmtoll FLASH_ACR ARTEN LL_FLASH_DisableART
  909. * @retval None
  910. */
  911. __STATIC_INLINE void LL_FLASH_DisableART(void)
  912. {
  913. CLEAR_BIT(FLASH->ACR, FLASH_ACR_ARTEN);
  914. }
  915. /**
  916. * @brief Enable ART Reset
  917. * @rmtoll FLASH_ACR ARTRST LL_FLASH_EnableARTReset
  918. * @retval None
  919. */
  920. __STATIC_INLINE void LL_FLASH_EnableARTReset(void)
  921. {
  922. SET_BIT(FLASH->ACR, FLASH_ACR_ARTRST);
  923. }
  924. /**
  925. * @brief Disable ART Reset
  926. * @rmtoll FLASH_ACR ARTRST LL_FLASH_DisableARTReset
  927. * @retval None
  928. */
  929. __STATIC_INLINE void LL_FLASH_DisableARTReset(void)
  930. {
  931. CLEAR_BIT(FLASH->ACR, FLASH_ACR_ARTRST);
  932. }
  933. /**
  934. * @}
  935. */
  936. /**
  937. * @}
  938. */
  939. /**
  940. * @}
  941. */
  942. #endif /* defined (FLASH) || defined (SYSCFG) || defined (DBGMCU) */
  943. /**
  944. * @}
  945. */
  946. #ifdef __cplusplus
  947. }
  948. #endif
  949. #endif /* __STM32F7xx_LL_SYSTEM_H */
  950. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/