You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 

778 lines
36 KiB

  1. /**
  2. ******************************************************************************
  3. * @file stm32l0xx_hal_tsc.h
  4. * @author MCD Application Team
  5. * @brief Header file of TSC HAL module.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * <h2><center>&copy; Copyright (c) 2016 STMicroelectronics.
  10. * All rights reserved.</center></h2>
  11. *
  12. * This software component is licensed by ST under BSD 3-Clause license,
  13. * the "License"; You may not use this file except in compliance with the
  14. * License. You may obtain a copy of the License at:
  15. * opensource.org/licenses/BSD-3-Clause
  16. *
  17. ******************************************************************************
  18. */
  19. /* Define to prevent recursive inclusion -------------------------------------*/
  20. #ifndef STM32L0xx_HAL_TSC_H
  21. #define STM32L0xx_HAL_TSC_H
  22. #ifdef __cplusplus
  23. extern "C" {
  24. #endif
  25. #if defined(TSC)
  26. /* Includes ------------------------------------------------------------------*/
  27. #include "stm32l0xx_hal_def.h"
  28. /** @addtogroup STM32L0xx_HAL_Driver
  29. * @{
  30. */
  31. /** @addtogroup TSC
  32. * @{
  33. */
  34. /* Exported types ------------------------------------------------------------*/
  35. /** @defgroup TSC_Exported_Types TSC Exported Types
  36. * @{
  37. */
  38. /**
  39. * @brief TSC state structure definition
  40. */
  41. typedef enum
  42. {
  43. HAL_TSC_STATE_RESET = 0x00UL, /*!< TSC registers have their reset value */
  44. HAL_TSC_STATE_READY = 0x01UL, /*!< TSC registers are initialized or acquisition is completed with success */
  45. HAL_TSC_STATE_BUSY = 0x02UL, /*!< TSC initialization or acquisition is on-going */
  46. HAL_TSC_STATE_ERROR = 0x03UL /*!< Acquisition is completed with max count error */
  47. } HAL_TSC_StateTypeDef;
  48. /**
  49. * @brief TSC group status structure definition
  50. */
  51. typedef enum
  52. {
  53. TSC_GROUP_ONGOING = 0x00UL, /*!< Acquisition on group is on-going or not started */
  54. TSC_GROUP_COMPLETED = 0x01UL /*!< Acquisition on group is completed with success (no max count error) */
  55. } TSC_GroupStatusTypeDef;
  56. /**
  57. * @brief TSC init structure definition
  58. */
  59. typedef struct
  60. {
  61. uint32_t CTPulseHighLength; /*!< Charge-transfer high pulse length
  62. This parameter can be a value of @ref TSC_CTPulseHL_Config */
  63. uint32_t CTPulseLowLength; /*!< Charge-transfer low pulse length
  64. This parameter can be a value of @ref TSC_CTPulseLL_Config */
  65. uint32_t SpreadSpectrum; /*!< Spread spectrum activation
  66. This parameter can be a value of @ref TSC_CTPulseLL_Config */
  67. uint32_t SpreadSpectrumDeviation; /*!< Spread spectrum deviation
  68. This parameter must be a number between Min_Data = 0 and Max_Data = 127 */
  69. uint32_t SpreadSpectrumPrescaler; /*!< Spread spectrum prescaler
  70. This parameter can be a value of @ref TSC_SpreadSpec_Prescaler */
  71. uint32_t PulseGeneratorPrescaler; /*!< Pulse generator prescaler
  72. This parameter can be a value of @ref TSC_PulseGenerator_Prescaler */
  73. uint32_t MaxCountValue; /*!< Max count value
  74. This parameter can be a value of @ref TSC_MaxCount_Value */
  75. uint32_t IODefaultMode; /*!< IO default mode
  76. This parameter can be a value of @ref TSC_IO_Default_Mode */
  77. uint32_t SynchroPinPolarity; /*!< Synchro pin polarity
  78. This parameter can be a value of @ref TSC_Synchro_Pin_Polarity */
  79. uint32_t AcquisitionMode; /*!< Acquisition mode
  80. This parameter can be a value of @ref TSC_Acquisition_Mode */
  81. uint32_t MaxCountInterrupt; /*!< Max count interrupt activation
  82. This parameter can be set to ENABLE or DISABLE. */
  83. uint32_t ChannelIOs; /*!< Channel IOs mask */
  84. uint32_t ShieldIOs; /*!< Shield IOs mask */
  85. uint32_t SamplingIOs; /*!< Sampling IOs mask */
  86. } TSC_InitTypeDef;
  87. /**
  88. * @brief TSC IOs configuration structure definition
  89. */
  90. typedef struct
  91. {
  92. uint32_t ChannelIOs; /*!< Channel IOs mask */
  93. uint32_t ShieldIOs; /*!< Shield IOs mask */
  94. uint32_t SamplingIOs; /*!< Sampling IOs mask */
  95. } TSC_IOConfigTypeDef;
  96. /**
  97. * @brief TSC handle Structure definition
  98. */
  99. typedef struct __TSC_HandleTypeDef
  100. {
  101. TSC_TypeDef *Instance; /*!< Register base address */
  102. TSC_InitTypeDef Init; /*!< Initialization parameters */
  103. __IO HAL_TSC_StateTypeDef State; /*!< Peripheral state */
  104. HAL_LockTypeDef Lock; /*!< Lock feature */
  105. __IO uint32_t ErrorCode; /*!< I2C Error code */
  106. #if (USE_HAL_TSC_REGISTER_CALLBACKS == 1)
  107. void (* ConvCpltCallback)(struct __TSC_HandleTypeDef *htsc); /*!< TSC Conversion complete callback */
  108. void (* ErrorCallback)(struct __TSC_HandleTypeDef *htsc); /*!< TSC Error callback */
  109. void (* MspInitCallback)(struct __TSC_HandleTypeDef *htsc); /*!< TSC Msp Init callback */
  110. void (* MspDeInitCallback)(struct __TSC_HandleTypeDef *htsc); /*!< TSC Msp DeInit callback */
  111. #endif /* USE_HAL_TSC_REGISTER_CALLBACKS */
  112. } TSC_HandleTypeDef;
  113. /**
  114. * @brief TSC Group Index Structure definition
  115. */
  116. typedef enum
  117. {
  118. TSC_GROUP1_IDX = 0x00UL,
  119. TSC_GROUP2_IDX,
  120. TSC_GROUP3_IDX,
  121. TSC_GROUP4_IDX,
  122. TSC_GROUP5_IDX,
  123. TSC_GROUP6_IDX,
  124. TSC_GROUP7_IDX,
  125. TSC_GROUP8_IDX,
  126. TSC_NB_OF_GROUPS
  127. }TSC_GroupIndexTypeDef;
  128. #if (USE_HAL_TSC_REGISTER_CALLBACKS == 1)
  129. /**
  130. * @brief HAL TSC Callback ID enumeration definition
  131. */
  132. typedef enum
  133. {
  134. HAL_TSC_CONV_COMPLETE_CB_ID = 0x00UL, /*!< TSC Conversion completed callback ID */
  135. HAL_TSC_ERROR_CB_ID = 0x01UL, /*!< TSC Error callback ID */
  136. HAL_TSC_MSPINIT_CB_ID = 0x02UL, /*!< TSC Msp Init callback ID */
  137. HAL_TSC_MSPDEINIT_CB_ID = 0x03UL /*!< TSC Msp DeInit callback ID */
  138. } HAL_TSC_CallbackIDTypeDef;
  139. /**
  140. * @brief HAL TSC Callback pointer definition
  141. */
  142. typedef void (*pTSC_CallbackTypeDef)(TSC_HandleTypeDef *htsc); /*!< pointer to an TSC callback function */
  143. #endif /* USE_HAL_TSC_REGISTER_CALLBACKS */
  144. /**
  145. * @}
  146. */
  147. /* Exported constants --------------------------------------------------------*/
  148. /** @defgroup TSC_Exported_Constants TSC Exported Constants
  149. * @{
  150. */
  151. /** @defgroup TSC_Error_Code_definition TSC Error Code definition
  152. * @brief TSC Error Code definition
  153. * @{
  154. */
  155. #define HAL_TSC_ERROR_NONE 0x00000000UL /*!< No error */
  156. #if (USE_HAL_TSC_REGISTER_CALLBACKS == 1)
  157. #define HAL_TSC_ERROR_INVALID_CALLBACK 0x00000001UL /*!< Invalid Callback error */
  158. #endif /* USE_HAL_TSC_REGISTER_CALLBACKS */
  159. /**
  160. * @}
  161. */
  162. /** @defgroup TSC_CTPulseHL_Config CTPulse High Length
  163. * @{
  164. */
  165. #define TSC_CTPH_1CYCLE 0x00000000UL /*!< Charge transfer pulse high during 1 cycle (PGCLK) */
  166. #define TSC_CTPH_2CYCLES TSC_CR_CTPH_0 /*!< Charge transfer pulse high during 2 cycles (PGCLK) */
  167. #define TSC_CTPH_3CYCLES TSC_CR_CTPH_1 /*!< Charge transfer pulse high during 3 cycles (PGCLK) */
  168. #define TSC_CTPH_4CYCLES (TSC_CR_CTPH_1 | TSC_CR_CTPH_0) /*!< Charge transfer pulse high during 4 cycles (PGCLK) */
  169. #define TSC_CTPH_5CYCLES TSC_CR_CTPH_2 /*!< Charge transfer pulse high during 5 cycles (PGCLK) */
  170. #define TSC_CTPH_6CYCLES (TSC_CR_CTPH_2 | TSC_CR_CTPH_0) /*!< Charge transfer pulse high during 6 cycles (PGCLK) */
  171. #define TSC_CTPH_7CYCLES (TSC_CR_CTPH_2 | TSC_CR_CTPH_1) /*!< Charge transfer pulse high during 7 cycles (PGCLK) */
  172. #define TSC_CTPH_8CYCLES (TSC_CR_CTPH_2 | TSC_CR_CTPH_1 | TSC_CR_CTPH_0) /*!< Charge transfer pulse high during 8 cycles (PGCLK) */
  173. #define TSC_CTPH_9CYCLES TSC_CR_CTPH_3 /*!< Charge transfer pulse high during 9 cycles (PGCLK) */
  174. #define TSC_CTPH_10CYCLES (TSC_CR_CTPH_3 | TSC_CR_CTPH_0) /*!< Charge transfer pulse high during 10 cycles (PGCLK) */
  175. #define TSC_CTPH_11CYCLES (TSC_CR_CTPH_3 | TSC_CR_CTPH_1) /*!< Charge transfer pulse high during 11 cycles (PGCLK) */
  176. #define TSC_CTPH_12CYCLES (TSC_CR_CTPH_3 | TSC_CR_CTPH_1 | TSC_CR_CTPH_0) /*!< Charge transfer pulse high during 12 cycles (PGCLK) */
  177. #define TSC_CTPH_13CYCLES (TSC_CR_CTPH_3 | TSC_CR_CTPH_2) /*!< Charge transfer pulse high during 13 cycles (PGCLK) */
  178. #define TSC_CTPH_14CYCLES (TSC_CR_CTPH_3 | TSC_CR_CTPH_2 | TSC_CR_CTPH_0) /*!< Charge transfer pulse high during 14 cycles (PGCLK) */
  179. #define TSC_CTPH_15CYCLES (TSC_CR_CTPH_3 | TSC_CR_CTPH_2 | TSC_CR_CTPH_1) /*!< Charge transfer pulse high during 15 cycles (PGCLK) */
  180. #define TSC_CTPH_16CYCLES (TSC_CR_CTPH_3 | TSC_CR_CTPH_2 | TSC_CR_CTPH_1 | TSC_CR_CTPH_0) /*!< Charge transfer pulse high during 16 cycles (PGCLK) */
  181. /**
  182. * @}
  183. */
  184. /** @defgroup TSC_CTPulseLL_Config CTPulse Low Length
  185. * @{
  186. */
  187. #define TSC_CTPL_1CYCLE 0x00000000UL /*!< Charge transfer pulse low during 1 cycle (PGCLK) */
  188. #define TSC_CTPL_2CYCLES TSC_CR_CTPL_0 /*!< Charge transfer pulse low during 2 cycles (PGCLK) */
  189. #define TSC_CTPL_3CYCLES TSC_CR_CTPL_1 /*!< Charge transfer pulse low during 3 cycles (PGCLK) */
  190. #define TSC_CTPL_4CYCLES (TSC_CR_CTPL_1 | TSC_CR_CTPL_0) /*!< Charge transfer pulse low during 4 cycles (PGCLK) */
  191. #define TSC_CTPL_5CYCLES TSC_CR_CTPL_2 /*!< Charge transfer pulse low during 5 cycles (PGCLK) */
  192. #define TSC_CTPL_6CYCLES (TSC_CR_CTPL_2 | TSC_CR_CTPL_0) /*!< Charge transfer pulse low during 6 cycles (PGCLK) */
  193. #define TSC_CTPL_7CYCLES (TSC_CR_CTPL_2 | TSC_CR_CTPL_1) /*!< Charge transfer pulse low during 7 cycles (PGCLK) */
  194. #define TSC_CTPL_8CYCLES (TSC_CR_CTPL_2 | TSC_CR_CTPL_1 | TSC_CR_CTPL_0) /*!< Charge transfer pulse low during 8 cycles (PGCLK) */
  195. #define TSC_CTPL_9CYCLES TSC_CR_CTPL_3 /*!< Charge transfer pulse low during 9 cycles (PGCLK) */
  196. #define TSC_CTPL_10CYCLES (TSC_CR_CTPL_3 | TSC_CR_CTPL_0) /*!< Charge transfer pulse low during 10 cycles (PGCLK) */
  197. #define TSC_CTPL_11CYCLES (TSC_CR_CTPL_3 | TSC_CR_CTPL_1) /*!< Charge transfer pulse low during 11 cycles (PGCLK) */
  198. #define TSC_CTPL_12CYCLES (TSC_CR_CTPL_3 | TSC_CR_CTPL_1 | TSC_CR_CTPL_0) /*!< Charge transfer pulse low during 12 cycles (PGCLK) */
  199. #define TSC_CTPL_13CYCLES (TSC_CR_CTPL_3 | TSC_CR_CTPL_2) /*!< Charge transfer pulse low during 13 cycles (PGCLK) */
  200. #define TSC_CTPL_14CYCLES (TSC_CR_CTPL_3 | TSC_CR_CTPL_2 | TSC_CR_CTPL_0) /*!< Charge transfer pulse low during 14 cycles (PGCLK) */
  201. #define TSC_CTPL_15CYCLES (TSC_CR_CTPL_3 | TSC_CR_CTPL_2 | TSC_CR_CTPL_1) /*!< Charge transfer pulse low during 15 cycles (PGCLK) */
  202. #define TSC_CTPL_16CYCLES (TSC_CR_CTPL_3 | TSC_CR_CTPL_2 | TSC_CR_CTPL_1 | TSC_CR_CTPL_0) /*!< Charge transfer pulse low during 16 cycles (PGCLK) */
  203. /**
  204. * @}
  205. */
  206. /** @defgroup TSC_SpreadSpec_Prescaler Spread Spectrum Prescaler
  207. * @{
  208. */
  209. #define TSC_SS_PRESC_DIV1 0x00000000UL /*!< Spread Spectrum Prescaler Div1 */
  210. #define TSC_SS_PRESC_DIV2 TSC_CR_SSPSC /*!< Spread Spectrum Prescaler Div2 */
  211. /**
  212. * @}
  213. */
  214. /** @defgroup TSC_PulseGenerator_Prescaler Pulse Generator Prescaler
  215. * @{
  216. */
  217. #define TSC_PG_PRESC_DIV1 0x00000000UL /*!< Pulse Generator HCLK Div1 */
  218. #define TSC_PG_PRESC_DIV2 TSC_CR_PGPSC_0 /*!< Pulse Generator HCLK Div2 */
  219. #define TSC_PG_PRESC_DIV4 TSC_CR_PGPSC_1 /*!< Pulse Generator HCLK Div4 */
  220. #define TSC_PG_PRESC_DIV8 (TSC_CR_PGPSC_1 | TSC_CR_PGPSC_0) /*!< Pulse Generator HCLK Div8 */
  221. #define TSC_PG_PRESC_DIV16 TSC_CR_PGPSC_2 /*!< Pulse Generator HCLK Div16 */
  222. #define TSC_PG_PRESC_DIV32 (TSC_CR_PGPSC_2 | TSC_CR_PGPSC_0) /*!< Pulse Generator HCLK Div32 */
  223. #define TSC_PG_PRESC_DIV64 (TSC_CR_PGPSC_2 | TSC_CR_PGPSC_1) /*!< Pulse Generator HCLK Div64 */
  224. #define TSC_PG_PRESC_DIV128 (TSC_CR_PGPSC_2 | TSC_CR_PGPSC_1 | TSC_CR_PGPSC_0) /*!< Pulse Generator HCLK Div128 */
  225. /**
  226. * @}
  227. */
  228. /** @defgroup TSC_MaxCount_Value Max Count Value
  229. * @{
  230. */
  231. #define TSC_MCV_255 0x00000000UL /*!< 255 maximum number of charge transfer pulses */
  232. #define TSC_MCV_511 TSC_CR_MCV_0 /*!< 511 maximum number of charge transfer pulses */
  233. #define TSC_MCV_1023 TSC_CR_MCV_1 /*!< 1023 maximum number of charge transfer pulses */
  234. #define TSC_MCV_2047 (TSC_CR_MCV_1 | TSC_CR_MCV_0) /*!< 2047 maximum number of charge transfer pulses */
  235. #define TSC_MCV_4095 TSC_CR_MCV_2 /*!< 4095 maximum number of charge transfer pulses */
  236. #define TSC_MCV_8191 (TSC_CR_MCV_2 | TSC_CR_MCV_0) /*!< 8191 maximum number of charge transfer pulses */
  237. #define TSC_MCV_16383 (TSC_CR_MCV_2 | TSC_CR_MCV_1) /*!< 16383 maximum number of charge transfer pulses */
  238. /**
  239. * @}
  240. */
  241. /** @defgroup TSC_IO_Default_Mode IO Default Mode
  242. * @{
  243. */
  244. #define TSC_IODEF_OUT_PP_LOW 0x00000000UL /*!< I/Os are forced to output push-pull low */
  245. #define TSC_IODEF_IN_FLOAT TSC_CR_IODEF /*!< I/Os are in input floating */
  246. /**
  247. * @}
  248. */
  249. /** @defgroup TSC_Synchro_Pin_Polarity Synchro Pin Polarity
  250. * @{
  251. */
  252. #define TSC_SYNC_POLARITY_FALLING 0x00000000UL /*!< Falling edge only */
  253. #define TSC_SYNC_POLARITY_RISING TSC_CR_SYNCPOL /*!< Rising edge and high level */
  254. /**
  255. * @}
  256. */
  257. /** @defgroup TSC_Acquisition_Mode Acquisition Mode
  258. * @{
  259. */
  260. #define TSC_ACQ_MODE_NORMAL 0x00000000UL /*!< Normal acquisition mode (acquisition starts as soon as START bit is set) */
  261. #define TSC_ACQ_MODE_SYNCHRO TSC_CR_AM /*!< Synchronized acquisition mode (acquisition starts if START bit is set and when the selected signal is detected on the SYNC input pin) */
  262. /**
  263. * @}
  264. */
  265. /** @defgroup TSC_interrupts_definition Interrupts definition
  266. * @{
  267. */
  268. #define TSC_IT_EOA TSC_IER_EOAIE /*!< End of acquisition interrupt enable */
  269. #define TSC_IT_MCE TSC_IER_MCEIE /*!< Max count error interrupt enable */
  270. /**
  271. * @}
  272. */
  273. /** @defgroup TSC_flags_definition Flags definition
  274. * @{
  275. */
  276. #define TSC_FLAG_EOA TSC_ISR_EOAF /*!< End of acquisition flag */
  277. #define TSC_FLAG_MCE TSC_ISR_MCEF /*!< Max count error flag */
  278. /**
  279. * @}
  280. */
  281. /** @defgroup TSC_Group_definition Group definition
  282. * @{
  283. */
  284. #define TSC_GROUP1 (uint32_t)(0x1UL << TSC_GROUP1_IDX)
  285. #define TSC_GROUP2 (uint32_t)(0x1UL << TSC_GROUP2_IDX)
  286. #define TSC_GROUP3 (uint32_t)(0x1UL << TSC_GROUP3_IDX)
  287. #define TSC_GROUP4 (uint32_t)(0x1UL << TSC_GROUP4_IDX)
  288. #define TSC_GROUP5 (uint32_t)(0x1UL << TSC_GROUP5_IDX)
  289. #define TSC_GROUP6 (uint32_t)(0x1UL << TSC_GROUP6_IDX)
  290. #define TSC_GROUP7 (uint32_t)(0x1UL << TSC_GROUP7_IDX)
  291. #define TSC_GROUP8 (uint32_t)(0x1UL << TSC_GROUP8_IDX)
  292. #define TSC_GROUP1_IO1 TSC_IOCCR_G1_IO1 /*!< TSC Group1 IO1 */
  293. #define TSC_GROUP1_IO2 TSC_IOCCR_G1_IO2 /*!< TSC Group1 IO2 */
  294. #define TSC_GROUP1_IO3 TSC_IOCCR_G1_IO3 /*!< TSC Group1 IO3 */
  295. #define TSC_GROUP1_IO4 TSC_IOCCR_G1_IO4 /*!< TSC Group1 IO4 */
  296. #define TSC_GROUP2_IO1 TSC_IOCCR_G2_IO1 /*!< TSC Group2 IO1 */
  297. #define TSC_GROUP2_IO2 TSC_IOCCR_G2_IO2 /*!< TSC Group2 IO2 */
  298. #define TSC_GROUP2_IO3 TSC_IOCCR_G2_IO3 /*!< TSC Group2 IO3 */
  299. #define TSC_GROUP2_IO4 TSC_IOCCR_G2_IO4 /*!< TSC Group2 IO4 */
  300. #define TSC_GROUP3_IO1 TSC_IOCCR_G3_IO1 /*!< TSC Group3 IO1 */
  301. #define TSC_GROUP3_IO2 TSC_IOCCR_G3_IO2 /*!< TSC Group3 IO2 */
  302. #define TSC_GROUP3_IO3 TSC_IOCCR_G3_IO3 /*!< TSC Group3 IO3 */
  303. #define TSC_GROUP3_IO4 TSC_IOCCR_G3_IO4 /*!< TSC Group3 IO4 */
  304. #define TSC_GROUP4_IO1 TSC_IOCCR_G4_IO1 /*!< TSC Group4 IO1 */
  305. #define TSC_GROUP4_IO2 TSC_IOCCR_G4_IO2 /*!< TSC Group4 IO2 */
  306. #define TSC_GROUP4_IO3 TSC_IOCCR_G4_IO3 /*!< TSC Group4 IO3 */
  307. #define TSC_GROUP4_IO4 TSC_IOCCR_G4_IO4 /*!< TSC Group4 IO4 */
  308. #define TSC_GROUP5_IO1 TSC_IOCCR_G5_IO1 /*!< TSC Group5 IO1 */
  309. #define TSC_GROUP5_IO2 TSC_IOCCR_G5_IO2 /*!< TSC Group5 IO2 */
  310. #define TSC_GROUP5_IO3 TSC_IOCCR_G5_IO3 /*!< TSC Group5 IO3 */
  311. #define TSC_GROUP5_IO4 TSC_IOCCR_G5_IO4 /*!< TSC Group5 IO4 */
  312. #define TSC_GROUP6_IO1 TSC_IOCCR_G6_IO1 /*!< TSC Group6 IO1 */
  313. #define TSC_GROUP6_IO2 TSC_IOCCR_G6_IO2 /*!< TSC Group6 IO2 */
  314. #define TSC_GROUP6_IO3 TSC_IOCCR_G6_IO3 /*!< TSC Group6 IO3 */
  315. #define TSC_GROUP6_IO4 TSC_IOCCR_G6_IO4 /*!< TSC Group6 IO4 */
  316. #define TSC_GROUP7_IO1 TSC_IOCCR_G7_IO1 /*!< TSC Group7 IO1 */
  317. #define TSC_GROUP7_IO2 TSC_IOCCR_G7_IO2 /*!< TSC Group7 IO2 */
  318. #define TSC_GROUP7_IO3 TSC_IOCCR_G7_IO3 /*!< TSC Group7 IO3 */
  319. #define TSC_GROUP7_IO4 TSC_IOCCR_G7_IO4 /*!< TSC Group7 IO4 */
  320. #define TSC_GROUP8_IO1 TSC_IOCCR_G8_IO1 /*!< TSC Group8 IO1 */
  321. #define TSC_GROUP8_IO2 TSC_IOCCR_G8_IO2 /*!< TSC Group8 IO2 */
  322. #define TSC_GROUP8_IO3 TSC_IOCCR_G8_IO3 /*!< TSC Group8 IO3 */
  323. #define TSC_GROUP8_IO4 TSC_IOCCR_G8_IO4 /*!< TSC Group8 IO4 */
  324. /**
  325. * @}
  326. */
  327. /**
  328. * @}
  329. */
  330. /* Exported macros -----------------------------------------------------------*/
  331. /** @defgroup TSC_Exported_Macros TSC Exported Macros
  332. * @{
  333. */
  334. /** @brief Reset TSC handle state.
  335. * @param __HANDLE__ TSC handle
  336. * @retval None
  337. */
  338. #if (USE_HAL_TSC_REGISTER_CALLBACKS == 1)
  339. #define __HAL_TSC_RESET_HANDLE_STATE(__HANDLE__) do{ \
  340. (__HANDLE__)->State = HAL_TSC_STATE_RESET; \
  341. (__HANDLE__)->MspInitCallback = NULL; \
  342. (__HANDLE__)->MspDeInitCallback = NULL; \
  343. } while(0)
  344. #else
  345. #define __HAL_TSC_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_TSC_STATE_RESET)
  346. #endif
  347. /**
  348. * @brief Enable the TSC peripheral.
  349. * @param __HANDLE__ TSC handle
  350. * @retval None
  351. */
  352. #define __HAL_TSC_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->CR |= TSC_CR_TSCE)
  353. /**
  354. * @brief Disable the TSC peripheral.
  355. * @param __HANDLE__ TSC handle
  356. * @retval None
  357. */
  358. #define __HAL_TSC_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->CR &= (uint32_t)(~TSC_CR_TSCE))
  359. /**
  360. * @brief Start acquisition.
  361. * @param __HANDLE__ TSC handle
  362. * @retval None
  363. */
  364. #define __HAL_TSC_START_ACQ(__HANDLE__) ((__HANDLE__)->Instance->CR |= TSC_CR_START)
  365. /**
  366. * @brief Stop acquisition.
  367. * @param __HANDLE__ TSC handle
  368. * @retval None
  369. */
  370. #define __HAL_TSC_STOP_ACQ(__HANDLE__) ((__HANDLE__)->Instance->CR &= (uint32_t)(~TSC_CR_START))
  371. /**
  372. * @brief Set IO default mode to output push-pull low.
  373. * @param __HANDLE__ TSC handle
  374. * @retval None
  375. */
  376. #define __HAL_TSC_SET_IODEF_OUTPPLOW(__HANDLE__) ((__HANDLE__)->Instance->CR &= (uint32_t)(~TSC_CR_IODEF))
  377. /**
  378. * @brief Set IO default mode to input floating.
  379. * @param __HANDLE__ TSC handle
  380. * @retval None
  381. */
  382. #define __HAL_TSC_SET_IODEF_INFLOAT(__HANDLE__) ((__HANDLE__)->Instance->CR |= TSC_CR_IODEF)
  383. /**
  384. * @brief Set synchronization polarity to falling edge.
  385. * @param __HANDLE__ TSC handle
  386. * @retval None
  387. */
  388. #define __HAL_TSC_SET_SYNC_POL_FALL(__HANDLE__) ((__HANDLE__)->Instance->CR &= (uint32_t)(~TSC_CR_SYNCPOL))
  389. /**
  390. * @brief Set synchronization polarity to rising edge and high level.
  391. * @param __HANDLE__ TSC handle
  392. * @retval None
  393. */
  394. #define __HAL_TSC_SET_SYNC_POL_RISE_HIGH(__HANDLE__) ((__HANDLE__)->Instance->CR |= TSC_CR_SYNCPOL)
  395. /**
  396. * @brief Enable TSC interrupt.
  397. * @param __HANDLE__ TSC handle
  398. * @param __INTERRUPT__ TSC interrupt
  399. * @retval None
  400. */
  401. #define __HAL_TSC_ENABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->IER |= (__INTERRUPT__))
  402. /**
  403. * @brief Disable TSC interrupt.
  404. * @param __HANDLE__ TSC handle
  405. * @param __INTERRUPT__ TSC interrupt
  406. * @retval None
  407. */
  408. #define __HAL_TSC_DISABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->IER &= (uint32_t)(~(__INTERRUPT__)))
  409. /** @brief Check whether the specified TSC interrupt source is enabled or not.
  410. * @param __HANDLE__ TSC Handle
  411. * @param __INTERRUPT__ TSC interrupt
  412. * @retval SET or RESET
  413. */
  414. #define __HAL_TSC_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) ((((__HANDLE__)->Instance->IER & (__INTERRUPT__)) == (__INTERRUPT__)) ? SET : RESET)
  415. /**
  416. * @brief Check whether the specified TSC flag is set or not.
  417. * @param __HANDLE__ TSC handle
  418. * @param __FLAG__ TSC flag
  419. * @retval SET or RESET
  420. */
  421. #define __HAL_TSC_GET_FLAG(__HANDLE__, __FLAG__) ((((__HANDLE__)->Instance->ISR & (__FLAG__)) == (__FLAG__)) ? SET : RESET)
  422. /**
  423. * @brief Clear the TSC's pending flag.
  424. * @param __HANDLE__ TSC handle
  425. * @param __FLAG__ TSC flag
  426. * @retval None
  427. */
  428. #define __HAL_TSC_CLEAR_FLAG(__HANDLE__, __FLAG__) ((__HANDLE__)->Instance->ICR = (__FLAG__))
  429. /**
  430. * @brief Enable schmitt trigger hysteresis on a group of IOs.
  431. * @param __HANDLE__ TSC handle
  432. * @param __GX_IOY_MASK__ IOs mask
  433. * @retval None
  434. */
  435. #define __HAL_TSC_ENABLE_HYSTERESIS(__HANDLE__, __GX_IOY_MASK__) ((__HANDLE__)->Instance->IOHCR |= (__GX_IOY_MASK__))
  436. /**
  437. * @brief Disable schmitt trigger hysteresis on a group of IOs.
  438. * @param __HANDLE__ TSC handle
  439. * @param __GX_IOY_MASK__ IOs mask
  440. * @retval None
  441. */
  442. #define __HAL_TSC_DISABLE_HYSTERESIS(__HANDLE__, __GX_IOY_MASK__) ((__HANDLE__)->Instance->IOHCR &= (uint32_t)(~(__GX_IOY_MASK__)))
  443. /**
  444. * @brief Open analog switch on a group of IOs.
  445. * @param __HANDLE__ TSC handle
  446. * @param __GX_IOY_MASK__ IOs mask
  447. * @retval None
  448. */
  449. #define __HAL_TSC_OPEN_ANALOG_SWITCH(__HANDLE__, __GX_IOY_MASK__) ((__HANDLE__)->Instance->IOASCR &= (uint32_t)(~(__GX_IOY_MASK__)))
  450. /**
  451. * @brief Close analog switch on a group of IOs.
  452. * @param __HANDLE__ TSC handle
  453. * @param __GX_IOY_MASK__ IOs mask
  454. * @retval None
  455. */
  456. #define __HAL_TSC_CLOSE_ANALOG_SWITCH(__HANDLE__, __GX_IOY_MASK__) ((__HANDLE__)->Instance->IOASCR |= (__GX_IOY_MASK__))
  457. /**
  458. * @brief Enable a group of IOs in channel mode.
  459. * @param __HANDLE__ TSC handle
  460. * @param __GX_IOY_MASK__ IOs mask
  461. * @retval None
  462. */
  463. #define __HAL_TSC_ENABLE_CHANNEL(__HANDLE__, __GX_IOY_MASK__) ((__HANDLE__)->Instance->IOCCR |= (__GX_IOY_MASK__))
  464. /**
  465. * @brief Disable a group of channel IOs.
  466. * @param __HANDLE__ TSC handle
  467. * @param __GX_IOY_MASK__ IOs mask
  468. * @retval None
  469. */
  470. #define __HAL_TSC_DISABLE_CHANNEL(__HANDLE__, __GX_IOY_MASK__) ((__HANDLE__)->Instance->IOCCR &= (uint32_t)(~(__GX_IOY_MASK__)))
  471. /**
  472. * @brief Enable a group of IOs in sampling mode.
  473. * @param __HANDLE__ TSC handle
  474. * @param __GX_IOY_MASK__ IOs mask
  475. * @retval None
  476. */
  477. #define __HAL_TSC_ENABLE_SAMPLING(__HANDLE__, __GX_IOY_MASK__) ((__HANDLE__)->Instance->IOSCR |= (__GX_IOY_MASK__))
  478. /**
  479. * @brief Disable a group of sampling IOs.
  480. * @param __HANDLE__ TSC handle
  481. * @param __GX_IOY_MASK__ IOs mask
  482. * @retval None
  483. */
  484. #define __HAL_TSC_DISABLE_SAMPLING(__HANDLE__, __GX_IOY_MASK__) ((__HANDLE__)->Instance->IOSCR &= (uint32_t)(~(__GX_IOY_MASK__)))
  485. /**
  486. * @brief Enable acquisition groups.
  487. * @param __HANDLE__ TSC handle
  488. * @param __GX_MASK__ Groups mask
  489. * @retval None
  490. */
  491. #define __HAL_TSC_ENABLE_GROUP(__HANDLE__, __GX_MASK__) ((__HANDLE__)->Instance->IOGCSR |= (__GX_MASK__))
  492. /**
  493. * @brief Disable acquisition groups.
  494. * @param __HANDLE__ TSC handle
  495. * @param __GX_MASK__ Groups mask
  496. * @retval None
  497. */
  498. #define __HAL_TSC_DISABLE_GROUP(__HANDLE__, __GX_MASK__) ((__HANDLE__)->Instance->IOGCSR &= (uint32_t)(~(__GX_MASK__)))
  499. /** @brief Gets acquisition group status.
  500. * @param __HANDLE__ TSC Handle
  501. * @param __GX_INDEX__ Group index
  502. * @retval SET or RESET
  503. */
  504. #define __HAL_TSC_GET_GROUP_STATUS(__HANDLE__, __GX_INDEX__) \
  505. ((((__HANDLE__)->Instance->IOGCSR & (uint32_t)(1UL << (((__GX_INDEX__) & (uint32_t)TSC_NB_OF_GROUPS) + 16UL))) == (uint32_t)(1UL << (((__GX_INDEX__) & (uint32_t)TSC_NB_OF_GROUPS) + 16UL))) ? TSC_GROUP_COMPLETED : TSC_GROUP_ONGOING)
  506. /**
  507. * @}
  508. */
  509. /* Private macros ------------------------------------------------------------*/
  510. /** @defgroup TSC_Private_Macros TSC Private Macros
  511. * @{
  512. */
  513. #define IS_TSC_CTPH(__VALUE__) (((__VALUE__) == TSC_CTPH_1CYCLE) || \
  514. ((__VALUE__) == TSC_CTPH_2CYCLES) || \
  515. ((__VALUE__) == TSC_CTPH_3CYCLES) || \
  516. ((__VALUE__) == TSC_CTPH_4CYCLES) || \
  517. ((__VALUE__) == TSC_CTPH_5CYCLES) || \
  518. ((__VALUE__) == TSC_CTPH_6CYCLES) || \
  519. ((__VALUE__) == TSC_CTPH_7CYCLES) || \
  520. ((__VALUE__) == TSC_CTPH_8CYCLES) || \
  521. ((__VALUE__) == TSC_CTPH_9CYCLES) || \
  522. ((__VALUE__) == TSC_CTPH_10CYCLES) || \
  523. ((__VALUE__) == TSC_CTPH_11CYCLES) || \
  524. ((__VALUE__) == TSC_CTPH_12CYCLES) || \
  525. ((__VALUE__) == TSC_CTPH_13CYCLES) || \
  526. ((__VALUE__) == TSC_CTPH_14CYCLES) || \
  527. ((__VALUE__) == TSC_CTPH_15CYCLES) || \
  528. ((__VALUE__) == TSC_CTPH_16CYCLES))
  529. #define IS_TSC_CTPL(__VALUE__) (((__VALUE__) == TSC_CTPL_1CYCLE) || \
  530. ((__VALUE__) == TSC_CTPL_2CYCLES) || \
  531. ((__VALUE__) == TSC_CTPL_3CYCLES) || \
  532. ((__VALUE__) == TSC_CTPL_4CYCLES) || \
  533. ((__VALUE__) == TSC_CTPL_5CYCLES) || \
  534. ((__VALUE__) == TSC_CTPL_6CYCLES) || \
  535. ((__VALUE__) == TSC_CTPL_7CYCLES) || \
  536. ((__VALUE__) == TSC_CTPL_8CYCLES) || \
  537. ((__VALUE__) == TSC_CTPL_9CYCLES) || \
  538. ((__VALUE__) == TSC_CTPL_10CYCLES) || \
  539. ((__VALUE__) == TSC_CTPL_11CYCLES) || \
  540. ((__VALUE__) == TSC_CTPL_12CYCLES) || \
  541. ((__VALUE__) == TSC_CTPL_13CYCLES) || \
  542. ((__VALUE__) == TSC_CTPL_14CYCLES) || \
  543. ((__VALUE__) == TSC_CTPL_15CYCLES) || \
  544. ((__VALUE__) == TSC_CTPL_16CYCLES))
  545. #define IS_TSC_SS(__VALUE__) (((FunctionalState)(__VALUE__) == DISABLE) || ((FunctionalState)(__VALUE__) == ENABLE))
  546. #define IS_TSC_SSD(__VALUE__) (((__VALUE__) == 0UL) || (((__VALUE__) > 0UL) && ((__VALUE__) < 128UL)))
  547. #define IS_TSC_SS_PRESC(__VALUE__) (((__VALUE__) == TSC_SS_PRESC_DIV1) || ((__VALUE__) == TSC_SS_PRESC_DIV2))
  548. #define IS_TSC_PG_PRESC(__VALUE__) (((__VALUE__) == TSC_PG_PRESC_DIV1) || \
  549. ((__VALUE__) == TSC_PG_PRESC_DIV2) || \
  550. ((__VALUE__) == TSC_PG_PRESC_DIV4) || \
  551. ((__VALUE__) == TSC_PG_PRESC_DIV8) || \
  552. ((__VALUE__) == TSC_PG_PRESC_DIV16) || \
  553. ((__VALUE__) == TSC_PG_PRESC_DIV32) || \
  554. ((__VALUE__) == TSC_PG_PRESC_DIV64) || \
  555. ((__VALUE__) == TSC_PG_PRESC_DIV128))
  556. #define IS_TSC_MCV(__VALUE__) (((__VALUE__) == TSC_MCV_255) || \
  557. ((__VALUE__) == TSC_MCV_511) || \
  558. ((__VALUE__) == TSC_MCV_1023) || \
  559. ((__VALUE__) == TSC_MCV_2047) || \
  560. ((__VALUE__) == TSC_MCV_4095) || \
  561. ((__VALUE__) == TSC_MCV_8191) || \
  562. ((__VALUE__) == TSC_MCV_16383))
  563. #define IS_TSC_IODEF(__VALUE__) (((__VALUE__) == TSC_IODEF_OUT_PP_LOW) || ((__VALUE__) == TSC_IODEF_IN_FLOAT))
  564. #define IS_TSC_SYNC_POL(__VALUE__) (((__VALUE__) == TSC_SYNC_POLARITY_FALLING) || ((__VALUE__) == TSC_SYNC_POLARITY_RISING))
  565. #define IS_TSC_ACQ_MODE(__VALUE__) (((__VALUE__) == TSC_ACQ_MODE_NORMAL) || ((__VALUE__) == TSC_ACQ_MODE_SYNCHRO))
  566. #define IS_TSC_MCE_IT(__VALUE__) (((FunctionalState)(__VALUE__) == DISABLE) || ((FunctionalState)(__VALUE__) == ENABLE))
  567. #define IS_TSC_GROUP_INDEX(__VALUE__) (((__VALUE__) == 0UL) || (((__VALUE__) > 0UL) && ((__VALUE__) < (uint32_t)TSC_NB_OF_GROUPS)))
  568. #define IS_TSC_GROUP(__VALUE__) ((((__VALUE__) & TSC_GROUP1_IO1) == TSC_GROUP1_IO1) ||\
  569. (((__VALUE__) & TSC_GROUP1_IO2) == TSC_GROUP1_IO2) ||\
  570. (((__VALUE__) & TSC_GROUP1_IO3) == TSC_GROUP1_IO3) ||\
  571. (((__VALUE__) & TSC_GROUP1_IO4) == TSC_GROUP1_IO4) ||\
  572. (((__VALUE__) & TSC_GROUP2_IO1) == TSC_GROUP2_IO1) ||\
  573. (((__VALUE__) & TSC_GROUP2_IO2) == TSC_GROUP2_IO2) ||\
  574. (((__VALUE__) & TSC_GROUP2_IO3) == TSC_GROUP2_IO3) ||\
  575. (((__VALUE__) & TSC_GROUP2_IO4) == TSC_GROUP2_IO4) ||\
  576. (((__VALUE__) & TSC_GROUP3_IO1) == TSC_GROUP3_IO1) ||\
  577. (((__VALUE__) & TSC_GROUP3_IO2) == TSC_GROUP3_IO2) ||\
  578. (((__VALUE__) & TSC_GROUP3_IO3) == TSC_GROUP3_IO3) ||\
  579. (((__VALUE__) & TSC_GROUP3_IO4) == TSC_GROUP3_IO4) ||\
  580. (((__VALUE__) & TSC_GROUP4_IO1) == TSC_GROUP4_IO1) ||\
  581. (((__VALUE__) & TSC_GROUP4_IO2) == TSC_GROUP4_IO2) ||\
  582. (((__VALUE__) & TSC_GROUP4_IO3) == TSC_GROUP4_IO3) ||\
  583. (((__VALUE__) & TSC_GROUP4_IO4) == TSC_GROUP4_IO4) ||\
  584. (((__VALUE__) & TSC_GROUP5_IO1) == TSC_GROUP5_IO1) ||\
  585. (((__VALUE__) & TSC_GROUP5_IO2) == TSC_GROUP5_IO2) ||\
  586. (((__VALUE__) & TSC_GROUP5_IO3) == TSC_GROUP5_IO3) ||\
  587. (((__VALUE__) & TSC_GROUP5_IO4) == TSC_GROUP5_IO4) ||\
  588. (((__VALUE__) & TSC_GROUP6_IO1) == TSC_GROUP6_IO1) ||\
  589. (((__VALUE__) & TSC_GROUP6_IO2) == TSC_GROUP6_IO2) ||\
  590. (((__VALUE__) & TSC_GROUP6_IO3) == TSC_GROUP6_IO3) ||\
  591. (((__VALUE__) & TSC_GROUP6_IO4) == TSC_GROUP6_IO4) ||\
  592. (((__VALUE__) & TSC_GROUP7_IO1) == TSC_GROUP7_IO1) ||\
  593. (((__VALUE__) & TSC_GROUP7_IO2) == TSC_GROUP7_IO2) ||\
  594. (((__VALUE__) & TSC_GROUP7_IO3) == TSC_GROUP7_IO3) ||\
  595. (((__VALUE__) & TSC_GROUP7_IO4) == TSC_GROUP7_IO4) ||\
  596. (((__VALUE__) & TSC_GROUP8_IO1) == TSC_GROUP8_IO1) ||\
  597. (((__VALUE__) & TSC_GROUP8_IO2) == TSC_GROUP8_IO2) ||\
  598. (((__VALUE__) & TSC_GROUP8_IO3) == TSC_GROUP8_IO3) ||\
  599. (((__VALUE__) & TSC_GROUP8_IO4) == TSC_GROUP8_IO4))
  600. /**
  601. * @}
  602. */
  603. /* Exported functions --------------------------------------------------------*/
  604. /** @addtogroup TSC_Exported_Functions
  605. * @{
  606. */
  607. /** @addtogroup TSC_Exported_Functions_Group1 Initialization and de-initialization functions
  608. * @{
  609. */
  610. /* Initialization and de-initialization functions *****************************/
  611. HAL_StatusTypeDef HAL_TSC_Init(TSC_HandleTypeDef *htsc);
  612. HAL_StatusTypeDef HAL_TSC_DeInit(TSC_HandleTypeDef *htsc);
  613. void HAL_TSC_MspInit(TSC_HandleTypeDef *htsc);
  614. void HAL_TSC_MspDeInit(TSC_HandleTypeDef *htsc);
  615. /* Callbacks Register/UnRegister functions ***********************************/
  616. #if (USE_HAL_TSC_REGISTER_CALLBACKS == 1)
  617. HAL_StatusTypeDef HAL_TSC_RegisterCallback(TSC_HandleTypeDef *htsc, HAL_TSC_CallbackIDTypeDef CallbackID, pTSC_CallbackTypeDef pCallback);
  618. HAL_StatusTypeDef HAL_TSC_UnRegisterCallback(TSC_HandleTypeDef *htsc, HAL_TSC_CallbackIDTypeDef CallbackID);
  619. #endif /* USE_HAL_TSC_REGISTER_CALLBACKS */
  620. /**
  621. * @}
  622. */
  623. /** @addtogroup TSC_Exported_Functions_Group2 Input and Output operation functions
  624. * @{
  625. */
  626. /* IO operation functions *****************************************************/
  627. HAL_StatusTypeDef HAL_TSC_Start(TSC_HandleTypeDef *htsc);
  628. HAL_StatusTypeDef HAL_TSC_Start_IT(TSC_HandleTypeDef *htsc);
  629. HAL_StatusTypeDef HAL_TSC_Stop(TSC_HandleTypeDef *htsc);
  630. HAL_StatusTypeDef HAL_TSC_Stop_IT(TSC_HandleTypeDef *htsc);
  631. HAL_StatusTypeDef HAL_TSC_PollForAcquisition(TSC_HandleTypeDef *htsc);
  632. TSC_GroupStatusTypeDef HAL_TSC_GroupGetStatus(TSC_HandleTypeDef *htsc, uint32_t gx_index);
  633. uint32_t HAL_TSC_GroupGetValue(TSC_HandleTypeDef *htsc, uint32_t gx_index);
  634. /**
  635. * @}
  636. */
  637. /** @addtogroup TSC_Exported_Functions_Group3 Peripheral Control functions
  638. * @{
  639. */
  640. /* Peripheral Control functions ***********************************************/
  641. HAL_StatusTypeDef HAL_TSC_IOConfig(TSC_HandleTypeDef *htsc, TSC_IOConfigTypeDef *config);
  642. HAL_StatusTypeDef HAL_TSC_IODischarge(TSC_HandleTypeDef *htsc, uint32_t choice);
  643. /**
  644. * @}
  645. */
  646. /** @addtogroup TSC_Exported_Functions_Group4 Peripheral State and Errors functions
  647. * @{
  648. */
  649. /* Peripheral State and Error functions ***************************************/
  650. HAL_TSC_StateTypeDef HAL_TSC_GetState(TSC_HandleTypeDef *htsc);
  651. /**
  652. * @}
  653. */
  654. /** @addtogroup TSC_IRQ_Handler_and_Callbacks IRQ Handler and Callbacks
  655. * @{
  656. */
  657. /******* TSC IRQHandler and Callbacks used in Interrupt mode */
  658. void HAL_TSC_IRQHandler(TSC_HandleTypeDef *htsc);
  659. void HAL_TSC_ConvCpltCallback(TSC_HandleTypeDef *htsc);
  660. void HAL_TSC_ErrorCallback(TSC_HandleTypeDef *htsc);
  661. /**
  662. * @}
  663. */
  664. /**
  665. * @}
  666. */
  667. /**
  668. * @}
  669. */
  670. /**
  671. * @}
  672. */
  673. #endif /* TSC */
  674. #ifdef __cplusplus
  675. }
  676. #endif
  677. #endif /* STM32L0xx_HAL_TSC_H */
  678. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/