You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 

3294 lines
137 KiB

  1. /**
  2. ******************************************************************************
  3. * @file stm32l0xx_ll_tim.h
  4. * @author MCD Application Team
  5. * @brief Header file of TIM LL module.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * <h2><center>&copy; Copyright (c) 2016 STMicroelectronics.
  10. * All rights reserved.</center></h2>
  11. *
  12. * This software component is licensed by ST under BSD 3-Clause license,
  13. * the "License"; You may not use this file except in compliance with the
  14. * License. You may obtain a copy of the License at:
  15. * opensource.org/licenses/BSD-3-Clause
  16. *
  17. ******************************************************************************
  18. */
  19. /* Define to prevent recursive inclusion -------------------------------------*/
  20. #ifndef __STM32L0xx_LL_TIM_H
  21. #define __STM32L0xx_LL_TIM_H
  22. #ifdef __cplusplus
  23. extern "C" {
  24. #endif
  25. /* Includes ------------------------------------------------------------------*/
  26. #include "stm32l0xx.h"
  27. /** @addtogroup STM32L0xx_LL_Driver
  28. * @{
  29. */
  30. #if defined (TIM2) || defined (TIM3) || defined (TIM21) || defined (TIM22) || defined (TIM6) || defined (TIM7)
  31. /** @defgroup TIM_LL TIM
  32. * @{
  33. */
  34. /* Private types -------------------------------------------------------------*/
  35. /* Private variables ---------------------------------------------------------*/
  36. /** @defgroup TIM_LL_Private_Variables TIM Private Variables
  37. * @{
  38. */
  39. static const uint8_t OFFSET_TAB_CCMRx[] =
  40. {
  41. 0x00U, /* 0: TIMx_CH1 */
  42. 0x00U, /* 1: NA */
  43. 0x00U, /* 2: TIMx_CH2 */
  44. 0x00U, /* 3: NA */
  45. 0x04U, /* 4: TIMx_CH3 */
  46. 0x00U, /* 5: NA */
  47. 0x04U /* 6: TIMx_CH4 */
  48. };
  49. static const uint8_t SHIFT_TAB_OCxx[] =
  50. {
  51. 0U, /* 0: OC1M, OC1FE, OC1PE */
  52. 0U, /* 1: - NA */
  53. 8U, /* 2: OC2M, OC2FE, OC2PE */
  54. 0U, /* 3: - NA */
  55. 0U, /* 4: OC3M, OC3FE, OC3PE */
  56. 0U, /* 5: - NA */
  57. 8U /* 6: OC4M, OC4FE, OC4PE */
  58. };
  59. static const uint8_t SHIFT_TAB_ICxx[] =
  60. {
  61. 0U, /* 0: CC1S, IC1PSC, IC1F */
  62. 0U, /* 1: - NA */
  63. 8U, /* 2: CC2S, IC2PSC, IC2F */
  64. 0U, /* 3: - NA */
  65. 0U, /* 4: CC3S, IC3PSC, IC3F */
  66. 0U, /* 5: - NA */
  67. 8U /* 6: CC4S, IC4PSC, IC4F */
  68. };
  69. static const uint8_t SHIFT_TAB_CCxP[] =
  70. {
  71. 0U, /* 0: CC1P */
  72. 0U, /* 1: NA */
  73. 4U, /* 2: CC2P */
  74. 0U, /* 3: NA */
  75. 8U, /* 4: CC3P */
  76. 0U, /* 5: NA */
  77. 12U /* 6: CC4P */
  78. };
  79. /**
  80. * @}
  81. */
  82. /* Private constants ---------------------------------------------------------*/
  83. /** @defgroup TIM_LL_Private_Constants TIM Private Constants
  84. * @{
  85. */
  86. /* Remap mask definitions */
  87. #define TIMx_OR_RMP_SHIFT 16U
  88. #define TIMx_OR_RMP_MASK 0x0000FFFFU
  89. #define TIM2_OR_RMP_MASK ((TIM2_OR_ETR_RMP | TIM2_OR_TI4_RMP ) << TIMx_OR_RMP_SHIFT)
  90. #define TIM21_OR_RMP_MASK ((TIM21_OR_ETR_RMP | TIM21_OR_TI1_RMP | TIM21_OR_TI2_RMP) << TIMx_OR_RMP_SHIFT)
  91. #define TIM22_OR_RMP_MASK ((TIM22_OR_ETR_RMP | TIM22_OR_TI1_RMP) << TIMx_OR_RMP_SHIFT)
  92. #if defined(TIM3)
  93. #define TIM3_OR_RMP_MASK ((TIM3_OR_ETR_RMP | TIM3_OR_TI1_RMP | TIM3_OR_TI2_RMP | TIM3_OR_TI4_RMP) << TIMx_OR_RMP_SHIFT)
  94. #endif /* TIM3 */
  95. /**
  96. * @}
  97. */
  98. /* Private macros ------------------------------------------------------------*/
  99. /** @defgroup TIM_LL_Private_Macros TIM Private Macros
  100. * @{
  101. */
  102. /** @brief Convert channel id into channel index.
  103. * @param __CHANNEL__ This parameter can be one of the following values:
  104. * @arg @ref LL_TIM_CHANNEL_CH1
  105. * @arg @ref LL_TIM_CHANNEL_CH2
  106. * @arg @ref LL_TIM_CHANNEL_CH3
  107. * @arg @ref LL_TIM_CHANNEL_CH4
  108. * @retval none
  109. */
  110. #define TIM_GET_CHANNEL_INDEX( __CHANNEL__) \
  111. (((__CHANNEL__) == LL_TIM_CHANNEL_CH1) ? 0U :\
  112. ((__CHANNEL__) == LL_TIM_CHANNEL_CH2) ? 2U :\
  113. ((__CHANNEL__) == LL_TIM_CHANNEL_CH3) ? 4U : 6U)
  114. /**
  115. * @}
  116. */
  117. /* Exported types ------------------------------------------------------------*/
  118. #if defined(USE_FULL_LL_DRIVER)
  119. /** @defgroup TIM_LL_ES_INIT TIM Exported Init structure
  120. * @{
  121. */
  122. /**
  123. * @brief TIM Time Base configuration structure definition.
  124. */
  125. typedef struct
  126. {
  127. uint16_t Prescaler; /*!< Specifies the prescaler value used to divide the TIM clock.
  128. This parameter can be a number between Min_Data=0x0000 and Max_Data=0xFFFF.
  129. This feature can be modified afterwards using unitary function @ref LL_TIM_SetPrescaler().*/
  130. uint32_t CounterMode; /*!< Specifies the counter mode.
  131. This parameter can be a value of @ref TIM_LL_EC_COUNTERMODE.
  132. This feature can be modified afterwards using unitary function @ref LL_TIM_SetCounterMode().*/
  133. uint32_t Autoreload; /*!< Specifies the auto reload value to be loaded into the active
  134. Auto-Reload Register at the next update event.
  135. This parameter must be a number between Min_Data=0x0000 and Max_Data=0xFFFF.
  136. Some timer instances may support 32 bits counters. In that case this parameter must be a number between 0x0000 and 0xFFFFFFFF.
  137. This feature can be modified afterwards using unitary function @ref LL_TIM_SetAutoReload().*/
  138. uint32_t ClockDivision; /*!< Specifies the clock division.
  139. This parameter can be a value of @ref TIM_LL_EC_CLOCKDIVISION.
  140. This feature can be modified afterwards using unitary function @ref LL_TIM_SetClockDivision().*/
  141. } LL_TIM_InitTypeDef;
  142. /**
  143. * @brief TIM Output Compare configuration structure definition.
  144. */
  145. typedef struct
  146. {
  147. uint32_t OCMode; /*!< Specifies the output mode.
  148. This parameter can be a value of @ref TIM_LL_EC_OCMODE.
  149. This feature can be modified afterwards using unitary function @ref LL_TIM_OC_SetMode().*/
  150. uint32_t OCState; /*!< Specifies the TIM Output Compare state.
  151. This parameter can be a value of @ref TIM_LL_EC_OCSTATE.
  152. This feature can be modified afterwards using unitary functions @ref LL_TIM_CC_EnableChannel() or @ref LL_TIM_CC_DisableChannel().*/
  153. uint32_t CompareValue; /*!< Specifies the Compare value to be loaded into the Capture Compare Register.
  154. This parameter can be a number between Min_Data=0x0000 and Max_Data=0xFFFF.
  155. This feature can be modified afterwards using unitary function LL_TIM_OC_SetCompareCHx (x=1..6).*/
  156. uint32_t OCPolarity; /*!< Specifies the output polarity.
  157. This parameter can be a value of @ref TIM_LL_EC_OCPOLARITY.
  158. This feature can be modified afterwards using unitary function @ref LL_TIM_OC_SetPolarity().*/
  159. } LL_TIM_OC_InitTypeDef;
  160. /**
  161. * @brief TIM Input Capture configuration structure definition.
  162. */
  163. typedef struct
  164. {
  165. uint32_t ICPolarity; /*!< Specifies the active edge of the input signal.
  166. This parameter can be a value of @ref TIM_LL_EC_IC_POLARITY.
  167. This feature can be modified afterwards using unitary function @ref LL_TIM_IC_SetPolarity().*/
  168. uint32_t ICActiveInput; /*!< Specifies the input.
  169. This parameter can be a value of @ref TIM_LL_EC_ACTIVEINPUT.
  170. This feature can be modified afterwards using unitary function @ref LL_TIM_IC_SetActiveInput().*/
  171. uint32_t ICPrescaler; /*!< Specifies the Input Capture Prescaler.
  172. This parameter can be a value of @ref TIM_LL_EC_ICPSC.
  173. This feature can be modified afterwards using unitary function @ref LL_TIM_IC_SetPrescaler().*/
  174. uint32_t ICFilter; /*!< Specifies the input capture filter.
  175. This parameter can be a value of @ref TIM_LL_EC_IC_FILTER.
  176. This feature can be modified afterwards using unitary function @ref LL_TIM_IC_SetFilter().*/
  177. } LL_TIM_IC_InitTypeDef;
  178. /**
  179. * @brief TIM Encoder interface configuration structure definition.
  180. */
  181. typedef struct
  182. {
  183. uint32_t EncoderMode; /*!< Specifies the encoder resolution (x2 or x4).
  184. This parameter can be a value of @ref TIM_LL_EC_ENCODERMODE.
  185. This feature can be modified afterwards using unitary function @ref LL_TIM_SetEncoderMode().*/
  186. uint32_t IC1Polarity; /*!< Specifies the active edge of TI1 input.
  187. This parameter can be a value of @ref TIM_LL_EC_IC_POLARITY.
  188. This feature can be modified afterwards using unitary function @ref LL_TIM_IC_SetPolarity().*/
  189. uint32_t IC1ActiveInput; /*!< Specifies the TI1 input source
  190. This parameter can be a value of @ref TIM_LL_EC_ACTIVEINPUT.
  191. This feature can be modified afterwards using unitary function @ref LL_TIM_IC_SetActiveInput().*/
  192. uint32_t IC1Prescaler; /*!< Specifies the TI1 input prescaler value.
  193. This parameter can be a value of @ref TIM_LL_EC_ICPSC.
  194. This feature can be modified afterwards using unitary function @ref LL_TIM_IC_SetPrescaler().*/
  195. uint32_t IC1Filter; /*!< Specifies the TI1 input filter.
  196. This parameter can be a value of @ref TIM_LL_EC_IC_FILTER.
  197. This feature can be modified afterwards using unitary function @ref LL_TIM_IC_SetFilter().*/
  198. uint32_t IC2Polarity; /*!< Specifies the active edge of TI2 input.
  199. This parameter can be a value of @ref TIM_LL_EC_IC_POLARITY.
  200. This feature can be modified afterwards using unitary function @ref LL_TIM_IC_SetPolarity().*/
  201. uint32_t IC2ActiveInput; /*!< Specifies the TI2 input source
  202. This parameter can be a value of @ref TIM_LL_EC_ACTIVEINPUT.
  203. This feature can be modified afterwards using unitary function @ref LL_TIM_IC_SetActiveInput().*/
  204. uint32_t IC2Prescaler; /*!< Specifies the TI2 input prescaler value.
  205. This parameter can be a value of @ref TIM_LL_EC_ICPSC.
  206. This feature can be modified afterwards using unitary function @ref LL_TIM_IC_SetPrescaler().*/
  207. uint32_t IC2Filter; /*!< Specifies the TI2 input filter.
  208. This parameter can be a value of @ref TIM_LL_EC_IC_FILTER.
  209. This feature can be modified afterwards using unitary function @ref LL_TIM_IC_SetFilter().*/
  210. } LL_TIM_ENCODER_InitTypeDef;
  211. /**
  212. * @}
  213. */
  214. #endif /* USE_FULL_LL_DRIVER */
  215. /* Exported constants --------------------------------------------------------*/
  216. /** @defgroup TIM_LL_Exported_Constants TIM Exported Constants
  217. * @{
  218. */
  219. /** @defgroup TIM_LL_EC_GET_FLAG Get Flags Defines
  220. * @brief Flags defines which can be used with LL_TIM_ReadReg function.
  221. * @{
  222. */
  223. #define LL_TIM_SR_UIF TIM_SR_UIF /*!< Update interrupt flag */
  224. #define LL_TIM_SR_CC1IF TIM_SR_CC1IF /*!< Capture/compare 1 interrupt flag */
  225. #define LL_TIM_SR_CC2IF TIM_SR_CC2IF /*!< Capture/compare 2 interrupt flag */
  226. #define LL_TIM_SR_CC3IF TIM_SR_CC3IF /*!< Capture/compare 3 interrupt flag */
  227. #define LL_TIM_SR_CC4IF TIM_SR_CC4IF /*!< Capture/compare 4 interrupt flag */
  228. #define LL_TIM_SR_TIF TIM_SR_TIF /*!< Trigger interrupt flag */
  229. #define LL_TIM_SR_CC1OF TIM_SR_CC1OF /*!< Capture/Compare 1 overcapture flag */
  230. #define LL_TIM_SR_CC2OF TIM_SR_CC2OF /*!< Capture/Compare 2 overcapture flag */
  231. #define LL_TIM_SR_CC3OF TIM_SR_CC3OF /*!< Capture/Compare 3 overcapture flag */
  232. #define LL_TIM_SR_CC4OF TIM_SR_CC4OF /*!< Capture/Compare 4 overcapture flag */
  233. /**
  234. * @}
  235. */
  236. /** @defgroup TIM_LL_EC_IT IT Defines
  237. * @brief IT defines which can be used with LL_TIM_ReadReg and LL_TIM_WriteReg functions.
  238. * @{
  239. */
  240. #define LL_TIM_DIER_UIE TIM_DIER_UIE /*!< Update interrupt enable */
  241. #define LL_TIM_DIER_CC1IE TIM_DIER_CC1IE /*!< Capture/compare 1 interrupt enable */
  242. #define LL_TIM_DIER_CC2IE TIM_DIER_CC2IE /*!< Capture/compare 2 interrupt enable */
  243. #define LL_TIM_DIER_CC3IE TIM_DIER_CC3IE /*!< Capture/compare 3 interrupt enable */
  244. #define LL_TIM_DIER_CC4IE TIM_DIER_CC4IE /*!< Capture/compare 4 interrupt enable */
  245. #define LL_TIM_DIER_TIE TIM_DIER_TIE /*!< Trigger interrupt enable */
  246. /**
  247. * @}
  248. */
  249. /** @defgroup TIM_LL_EC_UPDATESOURCE Update Source
  250. * @{
  251. */
  252. #define LL_TIM_UPDATESOURCE_REGULAR 0x00000000U /*!< Counter overflow/underflow, Setting the UG bit or Update generation through the slave mode controller generates an update request */
  253. #define LL_TIM_UPDATESOURCE_COUNTER TIM_CR1_URS /*!< Only counter overflow/underflow generates an update request */
  254. /**
  255. * @}
  256. */
  257. /** @defgroup TIM_LL_EC_ONEPULSEMODE One Pulse Mode
  258. * @{
  259. */
  260. #define LL_TIM_ONEPULSEMODE_SINGLE TIM_CR1_OPM /*!< Counter is not stopped at update event */
  261. #define LL_TIM_ONEPULSEMODE_REPETITIVE 0x00000000U /*!< Counter stops counting at the next update event */
  262. /**
  263. * @}
  264. */
  265. /** @defgroup TIM_LL_EC_COUNTERMODE Counter Mode
  266. * @{
  267. */
  268. #define LL_TIM_COUNTERMODE_UP 0x00000000U /*!<Counter used as upcounter */
  269. #define LL_TIM_COUNTERMODE_DOWN TIM_CR1_DIR /*!< Counter used as downcounter */
  270. #define LL_TIM_COUNTERMODE_CENTER_UP TIM_CR1_CMS_0 /*!< The counter counts up and down alternatively. Output compare interrupt flags of output channels are set only when the counter is counting down. */
  271. #define LL_TIM_COUNTERMODE_CENTER_DOWN TIM_CR1_CMS_1 /*!<The counter counts up and down alternatively. Output compare interrupt flags of output channels are set only when the counter is counting up */
  272. #define LL_TIM_COUNTERMODE_CENTER_UP_DOWN TIM_CR1_CMS /*!< The counter counts up and down alternatively. Output compare interrupt flags of output channels are set only when the counter is counting up or down. */
  273. /**
  274. * @}
  275. */
  276. /** @defgroup TIM_LL_EC_CLOCKDIVISION Clock Division
  277. * @{
  278. */
  279. #define LL_TIM_CLOCKDIVISION_DIV1 0x00000000U /*!< tDTS=tCK_INT */
  280. #define LL_TIM_CLOCKDIVISION_DIV2 TIM_CR1_CKD_0 /*!< tDTS=2*tCK_INT */
  281. #define LL_TIM_CLOCKDIVISION_DIV4 TIM_CR1_CKD_1 /*!< tDTS=4*tCK_INT */
  282. /**
  283. * @}
  284. */
  285. /** @defgroup TIM_LL_EC_COUNTERDIRECTION Counter Direction
  286. * @{
  287. */
  288. #define LL_TIM_COUNTERDIRECTION_UP 0x00000000U /*!< Timer counter counts up */
  289. #define LL_TIM_COUNTERDIRECTION_DOWN TIM_CR1_DIR /*!< Timer counter counts down */
  290. /**
  291. * @}
  292. */
  293. /** @defgroup TIM_LL_EC_CCDMAREQUEST Capture Compare DMA Request
  294. * @{
  295. */
  296. #define LL_TIM_CCDMAREQUEST_CC 0x00000000U /*!< CCx DMA request sent when CCx event occurs */
  297. #define LL_TIM_CCDMAREQUEST_UPDATE TIM_CR2_CCDS /*!< CCx DMA requests sent when update event occurs */
  298. /**
  299. * @}
  300. */
  301. /** @defgroup TIM_LL_EC_CHANNEL Channel
  302. * @{
  303. */
  304. #define LL_TIM_CHANNEL_CH1 TIM_CCER_CC1E /*!< Timer input/output channel 1 */
  305. #define LL_TIM_CHANNEL_CH2 TIM_CCER_CC2E /*!< Timer input/output channel 2 */
  306. #define LL_TIM_CHANNEL_CH3 TIM_CCER_CC3E /*!< Timer input/output channel 3 */
  307. #define LL_TIM_CHANNEL_CH4 TIM_CCER_CC4E /*!< Timer input/output channel 4 */
  308. /**
  309. * @}
  310. */
  311. #if defined(USE_FULL_LL_DRIVER)
  312. /** @defgroup TIM_LL_EC_OCSTATE Output Configuration State
  313. * @{
  314. */
  315. #define LL_TIM_OCSTATE_DISABLE 0x00000000U /*!< OCx is not active */
  316. #define LL_TIM_OCSTATE_ENABLE TIM_CCER_CC1E /*!< OCx signal is output on the corresponding output pin */
  317. /**
  318. * @}
  319. */
  320. #endif /* USE_FULL_LL_DRIVER */
  321. /** @defgroup TIM_LL_EC_OCMODE Output Configuration Mode
  322. * @{
  323. */
  324. #define LL_TIM_OCMODE_FROZEN 0x00000000U /*!<The comparison between the output compare register TIMx_CCRy and the counter TIMx_CNT has no effect on the output channel level */
  325. #define LL_TIM_OCMODE_ACTIVE TIM_CCMR1_OC1M_0 /*!<OCyREF is forced high on compare match*/
  326. #define LL_TIM_OCMODE_INACTIVE TIM_CCMR1_OC1M_1 /*!<OCyREF is forced low on compare match*/
  327. #define LL_TIM_OCMODE_TOGGLE (TIM_CCMR1_OC1M_1 | TIM_CCMR1_OC1M_0) /*!<OCyREF toggles on compare match*/
  328. #define LL_TIM_OCMODE_FORCED_INACTIVE TIM_CCMR1_OC1M_2 /*!<OCyREF is forced low*/
  329. #define LL_TIM_OCMODE_FORCED_ACTIVE (TIM_CCMR1_OC1M_2 | TIM_CCMR1_OC1M_0) /*!<OCyREF is forced high*/
  330. #define LL_TIM_OCMODE_PWM1 (TIM_CCMR1_OC1M_2 | TIM_CCMR1_OC1M_1) /*!<In upcounting, channel y is active as long as TIMx_CNT<TIMx_CCRy else inactive. In downcounting, channel y is inactive as long as TIMx_CNT>TIMx_CCRy else active.*/
  331. #define LL_TIM_OCMODE_PWM2 (TIM_CCMR1_OC1M_2 | TIM_CCMR1_OC1M_1 | TIM_CCMR1_OC1M_0) /*!<In upcounting, channel y is inactive as long as TIMx_CNT<TIMx_CCRy else active. In downcounting, channel y is active as long as TIMx_CNT>TIMx_CCRy else inactive*/
  332. /**
  333. * @}
  334. */
  335. /** @defgroup TIM_LL_EC_OCPOLARITY Output Configuration Polarity
  336. * @{
  337. */
  338. #define LL_TIM_OCPOLARITY_HIGH 0x00000000U /*!< OCxactive high*/
  339. #define LL_TIM_OCPOLARITY_LOW TIM_CCER_CC1P /*!< OCxactive low*/
  340. /**
  341. * @}
  342. */
  343. /** @defgroup TIM_LL_EC_ACTIVEINPUT Active Input Selection
  344. * @{
  345. */
  346. #define LL_TIM_ACTIVEINPUT_DIRECTTI (TIM_CCMR1_CC1S_0 << 16U) /*!< ICx is mapped on TIx */
  347. #define LL_TIM_ACTIVEINPUT_INDIRECTTI (TIM_CCMR1_CC1S_1 << 16U) /*!< ICx is mapped on TIy */
  348. #define LL_TIM_ACTIVEINPUT_TRC (TIM_CCMR1_CC1S << 16U) /*!< ICx is mapped on TRC */
  349. /**
  350. * @}
  351. */
  352. /** @defgroup TIM_LL_EC_ICPSC Input Configuration Prescaler
  353. * @{
  354. */
  355. #define LL_TIM_ICPSC_DIV1 0x00000000U /*!< No prescaler, capture is done each time an edge is detected on the capture input */
  356. #define LL_TIM_ICPSC_DIV2 (TIM_CCMR1_IC1PSC_0 << 16U) /*!< Capture is done once every 2 events */
  357. #define LL_TIM_ICPSC_DIV4 (TIM_CCMR1_IC1PSC_1 << 16U) /*!< Capture is done once every 4 events */
  358. #define LL_TIM_ICPSC_DIV8 (TIM_CCMR1_IC1PSC << 16U) /*!< Capture is done once every 8 events */
  359. /**
  360. * @}
  361. */
  362. /** @defgroup TIM_LL_EC_IC_FILTER Input Configuration Filter
  363. * @{
  364. */
  365. #define LL_TIM_IC_FILTER_FDIV1 0x00000000U /*!< No filter, sampling is done at fDTS */
  366. #define LL_TIM_IC_FILTER_FDIV1_N2 (TIM_CCMR1_IC1F_0 << 16U) /*!< fSAMPLING=fCK_INT, N=2 */
  367. #define LL_TIM_IC_FILTER_FDIV1_N4 (TIM_CCMR1_IC1F_1 << 16U) /*!< fSAMPLING=fCK_INT, N=4 */
  368. #define LL_TIM_IC_FILTER_FDIV1_N8 ((TIM_CCMR1_IC1F_1 | TIM_CCMR1_IC1F_0) << 16U) /*!< fSAMPLING=fCK_INT, N=8 */
  369. #define LL_TIM_IC_FILTER_FDIV2_N6 (TIM_CCMR1_IC1F_2 << 16U) /*!< fSAMPLING=fDTS/2, N=6 */
  370. #define LL_TIM_IC_FILTER_FDIV2_N8 ((TIM_CCMR1_IC1F_2 | TIM_CCMR1_IC1F_0) << 16U) /*!< fSAMPLING=fDTS/2, N=8 */
  371. #define LL_TIM_IC_FILTER_FDIV4_N6 ((TIM_CCMR1_IC1F_2 | TIM_CCMR1_IC1F_1) << 16U) /*!< fSAMPLING=fDTS/4, N=6 */
  372. #define LL_TIM_IC_FILTER_FDIV4_N8 ((TIM_CCMR1_IC1F_2 | TIM_CCMR1_IC1F_1 | TIM_CCMR1_IC1F_0) << 16U) /*!< fSAMPLING=fDTS/4, N=8 */
  373. #define LL_TIM_IC_FILTER_FDIV8_N6 (TIM_CCMR1_IC1F_3 << 16U) /*!< fSAMPLING=fDTS/8, N=6 */
  374. #define LL_TIM_IC_FILTER_FDIV8_N8 ((TIM_CCMR1_IC1F_3 | TIM_CCMR1_IC1F_0) << 16U) /*!< fSAMPLING=fDTS/8, N=8 */
  375. #define LL_TIM_IC_FILTER_FDIV16_N5 ((TIM_CCMR1_IC1F_3 | TIM_CCMR1_IC1F_1) << 16U) /*!< fSAMPLING=fDTS/16, N=5 */
  376. #define LL_TIM_IC_FILTER_FDIV16_N6 ((TIM_CCMR1_IC1F_3 | TIM_CCMR1_IC1F_1 | TIM_CCMR1_IC1F_0) << 16U) /*!< fSAMPLING=fDTS/16, N=6 */
  377. #define LL_TIM_IC_FILTER_FDIV16_N8 ((TIM_CCMR1_IC1F_3 | TIM_CCMR1_IC1F_2) << 16U) /*!< fSAMPLING=fDTS/16, N=8 */
  378. #define LL_TIM_IC_FILTER_FDIV32_N5 ((TIM_CCMR1_IC1F_3 | TIM_CCMR1_IC1F_2 | TIM_CCMR1_IC1F_0) << 16U) /*!< fSAMPLING=fDTS/32, N=5 */
  379. #define LL_TIM_IC_FILTER_FDIV32_N6 ((TIM_CCMR1_IC1F_3 | TIM_CCMR1_IC1F_2 | TIM_CCMR1_IC1F_1) << 16U) /*!< fSAMPLING=fDTS/32, N=6 */
  380. #define LL_TIM_IC_FILTER_FDIV32_N8 (TIM_CCMR1_IC1F << 16U) /*!< fSAMPLING=fDTS/32, N=8 */
  381. /**
  382. * @}
  383. */
  384. /** @defgroup TIM_LL_EC_IC_POLARITY Input Configuration Polarity
  385. * @{
  386. */
  387. #define LL_TIM_IC_POLARITY_RISING 0x00000000U /*!< The circuit is sensitive to TIxFP1 rising edge, TIxFP1 is not inverted */
  388. #define LL_TIM_IC_POLARITY_FALLING TIM_CCER_CC1P /*!< The circuit is sensitive to TIxFP1 falling edge, TIxFP1 is inverted */
  389. #define LL_TIM_IC_POLARITY_BOTHEDGE (TIM_CCER_CC1P | TIM_CCER_CC1NP) /*!< The circuit is sensitive to both TIxFP1 rising and falling edges, TIxFP1 is not inverted */
  390. /**
  391. * @}
  392. */
  393. /** @defgroup TIM_LL_EC_CLOCKSOURCE Clock Source
  394. * @{
  395. */
  396. #define LL_TIM_CLOCKSOURCE_INTERNAL 0x00000000U /*!< The timer is clocked by the internal clock provided from the RCC */
  397. #define LL_TIM_CLOCKSOURCE_EXT_MODE1 (TIM_SMCR_SMS_2 | TIM_SMCR_SMS_1 | TIM_SMCR_SMS_0) /*!< Counter counts at each rising or falling edge on a selected input*/
  398. #define LL_TIM_CLOCKSOURCE_EXT_MODE2 TIM_SMCR_ECE /*!< Counter counts at each rising or falling edge on the external trigger input ETR */
  399. /**
  400. * @}
  401. */
  402. /** @defgroup TIM_LL_EC_ENCODERMODE Encoder Mode
  403. * @{
  404. */
  405. #define LL_TIM_ENCODERMODE_X2_TI1 TIM_SMCR_SMS_0 /*!< Quadrature encoder mode 1, x2 mode - Counter counts up/down on TI1FP1 edge depending on TI2FP2 level */
  406. #define LL_TIM_ENCODERMODE_X2_TI2 TIM_SMCR_SMS_1 /*!< Quadrature encoder mode 2, x2 mode - Counter counts up/down on TI2FP2 edge depending on TI1FP1 level */
  407. #define LL_TIM_ENCODERMODE_X4_TI12 (TIM_SMCR_SMS_1 | TIM_SMCR_SMS_0) /*!< Quadrature encoder mode 3, x4 mode - Counter counts up/down on both TI1FP1 and TI2FP2 edges depending on the level of the other input */
  408. /**
  409. * @}
  410. */
  411. /** @defgroup TIM_LL_EC_TRGO Trigger Output
  412. * @{
  413. */
  414. #define LL_TIM_TRGO_RESET 0x00000000U /*!< UG bit from the TIMx_EGR register is used as trigger output */
  415. #define LL_TIM_TRGO_ENABLE TIM_CR2_MMS_0 /*!< Counter Enable signal (CNT_EN) is used as trigger output */
  416. #define LL_TIM_TRGO_UPDATE TIM_CR2_MMS_1 /*!< Update event is used as trigger output */
  417. #define LL_TIM_TRGO_CC1IF (TIM_CR2_MMS_1 | TIM_CR2_MMS_0) /*!< CC1 capture or a compare match is used as trigger output */
  418. #define LL_TIM_TRGO_OC1REF TIM_CR2_MMS_2 /*!< OC1REF signal is used as trigger output */
  419. #define LL_TIM_TRGO_OC2REF (TIM_CR2_MMS_2 | TIM_CR2_MMS_0) /*!< OC2REF signal is used as trigger output */
  420. #define LL_TIM_TRGO_OC3REF (TIM_CR2_MMS_2 | TIM_CR2_MMS_1) /*!< OC3REF signal is used as trigger output */
  421. #define LL_TIM_TRGO_OC4REF (TIM_CR2_MMS_2 | TIM_CR2_MMS_1 | TIM_CR2_MMS_0) /*!< OC4REF signal is used as trigger output */
  422. /**
  423. * @}
  424. */
  425. /** @defgroup TIM_LL_EC_SLAVEMODE Slave Mode
  426. * @{
  427. */
  428. #define LL_TIM_SLAVEMODE_DISABLED 0x00000000U /*!< Slave mode disabled */
  429. #define LL_TIM_SLAVEMODE_RESET TIM_SMCR_SMS_2 /*!< Reset Mode - Rising edge of the selected trigger input (TRGI) reinitializes the counter */
  430. #define LL_TIM_SLAVEMODE_GATED (TIM_SMCR_SMS_2 | TIM_SMCR_SMS_0) /*!< Gated Mode - The counter clock is enabled when the trigger input (TRGI) is high */
  431. #define LL_TIM_SLAVEMODE_TRIGGER (TIM_SMCR_SMS_2 | TIM_SMCR_SMS_1) /*!< Trigger Mode - The counter starts at a rising edge of the trigger TRGI */
  432. /**
  433. * @}
  434. */
  435. /** @defgroup TIM_LL_EC_TS Trigger Selection
  436. * @{
  437. */
  438. #define LL_TIM_TS_ITR0 0x00000000U /*!< Internal Trigger 0 (ITR0) is used as trigger input */
  439. #define LL_TIM_TS_ITR1 TIM_SMCR_TS_0 /*!< Internal Trigger 1 (ITR1) is used as trigger input */
  440. #define LL_TIM_TS_ITR2 TIM_SMCR_TS_1 /*!< Internal Trigger 2 (ITR2) is used as trigger input */
  441. #define LL_TIM_TS_ITR3 (TIM_SMCR_TS_0 | TIM_SMCR_TS_1) /*!< Internal Trigger 3 (ITR3) is used as trigger input */
  442. #define LL_TIM_TS_TI1F_ED TIM_SMCR_TS_2 /*!< TI1 Edge Detector (TI1F_ED) is used as trigger input */
  443. #define LL_TIM_TS_TI1FP1 (TIM_SMCR_TS_2 | TIM_SMCR_TS_0) /*!< Filtered Timer Input 1 (TI1FP1) is used as trigger input */
  444. #define LL_TIM_TS_TI2FP2 (TIM_SMCR_TS_2 | TIM_SMCR_TS_1) /*!< Filtered Timer Input 2 (TI12P2) is used as trigger input */
  445. #define LL_TIM_TS_ETRF (TIM_SMCR_TS_2 | TIM_SMCR_TS_1 | TIM_SMCR_TS_0) /*!< Filtered external Trigger (ETRF) is used as trigger input */
  446. /**
  447. * @}
  448. */
  449. /** @defgroup TIM_LL_EC_ETR_POLARITY External Trigger Polarity
  450. * @{
  451. */
  452. #define LL_TIM_ETR_POLARITY_NONINVERTED 0x00000000U /*!< ETR is non-inverted, active at high level or rising edge */
  453. #define LL_TIM_ETR_POLARITY_INVERTED TIM_SMCR_ETP /*!< ETR is inverted, active at low level or falling edge */
  454. /**
  455. * @}
  456. */
  457. /** @defgroup TIM_LL_EC_ETR_PRESCALER External Trigger Prescaler
  458. * @{
  459. */
  460. #define LL_TIM_ETR_PRESCALER_DIV1 0x00000000U /*!< ETR prescaler OFF */
  461. #define LL_TIM_ETR_PRESCALER_DIV2 TIM_SMCR_ETPS_0 /*!< ETR frequency is divided by 2 */
  462. #define LL_TIM_ETR_PRESCALER_DIV4 TIM_SMCR_ETPS_1 /*!< ETR frequency is divided by 4 */
  463. #define LL_TIM_ETR_PRESCALER_DIV8 TIM_SMCR_ETPS /*!< ETR frequency is divided by 8 */
  464. /**
  465. * @}
  466. */
  467. /** @defgroup TIM_LL_EC_ETR_FILTER External Trigger Filter
  468. * @{
  469. */
  470. #define LL_TIM_ETR_FILTER_FDIV1 0x00000000U /*!< No filter, sampling is done at fDTS */
  471. #define LL_TIM_ETR_FILTER_FDIV1_N2 TIM_SMCR_ETF_0 /*!< fSAMPLING=fCK_INT, N=2 */
  472. #define LL_TIM_ETR_FILTER_FDIV1_N4 TIM_SMCR_ETF_1 /*!< fSAMPLING=fCK_INT, N=4 */
  473. #define LL_TIM_ETR_FILTER_FDIV1_N8 (TIM_SMCR_ETF_1 | TIM_SMCR_ETF_0) /*!< fSAMPLING=fCK_INT, N=8 */
  474. #define LL_TIM_ETR_FILTER_FDIV2_N6 TIM_SMCR_ETF_2 /*!< fSAMPLING=fDTS/2, N=6 */
  475. #define LL_TIM_ETR_FILTER_FDIV2_N8 (TIM_SMCR_ETF_2 | TIM_SMCR_ETF_0) /*!< fSAMPLING=fDTS/2, N=8 */
  476. #define LL_TIM_ETR_FILTER_FDIV4_N6 (TIM_SMCR_ETF_2 | TIM_SMCR_ETF_1) /*!< fSAMPLING=fDTS/4, N=6 */
  477. #define LL_TIM_ETR_FILTER_FDIV4_N8 (TIM_SMCR_ETF_2 | TIM_SMCR_ETF_1 | TIM_SMCR_ETF_0) /*!< fSAMPLING=fDTS/4, N=8 */
  478. #define LL_TIM_ETR_FILTER_FDIV8_N6 TIM_SMCR_ETF_3 /*!< fSAMPLING=fDTS/8, N=8 */
  479. #define LL_TIM_ETR_FILTER_FDIV8_N8 (TIM_SMCR_ETF_3 | TIM_SMCR_ETF_0) /*!< fSAMPLING=fDTS/16, N=5 */
  480. #define LL_TIM_ETR_FILTER_FDIV16_N5 (TIM_SMCR_ETF_3 | TIM_SMCR_ETF_1) /*!< fSAMPLING=fDTS/16, N=6 */
  481. #define LL_TIM_ETR_FILTER_FDIV16_N6 (TIM_SMCR_ETF_3 | TIM_SMCR_ETF_1 | TIM_SMCR_ETF_0) /*!< fSAMPLING=fDTS/16, N=8 */
  482. #define LL_TIM_ETR_FILTER_FDIV16_N8 (TIM_SMCR_ETF_3 | TIM_SMCR_ETF_2) /*!< fSAMPLING=fDTS/16, N=5 */
  483. #define LL_TIM_ETR_FILTER_FDIV32_N5 (TIM_SMCR_ETF_3 | TIM_SMCR_ETF_2 | TIM_SMCR_ETF_0) /*!< fSAMPLING=fDTS/32, N=5 */
  484. #define LL_TIM_ETR_FILTER_FDIV32_N6 (TIM_SMCR_ETF_3 | TIM_SMCR_ETF_2 | TIM_SMCR_ETF_1) /*!< fSAMPLING=fDTS/32, N=6 */
  485. #define LL_TIM_ETR_FILTER_FDIV32_N8 TIM_SMCR_ETF /*!< fSAMPLING=fDTS/32, N=8 */
  486. /**
  487. * @}
  488. */
  489. /** @defgroup TIM_LL_EC_DMABURST_BASEADDR DMA Burst Base Address
  490. * @{
  491. */
  492. #define LL_TIM_DMABURST_BASEADDR_CR1 0x00000000U /*!< TIMx_CR1 register is the DMA base address for DMA burst */
  493. #define LL_TIM_DMABURST_BASEADDR_CR2 TIM_DCR_DBA_0 /*!< TIMx_CR2 register is the DMA base address for DMA burst */
  494. #define LL_TIM_DMABURST_BASEADDR_SMCR TIM_DCR_DBA_1 /*!< TIMx_SMCR register is the DMA base address for DMA burst */
  495. #define LL_TIM_DMABURST_BASEADDR_DIER (TIM_DCR_DBA_1 | TIM_DCR_DBA_0) /*!< TIMx_DIER register is the DMA base address for DMA burst */
  496. #define LL_TIM_DMABURST_BASEADDR_SR TIM_DCR_DBA_2 /*!< TIMx_SR register is the DMA base address for DMA burst */
  497. #define LL_TIM_DMABURST_BASEADDR_EGR (TIM_DCR_DBA_2 | TIM_DCR_DBA_0) /*!< TIMx_EGR register is the DMA base address for DMA burst */
  498. #define LL_TIM_DMABURST_BASEADDR_CCMR1 (TIM_DCR_DBA_2 | TIM_DCR_DBA_1) /*!< TIMx_CCMR1 register is the DMA base address for DMA burst */
  499. #define LL_TIM_DMABURST_BASEADDR_CCMR2 (TIM_DCR_DBA_2 | TIM_DCR_DBA_1 | TIM_DCR_DBA_0) /*!< TIMx_CCMR2 register is the DMA base address for DMA burst */
  500. #define LL_TIM_DMABURST_BASEADDR_CCER TIM_DCR_DBA_3 /*!< TIMx_CCER register is the DMA base address for DMA burst */
  501. #define LL_TIM_DMABURST_BASEADDR_CNT (TIM_DCR_DBA_3 | TIM_DCR_DBA_0) /*!< TIMx_CNT register is the DMA base address for DMA burst */
  502. #define LL_TIM_DMABURST_BASEADDR_PSC (TIM_DCR_DBA_3 | TIM_DCR_DBA_1) /*!< TIMx_PSC register is the DMA base address for DMA burst */
  503. #define LL_TIM_DMABURST_BASEADDR_ARR (TIM_DCR_DBA_3 | TIM_DCR_DBA_1 | TIM_DCR_DBA_0) /*!< TIMx_ARR register is the DMA base address for DMA burst */
  504. #define LL_TIM_DMABURST_BASEADDR_RCR (TIM_DCR_DBA_3 | TIM_DCR_DBA_2) /*!< TIMx_RCR register is the DMA base address for DMA burst */
  505. #define LL_TIM_DMABURST_BASEADDR_CCR1 (TIM_DCR_DBA_3 | TIM_DCR_DBA_2 | TIM_DCR_DBA_0) /*!< TIMx_CCR1 register is the DMA base address for DMA burst */
  506. #define LL_TIM_DMABURST_BASEADDR_CCR2 (TIM_DCR_DBA_3 | TIM_DCR_DBA_2 | TIM_DCR_DBA_1) /*!< TIMx_CCR2 register is the DMA base address for DMA burst */
  507. #define LL_TIM_DMABURST_BASEADDR_CCR3 (TIM_DCR_DBA_3 | TIM_DCR_DBA_2 | TIM_DCR_DBA_1 | TIM_DCR_DBA_0) /*!< TIMx_CCR3 register is the DMA base address for DMA burst */
  508. #define LL_TIM_DMABURST_BASEADDR_CCR4 TIM_DCR_DBA_4 /*!< TIMx_CCR4 register is the DMA base address for DMA burst */
  509. #define LL_TIM_DMABURST_BASEADDR_BDTR (TIM_DCR_DBA_4 | TIM_DCR_DBA_0) /*!< TIMx_BDTR register is the DMA base address for DMA burst */
  510. #define LL_TIM_DMABURST_BASEADDR_CCMR3 (TIM_DCR_DBA_4 | TIM_DCR_DBA_1) /*!< TIMx_CCMR3 register is the DMA base address for DMA burst */
  511. #define LL_TIM_DMABURST_BASEADDR_CCR5 (TIM_DCR_DBA_4 | TIM_DCR_DBA_1 | TIM_DCR_DBA_0) /*!< TIMx_CCR5 register is the DMA base address for DMA burst */
  512. #define LL_TIM_DMABURST_BASEADDR_CCR6 (TIM_DCR_DBA_4 | TIM_DCR_DBA_2) /*!< TIMx_CCR6 register is the DMA base address for DMA burst */
  513. #define LL_TIM_DMABURST_BASEADDR_OR1 (TIM_DCR_DBA_4 | TIM_DCR_DBA_2 | TIM_DCR_DBA_0) /*!< TIMx_OR1 register is the DMA base address for DMA burst */
  514. #define LL_TIM_DMABURST_BASEADDR_OR2 (TIM_DCR_DBA_4 | TIM_DCR_DBA_2 | TIM_DCR_DBA_1) /*!< TIMx_OR2 register is the DMA base address for DMA burst */
  515. #define LL_TIM_DMABURST_BASEADDR_OR3 (TIM_DCR_DBA_4 | TIM_DCR_DBA_2 | TIM_DCR_DBA_1 | TIM_DCR_DBA_0) /*!< TIMx_OR3 register is the DMA base address for DMA burst */
  516. /**
  517. * @}
  518. */
  519. /** @defgroup TIM_LL_EC_DMABURST_LENGTH DMA Burst Length
  520. * @{
  521. */
  522. #define LL_TIM_DMABURST_LENGTH_1TRANSFER 0x00000000U /*!< Transfer is done to 1 register starting from the DMA burst base address */
  523. #define LL_TIM_DMABURST_LENGTH_2TRANSFERS TIM_DCR_DBL_0 /*!< Transfer is done to 2 registers starting from the DMA burst base address */
  524. #define LL_TIM_DMABURST_LENGTH_3TRANSFERS TIM_DCR_DBL_1 /*!< Transfer is done to 3 registers starting from the DMA burst base address */
  525. #define LL_TIM_DMABURST_LENGTH_4TRANSFERS (TIM_DCR_DBL_1 | TIM_DCR_DBL_0) /*!< Transfer is done to 4 registers starting from the DMA burst base address */
  526. #define LL_TIM_DMABURST_LENGTH_5TRANSFERS TIM_DCR_DBL_2 /*!< Transfer is done to 5 registers starting from the DMA burst base address */
  527. #define LL_TIM_DMABURST_LENGTH_6TRANSFERS (TIM_DCR_DBL_2 | TIM_DCR_DBL_0) /*!< Transfer is done to 6 registers starting from the DMA burst base address */
  528. #define LL_TIM_DMABURST_LENGTH_7TRANSFERS (TIM_DCR_DBL_2 | TIM_DCR_DBL_1) /*!< Transfer is done to 7 registers starting from the DMA burst base address */
  529. #define LL_TIM_DMABURST_LENGTH_8TRANSFERS (TIM_DCR_DBL_2 | TIM_DCR_DBL_1 | TIM_DCR_DBL_0) /*!< Transfer is done to 1 registers starting from the DMA burst base address */
  530. #define LL_TIM_DMABURST_LENGTH_9TRANSFERS TIM_DCR_DBL_3 /*!< Transfer is done to 9 registers starting from the DMA burst base address */
  531. #define LL_TIM_DMABURST_LENGTH_10TRANSFERS (TIM_DCR_DBL_3 | TIM_DCR_DBL_0) /*!< Transfer is done to 10 registers starting from the DMA burst base address */
  532. #define LL_TIM_DMABURST_LENGTH_11TRANSFERS (TIM_DCR_DBL_3 | TIM_DCR_DBL_1) /*!< Transfer is done to 11 registers starting from the DMA burst base address */
  533. #define LL_TIM_DMABURST_LENGTH_12TRANSFERS (TIM_DCR_DBL_3 | TIM_DCR_DBL_1 | TIM_DCR_DBL_0) /*!< Transfer is done to 12 registers starting from the DMA burst base address */
  534. #define LL_TIM_DMABURST_LENGTH_13TRANSFERS (TIM_DCR_DBL_3 | TIM_DCR_DBL_2) /*!< Transfer is done to 13 registers starting from the DMA burst base address */
  535. #define LL_TIM_DMABURST_LENGTH_14TRANSFERS (TIM_DCR_DBL_3 | TIM_DCR_DBL_2 | TIM_DCR_DBL_0) /*!< Transfer is done to 14 registers starting from the DMA burst base address */
  536. #define LL_TIM_DMABURST_LENGTH_15TRANSFERS (TIM_DCR_DBL_3 | TIM_DCR_DBL_2 | TIM_DCR_DBL_1) /*!< Transfer is done to 15 registers starting from the DMA burst base address */
  537. #define LL_TIM_DMABURST_LENGTH_16TRANSFERS (TIM_DCR_DBL_3 | TIM_DCR_DBL_2 | TIM_DCR_DBL_1 | TIM_DCR_DBL_0) /*!< Transfer is done to 16 registers starting from the DMA burst base address */
  538. #define LL_TIM_DMABURST_LENGTH_17TRANSFERS TIM_DCR_DBL_4 /*!< Transfer is done to 17 registers starting from the DMA burst base address */
  539. #define LL_TIM_DMABURST_LENGTH_18TRANSFERS (TIM_DCR_DBL_4 | TIM_DCR_DBL_0) /*!< Transfer is done to 18 registers starting from the DMA burst base address */
  540. /**
  541. * @}
  542. */
  543. /** @defgroup TIM_LL_EC_TIM2_ETR_RMP TIM2 External Trigger Remap
  544. * @{
  545. */
  546. #define LL_TIM_TIM2_ETR_RMP_GPIO TIM2_OR_RMP_MASK /*!< TIM2_ETR is connected to Ored GPIO */
  547. #if defined(TIM_TIM2_REMAP_HSI_SUPPORT)
  548. #define LL_TIM_TIM2_ETR_RMP_HSI (TIM2_OR_ETR_RMP_1 | TIM2_OR_ETR_RMP_0 | TIM2_OR_RMP_MASK) /*!< TIM2_ETR is connected to HSI */
  549. #endif /* defined(TIM_TIM2_REMAP_HSI_SUPPORT) */
  550. #if defined(TIM_TIM2_REMAP_HSI48_SUPPORT)
  551. #define LL_TIM_TIM2_ETR_RMP_HSI48 (TIM2_OR_ETR_RMP_2 | TIM2_OR_RMP_MASK) /*!< TIM2_ETR is connected to HSI48 */
  552. #endif /* defined(TIM_TIM2_REMAP_HSI48_SUPPORT) */
  553. #define LL_TIM_TIM2_ETR_RMP_LSE (TIM2_OR_ETR_RMP_2 | TIM2_OR_ETR_RMP_0 | TIM2_OR_RMP_MASK) /*!< TIM2_ETR is connected to LSE */
  554. #define LL_TIM_TIM2_ETR_RMP_COMP2 (TIM2_OR_ETR_RMP_2 | TIM2_OR_ETR_RMP_1 | TIM2_OR_RMP_MASK) /*!< TIM2_ETR is connected to COMP2_OUT */
  555. #define LL_TIM_TIM2_ETR_RMP_COMP1 (TIM2_OR_ETR_RMP | TIM2_OR_RMP_MASK) /*!< TIM2_ETR is connected to COMP1_OUT */
  556. /**
  557. * @}
  558. */
  559. /** @defgroup TIM_LL_EC_TIM2_TI4_RMP TIM2 Timer Input Ch4 Remap
  560. * @{
  561. */
  562. #define LL_TIM_TIM2_TI4_RMP_GPIO TIM2_OR_RMP_MASK /*!< TIM2 input capture 4 is connected to GPIO */
  563. #define LL_TIM_TIM2_TI4_RMP_COMP2 (TIM2_OR_TI4_RMP_0 | TIM2_OR_RMP_MASK) /*!< TIM2 input capture 4 is connected to COMP2_OUT */
  564. #define LL_TIM_TIM2_TI4_RMP_COMP1 (TIM2_OR_TI4_RMP_1 | TIM2_OR_RMP_MASK) /*!< TIM2 input capture 4 is connected to COMP1_OUT */
  565. /**
  566. * @}
  567. */
  568. #if defined(TIM3_OR_ETR_RMP)
  569. /** @defgroup TIM_LL_EC_TIM3_ETR_RMP TIM3 External Trigger Remap
  570. * @{
  571. */
  572. #define LL_TIM_TIM3_ETR_RMP_GPIO TIM3_OR_RMP_MASK /*!< TIM3_ETR is connected to GPIO */
  573. #define LL_TIM_TIM3_ETR_RMP_HSI48DIV6 (TIM3_OR_ETR_RMP_1 | TIM3_OR_RMP_MASK) /*!< TIM3_ETR is connected to HSI48 divided by 6 */
  574. /**
  575. * @}
  576. */
  577. #endif /* defined(TIM3_OR_ETR_RMP) */
  578. #if defined(TIM3_OR_TI1_RMP) || defined(TIM3_OR_TI2_RMP) || defined(TIM3_OR_TI4_RMP)
  579. /** @defgroup TIM_LL_EC_TIM3_TI_RMP TIM3 External Inputs Remap
  580. * @{
  581. */
  582. #define LL_TIM_TIM3_TI_RMP_TI1_USB_SOF TIM3_OR_RMP_MASK /*!< TIM3_TI1 input is connected to USB_SOF */
  583. #define LL_TIM_TIM3_TI_RMP_TI1_GPIO (TIM3_OR_TI1_RMP | TIM3_OR_RMP_MASK) /*!< TIM3_TI1 input is connected to PE3, PA6, PC6 or PB4 */
  584. #define LL_TIM_TIM3_TI_RMP_TI2_GPIO_DEF TIM3_OR_RMP_MASK /*!< Mapping PB5 to TIM22_CH2 */
  585. #define LL_TIM_TIM3_TI_RMP_TI2_GPIOB5_AF4 (TIM3_OR_TI2_RMP | TIM3_OR_RMP_MASK) /*!< Mapping PB5 to TIM3_CH2 */
  586. #define LL_TIM_TIM3_TI_RMP_TI4_GPIO_DEF (0x00000000U | TIM3_OR_RMP_MASK) /*!< Mapping PC9 to USB_OE */
  587. #define LL_TIM_TIM3_TI_RMP_TI4_GPIOC9_AF2 (TIM3_OR_TI4_RMP | TIM3_OR_RMP_MASK) /*!< Mapping PC9 to TIM3_CH4 */
  588. /**
  589. * @}
  590. */
  591. #endif /*defined(TIM3_OR_TI1_RMP) or defined(TIM3_OR_TI2_RMP) or defined(TIM3_OR_TI4_RMP)*/
  592. /** @defgroup TIM_LL_EC_TIM21_ETR_RMP TIM21 External Trigger Remap
  593. * @{
  594. */
  595. #define LL_TIM_TIM21_ETR_RMP_GPIO TIM21_OR_RMP_MASK /*!< TIM21_ETR is connected to Ored GPIO1 */
  596. #define LL_TIM_TIM21_ETR_RMP_COMP2 (TIM21_OR_ETR_RMP_0 | TIM21_OR_RMP_MASK) /*!< TIM21_ETR is connected to COMP2_OUT */
  597. #define LL_TIM_TIM21_ETR_RMP_COMP1 (TIM21_OR_ETR_RMP_1 | TIM21_OR_RMP_MASK) /*!< TIM21_ETR is connected to COMP1_OUT */
  598. #define LL_TIM_TIM21_ETR_RMP_LSE (TIM21_OR_ETR_RMP | TIM21_OR_RMP_MASK) /*!< TIM21_ETR is connected to LSE */
  599. /**
  600. * @}
  601. */
  602. /** @defgroup TIM_LL_EC_TIM21_TI1_RMP TIM21 External Input Ch1 Remap
  603. * @{
  604. */
  605. #define LL_TIM_TIM21_TI1_RMP_GPIO TIM21_OR_RMP_MASK /*!< TIM21_TI1 is connected to Ored GPIO1 */
  606. #define LL_TIM_TIM21_TI1_RMP_RTC_WK (TIM21_OR_TI1_RMP_0 | TIM21_OR_RMP_MASK) /*!< TIM21_TI1 is connected to RTC_WAKEUP */
  607. #define LL_TIM_TIM21_TI1_RMP_HSE_RTC (TIM21_OR_TI1_RMP_1 | TIM21_OR_RMP_MASK) /*!< TIM21_TI1 is connected to HSE_RTC */
  608. #define LL_TIM_TIM21_TI1_RMP_MSI (TIM21_OR_TI1_RMP_1 | TIM21_OR_TI1_RMP_0 | TIM21_OR_RMP_MASK) /*!< TIM21_TI1 is connected to MSI */
  609. #define LL_TIM_TIM21_TI1_RMP_LSE (TIM21_OR_TI1_RMP_2 | TIM21_OR_RMP_MASK) /*!< TIM21_TI1 is connected to LSE */
  610. #define LL_TIM_TIM21_TI1_RMP_LSI (TIM21_OR_TI1_RMP_2 | TIM21_OR_TI1_RMP_0 | TIM21_OR_RMP_MASK) /*!< TIM21_TI1 is connected to LSI */
  611. #define LL_TIM_TIM21_TI1_RMP_COMP1 (TIM21_OR_TI1_RMP_2 | TIM21_OR_TI1_RMP_1 | TIM21_OR_RMP_MASK) /*!< TIM21_TI1 is connected to COMP1_OUT */
  612. #define LL_TIM_TIM21_TI1_RMP_MCO (TIM21_OR_TI1_RMP | TIM21_OR_RMP_MASK) /*!< TIM21_TI1 is connected to MCO */
  613. /**
  614. * @}
  615. */
  616. /** @defgroup TIM_LL_EC_TIM21_TI2_RMP TIM21 External Input Ch2 Remap
  617. * @{
  618. */
  619. #define LL_TIM_TIM21_TI2_RMP_GPIO TIM21_OR_RMP_MASK /*!< TIM21_TI2 is connected to Ored GPIO1 */
  620. #define LL_TIM_TIM21_TI2_RMP_COMP2 (TIM21_OR_TI2_RMP | TIM21_OR_RMP_MASK) /*!< TIM21_TI2 is connected to COMP2_OUT */
  621. /**
  622. * @}
  623. */
  624. #if defined(TIM22_OR_ETR_RMP)
  625. /** @defgroup TIM_LL_EC_TIM22_ETR_RMP TIM22 External Trigger Remap
  626. * @{
  627. */
  628. #define LL_TIM_TIM22_ETR_RMP_GPIO TIM22_OR_RMP_MASK /*!< TIM22_ETR is connected to GPIO */
  629. #define LL_TIM_TIM22_ETR_RMP_COMP2 (TIM22_OR_ETR_RMP_0 | TIM22_OR_RMP_MASK) /*!< TIM22_ETR is connected to COMP2_OUT */
  630. #define LL_TIM_TIM22_ETR_RMP_COMP1 (TIM22_OR_ETR_RMP_1 | TIM22_OR_RMP_MASK) /*!< TIM22_ETR is connected to COMP1_OUT */
  631. #define LL_TIM_TIM22_ETR_RMP_LSE (TIM22_OR_ETR_RMP | TIM22_OR_RMP_MASK) /*!< TIM22_ETR is connected to LSE */
  632. /**
  633. * @}
  634. */
  635. #endif /* defined(TIM22_OR_ETR_RMP) */
  636. #if defined(TIM22_OR_TI1_RMP)
  637. /** @defgroup TIM_LL_EC_TIM22_TI1_RMP TIM22 External Input Ch1 Remap
  638. * @{
  639. */
  640. #define LL_TIM_TIM22_TI1_RMP_GPIO1 TIM22_OR_RMP_MASK /*!< TIM22_TI1 is connected to GPIO1 */
  641. #define LL_TIM_TIM22_TI1_RMP_COMP2 (TIM22_OR_TI1_RMP_0 | TIM22_OR_RMP_MASK) /*!< TIM22_TI1 is connected to COMP2_OUT */
  642. #define LL_TIM_TIM22_TI1_RMP_COMP1 (TIM22_OR_TI1_RMP_1 | TIM22_OR_RMP_MASK) /*!< TIM22_TI1 is connected to COMP1_OUT */
  643. #define LL_TIM_TIM22_TI1_RMP_GPIO2 (TIM22_OR_TI1_RMP | TIM22_OR_RMP_MASK) /*!< TIM22_TI1 is connected to GPIO2 */
  644. /**
  645. * @}
  646. */
  647. #endif /* defined(TIM22_OR_TI1_RMP) */
  648. /**
  649. * @}
  650. */
  651. /* Exported macro ------------------------------------------------------------*/
  652. /** @defgroup TIM_LL_Exported_Macros TIM Exported Macros
  653. * @{
  654. */
  655. /** @defgroup TIM_LL_EM_WRITE_READ Common Write and read registers Macros
  656. * @{
  657. */
  658. /**
  659. * @brief Write a value in TIM register.
  660. * @param __INSTANCE__ TIM Instance
  661. * @param __REG__ Register to be written
  662. * @param __VALUE__ Value to be written in the register
  663. * @retval None
  664. */
  665. #define LL_TIM_WriteReg(__INSTANCE__, __REG__, __VALUE__) WRITE_REG((__INSTANCE__)->__REG__, (__VALUE__))
  666. /**
  667. * @brief Read a value in TIM register.
  668. * @param __INSTANCE__ TIM Instance
  669. * @param __REG__ Register to be read
  670. * @retval Register value
  671. */
  672. #define LL_TIM_ReadReg(__INSTANCE__, __REG__) READ_REG((__INSTANCE__)->__REG__)
  673. /**
  674. * @}
  675. */
  676. /** @defgroup TIM_LL_EM_Exported_Macros Exported_Macros
  677. * @{
  678. */
  679. /**
  680. * @brief HELPER macro calculating the prescaler value to achieve the required counter clock frequency.
  681. * @note ex: @ref __LL_TIM_CALC_PSC (80000000, 1000000);
  682. * @param __TIMCLK__ timer input clock frequency (in Hz)
  683. * @param __CNTCLK__ counter clock frequency (in Hz)
  684. * @retval Prescaler value (between Min_Data=0 and Max_Data=65535)
  685. */
  686. #define __LL_TIM_CALC_PSC(__TIMCLK__, __CNTCLK__) \
  687. (((__TIMCLK__) >= (__CNTCLK__)) ? (uint32_t)(((__TIMCLK__)/(__CNTCLK__)) - 1U) : 0U)
  688. /**
  689. * @brief HELPER macro calculating the auto-reload value to achieve the required output signal frequency.
  690. * @note ex: @ref __LL_TIM_CALC_ARR (1000000, @ref LL_TIM_GetPrescaler (), 10000);
  691. * @param __TIMCLK__ timer input clock frequency (in Hz)
  692. * @param __PSC__ prescaler
  693. * @param __FREQ__ output signal frequency (in Hz)
  694. * @retval Auto-reload value (between Min_Data=0 and Max_Data=65535)
  695. */
  696. #define __LL_TIM_CALC_ARR(__TIMCLK__, __PSC__, __FREQ__) \
  697. ((((__TIMCLK__)/((__PSC__) + 1U)) >= (__FREQ__)) ? (((__TIMCLK__)/((__FREQ__) * ((__PSC__) + 1U))) - 1U) : 0U)
  698. /**
  699. * @brief HELPER macro calculating the compare value required to achieve the required timer output compare active/inactive delay.
  700. * @note ex: @ref __LL_TIM_CALC_DELAY (1000000, @ref LL_TIM_GetPrescaler (), 10);
  701. * @param __TIMCLK__ timer input clock frequency (in Hz)
  702. * @param __PSC__ prescaler
  703. * @param __DELAY__ timer output compare active/inactive delay (in us)
  704. * @retval Compare value (between Min_Data=0 and Max_Data=65535)
  705. */
  706. #define __LL_TIM_CALC_DELAY(__TIMCLK__, __PSC__, __DELAY__) \
  707. ((uint32_t)(((uint64_t)(__TIMCLK__) * (uint64_t)(__DELAY__)) \
  708. / ((uint64_t)1000000U * (uint64_t)((__PSC__) + 1U))))
  709. /**
  710. * @brief HELPER macro calculating the auto-reload value to achieve the required pulse duration (when the timer operates in one pulse mode).
  711. * @note ex: @ref __LL_TIM_CALC_PULSE (1000000, @ref LL_TIM_GetPrescaler (), 10, 20);
  712. * @param __TIMCLK__ timer input clock frequency (in Hz)
  713. * @param __PSC__ prescaler
  714. * @param __DELAY__ timer output compare active/inactive delay (in us)
  715. * @param __PULSE__ pulse duration (in us)
  716. * @retval Auto-reload value (between Min_Data=0 and Max_Data=65535)
  717. */
  718. #define __LL_TIM_CALC_PULSE(__TIMCLK__, __PSC__, __DELAY__, __PULSE__) \
  719. ((uint32_t)(__LL_TIM_CALC_DELAY((__TIMCLK__), (__PSC__), (__PULSE__)) \
  720. + __LL_TIM_CALC_DELAY((__TIMCLK__), (__PSC__), (__DELAY__))))
  721. /**
  722. * @brief HELPER macro retrieving the ratio of the input capture prescaler
  723. * @note ex: @ref __LL_TIM_GET_ICPSC_RATIO (@ref LL_TIM_IC_GetPrescaler ());
  724. * @param __ICPSC__ This parameter can be one of the following values:
  725. * @arg @ref LL_TIM_ICPSC_DIV1
  726. * @arg @ref LL_TIM_ICPSC_DIV2
  727. * @arg @ref LL_TIM_ICPSC_DIV4
  728. * @arg @ref LL_TIM_ICPSC_DIV8
  729. * @retval Input capture prescaler ratio (1, 2, 4 or 8)
  730. */
  731. #define __LL_TIM_GET_ICPSC_RATIO(__ICPSC__) \
  732. ((uint32_t)(0x01U << (((__ICPSC__) >> 16U) >> TIM_CCMR1_IC1PSC_Pos)))
  733. /**
  734. * @}
  735. */
  736. /**
  737. * @}
  738. */
  739. /* Exported functions --------------------------------------------------------*/
  740. /** @defgroup TIM_LL_Exported_Functions TIM Exported Functions
  741. * @{
  742. */
  743. /** @defgroup TIM_LL_EF_Time_Base Time Base configuration
  744. * @{
  745. */
  746. /**
  747. * @brief Enable timer counter.
  748. * @rmtoll CR1 CEN LL_TIM_EnableCounter
  749. * @param TIMx Timer instance
  750. * @retval None
  751. */
  752. __STATIC_INLINE void LL_TIM_EnableCounter(TIM_TypeDef *TIMx)
  753. {
  754. SET_BIT(TIMx->CR1, TIM_CR1_CEN);
  755. }
  756. /**
  757. * @brief Disable timer counter.
  758. * @rmtoll CR1 CEN LL_TIM_DisableCounter
  759. * @param TIMx Timer instance
  760. * @retval None
  761. */
  762. __STATIC_INLINE void LL_TIM_DisableCounter(TIM_TypeDef *TIMx)
  763. {
  764. CLEAR_BIT(TIMx->CR1, TIM_CR1_CEN);
  765. }
  766. /**
  767. * @brief Indicates whether the timer counter is enabled.
  768. * @rmtoll CR1 CEN LL_TIM_IsEnabledCounter
  769. * @param TIMx Timer instance
  770. * @retval State of bit (1 or 0).
  771. */
  772. __STATIC_INLINE uint32_t LL_TIM_IsEnabledCounter(TIM_TypeDef *TIMx)
  773. {
  774. return ((READ_BIT(TIMx->CR1, TIM_CR1_CEN) == (TIM_CR1_CEN)) ? 1UL : 0UL);
  775. }
  776. /**
  777. * @brief Enable update event generation.
  778. * @rmtoll CR1 UDIS LL_TIM_EnableUpdateEvent
  779. * @param TIMx Timer instance
  780. * @retval None
  781. */
  782. __STATIC_INLINE void LL_TIM_EnableUpdateEvent(TIM_TypeDef *TIMx)
  783. {
  784. CLEAR_BIT(TIMx->CR1, TIM_CR1_UDIS);
  785. }
  786. /**
  787. * @brief Disable update event generation.
  788. * @rmtoll CR1 UDIS LL_TIM_DisableUpdateEvent
  789. * @param TIMx Timer instance
  790. * @retval None
  791. */
  792. __STATIC_INLINE void LL_TIM_DisableUpdateEvent(TIM_TypeDef *TIMx)
  793. {
  794. SET_BIT(TIMx->CR1, TIM_CR1_UDIS);
  795. }
  796. /**
  797. * @brief Indicates whether update event generation is enabled.
  798. * @rmtoll CR1 UDIS LL_TIM_IsEnabledUpdateEvent
  799. * @param TIMx Timer instance
  800. * @retval Inverted state of bit (0 or 1).
  801. */
  802. __STATIC_INLINE uint32_t LL_TIM_IsEnabledUpdateEvent(TIM_TypeDef *TIMx)
  803. {
  804. return ((READ_BIT(TIMx->CR1, TIM_CR1_UDIS) == (uint32_t)RESET) ? 1UL : 0UL);
  805. }
  806. /**
  807. * @brief Set update event source
  808. * @note Update event source set to LL_TIM_UPDATESOURCE_REGULAR: any of the following events
  809. * generate an update interrupt or DMA request if enabled:
  810. * - Counter overflow/underflow
  811. * - Setting the UG bit
  812. * - Update generation through the slave mode controller
  813. * @note Update event source set to LL_TIM_UPDATESOURCE_COUNTER: only counter
  814. * overflow/underflow generates an update interrupt or DMA request if enabled.
  815. * @rmtoll CR1 URS LL_TIM_SetUpdateSource
  816. * @param TIMx Timer instance
  817. * @param UpdateSource This parameter can be one of the following values:
  818. * @arg @ref LL_TIM_UPDATESOURCE_REGULAR
  819. * @arg @ref LL_TIM_UPDATESOURCE_COUNTER
  820. * @retval None
  821. */
  822. __STATIC_INLINE void LL_TIM_SetUpdateSource(TIM_TypeDef *TIMx, uint32_t UpdateSource)
  823. {
  824. MODIFY_REG(TIMx->CR1, TIM_CR1_URS, UpdateSource);
  825. }
  826. /**
  827. * @brief Get actual event update source
  828. * @rmtoll CR1 URS LL_TIM_GetUpdateSource
  829. * @param TIMx Timer instance
  830. * @retval Returned value can be one of the following values:
  831. * @arg @ref LL_TIM_UPDATESOURCE_REGULAR
  832. * @arg @ref LL_TIM_UPDATESOURCE_COUNTER
  833. */
  834. __STATIC_INLINE uint32_t LL_TIM_GetUpdateSource(TIM_TypeDef *TIMx)
  835. {
  836. return (uint32_t)(READ_BIT(TIMx->CR1, TIM_CR1_URS));
  837. }
  838. /**
  839. * @brief Set one pulse mode (one shot v.s. repetitive).
  840. * @rmtoll CR1 OPM LL_TIM_SetOnePulseMode
  841. * @param TIMx Timer instance
  842. * @param OnePulseMode This parameter can be one of the following values:
  843. * @arg @ref LL_TIM_ONEPULSEMODE_SINGLE
  844. * @arg @ref LL_TIM_ONEPULSEMODE_REPETITIVE
  845. * @retval None
  846. */
  847. __STATIC_INLINE void LL_TIM_SetOnePulseMode(TIM_TypeDef *TIMx, uint32_t OnePulseMode)
  848. {
  849. MODIFY_REG(TIMx->CR1, TIM_CR1_OPM, OnePulseMode);
  850. }
  851. /**
  852. * @brief Get actual one pulse mode.
  853. * @rmtoll CR1 OPM LL_TIM_GetOnePulseMode
  854. * @param TIMx Timer instance
  855. * @retval Returned value can be one of the following values:
  856. * @arg @ref LL_TIM_ONEPULSEMODE_SINGLE
  857. * @arg @ref LL_TIM_ONEPULSEMODE_REPETITIVE
  858. */
  859. __STATIC_INLINE uint32_t LL_TIM_GetOnePulseMode(TIM_TypeDef *TIMx)
  860. {
  861. return (uint32_t)(READ_BIT(TIMx->CR1, TIM_CR1_OPM));
  862. }
  863. /**
  864. * @brief Set the timer counter counting mode.
  865. * @note Macro @ref IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx) can be used to
  866. * check whether or not the counter mode selection feature is supported
  867. * by a timer instance.
  868. * @note Switching from Center Aligned counter mode to Edge counter mode (or reverse)
  869. * requires a timer reset to avoid unexpected direction
  870. * due to DIR bit readonly in center aligned mode.
  871. * @rmtoll CR1 DIR LL_TIM_SetCounterMode\n
  872. * CR1 CMS LL_TIM_SetCounterMode
  873. * @param TIMx Timer instance
  874. * @param CounterMode This parameter can be one of the following values:
  875. * @arg @ref LL_TIM_COUNTERMODE_UP
  876. * @arg @ref LL_TIM_COUNTERMODE_DOWN
  877. * @arg @ref LL_TIM_COUNTERMODE_CENTER_UP
  878. * @arg @ref LL_TIM_COUNTERMODE_CENTER_DOWN
  879. * @arg @ref LL_TIM_COUNTERMODE_CENTER_UP_DOWN
  880. * @retval None
  881. */
  882. __STATIC_INLINE void LL_TIM_SetCounterMode(TIM_TypeDef *TIMx, uint32_t CounterMode)
  883. {
  884. MODIFY_REG(TIMx->CR1, (TIM_CR1_DIR | TIM_CR1_CMS), CounterMode);
  885. }
  886. /**
  887. * @brief Get actual counter mode.
  888. * @note Macro @ref IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx) can be used to
  889. * check whether or not the counter mode selection feature is supported
  890. * by a timer instance.
  891. * @rmtoll CR1 DIR LL_TIM_GetCounterMode\n
  892. * CR1 CMS LL_TIM_GetCounterMode
  893. * @param TIMx Timer instance
  894. * @retval Returned value can be one of the following values:
  895. * @arg @ref LL_TIM_COUNTERMODE_UP
  896. * @arg @ref LL_TIM_COUNTERMODE_DOWN
  897. * @arg @ref LL_TIM_COUNTERMODE_CENTER_UP
  898. * @arg @ref LL_TIM_COUNTERMODE_CENTER_DOWN
  899. * @arg @ref LL_TIM_COUNTERMODE_CENTER_UP_DOWN
  900. */
  901. __STATIC_INLINE uint32_t LL_TIM_GetCounterMode(TIM_TypeDef *TIMx)
  902. {
  903. return (uint32_t)(READ_BIT(TIMx->CR1, TIM_CR1_DIR | TIM_CR1_CMS));
  904. }
  905. /**
  906. * @brief Enable auto-reload (ARR) preload.
  907. * @rmtoll CR1 ARPE LL_TIM_EnableARRPreload
  908. * @param TIMx Timer instance
  909. * @retval None
  910. */
  911. __STATIC_INLINE void LL_TIM_EnableARRPreload(TIM_TypeDef *TIMx)
  912. {
  913. SET_BIT(TIMx->CR1, TIM_CR1_ARPE);
  914. }
  915. /**
  916. * @brief Disable auto-reload (ARR) preload.
  917. * @rmtoll CR1 ARPE LL_TIM_DisableARRPreload
  918. * @param TIMx Timer instance
  919. * @retval None
  920. */
  921. __STATIC_INLINE void LL_TIM_DisableARRPreload(TIM_TypeDef *TIMx)
  922. {
  923. CLEAR_BIT(TIMx->CR1,TIM_CR1_ARPE);
  924. }
  925. /**
  926. * @brief Indicates whether auto-reload (ARR) preload is enabled.
  927. * @rmtoll CR1 ARPE LL_TIM_IsEnabledARRPreload
  928. * @param TIMx Timer instance
  929. * @retval State of bit (1 or 0).
  930. */
  931. __STATIC_INLINE uint32_t LL_TIM_IsEnabledARRPreload(TIM_TypeDef *TIMx)
  932. {
  933. return ((READ_BIT(TIMx->CR1, TIM_CR1_ARPE) == (TIM_CR1_ARPE)) ? 1UL : 0UL);
  934. }
  935. /**
  936. * @brief Set the division ratio between the timer clock and the sampling clock used by the dead-time generators (when supported) and the digital filters.
  937. * @note Macro @ref IS_TIM_CLOCK_DIVISION_INSTANCE(TIMx) can be used to check
  938. * whether or not the clock division feature is supported by the timer
  939. * instance.
  940. * @rmtoll CR1 CKD LL_TIM_SetClockDivision
  941. * @param TIMx Timer instance
  942. * @param ClockDivision This parameter can be one of the following values:
  943. * @arg @ref LL_TIM_CLOCKDIVISION_DIV1
  944. * @arg @ref LL_TIM_CLOCKDIVISION_DIV2
  945. * @arg @ref LL_TIM_CLOCKDIVISION_DIV4
  946. * @retval None
  947. */
  948. __STATIC_INLINE void LL_TIM_SetClockDivision(TIM_TypeDef *TIMx, uint32_t ClockDivision)
  949. {
  950. MODIFY_REG(TIMx->CR1, TIM_CR1_CKD, ClockDivision);
  951. }
  952. /**
  953. * @brief Get the actual division ratio between the timer clock and the sampling clock used by the dead-time generators (when supported) and the digital filters.
  954. * @note Macro @ref IS_TIM_CLOCK_DIVISION_INSTANCE(TIMx) can be used to check
  955. * whether or not the clock division feature is supported by the timer
  956. * instance.
  957. * @rmtoll CR1 CKD LL_TIM_GetClockDivision
  958. * @param TIMx Timer instance
  959. * @retval Returned value can be one of the following values:
  960. * @arg @ref LL_TIM_CLOCKDIVISION_DIV1
  961. * @arg @ref LL_TIM_CLOCKDIVISION_DIV2
  962. * @arg @ref LL_TIM_CLOCKDIVISION_DIV4
  963. */
  964. __STATIC_INLINE uint32_t LL_TIM_GetClockDivision(TIM_TypeDef *TIMx)
  965. {
  966. return (uint32_t)(READ_BIT(TIMx->CR1, TIM_CR1_CKD));
  967. }
  968. /**
  969. * @brief Set the counter value.
  970. * @rmtoll CNT CNT LL_TIM_SetCounter
  971. * @param TIMx Timer instance
  972. * @param Counter Counter value (between Min_Data=0 and Max_Data=0xFFFF)
  973. * @retval None
  974. */
  975. __STATIC_INLINE void LL_TIM_SetCounter(TIM_TypeDef *TIMx, uint32_t Counter)
  976. {
  977. WRITE_REG(TIMx->CNT, Counter);
  978. }
  979. /**
  980. * @brief Get the counter value.
  981. * @rmtoll CNT CNT LL_TIM_GetCounter
  982. * @param TIMx Timer instance
  983. * @retval Counter value (between Min_Data=0 and Max_Data=0xFFFF)
  984. */
  985. __STATIC_INLINE uint32_t LL_TIM_GetCounter(TIM_TypeDef *TIMx)
  986. {
  987. return (uint32_t)(READ_REG(TIMx->CNT));
  988. }
  989. /**
  990. * @brief Get the current direction of the counter
  991. * @rmtoll CR1 DIR LL_TIM_GetDirection
  992. * @param TIMx Timer instance
  993. * @retval Returned value can be one of the following values:
  994. * @arg @ref LL_TIM_COUNTERDIRECTION_UP
  995. * @arg @ref LL_TIM_COUNTERDIRECTION_DOWN
  996. */
  997. __STATIC_INLINE uint32_t LL_TIM_GetDirection(TIM_TypeDef *TIMx)
  998. {
  999. return (uint32_t)(READ_BIT(TIMx->CR1, TIM_CR1_DIR));
  1000. }
  1001. /**
  1002. * @brief Set the prescaler value.
  1003. * @note The counter clock frequency CK_CNT is equal to fCK_PSC / (PSC[15:0] + 1).
  1004. * @note The prescaler can be changed on the fly as this control register is buffered. The new
  1005. * prescaler ratio is taken into account at the next update event.
  1006. * @note Helper macro @ref __LL_TIM_CALC_PSC can be used to calculate the Prescaler parameter
  1007. * @rmtoll PSC PSC LL_TIM_SetPrescaler
  1008. * @param TIMx Timer instance
  1009. * @param Prescaler between Min_Data=0 and Max_Data=65535
  1010. * @retval None
  1011. */
  1012. __STATIC_INLINE void LL_TIM_SetPrescaler(TIM_TypeDef *TIMx, uint32_t Prescaler)
  1013. {
  1014. WRITE_REG(TIMx->PSC, Prescaler);
  1015. }
  1016. /**
  1017. * @brief Get the prescaler value.
  1018. * @rmtoll PSC PSC LL_TIM_GetPrescaler
  1019. * @param TIMx Timer instance
  1020. * @retval Prescaler value between Min_Data=0 and Max_Data=65535
  1021. */
  1022. __STATIC_INLINE uint32_t LL_TIM_GetPrescaler(TIM_TypeDef *TIMx)
  1023. {
  1024. return (uint32_t)(READ_REG(TIMx->PSC));
  1025. }
  1026. /**
  1027. * @brief Set the auto-reload value.
  1028. * @note The counter is blocked while the auto-reload value is null.
  1029. * @note Helper macro @ref __LL_TIM_CALC_ARR can be used to calculate the AutoReload parameter
  1030. * @rmtoll ARR ARR LL_TIM_SetAutoReload
  1031. * @param TIMx Timer instance
  1032. * @param AutoReload between Min_Data=0 and Max_Data=65535
  1033. * @retval None
  1034. */
  1035. __STATIC_INLINE void LL_TIM_SetAutoReload(TIM_TypeDef *TIMx, uint32_t AutoReload)
  1036. {
  1037. WRITE_REG(TIMx->ARR, AutoReload);
  1038. }
  1039. /**
  1040. * @brief Get the auto-reload value.
  1041. * @rmtoll ARR ARR LL_TIM_GetAutoReload
  1042. * @param TIMx Timer instance
  1043. * @retval Auto-reload value
  1044. */
  1045. __STATIC_INLINE uint32_t LL_TIM_GetAutoReload(TIM_TypeDef *TIMx)
  1046. {
  1047. return (uint32_t)(READ_REG(TIMx->ARR));
  1048. }
  1049. /**
  1050. * @}
  1051. */
  1052. /** @defgroup TIM_LL_EF_Capture_Compare Capture Compare configuration
  1053. * @{
  1054. */
  1055. /**
  1056. * @brief Set the trigger of the capture/compare DMA request.
  1057. * @rmtoll CR2 CCDS LL_TIM_CC_SetDMAReqTrigger
  1058. * @param TIMx Timer instance
  1059. * @param DMAReqTrigger This parameter can be one of the following values:
  1060. * @arg @ref LL_TIM_CCDMAREQUEST_CC
  1061. * @arg @ref LL_TIM_CCDMAREQUEST_UPDATE
  1062. * @retval None
  1063. */
  1064. __STATIC_INLINE void LL_TIM_CC_SetDMAReqTrigger(TIM_TypeDef *TIMx, uint32_t DMAReqTrigger)
  1065. {
  1066. MODIFY_REG(TIMx->CR2, TIM_CR2_CCDS, DMAReqTrigger);
  1067. }
  1068. /**
  1069. * @brief Get actual trigger of the capture/compare DMA request.
  1070. * @rmtoll CR2 CCDS LL_TIM_CC_GetDMAReqTrigger
  1071. * @param TIMx Timer instance
  1072. * @retval Returned value can be one of the following values:
  1073. * @arg @ref LL_TIM_CCDMAREQUEST_CC
  1074. * @arg @ref LL_TIM_CCDMAREQUEST_UPDATE
  1075. */
  1076. __STATIC_INLINE uint32_t LL_TIM_CC_GetDMAReqTrigger(TIM_TypeDef *TIMx)
  1077. {
  1078. return (uint32_t)(READ_BIT(TIMx->CR2, TIM_CR2_CCDS));
  1079. }
  1080. /**
  1081. * @brief Enable capture/compare channels.
  1082. * @rmtoll CCER CC1E LL_TIM_CC_EnableChannel\n
  1083. * CCER CC2E LL_TIM_CC_EnableChannel\n
  1084. * CCER CC3E LL_TIM_CC_EnableChannel\n
  1085. * CCER CC4E LL_TIM_CC_EnableChannel
  1086. * @param TIMx Timer instance
  1087. * @param Channels This parameter can be a combination of the following values:
  1088. * @arg @ref LL_TIM_CHANNEL_CH1
  1089. * @arg @ref LL_TIM_CHANNEL_CH2
  1090. * @arg @ref LL_TIM_CHANNEL_CH3
  1091. * @arg @ref LL_TIM_CHANNEL_CH4
  1092. * @retval None
  1093. */
  1094. __STATIC_INLINE void LL_TIM_CC_EnableChannel(TIM_TypeDef *TIMx, uint32_t Channels)
  1095. {
  1096. SET_BIT(TIMx->CCER, Channels);
  1097. }
  1098. /**
  1099. * @brief Disable capture/compare channels.
  1100. * @rmtoll CCER CC1E LL_TIM_CC_DisableChannel\n
  1101. * CCER CC2E LL_TIM_CC_DisableChannel\n
  1102. * CCER CC3E LL_TIM_CC_DisableChannel\n
  1103. * CCER CC4E LL_TIM_CC_DisableChannel
  1104. * @param TIMx Timer instance
  1105. * @param Channels This parameter can be a combination of the following values:
  1106. * @arg @ref LL_TIM_CHANNEL_CH1
  1107. * @arg @ref LL_TIM_CHANNEL_CH2
  1108. * @arg @ref LL_TIM_CHANNEL_CH3
  1109. * @arg @ref LL_TIM_CHANNEL_CH4
  1110. * @retval None
  1111. */
  1112. __STATIC_INLINE void LL_TIM_CC_DisableChannel(TIM_TypeDef *TIMx, uint32_t Channels)
  1113. {
  1114. CLEAR_BIT(TIMx->CCER, Channels);
  1115. }
  1116. /**
  1117. * @brief Indicate whether channel(s) is(are) enabled.
  1118. * @rmtoll CCER CC1E LL_TIM_CC_IsEnabledChannel\n
  1119. * CCER CC2E LL_TIM_CC_IsEnabledChannel\n
  1120. * CCER CC3E LL_TIM_CC_IsEnabledChannel\n
  1121. * CCER CC4E LL_TIM_CC_IsEnabledChannel
  1122. * @param TIMx Timer instance
  1123. * @param Channels This parameter can be a combination of the following values:
  1124. * @arg @ref LL_TIM_CHANNEL_CH1
  1125. * @arg @ref LL_TIM_CHANNEL_CH2
  1126. * @arg @ref LL_TIM_CHANNEL_CH3
  1127. * @arg @ref LL_TIM_CHANNEL_CH4
  1128. * @retval State of bit (1 or 0).
  1129. */
  1130. __STATIC_INLINE uint32_t LL_TIM_CC_IsEnabledChannel(TIM_TypeDef *TIMx, uint32_t Channels)
  1131. {
  1132. return ((READ_BIT(TIMx->CCER, Channels) == (Channels)) ? 1UL : 0UL);
  1133. }
  1134. /**
  1135. * @}
  1136. */
  1137. /** @defgroup TIM_LL_EF_Output_Channel Output channel configuration
  1138. * @{
  1139. */
  1140. /**
  1141. * @brief Configure an output channel.
  1142. * @rmtoll CCMR1 CC1S LL_TIM_OC_ConfigOutput\n
  1143. * CCMR1 CC2S LL_TIM_OC_ConfigOutput\n
  1144. * CCMR2 CC3S LL_TIM_OC_ConfigOutput\n
  1145. * CCMR2 CC4S LL_TIM_OC_ConfigOutput\n
  1146. * CCER CC1P LL_TIM_OC_ConfigOutput\n
  1147. * CCER CC2P LL_TIM_OC_ConfigOutput\n
  1148. * CCER CC3P LL_TIM_OC_ConfigOutput\n
  1149. * CCER CC4P LL_TIM_OC_ConfigOutput\n
  1150. * @param TIMx Timer instance
  1151. * @param Channel This parameter can be one of the following values:
  1152. * @arg @ref LL_TIM_CHANNEL_CH1
  1153. * @arg @ref LL_TIM_CHANNEL_CH2
  1154. * @arg @ref LL_TIM_CHANNEL_CH3
  1155. * @arg @ref LL_TIM_CHANNEL_CH4
  1156. * @param Configuration This parameter must be a combination of all the following values:
  1157. * @arg @ref LL_TIM_OCPOLARITY_HIGH or @ref LL_TIM_OCPOLARITY_LOW
  1158. * @retval None
  1159. */
  1160. __STATIC_INLINE void LL_TIM_OC_ConfigOutput(TIM_TypeDef *TIMx, uint32_t Channel, uint32_t Configuration)
  1161. {
  1162. register uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1163. register __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1164. CLEAR_BIT(*pReg, (TIM_CCMR1_CC1S << SHIFT_TAB_OCxx[iChannel]));
  1165. MODIFY_REG(TIMx->CCER, (TIM_CCER_CC1P << SHIFT_TAB_CCxP[iChannel]),
  1166. (Configuration & TIM_CCER_CC1P) << SHIFT_TAB_CCxP[iChannel]);
  1167. }
  1168. /**
  1169. * @brief Define the behavior of the output reference signal OCxREF from which
  1170. * OCx and OCxN (when relevant) are derived.
  1171. * @rmtoll CCMR1 OC1M LL_TIM_OC_SetMode\n
  1172. * CCMR1 OC2M LL_TIM_OC_SetMode\n
  1173. * CCMR2 OC3M LL_TIM_OC_SetMode\n
  1174. * CCMR2 OC4M LL_TIM_OC_SetMode
  1175. * @param TIMx Timer instance
  1176. * @param Channel This parameter can be one of the following values:
  1177. * @arg @ref LL_TIM_CHANNEL_CH1
  1178. * @arg @ref LL_TIM_CHANNEL_CH2
  1179. * @arg @ref LL_TIM_CHANNEL_CH3
  1180. * @arg @ref LL_TIM_CHANNEL_CH4
  1181. * @param Mode This parameter can be one of the following values:
  1182. * @arg @ref LL_TIM_OCMODE_FROZEN
  1183. * @arg @ref LL_TIM_OCMODE_ACTIVE
  1184. * @arg @ref LL_TIM_OCMODE_INACTIVE
  1185. * @arg @ref LL_TIM_OCMODE_TOGGLE
  1186. * @arg @ref LL_TIM_OCMODE_FORCED_INACTIVE
  1187. * @arg @ref LL_TIM_OCMODE_FORCED_ACTIVE
  1188. * @arg @ref LL_TIM_OCMODE_PWM1
  1189. * @arg @ref LL_TIM_OCMODE_PWM2
  1190. * @retval None
  1191. */
  1192. __STATIC_INLINE void LL_TIM_OC_SetMode(TIM_TypeDef *TIMx, uint32_t Channel, uint32_t Mode)
  1193. {
  1194. register uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1195. register __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1196. MODIFY_REG(*pReg, ((TIM_CCMR1_OC1M | TIM_CCMR1_CC1S) << SHIFT_TAB_OCxx[iChannel]), Mode << SHIFT_TAB_OCxx[iChannel]);
  1197. }
  1198. /**
  1199. * @brief Get the output compare mode of an output channel.
  1200. * @rmtoll CCMR1 OC1M LL_TIM_OC_GetMode\n
  1201. * CCMR1 OC2M LL_TIM_OC_GetMode\n
  1202. * CCMR2 OC3M LL_TIM_OC_GetMode\n
  1203. * CCMR2 OC4M LL_TIM_OC_GetMode
  1204. * @param TIMx Timer instance
  1205. * @param Channel This parameter can be one of the following values:
  1206. * @arg @ref LL_TIM_CHANNEL_CH1
  1207. * @arg @ref LL_TIM_CHANNEL_CH2
  1208. * @arg @ref LL_TIM_CHANNEL_CH3
  1209. * @arg @ref LL_TIM_CHANNEL_CH4
  1210. * @retval Returned value can be one of the following values:
  1211. * @arg @ref LL_TIM_OCMODE_FROZEN
  1212. * @arg @ref LL_TIM_OCMODE_ACTIVE
  1213. * @arg @ref LL_TIM_OCMODE_INACTIVE
  1214. * @arg @ref LL_TIM_OCMODE_TOGGLE
  1215. * @arg @ref LL_TIM_OCMODE_FORCED_INACTIVE
  1216. * @arg @ref LL_TIM_OCMODE_FORCED_ACTIVE
  1217. * @arg @ref LL_TIM_OCMODE_PWM1
  1218. * @arg @ref LL_TIM_OCMODE_PWM2
  1219. */
  1220. __STATIC_INLINE uint32_t LL_TIM_OC_GetMode(TIM_TypeDef *TIMx, uint32_t Channel)
  1221. {
  1222. register uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1223. register const __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1224. return (READ_BIT(*pReg, ((TIM_CCMR1_OC1M | TIM_CCMR1_CC1S) << SHIFT_TAB_OCxx[iChannel])) >> SHIFT_TAB_OCxx[iChannel]);
  1225. }
  1226. /**
  1227. * @brief Set the polarity of an output channel.
  1228. * @rmtoll CCER CC1P LL_TIM_OC_SetPolarity\n
  1229. * CCER CC2P LL_TIM_OC_SetPolarity\n
  1230. * CCER CC3P LL_TIM_OC_SetPolarity\n
  1231. * CCER CC4P LL_TIM_OC_SetPolarity
  1232. * @param TIMx Timer instance
  1233. * @param Channel This parameter can be one of the following values:
  1234. * @arg @ref LL_TIM_CHANNEL_CH1
  1235. * @arg @ref LL_TIM_CHANNEL_CH2
  1236. * @arg @ref LL_TIM_CHANNEL_CH3
  1237. * @arg @ref LL_TIM_CHANNEL_CH4
  1238. * @param Polarity This parameter can be one of the following values:
  1239. * @arg @ref LL_TIM_OCPOLARITY_HIGH
  1240. * @arg @ref LL_TIM_OCPOLARITY_LOW
  1241. * @retval None
  1242. */
  1243. __STATIC_INLINE void LL_TIM_OC_SetPolarity(TIM_TypeDef *TIMx, uint32_t Channel, uint32_t Polarity)
  1244. {
  1245. register uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1246. MODIFY_REG(TIMx->CCER, (TIM_CCER_CC1P << SHIFT_TAB_CCxP[iChannel]), Polarity << SHIFT_TAB_CCxP[iChannel]);
  1247. }
  1248. /**
  1249. * @brief Get the polarity of an output channel.
  1250. * @rmtoll CCER CC1P LL_TIM_OC_GetPolarity\n
  1251. * CCER CC2P LL_TIM_OC_GetPolarity\n
  1252. * CCER CC3P LL_TIM_OC_GetPolarity\n
  1253. * CCER CC4P LL_TIM_OC_GetPolarity
  1254. * @param TIMx Timer instance
  1255. * @param Channel This parameter can be one of the following values:
  1256. * @arg @ref LL_TIM_CHANNEL_CH1
  1257. * @arg @ref LL_TIM_CHANNEL_CH2
  1258. * @arg @ref LL_TIM_CHANNEL_CH3
  1259. * @arg @ref LL_TIM_CHANNEL_CH4
  1260. * @retval Returned value can be one of the following values:
  1261. * @arg @ref LL_TIM_OCPOLARITY_HIGH
  1262. * @arg @ref LL_TIM_OCPOLARITY_LOW
  1263. */
  1264. __STATIC_INLINE uint32_t LL_TIM_OC_GetPolarity(TIM_TypeDef *TIMx, uint32_t Channel)
  1265. {
  1266. register uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1267. return (READ_BIT(TIMx->CCER, (TIM_CCER_CC1P << SHIFT_TAB_CCxP[iChannel])) >> SHIFT_TAB_CCxP[iChannel]);
  1268. }
  1269. /**
  1270. * @brief Enable fast mode for the output channel.
  1271. * @note Acts only if the channel is configured in PWM1 or PWM2 mode.
  1272. * @rmtoll CCMR1 OC1FE LL_TIM_OC_EnableFast\n
  1273. * CCMR1 OC2FE LL_TIM_OC_EnableFast\n
  1274. * CCMR2 OC3FE LL_TIM_OC_EnableFast\n
  1275. * CCMR2 OC4FE LL_TIM_OC_EnableFast
  1276. * @param TIMx Timer instance
  1277. * @param Channel This parameter can be one of the following values:
  1278. * @arg @ref LL_TIM_CHANNEL_CH1
  1279. * @arg @ref LL_TIM_CHANNEL_CH2
  1280. * @arg @ref LL_TIM_CHANNEL_CH3
  1281. * @arg @ref LL_TIM_CHANNEL_CH4
  1282. * @retval None
  1283. */
  1284. __STATIC_INLINE void LL_TIM_OC_EnableFast(TIM_TypeDef *TIMx, uint32_t Channel)
  1285. {
  1286. register uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1287. register __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1288. SET_BIT(*pReg, (TIM_CCMR1_OC1FE << SHIFT_TAB_OCxx[iChannel]));
  1289. }
  1290. /**
  1291. * @brief Disable fast mode for the output channel.
  1292. * @rmtoll CCMR1 OC1FE LL_TIM_OC_DisableFast\n
  1293. * CCMR1 OC2FE LL_TIM_OC_DisableFast\n
  1294. * CCMR2 OC3FE LL_TIM_OC_DisableFast\n
  1295. * CCMR2 OC4FE LL_TIM_OC_DisableFast
  1296. * @param TIMx Timer instance
  1297. * @param Channel This parameter can be one of the following values:
  1298. * @arg @ref LL_TIM_CHANNEL_CH1
  1299. * @arg @ref LL_TIM_CHANNEL_CH2
  1300. * @arg @ref LL_TIM_CHANNEL_CH3
  1301. * @arg @ref LL_TIM_CHANNEL_CH4
  1302. * @retval None
  1303. */
  1304. __STATIC_INLINE void LL_TIM_OC_DisableFast(TIM_TypeDef *TIMx, uint32_t Channel)
  1305. {
  1306. register uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1307. register __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1308. CLEAR_BIT(*pReg, (TIM_CCMR1_OC1FE << SHIFT_TAB_OCxx[iChannel]));
  1309. }
  1310. /**
  1311. * @brief Indicates whether fast mode is enabled for the output channel.
  1312. * @rmtoll CCMR1 OC1FE LL_TIM_OC_IsEnabledFast\n
  1313. * CCMR1 OC2FE LL_TIM_OC_IsEnabledFast\n
  1314. * CCMR2 OC3FE LL_TIM_OC_IsEnabledFast\n
  1315. * CCMR2 OC4FE LL_TIM_OC_IsEnabledFast\n
  1316. * @param TIMx Timer instance
  1317. * @param Channel This parameter can be one of the following values:
  1318. * @arg @ref LL_TIM_CHANNEL_CH1
  1319. * @arg @ref LL_TIM_CHANNEL_CH2
  1320. * @arg @ref LL_TIM_CHANNEL_CH3
  1321. * @arg @ref LL_TIM_CHANNEL_CH4
  1322. * @retval State of bit (1 or 0).
  1323. */
  1324. __STATIC_INLINE uint32_t LL_TIM_OC_IsEnabledFast(TIM_TypeDef *TIMx, uint32_t Channel)
  1325. {
  1326. register uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1327. register const __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1328. register uint32_t bitfield = TIM_CCMR1_OC1FE << SHIFT_TAB_OCxx[iChannel];
  1329. return ((READ_BIT(*pReg, bitfield) == bitfield) ? 1UL : 0UL);
  1330. }
  1331. /**
  1332. * @brief Enable compare register (TIMx_CCRx) preload for the output channel.
  1333. * @rmtoll CCMR1 OC1PE LL_TIM_OC_EnablePreload\n
  1334. * CCMR1 OC2PE LL_TIM_OC_EnablePreload\n
  1335. * CCMR2 OC3PE LL_TIM_OC_EnablePreload\n
  1336. * CCMR2 OC4PE LL_TIM_OC_EnablePreload
  1337. * @param TIMx Timer instance
  1338. * @param Channel This parameter can be one of the following values:
  1339. * @arg @ref LL_TIM_CHANNEL_CH1
  1340. * @arg @ref LL_TIM_CHANNEL_CH2
  1341. * @arg @ref LL_TIM_CHANNEL_CH3
  1342. * @arg @ref LL_TIM_CHANNEL_CH4
  1343. * @retval None
  1344. */
  1345. __STATIC_INLINE void LL_TIM_OC_EnablePreload(TIM_TypeDef *TIMx, uint32_t Channel)
  1346. {
  1347. register uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1348. register __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1349. SET_BIT(*pReg, (TIM_CCMR1_OC1PE << SHIFT_TAB_OCxx[iChannel]));
  1350. }
  1351. /**
  1352. * @brief Disable compare register (TIMx_CCRx) preload for the output channel.
  1353. * @rmtoll CCMR1 OC1PE LL_TIM_OC_DisablePreload\n
  1354. * CCMR1 OC2PE LL_TIM_OC_DisablePreload\n
  1355. * CCMR2 OC3PE LL_TIM_OC_DisablePreload\n
  1356. * CCMR2 OC4PE LL_TIM_OC_DisablePreload
  1357. * @param TIMx Timer instance
  1358. * @param Channel This parameter can be one of the following values:
  1359. * @arg @ref LL_TIM_CHANNEL_CH1
  1360. * @arg @ref LL_TIM_CHANNEL_CH2
  1361. * @arg @ref LL_TIM_CHANNEL_CH3
  1362. * @arg @ref LL_TIM_CHANNEL_CH4
  1363. * @retval None
  1364. */
  1365. __STATIC_INLINE void LL_TIM_OC_DisablePreload(TIM_TypeDef *TIMx, uint32_t Channel)
  1366. {
  1367. register uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1368. register __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1369. CLEAR_BIT(*pReg, (TIM_CCMR1_OC1PE << SHIFT_TAB_OCxx[iChannel]));
  1370. }
  1371. /**
  1372. * @brief Indicates whether compare register (TIMx_CCRx) preload is enabled for the output channel.
  1373. * @rmtoll CCMR1 OC1PE LL_TIM_OC_IsEnabledPreload\n
  1374. * CCMR1 OC2PE LL_TIM_OC_IsEnabledPreload\n
  1375. * CCMR2 OC3PE LL_TIM_OC_IsEnabledPreload\n
  1376. * CCMR2 OC4PE LL_TIM_OC_IsEnabledPreload\n
  1377. * @param TIMx Timer instance
  1378. * @param Channel This parameter can be one of the following values:
  1379. * @arg @ref LL_TIM_CHANNEL_CH1
  1380. * @arg @ref LL_TIM_CHANNEL_CH2
  1381. * @arg @ref LL_TIM_CHANNEL_CH3
  1382. * @arg @ref LL_TIM_CHANNEL_CH4
  1383. * @retval State of bit (1 or 0).
  1384. */
  1385. __STATIC_INLINE uint32_t LL_TIM_OC_IsEnabledPreload(TIM_TypeDef *TIMx, uint32_t Channel)
  1386. {
  1387. register uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1388. register const __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1389. register uint32_t bitfield = TIM_CCMR1_OC1PE << SHIFT_TAB_OCxx[iChannel];
  1390. return ((READ_BIT(*pReg, bitfield) == bitfield) ? 1UL : 0UL);
  1391. }
  1392. /**
  1393. * @brief Enable clearing the output channel on an external event.
  1394. * @note This function can only be used in Output compare and PWM modes. It does not work in Forced mode.
  1395. * @note Macro @ref IS_TIM_OCXREF_CLEAR_INSTANCE(TIMx) can be used to check whether
  1396. * or not a timer instance can clear the OCxREF signal on an external event.
  1397. * @rmtoll CCMR1 OC1CE LL_TIM_OC_EnableClear\n
  1398. * CCMR1 OC2CE LL_TIM_OC_EnableClear\n
  1399. * CCMR2 OC3CE LL_TIM_OC_EnableClear\n
  1400. * CCMR2 OC4CE LL_TIM_OC_EnableClear
  1401. * @param TIMx Timer instance
  1402. * @param Channel This parameter can be one of the following values:
  1403. * @arg @ref LL_TIM_CHANNEL_CH1
  1404. * @arg @ref LL_TIM_CHANNEL_CH2
  1405. * @arg @ref LL_TIM_CHANNEL_CH3
  1406. * @arg @ref LL_TIM_CHANNEL_CH4
  1407. * @retval None
  1408. */
  1409. __STATIC_INLINE void LL_TIM_OC_EnableClear(TIM_TypeDef *TIMx, uint32_t Channel)
  1410. {
  1411. register uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1412. register __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1413. SET_BIT(*pReg, (TIM_CCMR1_OC1CE << SHIFT_TAB_OCxx[iChannel]));
  1414. }
  1415. /**
  1416. * @brief Disable clearing the output channel on an external event.
  1417. * @note Macro @ref IS_TIM_OCXREF_CLEAR_INSTANCE(TIMx) can be used to check whether
  1418. * or not a timer instance can clear the OCxREF signal on an external event.
  1419. * @rmtoll CCMR1 OC1CE LL_TIM_OC_DisableClear\n
  1420. * CCMR1 OC2CE LL_TIM_OC_DisableClear\n
  1421. * CCMR2 OC3CE LL_TIM_OC_DisableClear\n
  1422. * CCMR2 OC4CE LL_TIM_OC_DisableClear
  1423. * @param TIMx Timer instance
  1424. * @param Channel This parameter can be one of the following values:
  1425. * @arg @ref LL_TIM_CHANNEL_CH1
  1426. * @arg @ref LL_TIM_CHANNEL_CH2
  1427. * @arg @ref LL_TIM_CHANNEL_CH3
  1428. * @arg @ref LL_TIM_CHANNEL_CH4
  1429. * @retval None
  1430. */
  1431. __STATIC_INLINE void LL_TIM_OC_DisableClear(TIM_TypeDef *TIMx, uint32_t Channel)
  1432. {
  1433. register uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1434. register __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1435. CLEAR_BIT(*pReg, (TIM_CCMR1_OC1CE << SHIFT_TAB_OCxx[iChannel]));
  1436. }
  1437. /**
  1438. * @brief Indicates clearing the output channel on an external event is enabled for the output channel.
  1439. * @note This function enables clearing the output channel on an external event.
  1440. * @note This function can only be used in Output compare and PWM modes. It does not work in Forced mode.
  1441. * @note Macro @ref IS_TIM_OCXREF_CLEAR_INSTANCE(TIMx) can be used to check whether
  1442. * or not a timer instance can clear the OCxREF signal on an external event.
  1443. * @rmtoll CCMR1 OC1CE LL_TIM_OC_IsEnabledClear\n
  1444. * CCMR1 OC2CE LL_TIM_OC_IsEnabledClear\n
  1445. * CCMR2 OC3CE LL_TIM_OC_IsEnabledClear\n
  1446. * CCMR2 OC4CE LL_TIM_OC_IsEnabledClear\n
  1447. * @param TIMx Timer instance
  1448. * @param Channel This parameter can be one of the following values:
  1449. * @arg @ref LL_TIM_CHANNEL_CH1
  1450. * @arg @ref LL_TIM_CHANNEL_CH2
  1451. * @arg @ref LL_TIM_CHANNEL_CH3
  1452. * @arg @ref LL_TIM_CHANNEL_CH4
  1453. * @retval State of bit (1 or 0).
  1454. */
  1455. __STATIC_INLINE uint32_t LL_TIM_OC_IsEnabledClear(TIM_TypeDef *TIMx, uint32_t Channel)
  1456. {
  1457. register uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1458. register const __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1459. register uint32_t bitfield = TIM_CCMR1_OC1CE << SHIFT_TAB_OCxx[iChannel];
  1460. return ((READ_BIT(*pReg, bitfield) == bitfield) ? 1UL : 0UL);
  1461. }
  1462. /**
  1463. * @brief Set compare value for output channel 1 (TIMx_CCR1).
  1464. * @note Macro @ref IS_TIM_CC1_INSTANCE(TIMx) can be used to check whether or not
  1465. * output channel 1 is supported by a timer instance.
  1466. * @rmtoll CCR1 CCR1 LL_TIM_OC_SetCompareCH1
  1467. * @param TIMx Timer instance
  1468. * @param CompareValue between Min_Data=0 and Max_Data=65535
  1469. * @retval None
  1470. */
  1471. __STATIC_INLINE void LL_TIM_OC_SetCompareCH1(TIM_TypeDef *TIMx, uint32_t CompareValue)
  1472. {
  1473. WRITE_REG(TIMx->CCR1, CompareValue);
  1474. }
  1475. /**
  1476. * @brief Set compare value for output channel 2 (TIMx_CCR2).
  1477. * @note Macro @ref IS_TIM_CC2_INSTANCE(TIMx) can be used to check whether or not
  1478. * output channel 2 is supported by a timer instance.
  1479. * @rmtoll CCR2 CCR2 LL_TIM_OC_SetCompareCH2
  1480. * @param TIMx Timer instance
  1481. * @param CompareValue between Min_Data=0 and Max_Data=65535
  1482. * @retval None
  1483. */
  1484. __STATIC_INLINE void LL_TIM_OC_SetCompareCH2(TIM_TypeDef *TIMx, uint32_t CompareValue)
  1485. {
  1486. WRITE_REG(TIMx->CCR2, CompareValue);
  1487. }
  1488. /**
  1489. * @brief Set compare value for output channel 3 (TIMx_CCR3).
  1490. * @note Macro @ref IS_TIM_CC3_INSTANCE(TIMx) can be used to check whether or not
  1491. * output channel is supported by a timer instance.
  1492. * @rmtoll CCR3 CCR3 LL_TIM_OC_SetCompareCH3
  1493. * @param TIMx Timer instance
  1494. * @param CompareValue between Min_Data=0 and Max_Data=65535
  1495. * @retval None
  1496. */
  1497. __STATIC_INLINE void LL_TIM_OC_SetCompareCH3(TIM_TypeDef *TIMx, uint32_t CompareValue)
  1498. {
  1499. WRITE_REG(TIMx->CCR3, CompareValue);
  1500. }
  1501. /**
  1502. * @brief Set compare value for output channel 4 (TIMx_CCR4).
  1503. * @note Macro @ref IS_TIM_CC4_INSTANCE(TIMx) can be used to check whether or not
  1504. * output channel 4 is supported by a timer instance.
  1505. * @rmtoll CCR4 CCR4 LL_TIM_OC_SetCompareCH4
  1506. * @param TIMx Timer instance
  1507. * @param CompareValue between Min_Data=0 and Max_Data=65535
  1508. * @retval None
  1509. */
  1510. __STATIC_INLINE void LL_TIM_OC_SetCompareCH4(TIM_TypeDef *TIMx, uint32_t CompareValue)
  1511. {
  1512. WRITE_REG(TIMx->CCR4, CompareValue);
  1513. }
  1514. /**
  1515. * @brief Get compare value (TIMx_CCR1) set for output channel 1.
  1516. * @note Macro @ref IS_TIM_CC1_INSTANCE(TIMx) can be used to check whether or not
  1517. * output channel 1 is supported by a timer instance.
  1518. * @rmtoll CCR1 CCR1 LL_TIM_OC_GetCompareCH1
  1519. * @param TIMx Timer instance
  1520. * @retval CompareValue (between Min_Data=0 and Max_Data=65535)
  1521. */
  1522. __STATIC_INLINE uint32_t LL_TIM_OC_GetCompareCH1(TIM_TypeDef *TIMx)
  1523. {
  1524. return (uint32_t)(READ_REG(TIMx->CCR1));
  1525. }
  1526. /**
  1527. * @brief Get compare value (TIMx_CCR2) set for output channel 2.
  1528. * @note Macro @ref IS_TIM_CC2_INSTANCE(TIMx) can be used to check whether or not
  1529. * output channel 2 is supported by a timer instance.
  1530. * @rmtoll CCR2 CCR2 LL_TIM_OC_GetCompareCH2
  1531. * @param TIMx Timer instance
  1532. * @retval CompareValue (between Min_Data=0 and Max_Data=65535)
  1533. */
  1534. __STATIC_INLINE uint32_t LL_TIM_OC_GetCompareCH2(TIM_TypeDef *TIMx)
  1535. {
  1536. return (uint32_t)(READ_REG(TIMx->CCR2));
  1537. }
  1538. /**
  1539. * @brief Get compare value (TIMx_CCR3) set for output channel 3.
  1540. * @note Macro @ref IS_TIM_CC3_INSTANCE(TIMx) can be used to check whether or not
  1541. * output channel 3 is supported by a timer instance.
  1542. * @rmtoll CCR3 CCR3 LL_TIM_OC_GetCompareCH3
  1543. * @param TIMx Timer instance
  1544. * @retval CompareValue (between Min_Data=0 and Max_Data=65535)
  1545. */
  1546. __STATIC_INLINE uint32_t LL_TIM_OC_GetCompareCH3(TIM_TypeDef *TIMx)
  1547. {
  1548. return (uint32_t)(READ_REG(TIMx->CCR3));
  1549. }
  1550. /**
  1551. * @brief Get compare value (TIMx_CCR4) set for output channel 4.
  1552. * @note Macro @ref IS_TIM_CC4_INSTANCE(TIMx) can be used to check whether or not
  1553. * output channel 4 is supported by a timer instance.
  1554. * @rmtoll CCR4 CCR4 LL_TIM_OC_GetCompareCH4
  1555. * @param TIMx Timer instance
  1556. * @retval CompareValue (between Min_Data=0 and Max_Data=65535)
  1557. */
  1558. __STATIC_INLINE uint32_t LL_TIM_OC_GetCompareCH4(TIM_TypeDef *TIMx)
  1559. {
  1560. return (uint32_t)(READ_REG(TIMx->CCR4));
  1561. }
  1562. /**
  1563. * @}
  1564. */
  1565. /** @defgroup TIM_LL_EF_Input_Channel Input channel configuration
  1566. * @{
  1567. */
  1568. /**
  1569. * @brief Configure input channel.
  1570. * @rmtoll CCMR1 CC1S LL_TIM_IC_Config\n
  1571. * CCMR1 IC1PSC LL_TIM_IC_Config\n
  1572. * CCMR1 IC1F LL_TIM_IC_Config\n
  1573. * CCMR1 CC2S LL_TIM_IC_Config\n
  1574. * CCMR1 IC2PSC LL_TIM_IC_Config\n
  1575. * CCMR1 IC2F LL_TIM_IC_Config\n
  1576. * CCMR2 CC3S LL_TIM_IC_Config\n
  1577. * CCMR2 IC3PSC LL_TIM_IC_Config\n
  1578. * CCMR2 IC3F LL_TIM_IC_Config\n
  1579. * CCMR2 CC4S LL_TIM_IC_Config\n
  1580. * CCMR2 IC4PSC LL_TIM_IC_Config\n
  1581. * CCMR2 IC4F LL_TIM_IC_Config\n
  1582. * CCER CC1P LL_TIM_IC_Config\n
  1583. * CCER CC1NP LL_TIM_IC_Config\n
  1584. * CCER CC2P LL_TIM_IC_Config\n
  1585. * CCER CC2NP LL_TIM_IC_Config\n
  1586. * CCER CC3P LL_TIM_IC_Config\n
  1587. * CCER CC3NP LL_TIM_IC_Config\n
  1588. * CCER CC4P LL_TIM_IC_Config\n
  1589. * CCER CC4NP LL_TIM_IC_Config
  1590. * @param TIMx Timer instance
  1591. * @param Channel This parameter can be one of the following values:
  1592. * @arg @ref LL_TIM_CHANNEL_CH1
  1593. * @arg @ref LL_TIM_CHANNEL_CH2
  1594. * @arg @ref LL_TIM_CHANNEL_CH3
  1595. * @arg @ref LL_TIM_CHANNEL_CH4
  1596. * @param Configuration This parameter must be a combination of all the following values:
  1597. * @arg @ref LL_TIM_ACTIVEINPUT_DIRECTTI or @ref LL_TIM_ACTIVEINPUT_INDIRECTTI or @ref LL_TIM_ACTIVEINPUT_TRC
  1598. * @arg @ref LL_TIM_ICPSC_DIV1 or ... or @ref LL_TIM_ICPSC_DIV8
  1599. * @arg @ref LL_TIM_IC_FILTER_FDIV1 or ... or @ref LL_TIM_IC_FILTER_FDIV32_N8
  1600. * @arg @ref LL_TIM_IC_POLARITY_RISING or @ref LL_TIM_IC_POLARITY_FALLING or @ref LL_TIM_IC_POLARITY_BOTHEDGE
  1601. * @retval None
  1602. */
  1603. __STATIC_INLINE void LL_TIM_IC_Config(TIM_TypeDef *TIMx, uint32_t Channel, uint32_t Configuration)
  1604. {
  1605. register uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1606. register __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1607. MODIFY_REG(*pReg, ((TIM_CCMR1_IC1F | TIM_CCMR1_IC1PSC | TIM_CCMR1_CC1S) << SHIFT_TAB_ICxx[iChannel]),
  1608. ((Configuration >> 16U) & (TIM_CCMR1_IC1F | TIM_CCMR1_IC1PSC | TIM_CCMR1_CC1S)) << SHIFT_TAB_ICxx[iChannel]);
  1609. MODIFY_REG(TIMx->CCER, ((TIM_CCER_CC1NP | TIM_CCER_CC1P) << SHIFT_TAB_CCxP[iChannel]),
  1610. (Configuration & (TIM_CCER_CC1NP | TIM_CCER_CC1P)) << SHIFT_TAB_CCxP[iChannel]);
  1611. }
  1612. /**
  1613. * @brief Set the active input.
  1614. * @rmtoll CCMR1 CC1S LL_TIM_IC_SetActiveInput\n
  1615. * CCMR1 CC2S LL_TIM_IC_SetActiveInput\n
  1616. * CCMR2 CC3S LL_TIM_IC_SetActiveInput\n
  1617. * CCMR2 CC4S LL_TIM_IC_SetActiveInput
  1618. * @param TIMx Timer instance
  1619. * @param Channel This parameter can be one of the following values:
  1620. * @arg @ref LL_TIM_CHANNEL_CH1
  1621. * @arg @ref LL_TIM_CHANNEL_CH2
  1622. * @arg @ref LL_TIM_CHANNEL_CH3
  1623. * @arg @ref LL_TIM_CHANNEL_CH4
  1624. * @param ICActiveInput This parameter can be one of the following values:
  1625. * @arg @ref LL_TIM_ACTIVEINPUT_DIRECTTI
  1626. * @arg @ref LL_TIM_ACTIVEINPUT_INDIRECTTI
  1627. * @arg @ref LL_TIM_ACTIVEINPUT_TRC
  1628. * @retval None
  1629. */
  1630. __STATIC_INLINE void LL_TIM_IC_SetActiveInput(TIM_TypeDef *TIMx, uint32_t Channel, uint32_t ICActiveInput)
  1631. {
  1632. register uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1633. register __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1634. MODIFY_REG(*pReg, ((TIM_CCMR1_CC1S) << SHIFT_TAB_ICxx[iChannel]), (ICActiveInput >> 16U) << SHIFT_TAB_ICxx[iChannel]);
  1635. }
  1636. /**
  1637. * @brief Get the current active input.
  1638. * @rmtoll CCMR1 CC1S LL_TIM_IC_GetActiveInput\n
  1639. * CCMR1 CC2S LL_TIM_IC_GetActiveInput\n
  1640. * CCMR2 CC3S LL_TIM_IC_GetActiveInput\n
  1641. * CCMR2 CC4S LL_TIM_IC_GetActiveInput
  1642. * @param TIMx Timer instance
  1643. * @param Channel This parameter can be one of the following values:
  1644. * @arg @ref LL_TIM_CHANNEL_CH1
  1645. * @arg @ref LL_TIM_CHANNEL_CH2
  1646. * @arg @ref LL_TIM_CHANNEL_CH3
  1647. * @arg @ref LL_TIM_CHANNEL_CH4
  1648. * @retval Returned value can be one of the following values:
  1649. * @arg @ref LL_TIM_ACTIVEINPUT_DIRECTTI
  1650. * @arg @ref LL_TIM_ACTIVEINPUT_INDIRECTTI
  1651. * @arg @ref LL_TIM_ACTIVEINPUT_TRC
  1652. */
  1653. __STATIC_INLINE uint32_t LL_TIM_IC_GetActiveInput(TIM_TypeDef *TIMx, uint32_t Channel)
  1654. {
  1655. register uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1656. register const __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1657. return ((READ_BIT(*pReg, ((TIM_CCMR1_CC1S) << SHIFT_TAB_ICxx[iChannel])) >> SHIFT_TAB_ICxx[iChannel]) << 16U);
  1658. }
  1659. /**
  1660. * @brief Set the prescaler of input channel.
  1661. * @rmtoll CCMR1 IC1PSC LL_TIM_IC_SetPrescaler\n
  1662. * CCMR1 IC2PSC LL_TIM_IC_SetPrescaler\n
  1663. * CCMR2 IC3PSC LL_TIM_IC_SetPrescaler\n
  1664. * CCMR2 IC4PSC LL_TIM_IC_SetPrescaler
  1665. * @param TIMx Timer instance
  1666. * @param Channel This parameter can be one of the following values:
  1667. * @arg @ref LL_TIM_CHANNEL_CH1
  1668. * @arg @ref LL_TIM_CHANNEL_CH2
  1669. * @arg @ref LL_TIM_CHANNEL_CH3
  1670. * @arg @ref LL_TIM_CHANNEL_CH4
  1671. * @param ICPrescaler This parameter can be one of the following values:
  1672. * @arg @ref LL_TIM_ICPSC_DIV1
  1673. * @arg @ref LL_TIM_ICPSC_DIV2
  1674. * @arg @ref LL_TIM_ICPSC_DIV4
  1675. * @arg @ref LL_TIM_ICPSC_DIV8
  1676. * @retval None
  1677. */
  1678. __STATIC_INLINE void LL_TIM_IC_SetPrescaler(TIM_TypeDef *TIMx, uint32_t Channel, uint32_t ICPrescaler)
  1679. {
  1680. register uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1681. register __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1682. MODIFY_REG(*pReg, ((TIM_CCMR1_IC1PSC) << SHIFT_TAB_ICxx[iChannel]), (ICPrescaler >> 16U) << SHIFT_TAB_ICxx[iChannel]);
  1683. }
  1684. /**
  1685. * @brief Get the current prescaler value acting on an input channel.
  1686. * @rmtoll CCMR1 IC1PSC LL_TIM_IC_GetPrescaler\n
  1687. * CCMR1 IC2PSC LL_TIM_IC_GetPrescaler\n
  1688. * CCMR2 IC3PSC LL_TIM_IC_GetPrescaler\n
  1689. * CCMR2 IC4PSC LL_TIM_IC_GetPrescaler
  1690. * @param TIMx Timer instance
  1691. * @param Channel This parameter can be one of the following values:
  1692. * @arg @ref LL_TIM_CHANNEL_CH1
  1693. * @arg @ref LL_TIM_CHANNEL_CH2
  1694. * @arg @ref LL_TIM_CHANNEL_CH3
  1695. * @arg @ref LL_TIM_CHANNEL_CH4
  1696. * @retval Returned value can be one of the following values:
  1697. * @arg @ref LL_TIM_ICPSC_DIV1
  1698. * @arg @ref LL_TIM_ICPSC_DIV2
  1699. * @arg @ref LL_TIM_ICPSC_DIV4
  1700. * @arg @ref LL_TIM_ICPSC_DIV8
  1701. */
  1702. __STATIC_INLINE uint32_t LL_TIM_IC_GetPrescaler(TIM_TypeDef *TIMx, uint32_t Channel)
  1703. {
  1704. register uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1705. register const __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1706. return ((READ_BIT(*pReg, ((TIM_CCMR1_IC1PSC) << SHIFT_TAB_ICxx[iChannel])) >> SHIFT_TAB_ICxx[iChannel]) << 16U);
  1707. }
  1708. /**
  1709. * @brief Set the input filter duration.
  1710. * @rmtoll CCMR1 IC1F LL_TIM_IC_SetFilter\n
  1711. * CCMR1 IC2F LL_TIM_IC_SetFilter\n
  1712. * CCMR2 IC3F LL_TIM_IC_SetFilter\n
  1713. * CCMR2 IC4F LL_TIM_IC_SetFilter
  1714. * @param TIMx Timer instance
  1715. * @param Channel This parameter can be one of the following values:
  1716. * @arg @ref LL_TIM_CHANNEL_CH1
  1717. * @arg @ref LL_TIM_CHANNEL_CH2
  1718. * @arg @ref LL_TIM_CHANNEL_CH3
  1719. * @arg @ref LL_TIM_CHANNEL_CH4
  1720. * @param ICFilter This parameter can be one of the following values:
  1721. * @arg @ref LL_TIM_IC_FILTER_FDIV1
  1722. * @arg @ref LL_TIM_IC_FILTER_FDIV1_N2
  1723. * @arg @ref LL_TIM_IC_FILTER_FDIV1_N4
  1724. * @arg @ref LL_TIM_IC_FILTER_FDIV1_N8
  1725. * @arg @ref LL_TIM_IC_FILTER_FDIV2_N6
  1726. * @arg @ref LL_TIM_IC_FILTER_FDIV2_N8
  1727. * @arg @ref LL_TIM_IC_FILTER_FDIV4_N6
  1728. * @arg @ref LL_TIM_IC_FILTER_FDIV4_N8
  1729. * @arg @ref LL_TIM_IC_FILTER_FDIV8_N6
  1730. * @arg @ref LL_TIM_IC_FILTER_FDIV8_N8
  1731. * @arg @ref LL_TIM_IC_FILTER_FDIV16_N5
  1732. * @arg @ref LL_TIM_IC_FILTER_FDIV16_N6
  1733. * @arg @ref LL_TIM_IC_FILTER_FDIV16_N8
  1734. * @arg @ref LL_TIM_IC_FILTER_FDIV32_N5
  1735. * @arg @ref LL_TIM_IC_FILTER_FDIV32_N6
  1736. * @arg @ref LL_TIM_IC_FILTER_FDIV32_N8
  1737. * @retval None
  1738. */
  1739. __STATIC_INLINE void LL_TIM_IC_SetFilter(TIM_TypeDef *TIMx, uint32_t Channel, uint32_t ICFilter)
  1740. {
  1741. register uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1742. register __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1743. MODIFY_REG(*pReg, ((TIM_CCMR1_IC1F) << SHIFT_TAB_ICxx[iChannel]), (ICFilter >> 16U) << SHIFT_TAB_ICxx[iChannel]);
  1744. }
  1745. /**
  1746. * @brief Get the input filter duration.
  1747. * @rmtoll CCMR1 IC1F LL_TIM_IC_GetFilter\n
  1748. * CCMR1 IC2F LL_TIM_IC_GetFilter\n
  1749. * CCMR2 IC3F LL_TIM_IC_GetFilter\n
  1750. * CCMR2 IC4F LL_TIM_IC_GetFilter
  1751. * @param TIMx Timer instance
  1752. * @param Channel This parameter can be one of the following values:
  1753. * @arg @ref LL_TIM_CHANNEL_CH1
  1754. * @arg @ref LL_TIM_CHANNEL_CH2
  1755. * @arg @ref LL_TIM_CHANNEL_CH3
  1756. * @arg @ref LL_TIM_CHANNEL_CH4
  1757. * @retval Returned value can be one of the following values:
  1758. * @arg @ref LL_TIM_IC_FILTER_FDIV1
  1759. * @arg @ref LL_TIM_IC_FILTER_FDIV1_N2
  1760. * @arg @ref LL_TIM_IC_FILTER_FDIV1_N4
  1761. * @arg @ref LL_TIM_IC_FILTER_FDIV1_N8
  1762. * @arg @ref LL_TIM_IC_FILTER_FDIV2_N6
  1763. * @arg @ref LL_TIM_IC_FILTER_FDIV2_N8
  1764. * @arg @ref LL_TIM_IC_FILTER_FDIV4_N6
  1765. * @arg @ref LL_TIM_IC_FILTER_FDIV4_N8
  1766. * @arg @ref LL_TIM_IC_FILTER_FDIV8_N6
  1767. * @arg @ref LL_TIM_IC_FILTER_FDIV8_N8
  1768. * @arg @ref LL_TIM_IC_FILTER_FDIV16_N5
  1769. * @arg @ref LL_TIM_IC_FILTER_FDIV16_N6
  1770. * @arg @ref LL_TIM_IC_FILTER_FDIV16_N8
  1771. * @arg @ref LL_TIM_IC_FILTER_FDIV32_N5
  1772. * @arg @ref LL_TIM_IC_FILTER_FDIV32_N6
  1773. * @arg @ref LL_TIM_IC_FILTER_FDIV32_N8
  1774. */
  1775. __STATIC_INLINE uint32_t LL_TIM_IC_GetFilter(TIM_TypeDef *TIMx, uint32_t Channel)
  1776. {
  1777. register uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1778. register const __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1779. return ((READ_BIT(*pReg, ((TIM_CCMR1_IC1F) << SHIFT_TAB_ICxx[iChannel])) >> SHIFT_TAB_ICxx[iChannel]) << 16U);
  1780. }
  1781. /**
  1782. * @brief Set the input channel polarity.
  1783. * @rmtoll CCER CC1P LL_TIM_IC_SetPolarity\n
  1784. * CCER CC1NP LL_TIM_IC_SetPolarity\n
  1785. * CCER CC2P LL_TIM_IC_SetPolarity\n
  1786. * CCER CC2NP LL_TIM_IC_SetPolarity\n
  1787. * CCER CC3P LL_TIM_IC_SetPolarity\n
  1788. * CCER CC3NP LL_TIM_IC_SetPolarity\n
  1789. * CCER CC4P LL_TIM_IC_SetPolarity\n
  1790. * CCER CC4NP LL_TIM_IC_SetPolarity
  1791. * @param TIMx Timer instance
  1792. * @param Channel This parameter can be one of the following values:
  1793. * @arg @ref LL_TIM_CHANNEL_CH1
  1794. * @arg @ref LL_TIM_CHANNEL_CH2
  1795. * @arg @ref LL_TIM_CHANNEL_CH3
  1796. * @arg @ref LL_TIM_CHANNEL_CH4
  1797. * @param ICPolarity This parameter can be one of the following values:
  1798. * @arg @ref LL_TIM_IC_POLARITY_RISING
  1799. * @arg @ref LL_TIM_IC_POLARITY_FALLING
  1800. * @arg @ref LL_TIM_IC_POLARITY_BOTHEDGE
  1801. * @retval None
  1802. */
  1803. __STATIC_INLINE void LL_TIM_IC_SetPolarity(TIM_TypeDef *TIMx, uint32_t Channel, uint32_t ICPolarity)
  1804. {
  1805. register uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1806. MODIFY_REG(TIMx->CCER, ((TIM_CCER_CC1NP | TIM_CCER_CC1P) << SHIFT_TAB_CCxP[iChannel]),
  1807. ICPolarity << SHIFT_TAB_CCxP[iChannel]);
  1808. }
  1809. /**
  1810. * @brief Get the current input channel polarity.
  1811. * @rmtoll CCER CC1P LL_TIM_IC_GetPolarity\n
  1812. * CCER CC1NP LL_TIM_IC_GetPolarity\n
  1813. * CCER CC2P LL_TIM_IC_GetPolarity\n
  1814. * CCER CC2NP LL_TIM_IC_GetPolarity\n
  1815. * CCER CC3P LL_TIM_IC_GetPolarity\n
  1816. * CCER CC3NP LL_TIM_IC_GetPolarity\n
  1817. * CCER CC4P LL_TIM_IC_GetPolarity\n
  1818. * CCER CC4NP LL_TIM_IC_GetPolarity
  1819. * @param TIMx Timer instance
  1820. * @param Channel This parameter can be one of the following values:
  1821. * @arg @ref LL_TIM_CHANNEL_CH1
  1822. * @arg @ref LL_TIM_CHANNEL_CH2
  1823. * @arg @ref LL_TIM_CHANNEL_CH3
  1824. * @arg @ref LL_TIM_CHANNEL_CH4
  1825. * @retval Returned value can be one of the following values:
  1826. * @arg @ref LL_TIM_IC_POLARITY_RISING
  1827. * @arg @ref LL_TIM_IC_POLARITY_FALLING
  1828. * @arg @ref LL_TIM_IC_POLARITY_BOTHEDGE
  1829. */
  1830. __STATIC_INLINE uint32_t LL_TIM_IC_GetPolarity(TIM_TypeDef *TIMx, uint32_t Channel)
  1831. {
  1832. register uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1833. return (READ_BIT(TIMx->CCER, ((TIM_CCER_CC1NP | TIM_CCER_CC1P) << SHIFT_TAB_CCxP[iChannel])) >>
  1834. SHIFT_TAB_CCxP[iChannel]);
  1835. }
  1836. /**
  1837. * @brief Connect the TIMx_CH1, CH2 and CH3 pins to the TI1 input (XOR combination).
  1838. * @note Macro @ref IS_TIM_XOR_INSTANCE(TIMx) can be used to check whether or not
  1839. * a timer instance provides an XOR input.
  1840. * @rmtoll CR2 TI1S LL_TIM_IC_EnableXORCombination
  1841. * @param TIMx Timer instance
  1842. * @retval None
  1843. */
  1844. __STATIC_INLINE void LL_TIM_IC_EnableXORCombination(TIM_TypeDef *TIMx)
  1845. {
  1846. SET_BIT(TIMx->CR2, TIM_CR2_TI1S);
  1847. }
  1848. /**
  1849. * @brief Disconnect the TIMx_CH1, CH2 and CH3 pins from the TI1 input.
  1850. * @note Macro @ref IS_TIM_XOR_INSTANCE(TIMx) can be used to check whether or not
  1851. * a timer instance provides an XOR input.
  1852. * @rmtoll CR2 TI1S LL_TIM_IC_DisableXORCombination
  1853. * @param TIMx Timer instance
  1854. * @retval None
  1855. */
  1856. __STATIC_INLINE void LL_TIM_IC_DisableXORCombination(TIM_TypeDef *TIMx)
  1857. {
  1858. CLEAR_BIT(TIMx->CR2, TIM_CR2_TI1S);
  1859. }
  1860. /**
  1861. * @brief Indicates whether the TIMx_CH1, CH2 and CH3 pins are connectected to the TI1 input.
  1862. * @note Macro @ref IS_TIM_XOR_INSTANCE(TIMx) can be used to check whether or not
  1863. * a timer instance provides an XOR input.
  1864. * @rmtoll CR2 TI1S LL_TIM_IC_IsEnabledXORCombination
  1865. * @param TIMx Timer instance
  1866. * @retval State of bit (1 or 0).
  1867. */
  1868. __STATIC_INLINE uint32_t LL_TIM_IC_IsEnabledXORCombination(TIM_TypeDef *TIMx)
  1869. {
  1870. return ((READ_BIT(TIMx->CR2, TIM_CR2_TI1S) == (TIM_CR2_TI1S)) ? 1UL : 0UL);
  1871. }
  1872. /**
  1873. * @brief Get captured value for input channel 1.
  1874. * @note Macro @ref IS_TIM_CC1_INSTANCE(TIMx) can be used to check whether or not
  1875. * input channel 1 is supported by a timer instance.
  1876. * @rmtoll CCR1 CCR1 LL_TIM_IC_GetCaptureCH1
  1877. * @param TIMx Timer instance
  1878. * @retval CapturedValue (between Min_Data=0 and Max_Data=65535)
  1879. */
  1880. __STATIC_INLINE uint32_t LL_TIM_IC_GetCaptureCH1(TIM_TypeDef *TIMx)
  1881. {
  1882. return (uint32_t)(READ_REG(TIMx->CCR1));
  1883. }
  1884. /**
  1885. * @brief Get captured value for input channel 2.
  1886. * @note Macro @ref IS_TIM_CC2_INSTANCE(TIMx) can be used to check whether or not
  1887. * input channel 2 is supported by a timer instance.
  1888. * @rmtoll CCR2 CCR2 LL_TIM_IC_GetCaptureCH2
  1889. * @param TIMx Timer instance
  1890. * @retval CapturedValue (between Min_Data=0 and Max_Data=65535)
  1891. */
  1892. __STATIC_INLINE uint32_t LL_TIM_IC_GetCaptureCH2(TIM_TypeDef *TIMx)
  1893. {
  1894. return (uint32_t)(READ_REG(TIMx->CCR2));
  1895. }
  1896. /**
  1897. * @brief Get captured value for input channel 3.
  1898. * @note Macro @ref IS_TIM_CC3_INSTANCE(TIMx) can be used to check whether or not
  1899. * input channel 3 is supported by a timer instance.
  1900. * @rmtoll CCR3 CCR3 LL_TIM_IC_GetCaptureCH3
  1901. * @param TIMx Timer instance
  1902. * @retval CapturedValue (between Min_Data=0 and Max_Data=65535)
  1903. */
  1904. __STATIC_INLINE uint32_t LL_TIM_IC_GetCaptureCH3(TIM_TypeDef *TIMx)
  1905. {
  1906. return (uint32_t)(READ_REG(TIMx->CCR3));
  1907. }
  1908. /**
  1909. * @brief Get captured value for input channel 4.
  1910. * @note Macro @ref IS_TIM_CC4_INSTANCE(TIMx) can be used to check whether or not
  1911. * input channel 4 is supported by a timer instance.
  1912. * @rmtoll CCR4 CCR4 LL_TIM_IC_GetCaptureCH4
  1913. * @param TIMx Timer instance
  1914. * @retval CapturedValue (between Min_Data=0 and Max_Data=65535)
  1915. */
  1916. __STATIC_INLINE uint32_t LL_TIM_IC_GetCaptureCH4(TIM_TypeDef *TIMx)
  1917. {
  1918. return (uint32_t)(READ_REG(TIMx->CCR4));
  1919. }
  1920. /**
  1921. * @}
  1922. */
  1923. /** @defgroup TIM_LL_EF_Clock_Selection Counter clock selection
  1924. * @{
  1925. */
  1926. /**
  1927. * @brief Enable external clock mode 2.
  1928. * @note When external clock mode 2 is enabled the counter is clocked by any active edge on the ETRF signal.
  1929. * @note Macro @ref IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(TIMx) can be used to check
  1930. * whether or not a timer instance supports external clock mode2.
  1931. * @rmtoll SMCR ECE LL_TIM_EnableExternalClock
  1932. * @param TIMx Timer instance
  1933. * @retval None
  1934. */
  1935. __STATIC_INLINE void LL_TIM_EnableExternalClock(TIM_TypeDef *TIMx)
  1936. {
  1937. SET_BIT(TIMx->SMCR, TIM_SMCR_ECE);
  1938. }
  1939. /**
  1940. * @brief Disable external clock mode 2.
  1941. * @note Macro @ref IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(TIMx) can be used to check
  1942. * whether or not a timer instance supports external clock mode2.
  1943. * @rmtoll SMCR ECE LL_TIM_DisableExternalClock
  1944. * @param TIMx Timer instance
  1945. * @retval None
  1946. */
  1947. __STATIC_INLINE void LL_TIM_DisableExternalClock(TIM_TypeDef *TIMx)
  1948. {
  1949. CLEAR_BIT(TIMx->SMCR, TIM_SMCR_ECE);
  1950. }
  1951. /**
  1952. * @brief Indicate whether external clock mode 2 is enabled.
  1953. * @note Macro @ref IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(TIMx) can be used to check
  1954. * whether or not a timer instance supports external clock mode2.
  1955. * @rmtoll SMCR ECE LL_TIM_IsEnabledExternalClock
  1956. * @param TIMx Timer instance
  1957. * @retval State of bit (1 or 0).
  1958. */
  1959. __STATIC_INLINE uint32_t LL_TIM_IsEnabledExternalClock(TIM_TypeDef *TIMx)
  1960. {
  1961. return ((READ_BIT(TIMx->SMCR, TIM_SMCR_ECE) == (TIM_SMCR_ECE)) ? 1UL : 0UL);
  1962. }
  1963. /**
  1964. * @brief Set the clock source of the counter clock.
  1965. * @note when selected clock source is external clock mode 1, the timer input
  1966. * the external clock is applied is selected by calling the @ref LL_TIM_SetTriggerInput()
  1967. * function. This timer input must be configured by calling
  1968. * the @ref LL_TIM_IC_Config() function.
  1969. * @note Macro @ref IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(TIMx) can be used to check
  1970. * whether or not a timer instance supports external clock mode1.
  1971. * @note Macro @ref IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(TIMx) can be used to check
  1972. * whether or not a timer instance supports external clock mode2.
  1973. * @rmtoll SMCR SMS LL_TIM_SetClockSource\n
  1974. * SMCR ECE LL_TIM_SetClockSource
  1975. * @param TIMx Timer instance
  1976. * @param ClockSource This parameter can be one of the following values:
  1977. * @arg @ref LL_TIM_CLOCKSOURCE_INTERNAL
  1978. * @arg @ref LL_TIM_CLOCKSOURCE_EXT_MODE1
  1979. * @arg @ref LL_TIM_CLOCKSOURCE_EXT_MODE2
  1980. * @retval None
  1981. */
  1982. __STATIC_INLINE void LL_TIM_SetClockSource(TIM_TypeDef *TIMx, uint32_t ClockSource)
  1983. {
  1984. MODIFY_REG(TIMx->SMCR, TIM_SMCR_SMS | TIM_SMCR_ECE, ClockSource);
  1985. }
  1986. /**
  1987. * @brief Set the encoder interface mode.
  1988. * @note Macro @ref IS_TIM_ENCODER_INTERFACE_INSTANCE(TIMx) can be used to check
  1989. * whether or not a timer instance supports the encoder mode.
  1990. * @rmtoll SMCR SMS LL_TIM_SetEncoderMode
  1991. * @param TIMx Timer instance
  1992. * @param EncoderMode This parameter can be one of the following values:
  1993. * @arg @ref LL_TIM_ENCODERMODE_X2_TI1
  1994. * @arg @ref LL_TIM_ENCODERMODE_X2_TI2
  1995. * @arg @ref LL_TIM_ENCODERMODE_X4_TI12
  1996. * @retval None
  1997. */
  1998. __STATIC_INLINE void LL_TIM_SetEncoderMode(TIM_TypeDef *TIMx, uint32_t EncoderMode)
  1999. {
  2000. MODIFY_REG(TIMx->SMCR, TIM_SMCR_SMS, EncoderMode);
  2001. }
  2002. /**
  2003. * @}
  2004. */
  2005. /** @defgroup TIM_LL_EF_Timer_Synchronization Timer synchronisation configuration
  2006. * @{
  2007. */
  2008. /**
  2009. * @brief Set the trigger output (TRGO) used for timer synchronization .
  2010. * @note Macro @ref IS_TIM_MASTER_INSTANCE(TIMx) can be used to check
  2011. * whether or not a timer instance can operate as a master timer.
  2012. * @rmtoll CR2 MMS LL_TIM_SetTriggerOutput
  2013. * @param TIMx Timer instance
  2014. * @param TimerSynchronization This parameter can be one of the following values:
  2015. * @arg @ref LL_TIM_TRGO_RESET
  2016. * @arg @ref LL_TIM_TRGO_ENABLE
  2017. * @arg @ref LL_TIM_TRGO_UPDATE
  2018. * @arg @ref LL_TIM_TRGO_CC1IF
  2019. * @arg @ref LL_TIM_TRGO_OC1REF
  2020. * @arg @ref LL_TIM_TRGO_OC2REF
  2021. * @arg @ref LL_TIM_TRGO_OC3REF
  2022. * @arg @ref LL_TIM_TRGO_OC4REF
  2023. * @retval None
  2024. */
  2025. __STATIC_INLINE void LL_TIM_SetTriggerOutput(TIM_TypeDef *TIMx, uint32_t TimerSynchronization)
  2026. {
  2027. MODIFY_REG(TIMx->CR2, TIM_CR2_MMS, TimerSynchronization);
  2028. }
  2029. /**
  2030. * @brief Set the synchronization mode of a slave timer.
  2031. * @note Macro @ref IS_TIM_SLAVE_INSTANCE(TIMx) can be used to check whether or not
  2032. * a timer instance can operate as a slave timer.
  2033. * @rmtoll SMCR SMS LL_TIM_SetSlaveMode
  2034. * @param TIMx Timer instance
  2035. * @param SlaveMode This parameter can be one of the following values:
  2036. * @arg @ref LL_TIM_SLAVEMODE_DISABLED
  2037. * @arg @ref LL_TIM_SLAVEMODE_RESET
  2038. * @arg @ref LL_TIM_SLAVEMODE_GATED
  2039. * @arg @ref LL_TIM_SLAVEMODE_TRIGGER
  2040. * @retval None
  2041. */
  2042. __STATIC_INLINE void LL_TIM_SetSlaveMode(TIM_TypeDef *TIMx, uint32_t SlaveMode)
  2043. {
  2044. MODIFY_REG(TIMx->SMCR, TIM_SMCR_SMS, SlaveMode);
  2045. }
  2046. /**
  2047. * @brief Set the selects the trigger input to be used to synchronize the counter.
  2048. * @note Macro @ref IS_TIM_SLAVE_INSTANCE(TIMx) can be used to check whether or not
  2049. * a timer instance can operate as a slave timer.
  2050. * @rmtoll SMCR TS LL_TIM_SetTriggerInput
  2051. * @param TIMx Timer instance
  2052. * @param TriggerInput This parameter can be one of the following values:
  2053. * @arg @ref LL_TIM_TS_ITR0
  2054. * @arg @ref LL_TIM_TS_ITR1
  2055. * @arg @ref LL_TIM_TS_ITR2
  2056. * @arg @ref LL_TIM_TS_ITR3
  2057. * @arg @ref LL_TIM_TS_TI1F_ED
  2058. * @arg @ref LL_TIM_TS_TI1FP1
  2059. * @arg @ref LL_TIM_TS_TI2FP2
  2060. * @arg @ref LL_TIM_TS_ETRF
  2061. * @retval None
  2062. */
  2063. __STATIC_INLINE void LL_TIM_SetTriggerInput(TIM_TypeDef *TIMx, uint32_t TriggerInput)
  2064. {
  2065. MODIFY_REG(TIMx->SMCR, TIM_SMCR_TS, TriggerInput);
  2066. }
  2067. /**
  2068. * @brief Enable the Master/Slave mode.
  2069. * @note Macro @ref IS_TIM_SLAVE_INSTANCE(TIMx) can be used to check whether or not
  2070. * a timer instance can operate as a slave timer.
  2071. * @rmtoll SMCR MSM LL_TIM_EnableMasterSlaveMode
  2072. * @param TIMx Timer instance
  2073. * @retval None
  2074. */
  2075. __STATIC_INLINE void LL_TIM_EnableMasterSlaveMode(TIM_TypeDef *TIMx)
  2076. {
  2077. SET_BIT(TIMx->SMCR, TIM_SMCR_MSM);
  2078. }
  2079. /**
  2080. * @brief Disable the Master/Slave mode.
  2081. * @note Macro @ref IS_TIM_SLAVE_INSTANCE(TIMx) can be used to check whether or not
  2082. * a timer instance can operate as a slave timer.
  2083. * @rmtoll SMCR MSM LL_TIM_DisableMasterSlaveMode
  2084. * @param TIMx Timer instance
  2085. * @retval None
  2086. */
  2087. __STATIC_INLINE void LL_TIM_DisableMasterSlaveMode(TIM_TypeDef *TIMx)
  2088. {
  2089. CLEAR_BIT(TIMx->SMCR, TIM_SMCR_MSM);
  2090. }
  2091. /**
  2092. * @brief Indicates whether the Master/Slave mode is enabled.
  2093. * @note Macro @ref IS_TIM_SLAVE_INSTANCE(TIMx) can be used to check whether or not
  2094. * a timer instance can operate as a slave timer.
  2095. * @rmtoll SMCR MSM LL_TIM_IsEnabledMasterSlaveMode
  2096. * @param TIMx Timer instance
  2097. * @retval State of bit (1 or 0).
  2098. */
  2099. __STATIC_INLINE uint32_t LL_TIM_IsEnabledMasterSlaveMode(TIM_TypeDef *TIMx)
  2100. {
  2101. return ((READ_BIT(TIMx->SMCR, TIM_SMCR_MSM) == (TIM_SMCR_MSM)) ? 1UL : 0UL);
  2102. }
  2103. /**
  2104. * @brief Configure the external trigger (ETR) input.
  2105. * @note Macro @ref IS_TIM_ETR_INSTANCE(TIMx) can be used to check whether or not
  2106. * a timer instance provides an external trigger input.
  2107. * @rmtoll SMCR ETP LL_TIM_ConfigETR\n
  2108. * SMCR ETPS LL_TIM_ConfigETR\n
  2109. * SMCR ETF LL_TIM_ConfigETR
  2110. * @param TIMx Timer instance
  2111. * @param ETRPolarity This parameter can be one of the following values:
  2112. * @arg @ref LL_TIM_ETR_POLARITY_NONINVERTED
  2113. * @arg @ref LL_TIM_ETR_POLARITY_INVERTED
  2114. * @param ETRPrescaler This parameter can be one of the following values:
  2115. * @arg @ref LL_TIM_ETR_PRESCALER_DIV1
  2116. * @arg @ref LL_TIM_ETR_PRESCALER_DIV2
  2117. * @arg @ref LL_TIM_ETR_PRESCALER_DIV4
  2118. * @arg @ref LL_TIM_ETR_PRESCALER_DIV8
  2119. * @param ETRFilter This parameter can be one of the following values:
  2120. * @arg @ref LL_TIM_ETR_FILTER_FDIV1
  2121. * @arg @ref LL_TIM_ETR_FILTER_FDIV1_N2
  2122. * @arg @ref LL_TIM_ETR_FILTER_FDIV1_N4
  2123. * @arg @ref LL_TIM_ETR_FILTER_FDIV1_N8
  2124. * @arg @ref LL_TIM_ETR_FILTER_FDIV2_N6
  2125. * @arg @ref LL_TIM_ETR_FILTER_FDIV2_N8
  2126. * @arg @ref LL_TIM_ETR_FILTER_FDIV4_N6
  2127. * @arg @ref LL_TIM_ETR_FILTER_FDIV4_N8
  2128. * @arg @ref LL_TIM_ETR_FILTER_FDIV8_N6
  2129. * @arg @ref LL_TIM_ETR_FILTER_FDIV8_N8
  2130. * @arg @ref LL_TIM_ETR_FILTER_FDIV16_N5
  2131. * @arg @ref LL_TIM_ETR_FILTER_FDIV16_N6
  2132. * @arg @ref LL_TIM_ETR_FILTER_FDIV16_N8
  2133. * @arg @ref LL_TIM_ETR_FILTER_FDIV32_N5
  2134. * @arg @ref LL_TIM_ETR_FILTER_FDIV32_N6
  2135. * @arg @ref LL_TIM_ETR_FILTER_FDIV32_N8
  2136. * @retval None
  2137. */
  2138. __STATIC_INLINE void LL_TIM_ConfigETR(TIM_TypeDef *TIMx, uint32_t ETRPolarity, uint32_t ETRPrescaler,
  2139. uint32_t ETRFilter)
  2140. {
  2141. MODIFY_REG(TIMx->SMCR, TIM_SMCR_ETP | TIM_SMCR_ETPS | TIM_SMCR_ETF, ETRPolarity | ETRPrescaler | ETRFilter);
  2142. }
  2143. /**
  2144. * @}
  2145. */
  2146. /** @defgroup TIM_LL_EF_DMA_Burst_Mode DMA burst mode configuration
  2147. * @{
  2148. */
  2149. /**
  2150. * @brief Configures the timer DMA burst feature.
  2151. * @note Macro @ref IS_TIM_DMABURST_INSTANCE(TIMx) can be used to check whether or
  2152. * not a timer instance supports the DMA burst mode.
  2153. * @rmtoll DCR DBL LL_TIM_ConfigDMABurst\n
  2154. * DCR DBA LL_TIM_ConfigDMABurst
  2155. * @param TIMx Timer instance
  2156. * @param DMABurstBaseAddress This parameter can be one of the following values:
  2157. * @arg @ref LL_TIM_DMABURST_BASEADDR_CR1
  2158. * @arg @ref LL_TIM_DMABURST_BASEADDR_CR2
  2159. * @arg @ref LL_TIM_DMABURST_BASEADDR_SMCR
  2160. * @arg @ref LL_TIM_DMABURST_BASEADDR_DIER
  2161. * @arg @ref LL_TIM_DMABURST_BASEADDR_SR
  2162. * @arg @ref LL_TIM_DMABURST_BASEADDR_EGR
  2163. * @arg @ref LL_TIM_DMABURST_BASEADDR_CCMR1
  2164. * @arg @ref LL_TIM_DMABURST_BASEADDR_CCMR2
  2165. * @arg @ref LL_TIM_DMABURST_BASEADDR_CCER
  2166. * @arg @ref LL_TIM_DMABURST_BASEADDR_CNT
  2167. * @arg @ref LL_TIM_DMABURST_BASEADDR_PSC
  2168. * @arg @ref LL_TIM_DMABURST_BASEADDR_ARR
  2169. * @arg @ref LL_TIM_DMABURST_BASEADDR_RCR
  2170. * @arg @ref LL_TIM_DMABURST_BASEADDR_CCR1
  2171. * @arg @ref LL_TIM_DMABURST_BASEADDR_CCR2
  2172. * @arg @ref LL_TIM_DMABURST_BASEADDR_CCR3
  2173. * @arg @ref LL_TIM_DMABURST_BASEADDR_CCR4
  2174. * @arg @ref LL_TIM_DMABURST_BASEADDR_BDTR
  2175. * @arg @ref LL_TIM_DMABURST_BASEADDR_CCMR3
  2176. * @arg @ref LL_TIM_DMABURST_BASEADDR_CCR5
  2177. * @arg @ref LL_TIM_DMABURST_BASEADDR_CCR6
  2178. * @arg @ref LL_TIM_DMABURST_BASEADDR_OR1
  2179. * @arg @ref LL_TIM_DMABURST_BASEADDR_OR2
  2180. * @arg @ref LL_TIM_DMABURST_BASEADDR_OR3
  2181. * @param DMABurstLength This parameter can be one of the following values:
  2182. * @arg @ref LL_TIM_DMABURST_LENGTH_1TRANSFER
  2183. * @arg @ref LL_TIM_DMABURST_LENGTH_2TRANSFERS
  2184. * @arg @ref LL_TIM_DMABURST_LENGTH_3TRANSFERS
  2185. * @arg @ref LL_TIM_DMABURST_LENGTH_4TRANSFERS
  2186. * @arg @ref LL_TIM_DMABURST_LENGTH_5TRANSFERS
  2187. * @arg @ref LL_TIM_DMABURST_LENGTH_6TRANSFERS
  2188. * @arg @ref LL_TIM_DMABURST_LENGTH_7TRANSFERS
  2189. * @arg @ref LL_TIM_DMABURST_LENGTH_8TRANSFERS
  2190. * @arg @ref LL_TIM_DMABURST_LENGTH_9TRANSFERS
  2191. * @arg @ref LL_TIM_DMABURST_LENGTH_10TRANSFERS
  2192. * @arg @ref LL_TIM_DMABURST_LENGTH_11TRANSFERS
  2193. * @arg @ref LL_TIM_DMABURST_LENGTH_12TRANSFERS
  2194. * @arg @ref LL_TIM_DMABURST_LENGTH_13TRANSFERS
  2195. * @arg @ref LL_TIM_DMABURST_LENGTH_14TRANSFERS
  2196. * @arg @ref LL_TIM_DMABURST_LENGTH_15TRANSFERS
  2197. * @arg @ref LL_TIM_DMABURST_LENGTH_16TRANSFERS
  2198. * @arg @ref LL_TIM_DMABURST_LENGTH_17TRANSFERS
  2199. * @arg @ref LL_TIM_DMABURST_LENGTH_18TRANSFERS
  2200. * @retval None
  2201. */
  2202. __STATIC_INLINE void LL_TIM_ConfigDMABurst(TIM_TypeDef *TIMx, uint32_t DMABurstBaseAddress, uint32_t DMABurstLength)
  2203. {
  2204. MODIFY_REG(TIMx->DCR, (TIM_DCR_DBL | TIM_DCR_DBA), (DMABurstBaseAddress | DMABurstLength));
  2205. }
  2206. /**
  2207. * @}
  2208. */
  2209. /** @defgroup TIM_LL_EF_Timer_Inputs_Remapping Timer input remapping
  2210. * @{
  2211. */
  2212. /**
  2213. * @brief Remap TIM inputs (input channel, internal/external triggers).
  2214. * @note Macro @ref IS_TIM_REMAP_INSTANCE(TIMx) can be used to check whether or not
  2215. * a some timer inputs can be remapped.
  2216. * @rmtoll TIM2_OR ETR_RMP LL_TIM_SetRemap\n
  2217. * TIM2_OR TI4_RMP LL_TIM_SetRemap\n
  2218. * TIM21_OR ETR_RMP LL_TIM_SetRemap\n
  2219. * TIM21_OR TI1_RMP LL_TIM_SetRemap\n
  2220. * TIM21_OR TI2_RMP LL_TIM_SetRemap\n
  2221. * TIM22_OR ETR_RMP LL_TIM_SetRemap\n
  2222. * TIM22_OR TI1_RMP LL_TIM_SetRemap\n
  2223. * TIM3_OR ETR_RMP LL_TIM_SetRemap\n
  2224. * TIM3_OR TI1_RMP LL_TIM_SetRemap\n
  2225. * TIM3_OR TI2_RMP LL_TIM_SetRemap\n
  2226. * TIM3_OR TI4_RMP LL_TIM_SetRemap
  2227. * @param TIMx Timer instance
  2228. * @param Remap Remap params depends on the TIMx. Description available only
  2229. * in CHM version of the User Manual (not in .pdf).
  2230. * Otherwise see Reference Manual description of OR registers.
  2231. *
  2232. * Below description summarizes "Timer Instance" and "Remap" param combinations:
  2233. *
  2234. * TIM2: any combination of ETR_RMP, TI4_RMP where
  2235. *
  2236. * . . ETR_RMP can be one of the following values
  2237. * @arg @ref LL_TIM_TIM2_ETR_RMP_GPIO
  2238. * @arg @ref LL_TIM_TIM2_ETR_RMP_HSI (*)
  2239. * @arg @ref LL_TIM_TIM2_ETR_RMP_HSI48 (*)
  2240. * @arg @ref LL_TIM_TIM2_ETR_RMP_LSE
  2241. * @arg @ref LL_TIM_TIM2_ETR_RMP_COMP2
  2242. * @arg @ref LL_TIM_TIM2_ETR_RMP_COMP1
  2243. *
  2244. * . . TI4_RMP can be one of the following values
  2245. * @arg @ref LL_TIM_TIM2_TI4_RMP_GPIO
  2246. * @arg @ref LL_TIM_TIM2_TI4_RMP_COMP1
  2247. * @arg @ref LL_TIM_TIM2_TI4_RMP_COMP2
  2248. *
  2249. * TIM3: any combination of the following values (**)
  2250. *
  2251. * . . ETR_RMP can be one of the following values (**)
  2252. * @arg @ref LL_TIM_TIM3_ETR_RMP_GPIO
  2253. * @arg @ref LL_TIM_TIM3_ETR_RMP_HSI48DIV6
  2254. *
  2255. * . . TI_RMP_TI1 can be one of the following values (**)
  2256. * @arg @ref LL_TIM_TIM3_TI_RMP_TI1_USB_SOF
  2257. * @arg @ref LL_TIM_TIM3_TI_RMP_TI1_GPIO
  2258. *
  2259. * . . TI_RMP_TI2 can be one of the following values (**)
  2260. * @arg @ref LL_TIM_TIM3_TI_RMP_TI2_GPIO_DEF
  2261. * @arg @ref LL_TIM_TIM3_TI_RMP_TI2_GPIOB5_AF4
  2262. *
  2263. * . . TI_RMP_TI4 can be one of the following values (**)
  2264. * @arg @ref LL_TIM_TIM3_TI_RMP_TI4_GPIO_DEF
  2265. * @arg @ref LL_TIM_TIM3_TI_RMP_TI4_GPIOC9_AF2
  2266. *
  2267. * TIM21: any combination of ETR_RMP, TI1_RMP, TI2_RMP where
  2268. *
  2269. * . . ETR_RMP can be one of the following values
  2270. * @arg @ref LL_TIM_TIM21_ETR_RMP_GPIO
  2271. * @arg @ref LL_TIM_TIM21_ETR_RMP_COMP2
  2272. * @arg @ref LL_TIM_TIM21_ETR_RMP_COMP1
  2273. * @arg @ref LL_TIM_TIM21_ETR_RMP_LSE
  2274. *
  2275. * . . TI1_RMP can be one of the following values
  2276. * @arg @ref LL_TIM_TIM21_TI1_RMP_GPIO
  2277. * @arg @ref LL_TIM_TIM21_TI1_RMP_RTC_WK
  2278. * @arg @ref LL_TIM_TIM21_TI1_RMP_HSE_RTC
  2279. * @arg @ref LL_TIM_TIM21_TI1_RMP_MSI
  2280. * @arg @ref LL_TIM_TIM21_TI1_RMP_LSE
  2281. * @arg @ref LL_TIM_TIM21_TI1_RMP_LSI
  2282. * @arg @ref LL_TIM_TIM21_TI1_RMP_COMP1
  2283. * @arg @ref LL_TIM_TIM21_TI1_RMP_MCO
  2284. *
  2285. * . . TI2_RMP can be one of the following values
  2286. * @arg @ref LL_TIM_TIM21_TI2_RMP_GPIO
  2287. * @arg @ref LL_TIM_TIM21_TI2_RMP_COMP2
  2288. *
  2289. * TIM22: any combination of ETR_RMP, TI1_RMP where (**)
  2290. *
  2291. * . . ETR_RMP can be one of the following values (**)
  2292. * @arg @ref LL_TIM_TIM22_ETR_RMP_GPIO
  2293. * @arg @ref LL_TIM_TIM22_ETR_RMP_COMP2
  2294. * @arg @ref LL_TIM_TIM22_ETR_RMP_COMP1
  2295. * @arg @ref LL_TIM_TIM22_ETR_RMP_LSE
  2296. *
  2297. * . . TI1_RMP can be one of the following values (**)
  2298. * @arg @ref LL_TIM_TIM22_TI1_RMP_GPIO1
  2299. * @arg @ref LL_TIM_TIM22_TI1_RMP_COMP2
  2300. * @arg @ref LL_TIM_TIM22_TI1_RMP_COMP1
  2301. * @arg @ref LL_TIM_TIM22_TI1_RMP_GPIO2
  2302. *
  2303. * (*) Value not defined in all devices. \n
  2304. * (*) Register not available in all devices.
  2305. * @retval None
  2306. */
  2307. __STATIC_INLINE void LL_TIM_SetRemap(TIM_TypeDef *TIMx, uint32_t Remap)
  2308. {
  2309. MODIFY_REG(TIMx->OR, (Remap >> TIMx_OR_RMP_SHIFT), (Remap & TIMx_OR_RMP_MASK));
  2310. }
  2311. /**
  2312. * @}
  2313. */
  2314. /** @defgroup TIM_LL_EF_FLAG_Management FLAG-Management
  2315. * @{
  2316. */
  2317. /**
  2318. * @brief Clear the update interrupt flag (UIF).
  2319. * @rmtoll SR UIF LL_TIM_ClearFlag_UPDATE
  2320. * @param TIMx Timer instance
  2321. * @retval None
  2322. */
  2323. __STATIC_INLINE void LL_TIM_ClearFlag_UPDATE(TIM_TypeDef *TIMx)
  2324. {
  2325. WRITE_REG(TIMx->SR, ~(TIM_SR_UIF));
  2326. }
  2327. /**
  2328. * @brief Indicate whether update interrupt flag (UIF) is set (update interrupt is pending).
  2329. * @rmtoll SR UIF LL_TIM_IsActiveFlag_UPDATE
  2330. * @param TIMx Timer instance
  2331. * @retval State of bit (1 or 0).
  2332. */
  2333. __STATIC_INLINE uint32_t LL_TIM_IsActiveFlag_UPDATE(TIM_TypeDef *TIMx)
  2334. {
  2335. return ((READ_BIT(TIMx->SR, TIM_SR_UIF) == (TIM_SR_UIF)) ? 1UL : 0UL);
  2336. }
  2337. /**
  2338. * @brief Clear the Capture/Compare 1 interrupt flag (CC1F).
  2339. * @rmtoll SR CC1IF LL_TIM_ClearFlag_CC1
  2340. * @param TIMx Timer instance
  2341. * @retval None
  2342. */
  2343. __STATIC_INLINE void LL_TIM_ClearFlag_CC1(TIM_TypeDef *TIMx)
  2344. {
  2345. WRITE_REG(TIMx->SR, ~(TIM_SR_CC1IF));
  2346. }
  2347. /**
  2348. * @brief Indicate whether Capture/Compare 1 interrupt flag (CC1F) is set (Capture/Compare 1 interrupt is pending).
  2349. * @rmtoll SR CC1IF LL_TIM_IsActiveFlag_CC1
  2350. * @param TIMx Timer instance
  2351. * @retval State of bit (1 or 0).
  2352. */
  2353. __STATIC_INLINE uint32_t LL_TIM_IsActiveFlag_CC1(TIM_TypeDef *TIMx)
  2354. {
  2355. return ((READ_BIT(TIMx->SR, TIM_SR_CC1IF) == (TIM_SR_CC1IF)) ? 1UL : 0UL);
  2356. }
  2357. /**
  2358. * @brief Clear the Capture/Compare 2 interrupt flag (CC2F).
  2359. * @rmtoll SR CC2IF LL_TIM_ClearFlag_CC2
  2360. * @param TIMx Timer instance
  2361. * @retval None
  2362. */
  2363. __STATIC_INLINE void LL_TIM_ClearFlag_CC2(TIM_TypeDef *TIMx)
  2364. {
  2365. WRITE_REG(TIMx->SR, ~(TIM_SR_CC2IF));
  2366. }
  2367. /**
  2368. * @brief Indicate whether Capture/Compare 2 interrupt flag (CC2F) is set (Capture/Compare 2 interrupt is pending).
  2369. * @rmtoll SR CC2IF LL_TIM_IsActiveFlag_CC2
  2370. * @param TIMx Timer instance
  2371. * @retval State of bit (1 or 0).
  2372. */
  2373. __STATIC_INLINE uint32_t LL_TIM_IsActiveFlag_CC2(TIM_TypeDef *TIMx)
  2374. {
  2375. return ((READ_BIT(TIMx->SR, TIM_SR_CC2IF) == (TIM_SR_CC2IF)) ? 1UL : 0UL);
  2376. }
  2377. /**
  2378. * @brief Clear the Capture/Compare 3 interrupt flag (CC3F).
  2379. * @rmtoll SR CC3IF LL_TIM_ClearFlag_CC3
  2380. * @param TIMx Timer instance
  2381. * @retval None
  2382. */
  2383. __STATIC_INLINE void LL_TIM_ClearFlag_CC3(TIM_TypeDef *TIMx)
  2384. {
  2385. WRITE_REG(TIMx->SR, ~(TIM_SR_CC3IF));
  2386. }
  2387. /**
  2388. * @brief Indicate whether Capture/Compare 3 interrupt flag (CC3F) is set (Capture/Compare 3 interrupt is pending).
  2389. * @rmtoll SR CC3IF LL_TIM_IsActiveFlag_CC3
  2390. * @param TIMx Timer instance
  2391. * @retval State of bit (1 or 0).
  2392. */
  2393. __STATIC_INLINE uint32_t LL_TIM_IsActiveFlag_CC3(TIM_TypeDef *TIMx)
  2394. {
  2395. return ((READ_BIT(TIMx->SR, TIM_SR_CC3IF) == (TIM_SR_CC3IF)) ? 1UL : 0UL);
  2396. }
  2397. /**
  2398. * @brief Clear the Capture/Compare 4 interrupt flag (CC4F).
  2399. * @rmtoll SR CC4IF LL_TIM_ClearFlag_CC4
  2400. * @param TIMx Timer instance
  2401. * @retval None
  2402. */
  2403. __STATIC_INLINE void LL_TIM_ClearFlag_CC4(TIM_TypeDef *TIMx)
  2404. {
  2405. WRITE_REG(TIMx->SR, ~(TIM_SR_CC4IF));
  2406. }
  2407. /**
  2408. * @brief Indicate whether Capture/Compare 4 interrupt flag (CC4F) is set (Capture/Compare 4 interrupt is pending).
  2409. * @rmtoll SR CC4IF LL_TIM_IsActiveFlag_CC4
  2410. * @param TIMx Timer instance
  2411. * @retval State of bit (1 or 0).
  2412. */
  2413. __STATIC_INLINE uint32_t LL_TIM_IsActiveFlag_CC4(TIM_TypeDef *TIMx)
  2414. {
  2415. return ((READ_BIT(TIMx->SR, TIM_SR_CC4IF) == (TIM_SR_CC4IF)) ? 1UL : 0UL);
  2416. }
  2417. /**
  2418. * @brief Clear the trigger interrupt flag (TIF).
  2419. * @rmtoll SR TIF LL_TIM_ClearFlag_TRIG
  2420. * @param TIMx Timer instance
  2421. * @retval None
  2422. */
  2423. __STATIC_INLINE void LL_TIM_ClearFlag_TRIG(TIM_TypeDef *TIMx)
  2424. {
  2425. WRITE_REG(TIMx->SR, ~(TIM_SR_TIF));
  2426. }
  2427. /**
  2428. * @brief Indicate whether trigger interrupt flag (TIF) is set (trigger interrupt is pending).
  2429. * @rmtoll SR TIF LL_TIM_IsActiveFlag_TRIG
  2430. * @param TIMx Timer instance
  2431. * @retval State of bit (1 or 0).
  2432. */
  2433. __STATIC_INLINE uint32_t LL_TIM_IsActiveFlag_TRIG(TIM_TypeDef *TIMx)
  2434. {
  2435. return ((READ_BIT(TIMx->SR, TIM_SR_TIF) == (TIM_SR_TIF)) ? 1UL : 0UL);
  2436. }
  2437. /**
  2438. * @brief Clear the Capture/Compare 1 over-capture interrupt flag (CC1OF).
  2439. * @rmtoll SR CC1OF LL_TIM_ClearFlag_CC1OVR
  2440. * @param TIMx Timer instance
  2441. * @retval None
  2442. */
  2443. __STATIC_INLINE void LL_TIM_ClearFlag_CC1OVR(TIM_TypeDef *TIMx)
  2444. {
  2445. WRITE_REG(TIMx->SR, ~(TIM_SR_CC1OF));
  2446. }
  2447. /**
  2448. * @brief Indicate whether Capture/Compare 1 over-capture interrupt flag (CC1OF) is set (Capture/Compare 1 interrupt is pending).
  2449. * @rmtoll SR CC1OF LL_TIM_IsActiveFlag_CC1OVR
  2450. * @param TIMx Timer instance
  2451. * @retval State of bit (1 or 0).
  2452. */
  2453. __STATIC_INLINE uint32_t LL_TIM_IsActiveFlag_CC1OVR(TIM_TypeDef *TIMx)
  2454. {
  2455. return ((READ_BIT(TIMx->SR, TIM_SR_CC1OF) == (TIM_SR_CC1OF)) ? 1UL : 0UL);
  2456. }
  2457. /**
  2458. * @brief Clear the Capture/Compare 2 over-capture interrupt flag (CC2OF).
  2459. * @rmtoll SR CC2OF LL_TIM_ClearFlag_CC2OVR
  2460. * @param TIMx Timer instance
  2461. * @retval None
  2462. */
  2463. __STATIC_INLINE void LL_TIM_ClearFlag_CC2OVR(TIM_TypeDef *TIMx)
  2464. {
  2465. WRITE_REG(TIMx->SR, ~(TIM_SR_CC2OF));
  2466. }
  2467. /**
  2468. * @brief Indicate whether Capture/Compare 2 over-capture interrupt flag (CC2OF) is set (Capture/Compare 2 over-capture interrupt is pending).
  2469. * @rmtoll SR CC2OF LL_TIM_IsActiveFlag_CC2OVR
  2470. * @param TIMx Timer instance
  2471. * @retval State of bit (1 or 0).
  2472. */
  2473. __STATIC_INLINE uint32_t LL_TIM_IsActiveFlag_CC2OVR(TIM_TypeDef *TIMx)
  2474. {
  2475. return ((READ_BIT(TIMx->SR, TIM_SR_CC2OF) == (TIM_SR_CC2OF)) ? 1UL : 0UL);
  2476. }
  2477. /**
  2478. * @brief Clear the Capture/Compare 3 over-capture interrupt flag (CC3OF).
  2479. * @rmtoll SR CC3OF LL_TIM_ClearFlag_CC3OVR
  2480. * @param TIMx Timer instance
  2481. * @retval None
  2482. */
  2483. __STATIC_INLINE void LL_TIM_ClearFlag_CC3OVR(TIM_TypeDef *TIMx)
  2484. {
  2485. WRITE_REG(TIMx->SR, ~(TIM_SR_CC3OF));
  2486. }
  2487. /**
  2488. * @brief Indicate whether Capture/Compare 3 over-capture interrupt flag (CC3OF) is set (Capture/Compare 3 over-capture interrupt is pending).
  2489. * @rmtoll SR CC3OF LL_TIM_IsActiveFlag_CC3OVR
  2490. * @param TIMx Timer instance
  2491. * @retval State of bit (1 or 0).
  2492. */
  2493. __STATIC_INLINE uint32_t LL_TIM_IsActiveFlag_CC3OVR(TIM_TypeDef *TIMx)
  2494. {
  2495. return ((READ_BIT(TIMx->SR, TIM_SR_CC3OF) == (TIM_SR_CC3OF)) ? 1UL : 0UL);
  2496. }
  2497. /**
  2498. * @brief Clear the Capture/Compare 4 over-capture interrupt flag (CC4OF).
  2499. * @rmtoll SR CC4OF LL_TIM_ClearFlag_CC4OVR
  2500. * @param TIMx Timer instance
  2501. * @retval None
  2502. */
  2503. __STATIC_INLINE void LL_TIM_ClearFlag_CC4OVR(TIM_TypeDef *TIMx)
  2504. {
  2505. WRITE_REG(TIMx->SR, ~(TIM_SR_CC4OF));
  2506. }
  2507. /**
  2508. * @brief Indicate whether Capture/Compare 4 over-capture interrupt flag (CC4OF) is set (Capture/Compare 4 over-capture interrupt is pending).
  2509. * @rmtoll SR CC4OF LL_TIM_IsActiveFlag_CC4OVR
  2510. * @param TIMx Timer instance
  2511. * @retval State of bit (1 or 0).
  2512. */
  2513. __STATIC_INLINE uint32_t LL_TIM_IsActiveFlag_CC4OVR(TIM_TypeDef *TIMx)
  2514. {
  2515. return ((READ_BIT(TIMx->SR, TIM_SR_CC4OF) == (TIM_SR_CC4OF)) ? 1UL : 0UL);
  2516. }
  2517. /**
  2518. * @}
  2519. */
  2520. /** @defgroup TIM_LL_EF_IT_Management IT-Management
  2521. * @{
  2522. */
  2523. /**
  2524. * @brief Enable update interrupt (UIE).
  2525. * @rmtoll DIER UIE LL_TIM_EnableIT_UPDATE
  2526. * @param TIMx Timer instance
  2527. * @retval None
  2528. */
  2529. __STATIC_INLINE void LL_TIM_EnableIT_UPDATE(TIM_TypeDef *TIMx)
  2530. {
  2531. SET_BIT(TIMx->DIER, TIM_DIER_UIE);
  2532. }
  2533. /**
  2534. * @brief Disable update interrupt (UIE).
  2535. * @rmtoll DIER UIE LL_TIM_DisableIT_UPDATE
  2536. * @param TIMx Timer instance
  2537. * @retval None
  2538. */
  2539. __STATIC_INLINE void LL_TIM_DisableIT_UPDATE(TIM_TypeDef *TIMx)
  2540. {
  2541. CLEAR_BIT(TIMx->DIER, TIM_DIER_UIE);
  2542. }
  2543. /**
  2544. * @brief Indicates whether the update interrupt (UIE) is enabled.
  2545. * @rmtoll DIER UIE LL_TIM_IsEnabledIT_UPDATE
  2546. * @param TIMx Timer instance
  2547. * @retval State of bit (1 or 0).
  2548. */
  2549. __STATIC_INLINE uint32_t LL_TIM_IsEnabledIT_UPDATE(TIM_TypeDef *TIMx)
  2550. {
  2551. return ((READ_BIT(TIMx->DIER, TIM_DIER_UIE) == (TIM_DIER_UIE)) ? 1UL : 0UL);
  2552. }
  2553. /**
  2554. * @brief Enable capture/compare 1 interrupt (CC1IE).
  2555. * @rmtoll DIER CC1IE LL_TIM_EnableIT_CC1
  2556. * @param TIMx Timer instance
  2557. * @retval None
  2558. */
  2559. __STATIC_INLINE void LL_TIM_EnableIT_CC1(TIM_TypeDef *TIMx)
  2560. {
  2561. SET_BIT(TIMx->DIER, TIM_DIER_CC1IE);
  2562. }
  2563. /**
  2564. * @brief Disable capture/compare 1 interrupt (CC1IE).
  2565. * @rmtoll DIER CC1IE LL_TIM_DisableIT_CC1
  2566. * @param TIMx Timer instance
  2567. * @retval None
  2568. */
  2569. __STATIC_INLINE void LL_TIM_DisableIT_CC1(TIM_TypeDef *TIMx)
  2570. {
  2571. CLEAR_BIT(TIMx->DIER, TIM_DIER_CC1IE);
  2572. }
  2573. /**
  2574. * @brief Indicates whether the capture/compare 1 interrupt (CC1IE) is enabled.
  2575. * @rmtoll DIER CC1IE LL_TIM_IsEnabledIT_CC1
  2576. * @param TIMx Timer instance
  2577. * @retval State of bit (1 or 0).
  2578. */
  2579. __STATIC_INLINE uint32_t LL_TIM_IsEnabledIT_CC1(TIM_TypeDef *TIMx)
  2580. {
  2581. return ((READ_BIT(TIMx->DIER, TIM_DIER_CC1IE) == (TIM_DIER_CC1IE)) ? 1UL : 0UL);
  2582. }
  2583. /**
  2584. * @brief Enable capture/compare 2 interrupt (CC2IE).
  2585. * @rmtoll DIER CC2IE LL_TIM_EnableIT_CC2
  2586. * @param TIMx Timer instance
  2587. * @retval None
  2588. */
  2589. __STATIC_INLINE void LL_TIM_EnableIT_CC2(TIM_TypeDef *TIMx)
  2590. {
  2591. SET_BIT(TIMx->DIER, TIM_DIER_CC2IE);
  2592. }
  2593. /**
  2594. * @brief Disable capture/compare 2 interrupt (CC2IE).
  2595. * @rmtoll DIER CC2IE LL_TIM_DisableIT_CC2
  2596. * @param TIMx Timer instance
  2597. * @retval None
  2598. */
  2599. __STATIC_INLINE void LL_TIM_DisableIT_CC2(TIM_TypeDef *TIMx)
  2600. {
  2601. CLEAR_BIT(TIMx->DIER, TIM_DIER_CC2IE);
  2602. }
  2603. /**
  2604. * @brief Indicates whether the capture/compare 2 interrupt (CC2IE) is enabled.
  2605. * @rmtoll DIER CC2IE LL_TIM_IsEnabledIT_CC2
  2606. * @param TIMx Timer instance
  2607. * @retval State of bit (1 or 0).
  2608. */
  2609. __STATIC_INLINE uint32_t LL_TIM_IsEnabledIT_CC2(TIM_TypeDef *TIMx)
  2610. {
  2611. return ((READ_BIT(TIMx->DIER, TIM_DIER_CC2IE) == (TIM_DIER_CC2IE)) ? 1UL : 0UL);
  2612. }
  2613. /**
  2614. * @brief Enable capture/compare 3 interrupt (CC3IE).
  2615. * @rmtoll DIER CC3IE LL_TIM_EnableIT_CC3
  2616. * @param TIMx Timer instance
  2617. * @retval None
  2618. */
  2619. __STATIC_INLINE void LL_TIM_EnableIT_CC3(TIM_TypeDef *TIMx)
  2620. {
  2621. SET_BIT(TIMx->DIER, TIM_DIER_CC3IE);
  2622. }
  2623. /**
  2624. * @brief Disable capture/compare 3 interrupt (CC3IE).
  2625. * @rmtoll DIER CC3IE LL_TIM_DisableIT_CC3
  2626. * @param TIMx Timer instance
  2627. * @retval None
  2628. */
  2629. __STATIC_INLINE void LL_TIM_DisableIT_CC3(TIM_TypeDef *TIMx)
  2630. {
  2631. CLEAR_BIT(TIMx->DIER, TIM_DIER_CC3IE);
  2632. }
  2633. /**
  2634. * @brief Indicates whether the capture/compare 3 interrupt (CC3IE) is enabled.
  2635. * @rmtoll DIER CC3IE LL_TIM_IsEnabledIT_CC3
  2636. * @param TIMx Timer instance
  2637. * @retval State of bit (1 or 0).
  2638. */
  2639. __STATIC_INLINE uint32_t LL_TIM_IsEnabledIT_CC3(TIM_TypeDef *TIMx)
  2640. {
  2641. return ((READ_BIT(TIMx->DIER, TIM_DIER_CC3IE) == (TIM_DIER_CC3IE)) ? 1UL : 0UL);
  2642. }
  2643. /**
  2644. * @brief Enable capture/compare 4 interrupt (CC4IE).
  2645. * @rmtoll DIER CC4IE LL_TIM_EnableIT_CC4
  2646. * @param TIMx Timer instance
  2647. * @retval None
  2648. */
  2649. __STATIC_INLINE void LL_TIM_EnableIT_CC4(TIM_TypeDef *TIMx)
  2650. {
  2651. SET_BIT(TIMx->DIER, TIM_DIER_CC4IE);
  2652. }
  2653. /**
  2654. * @brief Disable capture/compare 4 interrupt (CC4IE).
  2655. * @rmtoll DIER CC4IE LL_TIM_DisableIT_CC4
  2656. * @param TIMx Timer instance
  2657. * @retval None
  2658. */
  2659. __STATIC_INLINE void LL_TIM_DisableIT_CC4(TIM_TypeDef *TIMx)
  2660. {
  2661. CLEAR_BIT(TIMx->DIER, TIM_DIER_CC4IE);
  2662. }
  2663. /**
  2664. * @brief Indicates whether the capture/compare 4 interrupt (CC4IE) is enabled.
  2665. * @rmtoll DIER CC4IE LL_TIM_IsEnabledIT_CC4
  2666. * @param TIMx Timer instance
  2667. * @retval State of bit (1 or 0).
  2668. */
  2669. __STATIC_INLINE uint32_t LL_TIM_IsEnabledIT_CC4(TIM_TypeDef *TIMx)
  2670. {
  2671. return ((READ_BIT(TIMx->DIER, TIM_DIER_CC4IE) == (TIM_DIER_CC4IE)) ? 1UL : 0UL);
  2672. }
  2673. /**
  2674. * @brief Enable trigger interrupt (TIE).
  2675. * @rmtoll DIER TIE LL_TIM_EnableIT_TRIG
  2676. * @param TIMx Timer instance
  2677. * @retval None
  2678. */
  2679. __STATIC_INLINE void LL_TIM_EnableIT_TRIG(TIM_TypeDef *TIMx)
  2680. {
  2681. SET_BIT(TIMx->DIER, TIM_DIER_TIE);
  2682. }
  2683. /**
  2684. * @brief Disable trigger interrupt (TIE).
  2685. * @rmtoll DIER TIE LL_TIM_DisableIT_TRIG
  2686. * @param TIMx Timer instance
  2687. * @retval None
  2688. */
  2689. __STATIC_INLINE void LL_TIM_DisableIT_TRIG(TIM_TypeDef *TIMx)
  2690. {
  2691. CLEAR_BIT(TIMx->DIER, TIM_DIER_TIE);
  2692. }
  2693. /**
  2694. * @brief Indicates whether the trigger interrupt (TIE) is enabled.
  2695. * @rmtoll DIER TIE LL_TIM_IsEnabledIT_TRIG
  2696. * @param TIMx Timer instance
  2697. * @retval State of bit (1 or 0).
  2698. */
  2699. __STATIC_INLINE uint32_t LL_TIM_IsEnabledIT_TRIG(TIM_TypeDef *TIMx)
  2700. {
  2701. return ((READ_BIT(TIMx->DIER, TIM_DIER_TIE) == (TIM_DIER_TIE)) ? 1UL : 0UL);
  2702. }
  2703. /**
  2704. * @}
  2705. */
  2706. /** @defgroup TIM_LL_EF_DMA_Management DMA-Management
  2707. * @{
  2708. */
  2709. /**
  2710. * @brief Enable update DMA request (UDE).
  2711. * @rmtoll DIER UDE LL_TIM_EnableDMAReq_UPDATE
  2712. * @param TIMx Timer instance
  2713. * @retval None
  2714. */
  2715. __STATIC_INLINE void LL_TIM_EnableDMAReq_UPDATE(TIM_TypeDef *TIMx)
  2716. {
  2717. SET_BIT(TIMx->DIER, TIM_DIER_UDE);
  2718. }
  2719. /**
  2720. * @brief Disable update DMA request (UDE).
  2721. * @rmtoll DIER UDE LL_TIM_DisableDMAReq_UPDATE
  2722. * @param TIMx Timer instance
  2723. * @retval None
  2724. */
  2725. __STATIC_INLINE void LL_TIM_DisableDMAReq_UPDATE(TIM_TypeDef *TIMx)
  2726. {
  2727. CLEAR_BIT(TIMx->DIER, TIM_DIER_UDE);
  2728. }
  2729. /**
  2730. * @brief Indicates whether the update DMA request (UDE) is enabled.
  2731. * @rmtoll DIER UDE LL_TIM_IsEnabledDMAReq_UPDATE
  2732. * @param TIMx Timer instance
  2733. * @retval State of bit (1 or 0).
  2734. */
  2735. __STATIC_INLINE uint32_t LL_TIM_IsEnabledDMAReq_UPDATE(TIM_TypeDef *TIMx)
  2736. {
  2737. return ((READ_BIT(TIMx->DIER, TIM_DIER_UDE) == (TIM_DIER_UDE)) ? 1UL : 0UL);
  2738. }
  2739. /**
  2740. * @brief Enable capture/compare 1 DMA request (CC1DE).
  2741. * @rmtoll DIER CC1DE LL_TIM_EnableDMAReq_CC1
  2742. * @param TIMx Timer instance
  2743. * @retval None
  2744. */
  2745. __STATIC_INLINE void LL_TIM_EnableDMAReq_CC1(TIM_TypeDef *TIMx)
  2746. {
  2747. SET_BIT(TIMx->DIER, TIM_DIER_CC1DE);
  2748. }
  2749. /**
  2750. * @brief Disable capture/compare 1 DMA request (CC1DE).
  2751. * @rmtoll DIER CC1DE LL_TIM_DisableDMAReq_CC1
  2752. * @param TIMx Timer instance
  2753. * @retval None
  2754. */
  2755. __STATIC_INLINE void LL_TIM_DisableDMAReq_CC1(TIM_TypeDef *TIMx)
  2756. {
  2757. CLEAR_BIT(TIMx->DIER, TIM_DIER_CC1DE);
  2758. }
  2759. /**
  2760. * @brief Indicates whether the capture/compare 1 DMA request (CC1DE) is enabled.
  2761. * @rmtoll DIER CC1DE LL_TIM_IsEnabledDMAReq_CC1
  2762. * @param TIMx Timer instance
  2763. * @retval State of bit (1 or 0).
  2764. */
  2765. __STATIC_INLINE uint32_t LL_TIM_IsEnabledDMAReq_CC1(TIM_TypeDef *TIMx)
  2766. {
  2767. return ((READ_BIT(TIMx->DIER, TIM_DIER_CC1DE) == (TIM_DIER_CC1DE)) ? 1UL : 0UL);
  2768. }
  2769. /**
  2770. * @brief Enable capture/compare 2 DMA request (CC2DE).
  2771. * @rmtoll DIER CC2DE LL_TIM_EnableDMAReq_CC2
  2772. * @param TIMx Timer instance
  2773. * @retval None
  2774. */
  2775. __STATIC_INLINE void LL_TIM_EnableDMAReq_CC2(TIM_TypeDef *TIMx)
  2776. {
  2777. SET_BIT(TIMx->DIER, TIM_DIER_CC2DE);
  2778. }
  2779. /**
  2780. * @brief Disable capture/compare 2 DMA request (CC2DE).
  2781. * @rmtoll DIER CC2DE LL_TIM_DisableDMAReq_CC2
  2782. * @param TIMx Timer instance
  2783. * @retval None
  2784. */
  2785. __STATIC_INLINE void LL_TIM_DisableDMAReq_CC2(TIM_TypeDef *TIMx)
  2786. {
  2787. CLEAR_BIT(TIMx->DIER, TIM_DIER_CC2DE);
  2788. }
  2789. /**
  2790. * @brief Indicates whether the capture/compare 2 DMA request (CC2DE) is enabled.
  2791. * @rmtoll DIER CC2DE LL_TIM_IsEnabledDMAReq_CC2
  2792. * @param TIMx Timer instance
  2793. * @retval State of bit (1 or 0).
  2794. */
  2795. __STATIC_INLINE uint32_t LL_TIM_IsEnabledDMAReq_CC2(TIM_TypeDef *TIMx)
  2796. {
  2797. return ((READ_BIT(TIMx->DIER, TIM_DIER_CC2DE) == (TIM_DIER_CC2DE)) ? 1UL : 0UL);
  2798. }
  2799. /**
  2800. * @brief Enable capture/compare 3 DMA request (CC3DE).
  2801. * @rmtoll DIER CC3DE LL_TIM_EnableDMAReq_CC3
  2802. * @param TIMx Timer instance
  2803. * @retval None
  2804. */
  2805. __STATIC_INLINE void LL_TIM_EnableDMAReq_CC3(TIM_TypeDef *TIMx)
  2806. {
  2807. SET_BIT(TIMx->DIER, TIM_DIER_CC3DE);
  2808. }
  2809. /**
  2810. * @brief Disable capture/compare 3 DMA request (CC3DE).
  2811. * @rmtoll DIER CC3DE LL_TIM_DisableDMAReq_CC3
  2812. * @param TIMx Timer instance
  2813. * @retval None
  2814. */
  2815. __STATIC_INLINE void LL_TIM_DisableDMAReq_CC3(TIM_TypeDef *TIMx)
  2816. {
  2817. CLEAR_BIT(TIMx->DIER, TIM_DIER_CC3DE);
  2818. }
  2819. /**
  2820. * @brief Indicates whether the capture/compare 3 DMA request (CC3DE) is enabled.
  2821. * @rmtoll DIER CC3DE LL_TIM_IsEnabledDMAReq_CC3
  2822. * @param TIMx Timer instance
  2823. * @retval State of bit (1 or 0).
  2824. */
  2825. __STATIC_INLINE uint32_t LL_TIM_IsEnabledDMAReq_CC3(TIM_TypeDef *TIMx)
  2826. {
  2827. return ((READ_BIT(TIMx->DIER, TIM_DIER_CC3DE) == (TIM_DIER_CC3DE)) ? 1UL : 0UL);
  2828. }
  2829. /**
  2830. * @brief Enable capture/compare 4 DMA request (CC4DE).
  2831. * @rmtoll DIER CC4DE LL_TIM_EnableDMAReq_CC4
  2832. * @param TIMx Timer instance
  2833. * @retval None
  2834. */
  2835. __STATIC_INLINE void LL_TIM_EnableDMAReq_CC4(TIM_TypeDef *TIMx)
  2836. {
  2837. SET_BIT(TIMx->DIER, TIM_DIER_CC4DE);
  2838. }
  2839. /**
  2840. * @brief Disable capture/compare 4 DMA request (CC4DE).
  2841. * @rmtoll DIER CC4DE LL_TIM_DisableDMAReq_CC4
  2842. * @param TIMx Timer instance
  2843. * @retval None
  2844. */
  2845. __STATIC_INLINE void LL_TIM_DisableDMAReq_CC4(TIM_TypeDef *TIMx)
  2846. {
  2847. CLEAR_BIT(TIMx->DIER, TIM_DIER_CC4DE);
  2848. }
  2849. /**
  2850. * @brief Indicates whether the capture/compare 4 DMA request (CC4DE) is enabled.
  2851. * @rmtoll DIER CC4DE LL_TIM_IsEnabledDMAReq_CC4
  2852. * @param TIMx Timer instance
  2853. * @retval State of bit (1 or 0).
  2854. */
  2855. __STATIC_INLINE uint32_t LL_TIM_IsEnabledDMAReq_CC4(TIM_TypeDef *TIMx)
  2856. {
  2857. return ((READ_BIT(TIMx->DIER, TIM_DIER_CC4DE) == (TIM_DIER_CC4DE)) ? 1UL : 0UL);
  2858. }
  2859. /**
  2860. * @brief Enable trigger interrupt (TDE).
  2861. * @rmtoll DIER TDE LL_TIM_EnableDMAReq_TRIG
  2862. * @param TIMx Timer instance
  2863. * @retval None
  2864. */
  2865. __STATIC_INLINE void LL_TIM_EnableDMAReq_TRIG(TIM_TypeDef *TIMx)
  2866. {
  2867. SET_BIT(TIMx->DIER, TIM_DIER_TDE);
  2868. }
  2869. /**
  2870. * @brief Disable trigger interrupt (TDE).
  2871. * @rmtoll DIER TDE LL_TIM_DisableDMAReq_TRIG
  2872. * @param TIMx Timer instance
  2873. * @retval None
  2874. */
  2875. __STATIC_INLINE void LL_TIM_DisableDMAReq_TRIG(TIM_TypeDef *TIMx)
  2876. {
  2877. CLEAR_BIT(TIMx->DIER, TIM_DIER_TDE);
  2878. }
  2879. /**
  2880. * @brief Indicates whether the trigger interrupt (TDE) is enabled.
  2881. * @rmtoll DIER TDE LL_TIM_IsEnabledDMAReq_TRIG
  2882. * @param TIMx Timer instance
  2883. * @retval State of bit (1 or 0).
  2884. */
  2885. __STATIC_INLINE uint32_t LL_TIM_IsEnabledDMAReq_TRIG(TIM_TypeDef *TIMx)
  2886. {
  2887. return ((READ_BIT(TIMx->DIER, TIM_DIER_TDE) == (TIM_DIER_TDE)) ? 1UL : 0UL);
  2888. }
  2889. /**
  2890. * @}
  2891. */
  2892. /** @defgroup TIM_LL_EF_EVENT_Management EVENT-Management
  2893. * @{
  2894. */
  2895. /**
  2896. * @brief Generate an update event.
  2897. * @rmtoll EGR UG LL_TIM_GenerateEvent_UPDATE
  2898. * @param TIMx Timer instance
  2899. * @retval None
  2900. */
  2901. __STATIC_INLINE void LL_TIM_GenerateEvent_UPDATE(TIM_TypeDef *TIMx)
  2902. {
  2903. SET_BIT(TIMx->EGR, TIM_EGR_UG);
  2904. }
  2905. /**
  2906. * @brief Generate Capture/Compare 1 event.
  2907. * @rmtoll EGR CC1G LL_TIM_GenerateEvent_CC1
  2908. * @param TIMx Timer instance
  2909. * @retval None
  2910. */
  2911. __STATIC_INLINE void LL_TIM_GenerateEvent_CC1(TIM_TypeDef *TIMx)
  2912. {
  2913. SET_BIT(TIMx->EGR, TIM_EGR_CC1G);
  2914. }
  2915. /**
  2916. * @brief Generate Capture/Compare 2 event.
  2917. * @rmtoll EGR CC2G LL_TIM_GenerateEvent_CC2
  2918. * @param TIMx Timer instance
  2919. * @retval None
  2920. */
  2921. __STATIC_INLINE void LL_TIM_GenerateEvent_CC2(TIM_TypeDef *TIMx)
  2922. {
  2923. SET_BIT(TIMx->EGR, TIM_EGR_CC2G);
  2924. }
  2925. /**
  2926. * @brief Generate Capture/Compare 3 event.
  2927. * @rmtoll EGR CC3G LL_TIM_GenerateEvent_CC3
  2928. * @param TIMx Timer instance
  2929. * @retval None
  2930. */
  2931. __STATIC_INLINE void LL_TIM_GenerateEvent_CC3(TIM_TypeDef *TIMx)
  2932. {
  2933. SET_BIT(TIMx->EGR, TIM_EGR_CC3G);
  2934. }
  2935. /**
  2936. * @brief Generate Capture/Compare 4 event.
  2937. * @rmtoll EGR CC4G LL_TIM_GenerateEvent_CC4
  2938. * @param TIMx Timer instance
  2939. * @retval None
  2940. */
  2941. __STATIC_INLINE void LL_TIM_GenerateEvent_CC4(TIM_TypeDef *TIMx)
  2942. {
  2943. SET_BIT(TIMx->EGR, TIM_EGR_CC4G);
  2944. }
  2945. /**
  2946. * @brief Generate trigger event.
  2947. * @rmtoll EGR TG LL_TIM_GenerateEvent_TRIG
  2948. * @param TIMx Timer instance
  2949. * @retval None
  2950. */
  2951. __STATIC_INLINE void LL_TIM_GenerateEvent_TRIG(TIM_TypeDef *TIMx)
  2952. {
  2953. SET_BIT(TIMx->EGR, TIM_EGR_TG);
  2954. }
  2955. /**
  2956. * @}
  2957. */
  2958. #if defined(USE_FULL_LL_DRIVER)
  2959. /** @defgroup TIM_LL_EF_Init Initialisation and deinitialisation functions
  2960. * @{
  2961. */
  2962. ErrorStatus LL_TIM_DeInit(TIM_TypeDef *TIMx);
  2963. void LL_TIM_StructInit(LL_TIM_InitTypeDef *TIM_InitStruct);
  2964. ErrorStatus LL_TIM_Init(TIM_TypeDef *TIMx, LL_TIM_InitTypeDef *TIM_InitStruct);
  2965. void LL_TIM_OC_StructInit(LL_TIM_OC_InitTypeDef *TIM_OC_InitStruct);
  2966. ErrorStatus LL_TIM_OC_Init(TIM_TypeDef *TIMx, uint32_t Channel, LL_TIM_OC_InitTypeDef *TIM_OC_InitStruct);
  2967. void LL_TIM_IC_StructInit(LL_TIM_IC_InitTypeDef *TIM_ICInitStruct);
  2968. ErrorStatus LL_TIM_IC_Init(TIM_TypeDef *TIMx, uint32_t Channel, LL_TIM_IC_InitTypeDef *TIM_IC_InitStruct);
  2969. void LL_TIM_ENCODER_StructInit(LL_TIM_ENCODER_InitTypeDef *TIM_EncoderInitStruct);
  2970. ErrorStatus LL_TIM_ENCODER_Init(TIM_TypeDef *TIMx, LL_TIM_ENCODER_InitTypeDef *TIM_EncoderInitStruct);
  2971. /**
  2972. * @}
  2973. */
  2974. #endif /* USE_FULL_LL_DRIVER */
  2975. /**
  2976. * @}
  2977. */
  2978. /**
  2979. * @}
  2980. */
  2981. #endif /* TIM1 || TIM3 || TIM21 || TIM22 || TIM6 || TIM7 */
  2982. /**
  2983. * @}
  2984. */
  2985. #ifdef __cplusplus
  2986. }
  2987. #endif
  2988. #endif /* __STM32L0xx_LL_TIM_H */
  2989. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/