You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 

302 lines
11 KiB

  1. ;******************** (C) COPYRIGHT 2016 STMicroelectronics ********************
  2. ;* File Name : startup_stm32f070xb.s
  3. ;* Author : MCD Application Team
  4. ;* Description : STM32F070xB devices vector table for EWARM toolchain.
  5. ;* This module performs:
  6. ;* - Set the initial SP
  7. ;* - Set the initial PC == __iar_program_start,
  8. ;* - Set the vector table entries with the exceptions ISR
  9. ;* address,
  10. ;* - Branches to main in the C library (which eventually
  11. ;* calls main()).
  12. ;* After Reset the Cortex-M0 processor is in Thread mode,
  13. ;* priority is Privileged, and the Stack is set to Main.
  14. ;*******************************************************************************
  15. ;*
  16. ;* Redistribution and use in source and binary forms, with or without modification,
  17. ;* are permitted provided that the following conditions are met:
  18. ;* 1. Redistributions of source code must retain the above copyright notice,
  19. ;* this list of conditions and the following disclaimer.
  20. ;* 2. Redistributions in binary form must reproduce the above copyright notice,
  21. ;* this list of conditions and the following disclaimer in the documentation
  22. ;* and/or other materials provided with the distribution.
  23. ;* 3. Neither the name of STMicroelectronics nor the names of its contributors
  24. ;* may be used to endorse or promote products derived from this software
  25. ;* without specific prior written permission.
  26. ;*
  27. ;* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  28. ;* AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  29. ;* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  30. ;* DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  31. ;* FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  32. ;* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  33. ;* SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  34. ;* CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  35. ;* OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  36. ;* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. ;*
  38. ;*******************************************************************************
  39. ;
  40. ;
  41. ; The modules in this file are included in the libraries, and may be replaced
  42. ; by any user-defined modules that define the PUBLIC symbol _program_start or
  43. ; a user defined start symbol.
  44. ; To override the cstartup defined in the library, simply add your modified
  45. ; version to the workbench project.
  46. ;
  47. ; The vector table is normally located at address 0.
  48. ; When debugging in RAM, it can be located in RAM, aligned to at least 2^6.
  49. ; The name "__vector_table" has special meaning for C-SPY:
  50. ; it is where the SP start value is found, and the NVIC vector
  51. ; table register (VTOR) is initialized to this address if != 0.
  52. ;
  53. ; Cortex-M version
  54. ;
  55. MODULE ?cstartup
  56. ;; Forward declaration of sections.
  57. SECTION CSTACK:DATA:NOROOT(3)
  58. SECTION .intvec:CODE:NOROOT(2)
  59. EXTERN __iar_program_start
  60. EXTERN SystemInit
  61. PUBLIC __vector_table
  62. DATA
  63. __vector_table
  64. DCD sfe(CSTACK)
  65. DCD Reset_Handler ; Reset Handler
  66. DCD NMI_Handler ; NMI Handler
  67. DCD HardFault_Handler ; Hard Fault Handler
  68. DCD 0 ; Reserved
  69. DCD 0 ; Reserved
  70. DCD 0 ; Reserved
  71. DCD 0 ; Reserved
  72. DCD 0 ; Reserved
  73. DCD 0 ; Reserved
  74. DCD 0 ; Reserved
  75. DCD SVC_Handler ; SVCall Handler
  76. DCD 0 ; Reserved
  77. DCD 0 ; Reserved
  78. DCD PendSV_Handler ; PendSV Handler
  79. DCD SysTick_Handler ; SysTick Handler
  80. ; External Interrupts
  81. DCD WWDG_IRQHandler ; Window Watchdog
  82. DCD 0 ; Reserved
  83. DCD RTC_IRQHandler ; RTC through EXTI Line
  84. DCD FLASH_IRQHandler ; FLASH
  85. DCD RCC_IRQHandler ; RCC
  86. DCD EXTI0_1_IRQHandler ; EXTI Line 0 and 1
  87. DCD EXTI2_3_IRQHandler ; EXTI Line 2 and 3
  88. DCD EXTI4_15_IRQHandler ; EXTI Line 4 to 15
  89. DCD 0 ; Reserved
  90. DCD DMA1_Channel1_IRQHandler ; DMA1 Channel 1
  91. DCD DMA1_Channel2_3_IRQHandler ; DMA1 Channel 2 and Channel 3
  92. DCD DMA1_Channel4_5_IRQHandler ; DMA1 Channel 4 and Channel 5
  93. DCD ADC1_IRQHandler ; ADC1
  94. DCD TIM1_BRK_UP_TRG_COM_IRQHandler ; TIM1 Break, Update, Trigger and Commutation
  95. DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare
  96. DCD 0 ; Reserved
  97. DCD TIM3_IRQHandler ; TIM3
  98. DCD TIM6_IRQHandler ; TIM6
  99. DCD TIM7_IRQHandler ; TIM7
  100. DCD TIM14_IRQHandler ; TIM14
  101. DCD TIM15_IRQHandler ; TIM15
  102. DCD TIM16_IRQHandler ; TIM16
  103. DCD TIM17_IRQHandler ; TIM17
  104. DCD I2C1_IRQHandler ; I2C1
  105. DCD I2C2_IRQHandler ; I2C2
  106. DCD SPI1_IRQHandler ; SPI1
  107. DCD SPI2_IRQHandler ; SPI2
  108. DCD USART1_IRQHandler ; USART1
  109. DCD USART2_IRQHandler ; USART2
  110. DCD USART3_4_IRQHandler ; USART3 and USART4
  111. DCD 0 ; Reserved
  112. DCD USB_IRQHandler ; USB
  113. ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;
  114. ;;
  115. ;; Default interrupt handlers.
  116. ;;
  117. THUMB
  118. PUBWEAK Reset_Handler
  119. SECTION .text:CODE:NOROOT:REORDER(2)
  120. Reset_Handler
  121. LDR R0, =SystemInit
  122. BLX R0
  123. LDR R0, =__iar_program_start
  124. BX R0
  125. PUBWEAK NMI_Handler
  126. SECTION .text:CODE:NOROOT:REORDER(1)
  127. NMI_Handler
  128. B NMI_Handler
  129. PUBWEAK HardFault_Handler
  130. SECTION .text:CODE:NOROOT:REORDER(1)
  131. HardFault_Handler
  132. B HardFault_Handler
  133. PUBWEAK SVC_Handler
  134. SECTION .text:CODE:NOROOT:REORDER(1)
  135. SVC_Handler
  136. B SVC_Handler
  137. PUBWEAK PendSV_Handler
  138. SECTION .text:CODE:NOROOT:REORDER(1)
  139. PendSV_Handler
  140. B PendSV_Handler
  141. PUBWEAK SysTick_Handler
  142. SECTION .text:CODE:NOROOT:REORDER(1)
  143. SysTick_Handler
  144. B SysTick_Handler
  145. PUBWEAK WWDG_IRQHandler
  146. SECTION .text:CODE:NOROOT:REORDER(1)
  147. WWDG_IRQHandler
  148. B WWDG_IRQHandler
  149. PUBWEAK RTC_IRQHandler
  150. SECTION .text:CODE:NOROOT:REORDER(1)
  151. RTC_IRQHandler
  152. B RTC_IRQHandler
  153. PUBWEAK FLASH_IRQHandler
  154. SECTION .text:CODE:NOROOT:REORDER(1)
  155. FLASH_IRQHandler
  156. B FLASH_IRQHandler
  157. PUBWEAK RCC_IRQHandler
  158. SECTION .text:CODE:NOROOT:REORDER(1)
  159. RCC_IRQHandler
  160. B RCC_IRQHandler
  161. PUBWEAK EXTI0_1_IRQHandler
  162. SECTION .text:CODE:NOROOT:REORDER(1)
  163. EXTI0_1_IRQHandler
  164. B EXTI0_1_IRQHandler
  165. PUBWEAK EXTI2_3_IRQHandler
  166. SECTION .text:CODE:NOROOT:REORDER(1)
  167. EXTI2_3_IRQHandler
  168. B EXTI2_3_IRQHandler
  169. PUBWEAK EXTI4_15_IRQHandler
  170. SECTION .text:CODE:NOROOT:REORDER(1)
  171. EXTI4_15_IRQHandler
  172. B EXTI4_15_IRQHandler
  173. PUBWEAK DMA1_Channel1_IRQHandler
  174. SECTION .text:CODE:NOROOT:REORDER(1)
  175. DMA1_Channel1_IRQHandler
  176. B DMA1_Channel1_IRQHandler
  177. PUBWEAK DMA1_Channel2_3_IRQHandler
  178. SECTION .text:CODE:NOROOT:REORDER(1)
  179. DMA1_Channel2_3_IRQHandler
  180. B DMA1_Channel2_3_IRQHandler
  181. PUBWEAK DMA1_Channel4_5_IRQHandler
  182. SECTION .text:CODE:NOROOT:REORDER(1)
  183. DMA1_Channel4_5_IRQHandler
  184. B DMA1_Channel4_5_IRQHandler
  185. PUBWEAK ADC1_IRQHandler
  186. SECTION .text:CODE:NOROOT:REORDER(1)
  187. ADC1_IRQHandler
  188. B ADC1_IRQHandler
  189. PUBWEAK TIM1_BRK_UP_TRG_COM_IRQHandler
  190. SECTION .text:CODE:NOROOT:REORDER(1)
  191. TIM1_BRK_UP_TRG_COM_IRQHandler
  192. B TIM1_BRK_UP_TRG_COM_IRQHandler
  193. PUBWEAK TIM1_CC_IRQHandler
  194. SECTION .text:CODE:NOROOT:REORDER(1)
  195. TIM1_CC_IRQHandler
  196. B TIM1_CC_IRQHandler
  197. PUBWEAK TIM3_IRQHandler
  198. SECTION .text:CODE:NOROOT:REORDER(1)
  199. TIM3_IRQHandler
  200. B TIM3_IRQHandler
  201. PUBWEAK TIM6_IRQHandler
  202. SECTION .text:CODE:NOROOT:REORDER(1)
  203. TIM6_IRQHandler
  204. B TIM6_IRQHandler
  205. PUBWEAK TIM7_IRQHandler
  206. SECTION .text:CODE:NOROOT:REORDER(1)
  207. TIM7_IRQHandler
  208. B TIM7_IRQHandler
  209. PUBWEAK TIM14_IRQHandler
  210. SECTION .text:CODE:NOROOT:REORDER(1)
  211. TIM14_IRQHandler
  212. B TIM14_IRQHandler
  213. PUBWEAK TIM15_IRQHandler
  214. SECTION .text:CODE:NOROOT:REORDER(1)
  215. TIM15_IRQHandler
  216. B TIM15_IRQHandler
  217. PUBWEAK TIM16_IRQHandler
  218. SECTION .text:CODE:NOROOT:REORDER(1)
  219. TIM16_IRQHandler
  220. B TIM16_IRQHandler
  221. PUBWEAK TIM17_IRQHandler
  222. SECTION .text:CODE:NOROOT:REORDER(1)
  223. TIM17_IRQHandler
  224. B TIM17_IRQHandler
  225. PUBWEAK I2C1_IRQHandler
  226. SECTION .text:CODE:NOROOT:REORDER(1)
  227. I2C1_IRQHandler
  228. B I2C1_IRQHandler
  229. PUBWEAK I2C2_IRQHandler
  230. SECTION .text:CODE:NOROOT:REORDER(1)
  231. I2C2_IRQHandler
  232. B I2C2_IRQHandler
  233. PUBWEAK SPI1_IRQHandler
  234. SECTION .text:CODE:NOROOT:REORDER(1)
  235. SPI1_IRQHandler
  236. B SPI1_IRQHandler
  237. PUBWEAK SPI2_IRQHandler
  238. SECTION .text:CODE:NOROOT:REORDER(1)
  239. SPI2_IRQHandler
  240. B SPI2_IRQHandler
  241. PUBWEAK USART1_IRQHandler
  242. SECTION .text:CODE:NOROOT:REORDER(1)
  243. USART1_IRQHandler
  244. B USART1_IRQHandler
  245. PUBWEAK USART2_IRQHandler
  246. SECTION .text:CODE:NOROOT:REORDER(1)
  247. USART2_IRQHandler
  248. B USART2_IRQHandler
  249. PUBWEAK USART3_4_IRQHandler
  250. SECTION .text:CODE:NOROOT:REORDER(1)
  251. USART3_4_IRQHandler
  252. B USART3_4_IRQHandler
  253. PUBWEAK USB_IRQHandler
  254. SECTION .text:CODE:NOROOT:REORDER(1)
  255. USB_IRQHandler
  256. B USB_IRQHandler
  257. END
  258. ;************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE*****