You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 

368 lines
14 KiB

  1. /**
  2. ******************************************************************************
  3. * @file stm32h7xx_hal_nand.h
  4. * @author MCD Application Team
  5. * @brief Header file of NAND HAL module.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * <h2><center>&copy; Copyright (c) 2017 STMicroelectronics.
  10. * All rights reserved.</center></h2>
  11. *
  12. * This software component is licensed by ST under BSD 3-Clause license,
  13. * the "License"; You may not use this file except in compliance with the
  14. * License. You may obtain a copy of the License at:
  15. * opensource.org/licenses/BSD-3-Clause
  16. *
  17. ******************************************************************************
  18. */
  19. /* Define to prevent recursive inclusion -------------------------------------*/
  20. #ifndef STM32H7xx_HAL_NAND_H
  21. #define STM32H7xx_HAL_NAND_H
  22. #ifdef __cplusplus
  23. extern "C" {
  24. #endif
  25. /* Includes ------------------------------------------------------------------*/
  26. #include "stm32h7xx_ll_fmc.h"
  27. /** @addtogroup STM32H7xx_HAL_Driver
  28. * @{
  29. */
  30. /** @addtogroup NAND
  31. * @{
  32. */
  33. /* Exported typedef ----------------------------------------------------------*/
  34. /* Exported types ------------------------------------------------------------*/
  35. /** @defgroup NAND_Exported_Types NAND Exported Types
  36. * @{
  37. */
  38. /**
  39. * @brief HAL NAND State structures definition
  40. */
  41. typedef enum
  42. {
  43. HAL_NAND_STATE_RESET = 0x00U, /*!< NAND not yet initialized or disabled */
  44. HAL_NAND_STATE_READY = 0x01U, /*!< NAND initialized and ready for use */
  45. HAL_NAND_STATE_BUSY = 0x02U, /*!< NAND internal process is ongoing */
  46. HAL_NAND_STATE_ERROR = 0x03U /*!< NAND error state */
  47. } HAL_NAND_StateTypeDef;
  48. /**
  49. * @brief NAND Memory electronic signature Structure definition
  50. */
  51. typedef struct
  52. {
  53. /*<! NAND memory electronic signature maker and device IDs */
  54. uint8_t Maker_Id;
  55. uint8_t Device_Id;
  56. uint8_t Third_Id;
  57. uint8_t Fourth_Id;
  58. } NAND_IDTypeDef;
  59. /**
  60. * @brief NAND Memory address Structure definition
  61. */
  62. typedef struct
  63. {
  64. uint16_t Page; /*!< NAND memory Page address */
  65. uint16_t Plane; /*!< NAND memory Zone address */
  66. uint16_t Block; /*!< NAND memory Block address */
  67. } NAND_AddressTypeDef;
  68. /**
  69. * @brief NAND Memory info Structure definition
  70. */
  71. typedef struct
  72. {
  73. uint32_t PageSize; /*!< NAND memory page (without spare area) size measured in bytes
  74. for 8 bits adressing or words for 16 bits addressing */
  75. uint32_t SpareAreaSize; /*!< NAND memory spare area size measured in bytes
  76. for 8 bits adressing or words for 16 bits addressing */
  77. uint32_t BlockSize; /*!< NAND memory block size measured in number of pages */
  78. uint32_t BlockNbr; /*!< NAND memory number of total blocks */
  79. uint32_t PlaneNbr; /*!< NAND memory number of planes */
  80. uint32_t PlaneSize; /*!< NAND memory zone size measured in number of blocks */
  81. FunctionalState ExtraCommandEnable; /*!< NAND extra command needed for Page reading mode. This
  82. parameter is mandatory for some NAND parts after the read
  83. command (NAND_CMD_AREA_TRUE1) and before DATA reading sequence.
  84. Example: Toshiba THTH58BYG3S0HBAI6.
  85. This parameter could be ENABLE or DISABLE
  86. Please check the Read Mode sequnece in the NAND device datasheet */
  87. } NAND_DeviceConfigTypeDef;
  88. /**
  89. * @brief NAND handle Structure definition
  90. */
  91. #if (USE_HAL_NAND_REGISTER_CALLBACKS == 1)
  92. typedef struct __NAND_HandleTypeDef
  93. #else
  94. typedef struct
  95. #endif /* USE_HAL_NAND_REGISTER_CALLBACKS */
  96. {
  97. FMC_NAND_TypeDef *Instance; /*!< Register base address */
  98. FMC_NAND_InitTypeDef Init; /*!< NAND device control configuration parameters */
  99. HAL_LockTypeDef Lock; /*!< NAND locking object */
  100. __IO HAL_NAND_StateTypeDef State; /*!< NAND device access state */
  101. NAND_DeviceConfigTypeDef Config; /*!< NAND phusical characteristic information structure */
  102. #if (USE_HAL_NAND_REGISTER_CALLBACKS == 1)
  103. void (* MspInitCallback) ( struct __NAND_HandleTypeDef * hnand); /*!< NAND Msp Init callback */
  104. void (* MspDeInitCallback) ( struct __NAND_HandleTypeDef * hnand); /*!< NAND Msp DeInit callback */
  105. void (* ItCallback) ( struct __NAND_HandleTypeDef * hnand); /*!< NAND IT callback */
  106. #endif
  107. } NAND_HandleTypeDef;
  108. #if (USE_HAL_NAND_REGISTER_CALLBACKS == 1)
  109. /**
  110. * @brief HAL NAND Callback ID enumeration definition
  111. */
  112. typedef enum
  113. {
  114. HAL_NAND_MSP_INIT_CB_ID = 0x00U, /*!< NAND MspInit Callback ID */
  115. HAL_NAND_MSP_DEINIT_CB_ID = 0x01U, /*!< NAND MspDeInit Callback ID */
  116. HAL_NAND_IT_CB_ID = 0x02U /*!< NAND IT Callback ID */
  117. }HAL_NAND_CallbackIDTypeDef;
  118. /**
  119. * @brief HAL NAND Callback pointer definition
  120. */
  121. typedef void (*pNAND_CallbackTypeDef)(NAND_HandleTypeDef *hnand);
  122. #endif
  123. /**
  124. * @}
  125. */
  126. /* Exported constants --------------------------------------------------------*/
  127. /* Exported macro ------------------------------------------------------------*/
  128. /** @defgroup NAND_Exported_Macros NAND Exported Macros
  129. * @{
  130. */
  131. /** @brief Reset NAND handle state
  132. * @param __HANDLE__ specifies the NAND handle.
  133. * @retval None
  134. */
  135. #if (USE_HAL_NAND_REGISTER_CALLBACKS == 1)
  136. #define __HAL_NAND_RESET_HANDLE_STATE(__HANDLE__) do { \
  137. (__HANDLE__)->State = HAL_NAND_STATE_RESET; \
  138. (__HANDLE__)->MspInitCallback = NULL; \
  139. (__HANDLE__)->MspDeInitCallback = NULL; \
  140. } while(0)
  141. #else
  142. #define __HAL_NAND_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_NAND_STATE_RESET)
  143. #endif
  144. /**
  145. * @}
  146. */
  147. /* Exported functions --------------------------------------------------------*/
  148. /** @addtogroup NAND_Exported_Functions NAND Exported Functions
  149. * @{
  150. */
  151. /** @addtogroup NAND_Exported_Functions_Group1 Initialization and de-initialization functions
  152. * @{
  153. */
  154. /* Initialization/de-initialization functions ********************************/
  155. HAL_StatusTypeDef HAL_NAND_Init(NAND_HandleTypeDef *hnand, FMC_NAND_PCC_TimingTypeDef *ComSpace_Timing, FMC_NAND_PCC_TimingTypeDef *AttSpace_Timing);
  156. HAL_StatusTypeDef HAL_NAND_DeInit(NAND_HandleTypeDef *hnand);
  157. HAL_StatusTypeDef HAL_NAND_ConfigDevice(NAND_HandleTypeDef *hnand, NAND_DeviceConfigTypeDef *pDeviceConfig);
  158. HAL_StatusTypeDef HAL_NAND_Read_ID(NAND_HandleTypeDef *hnand, NAND_IDTypeDef *pNAND_ID);
  159. void HAL_NAND_MspInit(NAND_HandleTypeDef *hnand);
  160. void HAL_NAND_MspDeInit(NAND_HandleTypeDef *hnand);
  161. void HAL_NAND_IRQHandler(NAND_HandleTypeDef *hnand);
  162. void HAL_NAND_ITCallback(NAND_HandleTypeDef *hnand);
  163. /**
  164. * @}
  165. */
  166. /** @addtogroup NAND_Exported_Functions_Group2 Input and Output functions
  167. * @{
  168. */
  169. /* IO operation functions ****************************************************/
  170. HAL_StatusTypeDef HAL_NAND_Reset(NAND_HandleTypeDef *hnand);
  171. HAL_StatusTypeDef HAL_NAND_Read_Page_8b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint8_t *pBuffer, uint32_t NumPageToRead);
  172. HAL_StatusTypeDef HAL_NAND_Write_Page_8b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint8_t *pBuffer, uint32_t NumPageToWrite);
  173. HAL_StatusTypeDef HAL_NAND_Read_SpareArea_8b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint8_t *pBuffer, uint32_t NumSpareAreaToRead);
  174. HAL_StatusTypeDef HAL_NAND_Write_SpareArea_8b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint8_t *pBuffer, uint32_t NumSpareAreaTowrite);
  175. HAL_StatusTypeDef HAL_NAND_Read_Page_16b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint16_t *pBuffer, uint32_t NumPageToRead);
  176. HAL_StatusTypeDef HAL_NAND_Write_Page_16b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint16_t *pBuffer, uint32_t NumPageToWrite);
  177. HAL_StatusTypeDef HAL_NAND_Read_SpareArea_16b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint16_t *pBuffer, uint32_t NumSpareAreaToRead);
  178. HAL_StatusTypeDef HAL_NAND_Write_SpareArea_16b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint16_t *pBuffer, uint32_t NumSpareAreaTowrite);
  179. HAL_StatusTypeDef HAL_NAND_Erase_Block(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress);
  180. uint32_t HAL_NAND_Address_Inc(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress);
  181. #if (USE_HAL_NAND_REGISTER_CALLBACKS == 1)
  182. /* NAND callback registering/unregistering */
  183. HAL_StatusTypeDef HAL_NAND_RegisterCallback(NAND_HandleTypeDef *hnand, HAL_NAND_CallbackIDTypeDef CallbackId, pNAND_CallbackTypeDef pCallback);
  184. HAL_StatusTypeDef HAL_NAND_UnRegisterCallback(NAND_HandleTypeDef *hnand, HAL_NAND_CallbackIDTypeDef CallbackId);
  185. #endif
  186. /**
  187. * @}
  188. */
  189. /** @addtogroup NAND_Exported_Functions_Group3 Peripheral Control functions
  190. * @{
  191. */
  192. /* NAND Control functions ****************************************************/
  193. HAL_StatusTypeDef HAL_NAND_ECC_Enable(NAND_HandleTypeDef *hnand);
  194. HAL_StatusTypeDef HAL_NAND_ECC_Disable(NAND_HandleTypeDef *hnand);
  195. HAL_StatusTypeDef HAL_NAND_GetECC(NAND_HandleTypeDef *hnand, uint32_t *ECCval, uint32_t Timeout);
  196. /**
  197. * @}
  198. */
  199. /** @addtogroup NAND_Exported_Functions_Group4 Peripheral State functions
  200. * @{
  201. */
  202. /* NAND State functions *******************************************************/
  203. HAL_NAND_StateTypeDef HAL_NAND_GetState(NAND_HandleTypeDef *hnand);
  204. uint32_t HAL_NAND_Read_Status(NAND_HandleTypeDef *hnand);
  205. /**
  206. * @}
  207. */
  208. /**
  209. * @}
  210. */
  211. /* Private types -------------------------------------------------------------*/
  212. /* Private variables ---------------------------------------------------------*/
  213. /* Private constants ---------------------------------------------------------*/
  214. /** @defgroup NAND_Private_Constants NAND Private Constants
  215. * @{
  216. */
  217. #define NAND_DEVICE ((uint32_t)0x80000000U)
  218. #define NAND_WRITE_TIMEOUT ((uint32_t)0x01000000U)
  219. #define CMD_AREA ((uint32_t)(1UL<<16U)) /* A16 = CLE high */
  220. #define ADDR_AREA ((uint32_t)(1UL<<17U)) /* A17 = ALE high */
  221. #define NAND_CMD_AREA_A ((uint8_t)0x00U)
  222. #define NAND_CMD_AREA_B ((uint8_t)0x01U)
  223. #define NAND_CMD_AREA_C ((uint8_t)0x50U)
  224. #define NAND_CMD_AREA_TRUE1 ((uint8_t)0x30U)
  225. #define NAND_CMD_WRITE0 ((uint8_t)0x80U)
  226. #define NAND_CMD_WRITE_TRUE1 ((uint8_t)0x10U)
  227. #define NAND_CMD_ERASE0 ((uint8_t)0x60U)
  228. #define NAND_CMD_ERASE1 ((uint8_t)0xD0U)
  229. #define NAND_CMD_READID ((uint8_t)0x90U)
  230. #define NAND_CMD_STATUS ((uint8_t)0x70U)
  231. #define NAND_CMD_LOCK_STATUS ((uint8_t)0x7AU)
  232. #define NAND_CMD_RESET ((uint8_t)0xFFU)
  233. /* NAND memory status */
  234. #define NAND_VALID_ADDRESS ((uint32_t)0x00000100U)
  235. #define NAND_INVALID_ADDRESS ((uint32_t)0x00000200U)
  236. #define NAND_TIMEOUT_ERROR ((uint32_t)0x00000400U)
  237. #define NAND_BUSY ((uint32_t)0x00000000U)
  238. #define NAND_ERROR ((uint32_t)0x00000001U)
  239. #define NAND_READY ((uint32_t)0x00000040U)
  240. /**
  241. * @}
  242. */
  243. /* Private macros ------------------------------------------------------------*/
  244. /** @defgroup NAND_Private_Macros NAND Private Macros
  245. * @{
  246. */
  247. /**
  248. * @brief NAND memory address computation.
  249. * @param __ADDRESS__ NAND memory address.
  250. * @param __HANDLE__ NAND handle.
  251. * @retval NAND Raw address value
  252. */
  253. #define ARRAY_ADDRESS(__ADDRESS__ , __HANDLE__) ((__ADDRESS__)->Page + \
  254. (((__ADDRESS__)->Block + (((__ADDRESS__)->Plane) * ((__HANDLE__)->Config.PlaneSize)))* ((__HANDLE__)->Config.BlockSize)))
  255. /**
  256. * @brief NAND memory Column address computation.
  257. * @param __HANDLE__ NAND handle.
  258. * @retval NAND Raw address value
  259. */
  260. #define COLUMN_ADDRESS( __HANDLE__) ((__HANDLE__)->Config.PageSize)
  261. /**
  262. * @brief NAND memory address cycling.
  263. * @param __ADDRESS__ NAND memory address.
  264. * @retval NAND address cycling value.
  265. */
  266. #define ADDR_1ST_CYCLE(__ADDRESS__) (uint8_t)(__ADDRESS__) /* 1st addressing cycle */
  267. #define ADDR_2ND_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) >> 8) /* 2nd addressing cycle */
  268. #define ADDR_3RD_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) >> 16) /* 3rd addressing cycle */
  269. #define ADDR_4TH_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) >> 24) /* 4th addressing cycle */
  270. /**
  271. * @brief NAND memory Columns cycling.
  272. * @param __ADDRESS__ NAND memory address.
  273. * @retval NAND Column address cycling value.
  274. */
  275. #define COLUMN_1ST_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) & 0xFFU) /* 1st Column addressing cycle */
  276. #define COLUMN_2ND_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) >> 8) /* 2nd Column addressing cycle */
  277. /**
  278. * @}
  279. */
  280. /**
  281. * @}
  282. */
  283. /**
  284. * @}
  285. */
  286. /**
  287. * @}
  288. */
  289. #ifdef __cplusplus
  290. }
  291. #endif
  292. #endif /* STM32H7xx_HAL_NAND_H */
  293. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/