You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 

739 lines
37 KiB

  1. /**
  2. ******************************************************************************
  3. * @file stm32h7xx_ll_spi.c
  4. * @author MCD Application Team
  5. * @brief SPI LL module driver.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * <h2><center>&copy; Copyright (c) 2017 STMicroelectronics.
  10. * All rights reserved.</center></h2>
  11. *
  12. * This software component is licensed by ST under BSD 3-Clause license,
  13. * the "License"; You may not use this file except in compliance with the
  14. * License. You may obtain a copy of the License at:
  15. * opensource.org/licenses/BSD-3-Clause
  16. *
  17. ******************************************************************************
  18. */
  19. #if defined(USE_FULL_LL_DRIVER)
  20. /* Includes ------------------------------------------------------------------*/
  21. #include "stm32h7xx_ll_spi.h"
  22. #include "stm32h7xx_ll_bus.h"
  23. #include "stm32h7xx_ll_rcc.h"
  24. #ifdef GENERATOR_I2S_PRESENT
  25. #include "stm32h7xx_ll_rcc.h"
  26. #endif /* GENERATOR_I2S_PRESENT*/
  27. #ifdef USE_FULL_ASSERT
  28. #include "stm32_assert.h"
  29. #else
  30. #define assert_param(expr) ((void)0U)
  31. #endif
  32. /** @addtogroup STM32H7xx_LL_Driver
  33. * @{
  34. */
  35. #if defined(SPI1) || defined(SPI2) || defined(SPI3) || defined(SPI4) || defined(SPI5) || defined(SPI6)
  36. /** @addtogroup SPI_LL
  37. * @{
  38. */
  39. /* Private types -------------------------------------------------------------*/
  40. /* Private variables ---------------------------------------------------------*/
  41. /* Private constants ---------------------------------------------------------*/
  42. /* Private macros ------------------------------------------------------------*/
  43. /** @addtogroup SPI_LL_Private_Macros
  44. * @{
  45. */
  46. #define IS_LL_SPI_MODE(__VALUE__) (((__VALUE__) == LL_SPI_MODE_MASTER) \
  47. || ((__VALUE__) == LL_SPI_MODE_SLAVE))
  48. #define IS_LL_SPI_SS_IDLENESS(__VALUE__) (((__VALUE__) == LL_SPI_SS_IDLENESS_00CYCLE) \
  49. || ((__VALUE__) == LL_SPI_SS_IDLENESS_01CYCLE) \
  50. || ((__VALUE__) == LL_SPI_SS_IDLENESS_02CYCLE) \
  51. || ((__VALUE__) == LL_SPI_SS_IDLENESS_03CYCLE) \
  52. || ((__VALUE__) == LL_SPI_SS_IDLENESS_04CYCLE) \
  53. || ((__VALUE__) == LL_SPI_SS_IDLENESS_05CYCLE) \
  54. || ((__VALUE__) == LL_SPI_SS_IDLENESS_06CYCLE) \
  55. || ((__VALUE__) == LL_SPI_SS_IDLENESS_07CYCLE) \
  56. || ((__VALUE__) == LL_SPI_SS_IDLENESS_08CYCLE) \
  57. || ((__VALUE__) == LL_SPI_SS_IDLENESS_09CYCLE) \
  58. || ((__VALUE__) == LL_SPI_SS_IDLENESS_10CYCLE) \
  59. || ((__VALUE__) == LL_SPI_SS_IDLENESS_11CYCLE) \
  60. || ((__VALUE__) == LL_SPI_SS_IDLENESS_12CYCLE) \
  61. || ((__VALUE__) == LL_SPI_SS_IDLENESS_13CYCLE) \
  62. || ((__VALUE__) == LL_SPI_SS_IDLENESS_14CYCLE) \
  63. || ((__VALUE__) == LL_SPI_SS_IDLENESS_15CYCLE))
  64. #define IS_LL_SPI_ID_IDLENESS(__VALUE__) (((__VALUE__) == LL_SPI_ID_IDLENESS_00CYCLE) \
  65. || ((__VALUE__) == LL_SPI_ID_IDLENESS_01CYCLE) \
  66. || ((__VALUE__) == LL_SPI_ID_IDLENESS_02CYCLE) \
  67. || ((__VALUE__) == LL_SPI_ID_IDLENESS_03CYCLE) \
  68. || ((__VALUE__) == LL_SPI_ID_IDLENESS_04CYCLE) \
  69. || ((__VALUE__) == LL_SPI_ID_IDLENESS_05CYCLE) \
  70. || ((__VALUE__) == LL_SPI_ID_IDLENESS_06CYCLE) \
  71. || ((__VALUE__) == LL_SPI_ID_IDLENESS_07CYCLE) \
  72. || ((__VALUE__) == LL_SPI_ID_IDLENESS_08CYCLE) \
  73. || ((__VALUE__) == LL_SPI_ID_IDLENESS_09CYCLE) \
  74. || ((__VALUE__) == LL_SPI_ID_IDLENESS_10CYCLE) \
  75. || ((__VALUE__) == LL_SPI_ID_IDLENESS_11CYCLE) \
  76. || ((__VALUE__) == LL_SPI_ID_IDLENESS_12CYCLE) \
  77. || ((__VALUE__) == LL_SPI_ID_IDLENESS_13CYCLE) \
  78. || ((__VALUE__) == LL_SPI_ID_IDLENESS_14CYCLE) \
  79. || ((__VALUE__) == LL_SPI_ID_IDLENESS_15CYCLE))
  80. #define IS_LL_SPI_TXCRCINIT_PATTERN(__VALUE__) (((__VALUE__) == LL_SPI_TXCRCINIT_ALL_ZERO_PATTERN) \
  81. || ((__VALUE__) == LL_SPI_TXCRCINIT_ALL_ONES_PATTERN))
  82. #define IS_LL_SPI_RXCRCINIT_PATTERN(__VALUE__) (((__VALUE__) == LL_SPI_RXCRCINIT_ALL_ZERO_PATTERN) \
  83. || ((__VALUE__) == LL_SPI_RXCRCINIT_ALL_ONES_PATTERN))
  84. #define IS_LL_SPI_UDR_CONFIG_REGISTER(__VALUE__) (((__VALUE__) == LL_SPI_UDR_CONFIG_REGISTER_PATTERN) \
  85. || ((__VALUE__) == LL_SPI_UDR_CONFIG_LAST_RECEIVED) \
  86. || ((__VALUE__) == LL_SPI_UDR_CONFIG_LAST_TRANSMITTED))
  87. #define IS_LL_SPI_UDR_DETECT_BEGIN_DATA(__VALUE__) (((__VALUE__) == LL_SPI_UDR_DETECT_BEGIN_DATA_FRAME) \
  88. || ((__VALUE__) == LL_SPI_UDR_DETECT_END_DATA_FRAME) \
  89. || ((__VALUE__) == LL_SPI_UDR_DETECT_BEGIN_ACTIVE_NSS))
  90. #define IS_LL_SPI_PROTOCOL(__VALUE__) (((__VALUE__) == LL_SPI_PROTOCOL_MOTOROLA) \
  91. || ((__VALUE__) == LL_SPI_PROTOCOL_TI))
  92. #define IS_LL_SPI_PHASE(__VALUE__) (((__VALUE__) == LL_SPI_PHASE_1EDGE) \
  93. || ((__VALUE__) == LL_SPI_PHASE_2EDGE))
  94. #define IS_LL_SPI_POLARITY(__VALUE__) (((__VALUE__) == LL_SPI_POLARITY_LOW) \
  95. || ((__VALUE__) == LL_SPI_POLARITY_HIGH))
  96. #define IS_LL_SPI_BAUDRATEPRESCALER(__VALUE__) (((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV2) \
  97. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV4) \
  98. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV8) \
  99. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV16) \
  100. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV32) \
  101. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV64) \
  102. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV128) \
  103. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV256))
  104. #define IS_LL_SPI_BITORDER(__VALUE__) (((__VALUE__) == LL_SPI_LSB_FIRST) \
  105. || ((__VALUE__) == LL_SPI_MSB_FIRST))
  106. #define IS_LL_SPI_TRANSFER_DIRECTION(__VALUE__) (((__VALUE__) == LL_SPI_FULL_DUPLEX) \
  107. || ((__VALUE__) == LL_SPI_SIMPLEX_TX) \
  108. || ((__VALUE__) == LL_SPI_SIMPLEX_RX) \
  109. || ((__VALUE__) == LL_SPI_HALF_DUPLEX_RX) \
  110. || ((__VALUE__) == LL_SPI_HALF_DUPLEX_TX))
  111. #define IS_LL_SPI_DATAWIDTH(__VALUE__) (((__VALUE__) == LL_SPI_DATAWIDTH_4BIT) \
  112. || ((__VALUE__) == LL_SPI_DATAWIDTH_5BIT) \
  113. || ((__VALUE__) == LL_SPI_DATAWIDTH_6BIT) \
  114. || ((__VALUE__) == LL_SPI_DATAWIDTH_7BIT) \
  115. || ((__VALUE__) == LL_SPI_DATAWIDTH_8BIT) \
  116. || ((__VALUE__) == LL_SPI_DATAWIDTH_9BIT) \
  117. || ((__VALUE__) == LL_SPI_DATAWIDTH_10BIT) \
  118. || ((__VALUE__) == LL_SPI_DATAWIDTH_11BIT) \
  119. || ((__VALUE__) == LL_SPI_DATAWIDTH_12BIT) \
  120. || ((__VALUE__) == LL_SPI_DATAWIDTH_13BIT) \
  121. || ((__VALUE__) == LL_SPI_DATAWIDTH_14BIT) \
  122. || ((__VALUE__) == LL_SPI_DATAWIDTH_15BIT) \
  123. || ((__VALUE__) == LL_SPI_DATAWIDTH_16BIT) \
  124. || ((__VALUE__) == LL_SPI_DATAWIDTH_17BIT) \
  125. || ((__VALUE__) == LL_SPI_DATAWIDTH_18BIT) \
  126. || ((__VALUE__) == LL_SPI_DATAWIDTH_19BIT) \
  127. || ((__VALUE__) == LL_SPI_DATAWIDTH_20BIT) \
  128. || ((__VALUE__) == LL_SPI_DATAWIDTH_21BIT) \
  129. || ((__VALUE__) == LL_SPI_DATAWIDTH_22BIT) \
  130. || ((__VALUE__) == LL_SPI_DATAWIDTH_23BIT) \
  131. || ((__VALUE__) == LL_SPI_DATAWIDTH_24BIT) \
  132. || ((__VALUE__) == LL_SPI_DATAWIDTH_25BIT) \
  133. || ((__VALUE__) == LL_SPI_DATAWIDTH_26BIT) \
  134. || ((__VALUE__) == LL_SPI_DATAWIDTH_27BIT) \
  135. || ((__VALUE__) == LL_SPI_DATAWIDTH_28BIT) \
  136. || ((__VALUE__) == LL_SPI_DATAWIDTH_29BIT) \
  137. || ((__VALUE__) == LL_SPI_DATAWIDTH_30BIT) \
  138. || ((__VALUE__) == LL_SPI_DATAWIDTH_31BIT) \
  139. || ((__VALUE__) == LL_SPI_DATAWIDTH_32BIT))
  140. #define IS_LL_SPI_FIFO_TH(__VALUE__) (((__VALUE__) == LL_SPI_FIFO_TH_01DATA) \
  141. || ((__VALUE__) == LL_SPI_FIFO_TH_02DATA) \
  142. || ((__VALUE__) == LL_SPI_FIFO_TH_03DATA) \
  143. || ((__VALUE__) == LL_SPI_FIFO_TH_04DATA) \
  144. || ((__VALUE__) == LL_SPI_FIFO_TH_05DATA) \
  145. || ((__VALUE__) == LL_SPI_FIFO_TH_06DATA) \
  146. || ((__VALUE__) == LL_SPI_FIFO_TH_07DATA) \
  147. || ((__VALUE__) == LL_SPI_FIFO_TH_08DATA) \
  148. || ((__VALUE__) == LL_SPI_FIFO_TH_09DATA) \
  149. || ((__VALUE__) == LL_SPI_FIFO_TH_10DATA) \
  150. || ((__VALUE__) == LL_SPI_FIFO_TH_11DATA) \
  151. || ((__VALUE__) == LL_SPI_FIFO_TH_12DATA) \
  152. || ((__VALUE__) == LL_SPI_FIFO_TH_13DATA) \
  153. || ((__VALUE__) == LL_SPI_FIFO_TH_14DATA) \
  154. || ((__VALUE__) == LL_SPI_FIFO_TH_15DATA) \
  155. || ((__VALUE__) == LL_SPI_FIFO_TH_16DATA))
  156. #define IS_LL_SPI_CRC(__VALUE__) (((__VALUE__) == LL_SPI_CRC_4BIT) \
  157. || ((__VALUE__) == LL_SPI_CRC_5BIT) \
  158. || ((__VALUE__) == LL_SPI_CRC_6BIT) \
  159. || ((__VALUE__) == LL_SPI_CRC_7BIT) \
  160. || ((__VALUE__) == LL_SPI_CRC_8BIT) \
  161. || ((__VALUE__) == LL_SPI_CRC_9BIT) \
  162. || ((__VALUE__) == LL_SPI_CRC_10BIT) \
  163. || ((__VALUE__) == LL_SPI_CRC_11BIT) \
  164. || ((__VALUE__) == LL_SPI_CRC_12BIT) \
  165. || ((__VALUE__) == LL_SPI_CRC_13BIT) \
  166. || ((__VALUE__) == LL_SPI_CRC_14BIT) \
  167. || ((__VALUE__) == LL_SPI_CRC_15BIT) \
  168. || ((__VALUE__) == LL_SPI_CRC_16BIT) \
  169. || ((__VALUE__) == LL_SPI_CRC_17BIT) \
  170. || ((__VALUE__) == LL_SPI_CRC_18BIT) \
  171. || ((__VALUE__) == LL_SPI_CRC_19BIT) \
  172. || ((__VALUE__) == LL_SPI_CRC_20BIT) \
  173. || ((__VALUE__) == LL_SPI_CRC_21BIT) \
  174. || ((__VALUE__) == LL_SPI_CRC_22BIT) \
  175. || ((__VALUE__) == LL_SPI_CRC_23BIT) \
  176. || ((__VALUE__) == LL_SPI_CRC_24BIT) \
  177. || ((__VALUE__) == LL_SPI_CRC_25BIT) \
  178. || ((__VALUE__) == LL_SPI_CRC_26BIT) \
  179. || ((__VALUE__) == LL_SPI_CRC_27BIT) \
  180. || ((__VALUE__) == LL_SPI_CRC_28BIT) \
  181. || ((__VALUE__) == LL_SPI_CRC_29BIT) \
  182. || ((__VALUE__) == LL_SPI_CRC_30BIT) \
  183. || ((__VALUE__) == LL_SPI_CRC_31BIT) \
  184. || ((__VALUE__) == LL_SPI_CRC_32BIT))
  185. #define IS_LL_SPI_NSS(__VALUE__) (((__VALUE__) == LL_SPI_NSS_SOFT) \
  186. || ((__VALUE__) == LL_SPI_NSS_HARD_INPUT) \
  187. || ((__VALUE__) == LL_SPI_NSS_HARD_OUTPUT))
  188. #define IS_LL_SPI_RX_FIFO(__VALUE__) (((__VALUE__) == LL_SPI_RX_FIFO_0PACKET) \
  189. || ((__VALUE__) == LL_SPI_RX_FIFO_1PACKET) \
  190. || ((__VALUE__) == LL_SPI_RX_FIFO_2PACKET) \
  191. || ((__VALUE__) == LL_SPI_RX_FIFO_3PACKET))
  192. #define IS_LL_SPI_CRCCALCULATION(__VALUE__) (((__VALUE__) == LL_SPI_CRCCALCULATION_ENABLE) \
  193. || ((__VALUE__) == LL_SPI_CRCCALCULATION_DISABLE))
  194. #define IS_LL_SPI_CRC_POLYNOMIAL(__VALUE__) ((__VALUE__) >= 0x1UL)
  195. /**
  196. * @}
  197. */
  198. /* Private function prototypes -----------------------------------------------*/
  199. /* Exported functions --------------------------------------------------------*/
  200. /** @addtogroup SPI_LL_Exported_Functions
  201. * @{
  202. */
  203. /** @addtogroup SPI_LL_EF_Init
  204. * @{
  205. */
  206. /**
  207. * @brief De-initialize the SPI registers to their default reset values.
  208. * @param SPIx SPI Instance
  209. * @retval An ErrorStatus enumeration value:
  210. * - SUCCESS: SPI registers are de-initialized
  211. * - ERROR: SPI registers are not de-initialized
  212. */
  213. ErrorStatus LL_SPI_DeInit(SPI_TypeDef *SPIx)
  214. {
  215. ErrorStatus status = ERROR;
  216. /* Check the parameters */
  217. assert_param(IS_SPI_ALL_INSTANCE(SPIx));
  218. #if defined(SPI1)
  219. if (SPIx == SPI1)
  220. {
  221. /* Force reset of SPI clock */
  222. LL_APB2_GRP1_ForceReset(LL_APB2_GRP1_PERIPH_SPI1);
  223. /* Release reset of SPI clock */
  224. LL_APB2_GRP1_ReleaseReset(LL_APB2_GRP1_PERIPH_SPI1);
  225. status = SUCCESS;
  226. }
  227. #endif /* SPI1 */
  228. #if defined(SPI2)
  229. if (SPIx == SPI2)
  230. {
  231. /* Force reset of SPI clock */
  232. LL_APB1_GRP1_ForceReset(LL_APB1_GRP1_PERIPH_SPI2);
  233. /* Release reset of SPI clock */
  234. LL_APB1_GRP1_ReleaseReset(LL_APB1_GRP1_PERIPH_SPI2);
  235. status = SUCCESS;
  236. }
  237. #endif /* SPI2 */
  238. #if defined(SPI3)
  239. if (SPIx == SPI3)
  240. {
  241. /* Force reset of SPI clock */
  242. LL_APB1_GRP1_ForceReset(LL_APB1_GRP1_PERIPH_SPI3);
  243. /* Release reset of SPI clock */
  244. LL_APB1_GRP1_ReleaseReset(LL_APB1_GRP1_PERIPH_SPI3);
  245. status = SUCCESS;
  246. }
  247. #endif /* SPI3 */
  248. #if defined(SPI4)
  249. if (SPIx == SPI4)
  250. {
  251. /* Force reset of SPI clock */
  252. LL_APB2_GRP1_ForceReset(LL_APB2_GRP1_PERIPH_SPI4);
  253. /* Release reset of SPI clock */
  254. LL_APB2_GRP1_ReleaseReset(LL_APB2_GRP1_PERIPH_SPI4);
  255. status = SUCCESS;
  256. }
  257. #endif /* SPI4 */
  258. #if defined(SPI5)
  259. if (SPIx == SPI5)
  260. {
  261. /* Force reset of SPI clock */
  262. LL_APB2_GRP1_ForceReset(LL_APB2_GRP1_PERIPH_SPI5);
  263. /* Release reset of SPI clock */
  264. LL_APB2_GRP1_ReleaseReset(LL_APB2_GRP1_PERIPH_SPI5);
  265. status = SUCCESS;
  266. }
  267. #endif /* SPI5 */
  268. #if defined(SPI6)
  269. if (SPIx == SPI6)
  270. {
  271. /* Force reset of SPI clock */
  272. LL_APB4_GRP1_ForceReset(LL_APB4_GRP1_PERIPH_SPI6);
  273. /* Release reset of SPI clock */
  274. LL_APB4_GRP1_ReleaseReset(LL_APB4_GRP1_PERIPH_SPI6);
  275. status = SUCCESS;
  276. }
  277. #endif /* SPI6 */
  278. return status;
  279. }
  280. /**
  281. * @brief Initialize the SPI registers according to the specified parameters in SPI_InitStruct.
  282. * @note As some bits in SPI configuration registers can only be written when the SPI is disabled (SPI_CR1_SPE bit =0),
  283. * SPI IP should be in disabled state prior calling this function. Otherwise, ERROR result will be returned.
  284. * @param SPIx SPI Instance
  285. * @param SPI_InitStruct pointer to a @ref LL_SPI_InitTypeDef structure
  286. * @retval An ErrorStatus enumeration value. (Return always SUCCESS)
  287. */
  288. ErrorStatus LL_SPI_Init(SPI_TypeDef *SPIx, LL_SPI_InitTypeDef *SPI_InitStruct)
  289. {
  290. ErrorStatus status = ERROR;
  291. uint32_t tmp_nss;
  292. uint32_t tmp_mode;
  293. /* Check the SPI Instance SPIx*/
  294. assert_param(IS_SPI_ALL_INSTANCE(SPIx));
  295. /* Check the SPI parameters from SPI_InitStruct*/
  296. assert_param(IS_LL_SPI_TRANSFER_DIRECTION(SPI_InitStruct->TransferDirection));
  297. assert_param(IS_LL_SPI_MODE(SPI_InitStruct->Mode));
  298. assert_param(IS_LL_SPI_DATAWIDTH(SPI_InitStruct->DataWidth));
  299. assert_param(IS_LL_SPI_POLARITY(SPI_InitStruct->ClockPolarity));
  300. assert_param(IS_LL_SPI_PHASE(SPI_InitStruct->ClockPhase));
  301. assert_param(IS_LL_SPI_NSS(SPI_InitStruct->NSS));
  302. assert_param(IS_LL_SPI_BAUDRATEPRESCALER(SPI_InitStruct->BaudRate));
  303. assert_param(IS_LL_SPI_BITORDER(SPI_InitStruct->BitOrder));
  304. assert_param(IS_LL_SPI_CRCCALCULATION(SPI_InitStruct->CRCCalculation));
  305. if (LL_SPI_IsEnabled(SPIx) == 0x00000000UL)
  306. {
  307. /*---------------------------- SPIx CFG1 Configuration ------------------------
  308. * Configure SPIx CFG1 with parameters:
  309. * - Master Baud Rate : SPI_CFG1_MBR[2:0] bits
  310. * - CRC Computation Enable : SPI_CFG1_CRCEN bit
  311. * - Length of data frame : SPI_CFG1_DSIZE[4:0] bits
  312. */
  313. MODIFY_REG(SPIx->CFG1, SPI_CFG1_MBR | SPI_CFG1_CRCEN | SPI_CFG1_DSIZE,
  314. SPI_InitStruct->BaudRate | SPI_InitStruct->CRCCalculation | SPI_InitStruct->DataWidth);
  315. tmp_nss = SPI_InitStruct->NSS;
  316. tmp_mode = SPI_InitStruct->Mode;
  317. /* Checks to setup Internal SS signal level and avoid a MODF Error */
  318. if ((LL_SPI_GetNSSPolarity(SPIx) == LL_SPI_NSS_POLARITY_LOW) && (tmp_nss == LL_SPI_NSS_SOFT) && (tmp_mode == LL_SPI_MODE_MASTER))
  319. {
  320. LL_SPI_SetInternalSSLevel(SPIx, LL_SPI_SS_LEVEL_HIGH);
  321. }
  322. /*---------------------------- SPIx CFG2 Configuration ------------------------
  323. * Configure SPIx CFG2 with parameters:
  324. * - NSS management : SPI_CFG2_SSM, SPI_CFG2_SSOE bits
  325. * - ClockPolarity : SPI_CFG2_CPOL bit
  326. * - ClockPhase : SPI_CFG2_CPHA bit
  327. * - BitOrder : SPI_CFG2_LSBFRST bit
  328. * - Master/Slave Mode : SPI_CFG2_MASTER bit
  329. * - SPI Mode : SPI_CFG2_COMM[1:0] bits
  330. */
  331. MODIFY_REG(SPIx->CFG2, SPI_CFG2_SSM | SPI_CFG2_SSOE |
  332. SPI_CFG2_CPOL | SPI_CFG2_CPHA |
  333. SPI_CFG2_LSBFRST | SPI_CFG2_MASTER | SPI_CFG2_COMM,
  334. SPI_InitStruct->NSS | SPI_InitStruct->ClockPolarity |
  335. SPI_InitStruct->ClockPhase | SPI_InitStruct->BitOrder |
  336. SPI_InitStruct->Mode | (SPI_InitStruct->TransferDirection & SPI_CFG2_COMM));
  337. /*---------------------------- SPIx CR1 Configuration ------------------------
  338. * Configure SPIx CR1 with parameter:
  339. * - Half Duplex Direction : SPI_CR1_HDDIR bit
  340. */
  341. MODIFY_REG(SPIx->CR1, SPI_CR1_HDDIR, SPI_InitStruct->TransferDirection & SPI_CR1_HDDIR);
  342. /*---------------------------- SPIx CRCPOLY Configuration ----------------------
  343. * Configure SPIx CRCPOLY with parameter:
  344. * - CRCPoly : CRCPOLY[31:0] bits
  345. */
  346. if (SPI_InitStruct->CRCCalculation == LL_SPI_CRCCALCULATION_ENABLE)
  347. {
  348. assert_param(IS_LL_SPI_CRC_POLYNOMIAL(SPI_InitStruct->CRCPoly));
  349. LL_SPI_SetCRCPolynomial(SPIx, SPI_InitStruct->CRCPoly);
  350. }
  351. /* Activate the SPI mode (Reset I2SMOD bit in I2SCFGR register) */
  352. CLEAR_BIT(SPIx->I2SCFGR, SPI_I2SCFGR_I2SMOD);
  353. status = SUCCESS;
  354. }
  355. return status;
  356. }
  357. /**
  358. * @brief Set each @ref LL_SPI_InitTypeDef field to default value.
  359. * @param SPI_InitStruct pointer to a @ref LL_SPI_InitTypeDef structure
  360. * whose fields will be set to default values.
  361. * @retval None
  362. */
  363. void LL_SPI_StructInit(LL_SPI_InitTypeDef *SPI_InitStruct)
  364. {
  365. /* Set SPI_InitStruct fields to default values */
  366. SPI_InitStruct->TransferDirection = LL_SPI_FULL_DUPLEX;
  367. SPI_InitStruct->Mode = LL_SPI_MODE_SLAVE;
  368. SPI_InitStruct->DataWidth = LL_SPI_DATAWIDTH_8BIT;
  369. SPI_InitStruct->ClockPolarity = LL_SPI_POLARITY_LOW;
  370. SPI_InitStruct->ClockPhase = LL_SPI_PHASE_1EDGE;
  371. SPI_InitStruct->NSS = LL_SPI_NSS_HARD_INPUT;
  372. SPI_InitStruct->BaudRate = LL_SPI_BAUDRATEPRESCALER_DIV2;
  373. SPI_InitStruct->BitOrder = LL_SPI_MSB_FIRST;
  374. SPI_InitStruct->CRCCalculation = LL_SPI_CRCCALCULATION_DISABLE;
  375. SPI_InitStruct->CRCPoly = 7UL;
  376. }
  377. /**
  378. * @}
  379. */
  380. /**
  381. * @}
  382. */
  383. /**
  384. * @}
  385. */
  386. /** @addtogroup I2S_LL
  387. * @{
  388. */
  389. /* Private types -------------------------------------------------------------*/
  390. /* Private variables ---------------------------------------------------------*/
  391. /* Private constants ---------------------------------------------------------*/
  392. /** @defgroup I2S_LL_Private_Constants I2S Private Constants
  393. * @{
  394. */
  395. /* I2S registers Masks */
  396. #define I2S_I2SCFGR_CLEAR_MASK (SPI_I2SCFGR_CHLEN | SPI_I2SCFGR_DATLEN | \
  397. SPI_I2SCFGR_DATFMT | SPI_I2SCFGR_CKPOL | \
  398. SPI_I2SCFGR_I2SSTD | SPI_I2SCFGR_MCKOE | \
  399. SPI_I2SCFGR_I2SCFG | SPI_I2SCFGR_I2SMOD )
  400. /**
  401. * @}
  402. */
  403. /* Private macros ------------------------------------------------------------*/
  404. /** @defgroup I2S_LL_Private_Macros I2S Private Macros
  405. * @{
  406. */
  407. #define IS_LL_I2S_DATAFORMAT(__VALUE__) (((__VALUE__) == LL_I2S_DATAFORMAT_16B) \
  408. || ((__VALUE__) == LL_I2S_DATAFORMAT_16B_EXTENDED) \
  409. || ((__VALUE__) == LL_I2S_DATAFORMAT_24B) \
  410. || ((__VALUE__) == LL_I2S_DATAFORMAT_24B_LEFT_ALIGNED) \
  411. || ((__VALUE__) == LL_I2S_DATAFORMAT_32B))
  412. #define IS_LL_I2S_CHANNEL_LENGTH_TYPE (__VALUE__) (((__VALUE__) == LL_I2S_SLAVE_VARIABLE_CH_LENGTH) \
  413. || ((__VALUE__) == LL_I2S_SLAVE_FIXED_CH_LENGTH))
  414. #define IS_LL_I2S_CKPOL(__VALUE__) (((__VALUE__) == LL_I2S_POLARITY_LOW) \
  415. || ((__VALUE__) == LL_I2S_POLARITY_HIGH))
  416. #define IS_LL_I2S_STANDARD(__VALUE__) (((__VALUE__) == LL_I2S_STANDARD_PHILIPS) \
  417. || ((__VALUE__) == LL_I2S_STANDARD_MSB) \
  418. || ((__VALUE__) == LL_I2S_STANDARD_LSB) \
  419. || ((__VALUE__) == LL_I2S_STANDARD_PCM_SHORT) \
  420. || ((__VALUE__) == LL_I2S_STANDARD_PCM_LONG))
  421. #define IS_LL_I2S_MODE(__VALUE__) (((__VALUE__) == LL_I2S_MODE_SLAVE_TX) \
  422. || ((__VALUE__) == LL_I2S_MODE_SLAVE_RX) \
  423. || ((__VALUE__) == LL_I2S_MODE_SLAVE_FULL_DUPLEX) \
  424. || ((__VALUE__) == LL_I2S_MODE_MASTER_TX) \
  425. || ((__VALUE__) == LL_I2S_MODE_MASTER_RX) \
  426. || ((__VALUE__) == LL_I2S_MODE_MASTER_FULL_DUPLEX))
  427. #define IS_LL_I2S_MCLK_OUTPUT(__VALUE__) (((__VALUE__) == LL_I2S_MCLK_OUTPUT_ENABLE) \
  428. || ((__VALUE__) == LL_I2S_MCLK_OUTPUT_DISABLE))
  429. #define IS_LL_I2S_AUDIO_FREQ(__VALUE__) ((((__VALUE__) >= LL_I2S_AUDIOFREQ_8K) \
  430. && ((__VALUE__) <= LL_I2S_AUDIOFREQ_192K)) \
  431. || ((__VALUE__) == LL_I2S_AUDIOFREQ_DEFAULT))
  432. #define IS_LL_I2S_PRESCALER_LINEAR(__VALUE__) ((__VALUE__) <= 0xFFUL)
  433. #define IS_LL_I2S_PRESCALER_PARITY(__VALUE__) (((__VALUE__) == LL_I2S_PRESCALER_PARITY_EVEN) \
  434. || ((__VALUE__) == LL_I2S_PRESCALER_PARITY_ODD))
  435. #define IS_LL_I2S_FIFO_TH (__VALUE__) (((__VALUE__) == LL_I2S_LL_I2S_FIFO_TH_01DATA) \
  436. || ((__VALUE__) == LL_I2S_LL_I2S_FIFO_TH_02DATA) \
  437. || ((__VALUE__) == LL_I2S_LL_I2S_FIFO_TH_03DATA) \
  438. || ((__VALUE__) == LL_I2S_LL_I2S_FIFO_TH_04DATA) \
  439. || ((__VALUE__) == LL_I2S_LL_I2S_FIFO_TH_05DATA) \
  440. || ((__VALUE__) == LL_I2S_LL_I2S_FIFO_TH_06DATA) \
  441. || ((__VALUE__) == LL_I2S_LL_I2S_FIFO_TH_07DATA) \
  442. || ((__VALUE__) == LL_I2S_LL_I2S_FIFO_TH_08DATA))
  443. #define IS_LL_I2S_BIT_ORDER(__VALUE__) (((__VALUE__) == LL_I2S_LSB_FIRST) \
  444. || ((__VALUE__) == LL_I2S_MSB_FIRST))
  445. /**
  446. * @}
  447. */
  448. /* Private function prototypes -----------------------------------------------*/
  449. /* Exported functions --------------------------------------------------------*/
  450. /** @addtogroup I2S_LL_Exported_Functions
  451. * @{
  452. */
  453. /** @addtogroup I2S_LL_EF_Init
  454. * @{
  455. */
  456. /**
  457. * @brief De-initialize the SPI/I2S registers to their default reset values.
  458. * @param SPIx SPI Instance
  459. * @retval An ErrorStatus enumeration value:
  460. * - SUCCESS: SPI registers are de-initialized
  461. * - ERROR: SPI registers are not de-initialized
  462. */
  463. ErrorStatus LL_I2S_DeInit(SPI_TypeDef *SPIx)
  464. {
  465. return LL_SPI_DeInit(SPIx);
  466. }
  467. /**
  468. * @brief Initializes the SPI/I2S registers according to the specified parameters in I2S_InitStruct.
  469. * @note As some bits in I2S configuration registers can only be written when the SPI is disabled (SPI_CR1_SPE bit =0),
  470. * SPI IP should be in disabled state prior calling this function. Otherwise, ERROR result will be returned.
  471. * @note I2S (SPI) source clock must be ready before calling this function. Otherwise will results in wrong programming.
  472. * @param SPIx SPI Instance
  473. * @param I2S_InitStruct pointer to a @ref LL_I2S_InitTypeDef structure
  474. * @retval An ErrorStatus enumeration value:
  475. * - SUCCESS: SPI registers are Initialized
  476. * - ERROR: SPI registers are not Initialized
  477. */
  478. ErrorStatus LL_I2S_Init(SPI_TypeDef *SPIx, LL_I2S_InitTypeDef *I2S_InitStruct)
  479. {
  480. uint32_t i2sdiv = 0UL, i2sodd = 0UL, packetlength = 1UL, ispcm = 0UL;
  481. uint32_t tmp;
  482. uint32_t sourceclock;
  483. ErrorStatus status = ERROR;
  484. /* Check the I2S parameters */
  485. assert_param(IS_I2S_ALL_INSTANCE(SPIx));
  486. assert_param(IS_LL_I2S_MODE(I2S_InitStruct->Mode));
  487. assert_param(IS_LL_I2S_STANDARD(I2S_InitStruct->Standard));
  488. assert_param(IS_LL_I2S_DATAFORMAT(I2S_InitStruct->DataFormat));
  489. assert_param(IS_LL_I2S_MCLK_OUTPUT(I2S_InitStruct->MCLKOutput));
  490. assert_param(IS_LL_I2S_AUDIO_FREQ(I2S_InitStruct->AudioFreq));
  491. assert_param(IS_LL_I2S_CKPOL(I2S_InitStruct->ClockPolarity));
  492. /* Check that SPE bit is set to 0 in order to be sure that SPI/I2S block is disabled.
  493. * In this case, it is useless to check if the I2SMOD bit is set to 0 because
  494. * this bit I2SMOD only serves to select the desired mode.
  495. */
  496. if (LL_SPI_IsEnabled(SPIx) == 0x00000000UL)
  497. {
  498. /*---------------------------- SPIx I2SCFGR Configuration --------------------
  499. * Configure SPIx I2SCFGR with parameters:
  500. * - Mode : SPI_I2SCFGR_I2SCFG[2:0] bits
  501. * - Standard : SPI_I2SCFGR_I2SSTD[1:0] and SPI_I2SCFGR_PCMSYNC bits
  502. * - DataFormat : SPI_I2SCFGR_CHLEN, SPI_I2SCFGR_DATFMT and SPI_I2SCFGR_DATLEN[1:0] bits
  503. * - ClockPolarity : SPI_I2SCFGR_CKPOL bit
  504. * - MCLKOutput : SPI_I2SPR_MCKOE bit
  505. * - I2S mode : SPI_I2SCFGR_I2SMOD bit
  506. */
  507. /* Write to SPIx I2SCFGR */
  508. MODIFY_REG(SPIx->I2SCFGR,
  509. I2S_I2SCFGR_CLEAR_MASK,
  510. I2S_InitStruct->Mode | I2S_InitStruct->Standard |
  511. I2S_InitStruct->DataFormat | I2S_InitStruct->ClockPolarity |
  512. I2S_InitStruct->MCLKOutput | SPI_I2SCFGR_I2SMOD);
  513. /*---------------------------- SPIx I2SCFGR Configuration ----------------------
  514. * Configure SPIx I2SCFGR with parameters:
  515. * - AudioFreq : SPI_I2SCFGR_I2SDIV[7:0] and SPI_I2SCFGR_ODD bits
  516. */
  517. /* If the requested audio frequency is not the default, compute the prescaler (i2sodd, i2sdiv)
  518. * else, default values are used: i2sodd = 0U, i2sdiv = 0U.
  519. */
  520. if (I2S_InitStruct->AudioFreq != LL_I2S_AUDIOFREQ_DEFAULT)
  521. {
  522. /* Check the frame length (For the Prescaler computing)
  523. * Default value: LL_I2S_DATAFORMAT_16B (packetlength = 1U).
  524. */
  525. if (I2S_InitStruct->DataFormat != LL_I2S_DATAFORMAT_16B)
  526. {
  527. /* Packet length is 32 bits */
  528. packetlength = 2UL;
  529. }
  530. /* Check if PCM standard is used */
  531. if ((I2S_InitStruct->Standard == LL_I2S_STANDARD_PCM_SHORT) ||
  532. (I2S_InitStruct->Standard == LL_I2S_STANDARD_PCM_LONG))
  533. {
  534. ispcm = 1UL;
  535. }
  536. /* Get the I2S (SPI) source clock value */
  537. #if defined (SPI_SPI6I2S_SUPPORT)
  538. if (SPIx == SPI6)
  539. {
  540. sourceclock = LL_RCC_GetSPIClockFreq(LL_RCC_SPI6_CLKSOURCE);
  541. }
  542. else
  543. {
  544. sourceclock = LL_RCC_GetSPIClockFreq(LL_RCC_SPI123_CLKSOURCE);
  545. }
  546. #else
  547. sourceclock = LL_RCC_GetSPIClockFreq(LL_RCC_SPI123_CLKSOURCE);
  548. #endif
  549. /* Compute the Real divider depending on the MCLK output state with a fixed point */
  550. if (I2S_InitStruct->MCLKOutput == LL_I2S_MCLK_OUTPUT_ENABLE)
  551. {
  552. /* MCLK output is enabled */
  553. tmp = (((sourceclock / (256UL >> ispcm)) * 16UL) / I2S_InitStruct->AudioFreq) + 8UL;
  554. }
  555. else
  556. {
  557. /* MCLK output is disabled */
  558. tmp = (((sourceclock / ((32UL >> ispcm) * packetlength)) * 16UL) / I2S_InitStruct->AudioFreq) + 8UL;
  559. }
  560. /* Remove the fixed point */
  561. tmp = tmp / 16UL;
  562. /* Check the parity of the divider */
  563. i2sodd = tmp & 0x1UL;
  564. /* Compute the i2sdiv prescaler */
  565. i2sdiv = tmp / 2UL;
  566. }
  567. /* Test if the obtain values are forbiden or out of range */
  568. if (((i2sodd == 1UL) && (i2sdiv == 1UL)) || (i2sdiv > 0xFFUL))
  569. {
  570. /* Set the default values */
  571. i2sdiv = 0UL;
  572. i2sodd = 0UL;
  573. }
  574. /* Write to SPIx I2SCFGR register the computed value */
  575. MODIFY_REG(SPIx->I2SCFGR,
  576. SPI_I2SCFGR_ODD | SPI_I2SCFGR_I2SDIV,
  577. (i2sodd << SPI_I2SCFGR_ODD_Pos) | (i2sdiv << SPI_I2SCFGR_I2SDIV_Pos));
  578. status = SUCCESS;
  579. }
  580. return status;
  581. }
  582. /**
  583. * @brief Set each @ref LL_I2S_InitTypeDef field to default value.
  584. * @param I2S_InitStruct pointer to a @ref LL_I2S_InitTypeDef structure
  585. * whose fields will be set to default values.
  586. * @retval None
  587. */
  588. void LL_I2S_StructInit(LL_I2S_InitTypeDef *I2S_InitStruct)
  589. {
  590. /*--------------- Reset I2S init structure parameters values -----------------*/
  591. I2S_InitStruct->Mode = LL_I2S_MODE_SLAVE_TX;
  592. I2S_InitStruct->Standard = LL_I2S_STANDARD_PHILIPS;
  593. I2S_InitStruct->DataFormat = LL_I2S_DATAFORMAT_16B;
  594. I2S_InitStruct->MCLKOutput = LL_I2S_MCLK_OUTPUT_DISABLE;
  595. I2S_InitStruct->AudioFreq = LL_I2S_AUDIOFREQ_DEFAULT;
  596. I2S_InitStruct->ClockPolarity = LL_I2S_POLARITY_LOW;
  597. }
  598. /**
  599. * @brief Set linear and parity prescaler.
  600. * @note To calculate value of PrescalerLinear(I2SDIV[7:0] bits) and PrescalerParity(ODD bit)\n
  601. * Check Audio frequency table and formulas inside Reference Manual (SPI/I2S).
  602. * @param SPIx SPI Instance
  603. * @param PrescalerLinear Value between Min_Data=0x00 and Max_Data=0xFF
  604. * @note PrescalerLinear '1' is not authorized with parity LL_I2S_PRESCALER_PARITY_ODD
  605. * @param PrescalerParity This parameter can be one of the following values:
  606. * @arg @ref LL_I2S_PRESCALER_PARITY_EVEN
  607. * @arg @ref LL_I2S_PRESCALER_PARITY_ODD
  608. * @retval None
  609. */
  610. void LL_I2S_ConfigPrescaler(SPI_TypeDef *SPIx, uint32_t PrescalerLinear, uint32_t PrescalerParity)
  611. {
  612. /* Check the I2S parameters */
  613. assert_param(IS_I2S_ALL_INSTANCE(SPIx));
  614. assert_param(IS_LL_I2S_PRESCALER_LINEAR(PrescalerLinear));
  615. assert_param(IS_LL_I2S_PRESCALER_PARITY(PrescalerParity));
  616. /* Write to SPIx I2SPR */
  617. MODIFY_REG(SPIx->I2SCFGR, SPI_I2SCFGR_I2SDIV | SPI_I2SCFGR_ODD, (PrescalerLinear << SPI_I2SCFGR_I2SDIV_Pos) |
  618. (PrescalerParity << SPI_I2SCFGR_ODD_Pos));
  619. }
  620. /**
  621. * @}
  622. */
  623. /**
  624. * @}
  625. */
  626. /**
  627. * @}
  628. */
  629. #endif /* defined(SPI1) || defined(SPI2) || defined(SPI3) || defined(SPI4) || defined(SPI5) || defined(SPI6) */
  630. /**
  631. * @}
  632. */
  633. #endif /* USE_FULL_LL_DRIVER */
  634. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/