You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 

706 lines
34 KiB

  1. /**
  2. ******************************************************************************
  3. * @file stm32wbxx_hal_dma.h
  4. * @author MCD Application Team
  5. * @brief Header file of DMA HAL module.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * <h2><center>&copy; Copyright (c) 2019 STMicroelectronics.
  10. * All rights reserved.</center></h2>
  11. *
  12. * This software component is licensed by ST under BSD 3-Clause license,
  13. * the "License"; You may not use this file except in compliance with the
  14. * License. You may obtain a copy of the License at:
  15. * opensource.org/licenses/BSD-3-Clause
  16. *
  17. ******************************************************************************
  18. */
  19. /* Define to prevent recursive inclusion -------------------------------------*/
  20. #ifndef STM32WBxx_HAL_DMA_H
  21. #define STM32WBxx_HAL_DMA_H
  22. #ifdef __cplusplus
  23. extern "C" {
  24. #endif
  25. /* Includes ------------------------------------------------------------------*/
  26. #include "stm32wbxx_hal_def.h"
  27. #include "stm32wbxx_ll_dma.h"
  28. /** @addtogroup STM32WBxx_HAL_Driver
  29. * @{
  30. */
  31. /** @addtogroup DMA
  32. * @{
  33. */
  34. /* Exported types ------------------------------------------------------------*/
  35. /** @defgroup DMA_Exported_Types DMA Exported Types
  36. * @{
  37. */
  38. /**
  39. * @brief DMA Configuration Structure definition
  40. */
  41. typedef struct
  42. {
  43. uint32_t Request; /*!< Specifies the request selected for the specified channel.
  44. This parameter can be a value of @ref DMA_request */
  45. uint32_t Direction; /*!< Specifies if the data will be transferred from memory to peripheral,
  46. from memory to memory or from peripheral to memory.
  47. This parameter can be a value of @ref DMA_Data_transfer_direction */
  48. uint32_t PeriphInc; /*!< Specifies whether the Peripheral address register should be incremented or not.
  49. This parameter can be a value of @ref DMA_Peripheral_incremented_mode */
  50. uint32_t MemInc; /*!< Specifies whether the memory address register should be incremented or not.
  51. This parameter can be a value of @ref DMA_Memory_incremented_mode */
  52. uint32_t PeriphDataAlignment; /*!< Specifies the Peripheral data width.
  53. This parameter can be a value of @ref DMA_Peripheral_data_size */
  54. uint32_t MemDataAlignment; /*!< Specifies the Memory data width.
  55. This parameter can be a value of @ref DMA_Memory_data_size */
  56. uint32_t Mode; /*!< Specifies the operation mode of the DMAy Channelx.
  57. This parameter can be a value of @ref DMA_mode
  58. @note The circular buffer mode cannot be used if the memory-to-memory
  59. data transfer is configured on the selected Channel */
  60. uint32_t Priority; /*!< Specifies the software priority for the DMAy Channelx.
  61. This parameter can be a value of @ref DMA_Priority_level */
  62. } DMA_InitTypeDef;
  63. /**
  64. * @brief HAL DMA State structures definition
  65. */
  66. typedef enum
  67. {
  68. HAL_DMA_STATE_RESET = 0x00U, /*!< DMA not yet initialized or disabled */
  69. HAL_DMA_STATE_READY = 0x01U, /*!< DMA initialized and ready for use */
  70. HAL_DMA_STATE_BUSY = 0x02U, /*!< DMA process is ongoing */
  71. HAL_DMA_STATE_TIMEOUT = 0x03U, /*!< DMA timeout state */
  72. } HAL_DMA_StateTypeDef;
  73. /**
  74. * @brief HAL DMA Error Code structure definition
  75. */
  76. typedef enum
  77. {
  78. HAL_DMA_FULL_TRANSFER = 0x00U, /*!< Full transfer */
  79. HAL_DMA_HALF_TRANSFER = 0x01U /*!< Half Transfer */
  80. } HAL_DMA_LevelCompleteTypeDef;
  81. /**
  82. * @brief HAL DMA Callback ID structure definition
  83. */
  84. typedef enum
  85. {
  86. HAL_DMA_XFER_CPLT_CB_ID = 0x00U, /*!< Full transfer */
  87. HAL_DMA_XFER_HALFCPLT_CB_ID = 0x01U, /*!< Half transfer */
  88. HAL_DMA_XFER_ERROR_CB_ID = 0x02U, /*!< Error */
  89. HAL_DMA_XFER_ABORT_CB_ID = 0x03U, /*!< Abort */
  90. HAL_DMA_XFER_ALL_CB_ID = 0x04U /*!< All */
  91. } HAL_DMA_CallbackIDTypeDef;
  92. /**
  93. * @brief DMA handle Structure definition
  94. */
  95. typedef struct __DMA_HandleTypeDef
  96. {
  97. DMA_Channel_TypeDef *Instance; /*!< Register base address */
  98. DMA_InitTypeDef Init; /*!< DMA communication parameters */
  99. HAL_LockTypeDef Lock; /*!< DMA locking object */
  100. __IO HAL_DMA_StateTypeDef State; /*!< DMA transfer state */
  101. void *Parent; /*!< Parent object state */
  102. void (* XferCpltCallback)(struct __DMA_HandleTypeDef *hdma); /*!< DMA transfer complete callback */
  103. void (* XferHalfCpltCallback)(struct __DMA_HandleTypeDef *hdma); /*!< DMA Half transfer complete callback */
  104. void (* XferErrorCallback)(struct __DMA_HandleTypeDef *hdma); /*!< DMA transfer error callback */
  105. void (* XferAbortCallback)(struct __DMA_HandleTypeDef *hdma); /*!< DMA transfer abort callback */
  106. __IO uint32_t ErrorCode; /*!< DMA Error code */
  107. DMA_TypeDef *DmaBaseAddress; /*!< DMA Channel Base Address */
  108. uint32_t ChannelIndex; /*!< DMA Channel Index */
  109. DMAMUX_Channel_TypeDef *DMAmuxChannel; /*!< Register base address */
  110. DMAMUX_ChannelStatus_TypeDef *DMAmuxChannelStatus; /*!< DMAMUX Channels Status Base Address */
  111. uint32_t DMAmuxChannelStatusMask; /*!< DMAMUX Channel Status Mask */
  112. DMAMUX_RequestGen_TypeDef *DMAmuxRequestGen; /*!< DMAMUX request generator Base Address */
  113. DMAMUX_RequestGenStatus_TypeDef *DMAmuxRequestGenStatus; /*!< DMAMUX request generator Address */
  114. uint32_t DMAmuxRequestGenStatusMask; /*!< DMAMUX request generator Status mask */
  115. } DMA_HandleTypeDef;
  116. /**
  117. * @}
  118. */
  119. /* Exported constants --------------------------------------------------------*/
  120. /** @defgroup DMA_Exported_Constants DMA Exported Constants
  121. * @{
  122. */
  123. /** @defgroup DMA_Error_Code DMA Error Code
  124. * @{
  125. */
  126. #define HAL_DMA_ERROR_NONE 0x00000000U /*!< No error */
  127. #define HAL_DMA_ERROR_TE 0x00000001U /*!< Transfer error */
  128. #define HAL_DMA_ERROR_NO_XFER 0x00000004U /*!< Abort requested with no Xfer ongoing */
  129. #define HAL_DMA_ERROR_TIMEOUT 0x00000020U /*!< Timeout error */
  130. #define HAL_DMA_ERROR_NOT_SUPPORTED 0x00000100U /*!< Not supported mode */
  131. #define HAL_DMA_ERROR_SYNC 0x00000200U /*!< DMAMUX sync overrun error */
  132. #define HAL_DMA_ERROR_REQGEN 0x00000400U /*!< DMAMUX request generator overrun error */
  133. /**
  134. * @}
  135. */
  136. /** @defgroup DMA_request DMA request
  137. * @{
  138. */
  139. #define DMA_REQUEST_MEM2MEM LL_DMAMUX_REQ_MEM2MEM /*!< memory to memory transfer */
  140. #define DMA_REQUEST_GENERATOR0 LL_DMAMUX_REQ_GENERATOR0 /*!< DMAMUX request generator 0 */
  141. #define DMA_REQUEST_GENERATOR1 LL_DMAMUX_REQ_GENERATOR1 /*!< DMAMUX request generator 1 */
  142. #define DMA_REQUEST_GENERATOR2 LL_DMAMUX_REQ_GENERATOR2 /*!< DMAMUX request generator 2 */
  143. #define DMA_REQUEST_GENERATOR3 LL_DMAMUX_REQ_GENERATOR3 /*!< DMAMUX request generator 3 */
  144. #define DMA_REQUEST_ADC1 LL_DMAMUX_REQ_ADC1 /*!< DMAMUX ADC1 request */
  145. #define DMA_REQUEST_SPI1_RX LL_DMAMUX_REQ_SPI1_RX /*!< DMAMUX SPI1 RX request */
  146. #define DMA_REQUEST_SPI1_TX LL_DMAMUX_REQ_SPI1_TX /*!< DMAMUX SPI1 TX request */
  147. #define DMA_REQUEST_SPI2_RX LL_DMAMUX_REQ_SPI2_RX /*!< DMAMUX SPI2 RX request */
  148. #define DMA_REQUEST_SPI2_TX LL_DMAMUX_REQ_SPI2_TX /*!< DMAMUX SPI2 TX request */
  149. #define DMA_REQUEST_I2C1_RX LL_DMAMUX_REQ_I2C1_RX /*!< DMAMUX I2C1 RX request */
  150. #define DMA_REQUEST_I2C1_TX LL_DMAMUX_REQ_I2C1_TX /*!< DMAMUX I2C1 TX request */
  151. #define DMA_REQUEST_I2C3_RX LL_DMAMUX_REQ_I2C3_RX /*!< DMAMUX I2C3 RX request */
  152. #define DMA_REQUEST_I2C3_TX LL_DMAMUX_REQ_I2C3_TX /*!< DMAMUX I2C3 TX request */
  153. #define DMA_REQUEST_USART1_RX LL_DMAMUX_REQ_USART1_RX /*!< DMAMUX USART1 RX request */
  154. #define DMA_REQUEST_USART1_TX LL_DMAMUX_REQ_USART1_TX /*!< DMAMUX USART1 TX request */
  155. #define DMA_REQUEST_LPUART1_RX LL_DMAMUX_REQ_LPUART1_RX /*!< DMAMUX LP_UART1_RX request */
  156. #define DMA_REQUEST_LPUART1_TX LL_DMAMUX_REQ_LPUART1_TX /*!< DMAMUX LP_UART1_RX request */
  157. #if defined (SAI1)
  158. #define DMA_REQUEST_SAI1_A LL_DMAMUX_REQ_SAI1_A /*!< DMAMUX SAI1 A request */
  159. #define DMA_REQUEST_SAI1_B LL_DMAMUX_REQ_SAI1_B /*!< DMAMUX SAI1 B request */
  160. #endif /* SAI1 */
  161. #define DMA_REQUEST_QUADSPI LL_DMAMUX_REQ_QUADSPI /*!< DMAMUX QUADSPI request */
  162. #define DMA_REQUEST_TIM1_CH1 LL_DMAMUX_REQ_TIM1_CH1 /*!< DMAMUX TIM1 CH1 request */
  163. #define DMA_REQUEST_TIM1_CH2 LL_DMAMUX_REQ_TIM1_CH2 /*!< DMAMUX TIM1 CH2 request */
  164. #define DMA_REQUEST_TIM1_CH3 LL_DMAMUX_REQ_TIM1_CH3 /*!< DMAMUX TIM1 CH3 request */
  165. #define DMA_REQUEST_TIM1_CH4 LL_DMAMUX_REQ_TIM1_CH4 /*!< DMAMUX TIM1 CH4 request */
  166. #define DMA_REQUEST_TIM1_UP LL_DMAMUX_REQ_TIM1_UP /*!< DMAMUX TIM1 UP request */
  167. #define DMA_REQUEST_TIM1_TRIG LL_DMAMUX_REQ_TIM1_TRIG /*!< DMAMUX TIM1 TRIG request */
  168. #define DMA_REQUEST_TIM1_COM LL_DMAMUX_REQ_TIM1_COM /*!< DMAMUX TIM1 COM request */
  169. #define DMA_REQUEST_TIM2_CH1 LL_DMAMUX_REQ_TIM2_CH1 /*!< DMAMUX TIM2 CH1 request */
  170. #define DMA_REQUEST_TIM2_CH2 LL_DMAMUX_REQ_TIM2_CH2 /*!< DMAMUX TIM2 CH2 request */
  171. #define DMA_REQUEST_TIM2_CH3 LL_DMAMUX_REQ_TIM2_CH3 /*!< DMAMUX TIM2 CH3 request */
  172. #define DMA_REQUEST_TIM2_CH4 LL_DMAMUX_REQ_TIM2_CH4 /*!< DMAMUX TIM2 CH4 request */
  173. #define DMA_REQUEST_TIM2_UP LL_DMAMUX_REQ_TIM2_UP /*!< DMAMUX TIM2 UP request */
  174. #define DMA_REQUEST_TIM16_CH1 LL_DMAMUX_REQ_TIM16_CH1 /*!< DMAMUX TIM16 CH1 request */
  175. #define DMA_REQUEST_TIM16_UP LL_DMAMUX_REQ_TIM16_UP /*!< DMAMUX TIM16 UP request */
  176. #define DMA_REQUEST_TIM17_CH1 LL_DMAMUX_REQ_TIM17_CH1 /*!< DMAMUX TIM17 CH1 request */
  177. #define DMA_REQUEST_TIM17_UP LL_DMAMUX_REQ_TIM17_UP /*!< DMAMUX TIM17 UP request */
  178. #define DMA_REQUEST_AES1_IN LL_DMAMUX_REQ_AES1_IN /*!< DMAMUX AES1 IN request */
  179. #define DMA_REQUEST_AES1_OUT LL_DMAMUX_REQ_AES1_OUT /*!< DMAMUX AES1 OUT request */
  180. #define DMA_REQUEST_AES2_IN LL_DMAMUX_REQ_AES2_IN /*!< DMAMUX AES2 IN request */
  181. #define DMA_REQUEST_AES2_OUT LL_DMAMUX_REQ_AES2_OUT /*!< DMAMUX AES2 OUT request */
  182. /**
  183. * @}
  184. */
  185. /** @defgroup DMA_Data_transfer_direction DMA Data transfer direction
  186. * @{
  187. */
  188. #define DMA_PERIPH_TO_MEMORY LL_DMA_DIRECTION_PERIPH_TO_MEMORY /*!< Peripheral to memory direction */
  189. #define DMA_MEMORY_TO_PERIPH LL_DMA_DIRECTION_MEMORY_TO_PERIPH /*!< Memory to peripheral direction */
  190. #define DMA_MEMORY_TO_MEMORY LL_DMA_DIRECTION_MEMORY_TO_MEMORY /*!< Memory to memory direction */
  191. /**
  192. * @}
  193. */
  194. /** @defgroup DMA_Peripheral_incremented_mode DMA Peripheral incremented mode
  195. * @{
  196. */
  197. #define DMA_PINC_ENABLE LL_DMA_PERIPH_INCREMENT /*!< Peripheral increment mode Enable */
  198. #define DMA_PINC_DISABLE LL_DMA_PERIPH_NOINCREMENT /*!< Peripheral increment mode Disable */
  199. /**
  200. * @}
  201. */
  202. /** @defgroup DMA_Memory_incremented_mode DMA Memory incremented mode
  203. * @{
  204. */
  205. #define DMA_MINC_ENABLE LL_DMA_MEMORY_INCREMENT /*!< Memory increment mode Enable */
  206. #define DMA_MINC_DISABLE LL_DMA_MEMORY_NOINCREMENT /*!< Memory increment mode Disable */
  207. /**
  208. * @}
  209. */
  210. /** @defgroup DMA_Peripheral_data_size DMA Peripheral data size
  211. * @{
  212. */
  213. #define DMA_PDATAALIGN_BYTE LL_DMA_PDATAALIGN_BYTE /*!< Peripheral data alignment : Byte */
  214. #define DMA_PDATAALIGN_HALFWORD LL_DMA_PDATAALIGN_HALFWORD /*!< Peripheral data alignment : HalfWord */
  215. #define DMA_PDATAALIGN_WORD LL_DMA_PDATAALIGN_WORD /*!< Peripheral data alignment : Word */
  216. /**
  217. * @}
  218. */
  219. /** @defgroup DMA_Memory_data_size DMA Memory data size
  220. * @{
  221. */
  222. #define DMA_MDATAALIGN_BYTE LL_DMA_MDATAALIGN_BYTE /*!< Memory data alignment : Byte */
  223. #define DMA_MDATAALIGN_HALFWORD LL_DMA_MDATAALIGN_HALFWORD /*!< Memory data alignment : HalfWord */
  224. #define DMA_MDATAALIGN_WORD LL_DMA_MDATAALIGN_WORD /*!< Memory data alignment : Word */
  225. /**
  226. * @}
  227. */
  228. /** @defgroup DMA_mode DMA mode
  229. * @{
  230. */
  231. #define DMA_NORMAL LL_DMA_MODE_NORMAL /*!< Normal mode */
  232. #define DMA_CIRCULAR LL_DMA_MODE_CIRCULAR /*!< Circular mode */
  233. /**
  234. * @}
  235. */
  236. /** @defgroup DMA_Priority_level DMA Priority level
  237. * @{
  238. */
  239. #define DMA_PRIORITY_LOW LL_DMA_PRIORITY_LOW /*!< Priority level : Low */
  240. #define DMA_PRIORITY_MEDIUM LL_DMA_PRIORITY_MEDIUM /*!< Priority level : Medium */
  241. #define DMA_PRIORITY_HIGH LL_DMA_PRIORITY_HIGH /*!< Priority level : High */
  242. #define DMA_PRIORITY_VERY_HIGH LL_DMA_PRIORITY_VERYHIGH /*!< Priority level : Very_High */
  243. /**
  244. * @}
  245. */
  246. /** @defgroup DMA_interrupt_enable_definitions DMA interrupt enable definitions
  247. * @{
  248. */
  249. #define DMA_IT_TC LL_DMA_CCR_TCIE /*!< Transfer complete interrupt */
  250. #define DMA_IT_HT LL_DMA_CCR_HTIE /*!< Half Transfer interrupt */
  251. #define DMA_IT_TE LL_DMA_CCR_TEIE /*!< Transfer error interrupt */
  252. /**
  253. * @}
  254. */
  255. /** @defgroup DMA_flag_definitions DMA flag definitions
  256. * @{
  257. */
  258. #define DMA_FLAG_GL1 LL_DMA_ISR_GIF1 /*!< Channel 1 global flag */
  259. #define DMA_FLAG_TC1 LL_DMA_ISR_TCIF1 /*!< Channel 1 transfer complete flag */
  260. #define DMA_FLAG_HT1 LL_DMA_ISR_HTIF1 /*!< Channel 1 half transfer flag */
  261. #define DMA_FLAG_TE1 LL_DMA_ISR_TEIF1 /*!< Channel 1 transfer error flag */
  262. #define DMA_FLAG_GL2 LL_DMA_ISR_GIF2 /*!< Channel 2 global flag */
  263. #define DMA_FLAG_TC2 LL_DMA_ISR_TCIF2 /*!< Channel 2 transfer complete flag */
  264. #define DMA_FLAG_HT2 LL_DMA_ISR_HTIF2 /*!< Channel 2 half transfer flag */
  265. #define DMA_FLAG_TE2 LL_DMA_ISR_TEIF2 /*!< Channel 2 transfer error flag */
  266. #define DMA_FLAG_GL3 LL_DMA_ISR_GIF3 /*!< Channel 3 global flag */
  267. #define DMA_FLAG_TC3 LL_DMA_ISR_TCIF3 /*!< Channel 3 transfer complete flag */
  268. #define DMA_FLAG_HT3 LL_DMA_ISR_HTIF3 /*!< Channel 3 half transfer flag */
  269. #define DMA_FLAG_TE3 LL_DMA_ISR_TEIF3 /*!< Channel 3 transfer error flag */
  270. #define DMA_FLAG_GL4 LL_DMA_ISR_GIF4 /*!< Channel 4 global flag */
  271. #define DMA_FLAG_TC4 LL_DMA_ISR_TCIF4 /*!< Channel 4 transfer complete flag */
  272. #define DMA_FLAG_HT4 LL_DMA_ISR_HTIF4 /*!< Channel 4 half transfer flag */
  273. #define DMA_FLAG_TE4 LL_DMA_ISR_TEIF4 /*!< Channel 4 transfer error flag */
  274. #define DMA_FLAG_GL5 LL_DMA_ISR_GIF5 /*!< Channel 5 global flag */
  275. #define DMA_FLAG_TC5 LL_DMA_ISR_TCIF5 /*!< Channel 5 transfer complete flag */
  276. #define DMA_FLAG_HT5 LL_DMA_ISR_HTIF5 /*!< Channel 5 half transfer flag */
  277. #define DMA_FLAG_TE5 LL_DMA_ISR_TEIF5 /*!< Channel 5 transfer error flag */
  278. #define DMA_FLAG_GL6 LL_DMA_ISR_GIF6 /*!< Channel 6 global flag */
  279. #define DMA_FLAG_TC6 LL_DMA_ISR_TCIF6 /*!< Channel 6 transfer complete flag */
  280. #define DMA_FLAG_HT6 LL_DMA_ISR_HTIF6 /*!< Channel 6 half transfer flag */
  281. #define DMA_FLAG_TE6 LL_DMA_ISR_TEIF6 /*!< Channel 6 transfer error flag */
  282. #define DMA_FLAG_GL7 LL_DMA_ISR_GIF7 /*!< Channel 7 global flag */
  283. #define DMA_FLAG_TC7 LL_DMA_ISR_TCIF7 /*!< Channel 7 transfer complete flag */
  284. #define DMA_FLAG_HT7 LL_DMA_ISR_HTIF7 /*!< Channel 7 half transfer flag */
  285. #define DMA_FLAG_TE7 LL_DMA_ISR_TEIF7 /*!< Channel 7 transfer error flag */
  286. /**
  287. * @}
  288. */
  289. /**
  290. * @}
  291. */
  292. /* Exported macros -----------------------------------------------------------*/
  293. /** @defgroup DMA_Exported_Macros DMA Exported Macros
  294. * @{
  295. */
  296. /** @brief Reset DMA handle state.
  297. * @param __HANDLE__ DMA handle
  298. * @retval None
  299. */
  300. #define __HAL_DMA_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_DMA_STATE_RESET)
  301. /**
  302. * @brief Enable the specified DMA Channel.
  303. * @param __HANDLE__ DMA handle
  304. * @retval None
  305. */
  306. #define __HAL_DMA_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->CCR |= DMA_CCR_EN)
  307. /**
  308. * @brief Disable the specified DMA Channel.
  309. * @param __HANDLE__ DMA handle
  310. * @retval None
  311. */
  312. #define __HAL_DMA_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->CCR &= ~DMA_CCR_EN)
  313. /* Interrupt & Flag management */
  314. /**
  315. * @brief Return the current DMA Channel transfer complete flag.
  316. * @param __HANDLE__ DMA handle
  317. * @retval The specified transfer complete flag index.
  318. */
  319. #if defined(DMA2)
  320. #define __HAL_DMA_GET_TC_FLAG_INDEX(__HANDLE__) \
  321. (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_FLAG_TC1 :\
  322. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel1))? DMA_FLAG_TC1 :\
  323. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_FLAG_TC2 :\
  324. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel2))? DMA_FLAG_TC2 :\
  325. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_FLAG_TC3 :\
  326. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel3))? DMA_FLAG_TC3 :\
  327. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_FLAG_TC4 :\
  328. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel4))? DMA_FLAG_TC4 :\
  329. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel5))? DMA_FLAG_TC5 :\
  330. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel5))? DMA_FLAG_TC5 :\
  331. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel6))? DMA_FLAG_TC6 :\
  332. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel6))? DMA_FLAG_TC6 :\
  333. DMA_FLAG_TC7)
  334. #else
  335. #define __HAL_DMA_GET_TC_FLAG_INDEX(__HANDLE__) \
  336. (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_FLAG_TC1 :\
  337. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_FLAG_TC2 :\
  338. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_FLAG_TC3 :\
  339. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_FLAG_TC4 :\
  340. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel5))? DMA_FLAG_TC5 :\
  341. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel6))? DMA_FLAG_TC6 :\
  342. DMA_FLAG_TC7)
  343. #endif
  344. /**
  345. * @brief Return the current DMA Channel half transfer complete flag.
  346. * @param __HANDLE__ DMA handle
  347. * @retval The specified half transfer complete flag index.
  348. */
  349. #if defined(DMA2)
  350. #define __HAL_DMA_GET_HT_FLAG_INDEX(__HANDLE__)\
  351. (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_FLAG_HT1 :\
  352. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel1))? DMA_FLAG_HT1 :\
  353. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_FLAG_HT2 :\
  354. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel2))? DMA_FLAG_HT2 :\
  355. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_FLAG_HT3 :\
  356. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel3))? DMA_FLAG_HT3 :\
  357. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_FLAG_HT4 :\
  358. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel4))? DMA_FLAG_HT4 :\
  359. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel5))? DMA_FLAG_HT5 :\
  360. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel5))? DMA_FLAG_HT5 :\
  361. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel6))? DMA_FLAG_HT6 :\
  362. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel6))? DMA_FLAG_HT6 :\
  363. DMA_FLAG_HT7)
  364. #else
  365. #define __HAL_DMA_GET_HT_FLAG_INDEX(__HANDLE__)\
  366. (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_FLAG_HT1 :\
  367. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_FLAG_HT2 :\
  368. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_FLAG_HT3 :\
  369. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_FLAG_HT4 :\
  370. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel5))? DMA_FLAG_HT5 :\
  371. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel6))? DMA_FLAG_HT6 :\
  372. DMA_FLAG_HT7)
  373. #endif
  374. /**
  375. * @brief Return the current DMA Channel transfer error flag.
  376. * @param __HANDLE__ DMA handle
  377. * @retval The specified transfer error flag index.
  378. */
  379. #if defined(DMA2)
  380. #define __HAL_DMA_GET_TE_FLAG_INDEX(__HANDLE__)\
  381. (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_FLAG_TE1 :\
  382. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel1))? DMA_FLAG_TE1 :\
  383. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_FLAG_TE2 :\
  384. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel2))? DMA_FLAG_TE2 :\
  385. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_FLAG_TE3 :\
  386. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel3))? DMA_FLAG_TE3 :\
  387. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_FLAG_TE4 :\
  388. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel4))? DMA_FLAG_TE4 :\
  389. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel5))? DMA_FLAG_TE5 :\
  390. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel5))? DMA_FLAG_TE5 :\
  391. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel6))? DMA_FLAG_TE6 :\
  392. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel6))? DMA_FLAG_TE6 :\
  393. DMA_FLAG_TE7)
  394. #else
  395. #define __HAL_DMA_GET_TE_FLAG_INDEX(__HANDLE__)\
  396. (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_FLAG_TE1 :\
  397. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_FLAG_TE2 :\
  398. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_FLAG_TE3 :\
  399. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_FLAG_TE4 :\
  400. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel5))? DMA_FLAG_TE5 :\
  401. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel6))? DMA_FLAG_TE6 :\
  402. DMA_FLAG_TE7)
  403. #endif
  404. /**
  405. * @brief Return the current DMA Channel Global interrupt flag.
  406. * @param __HANDLE__ DMA handle
  407. * @retval The specified transfer error flag index.
  408. */
  409. #if defined(DMA2)
  410. #define __HAL_DMA_GET_GI_FLAG_INDEX(__HANDLE__)\
  411. (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_ISR_GIF1 :\
  412. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel1))? DMA_ISR_GIF1 :\
  413. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_ISR_GIF2 :\
  414. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel2))? DMA_ISR_GIF2 :\
  415. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_ISR_GIF3 :\
  416. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel3))? DMA_ISR_GIF3 :\
  417. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_ISR_GIF4 :\
  418. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel4))? DMA_ISR_GIF4 :\
  419. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel5))? DMA_ISR_GIF5 :\
  420. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel5))? DMA_ISR_GIF5 :\
  421. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel6))? DMA_ISR_GIF6 :\
  422. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel6))? DMA_ISR_GIF6 :\
  423. DMA_ISR_GIF7)
  424. #else
  425. #define __HAL_DMA_GET_GI_FLAG_INDEX(__HANDLE__)\
  426. (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_ISR_GIF1 :\
  427. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_ISR_GIF2 :\
  428. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_ISR_GIF3 :\
  429. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_ISR_GIF4 :\
  430. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel5))? DMA_ISR_GIF5 :\
  431. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel6))? DMA_ISR_GIF6 :\
  432. DMA_ISR_GIF7)
  433. #endif
  434. /**
  435. * @brief Get the DMA Channel pending flags.
  436. * @param __HANDLE__ DMA handle
  437. * @param __FLAG__ Get the specified flag.
  438. * This parameter can be any combination of the following values:
  439. * @arg DMA_FLAG_TCx: Transfer complete flag
  440. * @arg DMA_FLAG_HTx: Half transfer complete flag
  441. * @arg DMA_FLAG_TEx: Transfer error flag
  442. * @arg DMA_FLAG_GLx: Global interrupt flag
  443. * Where x can be from 1 to 7 to select the DMA Channel x flag.
  444. * @retval The state of FLAG (SET or RESET).
  445. */
  446. #if defined(DMA2)
  447. #define __HAL_DMA_GET_FLAG(__HANDLE__, __FLAG__) (((uint32_t)((__HANDLE__)->Instance) > ((uint32_t)DMA1_Channel7))? \
  448. (DMA2->ISR & (__FLAG__)) : (DMA1->ISR & (__FLAG__)))
  449. #else
  450. #define __HAL_DMA_GET_FLAG(__HANDLE__, __FLAG__) (DMA1->ISR & (__FLAG__))
  451. #endif
  452. /**
  453. * @brief Clear the DMA Channel pending flags.
  454. * @param __HANDLE__ DMA handle
  455. * @param __FLAG__ specifies the flag to clear.
  456. * This parameter can be any combination of the following values:
  457. * @arg DMA_FLAG_TCx: Transfer complete flag
  458. * @arg DMA_FLAG_HTx: Half transfer complete flag
  459. * @arg DMA_FLAG_TEx: Transfer error flag
  460. * @arg DMA_FLAG_GLx: Global interrupt flag
  461. * Where x can be from 1 to 7 to select the DMA Channel x flag.
  462. * @retval None
  463. */
  464. #if defined(DMA2)
  465. #define __HAL_DMA_CLEAR_FLAG(__HANDLE__, __FLAG__) (((uint32_t)((__HANDLE__)->Instance) > ((uint32_t)DMA1_Channel7))? \
  466. (DMA2->IFCR = (__FLAG__)) : (DMA1->IFCR = (__FLAG__)))
  467. #else
  468. #define __HAL_DMA_CLEAR_FLAG(__HANDLE__, __FLAG__) (DMA1->IFCR = (__FLAG__))
  469. #endif
  470. /**
  471. * @brief Enable the specified DMA Channel interrupts.
  472. * @param __HANDLE__ DMA handle
  473. * @param __INTERRUPT__ specifies the DMA interrupt sources to be enabled or disabled.
  474. * This parameter can be any combination of the following values:
  475. * @arg DMA_IT_TC: Transfer complete interrupt mask
  476. * @arg DMA_IT_HT: Half transfer complete interrupt mask
  477. * @arg DMA_IT_TE: Transfer error interrupt mask
  478. * @retval None
  479. */
  480. #define __HAL_DMA_ENABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CCR |= (__INTERRUPT__))
  481. /**
  482. * @brief Disable the specified DMA Channel interrupts.
  483. * @param __HANDLE__ DMA handle
  484. * @param __INTERRUPT__ specifies the DMA interrupt sources to be enabled or disabled.
  485. * This parameter can be any combination of the following values:
  486. * @arg DMA_IT_TC: Transfer complete interrupt mask
  487. * @arg DMA_IT_HT: Half transfer complete interrupt mask
  488. * @arg DMA_IT_TE: Transfer error interrupt mask
  489. * @retval None
  490. */
  491. #define __HAL_DMA_DISABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CCR &= ~(__INTERRUPT__))
  492. /**
  493. * @brief Check whether the specified DMA Channel interrupt is enabled or not.
  494. * @param __HANDLE__ DMA handle
  495. * @param __INTERRUPT__ specifies the DMA interrupt source to check.
  496. * This parameter can be one of the following values:
  497. * @arg DMA_IT_TC: Transfer complete interrupt mask
  498. * @arg DMA_IT_HT: Half transfer complete interrupt mask
  499. * @arg DMA_IT_TE: Transfer error interrupt mask
  500. * @retval The state of DMA_IT (SET or RESET).
  501. */
  502. #define __HAL_DMA_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) (((__HANDLE__)->Instance->CCR & (__INTERRUPT__)))
  503. /**
  504. * @brief Return the number of remaining data units in the current DMA Channel transfer.
  505. * @param __HANDLE__ DMA handle
  506. * @retval The number of remaining data units in the current DMA Channel transfer.
  507. */
  508. #define __HAL_DMA_GET_COUNTER(__HANDLE__) ((__HANDLE__)->Instance->CNDTR)
  509. /**
  510. * @}
  511. */
  512. /* Include DMA HAL Extension module */
  513. #include "stm32wbxx_hal_dma_ex.h"
  514. /* Exported functions --------------------------------------------------------*/
  515. /** @addtogroup DMA_Exported_Functions
  516. * @{
  517. */
  518. /** @addtogroup DMA_Exported_Functions_Group1
  519. * @{
  520. */
  521. /* Initialization and de-initialization functions *****************************/
  522. HAL_StatusTypeDef HAL_DMA_Init(DMA_HandleTypeDef *hdma);
  523. HAL_StatusTypeDef HAL_DMA_DeInit(DMA_HandleTypeDef *hdma);
  524. /**
  525. * @}
  526. */
  527. /** @addtogroup DMA_Exported_Functions_Group2
  528. * @{
  529. */
  530. /* IO operation functions *****************************************************/
  531. HAL_StatusTypeDef HAL_DMA_Start(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength);
  532. HAL_StatusTypeDef HAL_DMA_Start_IT(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength);
  533. HAL_StatusTypeDef HAL_DMA_Abort(DMA_HandleTypeDef *hdma);
  534. HAL_StatusTypeDef HAL_DMA_Abort_IT(DMA_HandleTypeDef *hdma);
  535. HAL_StatusTypeDef HAL_DMA_PollForTransfer(DMA_HandleTypeDef *hdma, HAL_DMA_LevelCompleteTypeDef CompleteLevel, uint32_t Timeout);
  536. void HAL_DMA_IRQHandler(DMA_HandleTypeDef *hdma);
  537. HAL_StatusTypeDef HAL_DMA_RegisterCallback(DMA_HandleTypeDef *hdma, HAL_DMA_CallbackIDTypeDef CallbackID, void (* pCallback)(DMA_HandleTypeDef *_hdma));
  538. HAL_StatusTypeDef HAL_DMA_UnRegisterCallback(DMA_HandleTypeDef *hdma, HAL_DMA_CallbackIDTypeDef CallbackID);
  539. /**
  540. * @}
  541. */
  542. /** @addtogroup DMA_Exported_Functions_Group3
  543. * @{
  544. */
  545. /* Peripheral State and Error functions ***************************************/
  546. HAL_DMA_StateTypeDef HAL_DMA_GetState(DMA_HandleTypeDef *hdma);
  547. uint32_t HAL_DMA_GetError(DMA_HandleTypeDef *hdma);
  548. /**
  549. * @}
  550. */
  551. /**
  552. * @}
  553. */
  554. /* Private macros ------------------------------------------------------------*/
  555. /** @defgroup DMA_Private_Macros DMA Private Macros
  556. * @{
  557. */
  558. #define IS_DMA_DIRECTION(DIRECTION) (((DIRECTION) == DMA_PERIPH_TO_MEMORY ) || \
  559. ((DIRECTION) == DMA_MEMORY_TO_PERIPH) || \
  560. ((DIRECTION) == DMA_MEMORY_TO_MEMORY))
  561. #define IS_DMA_BUFFER_SIZE(SIZE) (((SIZE) >= 0x1U) && ((SIZE) < 0x10000U))
  562. #define IS_DMA_PERIPHERAL_INC_STATE(STATE) (((STATE) == DMA_PINC_ENABLE) || \
  563. ((STATE) == DMA_PINC_DISABLE))
  564. #define IS_DMA_MEMORY_INC_STATE(STATE) (((STATE) == DMA_MINC_ENABLE) || \
  565. ((STATE) == DMA_MINC_DISABLE))
  566. #define IS_DMA_ALL_REQUEST(REQUEST) ((REQUEST) <= DMA_REQUEST_AES2_OUT)
  567. #define IS_DMA_PERIPHERAL_DATA_SIZE(SIZE) (((SIZE) == DMA_PDATAALIGN_BYTE) || \
  568. ((SIZE) == DMA_PDATAALIGN_HALFWORD) || \
  569. ((SIZE) == DMA_PDATAALIGN_WORD))
  570. #define IS_DMA_MEMORY_DATA_SIZE(SIZE) (((SIZE) == DMA_MDATAALIGN_BYTE) || \
  571. ((SIZE) == DMA_MDATAALIGN_HALFWORD) || \
  572. ((SIZE) == DMA_MDATAALIGN_WORD ))
  573. #define IS_DMA_MODE(MODE) (((MODE) == DMA_NORMAL ) || \
  574. ((MODE) == DMA_CIRCULAR))
  575. #define IS_DMA_PRIORITY(PRIORITY) (((PRIORITY) == DMA_PRIORITY_LOW ) || \
  576. ((PRIORITY) == DMA_PRIORITY_MEDIUM) || \
  577. ((PRIORITY) == DMA_PRIORITY_HIGH) || \
  578. ((PRIORITY) == DMA_PRIORITY_VERY_HIGH))
  579. /**
  580. * @}
  581. */
  582. /* Private functions ---------------------------------------------------------*/
  583. /**
  584. * @}
  585. */
  586. /**
  587. * @}
  588. */
  589. #ifdef __cplusplus
  590. }
  591. #endif
  592. #endif /* STM32WBxx_HAL_DMA_H */
  593. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/